| Matt Arsenault | df90c02 | 2013-10-15 23:44:45 +0000 | [diff] [blame] | 1 | //===-- SIInstrInfo.h - SI Instruction Info Interface -----------*- C++ -*-===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// \brief Interface definition for SIInstrInfo. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | |
| Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 16 | #ifndef LLVM_LIB_TARGET_R600_SIINSTRINFO_H |
| 17 | #define LLVM_LIB_TARGET_R600_SIINSTRINFO_H |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 18 | |
| 19 | #include "AMDGPUInstrInfo.h" |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 20 | #include "SIDefines.h" |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 21 | #include "SIRegisterInfo.h" |
| 22 | |
| 23 | namespace llvm { |
| 24 | |
| 25 | class SIInstrInfo : public AMDGPUInstrInfo { |
| 26 | private: |
| 27 | const SIRegisterInfo RI; |
| 28 | |
| Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 29 | unsigned buildExtractSubReg(MachineBasicBlock::iterator MI, |
| 30 | MachineRegisterInfo &MRI, |
| 31 | MachineOperand &SuperReg, |
| 32 | const TargetRegisterClass *SuperRC, |
| 33 | unsigned SubIdx, |
| 34 | const TargetRegisterClass *SubRC) const; |
| Matt Arsenault | 248b7b6 | 2014-03-24 20:08:09 +0000 | [diff] [blame] | 35 | MachineOperand buildExtractSubRegOrImm(MachineBasicBlock::iterator MI, |
| 36 | MachineRegisterInfo &MRI, |
| 37 | MachineOperand &SuperReg, |
| 38 | const TargetRegisterClass *SuperRC, |
| 39 | unsigned SubIdx, |
| 40 | const TargetRegisterClass *SubRC) const; |
| Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 41 | |
| Marek Olsak | be04780 | 2014-12-07 12:19:03 +0000 | [diff] [blame] | 42 | void swapOperands(MachineBasicBlock::iterator Inst) const; |
| 43 | |
| Marek Olsak | 7ed6b2f | 2015-11-25 21:22:45 +0000 | [diff] [blame] | 44 | void lowerScalarAbs(SmallVectorImpl<MachineInstr *> &Worklist, |
| 45 | MachineInstr *Inst) const; |
| 46 | |
| Matt Arsenault | 689f325 | 2014-06-09 16:36:31 +0000 | [diff] [blame] | 47 | void splitScalar64BitUnaryOp(SmallVectorImpl<MachineInstr *> &Worklist, |
| 48 | MachineInstr *Inst, unsigned Opcode) const; |
| 49 | |
| 50 | void splitScalar64BitBinaryOp(SmallVectorImpl<MachineInstr *> &Worklist, |
| 51 | MachineInstr *Inst, unsigned Opcode) const; |
| Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 52 | |
| Matt Arsenault | 8333e43 | 2014-06-10 19:18:24 +0000 | [diff] [blame] | 53 | void splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist, |
| 54 | MachineInstr *Inst) const; |
| Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 55 | void splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist, |
| 56 | MachineInstr *Inst) const; |
| Matt Arsenault | 8333e43 | 2014-06-10 19:18:24 +0000 | [diff] [blame] | 57 | |
| Matt Arsenault | f003c38 | 2015-08-26 20:47:50 +0000 | [diff] [blame] | 58 | void addUsersToMoveToVALUWorklist( |
| 59 | unsigned Reg, MachineRegisterInfo &MRI, |
| 60 | SmallVectorImpl<MachineInstr *> &Worklist) const; |
| 61 | |
| Matt Arsenault | ba6aae7 | 2015-09-28 20:54:57 +0000 | [diff] [blame] | 62 | const TargetRegisterClass * |
| 63 | getDestEquivalentVGPRClass(const MachineInstr &Inst) const; |
| 64 | |
| Matt Arsenault | c09cc3c | 2014-11-19 00:01:31 +0000 | [diff] [blame] | 65 | bool checkInstOffsetsDoNotOverlap(MachineInstr *MIa, |
| 66 | MachineInstr *MIb) const; |
| 67 | |
| Matt Arsenault | ee522bf | 2014-09-26 17:55:06 +0000 | [diff] [blame] | 68 | unsigned findUsedSGPR(const MachineInstr *MI, int OpIndices[3]) const; |
| 69 | |
| Andrew Kaylor | 16c4da0 | 2015-09-28 20:33:22 +0000 | [diff] [blame] | 70 | protected: |
| 71 | MachineInstr *commuteInstructionImpl(MachineInstr *MI, |
| 72 | bool NewMI, |
| 73 | unsigned OpIdx0, |
| 74 | unsigned OpIdx1) const override; |
| 75 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 76 | public: |
| Tom Stellard | 2e59a45 | 2014-06-13 01:32:00 +0000 | [diff] [blame] | 77 | explicit SIInstrInfo(const AMDGPUSubtarget &st); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 78 | |
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 79 | const SIRegisterInfo &getRegisterInfo() const override { |
| Matt Arsenault | 6dde303 | 2014-03-11 00:01:34 +0000 | [diff] [blame] | 80 | return RI; |
| 81 | } |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 82 | |
| Matt Arsenault | a48b866 | 2015-04-23 23:34:48 +0000 | [diff] [blame] | 83 | bool isReallyTriviallyReMaterializable(const MachineInstr *MI, |
| 84 | AliasAnalysis *AA) const override; |
| 85 | |
| Matt Arsenault | c10853f | 2014-08-06 00:29:43 +0000 | [diff] [blame] | 86 | bool areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2, |
| 87 | int64_t &Offset1, |
| 88 | int64_t &Offset2) const override; |
| 89 | |
| Sanjoy Das | b666ea3 | 2015-06-15 18:44:14 +0000 | [diff] [blame] | 90 | bool getMemOpBaseRegImmOfs(MachineInstr *LdSt, unsigned &BaseReg, |
| 91 | unsigned &Offset, |
| 92 | const TargetRegisterInfo *TRI) const final; |
| Matt Arsenault | 1acc72f | 2014-07-29 21:34:55 +0000 | [diff] [blame] | 93 | |
| Matt Arsenault | 0e75a06 | 2014-09-17 17:48:30 +0000 | [diff] [blame] | 94 | bool shouldClusterLoads(MachineInstr *FirstLdSt, |
| 95 | MachineInstr *SecondLdSt, |
| 96 | unsigned NumLoads) const final; |
| 97 | |
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 98 | void copyPhysReg(MachineBasicBlock &MBB, |
| 99 | MachineBasicBlock::iterator MI, DebugLoc DL, |
| 100 | unsigned DestReg, unsigned SrcReg, |
| 101 | bool KillSrc) const override; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 102 | |
| Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 103 | unsigned calculateLDSSpillAddress(MachineBasicBlock &MBB, |
| 104 | MachineBasicBlock::iterator MI, |
| 105 | RegScavenger *RS, |
| 106 | unsigned TmpReg, |
| 107 | unsigned Offset, |
| 108 | unsigned Size) const; |
| 109 | |
| Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 110 | void storeRegToStackSlot(MachineBasicBlock &MBB, |
| 111 | MachineBasicBlock::iterator MI, |
| 112 | unsigned SrcReg, bool isKill, int FrameIndex, |
| 113 | const TargetRegisterClass *RC, |
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 114 | const TargetRegisterInfo *TRI) const override; |
| Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 115 | |
| 116 | void loadRegFromStackSlot(MachineBasicBlock &MBB, |
| 117 | MachineBasicBlock::iterator MI, |
| 118 | unsigned DestReg, int FrameIndex, |
| 119 | const TargetRegisterClass *RC, |
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 120 | const TargetRegisterInfo *TRI) const override; |
| Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 121 | |
| Benjamin Kramer | 8c90fd7 | 2014-09-03 11:41:21 +0000 | [diff] [blame] | 122 | bool expandPostRAPseudo(MachineBasicBlock::iterator MI) const override; |
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 123 | |
| Tom Stellard | ef3b864 | 2015-01-07 19:56:17 +0000 | [diff] [blame] | 124 | // \brief Returns an opcode that can be used to move a value to a \p DstRC |
| 125 | // register. If there is no hardware instruction that can store to \p |
| 126 | // DstRC, then AMDGPU::COPY is returned. |
| 127 | unsigned getMovOpcode(const TargetRegisterClass *DstRC) const; |
| Matt Arsenault | fa24296 | 2015-09-24 07:51:23 +0000 | [diff] [blame] | 128 | |
| 129 | LLVM_READONLY |
| Marek Olsak | cfbdba2 | 2015-06-26 20:29:10 +0000 | [diff] [blame] | 130 | int commuteOpcode(const MachineInstr &MI) const; |
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 131 | |
| Matt Arsenault | 92befe7 | 2014-09-26 17:54:54 +0000 | [diff] [blame] | 132 | bool findCommutedOpIndices(MachineInstr *MI, |
| 133 | unsigned &SrcOpIdx1, |
| 134 | unsigned &SrcOpIdx2) const override; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 135 | |
| Matt Arsenault | c09cc3c | 2014-11-19 00:01:31 +0000 | [diff] [blame] | 136 | bool areMemAccessesTriviallyDisjoint( |
| 137 | MachineInstr *MIa, MachineInstr *MIb, |
| 138 | AliasAnalysis *AA = nullptr) const override; |
| 139 | |
| Matt Arsenault | 0325d3d | 2015-02-21 21:29:07 +0000 | [diff] [blame] | 140 | bool FoldImmediate(MachineInstr *UseMI, MachineInstr *DefMI, |
| 141 | unsigned Reg, MachineRegisterInfo *MRI) const final; |
| 142 | |
| Tom Stellard | f01af29 | 2015-05-09 00:56:07 +0000 | [diff] [blame] | 143 | unsigned getMachineCSELookAheadLimit() const override { return 500; } |
| 144 | |
| Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame] | 145 | MachineInstr *convertToThreeAddress(MachineFunction::iterator &MBB, |
| 146 | MachineBasicBlock::iterator &MI, |
| 147 | LiveVariables *LV) const override; |
| 148 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 149 | static bool isSALU(const MachineInstr &MI) { |
| 150 | return MI.getDesc().TSFlags & SIInstrFlags::SALU; |
| 151 | } |
| 152 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 153 | bool isSALU(uint16_t Opcode) const { |
| 154 | return get(Opcode).TSFlags & SIInstrFlags::SALU; |
| 155 | } |
| 156 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 157 | static bool isVALU(const MachineInstr &MI) { |
| 158 | return MI.getDesc().TSFlags & SIInstrFlags::VALU; |
| 159 | } |
| 160 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 161 | bool isVALU(uint16_t Opcode) const { |
| 162 | return get(Opcode).TSFlags & SIInstrFlags::VALU; |
| 163 | } |
| 164 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 165 | static bool isSOP1(const MachineInstr &MI) { |
| 166 | return MI.getDesc().TSFlags & SIInstrFlags::SOP1; |
| 167 | } |
| 168 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 169 | bool isSOP1(uint16_t Opcode) const { |
| 170 | return get(Opcode).TSFlags & SIInstrFlags::SOP1; |
| 171 | } |
| 172 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 173 | static bool isSOP2(const MachineInstr &MI) { |
| 174 | return MI.getDesc().TSFlags & SIInstrFlags::SOP2; |
| 175 | } |
| 176 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 177 | bool isSOP2(uint16_t Opcode) const { |
| 178 | return get(Opcode).TSFlags & SIInstrFlags::SOP2; |
| 179 | } |
| 180 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 181 | static bool isSOPC(const MachineInstr &MI) { |
| 182 | return MI.getDesc().TSFlags & SIInstrFlags::SOPC; |
| 183 | } |
| 184 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 185 | bool isSOPC(uint16_t Opcode) const { |
| 186 | return get(Opcode).TSFlags & SIInstrFlags::SOPC; |
| 187 | } |
| 188 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 189 | static bool isSOPK(const MachineInstr &MI) { |
| 190 | return MI.getDesc().TSFlags & SIInstrFlags::SOPK; |
| 191 | } |
| 192 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 193 | bool isSOPK(uint16_t Opcode) const { |
| 194 | return get(Opcode).TSFlags & SIInstrFlags::SOPK; |
| 195 | } |
| 196 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 197 | static bool isSOPP(const MachineInstr &MI) { |
| 198 | return MI.getDesc().TSFlags & SIInstrFlags::SOPP; |
| 199 | } |
| 200 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 201 | bool isSOPP(uint16_t Opcode) const { |
| 202 | return get(Opcode).TSFlags & SIInstrFlags::SOPP; |
| 203 | } |
| 204 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 205 | static bool isVOP1(const MachineInstr &MI) { |
| 206 | return MI.getDesc().TSFlags & SIInstrFlags::VOP1; |
| 207 | } |
| 208 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 209 | bool isVOP1(uint16_t Opcode) const { |
| 210 | return get(Opcode).TSFlags & SIInstrFlags::VOP1; |
| 211 | } |
| 212 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 213 | static bool isVOP2(const MachineInstr &MI) { |
| 214 | return MI.getDesc().TSFlags & SIInstrFlags::VOP2; |
| 215 | } |
| 216 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 217 | bool isVOP2(uint16_t Opcode) const { |
| 218 | return get(Opcode).TSFlags & SIInstrFlags::VOP2; |
| 219 | } |
| 220 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 221 | static bool isVOP3(const MachineInstr &MI) { |
| 222 | return MI.getDesc().TSFlags & SIInstrFlags::VOP3; |
| 223 | } |
| 224 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 225 | bool isVOP3(uint16_t Opcode) const { |
| 226 | return get(Opcode).TSFlags & SIInstrFlags::VOP3; |
| 227 | } |
| 228 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 229 | static bool isVOPC(const MachineInstr &MI) { |
| 230 | return MI.getDesc().TSFlags & SIInstrFlags::VOPC; |
| 231 | } |
| 232 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 233 | bool isVOPC(uint16_t Opcode) const { |
| 234 | return get(Opcode).TSFlags & SIInstrFlags::VOPC; |
| 235 | } |
| 236 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 237 | static bool isMUBUF(const MachineInstr &MI) { |
| 238 | return MI.getDesc().TSFlags & SIInstrFlags::MUBUF; |
| 239 | } |
| 240 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 241 | bool isMUBUF(uint16_t Opcode) const { |
| 242 | return get(Opcode).TSFlags & SIInstrFlags::MUBUF; |
| 243 | } |
| 244 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 245 | static bool isMTBUF(const MachineInstr &MI) { |
| 246 | return MI.getDesc().TSFlags & SIInstrFlags::MTBUF; |
| 247 | } |
| 248 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 249 | bool isMTBUF(uint16_t Opcode) const { |
| 250 | return get(Opcode).TSFlags & SIInstrFlags::MTBUF; |
| 251 | } |
| 252 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 253 | static bool isSMRD(const MachineInstr &MI) { |
| 254 | return MI.getDesc().TSFlags & SIInstrFlags::SMRD; |
| 255 | } |
| 256 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 257 | bool isSMRD(uint16_t Opcode) const { |
| 258 | return get(Opcode).TSFlags & SIInstrFlags::SMRD; |
| 259 | } |
| 260 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 261 | static bool isDS(const MachineInstr &MI) { |
| 262 | return MI.getDesc().TSFlags & SIInstrFlags::DS; |
| 263 | } |
| 264 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 265 | bool isDS(uint16_t Opcode) const { |
| 266 | return get(Opcode).TSFlags & SIInstrFlags::DS; |
| 267 | } |
| 268 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 269 | static bool isMIMG(const MachineInstr &MI) { |
| 270 | return MI.getDesc().TSFlags & SIInstrFlags::MIMG; |
| 271 | } |
| 272 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 273 | bool isMIMG(uint16_t Opcode) const { |
| 274 | return get(Opcode).TSFlags & SIInstrFlags::MIMG; |
| 275 | } |
| 276 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 277 | static bool isFLAT(const MachineInstr &MI) { |
| 278 | return MI.getDesc().TSFlags & SIInstrFlags::FLAT; |
| 279 | } |
| 280 | |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 281 | bool isFLAT(uint16_t Opcode) const { |
| 282 | return get(Opcode).TSFlags & SIInstrFlags::FLAT; |
| 283 | } |
| Matt Arsenault | c09cc3c | 2014-11-19 00:01:31 +0000 | [diff] [blame] | 284 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 285 | static bool isWQM(const MachineInstr &MI) { |
| 286 | return MI.getDesc().TSFlags & SIInstrFlags::WQM; |
| 287 | } |
| 288 | |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 289 | bool isWQM(uint16_t Opcode) const { |
| 290 | return get(Opcode).TSFlags & SIInstrFlags::WQM; |
| 291 | } |
| 292 | |
| Matt Arsenault | 3add643 | 2015-10-20 04:35:43 +0000 | [diff] [blame] | 293 | static bool isVGPRSpill(const MachineInstr &MI) { |
| 294 | return MI.getDesc().TSFlags & SIInstrFlags::VGPRSpill; |
| 295 | } |
| 296 | |
| Tom Stellard | a77c3f7 | 2015-05-12 18:59:17 +0000 | [diff] [blame] | 297 | bool isVGPRSpill(uint16_t Opcode) const { |
| 298 | return get(Opcode).TSFlags & SIInstrFlags::VGPRSpill; |
| 299 | } |
| 300 | |
| Matt Arsenault | d7bdcc4 | 2014-03-31 19:54:27 +0000 | [diff] [blame] | 301 | bool isInlineConstant(const APInt &Imm) const; |
| Matt Arsenault | 11a4d67 | 2015-02-13 19:05:03 +0000 | [diff] [blame] | 302 | bool isInlineConstant(const MachineOperand &MO, unsigned OpSize) const; |
| 303 | bool isLiteralConstant(const MachineOperand &MO, unsigned OpSize) const; |
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 304 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 305 | bool isImmOperandLegal(const MachineInstr *MI, unsigned OpNo, |
| 306 | const MachineOperand &MO) const; |
| 307 | |
| Tom Stellard | 86d12eb | 2014-08-01 00:32:28 +0000 | [diff] [blame] | 308 | /// \brief Return true if this 64-bit VALU instruction has a 32-bit encoding. |
| 309 | /// This function will return false if you pass it a 32-bit instruction. |
| 310 | bool hasVALU32BitEncoding(unsigned Opcode) const; |
| 311 | |
| Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 312 | /// \brief Returns true if this operand uses the constant bus. |
| 313 | bool usesConstantBus(const MachineRegisterInfo &MRI, |
| Matt Arsenault | 11a4d67 | 2015-02-13 19:05:03 +0000 | [diff] [blame] | 314 | const MachineOperand &MO, |
| 315 | unsigned OpSize) const; |
| Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 316 | |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 317 | /// \brief Return true if this instruction has any modifiers. |
| 318 | /// e.g. src[012]_mod, omod, clamp. |
| 319 | bool hasModifiers(unsigned Opcode) const; |
| Matt Arsenault | ace5b76 | 2014-10-17 18:00:43 +0000 | [diff] [blame] | 320 | |
| 321 | bool hasModifiersSet(const MachineInstr &MI, |
| 322 | unsigned OpName) const; |
| 323 | |
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 324 | bool verifyInstruction(const MachineInstr *MI, |
| 325 | StringRef &ErrInfo) const override; |
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 326 | |
| Matt Arsenault | f14032a | 2013-11-15 22:02:28 +0000 | [diff] [blame] | 327 | static unsigned getVALUOp(const MachineInstr &MI); |
| Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 328 | |
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 329 | bool isSALUOpSupportedOnVALU(const MachineInstr &MI) const; |
| 330 | |
| 331 | /// \brief Return the correct register class for \p OpNo. For target-specific |
| 332 | /// instructions, this will return the register class that has been defined |
| 333 | /// in tablegen. For generic instructions, like REG_SEQUENCE it will return |
| 334 | /// the register class of its machine operand. |
| 335 | /// to infer the correct register class base on the other operands. |
| 336 | const TargetRegisterClass *getOpRegClass(const MachineInstr &MI, |
| Matt Arsenault | 11a4d67 | 2015-02-13 19:05:03 +0000 | [diff] [blame] | 337 | unsigned OpNo) const; |
| 338 | |
| 339 | /// \brief Return the size in bytes of the operand OpNo on the given |
| 340 | // instruction opcode. |
| 341 | unsigned getOpSize(uint16_t Opcode, unsigned OpNo) const { |
| 342 | const MCOperandInfo &OpInfo = get(Opcode).OpInfo[OpNo]; |
| Matt Arsenault | 657b1cb | 2015-02-21 21:29:04 +0000 | [diff] [blame] | 343 | |
| 344 | if (OpInfo.RegClass == -1) { |
| 345 | // If this is an immediate operand, this must be a 32-bit literal. |
| 346 | assert(OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE); |
| 347 | return 4; |
| 348 | } |
| 349 | |
| Matt Arsenault | 11a4d67 | 2015-02-13 19:05:03 +0000 | [diff] [blame] | 350 | return RI.getRegClass(OpInfo.RegClass)->getSize(); |
| 351 | } |
| 352 | |
| 353 | /// \brief This form should usually be preferred since it handles operands |
| 354 | /// with unknown register classes. |
| 355 | unsigned getOpSize(const MachineInstr &MI, unsigned OpNo) const { |
| 356 | return getOpRegClass(MI, OpNo)->getSize(); |
| 357 | } |
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 358 | |
| 359 | /// \returns true if it is legal for the operand at index \p OpNo |
| 360 | /// to read a VGPR. |
| 361 | bool canReadVGPR(const MachineInstr &MI, unsigned OpNo) const; |
| 362 | |
| 363 | /// \brief Legalize the \p OpIndex operand of this instruction by inserting |
| 364 | /// a MOV. For example: |
| 365 | /// ADD_I32_e32 VGPR0, 15 |
| 366 | /// to |
| 367 | /// MOV VGPR1, 15 |
| 368 | /// ADD_I32_e32 VGPR0, VGPR1 |
| 369 | /// |
| 370 | /// If the operand being legalized is a register, then a COPY will be used |
| 371 | /// instead of MOV. |
| 372 | void legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const; |
| 373 | |
| Tom Stellard | 0e975cf | 2014-08-01 00:32:35 +0000 | [diff] [blame] | 374 | /// \brief Check if \p MO is a legal operand if it was the \p OpIdx Operand |
| 375 | /// for \p MI. |
| 376 | bool isOperandLegal(const MachineInstr *MI, unsigned OpIdx, |
| 377 | const MachineOperand *MO = nullptr) const; |
| 378 | |
| Matt Arsenault | 856d192 | 2015-12-01 19:57:17 +0000 | [diff] [blame] | 379 | /// \brief Check if \p MO would be a valid operand for the given operand |
| 380 | /// definition \p OpInfo. Note this does not attempt to validate constant bus |
| 381 | /// restrictions (e.g. literal constant usage). |
| 382 | bool isLegalVSrcOperand(const MachineRegisterInfo &MRI, |
| 383 | const MCOperandInfo &OpInfo, |
| 384 | const MachineOperand &MO) const; |
| 385 | |
| 386 | /// \brief Check if \p MO (a register operand) is a legal register for the |
| 387 | /// given operand description. |
| 388 | bool isLegalRegOperand(const MachineRegisterInfo &MRI, |
| 389 | const MCOperandInfo &OpInfo, |
| 390 | const MachineOperand &MO) const; |
| 391 | |
| 392 | /// \brief Legalize operands in \p MI by either commuting it or inserting a |
| 393 | /// copy of src1. |
| 394 | void legalizeOperandsVOP2(MachineRegisterInfo &MRI, MachineInstr *MI) const; |
| 395 | |
| Matt Arsenault | 6005fcb | 2015-10-21 21:51:02 +0000 | [diff] [blame] | 396 | /// \brief Fix operands in \p MI to satisfy constant bus requirements. |
| 397 | void legalizeOperandsVOP3(MachineRegisterInfo &MRI, MachineInstr *MI) const; |
| 398 | |
| Tom Stellard | 1397d49 | 2016-02-11 21:45:07 +0000 | [diff] [blame^] | 399 | /// Copy a value from a VGPR (\p SrcReg) to SGPR. This function can only |
| 400 | /// be used when it is know that the value in SrcReg is same across all |
| 401 | /// threads in the wave. |
| 402 | /// \returns The SGPR register that \p SrcReg was copied to. |
| 403 | unsigned readlaneVGPRToSGPR(unsigned SrcReg, MachineInstr *UseMI, |
| 404 | MachineRegisterInfo &MRI) const; |
| 405 | |
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 406 | /// \brief Legalize all operands in this instruction. This function may |
| 407 | /// create new instruction and insert them before \p MI. |
| 408 | void legalizeOperands(MachineInstr *MI) const; |
| 409 | |
| Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 410 | /// \brief Split an SMRD instruction into two smaller loads of half the |
| 411 | // size storing the results in \p Lo and \p Hi. |
| 412 | void splitSMRD(MachineInstr *MI, const TargetRegisterClass *HalfRC, |
| 413 | unsigned HalfImmOp, unsigned HalfSGPROp, |
| 414 | MachineInstr *&Lo, MachineInstr *&Hi) const; |
| 415 | |
| Matt Arsenault | e229c0c | 2015-09-25 22:21:19 +0000 | [diff] [blame] | 416 | void moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI, |
| 417 | SmallVectorImpl<MachineInstr *> &Worklist) const; |
| Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 418 | |
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 419 | /// \brief Replace this instruction's opcode with the equivalent VALU |
| 420 | /// opcode. This function will also move the users of \p MI to the |
| 421 | /// VALU if necessary. |
| 422 | void moveToVALU(MachineInstr &MI) const; |
| 423 | |
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 424 | const TargetRegisterClass *getIndirectAddrRegClass() const override; |
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 425 | |
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 426 | void reserveIndirectRegisters(BitVector &Reserved, |
| 427 | const MachineFunction &MF) const; |
| 428 | |
| 429 | void LoadM0(MachineInstr *MoveRel, MachineBasicBlock::iterator I, |
| 430 | unsigned SavReg, unsigned IndexReg) const; |
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 431 | |
| Nicolai Haehnle | 87323da | 2015-12-17 16:46:42 +0000 | [diff] [blame] | 432 | void insertWaitStates(MachineBasicBlock::iterator MI, int Count) const; |
| Tom Stellard | 1aaad69 | 2014-07-21 16:55:33 +0000 | [diff] [blame] | 433 | |
| 434 | /// \brief Returns the operand named \p Op. If \p MI does not have an |
| 435 | /// operand named \c Op, this function returns nullptr. |
| Matt Arsenault | f743b83 | 2015-09-25 18:09:15 +0000 | [diff] [blame] | 436 | LLVM_READONLY |
| Tom Stellard | 6407e1e | 2014-08-01 00:32:33 +0000 | [diff] [blame] | 437 | MachineOperand *getNamedOperand(MachineInstr &MI, unsigned OperandName) const; |
| Matt Arsenault | ace5b76 | 2014-10-17 18:00:43 +0000 | [diff] [blame] | 438 | |
| Matt Arsenault | f743b83 | 2015-09-25 18:09:15 +0000 | [diff] [blame] | 439 | LLVM_READONLY |
| Matt Arsenault | ace5b76 | 2014-10-17 18:00:43 +0000 | [diff] [blame] | 440 | const MachineOperand *getNamedOperand(const MachineInstr &MI, |
| 441 | unsigned OpName) const { |
| 442 | return getNamedOperand(const_cast<MachineInstr &>(MI), OpName); |
| 443 | } |
| Tom Stellard | 794c8c0 | 2014-12-02 17:05:41 +0000 | [diff] [blame] | 444 | |
| Matt Arsenault | a40450c | 2015-11-05 02:46:56 +0000 | [diff] [blame] | 445 | /// Get required immediate operand |
| 446 | int64_t getNamedImmOperand(const MachineInstr &MI, unsigned OpName) const { |
| 447 | int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OpName); |
| 448 | return MI.getOperand(Idx).getImm(); |
| 449 | } |
| 450 | |
| Tom Stellard | 794c8c0 | 2014-12-02 17:05:41 +0000 | [diff] [blame] | 451 | uint64_t getDefaultRsrcDataFormat() const; |
| Marek Olsak | d1a69a2 | 2015-09-29 23:37:32 +0000 | [diff] [blame] | 452 | uint64_t getScratchRsrcWords23() const; |
| Nicolai Haehnle | 02c3291 | 2016-01-13 16:10:10 +0000 | [diff] [blame] | 453 | |
| 454 | bool isLowLatencyInstruction(const MachineInstr *MI) const; |
| 455 | bool isHighLatencyInstruction(const MachineInstr *MI) const; |
| Tom Stellard | 2ff7262 | 2016-01-28 16:04:37 +0000 | [diff] [blame] | 456 | |
| 457 | /// \brief Return the descriptor of the target-specific machine instruction |
| 458 | /// that corresponds to the specified pseudo or native opcode. |
| 459 | const MCInstrDesc &getMCOpcodeFromPseudo(unsigned Opcode) const { |
| 460 | return get(pseudoToMCOpcode(Opcode)); |
| 461 | } |
| 462 | |
| 463 | ArrayRef<std::pair<int, const char *>> |
| 464 | getSerializableTargetIndices() const override; |
| 465 | |
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 466 | }; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 467 | |
| Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 468 | namespace AMDGPU { |
| Matt Arsenault | fa24296 | 2015-09-24 07:51:23 +0000 | [diff] [blame] | 469 | LLVM_READONLY |
| Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 470 | int getVOPe64(uint16_t Opcode); |
| Matt Arsenault | fa24296 | 2015-09-24 07:51:23 +0000 | [diff] [blame] | 471 | |
| 472 | LLVM_READONLY |
| Tom Stellard | 1aaad69 | 2014-07-21 16:55:33 +0000 | [diff] [blame] | 473 | int getVOPe32(uint16_t Opcode); |
| Matt Arsenault | fa24296 | 2015-09-24 07:51:23 +0000 | [diff] [blame] | 474 | |
| 475 | LLVM_READONLY |
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 476 | int getCommuteRev(uint16_t Opcode); |
| Matt Arsenault | fa24296 | 2015-09-24 07:51:23 +0000 | [diff] [blame] | 477 | |
| 478 | LLVM_READONLY |
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 479 | int getCommuteOrig(uint16_t Opcode); |
| Matt Arsenault | fa24296 | 2015-09-24 07:51:23 +0000 | [diff] [blame] | 480 | |
| 481 | LLVM_READONLY |
| Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 482 | int getAddr64Inst(uint16_t Opcode); |
| Matt Arsenault | fa24296 | 2015-09-24 07:51:23 +0000 | [diff] [blame] | 483 | |
| 484 | LLVM_READONLY |
| Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 485 | int getAtomicRetOp(uint16_t Opcode); |
| Matt Arsenault | fa24296 | 2015-09-24 07:51:23 +0000 | [diff] [blame] | 486 | |
| 487 | LLVM_READONLY |
| Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 488 | int getAtomicNoRetOp(uint16_t Opcode); |
| Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 489 | |
| Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 490 | const uint64_t RSRC_DATA_FORMAT = 0xf00000000000LL; |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 491 | const uint64_t RSRC_TID_ENABLE = 1LL << 55; |
| Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 492 | |
| Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 493 | } // End namespace AMDGPU |
| 494 | |
| Tom Stellard | ec2e43c | 2014-09-22 15:35:29 +0000 | [diff] [blame] | 495 | namespace SI { |
| 496 | namespace KernelInputOffsets { |
| 497 | |
| 498 | /// Offsets in bytes from the start of the input buffer |
| 499 | enum Offsets { |
| 500 | NGROUPS_X = 0, |
| 501 | NGROUPS_Y = 4, |
| 502 | NGROUPS_Z = 8, |
| 503 | GLOBAL_SIZE_X = 12, |
| 504 | GLOBAL_SIZE_Y = 16, |
| 505 | GLOBAL_SIZE_Z = 20, |
| 506 | LOCAL_SIZE_X = 24, |
| 507 | LOCAL_SIZE_Y = 28, |
| 508 | LOCAL_SIZE_Z = 32 |
| 509 | }; |
| 510 | |
| 511 | } // End namespace KernelInputOffsets |
| 512 | } // End namespace SI |
| 513 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 514 | } // End namespace llvm |
| 515 | |
| Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 516 | #endif |