blob: 70682ff78d79612c497cfa123252aaa96891873d [file] [log] [blame]
Matt Arsenaultdf90c022013-10-15 23:44:45 +00001//===-- SIInstrInfo.h - SI Instruction Info Interface -----------*- C++ -*-===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition for SIInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000016#ifndef LLVM_LIB_TARGET_R600_SIINSTRINFO_H
17#define LLVM_LIB_TARGET_R600_SIINSTRINFO_H
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19#include "AMDGPUInstrInfo.h"
20#include "SIRegisterInfo.h"
21
22namespace llvm {
23
24class SIInstrInfo : public AMDGPUInstrInfo {
25private:
26 const SIRegisterInfo RI;
27
Tom Stellard15834092014-03-21 15:51:57 +000028 unsigned buildExtractSubReg(MachineBasicBlock::iterator MI,
29 MachineRegisterInfo &MRI,
30 MachineOperand &SuperReg,
31 const TargetRegisterClass *SuperRC,
32 unsigned SubIdx,
33 const TargetRegisterClass *SubRC) const;
Matt Arsenault248b7b62014-03-24 20:08:09 +000034 MachineOperand buildExtractSubRegOrImm(MachineBasicBlock::iterator MI,
35 MachineRegisterInfo &MRI,
36 MachineOperand &SuperReg,
37 const TargetRegisterClass *SuperRC,
38 unsigned SubIdx,
39 const TargetRegisterClass *SubRC) const;
Tom Stellard15834092014-03-21 15:51:57 +000040
Matt Arsenaultbd995802014-03-24 18:26:52 +000041 unsigned split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist,
42 MachineBasicBlock::iterator MI,
43 MachineRegisterInfo &MRI,
44 const TargetRegisterClass *RC,
45 const MachineOperand &Op) const;
46
Matt Arsenault689f3252014-06-09 16:36:31 +000047 void splitScalar64BitUnaryOp(SmallVectorImpl<MachineInstr *> &Worklist,
48 MachineInstr *Inst, unsigned Opcode) const;
49
50 void splitScalar64BitBinaryOp(SmallVectorImpl<MachineInstr *> &Worklist,
51 MachineInstr *Inst, unsigned Opcode) const;
Matt Arsenaultf35182c2014-03-24 20:08:05 +000052
Matt Arsenault8333e432014-06-10 19:18:24 +000053 void splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
54 MachineInstr *Inst) const;
55
Matt Arsenault27cc9582014-04-18 01:53:18 +000056 void addDescImplicitUseDef(const MCInstrDesc &Desc, MachineInstr *MI) const;
Matt Arsenaultf35182c2014-03-24 20:08:05 +000057
Tom Stellard75aadc22012-12-11 21:25:42 +000058public:
Tom Stellard2e59a452014-06-13 01:32:00 +000059 explicit SIInstrInfo(const AMDGPUSubtarget &st);
Tom Stellard75aadc22012-12-11 21:25:42 +000060
Craig Topper5656db42014-04-29 07:57:24 +000061 const SIRegisterInfo &getRegisterInfo() const override {
Matt Arsenault6dde3032014-03-11 00:01:34 +000062 return RI;
63 }
Tom Stellard75aadc22012-12-11 21:25:42 +000064
Matt Arsenaultc10853f2014-08-06 00:29:43 +000065 bool areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
66 int64_t &Offset1,
67 int64_t &Offset2) const override;
68
Matt Arsenault1acc72f2014-07-29 21:34:55 +000069 bool getLdStBaseRegImmOfs(MachineInstr *LdSt,
70 unsigned &BaseReg, unsigned &Offset,
71 const TargetRegisterInfo *TRI) const final;
72
Craig Topper5656db42014-04-29 07:57:24 +000073 void copyPhysReg(MachineBasicBlock &MBB,
74 MachineBasicBlock::iterator MI, DebugLoc DL,
75 unsigned DestReg, unsigned SrcReg,
76 bool KillSrc) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +000077
Tom Stellardc149dc02013-11-27 21:23:35 +000078 void storeRegToStackSlot(MachineBasicBlock &MBB,
79 MachineBasicBlock::iterator MI,
80 unsigned SrcReg, bool isKill, int FrameIndex,
81 const TargetRegisterClass *RC,
Craig Topper5656db42014-04-29 07:57:24 +000082 const TargetRegisterInfo *TRI) const override;
Tom Stellardc149dc02013-11-27 21:23:35 +000083
84 void loadRegFromStackSlot(MachineBasicBlock &MBB,
85 MachineBasicBlock::iterator MI,
86 unsigned DestReg, int FrameIndex,
87 const TargetRegisterClass *RC,
Craig Topper5656db42014-04-29 07:57:24 +000088 const TargetRegisterInfo *TRI) const override;
Tom Stellardc149dc02013-11-27 21:23:35 +000089
Benjamin Kramer8c90fd72014-09-03 11:41:21 +000090 bool expandPostRAPseudo(MachineBasicBlock::iterator MI) const override;
Tom Stellardeba61072014-05-02 15:41:42 +000091
Christian Konig3c145802013-03-27 09:12:59 +000092 unsigned commuteOpcode(unsigned Opcode) const;
93
Craig Topper5656db42014-04-29 07:57:24 +000094 MachineInstr *commuteInstruction(MachineInstr *MI,
95 bool NewMI=false) const override;
Christian Konig76edd4f2013-02-26 17:52:29 +000096
Tom Stellard30f59412014-03-31 14:01:56 +000097 bool isTriviallyReMaterializable(const MachineInstr *MI,
Craig Toppere73658d2014-04-28 04:05:08 +000098 AliasAnalysis *AA = nullptr) const;
Tom Stellard30f59412014-03-31 14:01:56 +000099
Tom Stellard26a3b672013-10-22 18:19:10 +0000100 MachineInstr *buildMovInstr(MachineBasicBlock *MBB,
101 MachineBasicBlock::iterator I,
Craig Topper5656db42014-04-29 07:57:24 +0000102 unsigned DstReg, unsigned SrcReg) const override;
103 bool isMov(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000104
Craig Topper5656db42014-04-29 07:57:24 +0000105 bool isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const override;
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000106 bool isDS(uint16_t Opcode) const;
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000107 bool isMIMG(uint16_t Opcode) const;
108 bool isSMRD(uint16_t Opcode) const;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000109 bool isMUBUF(uint16_t Opcode) const;
110 bool isMTBUF(uint16_t Opcode) const;
Tom Stellard93fabce2013-10-10 17:11:55 +0000111 bool isVOP1(uint16_t Opcode) const;
112 bool isVOP2(uint16_t Opcode) const;
113 bool isVOP3(uint16_t Opcode) const;
114 bool isVOPC(uint16_t Opcode) const;
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000115 bool isInlineConstant(const APInt &Imm) const;
Tom Stellard93fabce2013-10-10 17:11:55 +0000116 bool isInlineConstant(const MachineOperand &MO) const;
117 bool isLiteralConstant(const MachineOperand &MO) const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000118
Tom Stellardb02094e2014-07-21 15:45:01 +0000119 bool isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
120 const MachineOperand &MO) const;
121
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000122 /// \brief Return true if the given offset Size in bytes can be folded into
123 /// the immediate offsets of a memory instruction for the given address space.
124 static bool canFoldOffset(unsigned OffsetSize, unsigned AS) LLVM_READNONE;
125
Tom Stellard86d12eb2014-08-01 00:32:28 +0000126 /// \brief Return true if this 64-bit VALU instruction has a 32-bit encoding.
127 /// This function will return false if you pass it a 32-bit instruction.
128 bool hasVALU32BitEncoding(unsigned Opcode) const;
129
Tom Stellardb4a313a2014-08-01 00:32:39 +0000130 /// \brief Return true if this instruction has any modifiers.
131 /// e.g. src[012]_mod, omod, clamp.
132 bool hasModifiers(unsigned Opcode) const;
Craig Topper5656db42014-04-29 07:57:24 +0000133 bool verifyInstruction(const MachineInstr *MI,
134 StringRef &ErrInfo) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000135
Tom Stellard82166022013-11-13 23:36:37 +0000136 bool isSALUInstr(const MachineInstr &MI) const;
Matt Arsenaultf14032a2013-11-15 22:02:28 +0000137 static unsigned getVALUOp(const MachineInstr &MI);
Matt Arsenaultf35182c2014-03-24 20:08:05 +0000138
Tom Stellard82166022013-11-13 23:36:37 +0000139 bool isSALUOpSupportedOnVALU(const MachineInstr &MI) const;
140
141 /// \brief Return the correct register class for \p OpNo. For target-specific
142 /// instructions, this will return the register class that has been defined
143 /// in tablegen. For generic instructions, like REG_SEQUENCE it will return
144 /// the register class of its machine operand.
145 /// to infer the correct register class base on the other operands.
146 const TargetRegisterClass *getOpRegClass(const MachineInstr &MI,
147 unsigned OpNo) const;\
148
149 /// \returns true if it is legal for the operand at index \p OpNo
150 /// to read a VGPR.
151 bool canReadVGPR(const MachineInstr &MI, unsigned OpNo) const;
152
153 /// \brief Legalize the \p OpIndex operand of this instruction by inserting
154 /// a MOV. For example:
155 /// ADD_I32_e32 VGPR0, 15
156 /// to
157 /// MOV VGPR1, 15
158 /// ADD_I32_e32 VGPR0, VGPR1
159 ///
160 /// If the operand being legalized is a register, then a COPY will be used
161 /// instead of MOV.
162 void legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const;
163
Tom Stellard0e975cf2014-08-01 00:32:35 +0000164 /// \brief Check if \p MO is a legal operand if it was the \p OpIdx Operand
165 /// for \p MI.
166 bool isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
167 const MachineOperand *MO = nullptr) const;
168
Tom Stellard82166022013-11-13 23:36:37 +0000169 /// \brief Legalize all operands in this instruction. This function may
170 /// create new instruction and insert them before \p MI.
171 void legalizeOperands(MachineInstr *MI) const;
172
Tom Stellard745f2ed2014-08-21 20:41:00 +0000173 /// \brief Split an SMRD instruction into two smaller loads of half the
174 // size storing the results in \p Lo and \p Hi.
175 void splitSMRD(MachineInstr *MI, const TargetRegisterClass *HalfRC,
176 unsigned HalfImmOp, unsigned HalfSGPROp,
177 MachineInstr *&Lo, MachineInstr *&Hi) const;
178
Tom Stellard0c354f22014-04-30 15:31:29 +0000179 void moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const;
180
Tom Stellard82166022013-11-13 23:36:37 +0000181 /// \brief Replace this instruction's opcode with the equivalent VALU
182 /// opcode. This function will also move the users of \p MI to the
183 /// VALU if necessary.
184 void moveToVALU(MachineInstr &MI) const;
185
Craig Topper5656db42014-04-29 07:57:24 +0000186 unsigned calculateIndirectAddress(unsigned RegIndex,
187 unsigned Channel) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000188
Craig Topper5656db42014-04-29 07:57:24 +0000189 const TargetRegisterClass *getIndirectAddrRegClass() const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000190
Craig Topper5656db42014-04-29 07:57:24 +0000191 MachineInstrBuilder buildIndirectWrite(MachineBasicBlock *MBB,
192 MachineBasicBlock::iterator I,
193 unsigned ValueReg,
194 unsigned Address,
195 unsigned OffsetReg) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000196
Craig Topper5656db42014-04-29 07:57:24 +0000197 MachineInstrBuilder buildIndirectRead(MachineBasicBlock *MBB,
198 MachineBasicBlock::iterator I,
199 unsigned ValueReg,
200 unsigned Address,
201 unsigned OffsetReg) const override;
Tom Stellard81d871d2013-11-13 23:36:50 +0000202 void reserveIndirectRegisters(BitVector &Reserved,
203 const MachineFunction &MF) const;
204
205 void LoadM0(MachineInstr *MoveRel, MachineBasicBlock::iterator I,
206 unsigned SavReg, unsigned IndexReg) const;
Tom Stellardeba61072014-05-02 15:41:42 +0000207
208 void insertNOPs(MachineBasicBlock::iterator MI, int Count) const;
Tom Stellard1aaad692014-07-21 16:55:33 +0000209
210 /// \brief Returns the operand named \p Op. If \p MI does not have an
211 /// operand named \c Op, this function returns nullptr.
Tom Stellard6407e1e2014-08-01 00:32:33 +0000212 MachineOperand *getNamedOperand(MachineInstr &MI, unsigned OperandName) const;
Tom Stellard81d871d2013-11-13 23:36:50 +0000213};
Tom Stellard75aadc22012-12-11 21:25:42 +0000214
Christian Konigf741fbf2013-02-26 17:52:42 +0000215namespace AMDGPU {
216
217 int getVOPe64(uint16_t Opcode);
Tom Stellard1aaad692014-07-21 16:55:33 +0000218 int getVOPe32(uint16_t Opcode);
Christian Konig3c145802013-03-27 09:12:59 +0000219 int getCommuteRev(uint16_t Opcode);
220 int getCommuteOrig(uint16_t Opcode);
Tom Stellardc721a232014-05-16 20:56:47 +0000221 int getMCOpcode(uint16_t Opcode, unsigned Gen);
Tom Stellard155bbb72014-08-11 22:18:17 +0000222 int getAddr64Inst(uint16_t Opcode);
Christian Konigf741fbf2013-02-26 17:52:42 +0000223
Tom Stellard15834092014-03-21 15:51:57 +0000224 const uint64_t RSRC_DATA_FORMAT = 0xf00000000000LL;
Tom Stellardb02094e2014-07-21 15:45:01 +0000225 const uint64_t RSRC_TID_ENABLE = 1LL << 55;
Tom Stellard15834092014-03-21 15:51:57 +0000226
Christian Konigf741fbf2013-02-26 17:52:42 +0000227} // End namespace AMDGPU
228
Tom Stellard75aadc22012-12-11 21:25:42 +0000229} // End namespace llvm
230
231namespace SIInstrFlags {
232 enum Flags {
233 // First 4 bits are the instruction encoding
Tom Stellard1c822a82013-02-07 19:39:45 +0000234 VM_CNT = 1 << 0,
235 EXP_CNT = 1 << 1,
236 LGKM_CNT = 1 << 2
Tom Stellard75aadc22012-12-11 21:25:42 +0000237 };
238}
239
Tom Stellardb4a313a2014-08-01 00:32:39 +0000240namespace SISrcMods {
241 enum {
242 NEG = 1 << 0,
243 ABS = 1 << 1
244 };
245}
246
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000247#endif