blob: 9a45a72057458cdcb23823eb0f58e0638c4daa2c [file] [log] [blame]
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001//===-- SparcAsmParser.cpp - Parse Sparc assembly to MCInst instructions --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/SparcMCTargetDesc.h"
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000011#include "MCTargetDesc/SparcMCExpr.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000012#include "llvm/ADT/STLExtras.h"
13#include "llvm/MC/MCContext.h"
14#include "llvm/MC/MCInst.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000015#include "llvm/MC/MCObjectFileInfo.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000016#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
17#include "llvm/MC/MCStreamer.h"
18#include "llvm/MC/MCSubtargetInfo.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000019#include "llvm/MC/MCSymbol.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000020#include "llvm/MC/MCTargetAsmParser.h"
21#include "llvm/Support/TargetRegistry.h"
22
23using namespace llvm;
24
25// The generated AsmMatcher SparcGenAsmMatcher uses "Sparc" as the target
26// namespace. But SPARC backend uses "SP" as its namespace.
27namespace llvm {
28 namespace Sparc {
29 using namespace SP;
30 }
31}
32
33namespace {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +000034class SparcOperand;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000035class SparcAsmParser : public MCTargetAsmParser {
36
37 MCSubtargetInfo &STI;
38 MCAsmParser &Parser;
39
40 /// @name Auto-generated Match Functions
41 /// {
42
43#define GET_ASSEMBLER_HEADER
44#include "SparcGenAsmMatcher.inc"
45
46 /// }
47
48 // public interface of the MCTargetAsmParser.
49 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +000050 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +000051 uint64_t &ErrorInfo,
Craig Topperb0c941b2014-04-29 07:57:13 +000052 bool MatchingInlineAsm) override;
53 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000054 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +000055 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperb0c941b2014-04-29 07:57:13 +000056 bool ParseDirective(AsmToken DirectiveID) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000057
David Blaikie960ea3f2014-06-08 16:18:35 +000058 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperb0c941b2014-04-29 07:57:13 +000059 unsigned Kind) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000060
61 // Custom parse functions for Sparc specific operands.
David Blaikie960ea3f2014-06-08 16:18:35 +000062 OperandMatchResultTy parseMEMOperand(OperandVector &Operands);
63
64 OperandMatchResultTy parseOperand(OperandVector &Operands, StringRef Name);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000065
66 OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +000067 parseSparcAsmOperand(std::unique_ptr<SparcOperand> &Operand,
68 bool isCall = false);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000069
David Blaikie960ea3f2014-06-08 16:18:35 +000070 OperandMatchResultTy parseBranchModifiers(OperandVector &Operands);
Venkatraman Govindaraju22868742014-03-01 20:08:48 +000071
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000072 // returns true if Tok is matched to a register and returns register in RegNo.
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +000073 bool matchRegisterName(const AsmToken &Tok, unsigned &RegNo,
74 unsigned &RegKind);
75
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000076 bool matchSparcAsmModifiers(const MCExpr *&EVal, SMLoc &EndLoc);
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +000077 bool parseDirectiveWord(unsigned Size, SMLoc L);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000078
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000079 bool is64Bit() const {
Daniel Sanders153010c2015-09-15 14:08:28 +000080 return STI.getTargetTuple().getArch() == TargetTuple::sparcv9;
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000081 }
James Y Knightc49e7882015-05-18 16:43:33 +000082
83 void expandSET(MCInst &Inst, SMLoc IDLoc,
84 SmallVectorImpl<MCInst> &Instructions);
85
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000086public:
87 SparcAsmParser(MCSubtargetInfo &sti, MCAsmParser &parser,
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000088 const MCInstrInfo &MII,
89 const MCTargetOptions &Options)
Colin LeMahieufe2c8b82015-07-27 21:56:53 +000090 : MCTargetAsmParser(Options), STI(sti), Parser(parser) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000091 // Initialize the set of available features.
92 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
93 }
94
95};
96
97 static unsigned IntRegs[32] = {
98 Sparc::G0, Sparc::G1, Sparc::G2, Sparc::G3,
99 Sparc::G4, Sparc::G5, Sparc::G6, Sparc::G7,
100 Sparc::O0, Sparc::O1, Sparc::O2, Sparc::O3,
101 Sparc::O4, Sparc::O5, Sparc::O6, Sparc::O7,
102 Sparc::L0, Sparc::L1, Sparc::L2, Sparc::L3,
103 Sparc::L4, Sparc::L5, Sparc::L6, Sparc::L7,
104 Sparc::I0, Sparc::I1, Sparc::I2, Sparc::I3,
105 Sparc::I4, Sparc::I5, Sparc::I6, Sparc::I7 };
106
107 static unsigned FloatRegs[32] = {
108 Sparc::F0, Sparc::F1, Sparc::F2, Sparc::F3,
109 Sparc::F4, Sparc::F5, Sparc::F6, Sparc::F7,
110 Sparc::F8, Sparc::F9, Sparc::F10, Sparc::F11,
111 Sparc::F12, Sparc::F13, Sparc::F14, Sparc::F15,
112 Sparc::F16, Sparc::F17, Sparc::F18, Sparc::F19,
113 Sparc::F20, Sparc::F21, Sparc::F22, Sparc::F23,
114 Sparc::F24, Sparc::F25, Sparc::F26, Sparc::F27,
115 Sparc::F28, Sparc::F29, Sparc::F30, Sparc::F31 };
116
117 static unsigned DoubleRegs[32] = {
118 Sparc::D0, Sparc::D1, Sparc::D2, Sparc::D3,
119 Sparc::D4, Sparc::D5, Sparc::D6, Sparc::D7,
120 Sparc::D8, Sparc::D7, Sparc::D8, Sparc::D9,
121 Sparc::D12, Sparc::D13, Sparc::D14, Sparc::D15,
122 Sparc::D16, Sparc::D17, Sparc::D18, Sparc::D19,
123 Sparc::D20, Sparc::D21, Sparc::D22, Sparc::D23,
124 Sparc::D24, Sparc::D25, Sparc::D26, Sparc::D27,
125 Sparc::D28, Sparc::D29, Sparc::D30, Sparc::D31 };
126
127 static unsigned QuadFPRegs[32] = {
128 Sparc::Q0, Sparc::Q1, Sparc::Q2, Sparc::Q3,
129 Sparc::Q4, Sparc::Q5, Sparc::Q6, Sparc::Q7,
Venkatraman Govindaraju98aa7fa2014-01-24 05:24:01 +0000130 Sparc::Q8, Sparc::Q9, Sparc::Q10, Sparc::Q11,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000131 Sparc::Q12, Sparc::Q13, Sparc::Q14, Sparc::Q15 };
132
James Y Knight807563d2015-05-18 16:29:48 +0000133 static unsigned ASRRegs[32] = {
134 SP::Y, SP::ASR1, SP::ASR2, SP::ASR3,
135 SP::ASR4, SP::ASR5, SP::ASR6, SP::ASR7,
136 SP::ASR8, SP::ASR9, SP::ASR10, SP::ASR11,
137 SP::ASR12, SP::ASR13, SP::ASR14, SP::ASR15,
138 SP::ASR16, SP::ASR17, SP::ASR18, SP::ASR19,
139 SP::ASR20, SP::ASR21, SP::ASR22, SP::ASR23,
140 SP::ASR24, SP::ASR25, SP::ASR26, SP::ASR27,
141 SP::ASR28, SP::ASR29, SP::ASR30, SP::ASR31};
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000142
James Y Knight3994be82015-08-10 19:11:39 +0000143 static unsigned IntPairRegs[] = {
144 Sparc::G0_G1, Sparc::G2_G3, Sparc::G4_G5, Sparc::G6_G7,
145 Sparc::O0_O1, Sparc::O2_O3, Sparc::O4_O5, Sparc::O6_O7,
146 Sparc::L0_L1, Sparc::L2_L3, Sparc::L4_L5, Sparc::L6_L7,
147 Sparc::I0_I1, Sparc::I2_I3, Sparc::I4_I5, Sparc::I6_I7};
148
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000149/// SparcOperand - Instances of this class represent a parsed Sparc machine
150/// instruction.
151class SparcOperand : public MCParsedAsmOperand {
152public:
153 enum RegisterKind {
154 rk_None,
155 rk_IntReg,
James Y Knight3994be82015-08-10 19:11:39 +0000156 rk_IntPairReg,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000157 rk_FloatReg,
158 rk_DoubleReg,
159 rk_QuadReg,
James Y Knightf7e70172015-05-18 16:38:47 +0000160 rk_Special,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000161 };
James Y Knightf7e70172015-05-18 16:38:47 +0000162
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000163private:
164 enum KindTy {
165 k_Token,
166 k_Register,
167 k_Immediate,
168 k_MemoryReg,
169 k_MemoryImm
170 } Kind;
171
172 SMLoc StartLoc, EndLoc;
173
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000174 struct Token {
175 const char *Data;
176 unsigned Length;
177 };
178
179 struct RegOp {
180 unsigned RegNum;
181 RegisterKind Kind;
182 };
183
184 struct ImmOp {
185 const MCExpr *Val;
186 };
187
188 struct MemOp {
189 unsigned Base;
190 unsigned OffsetReg;
191 const MCExpr *Off;
192 };
193
194 union {
195 struct Token Tok;
196 struct RegOp Reg;
197 struct ImmOp Imm;
198 struct MemOp Mem;
199 };
200public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000201 SparcOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
202
Craig Topperb0c941b2014-04-29 07:57:13 +0000203 bool isToken() const override { return Kind == k_Token; }
204 bool isReg() const override { return Kind == k_Register; }
205 bool isImm() const override { return Kind == k_Immediate; }
206 bool isMem() const override { return isMEMrr() || isMEMri(); }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000207 bool isMEMrr() const { return Kind == k_MemoryReg; }
208 bool isMEMri() const { return Kind == k_MemoryImm; }
209
James Y Knight3994be82015-08-10 19:11:39 +0000210 bool isIntReg() const {
211 return (Kind == k_Register && Reg.Kind == rk_IntReg);
212 }
213
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000214 bool isFloatReg() const {
215 return (Kind == k_Register && Reg.Kind == rk_FloatReg);
216 }
217
218 bool isFloatOrDoubleReg() const {
219 return (Kind == k_Register && (Reg.Kind == rk_FloatReg
220 || Reg.Kind == rk_DoubleReg));
221 }
222
223
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000224 StringRef getToken() const {
225 assert(Kind == k_Token && "Invalid access!");
226 return StringRef(Tok.Data, Tok.Length);
227 }
228
Craig Topperb0c941b2014-04-29 07:57:13 +0000229 unsigned getReg() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000230 assert((Kind == k_Register) && "Invalid access!");
231 return Reg.RegNum;
232 }
233
234 const MCExpr *getImm() const {
235 assert((Kind == k_Immediate) && "Invalid access!");
236 return Imm.Val;
237 }
238
239 unsigned getMemBase() const {
240 assert((Kind == k_MemoryReg || Kind == k_MemoryImm) && "Invalid access!");
241 return Mem.Base;
242 }
243
244 unsigned getMemOffsetReg() const {
245 assert((Kind == k_MemoryReg) && "Invalid access!");
246 return Mem.OffsetReg;
247 }
248
249 const MCExpr *getMemOff() const {
250 assert((Kind == k_MemoryImm) && "Invalid access!");
251 return Mem.Off;
252 }
253
254 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000255 SMLoc getStartLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000256 return StartLoc;
257 }
258 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000259 SMLoc getEndLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000260 return EndLoc;
261 }
262
Craig Topperb0c941b2014-04-29 07:57:13 +0000263 void print(raw_ostream &OS) const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000264 switch (Kind) {
265 case k_Token: OS << "Token: " << getToken() << "\n"; break;
266 case k_Register: OS << "Reg: #" << getReg() << "\n"; break;
267 case k_Immediate: OS << "Imm: " << getImm() << "\n"; break;
268 case k_MemoryReg: OS << "Mem: " << getMemBase() << "+"
269 << getMemOffsetReg() << "\n"; break;
Craig Toppere73658d2014-04-28 04:05:08 +0000270 case k_MemoryImm: assert(getMemOff() != nullptr);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000271 OS << "Mem: " << getMemBase()
272 << "+" << *getMemOff()
273 << "\n"; break;
274 }
275 }
276
277 void addRegOperands(MCInst &Inst, unsigned N) const {
278 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000279 Inst.addOperand(MCOperand::createReg(getReg()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000280 }
281
282 void addImmOperands(MCInst &Inst, unsigned N) const {
283 assert(N == 1 && "Invalid number of operands!");
284 const MCExpr *Expr = getImm();
285 addExpr(Inst, Expr);
286 }
287
288 void addExpr(MCInst &Inst, const MCExpr *Expr) const{
289 // Add as immediate when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +0000290 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +0000291 Inst.addOperand(MCOperand::createImm(0));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000292 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +0000293 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000294 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000295 Inst.addOperand(MCOperand::createExpr(Expr));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000296 }
297
298 void addMEMrrOperands(MCInst &Inst, unsigned N) const {
299 assert(N == 2 && "Invalid number of operands!");
300
Jim Grosbache9119e42015-05-13 18:37:00 +0000301 Inst.addOperand(MCOperand::createReg(getMemBase()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000302
303 assert(getMemOffsetReg() != 0 && "Invalid offset");
Jim Grosbache9119e42015-05-13 18:37:00 +0000304 Inst.addOperand(MCOperand::createReg(getMemOffsetReg()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000305 }
306
307 void addMEMriOperands(MCInst &Inst, unsigned N) const {
308 assert(N == 2 && "Invalid number of operands!");
309
Jim Grosbache9119e42015-05-13 18:37:00 +0000310 Inst.addOperand(MCOperand::createReg(getMemBase()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000311
312 const MCExpr *Expr = getMemOff();
313 addExpr(Inst, Expr);
314 }
315
David Blaikie960ea3f2014-06-08 16:18:35 +0000316 static std::unique_ptr<SparcOperand> CreateToken(StringRef Str, SMLoc S) {
317 auto Op = make_unique<SparcOperand>(k_Token);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000318 Op->Tok.Data = Str.data();
319 Op->Tok.Length = Str.size();
320 Op->StartLoc = S;
321 Op->EndLoc = S;
322 return Op;
323 }
324
David Blaikie960ea3f2014-06-08 16:18:35 +0000325 static std::unique_ptr<SparcOperand> CreateReg(unsigned RegNum, unsigned Kind,
326 SMLoc S, SMLoc E) {
327 auto Op = make_unique<SparcOperand>(k_Register);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000328 Op->Reg.RegNum = RegNum;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000329 Op->Reg.Kind = (SparcOperand::RegisterKind)Kind;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000330 Op->StartLoc = S;
331 Op->EndLoc = E;
332 return Op;
333 }
334
David Blaikie960ea3f2014-06-08 16:18:35 +0000335 static std::unique_ptr<SparcOperand> CreateImm(const MCExpr *Val, SMLoc S,
336 SMLoc E) {
337 auto Op = make_unique<SparcOperand>(k_Immediate);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000338 Op->Imm.Val = Val;
339 Op->StartLoc = S;
340 Op->EndLoc = E;
341 return Op;
342 }
343
James Y Knight3994be82015-08-10 19:11:39 +0000344 static bool MorphToIntPairReg(SparcOperand &Op) {
345 unsigned Reg = Op.getReg();
346 assert(Op.Reg.Kind == rk_IntReg);
347 unsigned regIdx = 32;
348 if (Reg >= Sparc::G0 && Reg <= Sparc::G7)
349 regIdx = Reg - Sparc::G0;
350 else if (Reg >= Sparc::O0 && Reg <= Sparc::O7)
351 regIdx = Reg - Sparc::O0 + 8;
352 else if (Reg >= Sparc::L0 && Reg <= Sparc::L7)
353 regIdx = Reg - Sparc::L0 + 16;
354 else if (Reg >= Sparc::I0 && Reg <= Sparc::I7)
355 regIdx = Reg - Sparc::I0 + 24;
356 if (regIdx % 2 || regIdx > 31)
357 return false;
358 Op.Reg.RegNum = IntPairRegs[regIdx / 2];
359 Op.Reg.Kind = rk_IntPairReg;
360 return true;
361 }
362
David Blaikie960ea3f2014-06-08 16:18:35 +0000363 static bool MorphToDoubleReg(SparcOperand &Op) {
364 unsigned Reg = Op.getReg();
365 assert(Op.Reg.Kind == rk_FloatReg);
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000366 unsigned regIdx = Reg - Sparc::F0;
367 if (regIdx % 2 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000368 return false;
369 Op.Reg.RegNum = DoubleRegs[regIdx / 2];
370 Op.Reg.Kind = rk_DoubleReg;
371 return true;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000372 }
373
David Blaikie960ea3f2014-06-08 16:18:35 +0000374 static bool MorphToQuadReg(SparcOperand &Op) {
375 unsigned Reg = Op.getReg();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000376 unsigned regIdx = 0;
David Blaikie960ea3f2014-06-08 16:18:35 +0000377 switch (Op.Reg.Kind) {
Craig Topper2a30d782014-06-18 05:05:13 +0000378 default: llvm_unreachable("Unexpected register kind!");
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000379 case rk_FloatReg:
380 regIdx = Reg - Sparc::F0;
381 if (regIdx % 4 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000382 return false;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000383 Reg = QuadFPRegs[regIdx / 4];
384 break;
385 case rk_DoubleReg:
386 regIdx = Reg - Sparc::D0;
387 if (regIdx % 2 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000388 return false;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000389 Reg = QuadFPRegs[regIdx / 2];
390 break;
391 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000392 Op.Reg.RegNum = Reg;
393 Op.Reg.Kind = rk_QuadReg;
394 return true;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000395 }
396
David Blaikie960ea3f2014-06-08 16:18:35 +0000397 static std::unique_ptr<SparcOperand>
398 MorphToMEMrr(unsigned Base, std::unique_ptr<SparcOperand> Op) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000399 unsigned offsetReg = Op->getReg();
400 Op->Kind = k_MemoryReg;
401 Op->Mem.Base = Base;
402 Op->Mem.OffsetReg = offsetReg;
Craig Topper062a2ba2014-04-25 05:30:21 +0000403 Op->Mem.Off = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000404 return Op;
405 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000406
David Blaikie960ea3f2014-06-08 16:18:35 +0000407 static std::unique_ptr<SparcOperand>
James Y Knightc09bdfa2015-04-29 14:54:44 +0000408 CreateMEMr(unsigned Base, SMLoc S, SMLoc E) {
409 auto Op = make_unique<SparcOperand>(k_MemoryReg);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000410 Op->Mem.Base = Base;
James Y Knightc09bdfa2015-04-29 14:54:44 +0000411 Op->Mem.OffsetReg = Sparc::G0; // always 0
412 Op->Mem.Off = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000413 Op->StartLoc = S;
414 Op->EndLoc = E;
415 return Op;
416 }
417
David Blaikie960ea3f2014-06-08 16:18:35 +0000418 static std::unique_ptr<SparcOperand>
419 MorphToMEMri(unsigned Base, std::unique_ptr<SparcOperand> Op) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000420 const MCExpr *Imm = Op->getImm();
421 Op->Kind = k_MemoryImm;
422 Op->Mem.Base = Base;
423 Op->Mem.OffsetReg = 0;
424 Op->Mem.Off = Imm;
425 return Op;
426 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000427};
428
429} // end namespace
430
James Y Knightc49e7882015-05-18 16:43:33 +0000431void SparcAsmParser::expandSET(MCInst &Inst, SMLoc IDLoc,
432 SmallVectorImpl<MCInst> &Instructions) {
433 MCOperand MCRegOp = Inst.getOperand(0);
434 MCOperand MCValOp = Inst.getOperand(1);
435 assert(MCRegOp.isReg());
436 assert(MCValOp.isImm() || MCValOp.isExpr());
437
438 // the imm operand can be either an expression or an immediate.
439 bool IsImm = Inst.getOperand(1).isImm();
Douglas Katzman58195a22015-08-20 16:16:16 +0000440 int64_t RawImmValue = IsImm ? MCValOp.getImm() : 0;
441
442 // Allow either a signed or unsigned 32-bit immediate.
NAKAMURA Takumicf61aae2015-08-21 01:12:19 +0000443 if (RawImmValue < -2147483648LL || RawImmValue > 4294967295LL) {
Douglas Katzman58195a22015-08-20 16:16:16 +0000444 Error(IDLoc, "set: argument must be between -2147483648 and 4294967295");
445 return;
446 }
447
448 // If the value was expressed as a large unsigned number, that's ok.
449 // We want to see if it "looks like" a small signed number.
450 int32_t ImmValue = RawImmValue;
451 // For 'set' you can't use 'or' with a negative operand on V9 because
452 // that would splat the sign bit across the upper half of the destination
453 // register, whereas 'set' is defined to zero the high 32 bits.
454 bool IsEffectivelyImm13 =
455 IsImm && ((is64Bit() ? 0 : -4096) <= ImmValue && ImmValue < 4096);
James Y Knightc49e7882015-05-18 16:43:33 +0000456 const MCExpr *ValExpr;
457 if (IsImm)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000458 ValExpr = MCConstantExpr::create(ImmValue, getContext());
James Y Knightc49e7882015-05-18 16:43:33 +0000459 else
460 ValExpr = MCValOp.getExpr();
461
462 MCOperand PrevReg = MCOperand::createReg(Sparc::G0);
463
Douglas Katzman58195a22015-08-20 16:16:16 +0000464 // If not just a signed imm13 value, then either we use a 'sethi' with a
465 // following 'or', or a 'sethi' by itself if there are no more 1 bits.
466 // In either case, start with the 'sethi'.
467 if (!IsEffectivelyImm13) {
James Y Knightc49e7882015-05-18 16:43:33 +0000468 MCInst TmpInst;
469 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000470 SparcMCExpr::create(SparcMCExpr::VK_Sparc_HI, ValExpr, getContext());
James Y Knightc49e7882015-05-18 16:43:33 +0000471 TmpInst.setLoc(IDLoc);
472 TmpInst.setOpcode(SP::SETHIi);
473 TmpInst.addOperand(MCRegOp);
474 TmpInst.addOperand(MCOperand::createExpr(Expr));
475 Instructions.push_back(TmpInst);
476 PrevReg = MCRegOp;
477 }
478
Douglas Katzman58195a22015-08-20 16:16:16 +0000479 // The low bits require touching in 3 cases:
480 // * A non-immediate value will always require both instructions.
481 // * An effectively imm13 value needs only an 'or' instruction.
482 // * Otherwise, an immediate that is not effectively imm13 requires the
483 // 'or' only if bits remain after clearing the 22 bits that 'sethi' set.
484 // If the low bits are known zeros, there's nothing to do.
485 // In the second case, and only in that case, must we NOT clear
486 // bits of the immediate value via the %lo() assembler function.
487 // Note also, the 'or' instruction doesn't mind a large value in the case
488 // where the operand to 'set' was 0xFFFFFzzz - it does exactly what you mean.
489 if (!IsImm || IsEffectivelyImm13 || (ImmValue & 0x3ff)) {
James Y Knightc49e7882015-05-18 16:43:33 +0000490 MCInst TmpInst;
Douglas Katzman58195a22015-08-20 16:16:16 +0000491 const MCExpr *Expr;
492 if (IsEffectivelyImm13)
493 Expr = ValExpr;
494 else
495 Expr =
496 SparcMCExpr::create(SparcMCExpr::VK_Sparc_LO, ValExpr, getContext());
James Y Knightc49e7882015-05-18 16:43:33 +0000497 TmpInst.setLoc(IDLoc);
498 TmpInst.setOpcode(SP::ORri);
499 TmpInst.addOperand(MCRegOp);
500 TmpInst.addOperand(PrevReg);
501 TmpInst.addOperand(MCOperand::createExpr(Expr));
502 Instructions.push_back(TmpInst);
503 }
504}
505
David Blaikie960ea3f2014-06-08 16:18:35 +0000506bool SparcAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
507 OperandVector &Operands,
508 MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000509 uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +0000510 bool MatchingInlineAsm) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000511 MCInst Inst;
512 SmallVector<MCInst, 8> Instructions;
513 unsigned MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
514 MatchingInlineAsm);
515 switch (MatchResult) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000516 case Match_Success: {
James Y Knightc49e7882015-05-18 16:43:33 +0000517 switch (Inst.getOpcode()) {
518 default:
519 Inst.setLoc(IDLoc);
520 Instructions.push_back(Inst);
521 break;
522 case SP::SET:
523 expandSET(Inst, IDLoc, Instructions);
524 break;
525 }
526
527 for (const MCInst &I : Instructions) {
528 Out.EmitInstruction(I, STI);
529 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000530 return false;
531 }
532
533 case Match_MissingFeature:
534 return Error(IDLoc,
535 "instruction requires a CPU feature not currently enabled");
536
537 case Match_InvalidOperand: {
538 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +0000539 if (ErrorInfo != ~0ULL) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000540 if (ErrorInfo >= Operands.size())
541 return Error(IDLoc, "too few operands for instruction");
542
David Blaikie960ea3f2014-06-08 16:18:35 +0000543 ErrorLoc = ((SparcOperand &)*Operands[ErrorInfo]).getStartLoc();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000544 if (ErrorLoc == SMLoc())
545 ErrorLoc = IDLoc;
546 }
547
548 return Error(ErrorLoc, "invalid operand for instruction");
549 }
550 case Match_MnemonicFail:
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000551 return Error(IDLoc, "invalid instruction mnemonic");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000552 }
Craig Topper589ceee2015-01-03 08:16:34 +0000553 llvm_unreachable("Implement any new match types added!");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000554}
555
556bool SparcAsmParser::
557ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc)
558{
559 const AsmToken &Tok = Parser.getTok();
560 StartLoc = Tok.getLoc();
561 EndLoc = Tok.getEndLoc();
562 RegNo = 0;
563 if (getLexer().getKind() != AsmToken::Percent)
564 return false;
565 Parser.Lex();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000566 unsigned regKind = SparcOperand::rk_None;
567 if (matchRegisterName(Tok, RegNo, regKind)) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000568 Parser.Lex();
569 return false;
570 }
571
572 return Error(StartLoc, "invalid register name");
573}
574
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000575static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000576 unsigned VariantID);
577
David Blaikie960ea3f2014-06-08 16:18:35 +0000578bool SparcAsmParser::ParseInstruction(ParseInstructionInfo &Info,
579 StringRef Name, SMLoc NameLoc,
580 OperandVector &Operands) {
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000581
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000582 // First operand in MCInst is instruction mnemonic.
583 Operands.push_back(SparcOperand::CreateToken(Name, NameLoc));
584
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000585 // apply mnemonic aliases, if any, so that we can parse operands correctly.
586 applyMnemonicAliases(Name, getAvailableFeatures(), 0);
587
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000588 if (getLexer().isNot(AsmToken::EndOfStatement)) {
589 // Read the first operand.
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000590 if (getLexer().is(AsmToken::Comma)) {
591 if (parseBranchModifiers(Operands) != MatchOperand_Success) {
592 SMLoc Loc = getLexer().getLoc();
593 Parser.eatToEndOfStatement();
594 return Error(Loc, "unexpected token");
595 }
596 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000597 if (parseOperand(Operands, Name) != MatchOperand_Success) {
598 SMLoc Loc = getLexer().getLoc();
599 Parser.eatToEndOfStatement();
600 return Error(Loc, "unexpected token");
601 }
602
603 while (getLexer().is(AsmToken::Comma)) {
604 Parser.Lex(); // Eat the comma.
605 // Parse and remember the operand.
606 if (parseOperand(Operands, Name) != MatchOperand_Success) {
607 SMLoc Loc = getLexer().getLoc();
608 Parser.eatToEndOfStatement();
609 return Error(Loc, "unexpected token");
610 }
611 }
612 }
613 if (getLexer().isNot(AsmToken::EndOfStatement)) {
614 SMLoc Loc = getLexer().getLoc();
615 Parser.eatToEndOfStatement();
616 return Error(Loc, "unexpected token");
617 }
618 Parser.Lex(); // Consume the EndOfStatement.
619 return false;
620}
621
622bool SparcAsmParser::
623ParseDirective(AsmToken DirectiveID)
624{
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +0000625 StringRef IDVal = DirectiveID.getString();
626
627 if (IDVal == ".byte")
628 return parseDirectiveWord(1, DirectiveID.getLoc());
629
630 if (IDVal == ".half")
631 return parseDirectiveWord(2, DirectiveID.getLoc());
632
633 if (IDVal == ".word")
634 return parseDirectiveWord(4, DirectiveID.getLoc());
635
636 if (IDVal == ".nword")
637 return parseDirectiveWord(is64Bit() ? 8 : 4, DirectiveID.getLoc());
638
639 if (is64Bit() && IDVal == ".xword")
640 return parseDirectiveWord(8, DirectiveID.getLoc());
641
642 if (IDVal == ".register") {
643 // For now, ignore .register directive.
644 Parser.eatToEndOfStatement();
645 return false;
646 }
647
648 // Let the MC layer to handle other directives.
649 return true;
650}
651
652bool SparcAsmParser:: parseDirectiveWord(unsigned Size, SMLoc L) {
653 if (getLexer().isNot(AsmToken::EndOfStatement)) {
654 for (;;) {
655 const MCExpr *Value;
656 if (getParser().parseExpression(Value))
657 return true;
658
659 getParser().getStreamer().EmitValue(Value, Size);
660
661 if (getLexer().is(AsmToken::EndOfStatement))
662 break;
663
664 // FIXME: Improve diagnostic.
665 if (getLexer().isNot(AsmToken::Comma))
666 return Error(L, "unexpected token in directive");
667 Parser.Lex();
668 }
669 }
670 Parser.Lex();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000671 return false;
672}
673
David Blaikie960ea3f2014-06-08 16:18:35 +0000674SparcAsmParser::OperandMatchResultTy
675SparcAsmParser::parseMEMOperand(OperandVector &Operands) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000676
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000677 SMLoc S, E;
678 unsigned BaseReg = 0;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000679
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000680 if (ParseRegister(BaseReg, S, E)) {
681 return MatchOperand_NoMatch;
682 }
683
684 switch (getLexer().getKind()) {
685 default: return MatchOperand_NoMatch;
686
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +0000687 case AsmToken::Comma:
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000688 case AsmToken::RBrac:
689 case AsmToken::EndOfStatement:
James Y Knightc09bdfa2015-04-29 14:54:44 +0000690 Operands.push_back(SparcOperand::CreateMEMr(BaseReg, S, E));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000691 return MatchOperand_Success;
692
693 case AsmToken:: Plus:
694 Parser.Lex(); // Eat the '+'
695 break;
696 case AsmToken::Minus:
697 break;
698 }
699
David Blaikie960ea3f2014-06-08 16:18:35 +0000700 std::unique_ptr<SparcOperand> Offset;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000701 OperandMatchResultTy ResTy = parseSparcAsmOperand(Offset);
702 if (ResTy != MatchOperand_Success || !Offset)
703 return MatchOperand_NoMatch;
704
David Blaikie960ea3f2014-06-08 16:18:35 +0000705 Operands.push_back(
706 Offset->isImm() ? SparcOperand::MorphToMEMri(BaseReg, std::move(Offset))
707 : SparcOperand::MorphToMEMrr(BaseReg, std::move(Offset)));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000708
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000709 return MatchOperand_Success;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000710}
711
David Blaikie960ea3f2014-06-08 16:18:35 +0000712SparcAsmParser::OperandMatchResultTy
713SparcAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000714
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000715 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000716
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000717 // If there wasn't a custom match, try the generic matcher below. Otherwise,
718 // there was a match, but an error occurred, in which case, just return that
719 // the operand parsing failed.
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000720 if (ResTy == MatchOperand_Success || ResTy == MatchOperand_ParseFail)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000721 return ResTy;
722
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000723 if (getLexer().is(AsmToken::LBrac)) {
724 // Memory operand
725 Operands.push_back(SparcOperand::CreateToken("[",
726 Parser.getTok().getLoc()));
727 Parser.Lex(); // Eat the [
728
Venkatraman Govindarajuced92262014-02-07 07:34:49 +0000729 if (Mnemonic == "cas" || Mnemonic == "casx") {
730 SMLoc S = Parser.getTok().getLoc();
731 if (getLexer().getKind() != AsmToken::Percent)
732 return MatchOperand_NoMatch;
733 Parser.Lex(); // eat %
734
735 unsigned RegNo, RegKind;
736 if (!matchRegisterName(Parser.getTok(), RegNo, RegKind))
737 return MatchOperand_NoMatch;
738
739 Parser.Lex(); // Eat the identifier token.
740 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer()-1);
741 Operands.push_back(SparcOperand::CreateReg(RegNo, RegKind, S, E));
742 ResTy = MatchOperand_Success;
743 } else {
744 ResTy = parseMEMOperand(Operands);
745 }
746
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000747 if (ResTy != MatchOperand_Success)
748 return ResTy;
749
750 if (!getLexer().is(AsmToken::RBrac))
751 return MatchOperand_ParseFail;
752
753 Operands.push_back(SparcOperand::CreateToken("]",
754 Parser.getTok().getLoc()));
755 Parser.Lex(); // Eat the ]
James Y Knight24060be2015-05-18 16:35:04 +0000756
757 // Parse an optional address-space identifier after the address.
758 if (getLexer().is(AsmToken::Integer)) {
759 std::unique_ptr<SparcOperand> Op;
760 ResTy = parseSparcAsmOperand(Op, false);
761 if (ResTy != MatchOperand_Success || !Op)
762 return MatchOperand_ParseFail;
763 Operands.push_back(std::move(Op));
764 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000765 return MatchOperand_Success;
766 }
767
David Blaikie960ea3f2014-06-08 16:18:35 +0000768 std::unique_ptr<SparcOperand> Op;
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000769
Venkatraman Govindaraju600f3902014-03-02 06:28:15 +0000770 ResTy = parseSparcAsmOperand(Op, (Mnemonic == "call"));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000771 if (ResTy != MatchOperand_Success || !Op)
772 return MatchOperand_ParseFail;
773
774 // Push the parsed operand into the list of operands
David Blaikie960ea3f2014-06-08 16:18:35 +0000775 Operands.push_back(std::move(Op));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000776
777 return MatchOperand_Success;
778}
779
780SparcAsmParser::OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +0000781SparcAsmParser::parseSparcAsmOperand(std::unique_ptr<SparcOperand> &Op,
782 bool isCall) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000783
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000784 SMLoc S = Parser.getTok().getLoc();
785 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
786 const MCExpr *EVal;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000787
Craig Topper062a2ba2014-04-25 05:30:21 +0000788 Op = nullptr;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000789 switch (getLexer().getKind()) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000790 default: break;
791
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000792 case AsmToken::Percent:
793 Parser.Lex(); // Eat the '%'.
794 unsigned RegNo;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000795 unsigned RegKind;
796 if (matchRegisterName(Parser.getTok(), RegNo, RegKind)) {
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000797 StringRef name = Parser.getTok().getString();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000798 Parser.Lex(); // Eat the identifier token.
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000799 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000800 switch (RegNo) {
801 default:
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000802 Op = SparcOperand::CreateReg(RegNo, RegKind, S, E);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000803 break;
James Y Knightf7e70172015-05-18 16:38:47 +0000804 case Sparc::PSR:
805 Op = SparcOperand::CreateToken("%psr", S);
806 break;
Douglas Katzmane5485c62015-08-19 18:34:48 +0000807 case Sparc::FSR:
808 Op = SparcOperand::CreateToken("%fsr", S);
809 break;
James Y Knightf7e70172015-05-18 16:38:47 +0000810 case Sparc::WIM:
811 Op = SparcOperand::CreateToken("%wim", S);
812 break;
813 case Sparc::TBR:
814 Op = SparcOperand::CreateToken("%tbr", S);
815 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000816 case Sparc::ICC:
817 if (name == "xcc")
818 Op = SparcOperand::CreateToken("%xcc", S);
819 else
820 Op = SparcOperand::CreateToken("%icc", S);
821 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000822 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000823 break;
824 }
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000825 if (matchSparcAsmModifiers(EVal, E)) {
826 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
827 Op = SparcOperand::CreateImm(EVal, S, E);
828 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000829 break;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000830
831 case AsmToken::Minus:
832 case AsmToken::Integer:
Douglas Katzman9cb88b72015-04-29 18:48:29 +0000833 case AsmToken::LParen:
Douglas Katzman685a7d12015-08-17 19:55:01 +0000834 case AsmToken::Dot:
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000835 if (!getParser().parseExpression(EVal, E))
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000836 Op = SparcOperand::CreateImm(EVal, S, E);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000837 break;
838
839 case AsmToken::Identifier: {
840 StringRef Identifier;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000841 if (!getParser().parseIdentifier(Identifier)) {
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000842 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Jim Grosbach6f482002015-05-18 18:43:14 +0000843 MCSymbol *Sym = getContext().getOrCreateSymbol(Identifier);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000844
Jim Grosbach13760bd2015-05-30 01:25:56 +0000845 const MCExpr *Res = MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_None,
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000846 getContext());
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000847 if (isCall &&
848 getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000849 Res = SparcMCExpr::create(SparcMCExpr::VK_Sparc_WPLT30, Res,
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000850 getContext());
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000851 Op = SparcOperand::CreateImm(Res, S, E);
852 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000853 break;
854 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000855 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000856 return (Op) ? MatchOperand_Success : MatchOperand_ParseFail;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000857}
858
David Blaikie960ea3f2014-06-08 16:18:35 +0000859SparcAsmParser::OperandMatchResultTy
860SparcAsmParser::parseBranchModifiers(OperandVector &Operands) {
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000861
862 // parse (,a|,pn|,pt)+
863
864 while (getLexer().is(AsmToken::Comma)) {
865
866 Parser.Lex(); // Eat the comma
867
868 if (!getLexer().is(AsmToken::Identifier))
869 return MatchOperand_ParseFail;
870 StringRef modName = Parser.getTok().getString();
871 if (modName == "a" || modName == "pn" || modName == "pt") {
872 Operands.push_back(SparcOperand::CreateToken(modName,
873 Parser.getTok().getLoc()));
874 Parser.Lex(); // eat the identifier.
875 }
876 }
877 return MatchOperand_Success;
878}
879
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000880bool SparcAsmParser::matchRegisterName(const AsmToken &Tok,
881 unsigned &RegNo,
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000882 unsigned &RegKind)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000883{
884 int64_t intVal = 0;
885 RegNo = 0;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000886 RegKind = SparcOperand::rk_None;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000887 if (Tok.is(AsmToken::Identifier)) {
888 StringRef name = Tok.getString();
889
890 // %fp
891 if (name.equals("fp")) {
892 RegNo = Sparc::I6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000893 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000894 return true;
895 }
896 // %sp
897 if (name.equals("sp")) {
898 RegNo = Sparc::O6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000899 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000900 return true;
901 }
902
903 if (name.equals("y")) {
904 RegNo = Sparc::Y;
James Y Knightf7e70172015-05-18 16:38:47 +0000905 RegKind = SparcOperand::rk_Special;
James Y Knight807563d2015-05-18 16:29:48 +0000906 return true;
907 }
908
909 if (name.substr(0, 3).equals_lower("asr")
910 && !name.substr(3).getAsInteger(10, intVal)
911 && intVal > 0 && intVal < 32) {
912 RegNo = ASRRegs[intVal];
James Y Knightf7e70172015-05-18 16:38:47 +0000913 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000914 return true;
915 }
916
Joerg Sonnenberger7d180c52015-08-19 13:55:14 +0000917 // %fprs is an alias of %asr6.
918 if (name.equals("fprs")) {
919 RegNo = ASRRegs[6];
920 RegKind = SparcOperand::rk_Special;
921 return true;
922 }
923
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000924 if (name.equals("icc")) {
925 RegNo = Sparc::ICC;
James Y Knightf7e70172015-05-18 16:38:47 +0000926 RegKind = SparcOperand::rk_Special;
927 return true;
928 }
929
930 if (name.equals("psr")) {
931 RegNo = Sparc::PSR;
932 RegKind = SparcOperand::rk_Special;
933 return true;
934 }
935
Douglas Katzmane5485c62015-08-19 18:34:48 +0000936 if (name.equals("fsr")) {
937 RegNo = Sparc::FSR;
938 RegKind = SparcOperand::rk_Special;
939 return true;
940 }
941
James Y Knightf7e70172015-05-18 16:38:47 +0000942 if (name.equals("wim")) {
943 RegNo = Sparc::WIM;
944 RegKind = SparcOperand::rk_Special;
945 return true;
946 }
947
948 if (name.equals("tbr")) {
949 RegNo = Sparc::TBR;
950 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000951 return true;
952 }
953
954 if (name.equals("xcc")) {
955 // FIXME:: check 64bit.
956 RegNo = Sparc::ICC;
James Y Knightf7e70172015-05-18 16:38:47 +0000957 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000958 return true;
959 }
960
961 // %fcc0 - %fcc3
962 if (name.substr(0, 3).equals_lower("fcc")
963 && !name.substr(3).getAsInteger(10, intVal)
964 && intVal < 4) {
965 // FIXME: check 64bit and handle %fcc1 - %fcc3
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000966 RegNo = Sparc::FCC0 + intVal;
James Y Knightf7e70172015-05-18 16:38:47 +0000967 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000968 return true;
969 }
970
971 // %g0 - %g7
972 if (name.substr(0, 1).equals_lower("g")
973 && !name.substr(1).getAsInteger(10, intVal)
974 && intVal < 8) {
975 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000976 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000977 return true;
978 }
979 // %o0 - %o7
980 if (name.substr(0, 1).equals_lower("o")
981 && !name.substr(1).getAsInteger(10, intVal)
982 && intVal < 8) {
983 RegNo = IntRegs[8 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000984 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000985 return true;
986 }
987 if (name.substr(0, 1).equals_lower("l")
988 && !name.substr(1).getAsInteger(10, intVal)
989 && intVal < 8) {
990 RegNo = IntRegs[16 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000991 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000992 return true;
993 }
994 if (name.substr(0, 1).equals_lower("i")
995 && !name.substr(1).getAsInteger(10, intVal)
996 && intVal < 8) {
997 RegNo = IntRegs[24 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000998 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000999 return true;
1000 }
1001 // %f0 - %f31
1002 if (name.substr(0, 1).equals_lower("f")
1003 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 32) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001004 RegNo = FloatRegs[intVal];
1005 RegKind = SparcOperand::rk_FloatReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001006 return true;
1007 }
1008 // %f32 - %f62
1009 if (name.substr(0, 1).equals_lower("f")
1010 && !name.substr(1, 2).getAsInteger(10, intVal)
1011 && intVal >= 32 && intVal <= 62 && (intVal % 2 == 0)) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001012 // FIXME: Check V9
Eric Christopher7383d4a2014-01-23 21:41:10 +00001013 RegNo = DoubleRegs[intVal/2];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001014 RegKind = SparcOperand::rk_DoubleReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001015 return true;
1016 }
1017
1018 // %r0 - %r31
1019 if (name.substr(0, 1).equals_lower("r")
1020 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 31) {
1021 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001022 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001023 return true;
1024 }
1025 }
1026 return false;
1027}
1028
James Y Knightf90346f2015-06-18 15:05:15 +00001029// Determine if an expression contains a reference to the symbol
1030// "_GLOBAL_OFFSET_TABLE_".
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +00001031static bool hasGOTReference(const MCExpr *Expr) {
1032 switch (Expr->getKind()) {
1033 case MCExpr::Target:
1034 if (const SparcMCExpr *SE = dyn_cast<SparcMCExpr>(Expr))
1035 return hasGOTReference(SE->getSubExpr());
1036 break;
1037
1038 case MCExpr::Constant:
1039 break;
1040
1041 case MCExpr::Binary: {
1042 const MCBinaryExpr *BE = cast<MCBinaryExpr>(Expr);
1043 return hasGOTReference(BE->getLHS()) || hasGOTReference(BE->getRHS());
1044 }
1045
1046 case MCExpr::SymbolRef: {
1047 const MCSymbolRefExpr &SymRef = *cast<MCSymbolRefExpr>(Expr);
1048 return (SymRef.getSymbol().getName() == "_GLOBAL_OFFSET_TABLE_");
1049 }
1050
1051 case MCExpr::Unary:
1052 return hasGOTReference(cast<MCUnaryExpr>(Expr)->getSubExpr());
1053 }
1054 return false;
1055}
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001056
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +00001057bool SparcAsmParser::matchSparcAsmModifiers(const MCExpr *&EVal,
1058 SMLoc &EndLoc)
1059{
1060 AsmToken Tok = Parser.getTok();
1061 if (!Tok.is(AsmToken::Identifier))
1062 return false;
1063
1064 StringRef name = Tok.getString();
1065
1066 SparcMCExpr::VariantKind VK = SparcMCExpr::parseVariantKind(name);
1067
1068 if (VK == SparcMCExpr::VK_Sparc_None)
1069 return false;
1070
1071 Parser.Lex(); // Eat the identifier.
1072 if (Parser.getTok().getKind() != AsmToken::LParen)
1073 return false;
1074
1075 Parser.Lex(); // Eat the LParen token.
1076 const MCExpr *subExpr;
1077 if (Parser.parseParenExpression(subExpr, EndLoc))
1078 return false;
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +00001079
1080 bool isPIC = getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_;
1081
James Y Knightf90346f2015-06-18 15:05:15 +00001082 // Ugly: if a sparc assembly expression says "%hi(...)" but the
1083 // expression within contains _GLOBAL_OFFSET_TABLE_, it REALLY means
1084 // %pc22. Same with %lo -> %pc10. Worse, if it doesn't contain that,
1085 // the meaning depends on whether the assembler was invoked with
1086 // -KPIC or not: if so, it really means %got22/%got10; if not, it
1087 // actually means what it said! Sigh, historical mistakes...
1088
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +00001089 switch(VK) {
1090 default: break;
1091 case SparcMCExpr::VK_Sparc_LO:
1092 VK = (hasGOTReference(subExpr)
1093 ? SparcMCExpr::VK_Sparc_PC10
1094 : (isPIC ? SparcMCExpr::VK_Sparc_GOT10 : VK));
1095 break;
1096 case SparcMCExpr::VK_Sparc_HI:
1097 VK = (hasGOTReference(subExpr)
1098 ? SparcMCExpr::VK_Sparc_PC22
1099 : (isPIC ? SparcMCExpr::VK_Sparc_GOT22 : VK));
1100 break;
1101 }
1102
Jim Grosbach13760bd2015-05-30 01:25:56 +00001103 EVal = SparcMCExpr::create(VK, subExpr, getContext());
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +00001104 return true;
1105}
1106
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001107extern "C" void LLVMInitializeSparcAsmParser() {
1108 RegisterMCAsmParser<SparcAsmParser> A(TheSparcTarget);
1109 RegisterMCAsmParser<SparcAsmParser> B(TheSparcV9Target);
Douglas Katzman9160e782015-04-29 20:30:57 +00001110 RegisterMCAsmParser<SparcAsmParser> C(TheSparcelTarget);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001111}
1112
1113#define GET_REGISTER_MATCHER
1114#define GET_MATCHER_IMPLEMENTATION
1115#include "SparcGenAsmMatcher.inc"
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001116
David Blaikie960ea3f2014-06-08 16:18:35 +00001117unsigned SparcAsmParser::validateTargetOperandClass(MCParsedAsmOperand &GOp,
1118 unsigned Kind) {
1119 SparcOperand &Op = (SparcOperand &)GOp;
1120 if (Op.isFloatOrDoubleReg()) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001121 switch (Kind) {
1122 default: break;
1123 case MCK_DFPRegs:
David Blaikie960ea3f2014-06-08 16:18:35 +00001124 if (!Op.isFloatReg() || SparcOperand::MorphToDoubleReg(Op))
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001125 return MCTargetAsmParser::Match_Success;
1126 break;
1127 case MCK_QFPRegs:
1128 if (SparcOperand::MorphToQuadReg(Op))
1129 return MCTargetAsmParser::Match_Success;
1130 break;
1131 }
1132 }
James Y Knight3994be82015-08-10 19:11:39 +00001133 if (Op.isIntReg() && Kind == MCK_IntPair) {
1134 if (SparcOperand::MorphToIntPairReg(Op))
1135 return MCTargetAsmParser::Match_Success;
1136 }
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001137 return Match_InvalidOperand;
1138}