blob: 5615ec184d74ed611860a8f757ea8db02a5343b6 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
11/// \brief This file implements the WebAssemblyTargetLowering class.
12///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000022#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
24#include "llvm/CodeGen/SelectionDAG.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000025#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000026#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000027#include "llvm/IR/Function.h"
28#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000029#include "llvm/Support/Debug.h"
30#include "llvm/Support/ErrorHandling.h"
31#include "llvm/Support/raw_ostream.h"
32#include "llvm/Target/TargetOptions.h"
33using namespace llvm;
34
35#define DEBUG_TYPE "wasm-lower"
36
37WebAssemblyTargetLowering::WebAssemblyTargetLowering(
38 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000039 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000040 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
41
JF Bastien71d29ac2015-08-12 17:53:29 +000042 // Booleans always contain 0 or 1.
43 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000044 // WebAssembly does not produce floating-point exceptions on normal floating
45 // point operations.
46 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000047 // We don't know the microarchitecture here, so just reduce register pressure.
48 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000049 // Tell ISel that we have a stack pointer.
50 setStackPointerRegisterToSaveRestore(
51 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
52 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000053 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
54 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
55 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
56 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000057 if (Subtarget->hasSIMD128()) {
58 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
59 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
60 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
61 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
62 }
JF Bastienb9073fb2015-07-22 21:28:15 +000063 // Compute derived properties from the register classes.
64 computeRegisterProperties(Subtarget->getRegisterInfo());
65
JF Bastienaf111db2015-08-24 22:16:48 +000066 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000067 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000068 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000069 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
70 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000071
Dan Gohman35bfb242015-12-04 23:22:35 +000072 // Take the default expansion for va_arg, va_copy, and va_end. There is no
73 // default action for va_start, so we do that custom.
74 setOperationAction(ISD::VASTART, MVT::Other, Custom);
75 setOperationAction(ISD::VAARG, MVT::Other, Expand);
76 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
77 setOperationAction(ISD::VAEND, MVT::Other, Expand);
78
JF Bastienda06bce2015-08-11 21:02:46 +000079 for (auto T : {MVT::f32, MVT::f64}) {
80 // Don't expand the floating-point types to constant pools.
81 setOperationAction(ISD::ConstantFP, T, Legal);
82 // Expand floating-point comparisons.
83 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
84 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
85 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000086 // Expand floating-point library function operators.
Craig Topperf6d4dc52017-05-30 15:27:55 +000087 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM,
88 ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +000089 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +000090 // Note supported floating-point library function operators that otherwise
91 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +000092 for (auto Op :
93 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +000094 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +000095 // Support minnan and maxnan, which otherwise default to expand.
96 setOperationAction(ISD::FMINNAN, T, Legal);
97 setOperationAction(ISD::FMAXNAN, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +000098 // WebAssembly currently has no builtin f16 support.
99 setOperationAction(ISD::FP16_TO_FP, T, Expand);
100 setOperationAction(ISD::FP_TO_FP16, T, Expand);
101 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
102 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000103 }
Dan Gohman32907a62015-08-20 22:57:13 +0000104
105 for (auto T : {MVT::i32, MVT::i64}) {
106 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000107 for (auto Op :
Dan Gohman665d7e32016-03-22 18:01:49 +0000108 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
Dan Gohman7a6b9822015-11-29 22:32:02 +0000109 ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
110 ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
Craig Topper33772c52016-04-28 03:34:31 +0000111 ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000112 setOperationAction(Op, T, Expand);
113 }
114 }
115
116 // As a special case, these operators use the type to mean the type to
117 // sign-extend from.
Dan Gohmana5603b82015-12-10 01:00:19 +0000118 for (auto T : {MVT::i1, MVT::i8, MVT::i16, MVT::i32})
Dan Gohman32907a62015-08-20 22:57:13 +0000119 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
120
121 // Dynamic stack allocation: use the default expansion.
122 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
123 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000124 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000125
Derek Schuff9769deb2015-12-11 23:49:46 +0000126 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000127 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000128
Dan Gohman950a13c2015-09-16 16:51:30 +0000129 // Expand these forms; we pattern-match the forms that we can handle in isel.
130 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
131 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
132 setOperationAction(Op, T, Expand);
133
134 // We have custom switch handling.
135 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
136
JF Bastien73ff6af2015-08-31 22:24:11 +0000137 // WebAssembly doesn't have:
138 // - Floating-point extending loads.
139 // - Floating-point truncating stores.
140 // - i1 extending loads.
Dan Gohman60bddf12015-12-10 02:07:53 +0000141 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000142 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
143 for (auto T : MVT::integer_valuetypes())
144 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
145 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000146
147 // Trap lowers to wasm unreachable
148 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000149
150 setMaxAtomicSizeInBitsSupported(64);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000151}
Dan Gohman10e730a2015-06-29 23:51:55 +0000152
Dan Gohman7b634842015-08-24 18:44:37 +0000153FastISel *WebAssemblyTargetLowering::createFastISel(
154 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
155 return WebAssembly::createFastISel(FuncInfo, LibInfo);
156}
157
JF Bastienaf111db2015-08-24 22:16:48 +0000158bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000159 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000160 // All offsets can be folded.
161 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000162}
163
Dan Gohman7a6b9822015-11-29 22:32:02 +0000164MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000165 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000166 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Derek Schuff3f063292016-02-11 20:57:09 +0000167 if (BitWidth > 1 && BitWidth < 8) BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000168
169 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000170 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
171 // the count to be an i32.
172 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000173 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000174 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000175 }
176
Dan Gohmana8483752015-12-10 00:26:26 +0000177 MVT Result = MVT::getIntegerVT(BitWidth);
178 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
179 "Unable to represent scalar shift amount type");
180 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000181}
182
Derek Schuff3f063292016-02-11 20:57:09 +0000183const char *WebAssemblyTargetLowering::getTargetNodeName(
184 unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000185 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Derek Schuff3f063292016-02-11 20:57:09 +0000186 case WebAssemblyISD::FIRST_NUMBER:
187 break;
188#define HANDLE_NODETYPE(NODE) \
189 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000190 return "WebAssemblyISD::" #NODE;
191#include "WebAssemblyISD.def"
192#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000193 }
194 return nullptr;
195}
196
Dan Gohmanf19ed562015-11-13 01:42:29 +0000197std::pair<unsigned, const TargetRegisterClass *>
198WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
199 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
200 // First, see if this is a constraint that directly corresponds to a
201 // WebAssembly register class.
202 if (Constraint.size() == 1) {
203 switch (Constraint[0]) {
Derek Schuff3f063292016-02-11 20:57:09 +0000204 case 'r':
205 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
Derek Schuff39bf39f2016-08-02 23:16:09 +0000206 if (Subtarget->hasSIMD128() && VT.isVector()) {
207 if (VT.getSizeInBits() == 128)
208 return std::make_pair(0U, &WebAssembly::V128RegClass);
209 }
Derek Schuff3f063292016-02-11 20:57:09 +0000210 if (VT.isInteger() && !VT.isVector()) {
211 if (VT.getSizeInBits() <= 32)
212 return std::make_pair(0U, &WebAssembly::I32RegClass);
213 if (VT.getSizeInBits() <= 64)
214 return std::make_pair(0U, &WebAssembly::I64RegClass);
215 }
216 break;
217 default:
218 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000219 }
220 }
221
222 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
223}
224
Dan Gohman3192ddf2015-11-19 23:04:59 +0000225bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
226 // Assume ctz is a relatively cheap operation.
227 return true;
228}
229
230bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
231 // Assume clz is a relatively cheap operation.
232 return true;
233}
234
Dan Gohman4b9d7912015-12-15 22:01:29 +0000235bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
236 const AddrMode &AM,
237 Type *Ty,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000238 unsigned AS,
239 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000240 // WebAssembly offsets are added as unsigned without wrapping. The
241 // isLegalAddressingMode gives us no way to determine if wrapping could be
242 // happening, so we approximate this by accepting only non-negative offsets.
Derek Schuff3f063292016-02-11 20:57:09 +0000243 if (AM.BaseOffs < 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000244
245 // WebAssembly has no scale register operands.
Derek Schuff3f063292016-02-11 20:57:09 +0000246 if (AM.Scale != 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000247
248 // Everything else is legal.
249 return true;
250}
251
Dan Gohmanbb372242016-01-26 03:39:31 +0000252bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000253 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000254 // WebAssembly supports unaligned accesses, though it should be declared
255 // with the p2align attribute on loads and stores which do so, and there
256 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000257 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000258 // of constants, etc.), WebAssembly implementations will either want the
259 // unaligned access or they'll split anyway.
Derek Schuff3f063292016-02-11 20:57:09 +0000260 if (Fast) *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000261 return true;
262}
263
Reid Klecknerb5180542017-03-21 16:57:19 +0000264bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
265 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000266 // The current thinking is that wasm engines will perform this optimization,
267 // so we can save on code size.
268 return true;
269}
270
Dan Gohman10e730a2015-06-29 23:51:55 +0000271//===----------------------------------------------------------------------===//
272// WebAssembly Lowering private implementation.
273//===----------------------------------------------------------------------===//
274
275//===----------------------------------------------------------------------===//
276// Lowering Code
277//===----------------------------------------------------------------------===//
278
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000279static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000280 MachineFunction &MF = DAG.getMachineFunction();
281 DAG.getContext()->diagnose(
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000282 DiagnosticInfoUnsupported(*MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000283}
284
Dan Gohman85dbdda2015-12-04 17:16:07 +0000285// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000286static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000287 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000288 // conventions. We don't yet have a way to annotate calls with properties like
289 // "cold", and we don't have any call-clobbered registers, so these are mostly
290 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000291 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000292 CallConv == CallingConv::Cold ||
293 CallConv == CallingConv::PreserveMost ||
294 CallConv == CallingConv::PreserveAll ||
295 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000296}
297
Derek Schuff3f063292016-02-11 20:57:09 +0000298SDValue WebAssemblyTargetLowering::LowerCall(
299 CallLoweringInfo &CLI, SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000300 SelectionDAG &DAG = CLI.DAG;
301 SDLoc DL = CLI.DL;
302 SDValue Chain = CLI.Chain;
303 SDValue Callee = CLI.Callee;
304 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000305 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000306
307 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000308 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000309 fail(DL, DAG,
310 "WebAssembly doesn't support language-specific or target-specific "
311 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000312 if (CLI.IsPatchPoint)
313 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
314
Dan Gohman9cc692b2015-10-02 20:54:23 +0000315 // WebAssembly doesn't currently support explicit tail calls. If they are
316 // required, fail. Otherwise, just disable them.
317 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
318 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000319 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000320 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
321 CLI.IsTailCall = false;
322
JF Bastiend8a9d662015-08-24 21:59:51 +0000323 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000324 if (Ins.size() > 1)
325 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
326
Dan Gohman2d822e72015-12-04 17:12:52 +0000327 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000328 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
329 for (unsigned i = 0; i < Outs.size(); ++i) {
330 const ISD::OutputArg &Out = Outs[i];
331 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000332 if (Out.Flags.isNest())
333 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000334 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000335 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000336 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000337 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000338 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000339 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000340 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000341 auto &MFI = MF.getFrameInfo();
342 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
343 Out.Flags.getByValAlign(),
344 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000345 SDValue SizeNode =
346 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000347 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000348 Chain = DAG.getMemcpy(
349 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000350 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000351 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
352 OutVal = FINode;
353 }
Dan Gohman2d822e72015-12-04 17:12:52 +0000354 }
355
JF Bastiend8a9d662015-08-24 21:59:51 +0000356 bool IsVarArg = CLI.IsVarArg;
Dan Gohman35bfb242015-12-04 23:22:35 +0000357 unsigned NumFixedArgs = CLI.NumFixedArgs;
Derek Schuff992d83f2016-02-10 20:14:15 +0000358
359 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000360
JF Bastiend8a9d662015-08-24 21:59:51 +0000361 // Analyze operands of the call, assigning locations to each operand.
362 SmallVector<CCValAssign, 16> ArgLocs;
363 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000364
Dan Gohman35bfb242015-12-04 23:22:35 +0000365 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000366 // Outgoing non-fixed arguments are placed in a buffer. First
367 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000368 for (SDValue Arg :
369 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
370 EVT VT = Arg.getValueType();
371 assert(VT != MVT::iPTR && "Legalized args should be concrete");
372 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000373 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
374 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000375 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
376 Offset, VT.getSimpleVT(),
377 CCValAssign::Full));
378 }
379 }
380
381 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
382
Derek Schuff27501e22016-02-10 19:51:04 +0000383 SDValue FINode;
384 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000385 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000386 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000387 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
388 Layout.getStackAlignment(),
389 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000390 unsigned ValNo = 0;
391 SmallVector<SDValue, 8> Chains;
392 for (SDValue Arg :
393 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
394 assert(ArgLocs[ValNo].getValNo() == ValNo &&
395 "ArgLocs should remain in order and only hold varargs args");
396 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000397 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000398 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000399 DAG.getConstant(Offset, DL, PtrVT));
Derek Schuff27501e22016-02-10 19:51:04 +0000400 Chains.push_back(DAG.getStore(
401 Chain, DL, Arg, Add,
Derek Schuff1a946e42016-07-15 19:35:43 +0000402 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000403 }
404 if (!Chains.empty())
405 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000406 } else if (IsVarArg) {
407 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000408 }
409
410 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000411 SmallVector<SDValue, 16> Ops;
412 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000413 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000414
415 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
416 // isn't reliable.
417 Ops.append(OutVals.begin(),
418 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000419 // Add a pointer to the vararg buffer.
420 if (IsVarArg) Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000421
Derek Schuff27501e22016-02-10 19:51:04 +0000422 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000423 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000424 assert(!In.Flags.isByVal() && "byval is not valid for return values");
425 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000426 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000427 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000428 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000429 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000430 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000431 fail(DL, DAG,
432 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000433 // Ignore In.getOrigAlign() because all our arguments are passed in
434 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000435 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000436 }
Derek Schuff27501e22016-02-10 19:51:04 +0000437 InTys.push_back(MVT::Other);
438 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000439 SDValue Res =
440 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000441 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000442 if (Ins.empty()) {
443 Chain = Res;
444 } else {
445 InVals.push_back(Res);
446 Chain = Res.getValue(1);
447 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000448
JF Bastiend8a9d662015-08-24 21:59:51 +0000449 return Chain;
450}
451
JF Bastienb9073fb2015-07-22 21:28:15 +0000452bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000453 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
454 const SmallVectorImpl<ISD::OutputArg> &Outs,
455 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000456 // WebAssembly can't currently handle returning tuples.
457 return Outs.size() <= 1;
458}
459
460SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000461 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000462 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000463 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000464 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000465 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000466 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000467 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
468
JF Bastien600aee92015-07-31 17:53:38 +0000469 SmallVector<SDValue, 4> RetOps(1, Chain);
470 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000471 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000472
Dan Gohman754cd112015-11-11 01:33:02 +0000473 // Record the number and types of the return values.
474 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000475 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
476 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000477 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000478 if (Out.Flags.isInAlloca())
479 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000480 if (Out.Flags.isInConsecutiveRegs())
481 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
482 if (Out.Flags.isInConsecutiveRegsLast())
483 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000484 }
485
JF Bastienb9073fb2015-07-22 21:28:15 +0000486 return Chain;
487}
488
489SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000490 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000491 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
492 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000493 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000494 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000495
Dan Gohman2726b882016-10-06 22:29:32 +0000496 MachineFunction &MF = DAG.getMachineFunction();
497 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
498
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000499 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
500 // of the incoming values before they're represented by virtual registers.
501 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
502
JF Bastien600aee92015-07-31 17:53:38 +0000503 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000504 if (In.Flags.isInAlloca())
505 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
506 if (In.Flags.isNest())
507 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000508 if (In.Flags.isInConsecutiveRegs())
509 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
510 if (In.Flags.isInConsecutiveRegsLast())
511 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000512 // Ignore In.getOrigAlign() because all our arguments are passed in
513 // registers.
JF Bastiend7fcc6f2015-07-31 18:13:27 +0000514 InVals.push_back(
515 In.Used
516 ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
Dan Gohman5219ecf2015-11-14 23:28:15 +0000517 DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
Dan Gohmancb7940f2015-12-04 17:09:42 +0000518 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000519
520 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000521 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000522 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000523
Derek Schuff27501e22016-02-10 19:51:04 +0000524 // Varargs are copied into a buffer allocated by the caller, and a pointer to
525 // the buffer is passed as an argument.
526 if (IsVarArg) {
527 MVT PtrVT = getPointerTy(MF.getDataLayout());
528 unsigned VarargVreg =
529 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
530 MFI->setVarargBufferVreg(VarargVreg);
531 Chain = DAG.getCopyToReg(
532 Chain, DL, VarargVreg,
533 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
534 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
535 MFI->addParam(PtrVT);
536 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000537
Dan Gohman2726b882016-10-06 22:29:32 +0000538 // Record the number and types of results.
539 SmallVector<MVT, 4> Params;
540 SmallVector<MVT, 4> Results;
541 ComputeSignatureVTs(*MF.getFunction(), DAG.getTarget(), Params, Results);
542 for (MVT VT : Results)
543 MFI->addResult(VT);
544
JF Bastienb9073fb2015-07-22 21:28:15 +0000545 return Chain;
546}
547
Dan Gohman10e730a2015-06-29 23:51:55 +0000548//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000549// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000550//===----------------------------------------------------------------------===//
551
JF Bastienaf111db2015-08-24 22:16:48 +0000552SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
553 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000554 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000555 switch (Op.getOpcode()) {
Derek Schuff3f063292016-02-11 20:57:09 +0000556 default:
557 llvm_unreachable("unimplemented operation lowering");
558 return SDValue();
559 case ISD::FrameIndex:
560 return LowerFrameIndex(Op, DAG);
561 case ISD::GlobalAddress:
562 return LowerGlobalAddress(Op, DAG);
563 case ISD::ExternalSymbol:
564 return LowerExternalSymbol(Op, DAG);
565 case ISD::JumpTable:
566 return LowerJumpTable(Op, DAG);
567 case ISD::BR_JT:
568 return LowerBR_JT(Op, DAG);
569 case ISD::VASTART:
570 return LowerVASTART(Op, DAG);
Derek Schuff51699a82016-02-12 22:56:03 +0000571 case ISD::BlockAddress:
572 case ISD::BRIND:
573 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
574 return SDValue();
575 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
576 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
577 return SDValue();
Dan Gohman94c65662016-02-16 23:48:04 +0000578 case ISD::FRAMEADDR:
579 return LowerFRAMEADDR(Op, DAG);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000580 case ISD::CopyToReg:
581 return LowerCopyToReg(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000582 }
583}
584
Derek Schuffaadc89c2016-02-16 18:18:36 +0000585SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
586 SelectionDAG &DAG) const {
587 SDValue Src = Op.getOperand(2);
588 if (isa<FrameIndexSDNode>(Src.getNode())) {
589 // CopyToReg nodes don't support FrameIndex operands. Other targets select
590 // the FI to some LEA-like instruction, but since we don't have that, we
591 // need to insert some kind of instruction that can take an FI operand and
592 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
593 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000594 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000595 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000596 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000597 EVT VT = Src.getValueType();
598 SDValue Copy(
Dan Gohman4fc4e422016-10-24 19:49:43 +0000599 DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
600 : WebAssembly::COPY_I64,
Derek Schuffaadc89c2016-02-16 18:18:36 +0000601 DL, VT, Src),
602 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000603 return Op.getNode()->getNumValues() == 1
604 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
605 : DAG.getCopyToReg(Chain, DL, Reg, Copy, Op.getNumOperands() == 4
606 ? Op.getOperand(3)
607 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000608 }
609 return SDValue();
610}
611
Derek Schuff9769deb2015-12-11 23:49:46 +0000612SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
613 SelectionDAG &DAG) const {
614 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
615 return DAG.getTargetFrameIndex(FI, Op.getValueType());
616}
617
Dan Gohman94c65662016-02-16 23:48:04 +0000618SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
619 SelectionDAG &DAG) const {
620 // Non-zero depths are not supported by WebAssembly currently. Use the
621 // legalizer's default expansion, which is to return 0 (what this function is
622 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000623 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000624 return SDValue();
625
Matthias Braun941a7052016-07-28 18:40:00 +0000626 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000627 EVT VT = Op.getValueType();
628 unsigned FP =
629 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
630 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
631}
632
JF Bastienaf111db2015-08-24 22:16:48 +0000633SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
634 SelectionDAG &DAG) const {
635 SDLoc DL(Op);
636 const auto *GA = cast<GlobalAddressSDNode>(Op);
637 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000638 assert(GA->getTargetFlags() == 0 &&
639 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000640 if (GA->getAddressSpace() != 0)
641 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000642 return DAG.getNode(
643 WebAssemblyISD::Wrapper, DL, VT,
644 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000645}
646
Derek Schuff3f063292016-02-11 20:57:09 +0000647SDValue WebAssemblyTargetLowering::LowerExternalSymbol(
648 SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000649 SDLoc DL(Op);
650 const auto *ES = cast<ExternalSymbolSDNode>(Op);
651 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000652 assert(ES->getTargetFlags() == 0 &&
653 "Unexpected target flags on generic ExternalSymbolSDNode");
654 // Set the TargetFlags to 0x1 which indicates that this is a "function"
655 // symbol rather than a data symbol. We do this unconditionally even though
656 // we don't know anything about the symbol other than its name, because all
657 // external symbols used in target-independent SelectionDAG code are for
658 // functions.
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000659 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
Dan Gohman26c67652016-01-11 23:38:05 +0000660 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
661 /*TargetFlags=*/0x1));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000662}
663
Dan Gohman950a13c2015-09-16 16:51:30 +0000664SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
665 SelectionDAG &DAG) const {
666 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000667 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000668 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000669 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
670 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
671 JT->getTargetFlags());
672}
673
674SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
675 SelectionDAG &DAG) const {
676 SDLoc DL(Op);
677 SDValue Chain = Op.getOperand(0);
678 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
679 SDValue Index = Op.getOperand(2);
680 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
681
682 SmallVector<SDValue, 8> Ops;
683 Ops.push_back(Chain);
684 Ops.push_back(Index);
685
686 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
687 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
688
Dan Gohman14026062016-03-08 03:18:12 +0000689 // Add an operand for each case.
690 for (auto MBB : MBBs) Ops.push_back(DAG.getBasicBlock(MBB));
691
Dan Gohman950a13c2015-09-16 16:51:30 +0000692 // TODO: For now, we just pick something arbitrary for a default case for now.
693 // We really want to sniff out the guard and put in the real default case (and
694 // delete the guard).
695 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
696
Dan Gohman14026062016-03-08 03:18:12 +0000697 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000698}
699
Dan Gohman35bfb242015-12-04 23:22:35 +0000700SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
701 SelectionDAG &DAG) const {
702 SDLoc DL(Op);
703 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
704
Derek Schuff27501e22016-02-10 19:51:04 +0000705 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +0000706 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +0000707
708 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
709 MFI->getVarargBufferVreg(), PtrVT);
710 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +0000711 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +0000712}
713
Dan Gohman10e730a2015-06-29 23:51:55 +0000714//===----------------------------------------------------------------------===//
715// WebAssembly Optimization Hooks
716//===----------------------------------------------------------------------===//