blob: ea63ea5ab125102fa12d92b88143da1fa850faaa [file] [log] [blame]
Chris Lattner7503d462005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
27def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
28
29//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000030// PowerPC specific DAG Nodes.
31//
32
33def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
34def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
35def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner27f53452006-03-01 05:50:56 +000036def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000037
Chris Lattner261009a2005-10-25 20:55:47 +000038def PPCfsel : SDNode<"PPCISD::FSEL",
39 // Type constraint for fsel.
40 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
41 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000042
Nate Begeman69caef22005-12-13 22:55:22 +000043def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
44def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
45def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
46def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +000047
Chris Lattnerfea33f72005-12-06 02:10:38 +000048// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
49// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattnerfea33f72005-12-06 02:10:38 +000050def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
51def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
52def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
53
Chris Lattnerf9797942005-12-04 19:01:59 +000054// These are target-independent nodes, but have target-specific formats.
Chris Lattnerf9797942005-12-04 19:01:59 +000055def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
56def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
57
Evan Cheng7785e5b2006-01-09 18:28:21 +000058def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag,
59 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +000060
Chris Lattner0ec8fa02005-09-08 19:50:41 +000061//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +000062// PowerPC specific transformation functions and pattern fragments.
63//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +000064
Nate Begeman9f3c26c2005-10-19 18:42:01 +000065def SHL32 : SDNodeXForm<imm, [{
66 // Transformation function: 31 - imm
67 return getI32Imm(31 - N->getValue());
68}]>;
69
70def SHL64 : SDNodeXForm<imm, [{
71 // Transformation function: 63 - imm
72 return getI32Imm(63 - N->getValue());
73}]>;
74
75def SRL32 : SDNodeXForm<imm, [{
76 // Transformation function: 32 - imm
77 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
78}]>;
79
80def SRL64 : SDNodeXForm<imm, [{
81 // Transformation function: 64 - imm
82 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
83}]>;
84
Chris Lattner39b4d83f2005-09-09 00:39:56 +000085def LO16 : SDNodeXForm<imm, [{
86 // Transformation function: get the low 16 bits.
87 return getI32Imm((unsigned short)N->getValue());
88}]>;
89
90def HI16 : SDNodeXForm<imm, [{
91 // Transformation function: shift the immediate value down into the low bits.
92 return getI32Imm((unsigned)N->getValue() >> 16);
93}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +000094
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +000095def HA16 : SDNodeXForm<imm, [{
96 // Transformation function: shift the immediate value down into the low bits.
97 signed int Val = N->getValue();
98 return getI32Imm((Val - (signed short)Val) >> 16);
99}]>;
100
101
Chris Lattner2d8032b2005-09-08 17:33:10 +0000102def immSExt16 : PatLeaf<(imm), [{
103 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
104 // field. Used by instructions like 'addi'.
105 return (int)N->getValue() == (short)N->getValue();
106}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000107def immZExt16 : PatLeaf<(imm), [{
108 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
109 // field. Used by instructions like 'ori'.
110 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000111}], LO16>;
112
Chris Lattner2d8032b2005-09-08 17:33:10 +0000113def imm16Shifted : PatLeaf<(imm), [{
114 // imm16Shifted predicate - True if only bits in the top 16-bits of the
115 // immediate are set. Used by instructions like 'addis'.
116 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000117}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000118
Chris Lattner76cb0062005-09-08 17:40:49 +0000119/*
120// Example of a legalize expander: Only for PPC64.
121def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
122 [(set f64:$tmp , (FCTIDZ f64:$src)),
123 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
124 (store f64:$tmp, i32:$tmpFI),
125 (set i64:$dst, (load i32:$tmpFI))],
126 Subtarget_PPC64>;
127*/
Chris Lattner2d8032b2005-09-08 17:33:10 +0000128
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000129//===----------------------------------------------------------------------===//
130// PowerPC Flag Definitions.
131
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000132class isPPC64 { bit PPC64 = 1; }
133class isVMX { bit VMX = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +0000134class isDOT {
135 list<Register> Defs = [CR0];
136 bit RC = 1;
137}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000138
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000139
140
141//===----------------------------------------------------------------------===//
142// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000143
Chris Lattnerf006d152005-09-14 20:53:05 +0000144def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000145 let PrintMethod = "printU5ImmOperand";
146}
Chris Lattnerf006d152005-09-14 20:53:05 +0000147def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000148 let PrintMethod = "printU6ImmOperand";
149}
Chris Lattnerf006d152005-09-14 20:53:05 +0000150def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000151 let PrintMethod = "printS16ImmOperand";
152}
Chris Lattnerf006d152005-09-14 20:53:05 +0000153def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000154 let PrintMethod = "printU16ImmOperand";
155}
Chris Lattner5a2fb972005-10-18 16:51:22 +0000156def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
157 let PrintMethod = "printS16X4ImmOperand";
158}
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000159def target : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000160 let PrintMethod = "printBranchOperand";
161}
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000162def calltarget : Operand<i32> {
163 let PrintMethod = "printCallOperand";
164}
Nate Begemana171f6b2005-11-16 00:48:01 +0000165def aaddr : Operand<i32> {
166 let PrintMethod = "printAbsAddrOperand";
167}
Nate Begeman61738782004-09-02 08:13:00 +0000168def piclabel: Operand<i32> {
169 let PrintMethod = "printPICLabel";
170}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000171def symbolHi: Operand<i32> {
172 let PrintMethod = "printSymbolHi";
173}
174def symbolLo: Operand<i32> {
175 let PrintMethod = "printSymbolLo";
176}
Nate Begeman8465fe82005-07-20 22:42:00 +0000177def crbitm: Operand<i8> {
178 let PrintMethod = "printcrbitm";
179}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000180// Address operands
181def memri : Operand<i32> {
182 let PrintMethod = "printMemRegImm";
183 let NumMIOperands = 2;
184 let MIOperandInfo = (ops i32imm, GPRC);
185}
186def memrr : Operand<i32> {
187 let PrintMethod = "printMemRegReg";
188 let NumMIOperands = 2;
189 let MIOperandInfo = (ops GPRC, GPRC);
190}
191
Chris Lattner268d3582006-01-12 02:05:36 +0000192// Define PowerPC specific addressing mode.
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000193def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
194def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
195def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattner8a796852004-08-15 05:20:16 +0000196
Evan Cheng3db275d2005-12-14 22:07:12 +0000197//===----------------------------------------------------------------------===//
198// PowerPC Instruction Predicate Definitions.
Evan Cheng82285c52005-12-20 20:08:53 +0000199def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000200
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000201//===----------------------------------------------------------------------===//
202// PowerPC Instruction Definitions.
203
Misha Brukmane05203f2004-06-21 16:55:25 +0000204// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000205
Chris Lattner51348c52006-03-12 09:13:49 +0000206let hasCtrlDep = 1 in {
Chris Lattnerf9797942005-12-04 19:01:59 +0000207def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
208 "; ADJCALLSTACKDOWN",
209 [(callseq_start imm:$amt)]>;
210def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
211 "; ADJCALLSTACKUP",
212 [(callseq_end imm:$amt)]>;
Chris Lattner02e2c182006-03-13 21:52:10 +0000213
214def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
215 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000216}
Chris Lattner81ff73e2005-10-25 21:03:41 +0000217def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
218 [(set GPRC:$rD, (undef))]>;
219def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8",
220 [(set F8RC:$rD, (undef))]>;
221def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4",
222 [(set F4RC:$rD, (undef))]>;
Chris Lattner915fd0d2005-02-15 20:26:49 +0000223
Chris Lattner9b577f12005-08-26 21:23:58 +0000224// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
225// scheduler into a branch sequence.
Chris Lattner51348c52006-03-12 09:13:49 +0000226let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
227 PPC970_Single = 1 in {
Chris Lattner9b577f12005-08-26 21:23:58 +0000228 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000229 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000230 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000231 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000232 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000233 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000234}
235
Chris Lattner51348c52006-03-12 09:13:49 +0000236let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng7785e5b2006-01-09 18:28:21 +0000237 let isReturn = 1 in
238 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000239 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000240}
241
Chris Lattner915fd0d2005-02-15 20:26:49 +0000242let Defs = [LR] in
Chris Lattner51348c52006-03-12 09:13:49 +0000243 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
244 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000245
Chris Lattner51348c52006-03-12 09:13:49 +0000246let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
247 noResults = 1, PPC970_Unit = 7 in {
Chris Lattner2e84be222005-09-14 21:10:24 +0000248 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
249 target:$true, target:$false),
Chris Lattnerb439dad2005-10-25 20:58:43 +0000250 "; COND_BRANCH", []>;
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000251 def B : IForm<18, 0, 0, (ops target:$dst),
252 "b $dst", BrB,
253 [(br bb:$dst)]>;
Chris Lattner40565d72004-11-22 23:07:01 +0000254
Misha Brukman5295e1d2004-08-09 17:24:04 +0000255 // FIXME: 4*CR# needs to be added to the BI field!
256 // This will only work for CR0 as it stands now
Nate Begeman7b809f52005-08-26 04:11:42 +0000257 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000258 "blt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000259 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000260 "ble $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000261 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000262 "beq $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000263 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000264 "bge $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000265 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000266 "bgt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000267 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000268 "bne $crS, $block", BrB>;
Chris Lattner5d6cb602005-10-28 20:32:44 +0000269 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
270 "bun $crS, $block", BrB>;
271 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
272 "bnu $crS, $block", BrB>;
Misha Brukman767fa112004-06-28 18:23:35 +0000273}
274
Chris Lattner51348c52006-03-12 09:13:49 +0000275let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman7454c6f2004-06-29 23:37:36 +0000276 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +0000277 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
278 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1e6dfa42006-03-16 22:35:59 +0000279 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner46323cf2005-08-22 22:32:13 +0000280 LR,CTR,
Misha Brukman0648a902004-06-30 22:00:45 +0000281 CR0,CR1,CR5,CR6,CR7] in {
282 // Convenient aliases for call instructions
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000283 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
284 "bl $func", BrB, []>;
285 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
286 "bla $func", BrB, []>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000287 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
288 []>;
Misha Brukman7454c6f2004-06-29 23:37:36 +0000289}
290
Nate Begeman143cf942004-08-30 02:28:06 +0000291// D-Form instructions. Most instructions that perform an operation on a
292// register and an immediate are of this type.
293//
Chris Lattner51348c52006-03-12 09:13:49 +0000294let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000295def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
296 "lbz $rD, $src", LdStGeneral,
297 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
298def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
299 "lha $rD, $src", LdStLHA,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000300 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
301 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000302def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
303 "lhz $rD, $src", LdStGeneral,
304 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000305def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000306 "lmw $rD, $disp($rA)", LdStLMW,
307 []>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000308def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
309 "lwz $rD, $src", LdStGeneral,
310 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000311def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000312 "lwzu $rD, $disp($rA)", LdStGeneral,
313 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000314}
Chris Lattner51348c52006-03-12 09:13:49 +0000315let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerb2367e32005-04-19 04:59:28 +0000316def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000317 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000318 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000319def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000320 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000321 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
322 PPC970_DGroup_Cracked;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000323def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000324 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000325 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000326def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000327 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000328 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000329def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey74ab9962005-10-19 19:51:16 +0000330 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner4b11fa22005-11-17 17:52:01 +0000331 [(set GPRC:$rD, (add GPRC:$rA,
332 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000333def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000334 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000335 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000336def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000337 "subfic $rD, $rA, $imm", IntGeneral,
Chris Lattnerf023b2c2005-09-28 22:47:06 +0000338 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner63ed7492005-11-17 07:04:43 +0000339def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000340 "li $rD, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000341 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000342def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000343 "lis $rD, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000344 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000345}
346let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000347def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000348 "stmw $rS, $disp($rA)", LdStLMW,
349 []>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000350def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
351 "stb $rS, $src", LdStGeneral,
352 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
353def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
354 "sth $rS, $src", LdStGeneral,
355 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
356def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
357 "stw $rS, $src", LdStGeneral,
358 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000359def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000360 "stwu $rS, $disp($rA)", LdStGeneral,
361 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000362}
Chris Lattner51348c52006-03-12 09:13:49 +0000363let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerb2367e32005-04-19 04:59:28 +0000364def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000365 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000366 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
367 isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000368def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000369 "andis. $dst, $src1, $src2", IntGeneral,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000370 [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>,
371 isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000372def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000373 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000374 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000375def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000376 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000377 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000378def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000379 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000380 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000381def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000382 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattnerf006d152005-09-14 20:53:05 +0000383 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begemanade6f9a2005-12-09 23:54:18 +0000384def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
385 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000386def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000387 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000388def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000389 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000390def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000391 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000392def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000393 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000394def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000395 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000396def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000397 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner51348c52006-03-12 09:13:49 +0000398}
399let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000400def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
401 "lfs $rD, $src", LdStLFDU,
402 [(set F4RC:$rD, (load iaddr:$src))]>;
403def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
404 "lfd $rD, $src", LdStLFD,
405 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000406}
Chris Lattner51348c52006-03-12 09:13:49 +0000407let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000408def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
409 "stfs $rS, $dst", LdStUX,
410 [(store F4RC:$rS, iaddr:$dst)]>;
411def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
412 "stfd $rS, $dst", LdStUX,
413 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000414}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000415
416// DS-Form instructions. Load/Store instructions available in PPC-64
417//
Chris Lattner51348c52006-03-12 09:13:49 +0000418let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner5a2fb972005-10-18 16:51:22 +0000419def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000420 "lwa $rT, $DS($rA)", LdStLWA,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000421 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattner5a2fb972005-10-18 16:51:22 +0000422def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000423 "ld $rT, $DS($rA)", LdStLD,
424 []>, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000425}
Chris Lattner51348c52006-03-12 09:13:49 +0000426let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner5a2fb972005-10-18 16:51:22 +0000427def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000428 "std $rT, $DS($rA)", LdStSTD,
429 []>, isPPC64;
Chris Lattner5a2fb972005-10-18 16:51:22 +0000430def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000431 "stdu $rT, $DS($rA)", LdStSTD,
432 []>, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000433}
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000434
Nate Begeman143cf942004-08-30 02:28:06 +0000435// X-Form instructions. Most instructions that perform an operation on a
436// register and another register are of this type.
437//
Chris Lattner51348c52006-03-12 09:13:49 +0000438let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000439def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
440 "lbzx $rD, $src", LdStGeneral,
441 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
442def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
443 "lhax $rD, $src", LdStLHA,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000444 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
445 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000446def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
447 "lhzx $rD, $src", LdStGeneral,
448 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
449def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
450 "lwax $rD, $src", LdStLHA,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000451 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64,
452 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000453def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
454 "lwzx $rD, $src", LdStGeneral,
455 [(set GPRC:$rD, (load xaddr:$src))]>;
456def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
457 "ldx $rD, $src", LdStLD,
458 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Nate Begeman8492fd32005-11-23 05:29:52 +0000459def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000460 "lvebx $vD, $base, $rA", LdStGeneral,
461 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000462def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000463 "lvehx $vD, $base, $rA", LdStGeneral,
464 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000465def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000466 "lvewx $vD, $base, $rA", LdStGeneral,
467 []>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000468def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
469 "lvx $vD, $src", LdStGeneral,
Nate Begeman336dba62005-12-30 00:12:56 +0000470 [(set VRRC:$vD, (v4f32 (load xoaddr:$src)))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000471}
Nate Begemanade6f9a2005-12-09 23:54:18 +0000472def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
473 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000474 []>, PPC970_Unit_LSU;
Nate Begemanade6f9a2005-12-09 23:54:18 +0000475def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
476 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000477 []>, PPC970_Unit_LSU;
478let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner9220f922005-09-03 00:21:51 +0000479def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000480 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000481 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000482def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000483 "and $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000484 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000485def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000486 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000487 []>, isDOT;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000488def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000489 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000490 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000491def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000492 "or $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000493 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000494def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000495 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman0b71e002005-10-18 00:28:58 +0000496 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000497def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000498 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000499 []>;
500def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000501 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000502 []>;
Chris Lattner9220f922005-09-03 00:21:51 +0000503def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000504 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000505 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000506def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000507 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000508 []>, isDOT;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000509def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000510 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000511 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
512def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000513 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000514 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000515def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000516 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000517 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000518def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000519 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000520 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000521def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000522 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000523 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000524def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000525 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000526 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000527def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000528 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000529 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000530def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000531 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000532 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000533def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000534 "sraw $rA, $rS, $rB", IntShift,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000535 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000536}
537let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000538def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
539 "stbx $rS, $dst", LdStGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000540 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
541 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000542def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
543 "sthx $rS, $dst", LdStGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000544 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
545 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000546def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
547 "stwx $rS, $dst", LdStGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000548 [(store GPRC:$rS, xaddr:$dst)]>,
549 PPC970_DGroup_Cracked;
Chris Lattner15709c22005-04-19 04:51:30 +0000550def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000551 "stwux $rS, $rA, $rB", LdStGeneral,
552 []>;
Chris Lattner15709c22005-04-19 04:51:30 +0000553def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000554 "stdx $rS, $rA, $rB", LdStSTD,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000555 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattner15709c22005-04-19 04:51:30 +0000556def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000557 "stdux $rS, $rA, $rB", LdStSTD,
558 []>, isPPC64;
Nate Begeman8492fd32005-11-23 05:29:52 +0000559def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000560 "stvebx $rS, $rA, $rB", LdStGeneral,
561 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000562def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000563 "stvehx $rS, $rA, $rB", LdStGeneral,
564 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000565def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000566 "stvewx $rS, $rA, $rB", LdStGeneral,
567 []>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000568def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
569 "stvx $rS, $dst", LdStGeneral,
Nate Begeman336dba62005-12-30 00:12:56 +0000570 [(store (v4f32 VRRC:$rS), xoaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000571}
Chris Lattner51348c52006-03-12 09:13:49 +0000572let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerf9172e12005-04-19 05:15:18 +0000573def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000574 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerf3322af2005-12-05 02:34:05 +0000575 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000576def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000577 "cntlzw $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000578 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000579def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000580 "extsb $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000581 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000582def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000583 "extsh $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000584 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman11fd6b22005-11-26 22:39:34 +0000585def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
586 "extsw $rA, $rS", IntGeneral,
587 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattner15709c22005-04-19 04:51:30 +0000588def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000589 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000590def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000591 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000592def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000593 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000594def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000595 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner15709c22005-04-19 04:51:30 +0000596def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000597 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000598def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000599 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner51348c52006-03-12 09:13:49 +0000600}
601let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000602//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000603// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000604def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000605 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000606def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000607 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000608}
609let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000610def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
611 "lfsx $frD, $src", LdStLFDU,
612 [(set F4RC:$frD, (load xaddr:$src))]>;
613def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
614 "lfdx $frD, $src", LdStLFDU,
615 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000616}
Chris Lattner51348c52006-03-12 09:13:49 +0000617let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000618def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000619 "fcfid $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000620 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000621def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000622 "fctidz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000623 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000624def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000625 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000626 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000627def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000628 "frsp $frD, $frB", FPGeneral,
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000629 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000630def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000631 "fsqrt $frD, $frB", FPSqrt,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000632 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
633def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000634 "fsqrts $frD, $frB", FPSqrt,
Chris Lattner286c1d72005-10-15 21:44:15 +0000635 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000636}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000637
638/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner51348c52006-03-12 09:13:49 +0000639///
640/// Note that these are defined as pseudo-ops on the PPC970 because they are
641/// often coallesced away and we don't want the dispatch group builder to think
642/// that they will fill slots (which could cause the load of a LSU reject to
643/// sneak into a d-group with a store).
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000644def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000645 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000646 []>, // (set F4RC:$frD, F4RC:$frB)
647 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000648def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000649 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000650 []>, // (set F8RC:$frD, F8RC:$frB)
651 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000652def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000653 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000654 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
655 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000656
Chris Lattner51348c52006-03-12 09:13:49 +0000657let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000658// These are artificially split into two different forms, for 4/8 byte FP.
659def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000660 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000661 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
662def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000663 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000664 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
665def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000666 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000667 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
668def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000669 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000670 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
671def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000672 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000673 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
674def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000675 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000676 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000677}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000678
Chris Lattner51348c52006-03-12 09:13:49 +0000679let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner27f53452006-03-01 05:50:56 +0000680def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000681 "stfiwx $frS, $dst", LdStUX,
Chris Lattner27f53452006-03-01 05:50:56 +0000682 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000683def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
684 "stfsx $frS, $dst", LdStUX,
685 [(store F4RC:$frS, xaddr:$dst)]>;
686def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
687 "stfdx $frS, $dst", LdStUX,
688 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000689}
Nate Begeman6cdbd222004-08-29 22:45:13 +0000690
Nate Begeman143cf942004-08-30 02:28:06 +0000691// XL-Form instructions. condition register logical ops.
692//
Chris Lattner15709c22005-04-19 04:51:30 +0000693def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner51348c52006-03-12 09:13:49 +0000694 "mcrf $BF, $BFA", BrMCR>,
695 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000696
Chris Lattner51348c52006-03-12 09:13:49 +0000697// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +0000698//
Chris Lattner51348c52006-03-12 09:13:49 +0000699def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
700 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000701def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
702 PPC970_DGroup_First, PPC970_Unit_FXU;
703
704def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
705 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner51348c52006-03-12 09:13:49 +0000706def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
707 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000708
709// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
710// a GPR on the PPC970. As such, copies in and out have the same performance
711// characteristics as an OR instruction.
712def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
713 "mtspr 256, $rS", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000714 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000715def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
716 "mfspr $rT, 256", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000717 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000718
Chris Lattner51348c52006-03-12 09:13:49 +0000719def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
720 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner422e23d2005-08-26 22:05:54 +0000721def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner51348c52006-03-12 09:13:49 +0000722 "mtcrf $FXM, $rS", BrMCRX>,
723 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman048b2632005-11-29 22:42:50 +0000724def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner51348c52006-03-12 09:13:49 +0000725 "mfcr $rT, $FXM", SprMFCR>,
726 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000727
Nate Begeman143cf942004-08-30 02:28:06 +0000728// XS-Form instructions. Just 'sradi'
729//
Chris Lattner51348c52006-03-12 09:13:49 +0000730let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerf9172e12005-04-19 05:15:18 +0000731def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000732 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman143cf942004-08-30 02:28:06 +0000733
734// XO-Form instructions. Arithmetic instructions that can set overflow bit
735//
Nate Begeman0b71e002005-10-18 00:28:58 +0000736def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000737 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000738 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000739def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000740 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman0b71e002005-10-18 00:28:58 +0000741 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000742def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000743 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000744 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
745 PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000746def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000747 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000748 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000749def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000750 "divd $rT, $rA, $rB", IntDivD,
Chris Lattner51348c52006-03-12 09:13:49 +0000751 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000752 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000753def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000754 "divdu $rT, $rA, $rB", IntDivD,
Chris Lattner51348c52006-03-12 09:13:49 +0000755 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000756 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000757def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000758 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000759 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000760 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000761def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000762 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000763 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000764 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000765def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
766 "mulhd $rT, $rA, $rB", IntMulHW,
767 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
768def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
769 "mulhdu $rT, $rA, $rB", IntMulHWU,
770 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000771def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000772 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000773 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000774def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000775 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000776 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000777def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000778 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000779 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000780def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000781 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000782 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000783def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000784 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000785 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000786def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000787 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000788 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
789 PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000790def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000791 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000792 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000793def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000794 "addme $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000795 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000796def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000797 "addze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000798 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000799def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000800 "neg $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000801 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman5965bd12006-02-17 05:43:56 +0000802def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
803 "subfme $rT, $rA", IntGeneral,
804 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000805def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000806 "subfze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000807 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000808}
Nate Begeman143cf942004-08-30 02:28:06 +0000809
810// A-Form instructions. Most of the instructions executed in the FPU are of
811// this type.
812//
Chris Lattner51348c52006-03-12 09:13:49 +0000813let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000814def FMADD : AForm_1<63, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000815 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000816 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000817 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000818 F8RC:$FRB))]>,
819 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000820def FMADDS : AForm_1<59, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000821 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000822 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000823 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000824 F4RC:$FRB))]>,
825 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000826def FMSUB : AForm_1<63, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000827 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000828 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000829 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000830 F8RC:$FRB))]>,
831 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000832def FMSUBS : AForm_1<59, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000833 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000834 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000835 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000836 F4RC:$FRB))]>,
837 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000838def FNMADD : AForm_1<63, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000839 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000840 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000841 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000842 F8RC:$FRB)))]>,
843 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000844def FNMADDS : AForm_1<59, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000845 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000846 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000847 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000848 F4RC:$FRB)))]>,
849 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000850def FNMSUB : AForm_1<63, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000851 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000852 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000853 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000854 F8RC:$FRB)))]>,
855 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000856def FNMSUBS : AForm_1<59, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000857 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000858 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000859 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000860 F4RC:$FRB)))]>,
861 Requires<[FPContractions]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000862// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
863// having 4 of these, force the comparison to always be an 8-byte double (code
864// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +0000865// and 4/8 byte forms for the result and operand type..
Chris Lattner3734d202005-10-02 07:07:49 +0000866def FSELD : AForm_1<63, 23,
867 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000868 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000869 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000870def FSELS : AForm_1<63, 23,
Chris Lattner9e986722005-10-02 06:58:23 +0000871 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000872 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000873 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000874def FADD : AForm_2<63, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000875 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000876 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000877 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000878def FADDS : AForm_2<59, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000879 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000880 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000881 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000882def FDIV : AForm_2<63, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000883 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000884 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000885 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000886def FDIVS : AForm_2<59, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000887 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000888 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattner68303a72005-10-02 07:46:28 +0000889 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000890def FMUL : AForm_3<63, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000891 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000892 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000893 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000894def FMULS : AForm_3<59, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000895 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000896 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000897 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000898def FSUB : AForm_2<63, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000899 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000900 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000901 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000902def FSUBS : AForm_2<59, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000903 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000904 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000905 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000906}
Nate Begeman143cf942004-08-30 02:28:06 +0000907
Chris Lattner51348c52006-03-12 09:13:49 +0000908let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +0000909// M-Form instructions. rotate and mask instructions.
910//
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000911let isTwoAddress = 1, isCommutable = 1 in {
912// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000913def RLWIMI : MForm_2<20,
Nate Begeman29dc5f22004-10-16 20:43:38 +0000914 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey74ab9962005-10-19 19:51:16 +0000915 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000916 []>, PPC970_DGroup_Cracked;
Nate Begeman0b71e002005-10-18 00:28:58 +0000917def RLDIMI : MDForm_1<30, 3,
918 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000919 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000920 []>, isPPC64;
Nate Begeman29dc5f22004-10-16 20:43:38 +0000921}
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000922def RLWINM : MForm_2<21,
Nate Begemana113d742004-08-31 02:28:08 +0000923 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000924 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000925 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000926def RLWINMo : MForm_2<21,
Nate Begeman79a3bea2005-04-12 00:10:02 +0000927 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000928 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000929 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000930def RLWNM : MForm_2<23,
Nate Begeman8309a332005-04-09 20:09:12 +0000931 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000932 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000933 []>;
Nate Begemana113d742004-08-31 02:28:08 +0000934
935// MD-Form instructions. 64 bit rotate instructions.
936//
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000937def RLDICL : MDForm_1<30, 0,
Nate Begeman0b71e002005-10-18 00:28:58 +0000938 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000939 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000940 []>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000941def RLDICR : MDForm_1<30, 1,
Nate Begeman0b71e002005-10-18 00:28:58 +0000942 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000943 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000944 []>, isPPC64;
Chris Lattner51348c52006-03-12 09:13:49 +0000945}
Nate Begemana113d742004-08-31 02:28:08 +0000946
Chris Lattner51348c52006-03-12 09:13:49 +0000947let PPC970_Unit = 5 in { // VALU Operations.
Nate Begeman8492fd32005-11-23 05:29:52 +0000948// VA-Form instructions. 3-input AltiVec ops.
Nate Begemanc1381182005-11-29 08:04:45 +0000949def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
950 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
951 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
Nate Begemane37cb602005-12-14 22:54:33 +0000952 VRRC:$vB))]>,
953 Requires<[FPContractions]>;
Nate Begemanc1381182005-11-29 08:04:45 +0000954def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
Nate Begemane37cb602005-12-14 22:54:33 +0000955 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
956 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA,
957 VRRC:$vC),
958 VRRC:$vB)))]>,
959 Requires<[FPContractions]>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000960
961// VX-Form instructions. AltiVec arithmetic ops.
962def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
963 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begemanc1381182005-11-29 08:04:45 +0000964 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begeman336dba62005-12-30 00:12:56 +0000965def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
966 "vadduwm $vD, $vA, $vB", VecGeneral,
967 [(set VRRC:$vD, (add VRRC:$vA, VRRC:$vB))]>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000968def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
969 "vcfsx $vD, $vB, $UIMM", VecFP,
970 []>;
971def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
972 "vcfux $vD, $vB, $UIMM", VecFP,
973 []>;
Nate Begemanc1381182005-11-29 08:04:45 +0000974def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
975 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begeman8492fd32005-11-23 05:29:52 +0000976 []>;
Nate Begemanc1381182005-11-29 08:04:45 +0000977def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
978 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begeman8492fd32005-11-23 05:29:52 +0000979 []>;
Nate Begemanc1381182005-11-29 08:04:45 +0000980def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
981 "vexptefp $vD, $vB", VecFP,
982 []>;
983def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
984 "vlogefp $vD, $vB", VecFP,
985 []>;
986def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
987 "vmaxfp $vD, $vA, $vB", VecFP,
988 []>;
989def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
990 "vminfp $vD, $vA, $vB", VecFP,
991 []>;
992def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
993 "vrefp $vD, $vB", VecFP,
994 []>;
995def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
996 "vrfim $vD, $vB", VecFP,
997 []>;
998def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
999 "vrfin $vD, $vB", VecFP,
1000 []>;
1001def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
1002 "vrfip $vD, $vB", VecFP,
1003 []>;
1004def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
1005 "vrfiz $vD, $vB", VecFP,
1006 []>;
1007def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
1008 "vrsqrtefp $vD, $vB", VecFP,
1009 []>;
1010def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1011 "vsubfp $vD, $vA, $vB", VecFP,
1012 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattnerfd9f3e82006-03-16 20:03:58 +00001013def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1014 "vor $vD, $vA, $vB", VecFP,
1015 []>;
Nate Begeman40f081d2005-12-14 00:34:09 +00001016def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1017 "vxor $vD, $vA, $vB", VecFP,
1018 []>;
1019
1020// VX-Form Pseudo Instructions
1021
1022def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
1023 "vxor $vD, $vD, $vD", VecFP,
1024 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00001025}
Nate Begeman8492fd32005-11-23 05:29:52 +00001026
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001027//===----------------------------------------------------------------------===//
Jim Laskey7c462762005-12-16 22:45:29 +00001028// DWARF Pseudo Instructions
1029//
1030
Jim Laskey762e9ec2006-01-05 01:25:28 +00001031def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
1032 "; .loc $file, $line, $col",
Jim Laskey7c462762005-12-16 22:45:29 +00001033 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskey762e9ec2006-01-05 01:25:28 +00001034 (i32 imm:$file))]>;
1035
1036def DWARF_LABEL : Pseudo<(ops i32imm:$id),
1037 "\nLdebug_loc$id:",
1038 [(dwarf_label (i32 imm:$id))]>;
Jim Laskey7c462762005-12-16 22:45:29 +00001039
1040//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001041// PowerPC Instruction Patterns
1042//
1043
Chris Lattner4435b142005-09-26 22:20:16 +00001044// Arbitrary immediate support. Implement in terms of LIS/ORI.
1045def : Pat<(i32 imm:$imm),
1046 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00001047
1048// Implement the 'not' operation with the NOR instruction.
1049def NOT : Pat<(not GPRC:$in),
1050 (NOR GPRC:$in, GPRC:$in)>;
1051
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00001052// ADD an arbitrary immediate.
1053def : Pat<(add GPRC:$in, imm:$imm),
1054 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1055// OR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001056def : Pat<(or GPRC:$in, imm:$imm),
1057 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00001058// XOR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001059def : Pat<(xor GPRC:$in, imm:$imm),
1060 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00001061// SUBFIC
1062def : Pat<(subc immSExt16:$imm, GPRC:$in),
1063 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00001064
Chris Lattnerbfb2de92006-01-09 23:20:37 +00001065// Return void support.
1066def : Pat<(ret), (BLR)>;
1067
1068// 64-bit support
Nate Begeman672578b2005-12-16 09:19:13 +00001069def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerc16b0c32005-10-19 04:32:04 +00001070 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begeman672578b2005-12-16 09:19:13 +00001071def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00001072 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begeman672578b2005-12-16 09:19:13 +00001073def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00001074 (OR8To4 G8RC:$in, G8RC:$in)>;
1075
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001076// SHL
Chris Lattnerf3322af2005-12-05 02:34:05 +00001077def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001078 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerf3322af2005-12-05 02:34:05 +00001079def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001080 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
1081// SRL
Chris Lattnerf3322af2005-12-05 02:34:05 +00001082def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001083 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerf3322af2005-12-05 02:34:05 +00001084def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001085 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
1086
Nate Begeman1b8121b2006-01-11 21:21:00 +00001087// ROTL
1088def : Pat<(rotl GPRC:$in, GPRC:$sh),
1089 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1090def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1091 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
1092
Chris Lattner595088a2005-11-17 07:30:41 +00001093// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00001094def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1095def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1096def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1097def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner4b11fa22005-11-17 17:52:01 +00001098def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1099 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman4e56db62005-12-10 02:36:00 +00001100def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1101 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00001102
Nate Begeman40f081d2005-12-14 00:34:09 +00001103def : Pat<(fmul VRRC:$vA, VRRC:$vB),
1104 (VMADDFP VRRC:$vA, (V_SET0), VRRC:$vB)>;
1105
Nate Begemane37cb602005-12-14 22:54:33 +00001106// Fused negative multiply subtract, alternate pattern
1107def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1108 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1109 Requires<[FPContractions]>;
1110def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1111 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1112 Requires<[FPContractions]>;
1113
Nate Begeman69caef22005-12-13 22:55:22 +00001114// Fused multiply add and multiply sub for packed float. These are represented
1115// separately from the real instructions above, for operations that must have
1116// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
1117def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
1118 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1119def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
1120 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1121
Chris Lattnerfea33f72005-12-06 02:10:38 +00001122// Standard shifts. These are represented separately from the real shifts above
1123// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1124// amounts.
1125def : Pat<(sra GPRC:$rS, GPRC:$rB),
1126 (SRAW GPRC:$rS, GPRC:$rB)>;
1127def : Pat<(srl GPRC:$rS, GPRC:$rB),
1128 (SRW GPRC:$rS, GPRC:$rB)>;
1129def : Pat<(shl GPRC:$rS, GPRC:$rB),
1130 (SLW GPRC:$rS, GPRC:$rB)>;
1131
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001132def : Pat<(i32 (zextload iaddr:$src, i1)),
1133 (LBZ iaddr:$src)>;
1134def : Pat<(i32 (zextload xaddr:$src, i1)),
1135 (LBZX xaddr:$src)>;
1136def : Pat<(i32 (extload iaddr:$src, i1)),
1137 (LBZ iaddr:$src)>;
1138def : Pat<(i32 (extload xaddr:$src, i1)),
1139 (LBZX xaddr:$src)>;
1140def : Pat<(i32 (extload iaddr:$src, i8)),
1141 (LBZ iaddr:$src)>;
1142def : Pat<(i32 (extload xaddr:$src, i8)),
1143 (LBZX xaddr:$src)>;
1144def : Pat<(i32 (extload iaddr:$src, i16)),
1145 (LHZ iaddr:$src)>;
1146def : Pat<(i32 (extload xaddr:$src, i16)),
1147 (LHZX xaddr:$src)>;
1148def : Pat<(f64 (extload iaddr:$src, f32)),
1149 (FMRSD (LFS iaddr:$src))>;
1150def : Pat<(f64 (extload xaddr:$src, f32)),
1151 (FMRSD (LFSX xaddr:$src))>;
1152
Nate Begeman336dba62005-12-30 00:12:56 +00001153def : Pat<(v4i32 (load xoaddr:$src)),
1154 (v4i32 (LVX xoaddr:$src))>;
1155def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
1156 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
1157
Chris Lattnerfd9f3e82006-03-16 20:03:58 +00001158
Chris Lattner6736a6c2005-09-24 00:41:58 +00001159// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner0ebec062005-09-15 21:44:00 +00001160/*
Chris Lattner6b013fc2005-09-14 18:18:39 +00001161def : Pattern<(xor GPRC:$in, imm:$imm),
1162 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
1163 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner0ebec062005-09-15 21:44:00 +00001164*/
Chris Lattner6b013fc2005-09-14 18:18:39 +00001165