blob: c7c5d27dab6228fbc77b68016eedf9e49dc281fa [file] [log] [blame]
Chris Lattner0a1762e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +000016#include "MCTargetDesc/SparcMCExpr.h"
Dan Gohman31ae5862010-04-17 14:41:14 +000017#include "SparcMachineFunctionInfo.h"
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +000018#include "SparcRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "SparcTargetMachine.h"
Venkatraman Govindarajufd5c1f92014-01-29 04:51:35 +000020#include "SparcTargetObjectFile.h"
Chris Lattner49b269d2008-03-17 05:41:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/DerivedTypes.h"
29#include "llvm/IR/Function.h"
30#include "llvm/IR/Module.h"
Torok Edwin56d06592009-07-11 20:10:48 +000031#include "llvm/Support/ErrorHandling.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000032using namespace llvm;
33
Chris Lattner49b269d2008-03-17 05:41:48 +000034
35//===----------------------------------------------------------------------===//
36// Calling Convention Implementation
37//===----------------------------------------------------------------------===//
38
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000039static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
40 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags, CCState &State)
42{
43 assert (ArgFlags.isSRet());
44
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000045 // Assign SRet argument.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000046 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
47 0,
48 LocVT, LocInfo));
49 return true;
50}
51
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000052static bool CC_Sparc_Assign_f64(unsigned &ValNo, MVT &ValVT,
53 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags, CCState &State)
55{
Craig Topper840beec2014-04-04 05:16:06 +000056 static const MCPhysReg RegList[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000057 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
58 };
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000059 // Try to get first reg.
Tim Northover3b6b7ca2015-02-21 02:11:17 +000060 if (unsigned Reg = State.AllocateReg(RegList)) {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000061 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
62 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000063 // Assign whole thing in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000064 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
65 State.AllocateStack(8,4),
66 LocVT, LocInfo));
67 return true;
68 }
69
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000070 // Try to get second reg.
Tim Northover3b6b7ca2015-02-21 02:11:17 +000071 if (unsigned Reg = State.AllocateReg(RegList))
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000072 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
73 else
74 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
75 State.AllocateStack(4,4),
76 LocVT, LocInfo));
77 return true;
78}
79
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000080// Allocate a full-sized argument for the 64-bit ABI.
81static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT,
82 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
83 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +000084 assert((LocVT == MVT::f32 || LocVT == MVT::f128
85 || LocVT.getSizeInBits() == 64) &&
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000086 "Can't handle non-64 bits locations");
87
88 // Stack space is allocated for all arguments starting from [%fp+BIAS+128].
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +000089 unsigned size = (LocVT == MVT::f128) ? 16 : 8;
90 unsigned alignment = (LocVT == MVT::f128) ? 16 : 8;
91 unsigned Offset = State.AllocateStack(size, alignment);
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000092 unsigned Reg = 0;
93
94 if (LocVT == MVT::i64 && Offset < 6*8)
95 // Promote integers to %i0-%i5.
96 Reg = SP::I0 + Offset/8;
97 else if (LocVT == MVT::f64 && Offset < 16*8)
98 // Promote doubles to %d0-%d30. (Which LLVM calls D0-D15).
99 Reg = SP::D0 + Offset/8;
100 else if (LocVT == MVT::f32 && Offset < 16*8)
101 // Promote floats to %f1, %f3, ...
102 Reg = SP::F1 + Offset/4;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +0000103 else if (LocVT == MVT::f128 && Offset < 16*8)
104 // Promote long doubles to %q0-%q28. (Which LLVM calls Q0-Q7).
105 Reg = SP::Q0 + Offset/16;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000106
107 // Promote to register when possible, otherwise use the stack slot.
108 if (Reg) {
109 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
110 return true;
111 }
112
113 // This argument goes on the stack in an 8-byte slot.
114 // When passing floats, LocVT is smaller than 8 bytes. Adjust the offset to
115 // the right-aligned float. The first 4 bytes of the stack slot are undefined.
116 if (LocVT == MVT::f32)
117 Offset += 4;
118
119 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
120 return true;
121}
122
123// Allocate a half-sized argument for the 64-bit ABI.
124//
125// This is used when passing { float, int } structs by value in registers.
126static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT,
127 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
128 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
129 assert(LocVT.getSizeInBits() == 32 && "Can't handle non-32 bits locations");
130 unsigned Offset = State.AllocateStack(4, 4);
131
132 if (LocVT == MVT::f32 && Offset < 16*8) {
133 // Promote floats to %f0-%f31.
134 State.addLoc(CCValAssign::getReg(ValNo, ValVT, SP::F0 + Offset/4,
135 LocVT, LocInfo));
136 return true;
137 }
138
139 if (LocVT == MVT::i32 && Offset < 6*8) {
140 // Promote integers to %i0-%i5, using half the register.
141 unsigned Reg = SP::I0 + Offset/8;
142 LocVT = MVT::i64;
143 LocInfo = CCValAssign::AExt;
144
145 // Set the Custom bit if this i32 goes in the high bits of a register.
146 if (Offset % 8 == 0)
147 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg,
148 LocVT, LocInfo));
149 else
150 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
151 return true;
152 }
153
154 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
155 return true;
156}
157
Chris Lattner49b269d2008-03-17 05:41:48 +0000158#include "SparcGenCallingConv.inc"
159
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000160// The calling conventions in SparcCallingConv.td are described in terms of the
161// callee's register window. This function translates registers to the
162// corresponding caller window %o register.
163static unsigned toCallerWindow(unsigned Reg) {
164 assert(SP::I0 + 7 == SP::I7 && SP::O0 + 7 == SP::O7 && "Unexpected enum");
165 if (Reg >= SP::I0 && Reg <= SP::I7)
166 return Reg - SP::I0 + SP::O0;
167 return Reg;
168}
169
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000170SDValue
171SparcTargetLowering::LowerReturn(SDValue Chain,
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000172 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000173 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000174 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000175 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000176 if (Subtarget->is64Bit())
177 return LowerReturn_64(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
178 return LowerReturn_32(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
179}
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000180
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000181SDValue
182SparcTargetLowering::LowerReturn_32(SDValue Chain,
183 CallingConv::ID CallConv, bool IsVarArg,
184 const SmallVectorImpl<ISD::OutputArg> &Outs,
185 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000186 SDLoc DL, SelectionDAG &DAG) const {
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000187 MachineFunction &MF = DAG.getMachineFunction();
188
Chris Lattner49b269d2008-03-17 05:41:48 +0000189 // CCValAssign - represent the assignment of the return value to locations.
190 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000191
Chris Lattner49b269d2008-03-17 05:41:48 +0000192 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000193 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
194 *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000195
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000196 // Analyze return values.
197 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000198
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000199 SDValue Flag;
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000200 SmallVector<SDValue, 4> RetOps(1, Chain);
201 // Make room for the return address offset.
202 RetOps.push_back(SDValue());
Chris Lattner49b269d2008-03-17 05:41:48 +0000203
204 // Copy the result values into the output registers.
205 for (unsigned i = 0; i != RVLocs.size(); ++i) {
206 CCValAssign &VA = RVLocs[i];
207 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000208
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000209 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000210 OutVals[i], Flag);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000211
Chris Lattner49b269d2008-03-17 05:41:48 +0000212 // Guarantee that all emitted copies are stuck together with flags.
213 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000214 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner49b269d2008-03-17 05:41:48 +0000215 }
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000216
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000217 unsigned RetAddrOffset = 8; // Call Inst + Delay Slot
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000218 // If the function returns a struct, copy the SRetReturnReg to I0
219 if (MF.getFunction()->hasStructRetAttr()) {
220 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
221 unsigned Reg = SFI->getSRetReturnReg();
222 if (!Reg)
223 llvm_unreachable("sret virtual register not created in the entry block");
Mehdi Amini44ede332015-07-09 02:09:04 +0000224 auto PtrVT = getPointerTy(DAG.getDataLayout());
225 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, PtrVT);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000226 Chain = DAG.getCopyToReg(Chain, DL, SP::I0, Val, Flag);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000227 Flag = Chain.getValue(1);
Mehdi Amini44ede332015-07-09 02:09:04 +0000228 RetOps.push_back(DAG.getRegister(SP::I0, PtrVT));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000229 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000230 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000231
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000232 RetOps[0] = Chain; // Update chain.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000233 RetOps[1] = DAG.getConstant(RetAddrOffset, DL, MVT::i32);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000234
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000235 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000236 if (Flag.getNode())
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000237 RetOps.push_back(Flag);
238
Craig Topper48d114b2014-04-26 18:35:24 +0000239 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other, RetOps);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000240}
241
242// Lower return values for the 64-bit ABI.
243// Return values are passed the exactly the same way as function arguments.
244SDValue
245SparcTargetLowering::LowerReturn_64(SDValue Chain,
246 CallingConv::ID CallConv, bool IsVarArg,
247 const SmallVectorImpl<ISD::OutputArg> &Outs,
248 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000249 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000250 // CCValAssign - represent the assignment of the return value to locations.
251 SmallVector<CCValAssign, 16> RVLocs;
252
253 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000254 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
255 *DAG.getContext());
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000256
257 // Analyze return values.
Jakob Stoklund Olesene7084a12014-01-12 04:13:17 +0000258 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc64);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000259
260 SDValue Flag;
261 SmallVector<SDValue, 4> RetOps(1, Chain);
262
263 // The second operand on the return instruction is the return address offset.
264 // The return address is always %i7+8 with the 64-bit ABI.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000265 RetOps.push_back(DAG.getConstant(8, DL, MVT::i32));
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000266
267 // Copy the result values into the output registers.
268 for (unsigned i = 0; i != RVLocs.size(); ++i) {
269 CCValAssign &VA = RVLocs[i];
270 assert(VA.isRegLoc() && "Can only return in registers!");
271 SDValue OutVal = OutVals[i];
272
273 // Integer return values must be sign or zero extended by the callee.
274 switch (VA.getLocInfo()) {
Lang Hames06234ec2014-01-14 19:56:36 +0000275 case CCValAssign::Full: break;
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000276 case CCValAssign::SExt:
277 OutVal = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), OutVal);
278 break;
279 case CCValAssign::ZExt:
280 OutVal = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), OutVal);
281 break;
282 case CCValAssign::AExt:
283 OutVal = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), OutVal);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000284 break;
Lang Hames06234ec2014-01-14 19:56:36 +0000285 default:
286 llvm_unreachable("Unknown loc info!");
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000287 }
288
289 // The custom bit on an i32 return value indicates that it should be passed
290 // in the high bits of the register.
291 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
292 OutVal = DAG.getNode(ISD::SHL, DL, MVT::i64, OutVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000293 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000294
295 // The next value may go in the low bits of the same register.
296 // Handle both at once.
297 if (i+1 < RVLocs.size() && RVLocs[i+1].getLocReg() == VA.getLocReg()) {
298 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, OutVals[i+1]);
299 OutVal = DAG.getNode(ISD::OR, DL, MVT::i64, OutVal, NV);
300 // Skip the next value, it's already done.
301 ++i;
302 }
303 }
304
305 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), OutVal, Flag);
306
307 // Guarantee that all emitted copies are stuck together with flags.
308 Flag = Chain.getValue(1);
309 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
310 }
311
312 RetOps[0] = Chain; // Update chain.
313
314 // Add the flag if we have it.
315 if (Flag.getNode())
316 RetOps.push_back(Flag);
317
Craig Topper48d114b2014-04-26 18:35:24 +0000318 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other, RetOps);
Chris Lattner49b269d2008-03-17 05:41:48 +0000319}
320
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000321SDValue SparcTargetLowering::
322LowerFormalArguments(SDValue Chain,
323 CallingConv::ID CallConv,
324 bool IsVarArg,
325 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000326 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000327 SelectionDAG &DAG,
328 SmallVectorImpl<SDValue> &InVals) const {
329 if (Subtarget->is64Bit())
330 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
331 DL, DAG, InVals);
332 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
333 DL, DAG, InVals);
334}
335
336/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000337/// passed in either one or two GPRs, including FP values. TODO: we should
338/// pass FP values in FP registers for fastcc functions.
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000339SDValue SparcTargetLowering::
340LowerFormalArguments_32(SDValue Chain,
341 CallingConv::ID CallConv,
342 bool isVarArg,
343 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000344 SDLoc dl,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000345 SelectionDAG &DAG,
346 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner49b269d2008-03-17 05:41:48 +0000347 MachineFunction &MF = DAG.getMachineFunction();
348 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +0000349 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmanbe853b72009-07-19 19:53:46 +0000350
351 // Assign locations to all of the incoming arguments.
352 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000353 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
354 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000355 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000356
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000357 const unsigned StackOffset = 92;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000358
Reid Kleckner79418562014-05-09 22:32:13 +0000359 unsigned InIdx = 0;
360 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++InIdx) {
Eli Friedmanbe853b72009-07-19 19:53:46 +0000361 CCValAssign &VA = ArgLocs[i];
Chris Lattner49b269d2008-03-17 05:41:48 +0000362
Reid Kleckner79418562014-05-09 22:32:13 +0000363 if (Ins[InIdx].Flags.isSRet()) {
364 if (InIdx != 0)
365 report_fatal_error("sparc only supports sret on the first parameter");
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000366 // Get SRet from [%fp+64].
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000367 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, 64, true);
368 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
369 SDValue Arg = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
370 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000371 false, false, false, 0);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000372 InVals.push_back(Arg);
373 continue;
374 }
375
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000376 if (VA.isRegLoc()) {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000377 if (VA.needsCustom()) {
378 assert(VA.getLocVT() == MVT::f64);
379 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
380 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
381 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000382
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000383 assert(i+1 < e);
384 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000385
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000386 SDValue LoVal;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000387 if (NextVA.isMemLoc()) {
388 int FrameIdx = MF.getFrameInfo()->
389 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson9f944592009-08-11 20:47:22 +0000390 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000391 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
392 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000393 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000394 } else {
395 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patelf3292b22011-02-21 23:21:26 +0000396 &SP::IntRegsRegClass);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000397 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000398 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000399 SDValue WholeValue =
Owen Anderson9f944592009-08-11 20:47:22 +0000400 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000401 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000402 InVals.push_back(WholeValue);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000403 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000404 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000405 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
406 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
407 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
408 if (VA.getLocVT() == MVT::f32)
409 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
410 else if (VA.getLocVT() != MVT::i32) {
411 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
412 DAG.getValueType(VA.getLocVT()));
413 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
414 }
415 InVals.push_back(Arg);
416 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000417 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000418
419 assert(VA.isMemLoc());
420
421 unsigned Offset = VA.getLocMemOffset()+StackOffset;
Mehdi Amini44ede332015-07-09 02:09:04 +0000422 auto PtrVT = getPointerTy(DAG.getDataLayout());
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000423
424 if (VA.needsCustom()) {
425 assert(VA.getValVT() == MVT::f64);
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000426 // If it is double-word aligned, just load.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000427 if (Offset % 8 == 0) {
428 int FI = MF.getFrameInfo()->CreateFixedObject(8,
429 Offset,
430 true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000431 SDValue FIPtr = DAG.getFrameIndex(FI, PtrVT);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000432 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
433 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000434 false,false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000435 InVals.push_back(Load);
436 continue;
437 }
438
439 int FI = MF.getFrameInfo()->CreateFixedObject(4,
440 Offset,
441 true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000442 SDValue FIPtr = DAG.getFrameIndex(FI, PtrVT);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000443 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
444 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000445 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000446 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
447 Offset+4,
448 true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000449 SDValue FIPtr2 = DAG.getFrameIndex(FI2, PtrVT);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000450
451 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
452 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000453 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000454
455 SDValue WholeValue =
456 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
457 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
458 InVals.push_back(WholeValue);
459 continue;
460 }
461
462 int FI = MF.getFrameInfo()->CreateFixedObject(4,
463 Offset,
464 true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000465 SDValue FIPtr = DAG.getFrameIndex(FI, PtrVT);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000466 SDValue Load ;
467 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
468 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
469 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000470 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000471 } else {
472 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
473 // Sparc is big endian, so add an offset based on the ObjectVT.
474 unsigned Offset = 4-std::max(1U, VA.getValVT().getSizeInBits()/8);
475 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000476 DAG.getConstant(Offset, dl, MVT::i32));
Stuart Hastings81c43062011-02-16 16:23:55 +0000477 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Chain, FIPtr,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000478 MachinePointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000479 VA.getValVT(), false, false, false,0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000480 Load = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Load);
481 }
482 InVals.push_back(Load);
Chris Lattner49b269d2008-03-17 05:41:48 +0000483 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000484
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000485 if (MF.getFunction()->hasStructRetAttr()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000486 // Copy the SRet Argument to SRetReturnReg.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000487 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
488 unsigned Reg = SFI->getSRetReturnReg();
489 if (!Reg) {
490 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
491 SFI->setSRetReturnReg(Reg);
492 }
493 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
494 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
495 }
496
Chris Lattner49b269d2008-03-17 05:41:48 +0000497 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmanbe853b72009-07-19 19:53:46 +0000498 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +0000499 static const MCPhysReg ArgRegs[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000500 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
501 };
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000502 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs);
Craig Topper840beec2014-04-04 05:16:06 +0000503 const MCPhysReg *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000504 unsigned ArgOffset = CCInfo.getNextStackOffset();
505 if (NumAllocated == 6)
506 ArgOffset += StackOffset;
507 else {
508 assert(!ArgOffset);
509 ArgOffset = 68+4*NumAllocated;
510 }
511
Chris Lattner49b269d2008-03-17 05:41:48 +0000512 // Remember the vararg offset for the va_start implementation.
Dan Gohman31ae5862010-04-17 14:41:14 +0000513 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000514
Eli Friedmanbe853b72009-07-19 19:53:46 +0000515 std::vector<SDValue> OutChains;
516
Chris Lattner49b269d2008-03-17 05:41:48 +0000517 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
518 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
519 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson9f944592009-08-11 20:47:22 +0000520 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000521
David Greene1fbe0542009-11-12 20:49:22 +0000522 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Cheng0664a672010-07-03 00:40:23 +0000523 true);
Owen Anderson9f944592009-08-11 20:47:22 +0000524 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000525
Chris Lattner676c61d2010-09-21 18:41:36 +0000526 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
527 MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000528 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000529 ArgOffset += 4;
530 }
Eli Friedmanbe853b72009-07-19 19:53:46 +0000531
532 if (!OutChains.empty()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000533 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +0000534 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Eli Friedmanbe853b72009-07-19 19:53:46 +0000535 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000536 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000537
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000538 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000539}
540
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000541// Lower formal arguments for the 64 bit ABI.
542SDValue SparcTargetLowering::
543LowerFormalArguments_64(SDValue Chain,
544 CallingConv::ID CallConv,
545 bool IsVarArg,
546 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000547 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000548 SelectionDAG &DAG,
549 SmallVectorImpl<SDValue> &InVals) const {
550 MachineFunction &MF = DAG.getMachineFunction();
551
552 // Analyze arguments according to CC_Sparc64.
553 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000554 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs,
555 *DAG.getContext());
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000556 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
557
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000558 // The argument array begins at %fp+BIAS+128, after the register save area.
559 const unsigned ArgArea = 128;
560
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000561 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
562 CCValAssign &VA = ArgLocs[i];
563 if (VA.isRegLoc()) {
564 // This argument is passed in a register.
565 // All integer register arguments are promoted by the caller to i64.
566
567 // Create a virtual register for the promoted live-in value.
568 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
569 getRegClassFor(VA.getLocVT()));
570 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
571
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000572 // Get the high bits for i32 struct elements.
573 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
574 Arg = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000575 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000576
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000577 // The caller promoted the argument, so insert an Assert?ext SDNode so we
578 // won't promote the value again in this function.
579 switch (VA.getLocInfo()) {
580 case CCValAssign::SExt:
581 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
582 DAG.getValueType(VA.getValVT()));
583 break;
584 case CCValAssign::ZExt:
585 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
586 DAG.getValueType(VA.getValVT()));
587 break;
588 default:
589 break;
590 }
591
592 // Truncate the register down to the argument type.
593 if (VA.isExtInLoc())
594 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
595
596 InVals.push_back(Arg);
597 continue;
598 }
599
600 // The registers are exhausted. This argument was passed on the stack.
601 assert(VA.isMemLoc());
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000602 // The CC_Sparc64_Full/Half functions compute stack offsets relative to the
603 // beginning of the arguments area at %fp+BIAS+128.
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000604 unsigned Offset = VA.getLocMemOffset() + ArgArea;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000605 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
606 // Adjust offset for extended arguments, SPARC is big-endian.
607 // The caller will have written the full slot with extended bytes, but we
608 // prefer our own extending loads.
609 if (VA.isExtInLoc())
610 Offset += 8 - ValSize;
611 int FI = MF.getFrameInfo()->CreateFixedObject(ValSize, Offset, true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000612 InVals.push_back(DAG.getLoad(
613 VA.getValVT(), DL, Chain,
614 DAG.getFrameIndex(FI, getPointerTy(MF.getDataLayout())),
615 MachinePointerInfo::getFixedStack(FI), false, false, false, 0));
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000616 }
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000617
618 if (!IsVarArg)
619 return Chain;
620
621 // This function takes variable arguments, some of which may have been passed
622 // in registers %i0-%i5. Variable floating point arguments are never passed
623 // in floating point registers. They go on %i0-%i5 or on the stack like
624 // integer arguments.
625 //
626 // The va_start intrinsic needs to know the offset to the first variable
627 // argument.
628 unsigned ArgOffset = CCInfo.getNextStackOffset();
629 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
630 // Skip the 128 bytes of register save area.
631 FuncInfo->setVarArgsFrameOffset(ArgOffset + ArgArea +
632 Subtarget->getStackPointerBias());
633
634 // Save the variable arguments that were passed in registers.
635 // The caller is required to reserve stack space for 6 arguments regardless
636 // of how many arguments were actually passed.
637 SmallVector<SDValue, 8> OutChains;
638 for (; ArgOffset < 6*8; ArgOffset += 8) {
639 unsigned VReg = MF.addLiveIn(SP::I0 + ArgOffset/8, &SP::I64RegsRegClass);
640 SDValue VArg = DAG.getCopyFromReg(Chain, DL, VReg, MVT::i64);
641 int FI = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset + ArgArea, true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000642 auto PtrVT = getPointerTy(MF.getDataLayout());
643 OutChains.push_back(
644 DAG.getStore(Chain, DL, VArg, DAG.getFrameIndex(FI, PtrVT),
645 MachinePointerInfo::getFixedStack(FI), false, false, 0));
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000646 }
647
648 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000649 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000650
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000651 return Chain;
652}
653
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000654SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000655SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000656 SmallVectorImpl<SDValue> &InVals) const {
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000657 if (Subtarget->is64Bit())
658 return LowerCall_64(CLI, InVals);
659 return LowerCall_32(CLI, InVals);
660}
661
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000662static bool hasReturnsTwiceAttr(SelectionDAG &DAG, SDValue Callee,
663 ImmutableCallSite *CS) {
664 if (CS)
665 return CS->hasFnAttr(Attribute::ReturnsTwice);
666
Craig Topper062a2ba2014-04-25 05:30:21 +0000667 const Function *CalleeFn = nullptr;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000668 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
669 CalleeFn = dyn_cast<Function>(G->getGlobal());
670 } else if (ExternalSymbolSDNode *E =
671 dyn_cast<ExternalSymbolSDNode>(Callee)) {
672 const Function *Fn = DAG.getMachineFunction().getFunction();
673 const Module *M = Fn->getParent();
674 const char *CalleeName = E->getSymbol();
675 CalleeFn = M->getFunction(CalleeName);
676 }
677
678 if (!CalleeFn)
679 return false;
680 return CalleeFn->hasFnAttribute(Attribute::ReturnsTwice);
681}
682
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000683// Lower a call for the 32-bit ABI.
684SDValue
685SparcTargetLowering::LowerCall_32(TargetLowering::CallLoweringInfo &CLI,
686 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000687 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000688 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +0000689 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
690 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
691 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000692 SDValue Chain = CLI.Chain;
693 SDValue Callee = CLI.Callee;
694 bool &isTailCall = CLI.IsTailCall;
695 CallingConv::ID CallConv = CLI.CallConv;
696 bool isVarArg = CLI.IsVarArg;
697
Evan Cheng67a69dd2010-01-27 00:07:07 +0000698 // Sparc target does not yet support tail call optimization.
699 isTailCall = false;
Chris Lattnerdb26db22008-03-17 06:01:07 +0000700
Chris Lattner7d4152b2008-03-17 06:58:37 +0000701 // Analyze operands of the call, assigning locations to each operand.
702 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000703 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
704 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000705 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000706
Chris Lattner7d4152b2008-03-17 06:58:37 +0000707 // Get the size of the outgoing arguments stack space requirement.
708 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000709
Chris Lattner49b269d2008-03-17 05:41:48 +0000710 // Keep stack frames 8-byte aligned.
711 ArgsSize = (ArgsSize+7) & ~7;
712
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000713 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
714
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000715 // Create local copies for byval args.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000716 SmallVector<SDValue, 8> ByValArgs;
717 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
718 ISD::ArgFlagsTy Flags = Outs[i].Flags;
719 if (!Flags.isByVal())
720 continue;
721
722 SDValue Arg = OutVals[i];
723 unsigned Size = Flags.getByValSize();
724 unsigned Align = Flags.getByValAlign();
725
726 int FI = MFI->CreateStackObject(Size, Align, false);
Mehdi Amini44ede332015-07-09 02:09:04 +0000727 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000728 SDValue SizeNode = DAG.getConstant(Size, dl, MVT::i32);
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000729
730 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000731 false, // isVolatile,
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +0000732 (Size <= 32), // AlwaysInline if size <= 32,
733 false, // isTailCall
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000734 MachinePointerInfo(), MachinePointerInfo());
735 ByValArgs.push_back(FIPtr);
736 }
737
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000738 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, dl, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +0000739 dl);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000740
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000741 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
742 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000743
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000744 const unsigned StackOffset = 92;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000745 bool hasStructRetAttr = false;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000746 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000747 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000748 i != e;
749 ++i, ++realArgIdx) {
Chris Lattner7d4152b2008-03-17 06:58:37 +0000750 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000751 SDValue Arg = OutVals[realArgIdx];
Chris Lattner7d4152b2008-03-17 06:58:37 +0000752
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000753 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
754
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000755 // Use local copy if it is a byval arg.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000756 if (Flags.isByVal())
757 Arg = ByValArgs[byvalArgIdx++];
758
Chris Lattner7d4152b2008-03-17 06:58:37 +0000759 // Promote the value if needed.
760 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000761 default: llvm_unreachable("Unknown loc info!");
Chris Lattner7d4152b2008-03-17 06:58:37 +0000762 case CCValAssign::Full: break;
763 case CCValAssign::SExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000764 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000765 break;
766 case CCValAssign::ZExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000767 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000768 break;
769 case CCValAssign::AExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000770 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
771 break;
772 case CCValAssign::BCvt:
773 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000774 break;
775 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000776
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000777 if (Flags.isSRet()) {
778 assert(VA.needsCustom());
779 // store SRet argument in %sp+64
780 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000781 SDValue PtrOff = DAG.getIntPtrConstant(64, dl);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000782 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
783 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
784 MachinePointerInfo(),
785 false, false, 0));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000786 hasStructRetAttr = true;
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000787 continue;
788 }
789
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000790 if (VA.needsCustom()) {
791 assert(VA.getLocVT() == MVT::f64);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000792
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000793 if (VA.isMemLoc()) {
794 unsigned Offset = VA.getLocMemOffset() + StackOffset;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000795 // if it is double-word aligned, just store.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000796 if (Offset % 8 == 0) {
797 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000798 SDValue PtrOff = DAG.getIntPtrConstant(Offset, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000799 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
800 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
801 MachinePointerInfo(),
802 false, false, 0));
803 continue;
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000804 }
805 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000806
Owen Anderson9f944592009-08-11 20:47:22 +0000807 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +0000808 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000809 Arg, StackPtr, MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000810 false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000811 // Sparc is big-endian, so the high part comes first.
Chris Lattner7727d052010-09-21 06:44:06 +0000812 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000813 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000814 // Increment the pointer to the other half.
Dale Johannesen021052a2009-02-04 20:06:27 +0000815 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000816 DAG.getIntPtrConstant(4, dl));
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000817 // Load the low part.
Chris Lattner7727d052010-09-21 06:44:06 +0000818 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000819 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000820
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000821 if (VA.isRegLoc()) {
822 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Hi));
823 assert(i+1 != e);
824 CCValAssign &NextVA = ArgLocs[++i];
825 if (NextVA.isRegLoc()) {
826 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Lo));
827 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000828 // Store the low part in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000829 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
830 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000831 SDValue PtrOff = DAG.getIntPtrConstant(Offset, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000832 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
833 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
834 MachinePointerInfo(),
835 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000836 }
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000837 } else {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000838 unsigned Offset = VA.getLocMemOffset() + StackOffset;
839 // Store the high part.
840 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000841 SDValue PtrOff = DAG.getIntPtrConstant(Offset, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000842 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
843 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff,
844 MachinePointerInfo(),
845 false, false, 0));
846 // Store the low part.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000847 PtrOff = DAG.getIntPtrConstant(Offset + 4, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000848 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
849 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
850 MachinePointerInfo(),
851 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000852 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000853 continue;
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000854 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000855
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000856 // Arguments that can be passed on register must be kept at
857 // RegsToPass vector
858 if (VA.isRegLoc()) {
859 if (VA.getLocVT() != MVT::f32) {
860 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
861 continue;
862 }
863 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
864 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
865 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000866 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000867
868 assert(VA.isMemLoc());
869
870 // Create a store off the stack pointer for this argument.
871 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000872 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() + StackOffset,
873 dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000874 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
875 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
876 MachinePointerInfo(),
877 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000878 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000879
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000880
Chris Lattner49b269d2008-03-17 05:41:48 +0000881 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner7d4152b2008-03-17 06:58:37 +0000882 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000883 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000884
885 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner7d4152b2008-03-17 06:58:37 +0000886 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000887 // The InFlag in necessary since all emitted instructions must be
Chris Lattner7d4152b2008-03-17 06:58:37 +0000888 // stuck together.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000889 SDValue InFlag;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000890 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000891 unsigned Reg = toCallerWindow(RegsToPass[i].first);
Dale Johannesen021052a2009-02-04 20:06:27 +0000892 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner49b269d2008-03-17 05:41:48 +0000893 InFlag = Chain.getValue(1);
894 }
895
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000896 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000897 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000898
Chris Lattner49b269d2008-03-17 05:41:48 +0000899 // If the callee is a GlobalAddress node (quite common, every direct call is)
900 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling24c79f22008-09-16 21:48:12 +0000901 // Likewise ExternalSymbol -> TargetExternalSymbol.
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000902 unsigned TF = ((getTargetMachine().getRelocationModel() == Reloc::PIC_)
903 ? SparcMCExpr::VK_Sparc_WPLT30 : 0);
Chris Lattner49b269d2008-03-17 05:41:48 +0000904 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000905 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32, 0, TF);
Bill Wendling24c79f22008-09-16 21:48:12 +0000906 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000907 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32, TF);
Chris Lattner49b269d2008-03-17 05:41:48 +0000908
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000909 // Returns a chain & a flag for retval copy to use
910 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
911 SmallVector<SDValue, 8> Ops;
912 Ops.push_back(Chain);
913 Ops.push_back(Callee);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000914 if (hasStructRetAttr)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000915 Ops.push_back(DAG.getTargetConstant(SRetArgSize, dl, MVT::i32));
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000916 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
917 Ops.push_back(DAG.getRegister(toCallerWindow(RegsToPass[i].first),
918 RegsToPass[i].second.getValueType()));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000919
920 // Add a register mask operand representing the call-preserved registers.
Eric Christopherf5e94062015-01-30 23:46:43 +0000921 const SparcRegisterInfo *TRI = Subtarget->getRegisterInfo();
Eric Christopher9deb75d2015-03-11 22:42:13 +0000922 const uint32_t *Mask =
923 ((hasReturnsTwice)
924 ? TRI->getRTCallPreservedMask(CallConv)
925 : TRI->getCallPreservedMask(DAG.getMachineFunction(), CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000926 assert(Mask && "Missing call preserved mask for calling convention");
927 Ops.push_back(DAG.getRegisterMask(Mask));
928
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000929 if (InFlag.getNode())
930 Ops.push_back(InFlag);
931
Craig Topper48d114b2014-04-26 18:35:24 +0000932 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, Ops);
Chris Lattner49b269d2008-03-17 05:41:48 +0000933 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000934
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000935 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, dl, true),
936 DAG.getIntPtrConstant(0, dl, true), InFlag, dl);
Chris Lattnerdb26db22008-03-17 06:01:07 +0000937 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000938
Chris Lattnerdb26db22008-03-17 06:01:07 +0000939 // Assign locations to each value returned by this call.
940 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000941 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
942 *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000943
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000944 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000945
Chris Lattnerdb26db22008-03-17 06:01:07 +0000946 // Copy all of the result registers out of their specified physreg.
947 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000948 Chain = DAG.getCopyFromReg(Chain, dl, toCallerWindow(RVLocs[i].getLocReg()),
Chris Lattnerdb26db22008-03-17 06:01:07 +0000949 RVLocs[i].getValVT(), InFlag).getValue(1);
950 InFlag = Chain.getValue(2);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000951 InVals.push_back(Chain.getValue(0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000952 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000953
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000954 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000955}
956
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000957// This functions returns true if CalleeName is a ABI function that returns
958// a long double (fp128).
959static bool isFP128ABICall(const char *CalleeName)
960{
961 static const char *const ABICalls[] =
962 { "_Q_add", "_Q_sub", "_Q_mul", "_Q_div",
963 "_Q_sqrt", "_Q_neg",
964 "_Q_itoq", "_Q_stoq", "_Q_dtoq", "_Q_utoq",
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000965 "_Q_lltoq", "_Q_ulltoq",
Craig Topper062a2ba2014-04-25 05:30:21 +0000966 nullptr
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000967 };
Craig Topper062a2ba2014-04-25 05:30:21 +0000968 for (const char * const *I = ABICalls; *I != nullptr; ++I)
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000969 if (strcmp(CalleeName, *I) == 0)
970 return true;
971 return false;
972}
973
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000974unsigned
975SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
976{
Craig Topper062a2ba2014-04-25 05:30:21 +0000977 const Function *CalleeFn = nullptr;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000978 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
979 CalleeFn = dyn_cast<Function>(G->getGlobal());
980 } else if (ExternalSymbolSDNode *E =
981 dyn_cast<ExternalSymbolSDNode>(Callee)) {
982 const Function *Fn = DAG.getMachineFunction().getFunction();
983 const Module *M = Fn->getParent();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000984 const char *CalleeName = E->getSymbol();
985 CalleeFn = M->getFunction(CalleeName);
986 if (!CalleeFn && isFP128ABICall(CalleeName))
987 return 16; // Return sizeof(fp128)
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000988 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000989
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000990 if (!CalleeFn)
991 return 0;
992
993 assert(CalleeFn->hasStructRetAttr() &&
994 "Callee does not have the StructRet attribute.");
995
Chris Lattner229907c2011-07-18 04:54:35 +0000996 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
997 Type *ElementTy = Ty->getElementType();
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000998 return DAG.getDataLayout().getTypeAllocSize(ElementTy);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000999}
Chris Lattner49b269d2008-03-17 05:41:48 +00001000
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001001
1002// Fixup floating point arguments in the ... part of a varargs call.
1003//
1004// The SPARC v9 ABI requires that floating point arguments are treated the same
1005// as integers when calling a varargs function. This does not apply to the
1006// fixed arguments that are part of the function's prototype.
1007//
1008// This function post-processes a CCValAssign array created by
1009// AnalyzeCallOperands().
1010static void fixupVariableFloatArgs(SmallVectorImpl<CCValAssign> &ArgLocs,
1011 ArrayRef<ISD::OutputArg> Outs) {
1012 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1013 const CCValAssign &VA = ArgLocs[i];
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001014 MVT ValTy = VA.getLocVT();
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001015 // FIXME: What about f32 arguments? C promotes them to f64 when calling
1016 // varargs functions.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001017 if (!VA.isRegLoc() || (ValTy != MVT::f64 && ValTy != MVT::f128))
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001018 continue;
1019 // The fixed arguments to a varargs function still go in FP registers.
1020 if (Outs[VA.getValNo()].IsFixed)
1021 continue;
1022
1023 // This floating point argument should be reassigned.
1024 CCValAssign NewVA;
1025
1026 // Determine the offset into the argument array.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001027 unsigned firstReg = (ValTy == MVT::f64) ? SP::D0 : SP::Q0;
1028 unsigned argSize = (ValTy == MVT::f64) ? 8 : 16;
1029 unsigned Offset = argSize * (VA.getLocReg() - firstReg);
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001030 assert(Offset < 16*8 && "Offset out of range, bad register enum?");
1031
1032 if (Offset < 6*8) {
1033 // This argument should go in %i0-%i5.
1034 unsigned IReg = SP::I0 + Offset/8;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001035 if (ValTy == MVT::f64)
1036 // Full register, just bitconvert into i64.
1037 NewVA = CCValAssign::getReg(VA.getValNo(), VA.getValVT(),
1038 IReg, MVT::i64, CCValAssign::BCvt);
1039 else {
1040 assert(ValTy == MVT::f128 && "Unexpected type!");
1041 // Full register, just bitconvert into i128 -- We will lower this into
1042 // two i64s in LowerCall_64.
1043 NewVA = CCValAssign::getCustomReg(VA.getValNo(), VA.getValVT(),
1044 IReg, MVT::i128, CCValAssign::BCvt);
1045 }
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001046 } else {
1047 // This needs to go to memory, we're out of integer registers.
1048 NewVA = CCValAssign::getMem(VA.getValNo(), VA.getValVT(),
1049 Offset, VA.getLocVT(), VA.getLocInfo());
1050 }
1051 ArgLocs[i] = NewVA;
1052 }
1053}
1054
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001055// Lower a call for the 64-bit ABI.
1056SDValue
1057SparcTargetLowering::LowerCall_64(TargetLowering::CallLoweringInfo &CLI,
1058 SmallVectorImpl<SDValue> &InVals) const {
1059 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001060 SDLoc DL = CLI.DL;
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001061 SDValue Chain = CLI.Chain;
Mehdi Amini44ede332015-07-09 02:09:04 +00001062 auto PtrVT = getPointerTy(DAG.getDataLayout());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001063
Venkatraman Govindaraju88124852013-10-09 12:50:39 +00001064 // Sparc target does not yet support tail call optimization.
1065 CLI.IsTailCall = false;
1066
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001067 // Analyze operands of the call, assigning locations to each operand.
1068 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001069 CCState CCInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(), ArgLocs,
1070 *DAG.getContext());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001071 CCInfo.AnalyzeCallOperands(CLI.Outs, CC_Sparc64);
1072
1073 // Get the size of the outgoing arguments stack space requirement.
1074 // The stack offset computed by CC_Sparc64 includes all arguments.
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +00001075 // Called functions expect 6 argument words to exist in the stack frame, used
1076 // or not.
1077 unsigned ArgsSize = std::max(6*8u, CCInfo.getNextStackOffset());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001078
1079 // Keep stack frames 16-byte aligned.
1080 ArgsSize = RoundUpToAlignment(ArgsSize, 16);
1081
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001082 // Varargs calls require special treatment.
1083 if (CLI.IsVarArg)
1084 fixupVariableFloatArgs(ArgLocs, CLI.Outs);
1085
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001086 // Adjust the stack pointer to make room for the arguments.
1087 // FIXME: Use hasReservedCallFrame to avoid %sp adjustments around all calls
1088 // with more than 6 arguments.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001089 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, DL, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001090 DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001091
1092 // Collect the set of registers to pass to the function and their values.
1093 // This will be emitted as a sequence of CopyToReg nodes glued to the call
1094 // instruction.
1095 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1096
1097 // Collect chains from all the memory opeations that copy arguments to the
1098 // stack. They must follow the stack pointer adjustment above and precede the
1099 // call instruction itself.
1100 SmallVector<SDValue, 8> MemOpChains;
1101
1102 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1103 const CCValAssign &VA = ArgLocs[i];
1104 SDValue Arg = CLI.OutVals[i];
1105
1106 // Promote the value if needed.
1107 switch (VA.getLocInfo()) {
1108 default:
1109 llvm_unreachable("Unknown location info!");
1110 case CCValAssign::Full:
1111 break;
1112 case CCValAssign::SExt:
1113 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
1114 break;
1115 case CCValAssign::ZExt:
1116 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
1117 break;
1118 case CCValAssign::AExt:
1119 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
1120 break;
1121 case CCValAssign::BCvt:
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001122 // fixupVariableFloatArgs() may create bitcasts from f128 to i128. But
1123 // SPARC does not support i128 natively. Lower it into two i64, see below.
1124 if (!VA.needsCustom() || VA.getValVT() != MVT::f128
1125 || VA.getLocVT() != MVT::i128)
1126 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001127 break;
1128 }
1129
1130 if (VA.isRegLoc()) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001131 if (VA.needsCustom() && VA.getValVT() == MVT::f128
1132 && VA.getLocVT() == MVT::i128) {
1133 // Store and reload into the interger register reg and reg+1.
1134 unsigned Offset = 8 * (VA.getLocReg() - SP::I0);
1135 unsigned StackOffset = Offset + Subtarget->getStackPointerBias() + 128;
Mehdi Amini44ede332015-07-09 02:09:04 +00001136 SDValue StackPtr = DAG.getRegister(SP::O6, PtrVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001137 SDValue HiPtrOff = DAG.getIntPtrConstant(StackOffset, DL);
Mehdi Amini44ede332015-07-09 02:09:04 +00001138 HiPtrOff = DAG.getNode(ISD::ADD, DL, PtrVT, StackPtr, HiPtrOff);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001139 SDValue LoPtrOff = DAG.getIntPtrConstant(StackOffset + 8, DL);
Mehdi Amini44ede332015-07-09 02:09:04 +00001140 LoPtrOff = DAG.getNode(ISD::ADD, DL, PtrVT, StackPtr, LoPtrOff);
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001141
1142 // Store to %sp+BIAS+128+Offset
1143 SDValue Store = DAG.getStore(Chain, DL, Arg, HiPtrOff,
1144 MachinePointerInfo(),
1145 false, false, 0);
1146 // Load into Reg and Reg+1
1147 SDValue Hi64 = DAG.getLoad(MVT::i64, DL, Store, HiPtrOff,
1148 MachinePointerInfo(),
1149 false, false, false, 0);
1150 SDValue Lo64 = DAG.getLoad(MVT::i64, DL, Store, LoPtrOff,
1151 MachinePointerInfo(),
1152 false, false, false, 0);
1153 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()),
1154 Hi64));
1155 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()+1),
1156 Lo64));
1157 continue;
1158 }
1159
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001160 // The custom bit on an i32 return value indicates that it should be
1161 // passed in the high bits of the register.
1162 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
1163 Arg = DAG.getNode(ISD::SHL, DL, MVT::i64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001164 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001165
1166 // The next value may go in the low bits of the same register.
1167 // Handle both at once.
1168 if (i+1 < ArgLocs.size() && ArgLocs[i+1].isRegLoc() &&
1169 ArgLocs[i+1].getLocReg() == VA.getLocReg()) {
1170 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64,
1171 CLI.OutVals[i+1]);
1172 Arg = DAG.getNode(ISD::OR, DL, MVT::i64, Arg, NV);
1173 // Skip the next value, it's already done.
1174 ++i;
1175 }
1176 }
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001177 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()), Arg));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001178 continue;
1179 }
1180
1181 assert(VA.isMemLoc());
1182
1183 // Create a store off the stack pointer for this argument.
Mehdi Amini44ede332015-07-09 02:09:04 +00001184 SDValue StackPtr = DAG.getRegister(SP::O6, PtrVT);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001185 // The argument area starts at %fp+BIAS+128 in the callee frame,
1186 // %sp+BIAS+128 in ours.
1187 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() +
1188 Subtarget->getStackPointerBias() +
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001189 128, DL);
Mehdi Amini44ede332015-07-09 02:09:04 +00001190 PtrOff = DAG.getNode(ISD::ADD, DL, PtrVT, StackPtr, PtrOff);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001191 MemOpChains.push_back(DAG.getStore(Chain, DL, Arg, PtrOff,
1192 MachinePointerInfo(),
1193 false, false, 0));
1194 }
1195
1196 // Emit all stores, make sure they occur before the call.
1197 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001198 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001199
1200 // Build a sequence of CopyToReg nodes glued together with token chain and
1201 // glue operands which copy the outgoing args into registers. The InGlue is
1202 // necessary since all emitted instructions must be stuck together in order
1203 // to pass the live physical registers.
1204 SDValue InGlue;
1205 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1206 Chain = DAG.getCopyToReg(Chain, DL,
1207 RegsToPass[i].first, RegsToPass[i].second, InGlue);
1208 InGlue = Chain.getValue(1);
1209 }
1210
1211 // If the callee is a GlobalAddress node (quite common, every direct call is)
1212 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1213 // Likewise ExternalSymbol -> TargetExternalSymbol.
1214 SDValue Callee = CLI.Callee;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001215 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001216 unsigned TF = ((getTargetMachine().getRelocationModel() == Reloc::PIC_)
1217 ? SparcMCExpr::VK_Sparc_WPLT30 : 0);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001218 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Mehdi Amini44ede332015-07-09 02:09:04 +00001219 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, PtrVT, 0, TF);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001220 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Mehdi Amini44ede332015-07-09 02:09:04 +00001221 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), PtrVT, TF);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001222
1223 // Build the operands for the call instruction itself.
1224 SmallVector<SDValue, 8> Ops;
1225 Ops.push_back(Chain);
1226 Ops.push_back(Callee);
1227 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1228 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1229 RegsToPass[i].second.getValueType()));
1230
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001231 // Add a register mask operand representing the call-preserved registers.
Eric Christopherf5e94062015-01-30 23:46:43 +00001232 const SparcRegisterInfo *TRI = Subtarget->getRegisterInfo();
Eric Christopherd9134482014-08-04 21:25:23 +00001233 const uint32_t *Mask =
1234 ((hasReturnsTwice) ? TRI->getRTCallPreservedMask(CLI.CallConv)
Eric Christopher9deb75d2015-03-11 22:42:13 +00001235 : TRI->getCallPreservedMask(DAG.getMachineFunction(),
1236 CLI.CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001237 assert(Mask && "Missing call preserved mask for calling convention");
1238 Ops.push_back(DAG.getRegisterMask(Mask));
1239
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001240 // Make sure the CopyToReg nodes are glued to the call instruction which
1241 // consumes the registers.
1242 if (InGlue.getNode())
1243 Ops.push_back(InGlue);
1244
1245 // Now the call itself.
1246 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00001247 Chain = DAG.getNode(SPISD::CALL, DL, NodeTys, Ops);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001248 InGlue = Chain.getValue(1);
1249
1250 // Revert the stack pointer immediately after the call.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001251 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, DL, true),
1252 DAG.getIntPtrConstant(0, DL, true), InGlue, DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001253 InGlue = Chain.getValue(1);
1254
1255 // Now extract the return values. This is more or less the same as
1256 // LowerFormalArguments_64.
1257
1258 // Assign locations to each value returned by this call.
1259 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001260 CCState RVInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(), RVLocs,
1261 *DAG.getContext());
Venkatraman Govindaraju5ac9c8f2013-12-29 04:27:21 +00001262
1263 // Set inreg flag manually for codegen generated library calls that
1264 // return float.
Craig Topper062a2ba2014-04-25 05:30:21 +00001265 if (CLI.Ins.size() == 1 && CLI.Ins[0].VT == MVT::f32 && CLI.CS == nullptr)
Venkatraman Govindaraju5ac9c8f2013-12-29 04:27:21 +00001266 CLI.Ins[0].Flags.setInReg();
1267
Jakob Stoklund Olesene7084a12014-01-12 04:13:17 +00001268 RVInfo.AnalyzeCallResult(CLI.Ins, RetCC_Sparc64);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001269
1270 // Copy all of the result registers out of their specified physreg.
1271 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1272 CCValAssign &VA = RVLocs[i];
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001273 unsigned Reg = toCallerWindow(VA.getLocReg());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001274
1275 // When returning 'inreg {i32, i32 }', two consecutive i32 arguments can
1276 // reside in the same register in the high and low bits. Reuse the
1277 // CopyFromReg previous node to avoid duplicate copies.
1278 SDValue RV;
1279 if (RegisterSDNode *SrcReg = dyn_cast<RegisterSDNode>(Chain.getOperand(1)))
1280 if (SrcReg->getReg() == Reg && Chain->getOpcode() == ISD::CopyFromReg)
1281 RV = Chain.getValue(0);
1282
1283 // But usually we'll create a new CopyFromReg for a different register.
1284 if (!RV.getNode()) {
1285 RV = DAG.getCopyFromReg(Chain, DL, Reg, RVLocs[i].getLocVT(), InGlue);
1286 Chain = RV.getValue(1);
1287 InGlue = Chain.getValue(2);
1288 }
1289
1290 // Get the high bits for i32 struct elements.
1291 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
1292 RV = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), RV,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001293 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001294
1295 // The callee promoted the return value, so insert an Assert?ext SDNode so
1296 // we won't promote the value again in this function.
1297 switch (VA.getLocInfo()) {
1298 case CCValAssign::SExt:
1299 RV = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), RV,
1300 DAG.getValueType(VA.getValVT()));
1301 break;
1302 case CCValAssign::ZExt:
1303 RV = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), RV,
1304 DAG.getValueType(VA.getValVT()));
1305 break;
1306 default:
1307 break;
1308 }
1309
1310 // Truncate the register down to the return value type.
1311 if (VA.isExtInLoc())
1312 RV = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), RV);
1313
1314 InVals.push_back(RV);
1315 }
1316
1317 return Chain;
1318}
1319
Chris Lattner0a1762e2008-03-17 03:21:36 +00001320//===----------------------------------------------------------------------===//
1321// TargetLowering Implementation
1322//===----------------------------------------------------------------------===//
1323
1324/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
1325/// condition.
1326static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
1327 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001328 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001329 case ISD::SETEQ: return SPCC::ICC_E;
1330 case ISD::SETNE: return SPCC::ICC_NE;
1331 case ISD::SETLT: return SPCC::ICC_L;
1332 case ISD::SETGT: return SPCC::ICC_G;
1333 case ISD::SETLE: return SPCC::ICC_LE;
1334 case ISD::SETGE: return SPCC::ICC_GE;
1335 case ISD::SETULT: return SPCC::ICC_CS;
1336 case ISD::SETULE: return SPCC::ICC_LEU;
1337 case ISD::SETUGT: return SPCC::ICC_GU;
1338 case ISD::SETUGE: return SPCC::ICC_CC;
1339 }
1340}
1341
1342/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
1343/// FCC condition.
1344static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
1345 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001346 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001347 case ISD::SETEQ:
1348 case ISD::SETOEQ: return SPCC::FCC_E;
1349 case ISD::SETNE:
1350 case ISD::SETUNE: return SPCC::FCC_NE;
1351 case ISD::SETLT:
1352 case ISD::SETOLT: return SPCC::FCC_L;
1353 case ISD::SETGT:
1354 case ISD::SETOGT: return SPCC::FCC_G;
1355 case ISD::SETLE:
1356 case ISD::SETOLE: return SPCC::FCC_LE;
1357 case ISD::SETGE:
1358 case ISD::SETOGE: return SPCC::FCC_GE;
1359 case ISD::SETULT: return SPCC::FCC_UL;
1360 case ISD::SETULE: return SPCC::FCC_ULE;
1361 case ISD::SETUGT: return SPCC::FCC_UG;
1362 case ISD::SETUGE: return SPCC::FCC_UGE;
1363 case ISD::SETUO: return SPCC::FCC_U;
1364 case ISD::SETO: return SPCC::FCC_O;
1365 case ISD::SETONE: return SPCC::FCC_LG;
1366 case ISD::SETUEQ: return SPCC::FCC_UE;
1367 }
1368}
1369
Eric Christopherf5e94062015-01-30 23:46:43 +00001370SparcTargetLowering::SparcTargetLowering(TargetMachine &TM,
1371 const SparcSubtarget &STI)
1372 : TargetLowering(TM), Subtarget(&STI) {
Mehdi Amini26d48132015-07-24 16:04:22 +00001373 MVT PtrVT = MVT::getIntegerVT(8 * TM.getPointerSize());
Mehdi Amini44ede332015-07-09 02:09:04 +00001374
Chris Lattner0a1762e2008-03-17 03:21:36 +00001375 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +00001376 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
1377 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
1378 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001379 addRegisterClass(MVT::f128, &SP::QFPRegsRegClass);
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001380 if (Subtarget->is64Bit())
1381 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001382
1383 // Turn FP extload into load/fextend
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001384 for (MVT VT : MVT::fp_valuetypes()) {
1385 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
1386 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f64, Expand);
1387 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001388
Chris Lattner0a1762e2008-03-17 03:21:36 +00001389 // Sparc doesn't have i1 sign extending load
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001390 for (MVT VT : MVT::integer_valuetypes())
1391 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001392
Chris Lattner0a1762e2008-03-17 03:21:36 +00001393 // Turn FP truncstore into trunc + store.
Owen Anderson9f944592009-08-11 20:47:22 +00001394 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001395 setTruncStoreAction(MVT::f128, MVT::f32, Expand);
1396 setTruncStoreAction(MVT::f128, MVT::f64, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001397
1398 // Custom legalize GlobalAddress nodes into LO/HI parts.
Mehdi Amini26d48132015-07-24 16:04:22 +00001399 setOperationAction(ISD::GlobalAddress, PtrVT, Custom);
1400 setOperationAction(ISD::GlobalTLSAddress, PtrVT, Custom);
1401 setOperationAction(ISD::ConstantPool, PtrVT, Custom);
1402 setOperationAction(ISD::BlockAddress, PtrVT, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001403
Chris Lattner0a1762e2008-03-17 03:21:36 +00001404 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson9f944592009-08-11 20:47:22 +00001405 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
1406 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
1407 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001408
1409 // Sparc has no REM or DIVREM operations.
Owen Anderson9f944592009-08-11 20:47:22 +00001410 setOperationAction(ISD::UREM, MVT::i32, Expand);
1411 setOperationAction(ISD::SREM, MVT::i32, Expand);
1412 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
1413 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001414
Roman Divacky2262cfa2013-10-31 19:22:33 +00001415 // ... nor does SparcV9.
1416 if (Subtarget->is64Bit()) {
1417 setOperationAction(ISD::UREM, MVT::i64, Expand);
1418 setOperationAction(ISD::SREM, MVT::i64, Expand);
1419 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
1420 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
1421 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001422
1423 // Custom expand fp<->sint
Owen Anderson9f944592009-08-11 20:47:22 +00001424 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
1425 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001426 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
1427 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001428
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001429 // Custom Expand fp<->uint
1430 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
1431 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001432 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
1433 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001434
Wesley Peck527da1b2010-11-23 03:31:01 +00001435 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
1436 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001437
Chris Lattner0a1762e2008-03-17 03:21:36 +00001438 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001439 setOperationAction(ISD::SELECT, MVT::i32, Expand);
1440 setOperationAction(ISD::SELECT, MVT::f32, Expand);
1441 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001442 setOperationAction(ISD::SELECT, MVT::f128, Expand);
1443
Owen Anderson9f944592009-08-11 20:47:22 +00001444 setOperationAction(ISD::SETCC, MVT::i32, Expand);
1445 setOperationAction(ISD::SETCC, MVT::f32, Expand);
1446 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001447 setOperationAction(ISD::SETCC, MVT::f128, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001448
Chris Lattner0a1762e2008-03-17 03:21:36 +00001449 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001450 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
1451 setOperationAction(ISD::BRIND, MVT::Other, Expand);
1452 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
1453 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
1454 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
1455 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001456 setOperationAction(ISD::BR_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001457
Owen Anderson9f944592009-08-11 20:47:22 +00001458 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
1459 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
1460 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001461 setOperationAction(ISD::SELECT_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001462
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001463 if (Subtarget->is64Bit()) {
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00001464 setOperationAction(ISD::ADDC, MVT::i64, Custom);
1465 setOperationAction(ISD::ADDE, MVT::i64, Custom);
1466 setOperationAction(ISD::SUBC, MVT::i64, Custom);
1467 setOperationAction(ISD::SUBE, MVT::i64, Custom);
Jakob Stoklund Olesenf9278002013-05-20 01:01:43 +00001468 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
1469 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
Jakob Stoklund Olesen751e9b82013-05-20 00:28:36 +00001470 setOperationAction(ISD::SELECT, MVT::i64, Expand);
1471 setOperationAction(ISD::SETCC, MVT::i64, Expand);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001472 setOperationAction(ISD::BR_CC, MVT::i64, Custom);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001473 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001474
Jakob Stoklund Olesen6f39ce42014-01-26 08:12:34 +00001475 setOperationAction(ISD::CTPOP, MVT::i64,
1476 Subtarget->usePopc() ? Legal : Expand);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001477 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
1478 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
1479 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
1480 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
1481 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Roman Divackyb6517852013-11-12 19:04:45 +00001482 setOperationAction(ISD::ROTL , MVT::i64, Expand);
1483 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00001484 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001485 }
1486
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001487 // ATOMICs.
1488 // FIXME: We insert fences for each atomics and generate sub-optimal code
1489 // for PSO/TSO. Also, implement other atomicrmw operations.
1490
1491 setInsertFencesForAtomic(true);
1492
1493 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Legal);
1494 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32,
1495 (Subtarget->isV9() ? Legal: Expand));
1496
1497
1498 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Legal);
1499
1500 // Custom Lower Atomic LOAD/STORE
1501 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
1502 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
1503
1504 if (Subtarget->is64Bit()) {
1505 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Legal);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00001506 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Legal);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001507 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
1508 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Custom);
1509 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001510
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00001511 if (!Subtarget->isV9()) {
1512 // SparcV8 does not have FNEGD and FABSD.
1513 setOperationAction(ISD::FNEG, MVT::f64, Custom);
1514 setOperationAction(ISD::FABS, MVT::f64, Custom);
1515 }
1516
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001517 setOperationAction(ISD::FSIN , MVT::f128, Expand);
1518 setOperationAction(ISD::FCOS , MVT::f128, Expand);
1519 setOperationAction(ISD::FSINCOS, MVT::f128, Expand);
1520 setOperationAction(ISD::FREM , MVT::f128, Expand);
1521 setOperationAction(ISD::FMA , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001522 setOperationAction(ISD::FSIN , MVT::f64, Expand);
1523 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001524 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001525 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001526 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001527 setOperationAction(ISD::FSIN , MVT::f32, Expand);
1528 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001529 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001530 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001531 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001532 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001533 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001534 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001535 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001536 setOperationAction(ISD::ROTL , MVT::i32, Expand);
1537 setOperationAction(ISD::ROTR , MVT::i32, Expand);
1538 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001539 setOperationAction(ISD::FCOPYSIGN, MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001540 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
1541 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001542 setOperationAction(ISD::FPOW , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001543 setOperationAction(ISD::FPOW , MVT::f64, Expand);
1544 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001545
Owen Anderson9f944592009-08-11 20:47:22 +00001546 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
1547 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
1548 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001549
1550 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson9f944592009-08-11 20:47:22 +00001551 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
1552 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001553
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001554 if (Subtarget->is64Bit()) {
1555 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
1556 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
1557 setOperationAction(ISD::MULHU, MVT::i64, Expand);
1558 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00001559
1560 setOperationAction(ISD::UMULO, MVT::i64, Custom);
1561 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Roman Divacky37136c02014-02-19 21:35:39 +00001562
1563 setOperationAction(ISD::SHL_PARTS, MVT::i64, Expand);
1564 setOperationAction(ISD::SRA_PARTS, MVT::i64, Expand);
1565 setOperationAction(ISD::SRL_PARTS, MVT::i64, Expand);
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001566 }
1567
Chris Lattner0a1762e2008-03-17 03:21:36 +00001568 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson9f944592009-08-11 20:47:22 +00001569 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001570 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson9f944592009-08-11 20:47:22 +00001571 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001572
Benjamin Kramerfacca1f2014-02-23 21:43:52 +00001573 setOperationAction(ISD::TRAP , MVT::Other, Legal);
1574
Chris Lattner0a1762e2008-03-17 03:21:36 +00001575 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +00001576 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
1577 setOperationAction(ISD::VAEND , MVT::Other, Expand);
1578 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
1579 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
1580 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001581
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +00001582 setExceptionPointerRegister(SP::I0);
1583 setExceptionSelectorRegister(SP::I1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001584
Chris Lattner0a1762e2008-03-17 03:21:36 +00001585 setStackPointerRegisterToSaveRestore(SP::O6);
1586
Jakob Stoklund Olesen6f39ce42014-01-26 08:12:34 +00001587 setOperationAction(ISD::CTPOP, MVT::i32,
1588 Subtarget->usePopc() ? Legal : Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001589
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001590 if (Subtarget->isV9() && Subtarget->hasHardQuad()) {
1591 setOperationAction(ISD::LOAD, MVT::f128, Legal);
1592 setOperationAction(ISD::STORE, MVT::f128, Legal);
1593 } else {
1594 setOperationAction(ISD::LOAD, MVT::f128, Custom);
1595 setOperationAction(ISD::STORE, MVT::f128, Custom);
1596 }
1597
1598 if (Subtarget->hasHardQuad()) {
1599 setOperationAction(ISD::FADD, MVT::f128, Legal);
1600 setOperationAction(ISD::FSUB, MVT::f128, Legal);
1601 setOperationAction(ISD::FMUL, MVT::f128, Legal);
1602 setOperationAction(ISD::FDIV, MVT::f128, Legal);
1603 setOperationAction(ISD::FSQRT, MVT::f128, Legal);
1604 setOperationAction(ISD::FP_EXTEND, MVT::f128, Legal);
1605 setOperationAction(ISD::FP_ROUND, MVT::f64, Legal);
1606 if (Subtarget->isV9()) {
1607 setOperationAction(ISD::FNEG, MVT::f128, Legal);
1608 setOperationAction(ISD::FABS, MVT::f128, Legal);
1609 } else {
1610 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1611 setOperationAction(ISD::FABS, MVT::f128, Custom);
1612 }
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001613
1614 if (!Subtarget->is64Bit()) {
1615 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1616 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1617 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1618 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
1619 }
1620
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001621 } else {
1622 // Custom legalize f128 operations.
1623
1624 setOperationAction(ISD::FADD, MVT::f128, Custom);
1625 setOperationAction(ISD::FSUB, MVT::f128, Custom);
1626 setOperationAction(ISD::FMUL, MVT::f128, Custom);
1627 setOperationAction(ISD::FDIV, MVT::f128, Custom);
1628 setOperationAction(ISD::FSQRT, MVT::f128, Custom);
1629 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1630 setOperationAction(ISD::FABS, MVT::f128, Custom);
1631
1632 setOperationAction(ISD::FP_EXTEND, MVT::f128, Custom);
1633 setOperationAction(ISD::FP_ROUND, MVT::f64, Custom);
1634 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
1635
1636 // Setup Runtime library names.
1637 if (Subtarget->is64Bit()) {
1638 setLibcallName(RTLIB::ADD_F128, "_Qp_add");
1639 setLibcallName(RTLIB::SUB_F128, "_Qp_sub");
1640 setLibcallName(RTLIB::MUL_F128, "_Qp_mul");
1641 setLibcallName(RTLIB::DIV_F128, "_Qp_div");
1642 setLibcallName(RTLIB::SQRT_F128, "_Qp_sqrt");
1643 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Qp_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001644 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Qp_qtoui");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001645 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Qp_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001646 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Qp_uitoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001647 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Qp_qtox");
1648 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Qp_qtoux");
1649 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Qp_xtoq");
1650 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Qp_uxtoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001651 setLibcallName(RTLIB::FPEXT_F32_F128, "_Qp_stoq");
1652 setLibcallName(RTLIB::FPEXT_F64_F128, "_Qp_dtoq");
1653 setLibcallName(RTLIB::FPROUND_F128_F32, "_Qp_qtos");
1654 setLibcallName(RTLIB::FPROUND_F128_F64, "_Qp_qtod");
1655 } else {
1656 setLibcallName(RTLIB::ADD_F128, "_Q_add");
1657 setLibcallName(RTLIB::SUB_F128, "_Q_sub");
1658 setLibcallName(RTLIB::MUL_F128, "_Q_mul");
1659 setLibcallName(RTLIB::DIV_F128, "_Q_div");
1660 setLibcallName(RTLIB::SQRT_F128, "_Q_sqrt");
1661 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Q_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001662 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Q_qtou");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001663 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Q_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001664 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Q_utoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001665 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1666 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1667 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1668 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001669 setLibcallName(RTLIB::FPEXT_F32_F128, "_Q_stoq");
1670 setLibcallName(RTLIB::FPEXT_F64_F128, "_Q_dtoq");
1671 setLibcallName(RTLIB::FPROUND_F128_F32, "_Q_qtos");
1672 setLibcallName(RTLIB::FPROUND_F128_F64, "_Q_qtod");
1673 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001674 }
1675
Eli Friedman2518f832011-05-06 20:34:06 +00001676 setMinFunctionAlignment(2);
1677
Eric Christopher23a3a7c2015-02-26 00:00:24 +00001678 computeRegisterProperties(Subtarget->getRegisterInfo());
Chris Lattner0a1762e2008-03-17 03:21:36 +00001679}
1680
1681const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00001682 switch ((SPISD::NodeType)Opcode) {
1683 case SPISD::FIRST_NUMBER: break;
Chris Lattner0a1762e2008-03-17 03:21:36 +00001684 case SPISD::CMPICC: return "SPISD::CMPICC";
1685 case SPISD::CMPFCC: return "SPISD::CMPFCC";
1686 case SPISD::BRICC: return "SPISD::BRICC";
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001687 case SPISD::BRXCC: return "SPISD::BRXCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001688 case SPISD::BRFCC: return "SPISD::BRFCC";
1689 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001690 case SPISD::SELECT_XCC: return "SPISD::SELECT_XCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001691 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
1692 case SPISD::Hi: return "SPISD::Hi";
1693 case SPISD::Lo: return "SPISD::Lo";
1694 case SPISD::FTOI: return "SPISD::FTOI";
1695 case SPISD::ITOF: return "SPISD::ITOF";
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001696 case SPISD::FTOX: return "SPISD::FTOX";
1697 case SPISD::XTOF: return "SPISD::XTOF";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001698 case SPISD::CALL: return "SPISD::CALL";
1699 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00001700 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00001701 case SPISD::FLUSHW: return "SPISD::FLUSHW";
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001702 case SPISD::TLS_ADD: return "SPISD::TLS_ADD";
1703 case SPISD::TLS_LD: return "SPISD::TLS_LD";
1704 case SPISD::TLS_CALL: return "SPISD::TLS_CALL";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001705 }
Matthias Braund04893f2015-05-07 21:33:59 +00001706 return nullptr;
Chris Lattner0a1762e2008-03-17 03:21:36 +00001707}
1708
Mehdi Amini44ede332015-07-09 02:09:04 +00001709EVT SparcTargetLowering::getSetCCResultType(const DataLayout &, LLVMContext &,
1710 EVT VT) const {
Venkatraman Govindarajuf6c8fe92013-12-09 04:02:15 +00001711 if (!VT.isVector())
1712 return MVT::i32;
1713 return VT.changeVectorElementTypeToInteger();
1714}
1715
Chris Lattner0a1762e2008-03-17 03:21:36 +00001716/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
1717/// be zero. Op is expected to be a target specific node. Used by DAG
1718/// combiner.
Jay Foada0653a32014-05-14 21:14:37 +00001719void SparcTargetLowering::computeKnownBitsForTargetNode
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00001720 (const SDValue Op,
1721 APInt &KnownZero,
1722 APInt &KnownOne,
1723 const SelectionDAG &DAG,
1724 unsigned Depth) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00001725 APInt KnownZero2, KnownOne2;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001726 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001727
Chris Lattner0a1762e2008-03-17 03:21:36 +00001728 switch (Op.getOpcode()) {
1729 default: break;
1730 case SPISD::SELECT_ICC:
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001731 case SPISD::SELECT_XCC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00001732 case SPISD::SELECT_FCC:
Jay Foada0653a32014-05-14 21:14:37 +00001733 DAG.computeKnownBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
1734 DAG.computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001735
Chris Lattner0a1762e2008-03-17 03:21:36 +00001736 // Only known if known in both the LHS and RHS.
1737 KnownOne &= KnownOne2;
1738 KnownZero &= KnownZero2;
1739 break;
1740 }
1741}
1742
Chris Lattner0a1762e2008-03-17 03:21:36 +00001743// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
1744// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001745static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattner0a1762e2008-03-17 03:21:36 +00001746 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001747 if (isa<ConstantSDNode>(RHS) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001748 cast<ConstantSDNode>(RHS)->isNullValue() &&
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001749 CC == ISD::SETNE &&
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001750 (((LHS.getOpcode() == SPISD::SELECT_ICC ||
1751 LHS.getOpcode() == SPISD::SELECT_XCC) &&
Chris Lattner0a1762e2008-03-17 03:21:36 +00001752 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
1753 (LHS.getOpcode() == SPISD::SELECT_FCC &&
1754 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
1755 isa<ConstantSDNode>(LHS.getOperand(0)) &&
1756 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001757 cast<ConstantSDNode>(LHS.getOperand(0))->isOne() &&
1758 cast<ConstantSDNode>(LHS.getOperand(1))->isNullValue()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001759 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001760 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattner0a1762e2008-03-17 03:21:36 +00001761 LHS = CMPCC.getOperand(0);
1762 RHS = CMPCC.getOperand(1);
1763 }
1764}
1765
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001766// Convert to a target node and set target flags.
1767SDValue SparcTargetLowering::withTargetFlags(SDValue Op, unsigned TF,
1768 SelectionDAG &DAG) const {
1769 if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op))
1770 return DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001771 SDLoc(GA),
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001772 GA->getValueType(0),
1773 GA->getOffset(), TF);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001774
1775 if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op))
1776 return DAG.getTargetConstantPool(CP->getConstVal(),
1777 CP->getValueType(0),
1778 CP->getAlignment(),
1779 CP->getOffset(), TF);
1780
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001781 if (const BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op))
1782 return DAG.getTargetBlockAddress(BA->getBlockAddress(),
1783 Op.getValueType(),
1784 0,
1785 TF);
1786
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001787 if (const ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op))
1788 return DAG.getTargetExternalSymbol(ES->getSymbol(),
1789 ES->getValueType(0), TF);
1790
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001791 llvm_unreachable("Unhandled address SDNode");
1792}
1793
1794// Split Op into high and low parts according to HiTF and LoTF.
1795// Return an ADD node combining the parts.
1796SDValue SparcTargetLowering::makeHiLoPair(SDValue Op,
1797 unsigned HiTF, unsigned LoTF,
1798 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001799 SDLoc DL(Op);
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001800 EVT VT = Op.getValueType();
1801 SDValue Hi = DAG.getNode(SPISD::Hi, DL, VT, withTargetFlags(Op, HiTF, DAG));
1802 SDValue Lo = DAG.getNode(SPISD::Lo, DL, VT, withTargetFlags(Op, LoTF, DAG));
1803 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1804}
1805
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001806// Build SDNodes for producing an address from a GlobalAddress, ConstantPool,
1807// or ExternalSymbol SDNode.
1808SDValue SparcTargetLowering::makeAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001809 SDLoc DL(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00001810 EVT VT = getPointerTy(DAG.getDataLayout());
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001811
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001812 // Handle PIC mode first.
1813 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1814 // This is the pic32 code model, the GOT is known to be smaller than 4GB.
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001815 SDValue HiLo = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_GOT22,
1816 SparcMCExpr::VK_Sparc_GOT10, DAG);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001817 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, VT);
1818 SDValue AbsAddr = DAG.getNode(ISD::ADD, DL, VT, GlobalBase, HiLo);
Venkatraman Govindaraju7e7eb8c2013-09-22 01:40:24 +00001819 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1820 // function has calls.
1821 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1822 MFI->setHasCalls(true);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001823 return DAG.getLoad(VT, DL, DAG.getEntryNode(), AbsAddr,
1824 MachinePointerInfo::getGOT(), false, false, false, 0);
1825 }
1826
1827 // This is one of the absolute code models.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001828 switch(getTargetMachine().getCodeModel()) {
1829 default:
1830 llvm_unreachable("Unsupported absolute code model");
1831 case CodeModel::Small:
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001832 // abs32.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001833 return makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HI,
1834 SparcMCExpr::VK_Sparc_LO, DAG);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001835 case CodeModel::Medium: {
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001836 // abs44.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001837 SDValue H44 = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_H44,
1838 SparcMCExpr::VK_Sparc_M44, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001839 H44 = DAG.getNode(ISD::SHL, DL, VT, H44, DAG.getConstant(12, DL, MVT::i32));
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001840 SDValue L44 = withTargetFlags(Op, SparcMCExpr::VK_Sparc_L44, DAG);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001841 L44 = DAG.getNode(SPISD::Lo, DL, VT, L44);
1842 return DAG.getNode(ISD::ADD, DL, VT, H44, L44);
1843 }
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001844 case CodeModel::Large: {
1845 // abs64.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001846 SDValue Hi = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HH,
1847 SparcMCExpr::VK_Sparc_HM, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001848 Hi = DAG.getNode(ISD::SHL, DL, VT, Hi, DAG.getConstant(32, DL, MVT::i32));
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001849 SDValue Lo = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HI,
1850 SparcMCExpr::VK_Sparc_LO, DAG);
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001851 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1852 }
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001853 }
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001854}
1855
Wesley Peck527da1b2010-11-23 03:31:01 +00001856SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001857 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001858 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001859}
1860
Chris Lattner840c7002009-09-15 17:46:24 +00001861SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001862 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001863 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001864}
1865
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001866SDValue SparcTargetLowering::LowerBlockAddress(SDValue Op,
1867 SelectionDAG &DAG) const {
1868 return makeAddress(Op, DAG);
1869}
1870
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001871SDValue SparcTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1872 SelectionDAG &DAG) const {
1873
1874 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chih-Hung Hsieh1e859582015-07-28 16:24:05 +00001875 if (DAG.getTarget().Options.EmulatedTLS)
1876 return LowerToTLSEmulatedModel(GA, DAG);
1877
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001878 SDLoc DL(GA);
1879 const GlobalValue *GV = GA->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +00001880 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001881
1882 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1883
1884 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001885 unsigned HiTF = ((model == TLSModel::GeneralDynamic)
1886 ? SparcMCExpr::VK_Sparc_TLS_GD_HI22
1887 : SparcMCExpr::VK_Sparc_TLS_LDM_HI22);
1888 unsigned LoTF = ((model == TLSModel::GeneralDynamic)
1889 ? SparcMCExpr::VK_Sparc_TLS_GD_LO10
1890 : SparcMCExpr::VK_Sparc_TLS_LDM_LO10);
1891 unsigned addTF = ((model == TLSModel::GeneralDynamic)
1892 ? SparcMCExpr::VK_Sparc_TLS_GD_ADD
1893 : SparcMCExpr::VK_Sparc_TLS_LDM_ADD);
1894 unsigned callTF = ((model == TLSModel::GeneralDynamic)
1895 ? SparcMCExpr::VK_Sparc_TLS_GD_CALL
1896 : SparcMCExpr::VK_Sparc_TLS_LDM_CALL);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001897
1898 SDValue HiLo = makeHiLoPair(Op, HiTF, LoTF, DAG);
1899 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1900 SDValue Argument = DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Base, HiLo,
1901 withTargetFlags(Op, addTF, DAG));
1902
1903 SDValue Chain = DAG.getEntryNode();
1904 SDValue InFlag;
1905
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001906 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(1, DL, true), DL);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001907 Chain = DAG.getCopyToReg(Chain, DL, SP::O0, Argument, InFlag);
1908 InFlag = Chain.getValue(1);
1909 SDValue Callee = DAG.getTargetExternalSymbol("__tls_get_addr", PtrVT);
1910 SDValue Symbol = withTargetFlags(Op, callTF, DAG);
1911
1912 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1913 SmallVector<SDValue, 4> Ops;
1914 Ops.push_back(Chain);
1915 Ops.push_back(Callee);
1916 Ops.push_back(Symbol);
1917 Ops.push_back(DAG.getRegister(SP::O0, PtrVT));
Eric Christopher9deb75d2015-03-11 22:42:13 +00001918 const uint32_t *Mask = Subtarget->getRegisterInfo()->getCallPreservedMask(
1919 DAG.getMachineFunction(), CallingConv::C);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001920 assert(Mask && "Missing call preserved mask for calling convention");
1921 Ops.push_back(DAG.getRegisterMask(Mask));
1922 Ops.push_back(InFlag);
Craig Topper48d114b2014-04-26 18:35:24 +00001923 Chain = DAG.getNode(SPISD::TLS_CALL, DL, NodeTys, Ops);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001924 InFlag = Chain.getValue(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001925 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(1, DL, true),
1926 DAG.getIntPtrConstant(0, DL, true), InFlag, DL);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001927 InFlag = Chain.getValue(1);
1928 SDValue Ret = DAG.getCopyFromReg(Chain, DL, SP::O0, PtrVT, InFlag);
1929
1930 if (model != TLSModel::LocalDynamic)
1931 return Ret;
1932
1933 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001934 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_HIX22, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001935 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001936 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_LOX10, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001937 HiLo = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1938 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Ret, HiLo,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001939 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_ADD, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001940 }
1941
1942 if (model == TLSModel::InitialExec) {
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001943 unsigned ldTF = ((PtrVT == MVT::i64)? SparcMCExpr::VK_Sparc_TLS_IE_LDX
1944 : SparcMCExpr::VK_Sparc_TLS_IE_LD);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001945
1946 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1947
1948 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1949 // function has calls.
1950 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1951 MFI->setHasCalls(true);
1952
1953 SDValue TGA = makeHiLoPair(Op,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001954 SparcMCExpr::VK_Sparc_TLS_IE_HI22,
1955 SparcMCExpr::VK_Sparc_TLS_IE_LO10, DAG);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001956 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, Base, TGA);
1957 SDValue Offset = DAG.getNode(SPISD::TLS_LD,
1958 DL, PtrVT, Ptr,
1959 withTargetFlags(Op, ldTF, DAG));
1960 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT,
1961 DAG.getRegister(SP::G7, PtrVT), Offset,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001962 withTargetFlags(Op,
1963 SparcMCExpr::VK_Sparc_TLS_IE_ADD, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001964 }
1965
1966 assert(model == TLSModel::LocalExec);
1967 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001968 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LE_HIX22, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001969 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001970 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LE_LOX10, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001971 SDValue Offset = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1972
1973 return DAG.getNode(ISD::ADD, DL, PtrVT,
1974 DAG.getRegister(SP::G7, PtrVT), Offset);
1975}
1976
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001977SDValue
1978SparcTargetLowering::LowerF128_LibCallArg(SDValue Chain, ArgListTy &Args,
1979 SDValue Arg, SDLoc DL,
1980 SelectionDAG &DAG) const {
1981 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1982 EVT ArgVT = Arg.getValueType();
1983 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
1984
1985 ArgListEntry Entry;
1986 Entry.Node = Arg;
1987 Entry.Ty = ArgTy;
1988
1989 if (ArgTy->isFP128Ty()) {
1990 // Create a stack object and pass the pointer to the library function.
1991 int FI = MFI->CreateStackObject(16, 8, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00001992 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001993 Chain = DAG.getStore(Chain,
1994 DL,
1995 Entry.Node,
1996 FIPtr,
1997 MachinePointerInfo(),
1998 false,
1999 false,
2000 8);
2001
2002 Entry.Node = FIPtr;
2003 Entry.Ty = PointerType::getUnqual(ArgTy);
2004 }
2005 Args.push_back(Entry);
2006 return Chain;
2007}
2008
2009SDValue
2010SparcTargetLowering::LowerF128Op(SDValue Op, SelectionDAG &DAG,
2011 const char *LibFuncName,
2012 unsigned numArgs) const {
2013
2014 ArgListTy Args;
2015
2016 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002017 auto PtrVT = getPointerTy(DAG.getDataLayout());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002018
Mehdi Amini44ede332015-07-09 02:09:04 +00002019 SDValue Callee = DAG.getExternalSymbol(LibFuncName, PtrVT);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002020 Type *RetTy = Op.getValueType().getTypeForEVT(*DAG.getContext());
2021 Type *RetTyABI = RetTy;
2022 SDValue Chain = DAG.getEntryNode();
2023 SDValue RetPtr;
2024
2025 if (RetTy->isFP128Ty()) {
2026 // Create a Stack Object to receive the return value of type f128.
2027 ArgListEntry Entry;
2028 int RetFI = MFI->CreateStackObject(16, 8, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00002029 RetPtr = DAG.getFrameIndex(RetFI, PtrVT);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002030 Entry.Node = RetPtr;
2031 Entry.Ty = PointerType::getUnqual(RetTy);
2032 if (!Subtarget->is64Bit())
2033 Entry.isSRet = true;
2034 Entry.isReturned = false;
2035 Args.push_back(Entry);
2036 RetTyABI = Type::getVoidTy(*DAG.getContext());
2037 }
2038
2039 assert(Op->getNumOperands() >= numArgs && "Not enough operands!");
2040 for (unsigned i = 0, e = numArgs; i != e; ++i) {
2041 Chain = LowerF128_LibCallArg(Chain, Args, Op.getOperand(i), SDLoc(Op), DAG);
2042 }
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002043 TargetLowering::CallLoweringInfo CLI(DAG);
2044 CLI.setDebugLoc(SDLoc(Op)).setChain(Chain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002045 .setCallee(CallingConv::C, RetTyABI, Callee, std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002046
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002047 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2048
2049 // chain is in second result.
2050 if (RetTyABI == RetTy)
2051 return CallInfo.first;
2052
2053 assert (RetTy->isFP128Ty() && "Unexpected return type!");
2054
2055 Chain = CallInfo.second;
2056
2057 // Load RetPtr to get the return value.
2058 return DAG.getLoad(Op.getValueType(),
2059 SDLoc(Op),
2060 Chain,
2061 RetPtr,
2062 MachinePointerInfo(),
2063 false, false, false, 8);
2064}
2065
2066SDValue
2067SparcTargetLowering::LowerF128Compare(SDValue LHS, SDValue RHS,
2068 unsigned &SPCC,
2069 SDLoc DL,
2070 SelectionDAG &DAG) const {
2071
Craig Topper062a2ba2014-04-25 05:30:21 +00002072 const char *LibCall = nullptr;
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002073 bool is64Bit = Subtarget->is64Bit();
2074 switch(SPCC) {
2075 default: llvm_unreachable("Unhandled conditional code!");
2076 case SPCC::FCC_E : LibCall = is64Bit? "_Qp_feq" : "_Q_feq"; break;
2077 case SPCC::FCC_NE : LibCall = is64Bit? "_Qp_fne" : "_Q_fne"; break;
2078 case SPCC::FCC_L : LibCall = is64Bit? "_Qp_flt" : "_Q_flt"; break;
2079 case SPCC::FCC_G : LibCall = is64Bit? "_Qp_fgt" : "_Q_fgt"; break;
2080 case SPCC::FCC_LE : LibCall = is64Bit? "_Qp_fle" : "_Q_fle"; break;
2081 case SPCC::FCC_GE : LibCall = is64Bit? "_Qp_fge" : "_Q_fge"; break;
2082 case SPCC::FCC_UL :
2083 case SPCC::FCC_ULE:
2084 case SPCC::FCC_UG :
2085 case SPCC::FCC_UGE:
2086 case SPCC::FCC_U :
2087 case SPCC::FCC_O :
2088 case SPCC::FCC_LG :
2089 case SPCC::FCC_UE : LibCall = is64Bit? "_Qp_cmp" : "_Q_cmp"; break;
2090 }
2091
Mehdi Amini44ede332015-07-09 02:09:04 +00002092 auto PtrVT = getPointerTy(DAG.getDataLayout());
2093 SDValue Callee = DAG.getExternalSymbol(LibCall, PtrVT);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002094 Type *RetTy = Type::getInt32Ty(*DAG.getContext());
2095 ArgListTy Args;
2096 SDValue Chain = DAG.getEntryNode();
2097 Chain = LowerF128_LibCallArg(Chain, Args, LHS, DL, DAG);
2098 Chain = LowerF128_LibCallArg(Chain, Args, RHS, DL, DAG);
2099
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002100 TargetLowering::CallLoweringInfo CLI(DAG);
2101 CLI.setDebugLoc(DL).setChain(Chain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002102 .setCallee(CallingConv::C, RetTy, Callee, std::move(Args), 0);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002103
2104 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2105
2106 // result is in first, and chain is in second result.
2107 SDValue Result = CallInfo.first;
2108
2109 switch(SPCC) {
2110 default: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002111 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002112 SPCC = SPCC::ICC_NE;
2113 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2114 }
2115 case SPCC::FCC_UL : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002116 SDValue Mask = DAG.getTargetConstant(1, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002117 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002118 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002119 SPCC = SPCC::ICC_NE;
2120 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2121 }
2122 case SPCC::FCC_ULE: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002123 SDValue RHS = DAG.getTargetConstant(2, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002124 SPCC = SPCC::ICC_NE;
2125 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2126 }
2127 case SPCC::FCC_UG : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002128 SDValue RHS = DAG.getTargetConstant(1, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002129 SPCC = SPCC::ICC_G;
2130 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2131 }
2132 case SPCC::FCC_UGE: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002133 SDValue RHS = DAG.getTargetConstant(1, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002134 SPCC = SPCC::ICC_NE;
2135 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2136 }
2137
2138 case SPCC::FCC_U : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002139 SDValue RHS = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002140 SPCC = SPCC::ICC_E;
2141 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2142 }
2143 case SPCC::FCC_O : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002144 SDValue RHS = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002145 SPCC = SPCC::ICC_NE;
2146 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2147 }
2148 case SPCC::FCC_LG : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002149 SDValue Mask = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002150 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002151 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002152 SPCC = SPCC::ICC_NE;
2153 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2154 }
2155 case SPCC::FCC_UE : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002156 SDValue Mask = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002157 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002158 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002159 SPCC = SPCC::ICC_E;
2160 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2161 }
2162 }
2163}
2164
2165static SDValue
2166LowerF128_FPEXTEND(SDValue Op, SelectionDAG &DAG,
2167 const SparcTargetLowering &TLI) {
2168
2169 if (Op.getOperand(0).getValueType() == MVT::f64)
2170 return TLI.LowerF128Op(Op, DAG,
2171 TLI.getLibcallName(RTLIB::FPEXT_F64_F128), 1);
2172
2173 if (Op.getOperand(0).getValueType() == MVT::f32)
2174 return TLI.LowerF128Op(Op, DAG,
2175 TLI.getLibcallName(RTLIB::FPEXT_F32_F128), 1);
2176
2177 llvm_unreachable("fpextend with non-float operand!");
Craig Topper062a2ba2014-04-25 05:30:21 +00002178 return SDValue();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002179}
2180
2181static SDValue
2182LowerF128_FPROUND(SDValue Op, SelectionDAG &DAG,
2183 const SparcTargetLowering &TLI) {
2184 // FP_ROUND on f64 and f32 are legal.
2185 if (Op.getOperand(0).getValueType() != MVT::f128)
2186 return Op;
2187
2188 if (Op.getValueType() == MVT::f64)
2189 return TLI.LowerF128Op(Op, DAG,
2190 TLI.getLibcallName(RTLIB::FPROUND_F128_F64), 1);
2191 if (Op.getValueType() == MVT::f32)
2192 return TLI.LowerF128Op(Op, DAG,
2193 TLI.getLibcallName(RTLIB::FPROUND_F128_F32), 1);
2194
2195 llvm_unreachable("fpround to non-float!");
Craig Topper062a2ba2014-04-25 05:30:21 +00002196 return SDValue();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002197}
2198
2199static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2200 const SparcTargetLowering &TLI,
2201 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002202 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002203 EVT VT = Op.getValueType();
2204 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002205
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002206 // Expand f128 operations to fp128 abi calls.
2207 if (Op.getOperand(0).getValueType() == MVT::f128
2208 && (!hasHardQuad || !TLI.isTypeLegal(VT))) {
2209 const char *libName = TLI.getLibcallName(VT == MVT::i32
2210 ? RTLIB::FPTOSINT_F128_I32
2211 : RTLIB::FPTOSINT_F128_I64);
2212 return TLI.LowerF128Op(Op, DAG, libName, 1);
2213 }
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002214
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002215 // Expand if the resulting type is illegal.
2216 if (!TLI.isTypeLegal(VT))
Craig Topper062a2ba2014-04-25 05:30:21 +00002217 return SDValue();
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002218
2219 // Otherwise, Convert the fp value to integer in an FP register.
2220 if (VT == MVT::i32)
2221 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
2222 else
2223 Op = DAG.getNode(SPISD::FTOX, dl, MVT::f64, Op.getOperand(0));
2224
2225 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002226}
2227
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002228static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2229 const SparcTargetLowering &TLI,
2230 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002231 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002232 EVT OpVT = Op.getOperand(0).getValueType();
2233 assert(OpVT == MVT::i32 || (OpVT == MVT::i64));
2234
2235 EVT floatVT = (OpVT == MVT::i32) ? MVT::f32 : MVT::f64;
2236
2237 // Expand f128 operations to fp128 ABI calls.
2238 if (Op.getValueType() == MVT::f128
2239 && (!hasHardQuad || !TLI.isTypeLegal(OpVT))) {
2240 const char *libName = TLI.getLibcallName(OpVT == MVT::i32
2241 ? RTLIB::SINTTOFP_I32_F128
2242 : RTLIB::SINTTOFP_I64_F128);
2243 return TLI.LowerF128Op(Op, DAG, libName, 1);
2244 }
2245
2246 // Expand if the operand type is illegal.
2247 if (!TLI.isTypeLegal(OpVT))
Craig Topper062a2ba2014-04-25 05:30:21 +00002248 return SDValue();
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002249
2250 // Otherwise, Convert the int value to FP in an FP register.
2251 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, floatVT, Op.getOperand(0));
2252 unsigned opcode = (OpVT == MVT::i32)? SPISD::ITOF : SPISD::XTOF;
2253 return DAG.getNode(opcode, dl, Op.getValueType(), Tmp);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002254}
2255
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002256static SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG,
2257 const SparcTargetLowering &TLI,
2258 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002259 SDLoc dl(Op);
2260 EVT VT = Op.getValueType();
2261
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002262 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002263 // quad floating point instructions and the resulting type is legal.
2264 if (Op.getOperand(0).getValueType() != MVT::f128 ||
2265 (hasHardQuad && TLI.isTypeLegal(VT)))
Craig Topper062a2ba2014-04-25 05:30:21 +00002266 return SDValue();
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002267
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002268 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002269
2270 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002271 TLI.getLibcallName(VT == MVT::i32
2272 ? RTLIB::FPTOUINT_F128_I32
2273 : RTLIB::FPTOUINT_F128_I64),
2274 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002275}
2276
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002277static SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2278 const SparcTargetLowering &TLI,
2279 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002280 SDLoc dl(Op);
2281 EVT OpVT = Op.getOperand(0).getValueType();
2282 assert(OpVT == MVT::i32 || OpVT == MVT::i64);
2283
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002284 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002285 // quad floating point instructions and the operand type is legal.
2286 if (Op.getValueType() != MVT::f128 || (hasHardQuad && TLI.isTypeLegal(OpVT)))
Craig Topper062a2ba2014-04-25 05:30:21 +00002287 return SDValue();
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002288
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002289 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002290 TLI.getLibcallName(OpVT == MVT::i32
2291 ? RTLIB::UINTTOFP_I32_F128
2292 : RTLIB::UINTTOFP_I64_F128),
2293 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002294}
2295
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002296static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
2297 const SparcTargetLowering &TLI,
2298 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002299 SDValue Chain = Op.getOperand(0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002300 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002301 SDValue LHS = Op.getOperand(2);
2302 SDValue RHS = Op.getOperand(3);
2303 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002304 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002305 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002306
Chris Lattner0a1762e2008-03-17 03:21:36 +00002307 // If this is a br_cc of a "setcc", and if the setcc got lowered into
2308 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2309 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002310
Chris Lattner0a1762e2008-03-17 03:21:36 +00002311 // Get the condition flag.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002312 SDValue CompareFlag;
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002313 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002314 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002315 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002316 // 32-bit compares use the icc flags, 64-bit uses the xcc flags.
2317 Opc = LHS.getValueType() == MVT::i32 ? SPISD::BRICC : SPISD::BRXCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002318 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002319 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2320 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2321 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2322 Opc = SPISD::BRICC;
2323 } else {
2324 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2325 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2326 Opc = SPISD::BRFCC;
2327 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002328 }
Owen Anderson9f944592009-08-11 20:47:22 +00002329 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002330 DAG.getConstant(SPCC, dl, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002331}
2332
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002333static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2334 const SparcTargetLowering &TLI,
2335 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002336 SDValue LHS = Op.getOperand(0);
2337 SDValue RHS = Op.getOperand(1);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002338 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002339 SDValue TrueVal = Op.getOperand(2);
2340 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002341 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002342 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002343
Chris Lattner0a1762e2008-03-17 03:21:36 +00002344 // If this is a select_cc of a "setcc", and if the setcc got lowered into
2345 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2346 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002347
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002348 SDValue CompareFlag;
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002349 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002350 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002351 Opc = LHS.getValueType() == MVT::i32 ?
2352 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002353 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
2354 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002355 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2356 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2357 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2358 Opc = SPISD::SELECT_ICC;
2359 } else {
2360 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2361 Opc = SPISD::SELECT_FCC;
2362 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2363 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002364 }
Dale Johannesenf80493b2009-02-05 22:07:54 +00002365 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002366 DAG.getConstant(SPCC, dl, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002367}
2368
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002369static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002370 const SparcTargetLowering &TLI) {
Dan Gohman31ae5862010-04-17 14:41:14 +00002371 MachineFunction &MF = DAG.getMachineFunction();
2372 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Mehdi Amini44ede332015-07-09 02:09:04 +00002373 auto PtrVT = TLI.getPointerTy(DAG.getDataLayout());
Dan Gohman31ae5862010-04-17 14:41:14 +00002374
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00002375 // Need frame address to find the address of VarArgsFrameIndex.
Venkatraman Govindaraju28e2cd02013-06-01 20:42:48 +00002376 MF.getFrameInfo()->setFrameAddressIsTaken(true);
2377
Chris Lattner0a1762e2008-03-17 03:21:36 +00002378 // vastart just stores the address of the VarArgsFrameIndex slot into the
2379 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002380 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00002381 SDValue Offset =
Mehdi Amini44ede332015-07-09 02:09:04 +00002382 DAG.getNode(ISD::ADD, DL, PtrVT, DAG.getRegister(SP::I6, PtrVT),
2383 DAG.getIntPtrConstant(FuncInfo->getVarArgsFrameOffset(), DL));
Chris Lattner0a1762e2008-03-17 03:21:36 +00002384 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002385 return DAG.getStore(Op.getOperand(0), DL, Offset, Op.getOperand(1),
Chris Lattner676c61d2010-09-21 18:41:36 +00002386 MachinePointerInfo(SV), false, false, 0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002387}
2388
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002389static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00002390 SDNode *Node = Op.getNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002391 EVT VT = Node->getValueType(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002392 SDValue InChain = Node->getOperand(0);
2393 SDValue VAListPtr = Node->getOperand(1);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002394 EVT PtrVT = VAListPtr.getValueType();
Chris Lattner0a1762e2008-03-17 03:21:36 +00002395 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002396 SDLoc DL(Node);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002397 SDValue VAList = DAG.getLoad(PtrVT, DL, InChain, VAListPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002398 MachinePointerInfo(SV), false, false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002399 // Increment the pointer, VAList, to the next vaarg.
2400 SDValue NextPtr = DAG.getNode(ISD::ADD, DL, PtrVT, VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002401 DAG.getIntPtrConstant(VT.getSizeInBits()/8,
2402 DL));
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002403 // Store the incremented VAList to the legalized pointer.
2404 InChain = DAG.getStore(VAList.getValue(1), DL, NextPtr,
Chris Lattner676c61d2010-09-21 18:41:36 +00002405 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002406 // Load the actual argument out of the pointer VAList.
2407 // We can't count on greater alignment than the word size.
2408 return DAG.getLoad(VT, DL, InChain, VAList, MachinePointerInfo(),
2409 false, false, false,
2410 std::min(PtrVT.getSizeInBits(), VT.getSizeInBits())/8);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002411}
2412
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002413static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002414 const SparcSubtarget *Subtarget) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002415 SDValue Chain = Op.getOperand(0); // Legalize the chain.
2416 SDValue Size = Op.getOperand(1); // Legalize the size.
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002417 EVT VT = Size->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002418 SDLoc dl(Op);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002419
Chris Lattner0a1762e2008-03-17 03:21:36 +00002420 unsigned SPReg = SP::O6;
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002421 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
2422 SDValue NewSP = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value
Dale Johannesenf08a47b2009-02-04 23:02:30 +00002423 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002424
Chris Lattner0a1762e2008-03-17 03:21:36 +00002425 // The resultant pointer is actually 16 words from the bottom of the stack,
2426 // to provide a register spill area.
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002427 unsigned regSpillArea = Subtarget->is64Bit() ? 128 : 96;
2428 regSpillArea += Subtarget->getStackPointerBias();
2429
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002430 SDValue NewVal = DAG.getNode(ISD::ADD, dl, VT, NewSP,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002431 DAG.getConstant(regSpillArea, dl, VT));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002432 SDValue Ops[2] = { NewVal, Chain };
Craig Topper64941d92014-04-27 19:20:57 +00002433 return DAG.getMergeValues(Ops, dl);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002434}
2435
Chris Lattner0a1762e2008-03-17 03:21:36 +00002436
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002437static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002438 SDLoc dl(Op);
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002439 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002440 dl, MVT::Other, DAG.getEntryNode());
2441 return Chain;
2442}
2443
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002444static SDValue getFRAMEADDR(uint64_t depth, SDValue Op, SelectionDAG &DAG,
2445 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002446 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2447 MFI->setFrameAddressIsTaken(true);
2448
2449 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002450 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002451 unsigned FrameReg = SP::I6;
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002452 unsigned stackBias = Subtarget->getStackPointerBias();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002453
2454 SDValue FrameAddr;
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002455
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002456 if (depth == 0) {
2457 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2458 if (Subtarget->is64Bit())
2459 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002460 DAG.getIntPtrConstant(stackBias, dl));
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002461 return FrameAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002462 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002463
2464 // flush first to make sure the windowed registers' values are in stack
2465 SDValue Chain = getFLUSHW(Op, DAG);
2466 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
2467
2468 unsigned Offset = (Subtarget->is64Bit()) ? (stackBias + 112) : 56;
2469
2470 while (depth--) {
2471 SDValue Ptr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002472 DAG.getIntPtrConstant(Offset, dl));
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002473 FrameAddr = DAG.getLoad(VT, dl, Chain, Ptr, MachinePointerInfo(),
2474 false, false, false, 0);
2475 }
2476 if (Subtarget->is64Bit())
2477 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002478 DAG.getIntPtrConstant(stackBias, dl));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002479 return FrameAddr;
2480}
2481
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002482
2483static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG,
2484 const SparcSubtarget *Subtarget) {
2485
2486 uint64_t depth = Op.getConstantOperandVal(0);
2487
2488 return getFRAMEADDR(depth, Op, DAG, Subtarget);
2489
2490}
2491
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002492static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002493 const SparcTargetLowering &TLI,
2494 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002495 MachineFunction &MF = DAG.getMachineFunction();
2496 MachineFrameInfo *MFI = MF.getFrameInfo();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002497 MFI->setReturnAddressIsTaken(true);
2498
Bill Wendling908bf812014-01-06 00:43:20 +00002499 if (TLI.verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002500 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002501
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002502 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002503 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002504 uint64_t depth = Op.getConstantOperandVal(0);
2505
2506 SDValue RetAddr;
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002507 if (depth == 0) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002508 auto PtrVT = TLI.getPointerTy(DAG.getDataLayout());
2509 unsigned RetReg = MF.addLiveIn(SP::I7, TLI.getRegClassFor(PtrVT));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002510 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002511 return RetAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002512 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002513
2514 // Need frame address to find return address of the caller.
2515 SDValue FrameAddr = getFRAMEADDR(depth - 1, Op, DAG, Subtarget);
2516
2517 unsigned Offset = (Subtarget->is64Bit()) ? 120 : 60;
2518 SDValue Ptr = DAG.getNode(ISD::ADD,
2519 dl, VT,
2520 FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002521 DAG.getIntPtrConstant(Offset, dl));
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002522 RetAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), Ptr,
2523 MachinePointerInfo(), false, false, false, 0);
2524
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002525 return RetAddr;
2526}
2527
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002528static SDValue LowerF64Op(SDValue Op, SelectionDAG &DAG, unsigned opcode)
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002529{
2530 SDLoc dl(Op);
2531
2532 assert(Op.getValueType() == MVT::f64 && "LowerF64Op called on non-double!");
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002533 assert(opcode == ISD::FNEG || opcode == ISD::FABS);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002534
2535 // Lower fneg/fabs on f64 to fneg/fabs on f32.
2536 // fneg f64 => fneg f32:sub_even, fmov f32:sub_odd.
2537 // fabs f64 => fabs f32:sub_even, fmov f32:sub_odd.
2538
2539 SDValue SrcReg64 = Op.getOperand(0);
2540 SDValue Hi32 = DAG.getTargetExtractSubreg(SP::sub_even, dl, MVT::f32,
2541 SrcReg64);
2542 SDValue Lo32 = DAG.getTargetExtractSubreg(SP::sub_odd, dl, MVT::f32,
2543 SrcReg64);
2544
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002545 Hi32 = DAG.getNode(opcode, dl, MVT::f32, Hi32);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002546
2547 SDValue DstReg64 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2548 dl, MVT::f64), 0);
2549 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_even, dl, MVT::f64,
2550 DstReg64, Hi32);
2551 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_odd, dl, MVT::f64,
2552 DstReg64, Lo32);
2553 return DstReg64;
2554}
2555
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002556// Lower a f128 load into two f64 loads.
2557static SDValue LowerF128Load(SDValue Op, SelectionDAG &DAG)
2558{
2559 SDLoc dl(Op);
2560 LoadSDNode *LdNode = dyn_cast<LoadSDNode>(Op.getNode());
2561 assert(LdNode && LdNode->getOffset().getOpcode() == ISD::UNDEF
2562 && "Unexpected node type");
2563
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002564 unsigned alignment = LdNode->getAlignment();
2565 if (alignment > 8)
2566 alignment = 8;
2567
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002568 SDValue Hi64 = DAG.getLoad(MVT::f64,
2569 dl,
2570 LdNode->getChain(),
2571 LdNode->getBasePtr(),
2572 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002573 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002574 EVT addrVT = LdNode->getBasePtr().getValueType();
2575 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2576 LdNode->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002577 DAG.getConstant(8, dl, addrVT));
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002578 SDValue Lo64 = DAG.getLoad(MVT::f64,
2579 dl,
2580 LdNode->getChain(),
2581 LoPtr,
2582 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002583 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002584
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002585 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, dl, MVT::i32);
2586 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, dl, MVT::i32);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002587
2588 SDNode *InFP128 = DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2589 dl, MVT::f128);
2590 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2591 MVT::f128,
2592 SDValue(InFP128, 0),
2593 Hi64,
2594 SubRegEven);
2595 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2596 MVT::f128,
2597 SDValue(InFP128, 0),
2598 Lo64,
2599 SubRegOdd);
2600 SDValue OutChains[2] = { SDValue(Hi64.getNode(), 1),
2601 SDValue(Lo64.getNode(), 1) };
Craig Topper48d114b2014-04-26 18:35:24 +00002602 SDValue OutChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002603 SDValue Ops[2] = {SDValue(InFP128,0), OutChain};
Craig Topper64941d92014-04-27 19:20:57 +00002604 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002605}
2606
2607// Lower a f128 store into two f64 stores.
2608static SDValue LowerF128Store(SDValue Op, SelectionDAG &DAG) {
2609 SDLoc dl(Op);
2610 StoreSDNode *StNode = dyn_cast<StoreSDNode>(Op.getNode());
2611 assert(StNode && StNode->getOffset().getOpcode() == ISD::UNDEF
2612 && "Unexpected node type");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002613 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, dl, MVT::i32);
2614 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, dl, MVT::i32);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002615
2616 SDNode *Hi64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2617 dl,
2618 MVT::f64,
2619 StNode->getValue(),
2620 SubRegEven);
2621 SDNode *Lo64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2622 dl,
2623 MVT::f64,
2624 StNode->getValue(),
2625 SubRegOdd);
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002626
2627 unsigned alignment = StNode->getAlignment();
2628 if (alignment > 8)
2629 alignment = 8;
2630
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002631 SDValue OutChains[2];
2632 OutChains[0] = DAG.getStore(StNode->getChain(),
2633 dl,
2634 SDValue(Hi64, 0),
2635 StNode->getBasePtr(),
2636 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002637 false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002638 EVT addrVT = StNode->getBasePtr().getValueType();
2639 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2640 StNode->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002641 DAG.getConstant(8, dl, addrVT));
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002642 OutChains[1] = DAG.getStore(StNode->getChain(),
2643 dl,
2644 SDValue(Lo64, 0),
2645 LoPtr,
2646 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002647 false, false, alignment);
Craig Topper48d114b2014-04-26 18:35:24 +00002648 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002649}
2650
Roman Divacky7a9c6542014-02-27 19:26:29 +00002651static SDValue LowerFNEGorFABS(SDValue Op, SelectionDAG &DAG, bool isV9) {
Venkatraman Govindaraju3b6b0e42014-03-01 02:28:34 +00002652 assert((Op.getOpcode() == ISD::FNEG || Op.getOpcode() == ISD::FABS)
2653 && "invalid opcode");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002654
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002655 if (Op.getValueType() == MVT::f64)
Roman Divacky7a9c6542014-02-27 19:26:29 +00002656 return LowerF64Op(Op, DAG, Op.getOpcode());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002657 if (Op.getValueType() != MVT::f128)
2658 return Op;
2659
Roman Divacky7a9c6542014-02-27 19:26:29 +00002660 // Lower fabs/fneg on f128 to fabs/fneg on f64
2661 // fabs/fneg f128 => fabs/fneg f64:sub_even64, fmov f64:sub_odd64
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002662
2663 SDLoc dl(Op);
2664 SDValue SrcReg128 = Op.getOperand(0);
2665 SDValue Hi64 = DAG.getTargetExtractSubreg(SP::sub_even64, dl, MVT::f64,
2666 SrcReg128);
2667 SDValue Lo64 = DAG.getTargetExtractSubreg(SP::sub_odd64, dl, MVT::f64,
2668 SrcReg128);
2669 if (isV9)
2670 Hi64 = DAG.getNode(Op.getOpcode(), dl, MVT::f64, Hi64);
2671 else
Roman Divacky7a9c6542014-02-27 19:26:29 +00002672 Hi64 = LowerF64Op(Hi64, DAG, Op.getOpcode());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002673
2674 SDValue DstReg128 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2675 dl, MVT::f128), 0);
2676 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_even64, dl, MVT::f128,
2677 DstReg128, Hi64);
2678 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_odd64, dl, MVT::f128,
2679 DstReg128, Lo64);
2680 return DstReg128;
2681}
2682
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002683static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002684
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002685 if (Op.getValueType() != MVT::i64)
2686 return Op;
2687
2688 SDLoc dl(Op);
2689 SDValue Src1 = Op.getOperand(0);
2690 SDValue Src1Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1);
2691 SDValue Src1Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002692 DAG.getConstant(32, dl, MVT::i64));
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002693 Src1Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1Hi);
2694
2695 SDValue Src2 = Op.getOperand(1);
2696 SDValue Src2Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2);
2697 SDValue Src2Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002698 DAG.getConstant(32, dl, MVT::i64));
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002699 Src2Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2Hi);
2700
2701
2702 bool hasChain = false;
2703 unsigned hiOpc = Op.getOpcode();
2704 switch (Op.getOpcode()) {
2705 default: llvm_unreachable("Invalid opcode");
2706 case ISD::ADDC: hiOpc = ISD::ADDE; break;
2707 case ISD::ADDE: hasChain = true; break;
2708 case ISD::SUBC: hiOpc = ISD::SUBE; break;
2709 case ISD::SUBE: hasChain = true; break;
2710 }
2711 SDValue Lo;
2712 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Glue);
2713 if (hasChain) {
2714 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo,
2715 Op.getOperand(2));
2716 } else {
2717 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo);
2718 }
2719 SDValue Hi = DAG.getNode(hiOpc, dl, VTs, Src1Hi, Src2Hi, Lo.getValue(1));
2720 SDValue Carry = Hi.getValue(1);
2721
2722 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Lo);
2723 Hi = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Hi);
2724 Hi = DAG.getNode(ISD::SHL, dl, MVT::i64, Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002725 DAG.getConstant(32, dl, MVT::i64));
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002726
2727 SDValue Dst = DAG.getNode(ISD::OR, dl, MVT::i64, Hi, Lo);
2728 SDValue Ops[2] = { Dst, Carry };
Craig Topper64941d92014-04-27 19:20:57 +00002729 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002730}
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002731
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002732// Custom lower UMULO/SMULO for SPARC. This code is similar to ExpandNode()
2733// in LegalizeDAG.cpp except the order of arguments to the library function.
2734static SDValue LowerUMULO_SMULO(SDValue Op, SelectionDAG &DAG,
2735 const SparcTargetLowering &TLI)
2736{
2737 unsigned opcode = Op.getOpcode();
2738 assert((opcode == ISD::UMULO || opcode == ISD::SMULO) && "Invalid Opcode.");
2739
2740 bool isSigned = (opcode == ISD::SMULO);
2741 EVT VT = MVT::i64;
2742 EVT WideVT = MVT::i128;
2743 SDLoc dl(Op);
2744 SDValue LHS = Op.getOperand(0);
2745
2746 if (LHS.getValueType() != VT)
2747 return Op;
2748
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002749 SDValue ShiftAmt = DAG.getConstant(63, dl, VT);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002750
2751 SDValue RHS = Op.getOperand(1);
2752 SDValue HiLHS = DAG.getNode(ISD::SRA, dl, VT, LHS, ShiftAmt);
2753 SDValue HiRHS = DAG.getNode(ISD::SRA, dl, MVT::i64, RHS, ShiftAmt);
2754 SDValue Args[] = { HiLHS, LHS, HiRHS, RHS };
2755
2756 SDValue MulResult = TLI.makeLibCall(DAG,
2757 RTLIB::MUL_I128, WideVT,
2758 Args, 4, isSigned, dl).first;
2759 SDValue BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002760 MulResult, DAG.getIntPtrConstant(0, dl));
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002761 SDValue TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002762 MulResult, DAG.getIntPtrConstant(1, dl));
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002763 if (isSigned) {
2764 SDValue Tmp1 = DAG.getNode(ISD::SRA, dl, VT, BottomHalf, ShiftAmt);
2765 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, Tmp1, ISD::SETNE);
2766 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002767 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, DAG.getConstant(0, dl, VT),
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002768 ISD::SETNE);
2769 }
2770 // MulResult is a node with an illegal type. Because such things are not
Chandler Carruthee1a1fc2014-08-02 00:24:54 +00002771 // generally permitted during this phase of legalization, ensure that
2772 // nothing is left using the node. The above EXTRACT_ELEMENT nodes should have
2773 // been folded.
2774 assert(MulResult->use_empty() && "Illegally typed node still in use!");
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002775
2776 SDValue Ops[2] = { BottomHalf, TopHalf } ;
Craig Topper64941d92014-04-27 19:20:57 +00002777 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002778}
2779
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00002780static SDValue LowerATOMIC_LOAD_STORE(SDValue Op, SelectionDAG &DAG) {
2781 // Monotonic load/stores are legal.
2782 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
2783 return Op;
2784
2785 // Otherwise, expand with a fence.
2786 return SDValue();
2787}
2788
2789
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002790SDValue SparcTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +00002791LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002792
2793 bool hasHardQuad = Subtarget->hasHardQuad();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002794 bool isV9 = Subtarget->isV9();
2795
Chris Lattner0a1762e2008-03-17 03:21:36 +00002796 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002797 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002798
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002799 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG, *this,
2800 Subtarget);
2801 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG,
2802 Subtarget);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002803 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002804 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00002805 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002806 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002807 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG, *this,
2808 hasHardQuad);
2809 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG, *this,
2810 hasHardQuad);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002811 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG, *this,
2812 hasHardQuad);
2813 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG, *this,
2814 hasHardQuad);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002815 case ISD::BR_CC: return LowerBR_CC(Op, DAG, *this,
2816 hasHardQuad);
2817 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, *this,
2818 hasHardQuad);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002819 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
2820 case ISD::VAARG: return LowerVAARG(Op, DAG);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002821 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002822 Subtarget);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002823
2824 case ISD::LOAD: return LowerF128Load(Op, DAG);
2825 case ISD::STORE: return LowerF128Store(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002826 case ISD::FADD: return LowerF128Op(Op, DAG,
2827 getLibcallName(RTLIB::ADD_F128), 2);
2828 case ISD::FSUB: return LowerF128Op(Op, DAG,
2829 getLibcallName(RTLIB::SUB_F128), 2);
2830 case ISD::FMUL: return LowerF128Op(Op, DAG,
2831 getLibcallName(RTLIB::MUL_F128), 2);
2832 case ISD::FDIV: return LowerF128Op(Op, DAG,
2833 getLibcallName(RTLIB::DIV_F128), 2);
2834 case ISD::FSQRT: return LowerF128Op(Op, DAG,
2835 getLibcallName(RTLIB::SQRT_F128),1);
Roman Divacky7a9c6542014-02-27 19:26:29 +00002836 case ISD::FABS:
2837 case ISD::FNEG: return LowerFNEGorFABS(Op, DAG, isV9);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002838 case ISD::FP_EXTEND: return LowerF128_FPEXTEND(Op, DAG, *this);
2839 case ISD::FP_ROUND: return LowerF128_FPROUND(Op, DAG, *this);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002840 case ISD::ADDC:
2841 case ISD::ADDE:
2842 case ISD::SUBC:
2843 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002844 case ISD::UMULO:
2845 case ISD::SMULO: return LowerUMULO_SMULO(Op, DAG, *this);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00002846 case ISD::ATOMIC_LOAD:
2847 case ISD::ATOMIC_STORE: return LowerATOMIC_LOAD_STORE(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002848 }
2849}
2850
2851MachineBasicBlock *
2852SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00002853 MachineBasicBlock *BB) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00002854 switch (MI->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002855 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00002856 case SP::SELECT_CC_Int_ICC:
2857 case SP::SELECT_CC_FP_ICC:
2858 case SP::SELECT_CC_DFP_ICC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002859 case SP::SELECT_CC_QFP_ICC:
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002860 return expandSelectCC(MI, BB, SP::BCOND);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002861 case SP::SELECT_CC_Int_FCC:
2862 case SP::SELECT_CC_FP_FCC:
2863 case SP::SELECT_CC_DFP_FCC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002864 case SP::SELECT_CC_QFP_FCC:
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002865 return expandSelectCC(MI, BB, SP::FBCOND);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002866
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002867 case SP::ATOMIC_LOAD_ADD_32:
2868 return expandAtomicRMW(MI, BB, SP::ADDrr);
2869 case SP::ATOMIC_LOAD_ADD_64:
2870 return expandAtomicRMW(MI, BB, SP::ADDXrr);
2871 case SP::ATOMIC_LOAD_SUB_32:
2872 return expandAtomicRMW(MI, BB, SP::SUBrr);
2873 case SP::ATOMIC_LOAD_SUB_64:
2874 return expandAtomicRMW(MI, BB, SP::SUBXrr);
2875 case SP::ATOMIC_LOAD_AND_32:
2876 return expandAtomicRMW(MI, BB, SP::ANDrr);
2877 case SP::ATOMIC_LOAD_AND_64:
2878 return expandAtomicRMW(MI, BB, SP::ANDXrr);
2879 case SP::ATOMIC_LOAD_OR_32:
2880 return expandAtomicRMW(MI, BB, SP::ORrr);
2881 case SP::ATOMIC_LOAD_OR_64:
2882 return expandAtomicRMW(MI, BB, SP::ORXrr);
2883 case SP::ATOMIC_LOAD_XOR_32:
2884 return expandAtomicRMW(MI, BB, SP::XORrr);
2885 case SP::ATOMIC_LOAD_XOR_64:
2886 return expandAtomicRMW(MI, BB, SP::XORXrr);
2887 case SP::ATOMIC_LOAD_NAND_32:
2888 return expandAtomicRMW(MI, BB, SP::ANDrr);
2889 case SP::ATOMIC_LOAD_NAND_64:
2890 return expandAtomicRMW(MI, BB, SP::ANDXrr);
2891
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00002892 case SP::ATOMIC_SWAP_64:
2893 return expandAtomicRMW(MI, BB, 0);
2894
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002895 case SP::ATOMIC_LOAD_MAX_32:
2896 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_G);
2897 case SP::ATOMIC_LOAD_MAX_64:
2898 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_G);
2899 case SP::ATOMIC_LOAD_MIN_32:
2900 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_LE);
2901 case SP::ATOMIC_LOAD_MIN_64:
2902 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_LE);
2903 case SP::ATOMIC_LOAD_UMAX_32:
2904 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_GU);
2905 case SP::ATOMIC_LOAD_UMAX_64:
2906 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_GU);
2907 case SP::ATOMIC_LOAD_UMIN_32:
2908 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_LEU);
2909 case SP::ATOMIC_LOAD_UMIN_64:
2910 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_LEU);
2911 }
2912}
2913
2914MachineBasicBlock*
2915SparcTargetLowering::expandSelectCC(MachineInstr *MI,
2916 MachineBasicBlock *BB,
2917 unsigned BROpcode) const {
Eric Christopherf5e94062015-01-30 23:46:43 +00002918 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002919 DebugLoc dl = MI->getDebugLoc();
2920 unsigned CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002921
Chris Lattner0a1762e2008-03-17 03:21:36 +00002922 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2923 // control-flow pattern. The incoming instruction knows the destination vreg
2924 // to set, the condition code register to branch on, the true/false values to
2925 // select between, and a branch opcode to use.
2926 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00002927 MachineFunction::iterator It = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002928 ++It;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002929
Chris Lattner0a1762e2008-03-17 03:21:36 +00002930 // thisMBB:
2931 // ...
2932 // TrueVal = ...
2933 // [f]bCC copy1MBB
2934 // fallthrough --> copy0MBB
2935 MachineBasicBlock *thisMBB = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002936 MachineFunction *F = BB->getParent();
Dan Gohman3b460302008-07-07 23:14:23 +00002937 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2938 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +00002939 F->insert(It, copy0MBB);
2940 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00002941
2942 // Transfer the remainder of BB and its successor edges to sinkMBB.
2943 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002944 std::next(MachineBasicBlock::iterator(MI)),
Dan Gohman34396292010-07-06 20:24:04 +00002945 BB->end());
2946 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
2947
2948 // Add the true and fallthrough blocks as its successors.
2949 BB->addSuccessor(copy0MBB);
2950 BB->addSuccessor(sinkMBB);
2951
Dale Johannesen215a9252009-02-13 02:31:35 +00002952 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002953
Chris Lattner0a1762e2008-03-17 03:21:36 +00002954 // copy0MBB:
2955 // %FalseValue = ...
2956 // # fallthrough to sinkMBB
2957 BB = copy0MBB;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002958
Chris Lattner0a1762e2008-03-17 03:21:36 +00002959 // Update machine-CFG edges
2960 BB->addSuccessor(sinkMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002961
Chris Lattner0a1762e2008-03-17 03:21:36 +00002962 // sinkMBB:
2963 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2964 // ...
2965 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00002966 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattner0a1762e2008-03-17 03:21:36 +00002967 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
2968 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002969
Dan Gohman34396292010-07-06 20:24:04 +00002970 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner0a1762e2008-03-17 03:21:36 +00002971 return BB;
2972}
Anton Korobeynikov281cf242008-10-10 20:28:10 +00002973
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002974MachineBasicBlock*
2975SparcTargetLowering::expandAtomicRMW(MachineInstr *MI,
2976 MachineBasicBlock *MBB,
2977 unsigned Opcode,
2978 unsigned CondCode) const {
Eric Christopherf5e94062015-01-30 23:46:43 +00002979 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002980 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2981 DebugLoc DL = MI->getDebugLoc();
2982
2983 // MI is an atomic read-modify-write instruction of the form:
2984 //
2985 // rd = atomicrmw<op> addr, rs2
2986 //
2987 // All three operands are registers.
2988 unsigned DestReg = MI->getOperand(0).getReg();
2989 unsigned AddrReg = MI->getOperand(1).getReg();
2990 unsigned Rs2Reg = MI->getOperand(2).getReg();
2991
2992 // SelectionDAG has already inserted memory barriers before and after MI, so
2993 // we simply have to implement the operatiuon in terms of compare-and-swap.
2994 //
2995 // %val0 = load %addr
2996 // loop:
2997 // %val = phi %val0, %dest
2998 // %upd = op %val, %rs2
Jakob Stoklund Olesen39f08332014-01-26 06:09:54 +00002999 // %dest = cas %addr, %val, %upd
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003000 // cmp %val, %dest
3001 // bne loop
3002 // done:
3003 //
3004 bool is64Bit = SP::I64RegsRegClass.hasSubClassEq(MRI.getRegClass(DestReg));
3005 const TargetRegisterClass *ValueRC =
3006 is64Bit ? &SP::I64RegsRegClass : &SP::IntRegsRegClass;
3007 unsigned Val0Reg = MRI.createVirtualRegister(ValueRC);
3008
3009 BuildMI(*MBB, MI, DL, TII.get(is64Bit ? SP::LDXri : SP::LDri), Val0Reg)
3010 .addReg(AddrReg).addImm(0);
3011
3012 // Split the basic block MBB before MI and insert the loop block in the hole.
3013 MachineFunction::iterator MFI = MBB;
3014 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
3015 MachineFunction *MF = MBB->getParent();
3016 MachineBasicBlock *LoopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3017 MachineBasicBlock *DoneMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3018 ++MFI;
3019 MF->insert(MFI, LoopMBB);
3020 MF->insert(MFI, DoneMBB);
3021
3022 // Move MI and following instructions to DoneMBB.
3023 DoneMBB->splice(DoneMBB->begin(), MBB, MI, MBB->end());
3024 DoneMBB->transferSuccessorsAndUpdatePHIs(MBB);
3025
3026 // Connect the CFG again.
3027 MBB->addSuccessor(LoopMBB);
3028 LoopMBB->addSuccessor(LoopMBB);
3029 LoopMBB->addSuccessor(DoneMBB);
3030
3031 // Build the loop block.
3032 unsigned ValReg = MRI.createVirtualRegister(ValueRC);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00003033 // Opcode == 0 means try to write Rs2Reg directly (ATOMIC_SWAP).
3034 unsigned UpdReg = (Opcode ? MRI.createVirtualRegister(ValueRC) : Rs2Reg);
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003035
3036 BuildMI(LoopMBB, DL, TII.get(SP::PHI), ValReg)
3037 .addReg(Val0Reg).addMBB(MBB)
3038 .addReg(DestReg).addMBB(LoopMBB);
3039
3040 if (CondCode) {
3041 // This is one of the min/max operations. We need a CMPrr followed by a
3042 // MOVXCC/MOVICC.
3043 BuildMI(LoopMBB, DL, TII.get(SP::CMPrr)).addReg(ValReg).addReg(Rs2Reg);
3044 BuildMI(LoopMBB, DL, TII.get(Opcode), UpdReg)
3045 .addReg(ValReg).addReg(Rs2Reg).addImm(CondCode);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00003046 } else if (Opcode) {
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003047 BuildMI(LoopMBB, DL, TII.get(Opcode), UpdReg)
3048 .addReg(ValReg).addReg(Rs2Reg);
3049 }
3050
3051 if (MI->getOpcode() == SP::ATOMIC_LOAD_NAND_32 ||
3052 MI->getOpcode() == SP::ATOMIC_LOAD_NAND_64) {
3053 unsigned TmpReg = UpdReg;
3054 UpdReg = MRI.createVirtualRegister(ValueRC);
3055 BuildMI(LoopMBB, DL, TII.get(SP::XORri), UpdReg).addReg(TmpReg).addImm(-1);
3056 }
3057
3058 BuildMI(LoopMBB, DL, TII.get(is64Bit ? SP::CASXrr : SP::CASrr), DestReg)
Jakob Stoklund Olesen39f08332014-01-26 06:09:54 +00003059 .addReg(AddrReg).addReg(ValReg).addReg(UpdReg)
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003060 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
3061 BuildMI(LoopMBB, DL, TII.get(SP::CMPrr)).addReg(ValReg).addReg(DestReg);
3062 BuildMI(LoopMBB, DL, TII.get(is64Bit ? SP::BPXCC : SP::BCOND))
3063 .addMBB(LoopMBB).addImm(SPCC::ICC_NE);
3064
3065 MI->eraseFromParent();
3066 return DoneMBB;
3067}
3068
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003069//===----------------------------------------------------------------------===//
3070// Sparc Inline Assembly Support
3071//===----------------------------------------------------------------------===//
3072
3073/// getConstraintType - Given a constraint letter, return the type of
3074/// constraint it is for this target.
3075SparcTargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003076SparcTargetLowering::getConstraintType(StringRef Constraint) const {
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003077 if (Constraint.size() == 1) {
3078 switch (Constraint[0]) {
3079 default: break;
3080 case 'r': return C_RegisterClass;
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003081 case 'I': // SIMM13
3082 return C_Other;
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003083 }
3084 }
3085
3086 return TargetLowering::getConstraintType(Constraint);
3087}
3088
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003089TargetLowering::ConstraintWeight SparcTargetLowering::
3090getSingleConstraintMatchWeight(AsmOperandInfo &info,
3091 const char *constraint) const {
3092 ConstraintWeight weight = CW_Invalid;
3093 Value *CallOperandVal = info.CallOperandVal;
3094 // If we don't have a value, we can't do a match,
3095 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00003096 if (!CallOperandVal)
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003097 return CW_Default;
3098
3099 // Look at the constraint type.
3100 switch (*constraint) {
3101 default:
3102 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3103 break;
3104 case 'I': // SIMM13
3105 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
3106 if (isInt<13>(C->getSExtValue()))
3107 weight = CW_Constant;
3108 }
3109 break;
3110 }
3111 return weight;
3112}
3113
3114/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3115/// vector. If it is invalid, don't add anything to Ops.
3116void SparcTargetLowering::
3117LowerAsmOperandForConstraint(SDValue Op,
3118 std::string &Constraint,
3119 std::vector<SDValue> &Ops,
3120 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003121 SDValue Result(nullptr, 0);
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003122
3123 // Only support length 1 constraints for now.
3124 if (Constraint.length() > 1)
3125 return;
3126
3127 char ConstraintLetter = Constraint[0];
3128 switch (ConstraintLetter) {
3129 default: break;
3130 case 'I':
3131 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3132 if (isInt<13>(C->getSExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003133 Result = DAG.getTargetConstant(C->getSExtValue(), SDLoc(Op),
3134 Op.getValueType());
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003135 break;
3136 }
3137 return;
3138 }
3139 }
3140
3141 if (Result.getNode()) {
3142 Ops.push_back(Result);
3143 return;
3144 }
3145 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3146}
3147
Eric Christopher11e4df72015-02-26 22:38:43 +00003148std::pair<unsigned, const TargetRegisterClass *>
3149SparcTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003150 StringRef Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00003151 MVT VT) const {
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003152 if (Constraint.size() == 1) {
3153 switch (Constraint[0]) {
3154 case 'r':
Craig Topperabadc662012-04-20 06:31:50 +00003155 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003156 }
Venkatraman Govindarajudd634ca2014-01-22 03:18:42 +00003157 } else if (!Constraint.empty() && Constraint.size() <= 5
3158 && Constraint[0] == '{' && *(Constraint.end()-1) == '}') {
3159 // constraint = '{r<d>}'
3160 // Remove the braces from around the name.
3161 StringRef name(Constraint.data()+1, Constraint.size()-2);
3162 // Handle register aliases:
3163 // r0-r7 -> g0-g7
3164 // r8-r15 -> o0-o7
3165 // r16-r23 -> l0-l7
3166 // r24-r31 -> i0-i7
3167 uint64_t intVal = 0;
3168 if (name.substr(0, 1).equals("r")
3169 && !name.substr(1).getAsInteger(10, intVal) && intVal <= 31) {
3170 const char regTypes[] = { 'g', 'o', 'l', 'i' };
3171 char regType = regTypes[intVal/8];
3172 char regIdx = '0' + (intVal % 8);
3173 char tmp[] = { '{', regType, regIdx, '}', 0 };
3174 std::string newConstraint = std::string(tmp);
Eric Christopher11e4df72015-02-26 22:38:43 +00003175 return TargetLowering::getRegForInlineAsmConstraint(TRI, newConstraint,
3176 VT);
Venkatraman Govindarajudd634ca2014-01-22 03:18:42 +00003177 }
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003178 }
3179
Eric Christopher11e4df72015-02-26 22:38:43 +00003180 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003181}
3182
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003183bool
3184SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3185 // The Sparc target isn't yet aware of offsets.
3186 return false;
3187}
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00003188
3189void SparcTargetLowering::ReplaceNodeResults(SDNode *N,
3190 SmallVectorImpl<SDValue>& Results,
3191 SelectionDAG &DAG) const {
3192
3193 SDLoc dl(N);
3194
3195 RTLIB::Libcall libCall = RTLIB::UNKNOWN_LIBCALL;
3196
3197 switch (N->getOpcode()) {
3198 default:
3199 llvm_unreachable("Do not know how to custom type legalize this operation!");
3200
3201 case ISD::FP_TO_SINT:
3202 case ISD::FP_TO_UINT:
3203 // Custom lower only if it involves f128 or i64.
3204 if (N->getOperand(0).getValueType() != MVT::f128
3205 || N->getValueType(0) != MVT::i64)
3206 return;
3207 libCall = ((N->getOpcode() == ISD::FP_TO_SINT)
3208 ? RTLIB::FPTOSINT_F128_I64
3209 : RTLIB::FPTOUINT_F128_I64);
3210
3211 Results.push_back(LowerF128Op(SDValue(N, 0),
3212 DAG,
3213 getLibcallName(libCall),
3214 1));
3215 return;
3216
3217 case ISD::SINT_TO_FP:
3218 case ISD::UINT_TO_FP:
3219 // Custom lower only if it involves f128 or i64.
3220 if (N->getValueType(0) != MVT::f128
3221 || N->getOperand(0).getValueType() != MVT::i64)
3222 return;
3223
3224 libCall = ((N->getOpcode() == ISD::SINT_TO_FP)
3225 ? RTLIB::SINTTOFP_I64_F128
3226 : RTLIB::UINTTOFP_I64_F128);
3227
3228 Results.push_back(LowerF128Op(SDValue(N, 0),
3229 DAG,
3230 getLibcallName(libCall),
3231 1));
3232 return;
3233 }
3234}