blob: 78cf8dcaa0919b4bc533d872475fccbbc119f18f [file] [log] [blame]
Chris Lattnerfc24e832004-08-01 03:23:34 +00001//===- Target.td - Target Independent TableGen interface ---*- tablegen -*-===//
John Criswell29265fe2003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner8418e362003-07-29 23:07:13 +00009//
10// This file defines the target-independent interfaces which should be
11// implemented by each target which is using a TableGen based code generator.
12//
Misha Brukmanbb053ce2003-05-29 18:48:17 +000013//===----------------------------------------------------------------------===//
14
Chris Lattnerc6b13e22006-03-24 18:52:35 +000015// Include all information about LLVM intrinsics.
16include "llvm/Intrinsics.td"
Chris Lattnere45b6992003-07-30 05:50:12 +000017
18//===----------------------------------------------------------------------===//
19// Register file description - These classes are used to fill in the target
Chris Lattnerd1a5bc82005-10-04 05:09:20 +000020// description classes.
Chris Lattnere45b6992003-07-30 05:50:12 +000021
Chris Lattnerd1a5bc82005-10-04 05:09:20 +000022class RegisterClass; // Forward def
Chris Lattnere45b6992003-07-30 05:50:12 +000023
Chris Lattnere8e81a22004-09-14 04:17:02 +000024// Register - You should define one instance of this class for each register
25// in the target machine. String n will become the "name" of the register.
Chris Lattner33ce5f82005-09-30 04:13:23 +000026class Register<string n> {
Misha Brukmanbb053ce2003-05-29 18:48:17 +000027 string Namespace = "";
Chris Lattnere8e81a22004-09-14 04:17:02 +000028 string Name = n;
Chris Lattner6a92fde2004-08-21 02:17:39 +000029
30 // SpillSize - If this value is set to a non-zero value, it is the size in
31 // bits of the spill slot required to hold this register. If this value is
32 // set to zero, the information is inferred from any register classes the
33 // register belongs to.
34 int SpillSize = 0;
35
36 // SpillAlignment - This value is used to specify the alignment required for
37 // spilling the register. Like SpillSize, this should only be explicitly
38 // specified if the register is not in a register class.
39 int SpillAlignment = 0;
Chris Lattner9c66ed82003-08-03 22:12:37 +000040
Chris Lattner33ce5f82005-09-30 04:13:23 +000041 // Aliases - A list of registers that this register overlaps with. A read or
42 // modification of this register can potentially read or modifie the aliased
43 // registers.
44 //
45 list<Register> Aliases = [];
Jim Laskey3b338d52006-03-24 21:13:21 +000046
47 // DwarfNumber - Number used internally by gcc/gdb to identify the register.
48 // These values can be determined by locating the <target>.h file in the
49 // directory llvmgcc/gcc/config/<target>/ and looking for REGISTER_NAMES. The
50 // order of these names correspond to the enumeration used by gcc. A value of
51 // -1 indicates that the gcc number is undefined.
52 int DwarfNumber = -1;
Misha Brukmanbb053ce2003-05-29 18:48:17 +000053}
54
Chris Lattnere8e81a22004-09-14 04:17:02 +000055// RegisterGroup - This can be used to define instances of Register which
56// need to specify aliases.
57// List "aliases" specifies which registers are aliased to this one. This
58// allows the code generator to be careful not to put two values with
59// overlapping live ranges into registers which alias.
60class RegisterGroup<string n, list<Register> aliases> : Register<n> {
61 let Aliases = aliases;
Chris Lattnere45b6992003-07-30 05:50:12 +000062}
63
64// RegisterClass - Now that all of the registers are defined, and aliases
65// between registers are defined, specify which registers belong to which
66// register classes. This also defines the default allocation order of
67// registers by register allocators.
68//
Nate Begeman006bb042005-12-01 04:51:06 +000069class RegisterClass<string namespace, list<ValueType> regTypes, int alignment,
Chris Lattner3fb85f22005-08-19 18:48:48 +000070 list<Register> regList> {
71 string Namespace = namespace;
72
Chris Lattner215280d2006-05-14 02:05:19 +000073 // RegType - Specify the list ValueType of the registers in this register
74 // class. Note that all registers in a register class must have the same
75 // ValueTypes.
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000076 //
Nate Begeman006bb042005-12-01 04:51:06 +000077 list<ValueType> RegTypes = regTypes;
78
79 // Size - Specify the spill size in bits of the registers. A default value of
80 // zero lets tablgen pick an appropriate size.
81 int Size = 0;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000082
83 // Alignment - Specify the alignment required of the registers when they are
84 // stored or loaded to memory.
85 //
Chris Lattnere45b6992003-07-30 05:50:12 +000086 int Alignment = alignment;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000087
88 // MemberList - Specify which registers are in this class. If the
89 // allocation_order_* method are not specified, this also defines the order of
90 // allocation used by the register allocator.
91 //
Chris Lattnere45b6992003-07-30 05:50:12 +000092 list<Register> MemberList = regList;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000093
Chris Lattnerbd26a822005-08-19 19:13:20 +000094 // MethodProtos/MethodBodies - These members can be used to insert arbitrary
95 // code into a generated register class. The normal usage of this is to
96 // overload virtual methods.
97 code MethodProtos = [{}];
98 code MethodBodies = [{}];
Chris Lattnere45b6992003-07-30 05:50:12 +000099}
100
101
102//===----------------------------------------------------------------------===//
Jim Laskey3b338d52006-03-24 21:13:21 +0000103// DwarfRegNum - This class provides a mapping of the llvm register enumeration
104// to the register numbering used by gcc and gdb. These values are used by a
105// debug information writer (ex. DwarfWriter) to describe where values may be
106// located during execution.
107class DwarfRegNum<int N> {
108 // DwarfNumber - Number used internally by gcc/gdb to identify the register.
109 // These values can be determined by locating the <target>.h file in the
110 // directory llvmgcc/gcc/config/<target>/ and looking for REGISTER_NAMES. The
111 // order of these names correspond to the enumeration used by gcc. A value of
112 // -1 indicates that the gcc number is undefined.
113 int DwarfNumber = N;
114}
115
116//===----------------------------------------------------------------------===//
Jim Laskey74ab9962005-10-19 19:51:16 +0000117// Pull in the common support for scheduling
118//
119include "../TargetSchedule.td"
120
Evan Chengd296a432005-12-14 22:02:59 +0000121class Predicate; // Forward def
Jim Laskey74ab9962005-10-19 19:51:16 +0000122
123//===----------------------------------------------------------------------===//
Chris Lattner6a7439f2003-08-03 18:18:31 +0000124// Instruction set description - These classes correspond to the C++ classes in
125// the Target/TargetInstrInfo.h file.
Chris Lattnere45b6992003-07-30 05:50:12 +0000126//
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000127class Instruction {
Chris Lattner1cabced72004-08-01 09:36:44 +0000128 string Name = ""; // The opcode string for this instruction
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000129 string Namespace = "";
130
Chris Lattnerfc24e832004-08-01 03:23:34 +0000131 dag OperandList; // An dag containing the MI operand list.
Chris Lattnerfd689382004-08-01 04:40:43 +0000132 string AsmString = ""; // The .s format to print the instruction with.
Chris Lattnerfc24e832004-08-01 03:23:34 +0000133
134 // Pattern - Set to the DAG pattern for this instruction, if we know of one,
135 // otherwise, uninitialized.
136 list<dag> Pattern;
137
138 // The follow state will eventually be inferred automatically from the
139 // instruction pattern.
140
141 list<Register> Uses = []; // Default to using no non-operand registers
142 list<Register> Defs = []; // Default to modifying no non-operand registers
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000143
Evan Chengd296a432005-12-14 22:02:59 +0000144 // Predicates - List of predicates which will be turned into isel matching
145 // code.
146 list<Predicate> Predicates = [];
147
Evan Cheng52df7402006-04-19 20:38:28 +0000148 // Added complexity passed onto matching pattern.
149 int AddedComplexity = 0;
Evan Chengaa3325e2006-04-19 18:07:24 +0000150
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000151 // These bits capture information about the high-level semantics of the
152 // instruction.
Chris Lattner6a561be2003-07-29 23:02:49 +0000153 bit isReturn = 0; // Is this instruction a return instruction?
154 bit isBranch = 0; // Is this instruction a branch instruction?
Chris Lattner2ab11422004-07-31 02:07:07 +0000155 bit isBarrier = 0; // Can control flow fall through this instruction?
Chris Lattner6a561be2003-07-29 23:02:49 +0000156 bit isCall = 0; // Is this instruction a call instruction?
Nate Begemanc762ab72004-09-28 21:29:00 +0000157 bit isLoad = 0; // Is this instruction a load instruction?
158 bit isStore = 0; // Is this instruction a store instruction?
Chris Lattner6a561be2003-07-29 23:02:49 +0000159 bit isTwoAddress = 0; // Is this a two address instruction?
Chris Lattner182db0c2005-01-02 02:27:48 +0000160 bit isConvertibleToThreeAddress = 0; // Can this 2-addr instruction promote?
161 bit isCommutable = 0; // Is this 3 operand instruction commutable?
Chris Lattner6a561be2003-07-29 23:02:49 +0000162 bit isTerminator = 0; // Is this part of the terminator for a basic block?
Chris Lattner66522232004-09-28 18:34:14 +0000163 bit hasDelaySlot = 0; // Does this instruction have an delay slot?
Chris Lattnerc6a03382005-08-26 20:55:40 +0000164 bit usesCustomDAGSchedInserter = 0; // Pseudo instr needing special help.
Evan Chenge8531382005-12-04 08:13:17 +0000165 bit hasCtrlDep = 0; // Does this instruction r/w ctrl-flow chains?
Evan Cheng14c53b42005-12-26 09:11:45 +0000166 bit noResults = 0; // Does this instruction produce no results?
Jim Laskey74ab9962005-10-19 19:51:16 +0000167
Chris Lattner12405742006-01-27 01:46:15 +0000168 InstrItinClass Itinerary = NoItinerary;// Execution steps used for scheduling.
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000169}
170
Evan Chengd296a432005-12-14 22:02:59 +0000171/// Predicates - These are extra conditionals which are turned into instruction
172/// selector matching code. Currently each predicate is just a string.
173class Predicate<string cond> {
174 string CondString = cond;
175}
176
177class Requires<list<Predicate> preds> {
178 list<Predicate> Predicates = preds;
179}
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000180
Chris Lattnerfd689382004-08-01 04:40:43 +0000181/// ops definition - This is just a simple marker used to identify the operands
182/// list for an instruction. This should be used like this:
183/// (ops R32:$dst, R32:$src) or something similar.
184def ops;
Chris Lattner6bd2d262004-08-11 01:53:34 +0000185
Chris Lattner5cfa3772005-08-18 23:17:07 +0000186/// variable_ops definition - Mark this instruction as taking a variable number
187/// of operands.
188def variable_ops;
189
Chris Lattner6bd2d262004-08-11 01:53:34 +0000190/// Operand Types - These provide the built-in operand types that may be used
191/// by a target. Targets can optionally provide their own operand types as
192/// needed, though this should not be needed for RISC targets.
193class Operand<ValueType ty> {
Chris Lattner6bd2d262004-08-11 01:53:34 +0000194 ValueType Type = ty;
195 string PrintMethod = "printOperand";
Chris Lattner252d88c2005-11-19 07:00:10 +0000196 int NumMIOperands = 1;
197 dag MIOperandInfo = (ops);
Chris Lattner6bd2d262004-08-11 01:53:34 +0000198}
199
Chris Lattnerae0c2c752004-08-15 05:37:00 +0000200def i1imm : Operand<i1>;
Chris Lattner6bd2d262004-08-11 01:53:34 +0000201def i8imm : Operand<i8>;
202def i16imm : Operand<i16>;
203def i32imm : Operand<i32>;
204def i64imm : Operand<i64>;
Chris Lattner6a7439f2003-08-03 18:18:31 +0000205
Chris Lattner6ffa5012004-08-14 22:50:53 +0000206// InstrInfo - This class should only be instantiated once to provide parameters
207// which are global to the the target machine.
208//
209class InstrInfo {
Chris Lattner6ffa5012004-08-14 22:50:53 +0000210 // If the target wants to associate some target-specific information with each
211 // instruction, it should provide these two lists to indicate how to assemble
212 // the target specific information into the 32 bits available.
213 //
214 list<string> TSFlagsFields = [];
215 list<int> TSFlagsShifts = [];
Misha Brukmandba1f62e2004-10-14 05:53:40 +0000216
217 // Target can specify its instructions in either big or little-endian formats.
218 // For instance, while both Sparc and PowerPC are big-endian platforms, the
219 // Sparc manual specifies its instructions in the format [31..0] (big), while
220 // PowerPC specifies them using the format [0..31] (little).
221 bit isLittleEndianEncoding = 0;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000222}
223
Chris Lattner12405742006-01-27 01:46:15 +0000224// Standard Instructions.
225def PHI : Instruction {
226 let OperandList = (ops variable_ops);
227 let AsmString = "PHINODE";
Chris Lattner85e99092006-05-01 17:00:49 +0000228 let Namespace = "TargetInstrInfo";
Chris Lattner12405742006-01-27 01:46:15 +0000229}
230def INLINEASM : Instruction {
231 let OperandList = (ops variable_ops);
232 let AsmString = "";
Chris Lattner85e99092006-05-01 17:00:49 +0000233 let Namespace = "TargetInstrInfo";
Chris Lattner12405742006-01-27 01:46:15 +0000234}
235
Chris Lattner6ffa5012004-08-14 22:50:53 +0000236//===----------------------------------------------------------------------===//
237// AsmWriter - This class can be implemented by targets that need to customize
238// the format of the .s file writer.
239//
240// Subtargets can have multiple different asmwriters (e.g. AT&T vs Intel syntax
241// on X86 for example).
242//
243class AsmWriter {
244 // AsmWriterClassName - This specifies the suffix to use for the asmwriter
245 // class. Generated AsmWriter classes are always prefixed with the target
246 // name.
247 string AsmWriterClassName = "AsmPrinter";
248
249 // InstFormatName - AsmWriters can specify the name of the format string to
250 // print instructions with.
251 string InstFormatName = "AsmString";
Chris Lattner42c43b22004-10-03 19:34:18 +0000252
253 // Variant - AsmWriters can be of multiple different variants. Variants are
254 // used to support targets that need to emit assembly code in ways that are
255 // mostly the same for different targets, but have minor differences in
256 // syntax. If the asmstring contains {|} characters in them, this integer
257 // will specify which alternative to use. For example "{x|y|z}" with Variant
258 // == 1, will expand to "y".
259 int Variant = 0;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000260}
261def DefaultAsmWriter : AsmWriter;
262
263
Chris Lattner6a7439f2003-08-03 18:18:31 +0000264//===----------------------------------------------------------------------===//
265// Target - This class contains the "global" target information
266//
267class Target {
268 // CalleeSavedRegisters - As you might guess, this is a list of the callee
269 // saved registers for a target.
270 list<Register> CalleeSavedRegisters = [];
271
272 // PointerType - Specify the value type to be used to represent pointers in
273 // this target. Typically this is an i32 or i64 type.
274 ValueType PointerType;
275
Chris Lattner6ffa5012004-08-14 22:50:53 +0000276 // InstructionSet - Instruction set description for this target.
Chris Lattner6a7439f2003-08-03 18:18:31 +0000277 InstrInfo InstructionSet;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000278
Chris Lattner42c43b22004-10-03 19:34:18 +0000279 // AssemblyWriters - The AsmWriter instances available for this target.
280 list<AsmWriter> AssemblyWriters = [DefaultAsmWriter];
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000281}
Chris Lattner0d74deb2003-08-04 21:07:37 +0000282
Chris Lattner0d74deb2003-08-04 21:07:37 +0000283//===----------------------------------------------------------------------===//
Jim Laskey97611002005-10-19 13:34:52 +0000284// SubtargetFeature - A characteristic of the chip set.
285//
Evan Chengd98701c2006-01-27 08:09:42 +0000286class SubtargetFeature<string n, string a, string v, string d> {
Jim Laskey97611002005-10-19 13:34:52 +0000287 // Name - Feature name. Used by command line (-mattr=) to determine the
288 // appropriate target chip.
289 //
290 string Name = n;
291
Jim Laskey53ad1102005-10-26 17:28:23 +0000292 // Attribute - Attribute to be set by feature.
293 //
294 string Attribute = a;
295
Evan Chengd98701c2006-01-27 08:09:42 +0000296 // Value - Value the attribute to be set to by feature.
297 //
298 string Value = v;
299
Jim Laskey97611002005-10-19 13:34:52 +0000300 // Desc - Feature description. Used by command line (-mattr=) to display help
301 // information.
302 //
303 string Desc = d;
304}
305
306//===----------------------------------------------------------------------===//
307// Processor chip sets - These values represent each of the chip sets supported
308// by the scheduler. Each Processor definition requires corresponding
309// instruction itineraries.
310//
311class Processor<string n, ProcessorItineraries pi, list<SubtargetFeature> f> {
312 // Name - Chip set name. Used by command line (-mcpu=) to determine the
313 // appropriate target chip.
314 //
315 string Name = n;
316
317 // ProcItin - The scheduling information for the target processor.
318 //
319 ProcessorItineraries ProcItin = pi;
320
321 // Features - list of
Jim Laskey9ed90322005-10-21 19:05:19 +0000322 list<SubtargetFeature> Features = f;
Jim Laskey97611002005-10-19 13:34:52 +0000323}
324
325//===----------------------------------------------------------------------===//
Chris Lattnerd83571b2005-10-10 06:00:30 +0000326// Pull in the common support for DAG isel generation
Chris Lattner0d74deb2003-08-04 21:07:37 +0000327//
Chris Lattnerd83571b2005-10-10 06:00:30 +0000328include "../TargetSelectionDAG.td"