blob: 2179b21e0a6aed11f056376009024a70a431133b [file] [log] [blame]
Valery Pykhtin8bc65962016-09-05 11:22:51 +00001//===-- FLATInstructions.td - FLAT Instruction Defintions -----------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Valery Pykhtin8bc65962016-09-05 11:22:51 +00006//
7//===----------------------------------------------------------------------===//
8
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00009def FLATAtomic : ComplexPattern<i64, 3, "SelectFlatAtomic", [], [], -10>;
Matt Arsenault4e309b02017-07-29 01:03:53 +000010def FLATOffset : ComplexPattern<i64, 3, "SelectFlatOffset<false>", [], [], -10>;
11
12def FLATOffsetSigned : ComplexPattern<i64, 3, "SelectFlatOffset<true>", [], [], -10>;
13def FLATSignedAtomic : ComplexPattern<i64, 3, "SelectFlatAtomicSigned", [], [], -10>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +000014
15//===----------------------------------------------------------------------===//
16// FLAT classes
17//===----------------------------------------------------------------------===//
18
19class FLAT_Pseudo<string opName, dag outs, dag ins,
20 string asmOps, list<dag> pattern=[]> :
21 InstSI<outs, ins, "", pattern>,
22 SIMCInstr<opName, SIEncodingFamily.NONE> {
23
24 let isPseudo = 1;
25 let isCodeGenOnly = 1;
26
Valery Pykhtin8bc65962016-09-05 11:22:51 +000027 let FLAT = 1;
Valery Pykhtin8bc65962016-09-05 11:22:51 +000028
Valery Pykhtin8bc65962016-09-05 11:22:51 +000029 let UseNamedOperandTable = 1;
30 let hasSideEffects = 0;
31 let SchedRW = [WriteVMEM];
32
33 string Mnemonic = opName;
34 string AsmOperands = asmOps;
35
Matt Arsenault9698f1c2017-06-20 19:54:14 +000036 bits<1> is_flat_global = 0;
37 bits<1> is_flat_scratch = 0;
38
Valery Pykhtin8bc65962016-09-05 11:22:51 +000039 bits<1> has_vdst = 1;
Matt Arsenault04004712017-07-20 05:17:54 +000040
41 // We need to distinguish having saddr and enabling saddr because
42 // saddr is only valid for scratch and global instructions. Pre-gfx9
43 // these bits were reserved, so we also don't necessarily want to
44 // set these bits to the disabled value for the original flat
45 // segment instructions.
46 bits<1> has_saddr = 0;
47 bits<1> enabled_saddr = 0;
48 bits<7> saddr_value = 0;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +000049 bits<1> has_vaddr = 1;
Matt Arsenault04004712017-07-20 05:17:54 +000050
Valery Pykhtin8bc65962016-09-05 11:22:51 +000051 bits<1> has_data = 1;
52 bits<1> has_glc = 1;
53 bits<1> glcValue = 0;
Matt Arsenault9698f1c2017-06-20 19:54:14 +000054
Matt Arsenault8728c5f2017-08-07 14:58:04 +000055 let SubtargetPredicate = !if(is_flat_global, HasFlatGlobalInsts,
56 !if(is_flat_scratch, HasFlatScratchInsts, HasFlatAddressSpace));
57
Matt Arsenault9698f1c2017-06-20 19:54:14 +000058 // TODO: M0 if it could possibly access LDS (before gfx9? only)?
59 let Uses = !if(is_flat_global, [EXEC], [EXEC, FLAT_SCR]);
Matt Arsenault6ab9ea92017-07-21 18:34:51 +000060
61 // Internally, FLAT instruction are executed as both an LDS and a
62 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
63 // and are not considered done until both have been decremented.
64 let VM_CNT = 1;
65 let LGKM_CNT = !if(!or(is_flat_global, is_flat_scratch), 0, 1);
Valery Pykhtin8bc65962016-09-05 11:22:51 +000066}
67
68class FLAT_Real <bits<7> op, FLAT_Pseudo ps> :
69 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
70 Enc64 {
71
72 let isPseudo = 0;
73 let isCodeGenOnly = 0;
74
75 // copy relevant pseudo op flags
76 let SubtargetPredicate = ps.SubtargetPredicate;
77 let AsmMatchConverter = ps.AsmMatchConverter;
Matt Arsenaultfd023142017-06-12 15:55:58 +000078 let TSFlags = ps.TSFlags;
79 let UseNamedOperandTable = ps.UseNamedOperandTable;
Valery Pykhtin8bc65962016-09-05 11:22:51 +000080
81 // encoding fields
Matt Arsenault97279a82016-11-29 19:30:44 +000082 bits<8> vaddr;
83 bits<8> vdata;
Matt Arsenault04004712017-07-20 05:17:54 +000084 bits<7> saddr;
Valery Pykhtin8bc65962016-09-05 11:22:51 +000085 bits<8> vdst;
Matt Arsenault04004712017-07-20 05:17:54 +000086
Valery Pykhtin8bc65962016-09-05 11:22:51 +000087 bits<1> slc;
88 bits<1> glc;
Matt Arsenault47ccafe2017-05-11 17:38:33 +000089
Matt Arsenaultfd023142017-06-12 15:55:58 +000090 // Only valid on gfx9
91 bits<1> lds = 0; // XXX - What does this actually do?
Matt Arsenault9698f1c2017-06-20 19:54:14 +000092
93 // Segment, 00=flat, 01=scratch, 10=global, 11=reserved
94 bits<2> seg = !if(ps.is_flat_global, 0b10,
95 !if(ps.is_flat_scratch, 0b01, 0));
Matt Arsenaultfd023142017-06-12 15:55:58 +000096
97 // Signed offset. Highest bit ignored for flat and treated as 12-bit
98 // unsigned for flat acceses.
99 bits<13> offset;
100 bits<1> nv = 0; // XXX - What does this actually do?
101
Matt Arsenault47ccafe2017-05-11 17:38:33 +0000102 // We don't use tfe right now, and it was removed in gfx9.
103 bits<1> tfe = 0;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000104
Matt Arsenaultfd023142017-06-12 15:55:58 +0000105 // Only valid on GFX9+
106 let Inst{12-0} = offset;
107 let Inst{13} = lds;
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000108 let Inst{15-14} = seg;
Matt Arsenaultfd023142017-06-12 15:55:58 +0000109
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000110 let Inst{16} = !if(ps.has_glc, glc, ps.glcValue);
111 let Inst{17} = slc;
112 let Inst{24-18} = op;
113 let Inst{31-26} = 0x37; // Encoding.
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000114 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
Matt Arsenault97279a82016-11-29 19:30:44 +0000115 let Inst{47-40} = !if(ps.has_data, vdata, ?);
Matt Arsenault04004712017-07-20 05:17:54 +0000116 let Inst{54-48} = !if(ps.has_saddr, !if(ps.enabled_saddr, saddr, 0x7f), 0);
117
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000118 // 54-48 is reserved.
Matt Arsenaultfd023142017-06-12 15:55:58 +0000119 let Inst{55} = nv; // nv on GFX9+, TFE before.
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000120 let Inst{63-56} = !if(ps.has_vdst, vdst, ?);
121}
122
Ron Liebermancac749a2018-11-16 01:13:34 +0000123class GlobalSaddrTable <bit is_saddr, string Name = ""> {
124 bit IsSaddr = is_saddr;
125 string SaddrOp = Name;
126}
127
Matt Arsenault04004712017-07-20 05:17:54 +0000128// TODO: Is exec allowed for saddr? The disabled value 0x7f is the
129// same encoding value as exec_hi, so it isn't possible to use that if
130// saddr is 32-bit (which isn't handled here yet).
Matt Arsenaultfd023142017-06-12 15:55:58 +0000131class FLAT_Load_Pseudo <string opName, RegisterClass regClass,
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000132 bit HasTiedOutput = 0,
Matt Arsenault04004712017-07-20 05:17:54 +0000133 bit HasSignedOffset = 0, bit HasSaddr = 0, bit EnableSaddr = 0> : FLAT_Pseudo<
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000134 opName,
135 (outs regClass:$vdst),
Matt Arsenault461ed082017-09-08 19:09:13 +0000136 !con(
137 !con(
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000138 !con(
139 !con((ins VReg_64:$vaddr),
140 !if(EnableSaddr, (ins SReg_64:$saddr), (ins))),
141 (ins !if(HasSignedOffset,offset_s13,offset_u12):$offset)),
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000142 (ins GLC:$glc, SLC:$slc)),
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000143 !if(HasTiedOutput, (ins regClass:$vdst_in), (ins))),
Matt Arsenault04004712017-07-20 05:17:54 +0000144 " $vdst, $vaddr"#!if(HasSaddr, !if(EnableSaddr, ", $saddr", ", off"), "")#"$offset$glc$slc"> {
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000145 let has_data = 0;
146 let mayLoad = 1;
Matt Arsenault04004712017-07-20 05:17:54 +0000147 let has_saddr = HasSaddr;
148 let enabled_saddr = EnableSaddr;
149 let PseudoInstr = opName#!if(!and(HasSaddr, EnableSaddr), "_SADDR", "");
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000150 let maybeAtomic = 1;
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000151
152 let Constraints = !if(HasTiedOutput, "$vdst = $vdst_in", "");
153 let DisableEncoding = !if(HasTiedOutput, "$vdst_in", "");
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000154}
155
Matt Arsenaultfd023142017-06-12 15:55:58 +0000156class FLAT_Store_Pseudo <string opName, RegisterClass vdataClass,
Matt Arsenault04004712017-07-20 05:17:54 +0000157 bit HasSignedOffset = 0, bit HasSaddr = 0, bit EnableSaddr = 0> : FLAT_Pseudo<
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000158 opName,
159 (outs),
Matt Arsenault461ed082017-09-08 19:09:13 +0000160 !con(
161 !con(
162 !con((ins VReg_64:$vaddr, vdataClass:$vdata),
163 !if(EnableSaddr, (ins SReg_64:$saddr), (ins))),
164 (ins !if(HasSignedOffset,offset_s13,offset_u12):$offset)),
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000165 (ins GLC:$glc, SLC:$slc)),
Matt Arsenault04004712017-07-20 05:17:54 +0000166 " $vaddr, $vdata"#!if(HasSaddr, !if(EnableSaddr, ", $saddr", ", off"), "")#"$offset$glc$slc"> {
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000167 let mayLoad = 0;
168 let mayStore = 1;
169 let has_vdst = 0;
Matt Arsenault04004712017-07-20 05:17:54 +0000170 let has_saddr = HasSaddr;
171 let enabled_saddr = EnableSaddr;
172 let PseudoInstr = opName#!if(!and(HasSaddr, EnableSaddr), "_SADDR", "");
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000173 let maybeAtomic = 1;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000174}
175
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000176multiclass FLAT_Global_Load_Pseudo<string opName, RegisterClass regClass, bit HasTiedInput = 0> {
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000177 let is_flat_global = 1 in {
Ron Liebermancac749a2018-11-16 01:13:34 +0000178 def "" : FLAT_Load_Pseudo<opName, regClass, HasTiedInput, 1, 1>,
179 GlobalSaddrTable<0, opName>;
180 def _SADDR : FLAT_Load_Pseudo<opName, regClass, HasTiedInput, 1, 1, 1>,
181 GlobalSaddrTable<1, opName>;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000182 }
183}
184
Matt Arsenault04004712017-07-20 05:17:54 +0000185multiclass FLAT_Global_Store_Pseudo<string opName, RegisterClass regClass> {
186 let is_flat_global = 1 in {
Ron Liebermancac749a2018-11-16 01:13:34 +0000187 def "" : FLAT_Store_Pseudo<opName, regClass, 1, 1>,
188 GlobalSaddrTable<0, opName>;
189 def _SADDR : FLAT_Store_Pseudo<opName, regClass, 1, 1, 1>,
190 GlobalSaddrTable<1, opName>;
Matt Arsenault04004712017-07-20 05:17:54 +0000191 }
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000192}
193
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000194class FLAT_Scratch_Load_Pseudo <string opName, RegisterClass regClass,
195 bit EnableSaddr = 0>: FLAT_Pseudo<
196 opName,
197 (outs regClass:$vdst),
198 !if(EnableSaddr,
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000199 (ins SReg_32_XEXEC_HI:$saddr, offset_s13:$offset, GLC:$glc, SLC:$slc),
200 (ins VGPR_32:$vaddr, offset_s13:$offset, GLC:$glc, SLC:$slc)),
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000201 " $vdst, "#!if(EnableSaddr, "off", "$vaddr")#!if(EnableSaddr, ", $saddr", ", off")#"$offset$glc$slc"> {
202 let has_data = 0;
203 let mayLoad = 1;
204 let has_saddr = 1;
205 let enabled_saddr = EnableSaddr;
206 let has_vaddr = !if(EnableSaddr, 0, 1);
207 let PseudoInstr = opName#!if(EnableSaddr, "_SADDR", "");
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000208 let maybeAtomic = 1;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000209}
210
211class FLAT_Scratch_Store_Pseudo <string opName, RegisterClass vdataClass, bit EnableSaddr = 0> : FLAT_Pseudo<
212 opName,
213 (outs),
214 !if(EnableSaddr,
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000215 (ins vdataClass:$vdata, SReg_32_XEXEC_HI:$saddr, offset_s13:$offset, GLC:$glc, SLC:$slc),
216 (ins vdataClass:$vdata, VGPR_32:$vaddr, offset_s13:$offset, GLC:$glc, SLC:$slc)),
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000217 " "#!if(EnableSaddr, "off", "$vaddr")#", $vdata, "#!if(EnableSaddr, "$saddr", "off")#"$offset$glc$slc"> {
218 let mayLoad = 0;
219 let mayStore = 1;
220 let has_vdst = 0;
221 let has_saddr = 1;
222 let enabled_saddr = EnableSaddr;
223 let has_vaddr = !if(EnableSaddr, 0, 1);
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000224 let PseudoInstr = opName#!if(EnableSaddr, "_SADDR", "");
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000225 let maybeAtomic = 1;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000226}
227
228multiclass FLAT_Scratch_Load_Pseudo<string opName, RegisterClass regClass> {
229 let is_flat_scratch = 1 in {
230 def "" : FLAT_Scratch_Load_Pseudo<opName, regClass>;
231 def _SADDR : FLAT_Scratch_Load_Pseudo<opName, regClass, 1>;
232 }
233}
234
235multiclass FLAT_Scratch_Store_Pseudo<string opName, RegisterClass regClass> {
236 let is_flat_scratch = 1 in {
237 def "" : FLAT_Scratch_Store_Pseudo<opName, regClass>;
238 def _SADDR : FLAT_Scratch_Store_Pseudo<opName, regClass, 1>;
239 }
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000240}
241
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000242class FLAT_AtomicNoRet_Pseudo<string opName, dag outs, dag ins,
243 string asm, list<dag> pattern = []> :
244 FLAT_Pseudo<opName, outs, ins, asm, pattern> {
245 let mayLoad = 1;
246 let mayStore = 1;
247 let has_glc = 0;
248 let glcValue = 0;
249 let has_vdst = 0;
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000250 let maybeAtomic = 1;
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000251}
252
253class FLAT_AtomicRet_Pseudo<string opName, dag outs, dag ins,
254 string asm, list<dag> pattern = []>
255 : FLAT_AtomicNoRet_Pseudo<opName, outs, ins, asm, pattern> {
256 let hasPostISelHook = 1;
257 let has_vdst = 1;
258 let glcValue = 1;
259 let PseudoInstr = NAME # "_RTN";
260}
261
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000262multiclass FLAT_Atomic_Pseudo<
263 string opName,
264 RegisterClass vdst_rc,
265 ValueType vt,
266 SDPatternOperator atomic = null_frag,
267 ValueType data_vt = vt,
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000268 RegisterClass data_rc = vdst_rc> {
269 def "" : FLAT_AtomicNoRet_Pseudo <opName,
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000270 (outs),
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000271 (ins VReg_64:$vaddr, data_rc:$vdata, offset_u12:$offset, SLC:$slc),
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000272 " $vaddr, $vdata$offset$slc">,
Ron Liebermancac749a2018-11-16 01:13:34 +0000273 GlobalSaddrTable<0, opName>,
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000274 AtomicNoRet <opName, 0> {
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000275 let PseudoInstr = NAME;
276 }
277
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000278 def _RTN : FLAT_AtomicRet_Pseudo <opName,
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000279 (outs vdst_rc:$vdst),
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000280 (ins VReg_64:$vaddr, data_rc:$vdata, offset_u12:$offset, SLC:$slc),
Matt Arsenaultfd023142017-06-12 15:55:58 +0000281 " $vdst, $vaddr, $vdata$offset glc$slc",
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000282 [(set vt:$vdst,
Matt Arsenaultfd023142017-06-12 15:55:58 +0000283 (atomic (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc), data_vt:$vdata))]>,
Ron Liebermancac749a2018-11-16 01:13:34 +0000284 GlobalSaddrTable<0, opName#"_rtn">,
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000285 AtomicNoRet <opName, 1>;
286}
287
Konstantin Zhuravlyov15e90e32018-11-07 21:42:13 +0000288multiclass FLAT_Global_Atomic_Pseudo_NO_RTN<
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000289 string opName,
290 RegisterClass vdst_rc,
291 ValueType vt,
292 SDPatternOperator atomic = null_frag,
293 ValueType data_vt = vt,
294 RegisterClass data_rc = vdst_rc> {
295
296 def "" : FLAT_AtomicNoRet_Pseudo <opName,
297 (outs),
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000298 (ins VReg_64:$vaddr, data_rc:$vdata, offset_s13:$offset, SLC:$slc),
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000299 " $vaddr, $vdata, off$offset$slc">,
Ron Liebermancac749a2018-11-16 01:13:34 +0000300 GlobalSaddrTable<0, opName>,
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000301 AtomicNoRet <opName, 0> {
302 let has_saddr = 1;
303 let PseudoInstr = NAME;
304 }
305
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000306 def _SADDR : FLAT_AtomicNoRet_Pseudo <opName,
307 (outs),
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000308 (ins VReg_64:$vaddr, data_rc:$vdata, SReg_64:$saddr, offset_s13:$offset, SLC:$slc),
Dmitry Preobrazhensky16608e62017-11-27 17:14:35 +0000309 " $vaddr, $vdata, $saddr$offset$slc">,
Ron Liebermancac749a2018-11-16 01:13:34 +0000310 GlobalSaddrTable<1, opName>,
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000311 AtomicNoRet <opName#"_saddr", 0> {
312 let has_saddr = 1;
313 let enabled_saddr = 1;
314 let PseudoInstr = NAME#"_SADDR";
315 }
Konstantin Zhuravlyov15e90e32018-11-07 21:42:13 +0000316}
317
318multiclass FLAT_Global_Atomic_Pseudo_RTN<
319 string opName,
320 RegisterClass vdst_rc,
321 ValueType vt,
322 SDPatternOperator atomic = null_frag,
323 ValueType data_vt = vt,
324 RegisterClass data_rc = vdst_rc> {
325
326 def _RTN : FLAT_AtomicRet_Pseudo <opName,
327 (outs vdst_rc:$vdst),
328 (ins VReg_64:$vaddr, data_rc:$vdata, offset_s13:$offset, SLC:$slc),
329 " $vdst, $vaddr, $vdata, off$offset glc$slc",
330 [(set vt:$vdst,
331 (atomic (FLATSignedAtomic i64:$vaddr, i16:$offset, i1:$slc), data_vt:$vdata))]>,
Ron Liebermancac749a2018-11-16 01:13:34 +0000332 GlobalSaddrTable<0, opName#"_rtn">,
Konstantin Zhuravlyov15e90e32018-11-07 21:42:13 +0000333 AtomicNoRet <opName, 1> {
334 let has_saddr = 1;
335 }
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000336
337 def _SADDR_RTN : FLAT_AtomicRet_Pseudo <opName,
338 (outs vdst_rc:$vdst),
Nicolai Haehnle59198ed2018-06-04 14:45:20 +0000339 (ins VReg_64:$vaddr, data_rc:$vdata, SReg_64:$saddr, offset_s13:$offset, SLC:$slc),
Dmitry Preobrazhensky16608e62017-11-27 17:14:35 +0000340 " $vdst, $vaddr, $vdata, $saddr$offset glc$slc">,
Ron Liebermancac749a2018-11-16 01:13:34 +0000341 GlobalSaddrTable<1, opName#"_rtn">,
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000342 AtomicNoRet <opName#"_saddr", 1> {
343 let has_saddr = 1;
344 let enabled_saddr = 1;
345 let PseudoInstr = NAME#"_SADDR_RTN";
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000346 }
347}
348
Konstantin Zhuravlyov15e90e32018-11-07 21:42:13 +0000349multiclass FLAT_Global_Atomic_Pseudo<
350 string opName,
351 RegisterClass vdst_rc,
352 ValueType vt,
353 SDPatternOperator atomic = null_frag,
354 ValueType data_vt = vt,
355 RegisterClass data_rc = vdst_rc> :
356 FLAT_Global_Atomic_Pseudo_NO_RTN<opName, vdst_rc, vt, atomic, data_vt, data_rc>,
357 FLAT_Global_Atomic_Pseudo_RTN<opName, vdst_rc, vt, atomic, data_vt, data_rc>;
358
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000359class flat_binary_atomic_op<SDNode atomic_op> : PatFrag<
360 (ops node:$ptr, node:$value),
361 (atomic_op node:$ptr, node:$value),
Matt Arsenault0da63502018-08-31 05:49:54 +0000362 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::FLAT_ADDRESS;}]
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000363>;
364
365def atomic_cmp_swap_flat : flat_binary_atomic_op<AMDGPUatomic_cmp_swap>;
366def atomic_swap_flat : flat_binary_atomic_op<atomic_swap>;
367def atomic_add_flat : flat_binary_atomic_op<atomic_load_add>;
368def atomic_and_flat : flat_binary_atomic_op<atomic_load_and>;
369def atomic_max_flat : flat_binary_atomic_op<atomic_load_max>;
370def atomic_min_flat : flat_binary_atomic_op<atomic_load_min>;
371def atomic_or_flat : flat_binary_atomic_op<atomic_load_or>;
372def atomic_sub_flat : flat_binary_atomic_op<atomic_load_sub>;
373def atomic_umax_flat : flat_binary_atomic_op<atomic_load_umax>;
374def atomic_umin_flat : flat_binary_atomic_op<atomic_load_umin>;
375def atomic_xor_flat : flat_binary_atomic_op<atomic_load_xor>;
376def atomic_inc_flat : flat_binary_atomic_op<SIatomic_inc>;
377def atomic_dec_flat : flat_binary_atomic_op<SIatomic_dec>;
378
379
380
381//===----------------------------------------------------------------------===//
382// Flat Instructions
383//===----------------------------------------------------------------------===//
384
385def FLAT_LOAD_UBYTE : FLAT_Load_Pseudo <"flat_load_ubyte", VGPR_32>;
386def FLAT_LOAD_SBYTE : FLAT_Load_Pseudo <"flat_load_sbyte", VGPR_32>;
387def FLAT_LOAD_USHORT : FLAT_Load_Pseudo <"flat_load_ushort", VGPR_32>;
388def FLAT_LOAD_SSHORT : FLAT_Load_Pseudo <"flat_load_sshort", VGPR_32>;
389def FLAT_LOAD_DWORD : FLAT_Load_Pseudo <"flat_load_dword", VGPR_32>;
390def FLAT_LOAD_DWORDX2 : FLAT_Load_Pseudo <"flat_load_dwordx2", VReg_64>;
391def FLAT_LOAD_DWORDX4 : FLAT_Load_Pseudo <"flat_load_dwordx4", VReg_128>;
392def FLAT_LOAD_DWORDX3 : FLAT_Load_Pseudo <"flat_load_dwordx3", VReg_96>;
393
394def FLAT_STORE_BYTE : FLAT_Store_Pseudo <"flat_store_byte", VGPR_32>;
395def FLAT_STORE_SHORT : FLAT_Store_Pseudo <"flat_store_short", VGPR_32>;
396def FLAT_STORE_DWORD : FLAT_Store_Pseudo <"flat_store_dword", VGPR_32>;
397def FLAT_STORE_DWORDX2 : FLAT_Store_Pseudo <"flat_store_dwordx2", VReg_64>;
398def FLAT_STORE_DWORDX4 : FLAT_Store_Pseudo <"flat_store_dwordx4", VReg_128>;
399def FLAT_STORE_DWORDX3 : FLAT_Store_Pseudo <"flat_store_dwordx3", VReg_96>;
400
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000401let SubtargetPredicate = HasD16LoadStore in {
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000402def FLAT_LOAD_UBYTE_D16 : FLAT_Load_Pseudo <"flat_load_ubyte_d16", VGPR_32, 1>;
403def FLAT_LOAD_UBYTE_D16_HI : FLAT_Load_Pseudo <"flat_load_ubyte_d16_hi", VGPR_32, 1>;
404def FLAT_LOAD_SBYTE_D16 : FLAT_Load_Pseudo <"flat_load_sbyte_d16", VGPR_32, 1>;
405def FLAT_LOAD_SBYTE_D16_HI : FLAT_Load_Pseudo <"flat_load_sbyte_d16_hi", VGPR_32, 1>;
406def FLAT_LOAD_SHORT_D16 : FLAT_Load_Pseudo <"flat_load_short_d16", VGPR_32, 1>;
407def FLAT_LOAD_SHORT_D16_HI : FLAT_Load_Pseudo <"flat_load_short_d16_hi", VGPR_32, 1>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000408
409def FLAT_STORE_BYTE_D16_HI : FLAT_Store_Pseudo <"flat_store_byte_d16_hi", VGPR_32>;
410def FLAT_STORE_SHORT_D16_HI : FLAT_Store_Pseudo <"flat_store_short_d16_hi", VGPR_32>;
411}
412
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000413defm FLAT_ATOMIC_CMPSWAP : FLAT_Atomic_Pseudo <"flat_atomic_cmpswap",
414 VGPR_32, i32, atomic_cmp_swap_flat,
415 v2i32, VReg_64>;
416
417defm FLAT_ATOMIC_CMPSWAP_X2 : FLAT_Atomic_Pseudo <"flat_atomic_cmpswap_x2",
418 VReg_64, i64, atomic_cmp_swap_flat,
419 v2i64, VReg_128>;
420
421defm FLAT_ATOMIC_SWAP : FLAT_Atomic_Pseudo <"flat_atomic_swap",
422 VGPR_32, i32, atomic_swap_flat>;
423
424defm FLAT_ATOMIC_SWAP_X2 : FLAT_Atomic_Pseudo <"flat_atomic_swap_x2",
425 VReg_64, i64, atomic_swap_flat>;
426
427defm FLAT_ATOMIC_ADD : FLAT_Atomic_Pseudo <"flat_atomic_add",
428 VGPR_32, i32, atomic_add_flat>;
429
430defm FLAT_ATOMIC_SUB : FLAT_Atomic_Pseudo <"flat_atomic_sub",
431 VGPR_32, i32, atomic_sub_flat>;
432
433defm FLAT_ATOMIC_SMIN : FLAT_Atomic_Pseudo <"flat_atomic_smin",
434 VGPR_32, i32, atomic_min_flat>;
435
436defm FLAT_ATOMIC_UMIN : FLAT_Atomic_Pseudo <"flat_atomic_umin",
437 VGPR_32, i32, atomic_umin_flat>;
438
439defm FLAT_ATOMIC_SMAX : FLAT_Atomic_Pseudo <"flat_atomic_smax",
440 VGPR_32, i32, atomic_max_flat>;
441
442defm FLAT_ATOMIC_UMAX : FLAT_Atomic_Pseudo <"flat_atomic_umax",
443 VGPR_32, i32, atomic_umax_flat>;
444
445defm FLAT_ATOMIC_AND : FLAT_Atomic_Pseudo <"flat_atomic_and",
446 VGPR_32, i32, atomic_and_flat>;
447
448defm FLAT_ATOMIC_OR : FLAT_Atomic_Pseudo <"flat_atomic_or",
449 VGPR_32, i32, atomic_or_flat>;
450
451defm FLAT_ATOMIC_XOR : FLAT_Atomic_Pseudo <"flat_atomic_xor",
452 VGPR_32, i32, atomic_xor_flat>;
453
454defm FLAT_ATOMIC_INC : FLAT_Atomic_Pseudo <"flat_atomic_inc",
455 VGPR_32, i32, atomic_inc_flat>;
456
457defm FLAT_ATOMIC_DEC : FLAT_Atomic_Pseudo <"flat_atomic_dec",
458 VGPR_32, i32, atomic_dec_flat>;
459
460defm FLAT_ATOMIC_ADD_X2 : FLAT_Atomic_Pseudo <"flat_atomic_add_x2",
461 VReg_64, i64, atomic_add_flat>;
462
463defm FLAT_ATOMIC_SUB_X2 : FLAT_Atomic_Pseudo <"flat_atomic_sub_x2",
464 VReg_64, i64, atomic_sub_flat>;
465
466defm FLAT_ATOMIC_SMIN_X2 : FLAT_Atomic_Pseudo <"flat_atomic_smin_x2",
467 VReg_64, i64, atomic_min_flat>;
468
469defm FLAT_ATOMIC_UMIN_X2 : FLAT_Atomic_Pseudo <"flat_atomic_umin_x2",
470 VReg_64, i64, atomic_umin_flat>;
471
472defm FLAT_ATOMIC_SMAX_X2 : FLAT_Atomic_Pseudo <"flat_atomic_smax_x2",
473 VReg_64, i64, atomic_max_flat>;
474
475defm FLAT_ATOMIC_UMAX_X2 : FLAT_Atomic_Pseudo <"flat_atomic_umax_x2",
476 VReg_64, i64, atomic_umax_flat>;
477
478defm FLAT_ATOMIC_AND_X2 : FLAT_Atomic_Pseudo <"flat_atomic_and_x2",
479 VReg_64, i64, atomic_and_flat>;
480
481defm FLAT_ATOMIC_OR_X2 : FLAT_Atomic_Pseudo <"flat_atomic_or_x2",
482 VReg_64, i64, atomic_or_flat>;
483
484defm FLAT_ATOMIC_XOR_X2 : FLAT_Atomic_Pseudo <"flat_atomic_xor_x2",
485 VReg_64, i64, atomic_xor_flat>;
486
487defm FLAT_ATOMIC_INC_X2 : FLAT_Atomic_Pseudo <"flat_atomic_inc_x2",
488 VReg_64, i64, atomic_inc_flat>;
489
490defm FLAT_ATOMIC_DEC_X2 : FLAT_Atomic_Pseudo <"flat_atomic_dec_x2",
491 VReg_64, i64, atomic_dec_flat>;
492
493let SubtargetPredicate = isCI in { // CI Only flat instructions : FIXME Only?
494
495defm FLAT_ATOMIC_FCMPSWAP : FLAT_Atomic_Pseudo <"flat_atomic_fcmpswap",
496 VGPR_32, f32, null_frag, v2f32, VReg_64>;
497
498defm FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_Atomic_Pseudo <"flat_atomic_fcmpswap_x2",
499 VReg_64, f64, null_frag, v2f64, VReg_128>;
500
501defm FLAT_ATOMIC_FMIN : FLAT_Atomic_Pseudo <"flat_atomic_fmin",
502 VGPR_32, f32>;
503
504defm FLAT_ATOMIC_FMAX : FLAT_Atomic_Pseudo <"flat_atomic_fmax",
505 VGPR_32, f32>;
506
507defm FLAT_ATOMIC_FMIN_X2 : FLAT_Atomic_Pseudo <"flat_atomic_fmin_x2",
508 VReg_64, f64>;
509
510defm FLAT_ATOMIC_FMAX_X2 : FLAT_Atomic_Pseudo <"flat_atomic_fmax_x2",
511 VReg_64, f64>;
512
513} // End SubtargetPredicate = isCI
514
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000515let SubtargetPredicate = HasFlatGlobalInsts in {
Matt Arsenault04004712017-07-20 05:17:54 +0000516defm GLOBAL_LOAD_UBYTE : FLAT_Global_Load_Pseudo <"global_load_ubyte", VGPR_32>;
517defm GLOBAL_LOAD_SBYTE : FLAT_Global_Load_Pseudo <"global_load_sbyte", VGPR_32>;
518defm GLOBAL_LOAD_USHORT : FLAT_Global_Load_Pseudo <"global_load_ushort", VGPR_32>;
519defm GLOBAL_LOAD_SSHORT : FLAT_Global_Load_Pseudo <"global_load_sshort", VGPR_32>;
520defm GLOBAL_LOAD_DWORD : FLAT_Global_Load_Pseudo <"global_load_dword", VGPR_32>;
521defm GLOBAL_LOAD_DWORDX2 : FLAT_Global_Load_Pseudo <"global_load_dwordx2", VReg_64>;
522defm GLOBAL_LOAD_DWORDX3 : FLAT_Global_Load_Pseudo <"global_load_dwordx3", VReg_96>;
523defm GLOBAL_LOAD_DWORDX4 : FLAT_Global_Load_Pseudo <"global_load_dwordx4", VReg_128>;
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000524
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000525defm GLOBAL_LOAD_UBYTE_D16 : FLAT_Global_Load_Pseudo <"global_load_ubyte_d16", VGPR_32, 1>;
526defm GLOBAL_LOAD_UBYTE_D16_HI : FLAT_Global_Load_Pseudo <"global_load_ubyte_d16_hi", VGPR_32, 1>;
527defm GLOBAL_LOAD_SBYTE_D16 : FLAT_Global_Load_Pseudo <"global_load_sbyte_d16", VGPR_32, 1>;
528defm GLOBAL_LOAD_SBYTE_D16_HI : FLAT_Global_Load_Pseudo <"global_load_sbyte_d16_hi", VGPR_32, 1>;
529defm GLOBAL_LOAD_SHORT_D16 : FLAT_Global_Load_Pseudo <"global_load_short_d16", VGPR_32, 1>;
530defm GLOBAL_LOAD_SHORT_D16_HI : FLAT_Global_Load_Pseudo <"global_load_short_d16_hi", VGPR_32, 1>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000531
Matt Arsenault04004712017-07-20 05:17:54 +0000532defm GLOBAL_STORE_BYTE : FLAT_Global_Store_Pseudo <"global_store_byte", VGPR_32>;
533defm GLOBAL_STORE_SHORT : FLAT_Global_Store_Pseudo <"global_store_short", VGPR_32>;
534defm GLOBAL_STORE_DWORD : FLAT_Global_Store_Pseudo <"global_store_dword", VGPR_32>;
535defm GLOBAL_STORE_DWORDX2 : FLAT_Global_Store_Pseudo <"global_store_dwordx2", VReg_64>;
536defm GLOBAL_STORE_DWORDX3 : FLAT_Global_Store_Pseudo <"global_store_dwordx3", VReg_96>;
537defm GLOBAL_STORE_DWORDX4 : FLAT_Global_Store_Pseudo <"global_store_dwordx4", VReg_128>;
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000538
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000539defm GLOBAL_STORE_BYTE_D16_HI : FLAT_Global_Store_Pseudo <"global_store_byte_d16_hi", VGPR_32>;
540defm GLOBAL_STORE_SHORT_D16_HI : FLAT_Global_Store_Pseudo <"global_store_short_d16_hi", VGPR_32>;
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +0000541
542let is_flat_global = 1 in {
543defm GLOBAL_ATOMIC_CMPSWAP : FLAT_Global_Atomic_Pseudo <"global_atomic_cmpswap",
544 VGPR_32, i32, AMDGPUatomic_cmp_swap_global,
545 v2i32, VReg_64>;
546
547defm GLOBAL_ATOMIC_CMPSWAP_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_cmpswap_x2",
548 VReg_64, i64, AMDGPUatomic_cmp_swap_global,
549 v2i64, VReg_128>;
550
551defm GLOBAL_ATOMIC_SWAP : FLAT_Global_Atomic_Pseudo <"global_atomic_swap",
552 VGPR_32, i32, atomic_swap_global>;
553
554defm GLOBAL_ATOMIC_SWAP_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_swap_x2",
555 VReg_64, i64, atomic_swap_global>;
556
557defm GLOBAL_ATOMIC_ADD : FLAT_Global_Atomic_Pseudo <"global_atomic_add",
558 VGPR_32, i32, atomic_add_global>;
559
560defm GLOBAL_ATOMIC_SUB : FLAT_Global_Atomic_Pseudo <"global_atomic_sub",
561 VGPR_32, i32, atomic_sub_global>;
562
563defm GLOBAL_ATOMIC_SMIN : FLAT_Global_Atomic_Pseudo <"global_atomic_smin",
564 VGPR_32, i32, atomic_min_global>;
565
566defm GLOBAL_ATOMIC_UMIN : FLAT_Global_Atomic_Pseudo <"global_atomic_umin",
567 VGPR_32, i32, atomic_umin_global>;
568
569defm GLOBAL_ATOMIC_SMAX : FLAT_Global_Atomic_Pseudo <"global_atomic_smax",
570 VGPR_32, i32, atomic_max_global>;
571
572defm GLOBAL_ATOMIC_UMAX : FLAT_Global_Atomic_Pseudo <"global_atomic_umax",
573 VGPR_32, i32, atomic_umax_global>;
574
575defm GLOBAL_ATOMIC_AND : FLAT_Global_Atomic_Pseudo <"global_atomic_and",
576 VGPR_32, i32, atomic_and_global>;
577
578defm GLOBAL_ATOMIC_OR : FLAT_Global_Atomic_Pseudo <"global_atomic_or",
579 VGPR_32, i32, atomic_or_global>;
580
581defm GLOBAL_ATOMIC_XOR : FLAT_Global_Atomic_Pseudo <"global_atomic_xor",
582 VGPR_32, i32, atomic_xor_global>;
583
584defm GLOBAL_ATOMIC_INC : FLAT_Global_Atomic_Pseudo <"global_atomic_inc",
585 VGPR_32, i32, atomic_inc_global>;
586
587defm GLOBAL_ATOMIC_DEC : FLAT_Global_Atomic_Pseudo <"global_atomic_dec",
588 VGPR_32, i32, atomic_dec_global>;
589
590defm GLOBAL_ATOMIC_ADD_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_add_x2",
591 VReg_64, i64, atomic_add_global>;
592
593defm GLOBAL_ATOMIC_SUB_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_sub_x2",
594 VReg_64, i64, atomic_sub_global>;
595
596defm GLOBAL_ATOMIC_SMIN_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_smin_x2",
597 VReg_64, i64, atomic_min_global>;
598
599defm GLOBAL_ATOMIC_UMIN_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_umin_x2",
600 VReg_64, i64, atomic_umin_global>;
601
602defm GLOBAL_ATOMIC_SMAX_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_smax_x2",
603 VReg_64, i64, atomic_max_global>;
604
605defm GLOBAL_ATOMIC_UMAX_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_umax_x2",
606 VReg_64, i64, atomic_umax_global>;
607
608defm GLOBAL_ATOMIC_AND_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_and_x2",
609 VReg_64, i64, atomic_and_global>;
610
611defm GLOBAL_ATOMIC_OR_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_or_x2",
612 VReg_64, i64, atomic_or_global>;
613
614defm GLOBAL_ATOMIC_XOR_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_xor_x2",
615 VReg_64, i64, atomic_xor_global>;
616
617defm GLOBAL_ATOMIC_INC_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_inc_x2",
618 VReg_64, i64, atomic_inc_global>;
619
620defm GLOBAL_ATOMIC_DEC_X2 : FLAT_Global_Atomic_Pseudo <"global_atomic_dec_x2",
621 VReg_64, i64, atomic_dec_global>;
622} // End is_flat_global = 1
623
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000624} // End SubtargetPredicate = HasFlatGlobalInsts
625
626
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000627let SubtargetPredicate = HasFlatScratchInsts in {
628defm SCRATCH_LOAD_UBYTE : FLAT_Scratch_Load_Pseudo <"scratch_load_ubyte", VGPR_32>;
629defm SCRATCH_LOAD_SBYTE : FLAT_Scratch_Load_Pseudo <"scratch_load_sbyte", VGPR_32>;
630defm SCRATCH_LOAD_USHORT : FLAT_Scratch_Load_Pseudo <"scratch_load_ushort", VGPR_32>;
631defm SCRATCH_LOAD_SSHORT : FLAT_Scratch_Load_Pseudo <"scratch_load_sshort", VGPR_32>;
632defm SCRATCH_LOAD_DWORD : FLAT_Scratch_Load_Pseudo <"scratch_load_dword", VGPR_32>;
633defm SCRATCH_LOAD_DWORDX2 : FLAT_Scratch_Load_Pseudo <"scratch_load_dwordx2", VReg_64>;
634defm SCRATCH_LOAD_DWORDX3 : FLAT_Scratch_Load_Pseudo <"scratch_load_dwordx3", VReg_96>;
635defm SCRATCH_LOAD_DWORDX4 : FLAT_Scratch_Load_Pseudo <"scratch_load_dwordx4", VReg_128>;
636
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000637defm SCRATCH_LOAD_UBYTE_D16 : FLAT_Scratch_Load_Pseudo <"scratch_load_ubyte_d16", VGPR_32>;
638defm SCRATCH_LOAD_UBYTE_D16_HI : FLAT_Scratch_Load_Pseudo <"scratch_load_ubyte_d16_hi", VGPR_32>;
639defm SCRATCH_LOAD_SBYTE_D16 : FLAT_Scratch_Load_Pseudo <"scratch_load_sbyte_d16", VGPR_32>;
640defm SCRATCH_LOAD_SBYTE_D16_HI : FLAT_Scratch_Load_Pseudo <"scratch_load_sbyte_d16_hi", VGPR_32>;
641defm SCRATCH_LOAD_SHORT_D16 : FLAT_Scratch_Load_Pseudo <"scratch_load_short_d16", VGPR_32>;
642defm SCRATCH_LOAD_SHORT_D16_HI : FLAT_Scratch_Load_Pseudo <"scratch_load_short_d16_hi", VGPR_32>;
643
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000644defm SCRATCH_STORE_BYTE : FLAT_Scratch_Store_Pseudo <"scratch_store_byte", VGPR_32>;
645defm SCRATCH_STORE_SHORT : FLAT_Scratch_Store_Pseudo <"scratch_store_short", VGPR_32>;
646defm SCRATCH_STORE_DWORD : FLAT_Scratch_Store_Pseudo <"scratch_store_dword", VGPR_32>;
647defm SCRATCH_STORE_DWORDX2 : FLAT_Scratch_Store_Pseudo <"scratch_store_dwordx2", VReg_64>;
648defm SCRATCH_STORE_DWORDX3 : FLAT_Scratch_Store_Pseudo <"scratch_store_dwordx3", VReg_96>;
649defm SCRATCH_STORE_DWORDX4 : FLAT_Scratch_Store_Pseudo <"scratch_store_dwordx4", VReg_128>;
650
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000651defm SCRATCH_STORE_BYTE_D16_HI : FLAT_Scratch_Store_Pseudo <"scratch_store_byte_d16_hi", VGPR_32>;
652defm SCRATCH_STORE_SHORT_D16_HI : FLAT_Scratch_Store_Pseudo <"scratch_store_short_d16_hi", VGPR_32>;
653
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000654} // End SubtargetPredicate = HasFlatScratchInsts
655
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000656//===----------------------------------------------------------------------===//
657// Flat Patterns
658//===----------------------------------------------------------------------===//
659
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000660// Patterns for global loads with no offset.
Matt Arsenault90c75932017-10-03 00:06:41 +0000661class FlatLoadPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
Matt Arsenault4e309b02017-07-29 01:03:53 +0000662 (vt (node (FLATOffset i64:$vaddr, i16:$offset, i1:$slc))),
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000663 (inst $vaddr, $offset, 0, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000664>;
665
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000666multiclass FlatLoadPat_Hi16 <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt = i16> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000667 def : GCNPat <
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000668 (build_vector vt:$elt0, (vt (node (FLATOffset i64:$vaddr, i16:$offset, i1:$slc)))),
669 (v2i16 (inst $vaddr, $offset, 0, $slc, $elt0))
670 >;
671
Matt Arsenault90c75932017-10-03 00:06:41 +0000672 def : GCNPat <
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000673 (build_vector f16:$elt0, (f16 (bitconvert (vt (node (FLATOffset i64:$vaddr, i16:$offset, i1:$slc)))))),
674 (v2f16 (inst $vaddr, $offset, 0, $slc, $elt0))
675 >;
676}
677
678multiclass FlatSignedLoadPat_Hi16 <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt = i16> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000679 def : GCNPat <
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000680 (build_vector vt:$elt0, (vt (node (FLATOffsetSigned i64:$vaddr, i16:$offset, i1:$slc)))),
681 (v2i16 (inst $vaddr, $offset, 0, $slc, $elt0))
682 >;
683
Matt Arsenault90c75932017-10-03 00:06:41 +0000684 def : GCNPat <
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000685 (build_vector f16:$elt0, (f16 (bitconvert (vt (node (FLATOffsetSigned i64:$vaddr, i16:$offset, i1:$slc)))))),
686 (v2f16 (inst $vaddr, $offset, 0, $slc, $elt0))
687 >;
688}
689
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000690multiclass FlatLoadPat_Lo16 <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt = i16> {
691 def : GCNPat <
692 (build_vector (vt (node (FLATOffset i64:$vaddr, i16:$offset, i1:$slc))), (vt (Hi16Elt vt:$hi))),
693 (v2i16 (inst $vaddr, $offset, 0, $slc, $hi))
694 >;
695
696 def : GCNPat <
697 (build_vector (f16 (bitconvert (vt (node (FLATOffset i64:$vaddr, i16:$offset, i1:$slc))))), (f16 (Hi16Elt f16:$hi))),
698 (v2f16 (inst $vaddr, $offset, 0, $slc, $hi))
699 >;
700}
701
702multiclass FlatSignedLoadPat_Lo16 <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt = i16> {
703 def : GCNPat <
704 (build_vector (vt (node (FLATOffsetSigned i64:$vaddr, i16:$offset, i1:$slc))), (vt (Hi16Elt vt:$hi))),
705 (v2i16 (inst $vaddr, $offset, 0, $slc, $hi))
706 >;
707
708 def : GCNPat <
709 (build_vector (f16 (bitconvert (vt (node (FLATOffsetSigned i64:$vaddr, i16:$offset, i1:$slc))))), (f16 (Hi16Elt f16:$hi))),
710 (v2f16 (inst $vaddr, $offset, 0, $slc, $hi))
711 >;
712}
713
Matt Arsenault90c75932017-10-03 00:06:41 +0000714class FlatLoadAtomicPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000715 (vt (node (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc))),
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000716 (inst $vaddr, $offset, 0, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000717>;
718
Matt Arsenault90c75932017-10-03 00:06:41 +0000719class FlatLoadSignedPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
Matt Arsenault4e309b02017-07-29 01:03:53 +0000720 (vt (node (FLATOffsetSigned i64:$vaddr, i16:$offset, i1:$slc))),
721 (inst $vaddr, $offset, 0, $slc)
722>;
723
Matt Arsenault90c75932017-10-03 00:06:41 +0000724class FlatStorePat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
Matt Arsenault4e309b02017-07-29 01:03:53 +0000725 (node vt:$data, (FLATOffset i64:$vaddr, i16:$offset, i1:$slc)),
726 (inst $vaddr, $data, $offset, 0, $slc)
727>;
728
Matt Arsenault90c75932017-10-03 00:06:41 +0000729class FlatStoreSignedPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
Matt Arsenault4e309b02017-07-29 01:03:53 +0000730 (node vt:$data, (FLATOffsetSigned i64:$vaddr, i16:$offset, i1:$slc)),
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000731 (inst $vaddr, $data, $offset, 0, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000732>;
733
Matt Arsenault90c75932017-10-03 00:06:41 +0000734class FlatStoreAtomicPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000735 // atomic store follows atomic binop convention so the address comes
736 // first.
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000737 (node (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc), vt:$data),
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000738 (inst $vaddr, $data, $offset, 0, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000739>;
740
Matt Arsenault90c75932017-10-03 00:06:41 +0000741class FlatStoreSignedAtomicPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt> : GCNPat <
Matt Arsenault4e309b02017-07-29 01:03:53 +0000742 // atomic store follows atomic binop convention so the address comes
743 // first.
744 (node (FLATSignedAtomic i64:$vaddr, i16:$offset, i1:$slc), vt:$data),
745 (inst $vaddr, $data, $offset, 0, $slc)
746>;
747
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000748class FlatAtomicPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt,
Matt Arsenault90c75932017-10-03 00:06:41 +0000749 ValueType data_vt = vt> : GCNPat <
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000750 (vt (node (FLATAtomic i64:$vaddr, i16:$offset, i1:$slc), data_vt:$data)),
751 (inst $vaddr, $data, $offset, $slc)
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000752>;
753
Matt Arsenault4e309b02017-07-29 01:03:53 +0000754class FlatSignedAtomicPat <FLAT_Pseudo inst, SDPatternOperator node, ValueType vt,
Matt Arsenault90c75932017-10-03 00:06:41 +0000755 ValueType data_vt = vt> : GCNPat <
Matt Arsenault4e309b02017-07-29 01:03:53 +0000756 (vt (node (FLATSignedAtomic i64:$vaddr, i16:$offset, i1:$slc), data_vt:$data)),
757 (inst $vaddr, $data, $offset, $slc)
758>;
759
Matt Arsenault90c75932017-10-03 00:06:41 +0000760let OtherPredicates = [HasFlatAddressSpace] in {
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000761
Matt Arsenaultbc683832017-09-20 03:43:35 +0000762def : FlatLoadPat <FLAT_LOAD_UBYTE, az_extloadi8_flat, i32>;
763def : FlatLoadPat <FLAT_LOAD_SBYTE, sextloadi8_flat, i32>;
764def : FlatLoadPat <FLAT_LOAD_UBYTE, az_extloadi8_flat, i16>;
765def : FlatLoadPat <FLAT_LOAD_SBYTE, sextloadi8_flat, i16>;
766def : FlatLoadPat <FLAT_LOAD_USHORT, az_extloadi16_flat, i32>;
767def : FlatLoadPat <FLAT_LOAD_USHORT, load_flat, i16>;
768def : FlatLoadPat <FLAT_LOAD_SSHORT, sextloadi16_flat, i32>;
769def : FlatLoadPat <FLAT_LOAD_DWORD, load_flat, i32>;
770def : FlatLoadPat <FLAT_LOAD_DWORDX2, load_flat, v2i32>;
771def : FlatLoadPat <FLAT_LOAD_DWORDX4, load_flat, v4i32>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000772
Matt Arsenaultbc683832017-09-20 03:43:35 +0000773def : FlatLoadAtomicPat <FLAT_LOAD_DWORD, atomic_load_flat, i32>;
774def : FlatLoadAtomicPat <FLAT_LOAD_DWORDX2, atomic_load_flat, i64>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000775
Matt Arsenaultbc683832017-09-20 03:43:35 +0000776def : FlatStorePat <FLAT_STORE_BYTE, truncstorei8_flat, i32>;
777def : FlatStorePat <FLAT_STORE_SHORT, truncstorei16_flat, i32>;
778def : FlatStorePat <FLAT_STORE_DWORD, store_flat, i32>;
779def : FlatStorePat <FLAT_STORE_DWORDX2, store_flat, v2i32>;
780def : FlatStorePat <FLAT_STORE_DWORDX4, store_flat, v4i32>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000781
Matt Arsenaultbc683832017-09-20 03:43:35 +0000782def : FlatStoreAtomicPat <FLAT_STORE_DWORD, atomic_store_flat, i32>;
783def : FlatStoreAtomicPat <FLAT_STORE_DWORDX2, atomic_store_flat, i64>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000784
785def : FlatAtomicPat <FLAT_ATOMIC_ADD_RTN, atomic_add_global, i32>;
786def : FlatAtomicPat <FLAT_ATOMIC_SUB_RTN, atomic_sub_global, i32>;
787def : FlatAtomicPat <FLAT_ATOMIC_INC_RTN, atomic_inc_global, i32>;
788def : FlatAtomicPat <FLAT_ATOMIC_DEC_RTN, atomic_dec_global, i32>;
789def : FlatAtomicPat <FLAT_ATOMIC_AND_RTN, atomic_and_global, i32>;
790def : FlatAtomicPat <FLAT_ATOMIC_SMAX_RTN, atomic_max_global, i32>;
791def : FlatAtomicPat <FLAT_ATOMIC_UMAX_RTN, atomic_umax_global, i32>;
792def : FlatAtomicPat <FLAT_ATOMIC_SMIN_RTN, atomic_min_global, i32>;
793def : FlatAtomicPat <FLAT_ATOMIC_UMIN_RTN, atomic_umin_global, i32>;
794def : FlatAtomicPat <FLAT_ATOMIC_OR_RTN, atomic_or_global, i32>;
795def : FlatAtomicPat <FLAT_ATOMIC_SWAP_RTN, atomic_swap_global, i32>;
Jan Vesely206a5102016-12-23 15:34:51 +0000796def : FlatAtomicPat <FLAT_ATOMIC_CMPSWAP_RTN, AMDGPUatomic_cmp_swap_global, i32, v2i32>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000797def : FlatAtomicPat <FLAT_ATOMIC_XOR_RTN, atomic_xor_global, i32>;
798
799def : FlatAtomicPat <FLAT_ATOMIC_ADD_X2_RTN, atomic_add_global, i64>;
800def : FlatAtomicPat <FLAT_ATOMIC_SUB_X2_RTN, atomic_sub_global, i64>;
801def : FlatAtomicPat <FLAT_ATOMIC_INC_X2_RTN, atomic_inc_global, i64>;
802def : FlatAtomicPat <FLAT_ATOMIC_DEC_X2_RTN, atomic_dec_global, i64>;
803def : FlatAtomicPat <FLAT_ATOMIC_AND_X2_RTN, atomic_and_global, i64>;
804def : FlatAtomicPat <FLAT_ATOMIC_SMAX_X2_RTN, atomic_max_global, i64>;
805def : FlatAtomicPat <FLAT_ATOMIC_UMAX_X2_RTN, atomic_umax_global, i64>;
806def : FlatAtomicPat <FLAT_ATOMIC_SMIN_X2_RTN, atomic_min_global, i64>;
807def : FlatAtomicPat <FLAT_ATOMIC_UMIN_X2_RTN, atomic_umin_global, i64>;
808def : FlatAtomicPat <FLAT_ATOMIC_OR_X2_RTN, atomic_or_global, i64>;
809def : FlatAtomicPat <FLAT_ATOMIC_SWAP_X2_RTN, atomic_swap_global, i64>;
Jan Vesely206a5102016-12-23 15:34:51 +0000810def : FlatAtomicPat <FLAT_ATOMIC_CMPSWAP_X2_RTN, AMDGPUatomic_cmp_swap_global, i64, v2i64>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000811def : FlatAtomicPat <FLAT_ATOMIC_XOR_X2_RTN, atomic_xor_global, i64>;
812
Matt Arsenaultbc683832017-09-20 03:43:35 +0000813def : FlatStorePat <FLAT_STORE_BYTE, truncstorei8_flat, i16>;
814def : FlatStorePat <FLAT_STORE_SHORT, store_flat, i16>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000815
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000816let OtherPredicates = [D16PreservesUnusedBits] in {
Matt Arsenaultbc683832017-09-20 03:43:35 +0000817def : FlatStorePat <FLAT_STORE_SHORT_D16_HI, truncstorei16_hi16_flat, i32>;
818def : FlatStorePat <FLAT_STORE_BYTE_D16_HI, truncstorei8_hi16_flat, i32>;
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000819
820let AddedComplexity = 3 in {
821defm : FlatLoadPat_Hi16 <FLAT_LOAD_UBYTE_D16_HI, az_extloadi8_flat>;
822defm : FlatLoadPat_Hi16 <FLAT_LOAD_SBYTE_D16_HI, sextloadi8_flat>;
823defm : FlatLoadPat_Hi16 <FLAT_LOAD_SHORT_D16_HI, load_flat>;
824}
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000825
826let AddedComplexity = 9 in {
827defm : FlatLoadPat_Lo16 <FLAT_LOAD_UBYTE_D16, az_extloadi8_flat>;
828defm : FlatLoadPat_Lo16 <FLAT_LOAD_SBYTE_D16, sextloadi8_flat>;
829defm : FlatLoadPat_Lo16 <FLAT_LOAD_SHORT_D16, load_flat>;
830}
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000831}
832
Matt Arsenault90c75932017-10-03 00:06:41 +0000833} // End OtherPredicates = [HasFlatAddressSpace]
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000834
Matt Arsenault90c75932017-10-03 00:06:41 +0000835let OtherPredicates = [HasFlatGlobalInsts], AddedComplexity = 10 in {
Matt Arsenault4e309b02017-07-29 01:03:53 +0000836
837def : FlatLoadSignedPat <GLOBAL_LOAD_UBYTE, az_extloadi8_global, i32>;
838def : FlatLoadSignedPat <GLOBAL_LOAD_SBYTE, sextloadi8_global, i32>;
839def : FlatLoadSignedPat <GLOBAL_LOAD_UBYTE, az_extloadi8_global, i16>;
840def : FlatLoadSignedPat <GLOBAL_LOAD_SBYTE, sextloadi8_global, i16>;
841def : FlatLoadSignedPat <GLOBAL_LOAD_USHORT, az_extloadi16_global, i32>;
842def : FlatLoadSignedPat <GLOBAL_LOAD_SSHORT, sextloadi16_global, i32>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000843def : FlatLoadSignedPat <GLOBAL_LOAD_USHORT, load_global, i16>;
Matt Arsenault4e309b02017-07-29 01:03:53 +0000844
Matt Arsenaultbc683832017-09-20 03:43:35 +0000845def : FlatLoadSignedPat <GLOBAL_LOAD_DWORD, load_global, i32>;
846def : FlatLoadSignedPat <GLOBAL_LOAD_DWORDX2, load_global, v2i32>;
847def : FlatLoadSignedPat <GLOBAL_LOAD_DWORDX4, load_global, v4i32>;
Matt Arsenault4e309b02017-07-29 01:03:53 +0000848
Matt Arsenaultbc683832017-09-20 03:43:35 +0000849def : FlatLoadAtomicPat <GLOBAL_LOAD_DWORD, atomic_load_global, i32>;
850def : FlatLoadAtomicPat <GLOBAL_LOAD_DWORDX2, atomic_load_global, i64>;
Matt Arsenault4e309b02017-07-29 01:03:53 +0000851
852def : FlatStoreSignedPat <GLOBAL_STORE_BYTE, truncstorei8_global, i32>;
853def : FlatStoreSignedPat <GLOBAL_STORE_BYTE, truncstorei8_global, i16>;
854def : FlatStoreSignedPat <GLOBAL_STORE_SHORT, truncstorei16_global, i32>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000855def : FlatStoreSignedPat <GLOBAL_STORE_SHORT, store_global, i16>;
856def : FlatStoreSignedPat <GLOBAL_STORE_DWORD, store_global, i32>;
857def : FlatStoreSignedPat <GLOBAL_STORE_DWORDX2, store_global, v2i32>;
858def : FlatStoreSignedPat <GLOBAL_STORE_DWORDX4, store_global, v4i32>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000859
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000860let OtherPredicates = [D16PreservesUnusedBits] in {
Matt Arsenaultbc683832017-09-20 03:43:35 +0000861def : FlatStoreSignedPat <GLOBAL_STORE_SHORT_D16_HI, truncstorei16_hi16_global, i32>;
862def : FlatStoreSignedPat <GLOBAL_STORE_BYTE_D16_HI, truncstorei8_hi16_global, i32>;
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000863
864defm : FlatSignedLoadPat_Hi16 <GLOBAL_LOAD_UBYTE_D16_HI, az_extloadi8_global>;
865defm : FlatSignedLoadPat_Hi16 <GLOBAL_LOAD_SBYTE_D16_HI, sextloadi8_global>;
866defm : FlatSignedLoadPat_Hi16 <GLOBAL_LOAD_SHORT_D16_HI, load_global>;
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000867
868defm : FlatSignedLoadPat_Lo16 <GLOBAL_LOAD_UBYTE_D16, az_extloadi8_global>;
869defm : FlatSignedLoadPat_Lo16 <GLOBAL_LOAD_SBYTE_D16, sextloadi8_global>;
870defm : FlatSignedLoadPat_Lo16 <GLOBAL_LOAD_SHORT_D16, load_global>;
871
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000872}
873
Matt Arsenaultbc683832017-09-20 03:43:35 +0000874def : FlatStoreSignedAtomicPat <GLOBAL_STORE_DWORD, store_atomic_global, i32>;
875def : FlatStoreSignedAtomicPat <GLOBAL_STORE_DWORDX2, store_atomic_global, i64>;
Matt Arsenault4e309b02017-07-29 01:03:53 +0000876
877def : FlatSignedAtomicPat <GLOBAL_ATOMIC_ADD_RTN, atomic_add_global, i32>;
878def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SUB_RTN, atomic_sub_global, i32>;
879def : FlatSignedAtomicPat <GLOBAL_ATOMIC_INC_RTN, atomic_inc_global, i32>;
880def : FlatSignedAtomicPat <GLOBAL_ATOMIC_DEC_RTN, atomic_dec_global, i32>;
881def : FlatSignedAtomicPat <GLOBAL_ATOMIC_AND_RTN, atomic_and_global, i32>;
882def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SMAX_RTN, atomic_max_global, i32>;
883def : FlatSignedAtomicPat <GLOBAL_ATOMIC_UMAX_RTN, atomic_umax_global, i32>;
884def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SMIN_RTN, atomic_min_global, i32>;
885def : FlatSignedAtomicPat <GLOBAL_ATOMIC_UMIN_RTN, atomic_umin_global, i32>;
886def : FlatSignedAtomicPat <GLOBAL_ATOMIC_OR_RTN, atomic_or_global, i32>;
887def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SWAP_RTN, atomic_swap_global, i32>;
888def : FlatSignedAtomicPat <GLOBAL_ATOMIC_CMPSWAP_RTN, AMDGPUatomic_cmp_swap_global, i32, v2i32>;
889def : FlatSignedAtomicPat <GLOBAL_ATOMIC_XOR_RTN, atomic_xor_global, i32>;
890
891def : FlatSignedAtomicPat <GLOBAL_ATOMIC_ADD_X2_RTN, atomic_add_global, i64>;
892def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SUB_X2_RTN, atomic_sub_global, i64>;
893def : FlatSignedAtomicPat <GLOBAL_ATOMIC_INC_X2_RTN, atomic_inc_global, i64>;
894def : FlatSignedAtomicPat <GLOBAL_ATOMIC_DEC_X2_RTN, atomic_dec_global, i64>;
895def : FlatSignedAtomicPat <GLOBAL_ATOMIC_AND_X2_RTN, atomic_and_global, i64>;
896def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SMAX_X2_RTN, atomic_max_global, i64>;
897def : FlatSignedAtomicPat <GLOBAL_ATOMIC_UMAX_X2_RTN, atomic_umax_global, i64>;
898def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SMIN_X2_RTN, atomic_min_global, i64>;
899def : FlatSignedAtomicPat <GLOBAL_ATOMIC_UMIN_X2_RTN, atomic_umin_global, i64>;
900def : FlatSignedAtomicPat <GLOBAL_ATOMIC_OR_X2_RTN, atomic_or_global, i64>;
901def : FlatSignedAtomicPat <GLOBAL_ATOMIC_SWAP_X2_RTN, atomic_swap_global, i64>;
902def : FlatSignedAtomicPat <GLOBAL_ATOMIC_CMPSWAP_X2_RTN, AMDGPUatomic_cmp_swap_global, i64, v2i64>;
903def : FlatSignedAtomicPat <GLOBAL_ATOMIC_XOR_X2_RTN, atomic_xor_global, i64>;
904
Matt Arsenault90c75932017-10-03 00:06:41 +0000905} // End OtherPredicates = [HasFlatGlobalInsts]
Matt Arsenault4e309b02017-07-29 01:03:53 +0000906
907
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000908//===----------------------------------------------------------------------===//
909// Target
910//===----------------------------------------------------------------------===//
911
912//===----------------------------------------------------------------------===//
913// CI
914//===----------------------------------------------------------------------===//
915
916class FLAT_Real_ci <bits<7> op, FLAT_Pseudo ps> :
917 FLAT_Real <op, ps>,
918 SIMCInstr <ps.PseudoInstr, SIEncodingFamily.SI> {
919 let AssemblerPredicate = isCIOnly;
920 let DecoderNamespace="CI";
921}
922
923def FLAT_LOAD_UBYTE_ci : FLAT_Real_ci <0x8, FLAT_LOAD_UBYTE>;
924def FLAT_LOAD_SBYTE_ci : FLAT_Real_ci <0x9, FLAT_LOAD_SBYTE>;
925def FLAT_LOAD_USHORT_ci : FLAT_Real_ci <0xa, FLAT_LOAD_USHORT>;
926def FLAT_LOAD_SSHORT_ci : FLAT_Real_ci <0xb, FLAT_LOAD_SSHORT>;
927def FLAT_LOAD_DWORD_ci : FLAT_Real_ci <0xc, FLAT_LOAD_DWORD>;
928def FLAT_LOAD_DWORDX2_ci : FLAT_Real_ci <0xd, FLAT_LOAD_DWORDX2>;
929def FLAT_LOAD_DWORDX4_ci : FLAT_Real_ci <0xe, FLAT_LOAD_DWORDX4>;
930def FLAT_LOAD_DWORDX3_ci : FLAT_Real_ci <0xf, FLAT_LOAD_DWORDX3>;
931
932def FLAT_STORE_BYTE_ci : FLAT_Real_ci <0x18, FLAT_STORE_BYTE>;
933def FLAT_STORE_SHORT_ci : FLAT_Real_ci <0x1a, FLAT_STORE_SHORT>;
934def FLAT_STORE_DWORD_ci : FLAT_Real_ci <0x1c, FLAT_STORE_DWORD>;
935def FLAT_STORE_DWORDX2_ci : FLAT_Real_ci <0x1d, FLAT_STORE_DWORDX2>;
936def FLAT_STORE_DWORDX4_ci : FLAT_Real_ci <0x1e, FLAT_STORE_DWORDX4>;
937def FLAT_STORE_DWORDX3_ci : FLAT_Real_ci <0x1f, FLAT_STORE_DWORDX3>;
938
939multiclass FLAT_Real_Atomics_ci <bits<7> op, FLAT_Pseudo ps> {
940 def _ci : FLAT_Real_ci<op, !cast<FLAT_Pseudo>(ps.PseudoInstr)>;
941 def _RTN_ci : FLAT_Real_ci<op, !cast<FLAT_Pseudo>(ps.PseudoInstr # "_RTN")>;
942}
943
944defm FLAT_ATOMIC_SWAP : FLAT_Real_Atomics_ci <0x30, FLAT_ATOMIC_SWAP>;
945defm FLAT_ATOMIC_CMPSWAP : FLAT_Real_Atomics_ci <0x31, FLAT_ATOMIC_CMPSWAP>;
946defm FLAT_ATOMIC_ADD : FLAT_Real_Atomics_ci <0x32, FLAT_ATOMIC_ADD>;
947defm FLAT_ATOMIC_SUB : FLAT_Real_Atomics_ci <0x33, FLAT_ATOMIC_SUB>;
948defm FLAT_ATOMIC_SMIN : FLAT_Real_Atomics_ci <0x35, FLAT_ATOMIC_SMIN>;
949defm FLAT_ATOMIC_UMIN : FLAT_Real_Atomics_ci <0x36, FLAT_ATOMIC_UMIN>;
950defm FLAT_ATOMIC_SMAX : FLAT_Real_Atomics_ci <0x37, FLAT_ATOMIC_SMAX>;
951defm FLAT_ATOMIC_UMAX : FLAT_Real_Atomics_ci <0x38, FLAT_ATOMIC_UMAX>;
952defm FLAT_ATOMIC_AND : FLAT_Real_Atomics_ci <0x39, FLAT_ATOMIC_AND>;
953defm FLAT_ATOMIC_OR : FLAT_Real_Atomics_ci <0x3a, FLAT_ATOMIC_OR>;
954defm FLAT_ATOMIC_XOR : FLAT_Real_Atomics_ci <0x3b, FLAT_ATOMIC_XOR>;
955defm FLAT_ATOMIC_INC : FLAT_Real_Atomics_ci <0x3c, FLAT_ATOMIC_INC>;
956defm FLAT_ATOMIC_DEC : FLAT_Real_Atomics_ci <0x3d, FLAT_ATOMIC_DEC>;
957defm FLAT_ATOMIC_SWAP_X2 : FLAT_Real_Atomics_ci <0x50, FLAT_ATOMIC_SWAP_X2>;
958defm FLAT_ATOMIC_CMPSWAP_X2 : FLAT_Real_Atomics_ci <0x51, FLAT_ATOMIC_CMPSWAP_X2>;
959defm FLAT_ATOMIC_ADD_X2 : FLAT_Real_Atomics_ci <0x52, FLAT_ATOMIC_ADD_X2>;
960defm FLAT_ATOMIC_SUB_X2 : FLAT_Real_Atomics_ci <0x53, FLAT_ATOMIC_SUB_X2>;
961defm FLAT_ATOMIC_SMIN_X2 : FLAT_Real_Atomics_ci <0x55, FLAT_ATOMIC_SMIN_X2>;
962defm FLAT_ATOMIC_UMIN_X2 : FLAT_Real_Atomics_ci <0x56, FLAT_ATOMIC_UMIN_X2>;
963defm FLAT_ATOMIC_SMAX_X2 : FLAT_Real_Atomics_ci <0x57, FLAT_ATOMIC_SMAX_X2>;
964defm FLAT_ATOMIC_UMAX_X2 : FLAT_Real_Atomics_ci <0x58, FLAT_ATOMIC_UMAX_X2>;
965defm FLAT_ATOMIC_AND_X2 : FLAT_Real_Atomics_ci <0x59, FLAT_ATOMIC_AND_X2>;
966defm FLAT_ATOMIC_OR_X2 : FLAT_Real_Atomics_ci <0x5a, FLAT_ATOMIC_OR_X2>;
967defm FLAT_ATOMIC_XOR_X2 : FLAT_Real_Atomics_ci <0x5b, FLAT_ATOMIC_XOR_X2>;
968defm FLAT_ATOMIC_INC_X2 : FLAT_Real_Atomics_ci <0x5c, FLAT_ATOMIC_INC_X2>;
969defm FLAT_ATOMIC_DEC_X2 : FLAT_Real_Atomics_ci <0x5d, FLAT_ATOMIC_DEC_X2>;
970
971// CI Only flat instructions
972defm FLAT_ATOMIC_FCMPSWAP : FLAT_Real_Atomics_ci <0x3e, FLAT_ATOMIC_FCMPSWAP>;
973defm FLAT_ATOMIC_FMIN : FLAT_Real_Atomics_ci <0x3f, FLAT_ATOMIC_FMIN>;
974defm FLAT_ATOMIC_FMAX : FLAT_Real_Atomics_ci <0x40, FLAT_ATOMIC_FMAX>;
975defm FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_Real_Atomics_ci <0x5e, FLAT_ATOMIC_FCMPSWAP_X2>;
976defm FLAT_ATOMIC_FMIN_X2 : FLAT_Real_Atomics_ci <0x5f, FLAT_ATOMIC_FMIN_X2>;
977defm FLAT_ATOMIC_FMAX_X2 : FLAT_Real_Atomics_ci <0x60, FLAT_ATOMIC_FMAX_X2>;
978
979
980//===----------------------------------------------------------------------===//
981// VI
982//===----------------------------------------------------------------------===//
983
984class FLAT_Real_vi <bits<7> op, FLAT_Pseudo ps> :
985 FLAT_Real <op, ps>,
986 SIMCInstr <ps.PseudoInstr, SIEncodingFamily.VI> {
987 let AssemblerPredicate = isVI;
988 let DecoderNamespace="VI";
989}
990
Matt Arsenault04004712017-07-20 05:17:54 +0000991multiclass FLAT_Real_AllAddr_vi<bits<7> op> {
992 def _vi : FLAT_Real_vi<op, !cast<FLAT_Pseudo>(NAME)>;
993 def _SADDR_vi : FLAT_Real_vi<op, !cast<FLAT_Pseudo>(NAME#"_SADDR")>;
994}
995
Valery Pykhtin8bc65962016-09-05 11:22:51 +0000996def FLAT_LOAD_UBYTE_vi : FLAT_Real_vi <0x10, FLAT_LOAD_UBYTE>;
997def FLAT_LOAD_SBYTE_vi : FLAT_Real_vi <0x11, FLAT_LOAD_SBYTE>;
998def FLAT_LOAD_USHORT_vi : FLAT_Real_vi <0x12, FLAT_LOAD_USHORT>;
999def FLAT_LOAD_SSHORT_vi : FLAT_Real_vi <0x13, FLAT_LOAD_SSHORT>;
1000def FLAT_LOAD_DWORD_vi : FLAT_Real_vi <0x14, FLAT_LOAD_DWORD>;
1001def FLAT_LOAD_DWORDX2_vi : FLAT_Real_vi <0x15, FLAT_LOAD_DWORDX2>;
1002def FLAT_LOAD_DWORDX4_vi : FLAT_Real_vi <0x17, FLAT_LOAD_DWORDX4>;
1003def FLAT_LOAD_DWORDX3_vi : FLAT_Real_vi <0x16, FLAT_LOAD_DWORDX3>;
1004
1005def FLAT_STORE_BYTE_vi : FLAT_Real_vi <0x18, FLAT_STORE_BYTE>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001006def FLAT_STORE_BYTE_D16_HI_vi : FLAT_Real_vi <0x19, FLAT_STORE_BYTE_D16_HI>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +00001007def FLAT_STORE_SHORT_vi : FLAT_Real_vi <0x1a, FLAT_STORE_SHORT>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001008def FLAT_STORE_SHORT_D16_HI_vi : FLAT_Real_vi <0x1b, FLAT_STORE_SHORT_D16_HI>;
Valery Pykhtin8bc65962016-09-05 11:22:51 +00001009def FLAT_STORE_DWORD_vi : FLAT_Real_vi <0x1c, FLAT_STORE_DWORD>;
1010def FLAT_STORE_DWORDX2_vi : FLAT_Real_vi <0x1d, FLAT_STORE_DWORDX2>;
1011def FLAT_STORE_DWORDX4_vi : FLAT_Real_vi <0x1f, FLAT_STORE_DWORDX4>;
1012def FLAT_STORE_DWORDX3_vi : FLAT_Real_vi <0x1e, FLAT_STORE_DWORDX3>;
1013
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001014def FLAT_LOAD_UBYTE_D16_vi : FLAT_Real_vi <0x20, FLAT_LOAD_UBYTE_D16>;
1015def FLAT_LOAD_UBYTE_D16_HI_vi : FLAT_Real_vi <0x21, FLAT_LOAD_UBYTE_D16_HI>;
1016def FLAT_LOAD_SBYTE_D16_vi : FLAT_Real_vi <0x22, FLAT_LOAD_SBYTE_D16>;
1017def FLAT_LOAD_SBYTE_D16_HI_vi : FLAT_Real_vi <0x23, FLAT_LOAD_SBYTE_D16_HI>;
1018def FLAT_LOAD_SHORT_D16_vi : FLAT_Real_vi <0x24, FLAT_LOAD_SHORT_D16>;
1019def FLAT_LOAD_SHORT_D16_HI_vi : FLAT_Real_vi <0x25, FLAT_LOAD_SHORT_D16_HI>;
1020
Valery Pykhtin8bc65962016-09-05 11:22:51 +00001021multiclass FLAT_Real_Atomics_vi <bits<7> op, FLAT_Pseudo ps> {
1022 def _vi : FLAT_Real_vi<op, !cast<FLAT_Pseudo>(ps.PseudoInstr)>;
1023 def _RTN_vi : FLAT_Real_vi<op, !cast<FLAT_Pseudo>(ps.PseudoInstr # "_RTN")>;
1024}
1025
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +00001026multiclass FLAT_Global_Real_Atomics_vi<bits<7> op> :
1027 FLAT_Real_AllAddr_vi<op> {
1028 def _RTN_vi : FLAT_Real_vi <op, !cast<FLAT_Pseudo>(NAME#"_RTN")>;
1029 def _SADDR_RTN_vi : FLAT_Real_vi <op, !cast<FLAT_Pseudo>(NAME#"_SADDR_RTN")>;
1030}
1031
1032
Valery Pykhtin8bc65962016-09-05 11:22:51 +00001033defm FLAT_ATOMIC_SWAP : FLAT_Real_Atomics_vi <0x40, FLAT_ATOMIC_SWAP>;
1034defm FLAT_ATOMIC_CMPSWAP : FLAT_Real_Atomics_vi <0x41, FLAT_ATOMIC_CMPSWAP>;
1035defm FLAT_ATOMIC_ADD : FLAT_Real_Atomics_vi <0x42, FLAT_ATOMIC_ADD>;
1036defm FLAT_ATOMIC_SUB : FLAT_Real_Atomics_vi <0x43, FLAT_ATOMIC_SUB>;
1037defm FLAT_ATOMIC_SMIN : FLAT_Real_Atomics_vi <0x44, FLAT_ATOMIC_SMIN>;
1038defm FLAT_ATOMIC_UMIN : FLAT_Real_Atomics_vi <0x45, FLAT_ATOMIC_UMIN>;
1039defm FLAT_ATOMIC_SMAX : FLAT_Real_Atomics_vi <0x46, FLAT_ATOMIC_SMAX>;
1040defm FLAT_ATOMIC_UMAX : FLAT_Real_Atomics_vi <0x47, FLAT_ATOMIC_UMAX>;
1041defm FLAT_ATOMIC_AND : FLAT_Real_Atomics_vi <0x48, FLAT_ATOMIC_AND>;
1042defm FLAT_ATOMIC_OR : FLAT_Real_Atomics_vi <0x49, FLAT_ATOMIC_OR>;
1043defm FLAT_ATOMIC_XOR : FLAT_Real_Atomics_vi <0x4a, FLAT_ATOMIC_XOR>;
1044defm FLAT_ATOMIC_INC : FLAT_Real_Atomics_vi <0x4b, FLAT_ATOMIC_INC>;
1045defm FLAT_ATOMIC_DEC : FLAT_Real_Atomics_vi <0x4c, FLAT_ATOMIC_DEC>;
1046defm FLAT_ATOMIC_SWAP_X2 : FLAT_Real_Atomics_vi <0x60, FLAT_ATOMIC_SWAP_X2>;
1047defm FLAT_ATOMIC_CMPSWAP_X2 : FLAT_Real_Atomics_vi <0x61, FLAT_ATOMIC_CMPSWAP_X2>;
1048defm FLAT_ATOMIC_ADD_X2 : FLAT_Real_Atomics_vi <0x62, FLAT_ATOMIC_ADD_X2>;
1049defm FLAT_ATOMIC_SUB_X2 : FLAT_Real_Atomics_vi <0x63, FLAT_ATOMIC_SUB_X2>;
1050defm FLAT_ATOMIC_SMIN_X2 : FLAT_Real_Atomics_vi <0x64, FLAT_ATOMIC_SMIN_X2>;
1051defm FLAT_ATOMIC_UMIN_X2 : FLAT_Real_Atomics_vi <0x65, FLAT_ATOMIC_UMIN_X2>;
1052defm FLAT_ATOMIC_SMAX_X2 : FLAT_Real_Atomics_vi <0x66, FLAT_ATOMIC_SMAX_X2>;
1053defm FLAT_ATOMIC_UMAX_X2 : FLAT_Real_Atomics_vi <0x67, FLAT_ATOMIC_UMAX_X2>;
1054defm FLAT_ATOMIC_AND_X2 : FLAT_Real_Atomics_vi <0x68, FLAT_ATOMIC_AND_X2>;
1055defm FLAT_ATOMIC_OR_X2 : FLAT_Real_Atomics_vi <0x69, FLAT_ATOMIC_OR_X2>;
1056defm FLAT_ATOMIC_XOR_X2 : FLAT_Real_Atomics_vi <0x6a, FLAT_ATOMIC_XOR_X2>;
1057defm FLAT_ATOMIC_INC_X2 : FLAT_Real_Atomics_vi <0x6b, FLAT_ATOMIC_INC_X2>;
1058defm FLAT_ATOMIC_DEC_X2 : FLAT_Real_Atomics_vi <0x6c, FLAT_ATOMIC_DEC_X2>;
1059
Matt Arsenault04004712017-07-20 05:17:54 +00001060defm GLOBAL_LOAD_UBYTE : FLAT_Real_AllAddr_vi <0x10>;
1061defm GLOBAL_LOAD_SBYTE : FLAT_Real_AllAddr_vi <0x11>;
1062defm GLOBAL_LOAD_USHORT : FLAT_Real_AllAddr_vi <0x12>;
1063defm GLOBAL_LOAD_SSHORT : FLAT_Real_AllAddr_vi <0x13>;
1064defm GLOBAL_LOAD_DWORD : FLAT_Real_AllAddr_vi <0x14>;
1065defm GLOBAL_LOAD_DWORDX2 : FLAT_Real_AllAddr_vi <0x15>;
Matt Arsenault04004712017-07-20 05:17:54 +00001066defm GLOBAL_LOAD_DWORDX3 : FLAT_Real_AllAddr_vi <0x16>;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +00001067defm GLOBAL_LOAD_DWORDX4 : FLAT_Real_AllAddr_vi <0x17>;
Matt Arsenault9698f1c2017-06-20 19:54:14 +00001068
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001069defm GLOBAL_LOAD_UBYTE_D16 : FLAT_Real_AllAddr_vi <0x20>;
1070defm GLOBAL_LOAD_UBYTE_D16_HI : FLAT_Real_AllAddr_vi <0x21>;
1071defm GLOBAL_LOAD_SBYTE_D16 : FLAT_Real_AllAddr_vi <0x22>;
1072defm GLOBAL_LOAD_SBYTE_D16_HI : FLAT_Real_AllAddr_vi <0x23>;
1073defm GLOBAL_LOAD_SHORT_D16 : FLAT_Real_AllAddr_vi <0x24>;
1074defm GLOBAL_LOAD_SHORT_D16_HI : FLAT_Real_AllAddr_vi <0x25>;
1075
Matt Arsenault04004712017-07-20 05:17:54 +00001076defm GLOBAL_STORE_BYTE : FLAT_Real_AllAddr_vi <0x18>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001077defm GLOBAL_STORE_BYTE_D16_HI : FLAT_Real_AllAddr_vi <0x19>;
Matt Arsenault04004712017-07-20 05:17:54 +00001078defm GLOBAL_STORE_SHORT : FLAT_Real_AllAddr_vi <0x1a>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001079defm GLOBAL_STORE_SHORT_D16_HI : FLAT_Real_AllAddr_vi <0x1b>;
Matt Arsenault04004712017-07-20 05:17:54 +00001080defm GLOBAL_STORE_DWORD : FLAT_Real_AllAddr_vi <0x1c>;
1081defm GLOBAL_STORE_DWORDX2 : FLAT_Real_AllAddr_vi <0x1d>;
Matt Arsenault04004712017-07-20 05:17:54 +00001082defm GLOBAL_STORE_DWORDX3 : FLAT_Real_AllAddr_vi <0x1e>;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +00001083defm GLOBAL_STORE_DWORDX4 : FLAT_Real_AllAddr_vi <0x1f>;
1084
Matt Arsenaultf65c5ac2017-07-20 17:31:56 +00001085
1086defm GLOBAL_ATOMIC_SWAP : FLAT_Global_Real_Atomics_vi <0x40>;
1087defm GLOBAL_ATOMIC_CMPSWAP : FLAT_Global_Real_Atomics_vi <0x41>;
1088defm GLOBAL_ATOMIC_ADD : FLAT_Global_Real_Atomics_vi <0x42>;
1089defm GLOBAL_ATOMIC_SUB : FLAT_Global_Real_Atomics_vi <0x43>;
1090defm GLOBAL_ATOMIC_SMIN : FLAT_Global_Real_Atomics_vi <0x44>;
1091defm GLOBAL_ATOMIC_UMIN : FLAT_Global_Real_Atomics_vi <0x45>;
1092defm GLOBAL_ATOMIC_SMAX : FLAT_Global_Real_Atomics_vi <0x46>;
1093defm GLOBAL_ATOMIC_UMAX : FLAT_Global_Real_Atomics_vi <0x47>;
1094defm GLOBAL_ATOMIC_AND : FLAT_Global_Real_Atomics_vi <0x48>;
1095defm GLOBAL_ATOMIC_OR : FLAT_Global_Real_Atomics_vi <0x49>;
1096defm GLOBAL_ATOMIC_XOR : FLAT_Global_Real_Atomics_vi <0x4a>;
1097defm GLOBAL_ATOMIC_INC : FLAT_Global_Real_Atomics_vi <0x4b>;
1098defm GLOBAL_ATOMIC_DEC : FLAT_Global_Real_Atomics_vi <0x4c>;
1099defm GLOBAL_ATOMIC_SWAP_X2 : FLAT_Global_Real_Atomics_vi <0x60>;
1100defm GLOBAL_ATOMIC_CMPSWAP_X2 : FLAT_Global_Real_Atomics_vi <0x61>;
1101defm GLOBAL_ATOMIC_ADD_X2 : FLAT_Global_Real_Atomics_vi <0x62>;
1102defm GLOBAL_ATOMIC_SUB_X2 : FLAT_Global_Real_Atomics_vi <0x63>;
1103defm GLOBAL_ATOMIC_SMIN_X2 : FLAT_Global_Real_Atomics_vi <0x64>;
1104defm GLOBAL_ATOMIC_UMIN_X2 : FLAT_Global_Real_Atomics_vi <0x65>;
1105defm GLOBAL_ATOMIC_SMAX_X2 : FLAT_Global_Real_Atomics_vi <0x66>;
1106defm GLOBAL_ATOMIC_UMAX_X2 : FLAT_Global_Real_Atomics_vi <0x67>;
1107defm GLOBAL_ATOMIC_AND_X2 : FLAT_Global_Real_Atomics_vi <0x68>;
1108defm GLOBAL_ATOMIC_OR_X2 : FLAT_Global_Real_Atomics_vi <0x69>;
1109defm GLOBAL_ATOMIC_XOR_X2 : FLAT_Global_Real_Atomics_vi <0x6a>;
1110defm GLOBAL_ATOMIC_INC_X2 : FLAT_Global_Real_Atomics_vi <0x6b>;
1111defm GLOBAL_ATOMIC_DEC_X2 : FLAT_Global_Real_Atomics_vi <0x6c>;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +00001112
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001113defm SCRATCH_LOAD_UBYTE : FLAT_Real_AllAddr_vi <0x10>;
1114defm SCRATCH_LOAD_SBYTE : FLAT_Real_AllAddr_vi <0x11>;
1115defm SCRATCH_LOAD_USHORT : FLAT_Real_AllAddr_vi <0x12>;
1116defm SCRATCH_LOAD_SSHORT : FLAT_Real_AllAddr_vi <0x13>;
1117defm SCRATCH_LOAD_DWORD : FLAT_Real_AllAddr_vi <0x14>;
1118defm SCRATCH_LOAD_DWORDX2 : FLAT_Real_AllAddr_vi <0x15>;
1119defm SCRATCH_LOAD_DWORDX3 : FLAT_Real_AllAddr_vi <0x16>;
1120defm SCRATCH_LOAD_DWORDX4 : FLAT_Real_AllAddr_vi <0x17>;
1121defm SCRATCH_STORE_BYTE : FLAT_Real_AllAddr_vi <0x18>;
1122defm SCRATCH_STORE_BYTE_D16_HI : FLAT_Real_AllAddr_vi <0x19>;
1123defm SCRATCH_LOAD_UBYTE_D16 : FLAT_Real_AllAddr_vi <0x20>;
1124defm SCRATCH_LOAD_UBYTE_D16_HI : FLAT_Real_AllAddr_vi <0x21>;
1125defm SCRATCH_LOAD_SBYTE_D16 : FLAT_Real_AllAddr_vi <0x22>;
1126defm SCRATCH_LOAD_SBYTE_D16_HI : FLAT_Real_AllAddr_vi <0x23>;
1127defm SCRATCH_LOAD_SHORT_D16 : FLAT_Real_AllAddr_vi <0x24>;
1128defm SCRATCH_LOAD_SHORT_D16_HI : FLAT_Real_AllAddr_vi <0x25>;
1129defm SCRATCH_STORE_SHORT : FLAT_Real_AllAddr_vi <0x1a>;
1130defm SCRATCH_STORE_SHORT_D16_HI : FLAT_Real_AllAddr_vi <0x1b>;
1131defm SCRATCH_STORE_DWORD : FLAT_Real_AllAddr_vi <0x1c>;
1132defm SCRATCH_STORE_DWORDX2 : FLAT_Real_AllAddr_vi <0x1d>;
1133defm SCRATCH_STORE_DWORDX3 : FLAT_Real_AllAddr_vi <0x1e>;
1134defm SCRATCH_STORE_DWORDX4 : FLAT_Real_AllAddr_vi <0x1f>;