blob: d78633f567dd553f6d3c2195ecd3874ab34eba78 [file] [log] [blame]
Chris Lattner0a1762e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +000016#include "MCTargetDesc/SparcMCExpr.h"
Dan Gohman31ae5862010-04-17 14:41:14 +000017#include "SparcMachineFunctionInfo.h"
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +000018#include "SparcRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "SparcTargetMachine.h"
Venkatraman Govindarajufd5c1f92014-01-29 04:51:35 +000020#include "SparcTargetObjectFile.h"
Chris Lattner49b269d2008-03-17 05:41:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/DerivedTypes.h"
29#include "llvm/IR/Function.h"
30#include "llvm/IR/Module.h"
Torok Edwin56d06592009-07-11 20:10:48 +000031#include "llvm/Support/ErrorHandling.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000032using namespace llvm;
33
Chris Lattner49b269d2008-03-17 05:41:48 +000034
35//===----------------------------------------------------------------------===//
36// Calling Convention Implementation
37//===----------------------------------------------------------------------===//
38
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000039static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
40 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags, CCState &State)
42{
43 assert (ArgFlags.isSRet());
44
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000045 // Assign SRet argument.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000046 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
47 0,
48 LocVT, LocInfo));
49 return true;
50}
51
James Y Knight3994be82015-08-10 19:11:39 +000052static bool CC_Sparc_Assign_Split_64(unsigned &ValNo, MVT &ValVT,
53 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags, CCState &State)
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000055{
Craig Topper840beec2014-04-04 05:16:06 +000056 static const MCPhysReg RegList[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000057 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
58 };
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000059 // Try to get first reg.
Tim Northover3b6b7ca2015-02-21 02:11:17 +000060 if (unsigned Reg = State.AllocateReg(RegList)) {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000061 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
62 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000063 // Assign whole thing in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000064 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
65 State.AllocateStack(8,4),
66 LocVT, LocInfo));
67 return true;
68 }
69
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000070 // Try to get second reg.
Tim Northover3b6b7ca2015-02-21 02:11:17 +000071 if (unsigned Reg = State.AllocateReg(RegList))
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000072 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
73 else
74 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
75 State.AllocateStack(4,4),
76 LocVT, LocInfo));
77 return true;
78}
79
James Y Knight3994be82015-08-10 19:11:39 +000080static bool CC_Sparc_Assign_Ret_Split_64(unsigned &ValNo, MVT &ValVT,
81 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
82 ISD::ArgFlagsTy &ArgFlags, CCState &State)
83{
84 static const MCPhysReg RegList[] = {
85 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
86 };
87
88 // Try to get first reg.
89 if (unsigned Reg = State.AllocateReg(RegList))
90 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
91 else
92 return false;
93
94 // Try to get second reg.
95 if (unsigned Reg = State.AllocateReg(RegList))
96 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
97 else
98 return false;
99
100 return true;
101}
102
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000103// Allocate a full-sized argument for the 64-bit ABI.
104static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT,
105 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
106 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +0000107 assert((LocVT == MVT::f32 || LocVT == MVT::f128
108 || LocVT.getSizeInBits() == 64) &&
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000109 "Can't handle non-64 bits locations");
110
111 // Stack space is allocated for all arguments starting from [%fp+BIAS+128].
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +0000112 unsigned size = (LocVT == MVT::f128) ? 16 : 8;
113 unsigned alignment = (LocVT == MVT::f128) ? 16 : 8;
114 unsigned Offset = State.AllocateStack(size, alignment);
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000115 unsigned Reg = 0;
116
117 if (LocVT == MVT::i64 && Offset < 6*8)
118 // Promote integers to %i0-%i5.
119 Reg = SP::I0 + Offset/8;
120 else if (LocVT == MVT::f64 && Offset < 16*8)
121 // Promote doubles to %d0-%d30. (Which LLVM calls D0-D15).
122 Reg = SP::D0 + Offset/8;
123 else if (LocVT == MVT::f32 && Offset < 16*8)
124 // Promote floats to %f1, %f3, ...
125 Reg = SP::F1 + Offset/4;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +0000126 else if (LocVT == MVT::f128 && Offset < 16*8)
127 // Promote long doubles to %q0-%q28. (Which LLVM calls Q0-Q7).
128 Reg = SP::Q0 + Offset/16;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000129
130 // Promote to register when possible, otherwise use the stack slot.
131 if (Reg) {
132 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
133 return true;
134 }
135
136 // This argument goes on the stack in an 8-byte slot.
137 // When passing floats, LocVT is smaller than 8 bytes. Adjust the offset to
138 // the right-aligned float. The first 4 bytes of the stack slot are undefined.
139 if (LocVT == MVT::f32)
140 Offset += 4;
141
142 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
143 return true;
144}
145
146// Allocate a half-sized argument for the 64-bit ABI.
147//
148// This is used when passing { float, int } structs by value in registers.
149static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT,
150 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
151 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
152 assert(LocVT.getSizeInBits() == 32 && "Can't handle non-32 bits locations");
153 unsigned Offset = State.AllocateStack(4, 4);
154
155 if (LocVT == MVT::f32 && Offset < 16*8) {
156 // Promote floats to %f0-%f31.
157 State.addLoc(CCValAssign::getReg(ValNo, ValVT, SP::F0 + Offset/4,
158 LocVT, LocInfo));
159 return true;
160 }
161
162 if (LocVT == MVT::i32 && Offset < 6*8) {
163 // Promote integers to %i0-%i5, using half the register.
164 unsigned Reg = SP::I0 + Offset/8;
165 LocVT = MVT::i64;
166 LocInfo = CCValAssign::AExt;
167
168 // Set the Custom bit if this i32 goes in the high bits of a register.
169 if (Offset % 8 == 0)
170 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg,
171 LocVT, LocInfo));
172 else
173 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
174 return true;
175 }
176
177 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
178 return true;
179}
180
Chris Lattner49b269d2008-03-17 05:41:48 +0000181#include "SparcGenCallingConv.inc"
182
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000183// The calling conventions in SparcCallingConv.td are described in terms of the
184// callee's register window. This function translates registers to the
185// corresponding caller window %o register.
186static unsigned toCallerWindow(unsigned Reg) {
187 assert(SP::I0 + 7 == SP::I7 && SP::O0 + 7 == SP::O7 && "Unexpected enum");
188 if (Reg >= SP::I0 && Reg <= SP::I7)
189 return Reg - SP::I0 + SP::O0;
190 return Reg;
191}
192
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000193SDValue
194SparcTargetLowering::LowerReturn(SDValue Chain,
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000195 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000196 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000197 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000198 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000199 if (Subtarget->is64Bit())
200 return LowerReturn_64(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
201 return LowerReturn_32(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
202}
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000203
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000204SDValue
205SparcTargetLowering::LowerReturn_32(SDValue Chain,
206 CallingConv::ID CallConv, bool IsVarArg,
207 const SmallVectorImpl<ISD::OutputArg> &Outs,
208 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000209 SDLoc DL, SelectionDAG &DAG) const {
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000210 MachineFunction &MF = DAG.getMachineFunction();
211
Chris Lattner49b269d2008-03-17 05:41:48 +0000212 // CCValAssign - represent the assignment of the return value to locations.
213 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000214
Chris Lattner49b269d2008-03-17 05:41:48 +0000215 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000216 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
217 *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000218
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000219 // Analyze return values.
220 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000221
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000222 SDValue Flag;
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000223 SmallVector<SDValue, 4> RetOps(1, Chain);
224 // Make room for the return address offset.
225 RetOps.push_back(SDValue());
Chris Lattner49b269d2008-03-17 05:41:48 +0000226
227 // Copy the result values into the output registers.
James Y Knight3994be82015-08-10 19:11:39 +0000228 for (unsigned i = 0, realRVLocIdx = 0;
229 i != RVLocs.size();
230 ++i, ++realRVLocIdx) {
Chris Lattner49b269d2008-03-17 05:41:48 +0000231 CCValAssign &VA = RVLocs[i];
232 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000233
James Y Knight3994be82015-08-10 19:11:39 +0000234 SDValue Arg = OutVals[realRVLocIdx];
235
236 if (VA.needsCustom()) {
237 assert(VA.getLocVT() == MVT::v2i32);
238 // Legalize ret v2i32 -> ret 2 x i32 (Basically: do what would
239 // happen by default if this wasn't a legal type)
240
241 SDValue Part0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32,
242 Arg,
243 DAG.getConstant(0, DL, getVectorIdxTy(DAG.getDataLayout())));
244 SDValue Part1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32,
245 Arg,
246 DAG.getConstant(1, DL, getVectorIdxTy(DAG.getDataLayout())));
247
248 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Part0, Flag);
249 Flag = Chain.getValue(1);
250 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
251 VA = RVLocs[++i]; // skip ahead to next loc
252 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Part1,
253 Flag);
254 } else
255 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Arg, Flag);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000256
Chris Lattner49b269d2008-03-17 05:41:48 +0000257 // Guarantee that all emitted copies are stuck together with flags.
258 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000259 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner49b269d2008-03-17 05:41:48 +0000260 }
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000261
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000262 unsigned RetAddrOffset = 8; // Call Inst + Delay Slot
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000263 // If the function returns a struct, copy the SRetReturnReg to I0
264 if (MF.getFunction()->hasStructRetAttr()) {
265 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
266 unsigned Reg = SFI->getSRetReturnReg();
267 if (!Reg)
268 llvm_unreachable("sret virtual register not created in the entry block");
Mehdi Amini44ede332015-07-09 02:09:04 +0000269 auto PtrVT = getPointerTy(DAG.getDataLayout());
270 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, PtrVT);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000271 Chain = DAG.getCopyToReg(Chain, DL, SP::I0, Val, Flag);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000272 Flag = Chain.getValue(1);
Mehdi Amini44ede332015-07-09 02:09:04 +0000273 RetOps.push_back(DAG.getRegister(SP::I0, PtrVT));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000274 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000275 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000276
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000277 RetOps[0] = Chain; // Update chain.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000278 RetOps[1] = DAG.getConstant(RetAddrOffset, DL, MVT::i32);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000279
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000280 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000281 if (Flag.getNode())
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000282 RetOps.push_back(Flag);
283
Craig Topper48d114b2014-04-26 18:35:24 +0000284 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other, RetOps);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000285}
286
287// Lower return values for the 64-bit ABI.
288// Return values are passed the exactly the same way as function arguments.
289SDValue
290SparcTargetLowering::LowerReturn_64(SDValue Chain,
291 CallingConv::ID CallConv, bool IsVarArg,
292 const SmallVectorImpl<ISD::OutputArg> &Outs,
293 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000294 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000295 // CCValAssign - represent the assignment of the return value to locations.
296 SmallVector<CCValAssign, 16> RVLocs;
297
298 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000299 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
300 *DAG.getContext());
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000301
302 // Analyze return values.
Jakob Stoklund Olesene7084a12014-01-12 04:13:17 +0000303 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc64);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000304
305 SDValue Flag;
306 SmallVector<SDValue, 4> RetOps(1, Chain);
307
308 // The second operand on the return instruction is the return address offset.
309 // The return address is always %i7+8 with the 64-bit ABI.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000310 RetOps.push_back(DAG.getConstant(8, DL, MVT::i32));
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000311
312 // Copy the result values into the output registers.
313 for (unsigned i = 0; i != RVLocs.size(); ++i) {
314 CCValAssign &VA = RVLocs[i];
315 assert(VA.isRegLoc() && "Can only return in registers!");
316 SDValue OutVal = OutVals[i];
317
318 // Integer return values must be sign or zero extended by the callee.
319 switch (VA.getLocInfo()) {
Lang Hames06234ec2014-01-14 19:56:36 +0000320 case CCValAssign::Full: break;
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000321 case CCValAssign::SExt:
322 OutVal = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), OutVal);
323 break;
324 case CCValAssign::ZExt:
325 OutVal = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), OutVal);
326 break;
327 case CCValAssign::AExt:
328 OutVal = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), OutVal);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000329 break;
Lang Hames06234ec2014-01-14 19:56:36 +0000330 default:
331 llvm_unreachable("Unknown loc info!");
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000332 }
333
334 // The custom bit on an i32 return value indicates that it should be passed
335 // in the high bits of the register.
336 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
337 OutVal = DAG.getNode(ISD::SHL, DL, MVT::i64, OutVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000338 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000339
340 // The next value may go in the low bits of the same register.
341 // Handle both at once.
342 if (i+1 < RVLocs.size() && RVLocs[i+1].getLocReg() == VA.getLocReg()) {
343 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, OutVals[i+1]);
344 OutVal = DAG.getNode(ISD::OR, DL, MVT::i64, OutVal, NV);
345 // Skip the next value, it's already done.
346 ++i;
347 }
348 }
349
350 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), OutVal, Flag);
351
352 // Guarantee that all emitted copies are stuck together with flags.
353 Flag = Chain.getValue(1);
354 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
355 }
356
357 RetOps[0] = Chain; // Update chain.
358
359 // Add the flag if we have it.
360 if (Flag.getNode())
361 RetOps.push_back(Flag);
362
Craig Topper48d114b2014-04-26 18:35:24 +0000363 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other, RetOps);
Chris Lattner49b269d2008-03-17 05:41:48 +0000364}
365
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000366SDValue SparcTargetLowering::
367LowerFormalArguments(SDValue Chain,
368 CallingConv::ID CallConv,
369 bool IsVarArg,
370 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000371 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000372 SelectionDAG &DAG,
373 SmallVectorImpl<SDValue> &InVals) const {
374 if (Subtarget->is64Bit())
375 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
376 DL, DAG, InVals);
377 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
378 DL, DAG, InVals);
379}
380
381/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000382/// passed in either one or two GPRs, including FP values. TODO: we should
383/// pass FP values in FP registers for fastcc functions.
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000384SDValue SparcTargetLowering::
385LowerFormalArguments_32(SDValue Chain,
386 CallingConv::ID CallConv,
387 bool isVarArg,
388 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000389 SDLoc dl,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000390 SelectionDAG &DAG,
391 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner49b269d2008-03-17 05:41:48 +0000392 MachineFunction &MF = DAG.getMachineFunction();
393 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +0000394 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmanbe853b72009-07-19 19:53:46 +0000395
396 // Assign locations to all of the incoming arguments.
397 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000398 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
399 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000400 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000401
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000402 const unsigned StackOffset = 92;
James Y Knight33beb242015-12-15 19:23:12 +0000403 bool IsLittleEndian = DAG.getDataLayout().isLittleEndian();
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000404
Reid Kleckner79418562014-05-09 22:32:13 +0000405 unsigned InIdx = 0;
406 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++InIdx) {
Eli Friedmanbe853b72009-07-19 19:53:46 +0000407 CCValAssign &VA = ArgLocs[i];
Chris Lattner49b269d2008-03-17 05:41:48 +0000408
Reid Kleckner79418562014-05-09 22:32:13 +0000409 if (Ins[InIdx].Flags.isSRet()) {
410 if (InIdx != 0)
411 report_fatal_error("sparc only supports sret on the first parameter");
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000412 // Get SRet from [%fp+64].
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000413 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, 64, true);
414 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
415 SDValue Arg = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
416 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000417 false, false, false, 0);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000418 InVals.push_back(Arg);
419 continue;
420 }
421
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000422 if (VA.isRegLoc()) {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000423 if (VA.needsCustom()) {
James Y Knight3994be82015-08-10 19:11:39 +0000424 assert(VA.getLocVT() == MVT::f64 || VA.getLocVT() == MVT::v2i32);
425
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000426 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
427 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
428 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000429
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000430 assert(i+1 < e);
431 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000432
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000433 SDValue LoVal;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000434 if (NextVA.isMemLoc()) {
435 int FrameIdx = MF.getFrameInfo()->
436 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson9f944592009-08-11 20:47:22 +0000437 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000438 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
439 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000440 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000441 } else {
442 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patelf3292b22011-02-21 23:21:26 +0000443 &SP::IntRegsRegClass);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000444 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000445 }
James Y Knight33beb242015-12-15 19:23:12 +0000446
447 if (IsLittleEndian)
448 std::swap(LoVal, HiVal);
449
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000450 SDValue WholeValue =
Owen Anderson9f944592009-08-11 20:47:22 +0000451 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
James Y Knight3994be82015-08-10 19:11:39 +0000452 WholeValue = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), WholeValue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000453 InVals.push_back(WholeValue);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000454 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000455 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000456 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
457 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
458 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
459 if (VA.getLocVT() == MVT::f32)
460 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
461 else if (VA.getLocVT() != MVT::i32) {
462 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
463 DAG.getValueType(VA.getLocVT()));
464 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
465 }
466 InVals.push_back(Arg);
467 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000468 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000469
470 assert(VA.isMemLoc());
471
472 unsigned Offset = VA.getLocMemOffset()+StackOffset;
Mehdi Amini44ede332015-07-09 02:09:04 +0000473 auto PtrVT = getPointerTy(DAG.getDataLayout());
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000474
475 if (VA.needsCustom()) {
James Y Knight3994be82015-08-10 19:11:39 +0000476 assert(VA.getValVT() == MVT::f64 || MVT::v2i32);
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000477 // If it is double-word aligned, just load.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000478 if (Offset % 8 == 0) {
479 int FI = MF.getFrameInfo()->CreateFixedObject(8,
480 Offset,
481 true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000482 SDValue FIPtr = DAG.getFrameIndex(FI, PtrVT);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000483 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
484 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000485 false,false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000486 InVals.push_back(Load);
487 continue;
488 }
489
490 int FI = MF.getFrameInfo()->CreateFixedObject(4,
491 Offset,
492 true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000493 SDValue FIPtr = DAG.getFrameIndex(FI, PtrVT);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000494 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
495 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000496 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000497 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
498 Offset+4,
499 true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000500 SDValue FIPtr2 = DAG.getFrameIndex(FI2, PtrVT);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000501
502 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
503 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000504 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000505
James Y Knight33beb242015-12-15 19:23:12 +0000506 if (IsLittleEndian)
507 std::swap(LoVal, HiVal);
508
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000509 SDValue WholeValue =
510 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
James Y Knight3994be82015-08-10 19:11:39 +0000511 WholeValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), WholeValue);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000512 InVals.push_back(WholeValue);
513 continue;
514 }
515
516 int FI = MF.getFrameInfo()->CreateFixedObject(4,
517 Offset,
518 true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000519 SDValue FIPtr = DAG.getFrameIndex(FI, PtrVT);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000520 SDValue Load ;
521 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
522 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
523 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000524 false, false, false, 0);
James Y Knight33beb242015-12-15 19:23:12 +0000525 } else if (VA.getValVT() == MVT::f128) {
526 report_fatal_error("SPARCv8 does not handle f128 in calls; "
527 "pass indirectly");
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000528 } else {
James Y Knight33beb242015-12-15 19:23:12 +0000529 // We shouldn't see any other value types here.
James Y Knight99fcb722015-12-15 23:07:16 +0000530 llvm_unreachable("Unexpected ValVT encountered in frame lowering.");
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000531 }
532 InVals.push_back(Load);
Chris Lattner49b269d2008-03-17 05:41:48 +0000533 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000534
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000535 if (MF.getFunction()->hasStructRetAttr()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000536 // Copy the SRet Argument to SRetReturnReg.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000537 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
538 unsigned Reg = SFI->getSRetReturnReg();
539 if (!Reg) {
540 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
541 SFI->setSRetReturnReg(Reg);
542 }
543 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
544 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
545 }
546
Chris Lattner49b269d2008-03-17 05:41:48 +0000547 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmanbe853b72009-07-19 19:53:46 +0000548 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +0000549 static const MCPhysReg ArgRegs[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000550 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
551 };
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000552 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs);
Craig Topper840beec2014-04-04 05:16:06 +0000553 const MCPhysReg *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000554 unsigned ArgOffset = CCInfo.getNextStackOffset();
555 if (NumAllocated == 6)
556 ArgOffset += StackOffset;
557 else {
558 assert(!ArgOffset);
559 ArgOffset = 68+4*NumAllocated;
560 }
561
Chris Lattner49b269d2008-03-17 05:41:48 +0000562 // Remember the vararg offset for the va_start implementation.
Dan Gohman31ae5862010-04-17 14:41:14 +0000563 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000564
Eli Friedmanbe853b72009-07-19 19:53:46 +0000565 std::vector<SDValue> OutChains;
566
Chris Lattner49b269d2008-03-17 05:41:48 +0000567 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
568 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
569 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson9f944592009-08-11 20:47:22 +0000570 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000571
David Greene1fbe0542009-11-12 20:49:22 +0000572 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Cheng0664a672010-07-03 00:40:23 +0000573 true);
Owen Anderson9f944592009-08-11 20:47:22 +0000574 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000575
Chris Lattner676c61d2010-09-21 18:41:36 +0000576 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
577 MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000578 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000579 ArgOffset += 4;
580 }
Eli Friedmanbe853b72009-07-19 19:53:46 +0000581
582 if (!OutChains.empty()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000583 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +0000584 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Eli Friedmanbe853b72009-07-19 19:53:46 +0000585 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000586 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000587
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000588 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000589}
590
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000591// Lower formal arguments for the 64 bit ABI.
592SDValue SparcTargetLowering::
593LowerFormalArguments_64(SDValue Chain,
594 CallingConv::ID CallConv,
595 bool IsVarArg,
596 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000597 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000598 SelectionDAG &DAG,
599 SmallVectorImpl<SDValue> &InVals) const {
600 MachineFunction &MF = DAG.getMachineFunction();
601
602 // Analyze arguments according to CC_Sparc64.
603 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000604 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs,
605 *DAG.getContext());
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000606 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
607
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000608 // The argument array begins at %fp+BIAS+128, after the register save area.
609 const unsigned ArgArea = 128;
610
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000611 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
612 CCValAssign &VA = ArgLocs[i];
613 if (VA.isRegLoc()) {
614 // This argument is passed in a register.
615 // All integer register arguments are promoted by the caller to i64.
616
617 // Create a virtual register for the promoted live-in value.
618 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
619 getRegClassFor(VA.getLocVT()));
620 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
621
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000622 // Get the high bits for i32 struct elements.
623 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
624 Arg = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000625 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000626
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000627 // The caller promoted the argument, so insert an Assert?ext SDNode so we
628 // won't promote the value again in this function.
629 switch (VA.getLocInfo()) {
630 case CCValAssign::SExt:
631 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
632 DAG.getValueType(VA.getValVT()));
633 break;
634 case CCValAssign::ZExt:
635 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
636 DAG.getValueType(VA.getValVT()));
637 break;
638 default:
639 break;
640 }
641
642 // Truncate the register down to the argument type.
643 if (VA.isExtInLoc())
644 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
645
646 InVals.push_back(Arg);
647 continue;
648 }
649
650 // The registers are exhausted. This argument was passed on the stack.
651 assert(VA.isMemLoc());
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000652 // The CC_Sparc64_Full/Half functions compute stack offsets relative to the
653 // beginning of the arguments area at %fp+BIAS+128.
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000654 unsigned Offset = VA.getLocMemOffset() + ArgArea;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000655 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
656 // Adjust offset for extended arguments, SPARC is big-endian.
657 // The caller will have written the full slot with extended bytes, but we
658 // prefer our own extending loads.
659 if (VA.isExtInLoc())
660 Offset += 8 - ValSize;
661 int FI = MF.getFrameInfo()->CreateFixedObject(ValSize, Offset, true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000662 InVals.push_back(DAG.getLoad(
663 VA.getValVT(), DL, Chain,
664 DAG.getFrameIndex(FI, getPointerTy(MF.getDataLayout())),
Alex Lorenze40c8a22015-08-11 23:09:45 +0000665 MachinePointerInfo::getFixedStack(MF, FI), false, false, false, 0));
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000666 }
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000667
668 if (!IsVarArg)
669 return Chain;
670
671 // This function takes variable arguments, some of which may have been passed
672 // in registers %i0-%i5. Variable floating point arguments are never passed
673 // in floating point registers. They go on %i0-%i5 or on the stack like
674 // integer arguments.
675 //
676 // The va_start intrinsic needs to know the offset to the first variable
677 // argument.
678 unsigned ArgOffset = CCInfo.getNextStackOffset();
679 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
680 // Skip the 128 bytes of register save area.
681 FuncInfo->setVarArgsFrameOffset(ArgOffset + ArgArea +
682 Subtarget->getStackPointerBias());
683
684 // Save the variable arguments that were passed in registers.
685 // The caller is required to reserve stack space for 6 arguments regardless
686 // of how many arguments were actually passed.
687 SmallVector<SDValue, 8> OutChains;
688 for (; ArgOffset < 6*8; ArgOffset += 8) {
689 unsigned VReg = MF.addLiveIn(SP::I0 + ArgOffset/8, &SP::I64RegsRegClass);
690 SDValue VArg = DAG.getCopyFromReg(Chain, DL, VReg, MVT::i64);
691 int FI = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset + ArgArea, true);
Mehdi Amini44ede332015-07-09 02:09:04 +0000692 auto PtrVT = getPointerTy(MF.getDataLayout());
Alex Lorenze40c8a22015-08-11 23:09:45 +0000693 OutChains.push_back(DAG.getStore(
694 Chain, DL, VArg, DAG.getFrameIndex(FI, PtrVT),
695 MachinePointerInfo::getFixedStack(MF, FI), false, false, 0));
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000696 }
697
698 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000699 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000700
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000701 return Chain;
702}
703
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000704SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000705SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000706 SmallVectorImpl<SDValue> &InVals) const {
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000707 if (Subtarget->is64Bit())
708 return LowerCall_64(CLI, InVals);
709 return LowerCall_32(CLI, InVals);
710}
711
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000712static bool hasReturnsTwiceAttr(SelectionDAG &DAG, SDValue Callee,
713 ImmutableCallSite *CS) {
714 if (CS)
715 return CS->hasFnAttr(Attribute::ReturnsTwice);
716
Craig Topper062a2ba2014-04-25 05:30:21 +0000717 const Function *CalleeFn = nullptr;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000718 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
719 CalleeFn = dyn_cast<Function>(G->getGlobal());
720 } else if (ExternalSymbolSDNode *E =
721 dyn_cast<ExternalSymbolSDNode>(Callee)) {
722 const Function *Fn = DAG.getMachineFunction().getFunction();
723 const Module *M = Fn->getParent();
724 const char *CalleeName = E->getSymbol();
725 CalleeFn = M->getFunction(CalleeName);
726 }
727
728 if (!CalleeFn)
729 return false;
730 return CalleeFn->hasFnAttribute(Attribute::ReturnsTwice);
731}
732
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000733// Lower a call for the 32-bit ABI.
734SDValue
735SparcTargetLowering::LowerCall_32(TargetLowering::CallLoweringInfo &CLI,
736 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000737 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000738 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +0000739 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
740 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
741 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000742 SDValue Chain = CLI.Chain;
743 SDValue Callee = CLI.Callee;
744 bool &isTailCall = CLI.IsTailCall;
745 CallingConv::ID CallConv = CLI.CallConv;
746 bool isVarArg = CLI.IsVarArg;
747
Evan Cheng67a69dd2010-01-27 00:07:07 +0000748 // Sparc target does not yet support tail call optimization.
749 isTailCall = false;
Chris Lattnerdb26db22008-03-17 06:01:07 +0000750
Chris Lattner7d4152b2008-03-17 06:58:37 +0000751 // Analyze operands of the call, assigning locations to each operand.
752 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000753 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
754 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000755 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000756
Chris Lattner7d4152b2008-03-17 06:58:37 +0000757 // Get the size of the outgoing arguments stack space requirement.
758 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000759
Chris Lattner49b269d2008-03-17 05:41:48 +0000760 // Keep stack frames 8-byte aligned.
761 ArgsSize = (ArgsSize+7) & ~7;
762
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000763 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
764
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000765 // Create local copies for byval args.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000766 SmallVector<SDValue, 8> ByValArgs;
767 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
768 ISD::ArgFlagsTy Flags = Outs[i].Flags;
769 if (!Flags.isByVal())
770 continue;
771
772 SDValue Arg = OutVals[i];
773 unsigned Size = Flags.getByValSize();
774 unsigned Align = Flags.getByValAlign();
775
776 int FI = MFI->CreateStackObject(Size, Align, false);
Mehdi Amini44ede332015-07-09 02:09:04 +0000777 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000778 SDValue SizeNode = DAG.getConstant(Size, dl, MVT::i32);
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000779
780 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000781 false, // isVolatile,
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +0000782 (Size <= 32), // AlwaysInline if size <= 32,
783 false, // isTailCall
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000784 MachinePointerInfo(), MachinePointerInfo());
785 ByValArgs.push_back(FIPtr);
786 }
787
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000788 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, dl, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +0000789 dl);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000790
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000791 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
792 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000793
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000794 const unsigned StackOffset = 92;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000795 bool hasStructRetAttr = false;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000796 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000797 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000798 i != e;
799 ++i, ++realArgIdx) {
Chris Lattner7d4152b2008-03-17 06:58:37 +0000800 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000801 SDValue Arg = OutVals[realArgIdx];
Chris Lattner7d4152b2008-03-17 06:58:37 +0000802
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000803 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
804
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000805 // Use local copy if it is a byval arg.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000806 if (Flags.isByVal())
807 Arg = ByValArgs[byvalArgIdx++];
808
Chris Lattner7d4152b2008-03-17 06:58:37 +0000809 // Promote the value if needed.
810 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000811 default: llvm_unreachable("Unknown loc info!");
Chris Lattner7d4152b2008-03-17 06:58:37 +0000812 case CCValAssign::Full: break;
813 case CCValAssign::SExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000814 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000815 break;
816 case CCValAssign::ZExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000817 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000818 break;
819 case CCValAssign::AExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000820 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
821 break;
822 case CCValAssign::BCvt:
823 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000824 break;
825 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000826
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000827 if (Flags.isSRet()) {
828 assert(VA.needsCustom());
829 // store SRet argument in %sp+64
830 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000831 SDValue PtrOff = DAG.getIntPtrConstant(64, dl);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000832 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
833 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
834 MachinePointerInfo(),
835 false, false, 0));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000836 hasStructRetAttr = true;
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000837 continue;
838 }
839
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000840 if (VA.needsCustom()) {
James Y Knight3994be82015-08-10 19:11:39 +0000841 assert(VA.getLocVT() == MVT::f64 || VA.getLocVT() == MVT::v2i32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000842
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000843 if (VA.isMemLoc()) {
844 unsigned Offset = VA.getLocMemOffset() + StackOffset;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000845 // if it is double-word aligned, just store.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000846 if (Offset % 8 == 0) {
847 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000848 SDValue PtrOff = DAG.getIntPtrConstant(Offset, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000849 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
850 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
851 MachinePointerInfo(),
852 false, false, 0));
853 continue;
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000854 }
855 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000856
James Y Knight3994be82015-08-10 19:11:39 +0000857 if (VA.getLocVT() == MVT::f64) {
858 // Move from the float value from float registers into the
859 // integer registers.
860
James Y Knight692e0372015-10-09 21:36:19 +0000861 // TODO: The f64 -> v2i32 conversion is super-inefficient for
862 // constants: it sticks them in the constant pool, then loads
863 // to a fp register, then stores to temp memory, then loads to
864 // integer registers.
James Y Knight3994be82015-08-10 19:11:39 +0000865 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::v2i32, Arg);
866 }
867
868 SDValue Part0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
869 Arg,
870 DAG.getConstant(0, dl, getVectorIdxTy(DAG.getDataLayout())));
871 SDValue Part1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
872 Arg,
873 DAG.getConstant(1, dl, getVectorIdxTy(DAG.getDataLayout())));
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000874
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000875 if (VA.isRegLoc()) {
James Y Knight3994be82015-08-10 19:11:39 +0000876 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Part0));
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000877 assert(i+1 != e);
878 CCValAssign &NextVA = ArgLocs[++i];
879 if (NextVA.isRegLoc()) {
James Y Knight3994be82015-08-10 19:11:39 +0000880 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Part1));
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000881 } else {
James Y Knight3994be82015-08-10 19:11:39 +0000882 // Store the second part in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000883 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
884 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000885 SDValue PtrOff = DAG.getIntPtrConstant(Offset, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000886 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
James Y Knight3994be82015-08-10 19:11:39 +0000887 MemOpChains.push_back(DAG.getStore(Chain, dl, Part1, PtrOff,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000888 MachinePointerInfo(),
889 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000890 }
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000891 } else {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000892 unsigned Offset = VA.getLocMemOffset() + StackOffset;
James Y Knight3994be82015-08-10 19:11:39 +0000893 // Store the first part.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000894 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000895 SDValue PtrOff = DAG.getIntPtrConstant(Offset, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000896 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
James Y Knight3994be82015-08-10 19:11:39 +0000897 MemOpChains.push_back(DAG.getStore(Chain, dl, Part0, PtrOff,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000898 MachinePointerInfo(),
899 false, false, 0));
James Y Knight3994be82015-08-10 19:11:39 +0000900 // Store the second part.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000901 PtrOff = DAG.getIntPtrConstant(Offset + 4, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000902 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
James Y Knight3994be82015-08-10 19:11:39 +0000903 MemOpChains.push_back(DAG.getStore(Chain, dl, Part1, PtrOff,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000904 MachinePointerInfo(),
905 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000906 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000907 continue;
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000908 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000909
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000910 // Arguments that can be passed on register must be kept at
911 // RegsToPass vector
912 if (VA.isRegLoc()) {
913 if (VA.getLocVT() != MVT::f32) {
914 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
915 continue;
916 }
917 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
918 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
919 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000920 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000921
922 assert(VA.isMemLoc());
923
924 // Create a store off the stack pointer for this argument.
925 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000926 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() + StackOffset,
927 dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000928 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
929 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
930 MachinePointerInfo(),
931 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000932 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000933
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000934
Chris Lattner49b269d2008-03-17 05:41:48 +0000935 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner7d4152b2008-03-17 06:58:37 +0000936 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000937 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000938
939 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner7d4152b2008-03-17 06:58:37 +0000940 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000941 // The InFlag in necessary since all emitted instructions must be
Chris Lattner7d4152b2008-03-17 06:58:37 +0000942 // stuck together.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000943 SDValue InFlag;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000944 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000945 unsigned Reg = toCallerWindow(RegsToPass[i].first);
Dale Johannesen021052a2009-02-04 20:06:27 +0000946 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner49b269d2008-03-17 05:41:48 +0000947 InFlag = Chain.getValue(1);
948 }
949
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000950 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000951 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000952
Chris Lattner49b269d2008-03-17 05:41:48 +0000953 // If the callee is a GlobalAddress node (quite common, every direct call is)
954 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling24c79f22008-09-16 21:48:12 +0000955 // Likewise ExternalSymbol -> TargetExternalSymbol.
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000956 unsigned TF = ((getTargetMachine().getRelocationModel() == Reloc::PIC_)
957 ? SparcMCExpr::VK_Sparc_WPLT30 : 0);
Chris Lattner49b269d2008-03-17 05:41:48 +0000958 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000959 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32, 0, TF);
Bill Wendling24c79f22008-09-16 21:48:12 +0000960 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000961 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32, TF);
Chris Lattner49b269d2008-03-17 05:41:48 +0000962
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000963 // Returns a chain & a flag for retval copy to use
964 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
965 SmallVector<SDValue, 8> Ops;
966 Ops.push_back(Chain);
967 Ops.push_back(Callee);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000968 if (hasStructRetAttr)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000969 Ops.push_back(DAG.getTargetConstant(SRetArgSize, dl, MVT::i32));
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000970 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
971 Ops.push_back(DAG.getRegister(toCallerWindow(RegsToPass[i].first),
972 RegsToPass[i].second.getValueType()));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000973
974 // Add a register mask operand representing the call-preserved registers.
Eric Christopherf5e94062015-01-30 23:46:43 +0000975 const SparcRegisterInfo *TRI = Subtarget->getRegisterInfo();
Eric Christopher9deb75d2015-03-11 22:42:13 +0000976 const uint32_t *Mask =
977 ((hasReturnsTwice)
978 ? TRI->getRTCallPreservedMask(CallConv)
979 : TRI->getCallPreservedMask(DAG.getMachineFunction(), CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000980 assert(Mask && "Missing call preserved mask for calling convention");
981 Ops.push_back(DAG.getRegisterMask(Mask));
982
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000983 if (InFlag.getNode())
984 Ops.push_back(InFlag);
985
Craig Topper48d114b2014-04-26 18:35:24 +0000986 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, Ops);
Chris Lattner49b269d2008-03-17 05:41:48 +0000987 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000988
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000989 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, dl, true),
990 DAG.getIntPtrConstant(0, dl, true), InFlag, dl);
Chris Lattnerdb26db22008-03-17 06:01:07 +0000991 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000992
Chris Lattnerdb26db22008-03-17 06:01:07 +0000993 // Assign locations to each value returned by this call.
994 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000995 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
996 *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000997
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000998 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000999
Chris Lattnerdb26db22008-03-17 06:01:07 +00001000 // Copy all of the result registers out of their specified physreg.
1001 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001002 Chain = DAG.getCopyFromReg(Chain, dl, toCallerWindow(RVLocs[i].getLocReg()),
Chris Lattnerdb26db22008-03-17 06:01:07 +00001003 RVLocs[i].getValVT(), InFlag).getValue(1);
1004 InFlag = Chain.getValue(2);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001005 InVals.push_back(Chain.getValue(0));
Chris Lattner49b269d2008-03-17 05:41:48 +00001006 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001007
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001008 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +00001009}
1010
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001011// This functions returns true if CalleeName is a ABI function that returns
1012// a long double (fp128).
1013static bool isFP128ABICall(const char *CalleeName)
1014{
1015 static const char *const ABICalls[] =
1016 { "_Q_add", "_Q_sub", "_Q_mul", "_Q_div",
1017 "_Q_sqrt", "_Q_neg",
1018 "_Q_itoq", "_Q_stoq", "_Q_dtoq", "_Q_utoq",
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001019 "_Q_lltoq", "_Q_ulltoq",
Craig Topper062a2ba2014-04-25 05:30:21 +00001020 nullptr
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001021 };
Craig Topper062a2ba2014-04-25 05:30:21 +00001022 for (const char * const *I = ABICalls; *I != nullptr; ++I)
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001023 if (strcmp(CalleeName, *I) == 0)
1024 return true;
1025 return false;
1026}
1027
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +00001028unsigned
1029SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
1030{
Craig Topper062a2ba2014-04-25 05:30:21 +00001031 const Function *CalleeFn = nullptr;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +00001032 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1033 CalleeFn = dyn_cast<Function>(G->getGlobal());
1034 } else if (ExternalSymbolSDNode *E =
1035 dyn_cast<ExternalSymbolSDNode>(Callee)) {
1036 const Function *Fn = DAG.getMachineFunction().getFunction();
1037 const Module *M = Fn->getParent();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001038 const char *CalleeName = E->getSymbol();
1039 CalleeFn = M->getFunction(CalleeName);
1040 if (!CalleeFn && isFP128ABICall(CalleeName))
1041 return 16; // Return sizeof(fp128)
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +00001042 }
Chris Lattner49b269d2008-03-17 05:41:48 +00001043
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +00001044 if (!CalleeFn)
1045 return 0;
1046
Joerg Sonnenberger72128092015-10-21 20:05:01 +00001047 // It would be nice to check for the sret attribute on CalleeFn here,
1048 // but since it is not part of the function type, any check will misfire.
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +00001049
Chris Lattner229907c2011-07-18 04:54:35 +00001050 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
1051 Type *ElementTy = Ty->getElementType();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001052 return DAG.getDataLayout().getTypeAllocSize(ElementTy);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +00001053}
Chris Lattner49b269d2008-03-17 05:41:48 +00001054
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001055
1056// Fixup floating point arguments in the ... part of a varargs call.
1057//
1058// The SPARC v9 ABI requires that floating point arguments are treated the same
1059// as integers when calling a varargs function. This does not apply to the
1060// fixed arguments that are part of the function's prototype.
1061//
1062// This function post-processes a CCValAssign array created by
1063// AnalyzeCallOperands().
1064static void fixupVariableFloatArgs(SmallVectorImpl<CCValAssign> &ArgLocs,
1065 ArrayRef<ISD::OutputArg> Outs) {
1066 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1067 const CCValAssign &VA = ArgLocs[i];
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001068 MVT ValTy = VA.getLocVT();
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001069 // FIXME: What about f32 arguments? C promotes them to f64 when calling
1070 // varargs functions.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001071 if (!VA.isRegLoc() || (ValTy != MVT::f64 && ValTy != MVT::f128))
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001072 continue;
1073 // The fixed arguments to a varargs function still go in FP registers.
1074 if (Outs[VA.getValNo()].IsFixed)
1075 continue;
1076
1077 // This floating point argument should be reassigned.
1078 CCValAssign NewVA;
1079
1080 // Determine the offset into the argument array.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001081 unsigned firstReg = (ValTy == MVT::f64) ? SP::D0 : SP::Q0;
1082 unsigned argSize = (ValTy == MVT::f64) ? 8 : 16;
1083 unsigned Offset = argSize * (VA.getLocReg() - firstReg);
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001084 assert(Offset < 16*8 && "Offset out of range, bad register enum?");
1085
1086 if (Offset < 6*8) {
1087 // This argument should go in %i0-%i5.
1088 unsigned IReg = SP::I0 + Offset/8;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001089 if (ValTy == MVT::f64)
1090 // Full register, just bitconvert into i64.
1091 NewVA = CCValAssign::getReg(VA.getValNo(), VA.getValVT(),
1092 IReg, MVT::i64, CCValAssign::BCvt);
1093 else {
1094 assert(ValTy == MVT::f128 && "Unexpected type!");
1095 // Full register, just bitconvert into i128 -- We will lower this into
1096 // two i64s in LowerCall_64.
1097 NewVA = CCValAssign::getCustomReg(VA.getValNo(), VA.getValVT(),
1098 IReg, MVT::i128, CCValAssign::BCvt);
1099 }
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001100 } else {
1101 // This needs to go to memory, we're out of integer registers.
1102 NewVA = CCValAssign::getMem(VA.getValNo(), VA.getValVT(),
1103 Offset, VA.getLocVT(), VA.getLocInfo());
1104 }
1105 ArgLocs[i] = NewVA;
1106 }
1107}
1108
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001109// Lower a call for the 64-bit ABI.
1110SDValue
1111SparcTargetLowering::LowerCall_64(TargetLowering::CallLoweringInfo &CLI,
1112 SmallVectorImpl<SDValue> &InVals) const {
1113 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001114 SDLoc DL = CLI.DL;
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001115 SDValue Chain = CLI.Chain;
Mehdi Amini44ede332015-07-09 02:09:04 +00001116 auto PtrVT = getPointerTy(DAG.getDataLayout());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001117
Venkatraman Govindaraju88124852013-10-09 12:50:39 +00001118 // Sparc target does not yet support tail call optimization.
1119 CLI.IsTailCall = false;
1120
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001121 // Analyze operands of the call, assigning locations to each operand.
1122 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001123 CCState CCInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(), ArgLocs,
1124 *DAG.getContext());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001125 CCInfo.AnalyzeCallOperands(CLI.Outs, CC_Sparc64);
1126
1127 // Get the size of the outgoing arguments stack space requirement.
1128 // The stack offset computed by CC_Sparc64 includes all arguments.
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +00001129 // Called functions expect 6 argument words to exist in the stack frame, used
1130 // or not.
1131 unsigned ArgsSize = std::max(6*8u, CCInfo.getNextStackOffset());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001132
1133 // Keep stack frames 16-byte aligned.
Rui Ueyamada00f2f2016-01-14 21:06:47 +00001134 ArgsSize = alignTo(ArgsSize, 16);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001135
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001136 // Varargs calls require special treatment.
1137 if (CLI.IsVarArg)
1138 fixupVariableFloatArgs(ArgLocs, CLI.Outs);
1139
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001140 // Adjust the stack pointer to make room for the arguments.
1141 // FIXME: Use hasReservedCallFrame to avoid %sp adjustments around all calls
1142 // with more than 6 arguments.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001143 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, DL, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001144 DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001145
1146 // Collect the set of registers to pass to the function and their values.
1147 // This will be emitted as a sequence of CopyToReg nodes glued to the call
1148 // instruction.
1149 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1150
1151 // Collect chains from all the memory opeations that copy arguments to the
1152 // stack. They must follow the stack pointer adjustment above and precede the
1153 // call instruction itself.
1154 SmallVector<SDValue, 8> MemOpChains;
1155
1156 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1157 const CCValAssign &VA = ArgLocs[i];
1158 SDValue Arg = CLI.OutVals[i];
1159
1160 // Promote the value if needed.
1161 switch (VA.getLocInfo()) {
1162 default:
1163 llvm_unreachable("Unknown location info!");
1164 case CCValAssign::Full:
1165 break;
1166 case CCValAssign::SExt:
1167 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
1168 break;
1169 case CCValAssign::ZExt:
1170 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
1171 break;
1172 case CCValAssign::AExt:
1173 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
1174 break;
1175 case CCValAssign::BCvt:
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001176 // fixupVariableFloatArgs() may create bitcasts from f128 to i128. But
1177 // SPARC does not support i128 natively. Lower it into two i64, see below.
1178 if (!VA.needsCustom() || VA.getValVT() != MVT::f128
1179 || VA.getLocVT() != MVT::i128)
1180 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001181 break;
1182 }
1183
1184 if (VA.isRegLoc()) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001185 if (VA.needsCustom() && VA.getValVT() == MVT::f128
1186 && VA.getLocVT() == MVT::i128) {
1187 // Store and reload into the interger register reg and reg+1.
1188 unsigned Offset = 8 * (VA.getLocReg() - SP::I0);
1189 unsigned StackOffset = Offset + Subtarget->getStackPointerBias() + 128;
Mehdi Amini44ede332015-07-09 02:09:04 +00001190 SDValue StackPtr = DAG.getRegister(SP::O6, PtrVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001191 SDValue HiPtrOff = DAG.getIntPtrConstant(StackOffset, DL);
Mehdi Amini44ede332015-07-09 02:09:04 +00001192 HiPtrOff = DAG.getNode(ISD::ADD, DL, PtrVT, StackPtr, HiPtrOff);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001193 SDValue LoPtrOff = DAG.getIntPtrConstant(StackOffset + 8, DL);
Mehdi Amini44ede332015-07-09 02:09:04 +00001194 LoPtrOff = DAG.getNode(ISD::ADD, DL, PtrVT, StackPtr, LoPtrOff);
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001195
1196 // Store to %sp+BIAS+128+Offset
1197 SDValue Store = DAG.getStore(Chain, DL, Arg, HiPtrOff,
1198 MachinePointerInfo(),
1199 false, false, 0);
1200 // Load into Reg and Reg+1
1201 SDValue Hi64 = DAG.getLoad(MVT::i64, DL, Store, HiPtrOff,
1202 MachinePointerInfo(),
1203 false, false, false, 0);
1204 SDValue Lo64 = DAG.getLoad(MVT::i64, DL, Store, LoPtrOff,
1205 MachinePointerInfo(),
1206 false, false, false, 0);
1207 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()),
1208 Hi64));
1209 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()+1),
1210 Lo64));
1211 continue;
1212 }
1213
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001214 // The custom bit on an i32 return value indicates that it should be
1215 // passed in the high bits of the register.
1216 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
1217 Arg = DAG.getNode(ISD::SHL, DL, MVT::i64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001218 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001219
1220 // The next value may go in the low bits of the same register.
1221 // Handle both at once.
1222 if (i+1 < ArgLocs.size() && ArgLocs[i+1].isRegLoc() &&
1223 ArgLocs[i+1].getLocReg() == VA.getLocReg()) {
1224 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64,
1225 CLI.OutVals[i+1]);
1226 Arg = DAG.getNode(ISD::OR, DL, MVT::i64, Arg, NV);
1227 // Skip the next value, it's already done.
1228 ++i;
1229 }
1230 }
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001231 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()), Arg));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001232 continue;
1233 }
1234
1235 assert(VA.isMemLoc());
1236
1237 // Create a store off the stack pointer for this argument.
Mehdi Amini44ede332015-07-09 02:09:04 +00001238 SDValue StackPtr = DAG.getRegister(SP::O6, PtrVT);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001239 // The argument area starts at %fp+BIAS+128 in the callee frame,
1240 // %sp+BIAS+128 in ours.
1241 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() +
1242 Subtarget->getStackPointerBias() +
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001243 128, DL);
Mehdi Amini44ede332015-07-09 02:09:04 +00001244 PtrOff = DAG.getNode(ISD::ADD, DL, PtrVT, StackPtr, PtrOff);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001245 MemOpChains.push_back(DAG.getStore(Chain, DL, Arg, PtrOff,
1246 MachinePointerInfo(),
1247 false, false, 0));
1248 }
1249
1250 // Emit all stores, make sure they occur before the call.
1251 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001252 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001253
1254 // Build a sequence of CopyToReg nodes glued together with token chain and
1255 // glue operands which copy the outgoing args into registers. The InGlue is
1256 // necessary since all emitted instructions must be stuck together in order
1257 // to pass the live physical registers.
1258 SDValue InGlue;
1259 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1260 Chain = DAG.getCopyToReg(Chain, DL,
1261 RegsToPass[i].first, RegsToPass[i].second, InGlue);
1262 InGlue = Chain.getValue(1);
1263 }
1264
1265 // If the callee is a GlobalAddress node (quite common, every direct call is)
1266 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1267 // Likewise ExternalSymbol -> TargetExternalSymbol.
1268 SDValue Callee = CLI.Callee;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001269 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001270 unsigned TF = ((getTargetMachine().getRelocationModel() == Reloc::PIC_)
1271 ? SparcMCExpr::VK_Sparc_WPLT30 : 0);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001272 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Mehdi Amini44ede332015-07-09 02:09:04 +00001273 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, PtrVT, 0, TF);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001274 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Mehdi Amini44ede332015-07-09 02:09:04 +00001275 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), PtrVT, TF);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001276
1277 // Build the operands for the call instruction itself.
1278 SmallVector<SDValue, 8> Ops;
1279 Ops.push_back(Chain);
1280 Ops.push_back(Callee);
1281 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1282 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1283 RegsToPass[i].second.getValueType()));
1284
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001285 // Add a register mask operand representing the call-preserved registers.
Eric Christopherf5e94062015-01-30 23:46:43 +00001286 const SparcRegisterInfo *TRI = Subtarget->getRegisterInfo();
Eric Christopherd9134482014-08-04 21:25:23 +00001287 const uint32_t *Mask =
1288 ((hasReturnsTwice) ? TRI->getRTCallPreservedMask(CLI.CallConv)
Eric Christopher9deb75d2015-03-11 22:42:13 +00001289 : TRI->getCallPreservedMask(DAG.getMachineFunction(),
1290 CLI.CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001291 assert(Mask && "Missing call preserved mask for calling convention");
1292 Ops.push_back(DAG.getRegisterMask(Mask));
1293
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001294 // Make sure the CopyToReg nodes are glued to the call instruction which
1295 // consumes the registers.
1296 if (InGlue.getNode())
1297 Ops.push_back(InGlue);
1298
1299 // Now the call itself.
1300 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00001301 Chain = DAG.getNode(SPISD::CALL, DL, NodeTys, Ops);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001302 InGlue = Chain.getValue(1);
1303
1304 // Revert the stack pointer immediately after the call.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001305 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, DL, true),
1306 DAG.getIntPtrConstant(0, DL, true), InGlue, DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001307 InGlue = Chain.getValue(1);
1308
1309 // Now extract the return values. This is more or less the same as
1310 // LowerFormalArguments_64.
1311
1312 // Assign locations to each value returned by this call.
1313 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001314 CCState RVInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(), RVLocs,
1315 *DAG.getContext());
Venkatraman Govindaraju5ac9c8f2013-12-29 04:27:21 +00001316
1317 // Set inreg flag manually for codegen generated library calls that
1318 // return float.
Craig Topper062a2ba2014-04-25 05:30:21 +00001319 if (CLI.Ins.size() == 1 && CLI.Ins[0].VT == MVT::f32 && CLI.CS == nullptr)
Venkatraman Govindaraju5ac9c8f2013-12-29 04:27:21 +00001320 CLI.Ins[0].Flags.setInReg();
1321
Jakob Stoklund Olesene7084a12014-01-12 04:13:17 +00001322 RVInfo.AnalyzeCallResult(CLI.Ins, RetCC_Sparc64);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001323
1324 // Copy all of the result registers out of their specified physreg.
1325 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1326 CCValAssign &VA = RVLocs[i];
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001327 unsigned Reg = toCallerWindow(VA.getLocReg());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001328
1329 // When returning 'inreg {i32, i32 }', two consecutive i32 arguments can
1330 // reside in the same register in the high and low bits. Reuse the
1331 // CopyFromReg previous node to avoid duplicate copies.
1332 SDValue RV;
1333 if (RegisterSDNode *SrcReg = dyn_cast<RegisterSDNode>(Chain.getOperand(1)))
1334 if (SrcReg->getReg() == Reg && Chain->getOpcode() == ISD::CopyFromReg)
1335 RV = Chain.getValue(0);
1336
1337 // But usually we'll create a new CopyFromReg for a different register.
1338 if (!RV.getNode()) {
1339 RV = DAG.getCopyFromReg(Chain, DL, Reg, RVLocs[i].getLocVT(), InGlue);
1340 Chain = RV.getValue(1);
1341 InGlue = Chain.getValue(2);
1342 }
1343
1344 // Get the high bits for i32 struct elements.
1345 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
1346 RV = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), RV,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001347 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001348
1349 // The callee promoted the return value, so insert an Assert?ext SDNode so
1350 // we won't promote the value again in this function.
1351 switch (VA.getLocInfo()) {
1352 case CCValAssign::SExt:
1353 RV = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), RV,
1354 DAG.getValueType(VA.getValVT()));
1355 break;
1356 case CCValAssign::ZExt:
1357 RV = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), RV,
1358 DAG.getValueType(VA.getValVT()));
1359 break;
1360 default:
1361 break;
1362 }
1363
1364 // Truncate the register down to the return value type.
1365 if (VA.isExtInLoc())
1366 RV = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), RV);
1367
1368 InVals.push_back(RV);
1369 }
1370
1371 return Chain;
1372}
1373
Chris Lattner0a1762e2008-03-17 03:21:36 +00001374//===----------------------------------------------------------------------===//
1375// TargetLowering Implementation
1376//===----------------------------------------------------------------------===//
1377
1378/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
1379/// condition.
1380static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
1381 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001382 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001383 case ISD::SETEQ: return SPCC::ICC_E;
1384 case ISD::SETNE: return SPCC::ICC_NE;
1385 case ISD::SETLT: return SPCC::ICC_L;
1386 case ISD::SETGT: return SPCC::ICC_G;
1387 case ISD::SETLE: return SPCC::ICC_LE;
1388 case ISD::SETGE: return SPCC::ICC_GE;
1389 case ISD::SETULT: return SPCC::ICC_CS;
1390 case ISD::SETULE: return SPCC::ICC_LEU;
1391 case ISD::SETUGT: return SPCC::ICC_GU;
1392 case ISD::SETUGE: return SPCC::ICC_CC;
1393 }
1394}
1395
1396/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
1397/// FCC condition.
1398static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
1399 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001400 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001401 case ISD::SETEQ:
1402 case ISD::SETOEQ: return SPCC::FCC_E;
1403 case ISD::SETNE:
1404 case ISD::SETUNE: return SPCC::FCC_NE;
1405 case ISD::SETLT:
1406 case ISD::SETOLT: return SPCC::FCC_L;
1407 case ISD::SETGT:
1408 case ISD::SETOGT: return SPCC::FCC_G;
1409 case ISD::SETLE:
1410 case ISD::SETOLE: return SPCC::FCC_LE;
1411 case ISD::SETGE:
1412 case ISD::SETOGE: return SPCC::FCC_GE;
1413 case ISD::SETULT: return SPCC::FCC_UL;
1414 case ISD::SETULE: return SPCC::FCC_ULE;
1415 case ISD::SETUGT: return SPCC::FCC_UG;
1416 case ISD::SETUGE: return SPCC::FCC_UGE;
1417 case ISD::SETUO: return SPCC::FCC_U;
1418 case ISD::SETO: return SPCC::FCC_O;
1419 case ISD::SETONE: return SPCC::FCC_LG;
1420 case ISD::SETUEQ: return SPCC::FCC_UE;
1421 }
1422}
1423
Eric Christopherf5e94062015-01-30 23:46:43 +00001424SparcTargetLowering::SparcTargetLowering(TargetMachine &TM,
1425 const SparcSubtarget &STI)
1426 : TargetLowering(TM), Subtarget(&STI) {
Mehdi Amini26d48132015-07-24 16:04:22 +00001427 MVT PtrVT = MVT::getIntegerVT(8 * TM.getPointerSize());
Mehdi Amini44ede332015-07-09 02:09:04 +00001428
James Y Knightd966fb62015-08-19 14:47:04 +00001429 // Instructions which use registers as conditionals examine all the
1430 // bits (as does the pseudo SELECT_CC expansion). I don't think it
1431 // matters much whether it's ZeroOrOneBooleanContent, or
1432 // ZeroOrNegativeOneBooleanContent, so, arbitrarily choose the
1433 // former.
1434 setBooleanContents(ZeroOrOneBooleanContent);
1435 setBooleanVectorContents(ZeroOrOneBooleanContent);
1436
Chris Lattner0a1762e2008-03-17 03:21:36 +00001437 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +00001438 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
1439 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
1440 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001441 addRegisterClass(MVT::f128, &SP::QFPRegsRegClass);
James Y Knight3994be82015-08-10 19:11:39 +00001442 if (Subtarget->is64Bit()) {
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001443 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
James Y Knight3994be82015-08-10 19:11:39 +00001444 } else {
1445 // On 32bit sparc, we define a double-register 32bit register
1446 // class, as well. This is modeled in LLVM as a 2-vector of i32.
1447 addRegisterClass(MVT::v2i32, &SP::IntPairRegClass);
1448
1449 // ...but almost all operations must be expanded, so set that as
1450 // the default.
1451 for (unsigned Op = 0; Op < ISD::BUILTIN_OP_END; ++Op) {
1452 setOperationAction(Op, MVT::v2i32, Expand);
1453 }
1454 // Truncating/extending stores/loads are also not supported.
1455 for (MVT VT : MVT::integer_vector_valuetypes()) {
1456 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i32, Expand);
1457 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i32, Expand);
1458 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i32, Expand);
1459
1460 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i32, VT, Expand);
1461 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i32, VT, Expand);
1462 setLoadExtAction(ISD::EXTLOAD, MVT::v2i32, VT, Expand);
1463
1464 setTruncStoreAction(VT, MVT::v2i32, Expand);
1465 setTruncStoreAction(MVT::v2i32, VT, Expand);
1466 }
1467 // However, load and store *are* legal.
1468 setOperationAction(ISD::LOAD, MVT::v2i32, Legal);
1469 setOperationAction(ISD::STORE, MVT::v2i32, Legal);
1470 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i32, Legal);
1471 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Legal);
1472
1473 // And we need to promote i64 loads/stores into vector load/store
1474 setOperationAction(ISD::LOAD, MVT::i64, Custom);
1475 setOperationAction(ISD::STORE, MVT::i64, Custom);
1476
1477 // Sadly, this doesn't work:
1478 // AddPromotedToType(ISD::LOAD, MVT::i64, MVT::v2i32);
1479 // AddPromotedToType(ISD::STORE, MVT::i64, MVT::v2i32);
1480 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001481
1482 // Turn FP extload into load/fextend
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001483 for (MVT VT : MVT::fp_valuetypes()) {
1484 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
1485 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f64, Expand);
1486 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001487
Chris Lattner0a1762e2008-03-17 03:21:36 +00001488 // Sparc doesn't have i1 sign extending load
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001489 for (MVT VT : MVT::integer_valuetypes())
1490 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001491
Chris Lattner0a1762e2008-03-17 03:21:36 +00001492 // Turn FP truncstore into trunc + store.
Owen Anderson9f944592009-08-11 20:47:22 +00001493 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001494 setTruncStoreAction(MVT::f128, MVT::f32, Expand);
1495 setTruncStoreAction(MVT::f128, MVT::f64, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001496
1497 // Custom legalize GlobalAddress nodes into LO/HI parts.
Mehdi Amini26d48132015-07-24 16:04:22 +00001498 setOperationAction(ISD::GlobalAddress, PtrVT, Custom);
1499 setOperationAction(ISD::GlobalTLSAddress, PtrVT, Custom);
1500 setOperationAction(ISD::ConstantPool, PtrVT, Custom);
1501 setOperationAction(ISD::BlockAddress, PtrVT, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001502
Chris Lattner0a1762e2008-03-17 03:21:36 +00001503 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson9f944592009-08-11 20:47:22 +00001504 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
1505 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
1506 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001507
1508 // Sparc has no REM or DIVREM operations.
Owen Anderson9f944592009-08-11 20:47:22 +00001509 setOperationAction(ISD::UREM, MVT::i32, Expand);
1510 setOperationAction(ISD::SREM, MVT::i32, Expand);
1511 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
1512 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001513
Roman Divacky2262cfa2013-10-31 19:22:33 +00001514 // ... nor does SparcV9.
1515 if (Subtarget->is64Bit()) {
1516 setOperationAction(ISD::UREM, MVT::i64, Expand);
1517 setOperationAction(ISD::SREM, MVT::i64, Expand);
1518 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
1519 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
1520 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001521
1522 // Custom expand fp<->sint
Owen Anderson9f944592009-08-11 20:47:22 +00001523 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
1524 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001525 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
1526 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001527
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001528 // Custom Expand fp<->uint
1529 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
1530 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001531 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
1532 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001533
Wesley Peck527da1b2010-11-23 03:31:01 +00001534 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
1535 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001536
Chris Lattner0a1762e2008-03-17 03:21:36 +00001537 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001538 setOperationAction(ISD::SELECT, MVT::i32, Expand);
1539 setOperationAction(ISD::SELECT, MVT::f32, Expand);
1540 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001541 setOperationAction(ISD::SELECT, MVT::f128, Expand);
1542
Owen Anderson9f944592009-08-11 20:47:22 +00001543 setOperationAction(ISD::SETCC, MVT::i32, Expand);
1544 setOperationAction(ISD::SETCC, MVT::f32, Expand);
1545 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001546 setOperationAction(ISD::SETCC, MVT::f128, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001547
Chris Lattner0a1762e2008-03-17 03:21:36 +00001548 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001549 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
1550 setOperationAction(ISD::BRIND, MVT::Other, Expand);
1551 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
1552 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
1553 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
1554 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001555 setOperationAction(ISD::BR_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001556
Owen Anderson9f944592009-08-11 20:47:22 +00001557 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
1558 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
1559 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001560 setOperationAction(ISD::SELECT_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001561
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001562 if (Subtarget->is64Bit()) {
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00001563 setOperationAction(ISD::ADDC, MVT::i64, Custom);
1564 setOperationAction(ISD::ADDE, MVT::i64, Custom);
1565 setOperationAction(ISD::SUBC, MVT::i64, Custom);
1566 setOperationAction(ISD::SUBE, MVT::i64, Custom);
Jakob Stoklund Olesenf9278002013-05-20 01:01:43 +00001567 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
1568 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
Jakob Stoklund Olesen751e9b82013-05-20 00:28:36 +00001569 setOperationAction(ISD::SELECT, MVT::i64, Expand);
1570 setOperationAction(ISD::SETCC, MVT::i64, Expand);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001571 setOperationAction(ISD::BR_CC, MVT::i64, Custom);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001572 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001573
Jakob Stoklund Olesen6f39ce42014-01-26 08:12:34 +00001574 setOperationAction(ISD::CTPOP, MVT::i64,
1575 Subtarget->usePopc() ? Legal : Expand);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001576 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
1577 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
1578 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
1579 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
1580 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Roman Divackyb6517852013-11-12 19:04:45 +00001581 setOperationAction(ISD::ROTL , MVT::i64, Expand);
1582 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00001583 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001584 }
1585
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001586 // ATOMICs.
1587 // FIXME: We insert fences for each atomics and generate sub-optimal code
1588 // for PSO/TSO. Also, implement other atomicrmw operations.
1589
1590 setInsertFencesForAtomic(true);
1591
1592 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Legal);
1593 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32,
1594 (Subtarget->isV9() ? Legal: Expand));
1595
1596
1597 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Legal);
1598
1599 // Custom Lower Atomic LOAD/STORE
1600 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
1601 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
1602
1603 if (Subtarget->is64Bit()) {
1604 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Legal);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00001605 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Legal);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001606 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
1607 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Custom);
1608 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001609
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00001610 if (!Subtarget->isV9()) {
1611 // SparcV8 does not have FNEGD and FABSD.
1612 setOperationAction(ISD::FNEG, MVT::f64, Custom);
1613 setOperationAction(ISD::FABS, MVT::f64, Custom);
1614 }
1615
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001616 setOperationAction(ISD::FSIN , MVT::f128, Expand);
1617 setOperationAction(ISD::FCOS , MVT::f128, Expand);
1618 setOperationAction(ISD::FSINCOS, MVT::f128, Expand);
1619 setOperationAction(ISD::FREM , MVT::f128, Expand);
1620 setOperationAction(ISD::FMA , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001621 setOperationAction(ISD::FSIN , MVT::f64, Expand);
1622 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001623 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001624 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001625 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001626 setOperationAction(ISD::FSIN , MVT::f32, Expand);
1627 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001628 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001629 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001630 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001631 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001632 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001633 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001634 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001635 setOperationAction(ISD::ROTL , MVT::i32, Expand);
1636 setOperationAction(ISD::ROTR , MVT::i32, Expand);
1637 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001638 setOperationAction(ISD::FCOPYSIGN, MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001639 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
1640 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001641 setOperationAction(ISD::FPOW , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001642 setOperationAction(ISD::FPOW , MVT::f64, Expand);
1643 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001644
Owen Anderson9f944592009-08-11 20:47:22 +00001645 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
1646 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
1647 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001648
1649 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson9f944592009-08-11 20:47:22 +00001650 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
1651 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001652
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001653 if (Subtarget->is64Bit()) {
1654 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
1655 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
1656 setOperationAction(ISD::MULHU, MVT::i64, Expand);
1657 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00001658
1659 setOperationAction(ISD::UMULO, MVT::i64, Custom);
1660 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Roman Divacky37136c02014-02-19 21:35:39 +00001661
1662 setOperationAction(ISD::SHL_PARTS, MVT::i64, Expand);
1663 setOperationAction(ISD::SRA_PARTS, MVT::i64, Expand);
1664 setOperationAction(ISD::SRL_PARTS, MVT::i64, Expand);
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001665 }
1666
Chris Lattner0a1762e2008-03-17 03:21:36 +00001667 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson9f944592009-08-11 20:47:22 +00001668 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001669 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson9f944592009-08-11 20:47:22 +00001670 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001671
Benjamin Kramerfacca1f2014-02-23 21:43:52 +00001672 setOperationAction(ISD::TRAP , MVT::Other, Legal);
1673
Chris Lattner0a1762e2008-03-17 03:21:36 +00001674 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +00001675 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
1676 setOperationAction(ISD::VAEND , MVT::Other, Expand);
1677 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
1678 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
1679 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001680
Chris Lattner0a1762e2008-03-17 03:21:36 +00001681 setStackPointerRegisterToSaveRestore(SP::O6);
1682
Jakob Stoklund Olesen6f39ce42014-01-26 08:12:34 +00001683 setOperationAction(ISD::CTPOP, MVT::i32,
1684 Subtarget->usePopc() ? Legal : Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001685
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001686 if (Subtarget->isV9() && Subtarget->hasHardQuad()) {
1687 setOperationAction(ISD::LOAD, MVT::f128, Legal);
1688 setOperationAction(ISD::STORE, MVT::f128, Legal);
1689 } else {
1690 setOperationAction(ISD::LOAD, MVT::f128, Custom);
1691 setOperationAction(ISD::STORE, MVT::f128, Custom);
1692 }
1693
1694 if (Subtarget->hasHardQuad()) {
1695 setOperationAction(ISD::FADD, MVT::f128, Legal);
1696 setOperationAction(ISD::FSUB, MVT::f128, Legal);
1697 setOperationAction(ISD::FMUL, MVT::f128, Legal);
1698 setOperationAction(ISD::FDIV, MVT::f128, Legal);
1699 setOperationAction(ISD::FSQRT, MVT::f128, Legal);
1700 setOperationAction(ISD::FP_EXTEND, MVT::f128, Legal);
1701 setOperationAction(ISD::FP_ROUND, MVT::f64, Legal);
1702 if (Subtarget->isV9()) {
1703 setOperationAction(ISD::FNEG, MVT::f128, Legal);
1704 setOperationAction(ISD::FABS, MVT::f128, Legal);
1705 } else {
1706 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1707 setOperationAction(ISD::FABS, MVT::f128, Custom);
1708 }
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001709
1710 if (!Subtarget->is64Bit()) {
1711 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1712 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1713 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1714 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
1715 }
1716
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001717 } else {
1718 // Custom legalize f128 operations.
1719
1720 setOperationAction(ISD::FADD, MVT::f128, Custom);
1721 setOperationAction(ISD::FSUB, MVT::f128, Custom);
1722 setOperationAction(ISD::FMUL, MVT::f128, Custom);
1723 setOperationAction(ISD::FDIV, MVT::f128, Custom);
1724 setOperationAction(ISD::FSQRT, MVT::f128, Custom);
1725 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1726 setOperationAction(ISD::FABS, MVT::f128, Custom);
1727
1728 setOperationAction(ISD::FP_EXTEND, MVT::f128, Custom);
1729 setOperationAction(ISD::FP_ROUND, MVT::f64, Custom);
1730 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
1731
1732 // Setup Runtime library names.
1733 if (Subtarget->is64Bit()) {
1734 setLibcallName(RTLIB::ADD_F128, "_Qp_add");
1735 setLibcallName(RTLIB::SUB_F128, "_Qp_sub");
1736 setLibcallName(RTLIB::MUL_F128, "_Qp_mul");
1737 setLibcallName(RTLIB::DIV_F128, "_Qp_div");
1738 setLibcallName(RTLIB::SQRT_F128, "_Qp_sqrt");
1739 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Qp_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001740 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Qp_qtoui");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001741 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Qp_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001742 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Qp_uitoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001743 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Qp_qtox");
1744 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Qp_qtoux");
1745 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Qp_xtoq");
1746 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Qp_uxtoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001747 setLibcallName(RTLIB::FPEXT_F32_F128, "_Qp_stoq");
1748 setLibcallName(RTLIB::FPEXT_F64_F128, "_Qp_dtoq");
1749 setLibcallName(RTLIB::FPROUND_F128_F32, "_Qp_qtos");
1750 setLibcallName(RTLIB::FPROUND_F128_F64, "_Qp_qtod");
1751 } else {
1752 setLibcallName(RTLIB::ADD_F128, "_Q_add");
1753 setLibcallName(RTLIB::SUB_F128, "_Q_sub");
1754 setLibcallName(RTLIB::MUL_F128, "_Q_mul");
1755 setLibcallName(RTLIB::DIV_F128, "_Q_div");
1756 setLibcallName(RTLIB::SQRT_F128, "_Q_sqrt");
1757 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Q_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001758 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Q_qtou");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001759 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Q_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001760 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Q_utoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001761 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1762 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1763 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1764 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001765 setLibcallName(RTLIB::FPEXT_F32_F128, "_Q_stoq");
1766 setLibcallName(RTLIB::FPEXT_F64_F128, "_Q_dtoq");
1767 setLibcallName(RTLIB::FPROUND_F128_F32, "_Q_qtos");
1768 setLibcallName(RTLIB::FPROUND_F128_F64, "_Q_qtod");
1769 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001770 }
1771
Eli Friedman2518f832011-05-06 20:34:06 +00001772 setMinFunctionAlignment(2);
1773
Eric Christopher23a3a7c2015-02-26 00:00:24 +00001774 computeRegisterProperties(Subtarget->getRegisterInfo());
Chris Lattner0a1762e2008-03-17 03:21:36 +00001775}
1776
1777const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00001778 switch ((SPISD::NodeType)Opcode) {
1779 case SPISD::FIRST_NUMBER: break;
Chris Lattner0a1762e2008-03-17 03:21:36 +00001780 case SPISD::CMPICC: return "SPISD::CMPICC";
1781 case SPISD::CMPFCC: return "SPISD::CMPFCC";
1782 case SPISD::BRICC: return "SPISD::BRICC";
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001783 case SPISD::BRXCC: return "SPISD::BRXCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001784 case SPISD::BRFCC: return "SPISD::BRFCC";
1785 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001786 case SPISD::SELECT_XCC: return "SPISD::SELECT_XCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001787 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
1788 case SPISD::Hi: return "SPISD::Hi";
1789 case SPISD::Lo: return "SPISD::Lo";
1790 case SPISD::FTOI: return "SPISD::FTOI";
1791 case SPISD::ITOF: return "SPISD::ITOF";
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001792 case SPISD::FTOX: return "SPISD::FTOX";
1793 case SPISD::XTOF: return "SPISD::XTOF";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001794 case SPISD::CALL: return "SPISD::CALL";
1795 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00001796 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00001797 case SPISD::FLUSHW: return "SPISD::FLUSHW";
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001798 case SPISD::TLS_ADD: return "SPISD::TLS_ADD";
1799 case SPISD::TLS_LD: return "SPISD::TLS_LD";
1800 case SPISD::TLS_CALL: return "SPISD::TLS_CALL";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001801 }
Matthias Braund04893f2015-05-07 21:33:59 +00001802 return nullptr;
Chris Lattner0a1762e2008-03-17 03:21:36 +00001803}
1804
Mehdi Amini44ede332015-07-09 02:09:04 +00001805EVT SparcTargetLowering::getSetCCResultType(const DataLayout &, LLVMContext &,
1806 EVT VT) const {
Venkatraman Govindarajuf6c8fe92013-12-09 04:02:15 +00001807 if (!VT.isVector())
1808 return MVT::i32;
1809 return VT.changeVectorElementTypeToInteger();
1810}
1811
Chris Lattner0a1762e2008-03-17 03:21:36 +00001812/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
1813/// be zero. Op is expected to be a target specific node. Used by DAG
1814/// combiner.
Jay Foada0653a32014-05-14 21:14:37 +00001815void SparcTargetLowering::computeKnownBitsForTargetNode
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00001816 (const SDValue Op,
1817 APInt &KnownZero,
1818 APInt &KnownOne,
1819 const SelectionDAG &DAG,
1820 unsigned Depth) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00001821 APInt KnownZero2, KnownOne2;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001822 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001823
Chris Lattner0a1762e2008-03-17 03:21:36 +00001824 switch (Op.getOpcode()) {
1825 default: break;
1826 case SPISD::SELECT_ICC:
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001827 case SPISD::SELECT_XCC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00001828 case SPISD::SELECT_FCC:
Jay Foada0653a32014-05-14 21:14:37 +00001829 DAG.computeKnownBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
1830 DAG.computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001831
Chris Lattner0a1762e2008-03-17 03:21:36 +00001832 // Only known if known in both the LHS and RHS.
1833 KnownOne &= KnownOne2;
1834 KnownZero &= KnownZero2;
1835 break;
1836 }
1837}
1838
Chris Lattner0a1762e2008-03-17 03:21:36 +00001839// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
1840// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001841static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattner0a1762e2008-03-17 03:21:36 +00001842 ISD::CondCode CC, unsigned &SPCC) {
Artyom Skrobov314ee042015-11-25 19:41:11 +00001843 if (isNullConstant(RHS) &&
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001844 CC == ISD::SETNE &&
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001845 (((LHS.getOpcode() == SPISD::SELECT_ICC ||
1846 LHS.getOpcode() == SPISD::SELECT_XCC) &&
Chris Lattner0a1762e2008-03-17 03:21:36 +00001847 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
1848 (LHS.getOpcode() == SPISD::SELECT_FCC &&
1849 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
Artyom Skrobov314ee042015-11-25 19:41:11 +00001850 isOneConstant(LHS.getOperand(0)) &&
1851 isNullConstant(LHS.getOperand(1))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001852 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001853 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattner0a1762e2008-03-17 03:21:36 +00001854 LHS = CMPCC.getOperand(0);
1855 RHS = CMPCC.getOperand(1);
1856 }
1857}
1858
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001859// Convert to a target node and set target flags.
1860SDValue SparcTargetLowering::withTargetFlags(SDValue Op, unsigned TF,
1861 SelectionDAG &DAG) const {
1862 if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op))
1863 return DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001864 SDLoc(GA),
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001865 GA->getValueType(0),
1866 GA->getOffset(), TF);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001867
1868 if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op))
1869 return DAG.getTargetConstantPool(CP->getConstVal(),
1870 CP->getValueType(0),
1871 CP->getAlignment(),
1872 CP->getOffset(), TF);
1873
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001874 if (const BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op))
1875 return DAG.getTargetBlockAddress(BA->getBlockAddress(),
1876 Op.getValueType(),
1877 0,
1878 TF);
1879
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001880 if (const ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op))
1881 return DAG.getTargetExternalSymbol(ES->getSymbol(),
1882 ES->getValueType(0), TF);
1883
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001884 llvm_unreachable("Unhandled address SDNode");
1885}
1886
1887// Split Op into high and low parts according to HiTF and LoTF.
1888// Return an ADD node combining the parts.
1889SDValue SparcTargetLowering::makeHiLoPair(SDValue Op,
1890 unsigned HiTF, unsigned LoTF,
1891 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001892 SDLoc DL(Op);
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001893 EVT VT = Op.getValueType();
1894 SDValue Hi = DAG.getNode(SPISD::Hi, DL, VT, withTargetFlags(Op, HiTF, DAG));
1895 SDValue Lo = DAG.getNode(SPISD::Lo, DL, VT, withTargetFlags(Op, LoTF, DAG));
1896 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1897}
1898
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001899// Build SDNodes for producing an address from a GlobalAddress, ConstantPool,
1900// or ExternalSymbol SDNode.
1901SDValue SparcTargetLowering::makeAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001902 SDLoc DL(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00001903 EVT VT = getPointerTy(DAG.getDataLayout());
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001904
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001905 // Handle PIC mode first.
1906 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1907 // This is the pic32 code model, the GOT is known to be smaller than 4GB.
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001908 SDValue HiLo = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_GOT22,
1909 SparcMCExpr::VK_Sparc_GOT10, DAG);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001910 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, VT);
1911 SDValue AbsAddr = DAG.getNode(ISD::ADD, DL, VT, GlobalBase, HiLo);
Venkatraman Govindaraju7e7eb8c2013-09-22 01:40:24 +00001912 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1913 // function has calls.
1914 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1915 MFI->setHasCalls(true);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001916 return DAG.getLoad(VT, DL, DAG.getEntryNode(), AbsAddr,
Alex Lorenze40c8a22015-08-11 23:09:45 +00001917 MachinePointerInfo::getGOT(DAG.getMachineFunction()),
1918 false, false, false, 0);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001919 }
1920
1921 // This is one of the absolute code models.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001922 switch(getTargetMachine().getCodeModel()) {
1923 default:
1924 llvm_unreachable("Unsupported absolute code model");
1925 case CodeModel::Small:
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001926 // abs32.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001927 return makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HI,
1928 SparcMCExpr::VK_Sparc_LO, DAG);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001929 case CodeModel::Medium: {
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001930 // abs44.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001931 SDValue H44 = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_H44,
1932 SparcMCExpr::VK_Sparc_M44, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001933 H44 = DAG.getNode(ISD::SHL, DL, VT, H44, DAG.getConstant(12, DL, MVT::i32));
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001934 SDValue L44 = withTargetFlags(Op, SparcMCExpr::VK_Sparc_L44, DAG);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001935 L44 = DAG.getNode(SPISD::Lo, DL, VT, L44);
1936 return DAG.getNode(ISD::ADD, DL, VT, H44, L44);
1937 }
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001938 case CodeModel::Large: {
1939 // abs64.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001940 SDValue Hi = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HH,
1941 SparcMCExpr::VK_Sparc_HM, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001942 Hi = DAG.getNode(ISD::SHL, DL, VT, Hi, DAG.getConstant(32, DL, MVT::i32));
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001943 SDValue Lo = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HI,
1944 SparcMCExpr::VK_Sparc_LO, DAG);
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001945 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1946 }
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001947 }
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001948}
1949
Wesley Peck527da1b2010-11-23 03:31:01 +00001950SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001951 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001952 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001953}
1954
Chris Lattner840c7002009-09-15 17:46:24 +00001955SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001956 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001957 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001958}
1959
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001960SDValue SparcTargetLowering::LowerBlockAddress(SDValue Op,
1961 SelectionDAG &DAG) const {
1962 return makeAddress(Op, DAG);
1963}
1964
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001965SDValue SparcTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1966 SelectionDAG &DAG) const {
1967
1968 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chih-Hung Hsieh1e859582015-07-28 16:24:05 +00001969 if (DAG.getTarget().Options.EmulatedTLS)
1970 return LowerToTLSEmulatedModel(GA, DAG);
1971
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001972 SDLoc DL(GA);
1973 const GlobalValue *GV = GA->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +00001974 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001975
1976 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1977
1978 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001979 unsigned HiTF = ((model == TLSModel::GeneralDynamic)
1980 ? SparcMCExpr::VK_Sparc_TLS_GD_HI22
1981 : SparcMCExpr::VK_Sparc_TLS_LDM_HI22);
1982 unsigned LoTF = ((model == TLSModel::GeneralDynamic)
1983 ? SparcMCExpr::VK_Sparc_TLS_GD_LO10
1984 : SparcMCExpr::VK_Sparc_TLS_LDM_LO10);
1985 unsigned addTF = ((model == TLSModel::GeneralDynamic)
1986 ? SparcMCExpr::VK_Sparc_TLS_GD_ADD
1987 : SparcMCExpr::VK_Sparc_TLS_LDM_ADD);
1988 unsigned callTF = ((model == TLSModel::GeneralDynamic)
1989 ? SparcMCExpr::VK_Sparc_TLS_GD_CALL
1990 : SparcMCExpr::VK_Sparc_TLS_LDM_CALL);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001991
1992 SDValue HiLo = makeHiLoPair(Op, HiTF, LoTF, DAG);
1993 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1994 SDValue Argument = DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Base, HiLo,
1995 withTargetFlags(Op, addTF, DAG));
1996
1997 SDValue Chain = DAG.getEntryNode();
1998 SDValue InFlag;
1999
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002000 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(1, DL, true), DL);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002001 Chain = DAG.getCopyToReg(Chain, DL, SP::O0, Argument, InFlag);
2002 InFlag = Chain.getValue(1);
2003 SDValue Callee = DAG.getTargetExternalSymbol("__tls_get_addr", PtrVT);
2004 SDValue Symbol = withTargetFlags(Op, callTF, DAG);
2005
2006 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
2007 SmallVector<SDValue, 4> Ops;
2008 Ops.push_back(Chain);
2009 Ops.push_back(Callee);
2010 Ops.push_back(Symbol);
2011 Ops.push_back(DAG.getRegister(SP::O0, PtrVT));
Eric Christopher9deb75d2015-03-11 22:42:13 +00002012 const uint32_t *Mask = Subtarget->getRegisterInfo()->getCallPreservedMask(
2013 DAG.getMachineFunction(), CallingConv::C);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002014 assert(Mask && "Missing call preserved mask for calling convention");
2015 Ops.push_back(DAG.getRegisterMask(Mask));
2016 Ops.push_back(InFlag);
Craig Topper48d114b2014-04-26 18:35:24 +00002017 Chain = DAG.getNode(SPISD::TLS_CALL, DL, NodeTys, Ops);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002018 InFlag = Chain.getValue(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002019 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(1, DL, true),
2020 DAG.getIntPtrConstant(0, DL, true), InFlag, DL);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002021 InFlag = Chain.getValue(1);
2022 SDValue Ret = DAG.getCopyFromReg(Chain, DL, SP::O0, PtrVT, InFlag);
2023
2024 if (model != TLSModel::LocalDynamic)
2025 return Ret;
2026
2027 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002028 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_HIX22, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002029 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002030 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_LOX10, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002031 HiLo = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
2032 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Ret, HiLo,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002033 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_ADD, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002034 }
2035
2036 if (model == TLSModel::InitialExec) {
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002037 unsigned ldTF = ((PtrVT == MVT::i64)? SparcMCExpr::VK_Sparc_TLS_IE_LDX
2038 : SparcMCExpr::VK_Sparc_TLS_IE_LD);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002039
2040 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
2041
2042 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
2043 // function has calls.
2044 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2045 MFI->setHasCalls(true);
2046
2047 SDValue TGA = makeHiLoPair(Op,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002048 SparcMCExpr::VK_Sparc_TLS_IE_HI22,
2049 SparcMCExpr::VK_Sparc_TLS_IE_LO10, DAG);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002050 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, Base, TGA);
2051 SDValue Offset = DAG.getNode(SPISD::TLS_LD,
2052 DL, PtrVT, Ptr,
2053 withTargetFlags(Op, ldTF, DAG));
2054 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT,
2055 DAG.getRegister(SP::G7, PtrVT), Offset,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002056 withTargetFlags(Op,
2057 SparcMCExpr::VK_Sparc_TLS_IE_ADD, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002058 }
2059
2060 assert(model == TLSModel::LocalExec);
2061 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002062 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LE_HIX22, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002063 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00002064 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LE_LOX10, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002065 SDValue Offset = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
2066
2067 return DAG.getNode(ISD::ADD, DL, PtrVT,
2068 DAG.getRegister(SP::G7, PtrVT), Offset);
2069}
2070
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002071SDValue
2072SparcTargetLowering::LowerF128_LibCallArg(SDValue Chain, ArgListTy &Args,
2073 SDValue Arg, SDLoc DL,
2074 SelectionDAG &DAG) const {
2075 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2076 EVT ArgVT = Arg.getValueType();
2077 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
2078
2079 ArgListEntry Entry;
2080 Entry.Node = Arg;
2081 Entry.Ty = ArgTy;
2082
2083 if (ArgTy->isFP128Ty()) {
2084 // Create a stack object and pass the pointer to the library function.
2085 int FI = MFI->CreateStackObject(16, 8, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00002086 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002087 Chain = DAG.getStore(Chain,
2088 DL,
2089 Entry.Node,
2090 FIPtr,
2091 MachinePointerInfo(),
2092 false,
2093 false,
2094 8);
2095
2096 Entry.Node = FIPtr;
2097 Entry.Ty = PointerType::getUnqual(ArgTy);
2098 }
2099 Args.push_back(Entry);
2100 return Chain;
2101}
2102
2103SDValue
2104SparcTargetLowering::LowerF128Op(SDValue Op, SelectionDAG &DAG,
2105 const char *LibFuncName,
2106 unsigned numArgs) const {
2107
2108 ArgListTy Args;
2109
2110 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002111 auto PtrVT = getPointerTy(DAG.getDataLayout());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002112
Mehdi Amini44ede332015-07-09 02:09:04 +00002113 SDValue Callee = DAG.getExternalSymbol(LibFuncName, PtrVT);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002114 Type *RetTy = Op.getValueType().getTypeForEVT(*DAG.getContext());
2115 Type *RetTyABI = RetTy;
2116 SDValue Chain = DAG.getEntryNode();
2117 SDValue RetPtr;
2118
2119 if (RetTy->isFP128Ty()) {
2120 // Create a Stack Object to receive the return value of type f128.
2121 ArgListEntry Entry;
2122 int RetFI = MFI->CreateStackObject(16, 8, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00002123 RetPtr = DAG.getFrameIndex(RetFI, PtrVT);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002124 Entry.Node = RetPtr;
2125 Entry.Ty = PointerType::getUnqual(RetTy);
2126 if (!Subtarget->is64Bit())
2127 Entry.isSRet = true;
2128 Entry.isReturned = false;
2129 Args.push_back(Entry);
2130 RetTyABI = Type::getVoidTy(*DAG.getContext());
2131 }
2132
2133 assert(Op->getNumOperands() >= numArgs && "Not enough operands!");
2134 for (unsigned i = 0, e = numArgs; i != e; ++i) {
2135 Chain = LowerF128_LibCallArg(Chain, Args, Op.getOperand(i), SDLoc(Op), DAG);
2136 }
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002137 TargetLowering::CallLoweringInfo CLI(DAG);
2138 CLI.setDebugLoc(SDLoc(Op)).setChain(Chain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002139 .setCallee(CallingConv::C, RetTyABI, Callee, std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002140
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002141 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2142
2143 // chain is in second result.
2144 if (RetTyABI == RetTy)
2145 return CallInfo.first;
2146
2147 assert (RetTy->isFP128Ty() && "Unexpected return type!");
2148
2149 Chain = CallInfo.second;
2150
2151 // Load RetPtr to get the return value.
2152 return DAG.getLoad(Op.getValueType(),
2153 SDLoc(Op),
2154 Chain,
2155 RetPtr,
2156 MachinePointerInfo(),
2157 false, false, false, 8);
2158}
2159
2160SDValue
2161SparcTargetLowering::LowerF128Compare(SDValue LHS, SDValue RHS,
2162 unsigned &SPCC,
2163 SDLoc DL,
2164 SelectionDAG &DAG) const {
2165
Craig Topper062a2ba2014-04-25 05:30:21 +00002166 const char *LibCall = nullptr;
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002167 bool is64Bit = Subtarget->is64Bit();
2168 switch(SPCC) {
2169 default: llvm_unreachable("Unhandled conditional code!");
2170 case SPCC::FCC_E : LibCall = is64Bit? "_Qp_feq" : "_Q_feq"; break;
2171 case SPCC::FCC_NE : LibCall = is64Bit? "_Qp_fne" : "_Q_fne"; break;
2172 case SPCC::FCC_L : LibCall = is64Bit? "_Qp_flt" : "_Q_flt"; break;
2173 case SPCC::FCC_G : LibCall = is64Bit? "_Qp_fgt" : "_Q_fgt"; break;
2174 case SPCC::FCC_LE : LibCall = is64Bit? "_Qp_fle" : "_Q_fle"; break;
2175 case SPCC::FCC_GE : LibCall = is64Bit? "_Qp_fge" : "_Q_fge"; break;
2176 case SPCC::FCC_UL :
2177 case SPCC::FCC_ULE:
2178 case SPCC::FCC_UG :
2179 case SPCC::FCC_UGE:
2180 case SPCC::FCC_U :
2181 case SPCC::FCC_O :
2182 case SPCC::FCC_LG :
2183 case SPCC::FCC_UE : LibCall = is64Bit? "_Qp_cmp" : "_Q_cmp"; break;
2184 }
2185
Mehdi Amini44ede332015-07-09 02:09:04 +00002186 auto PtrVT = getPointerTy(DAG.getDataLayout());
2187 SDValue Callee = DAG.getExternalSymbol(LibCall, PtrVT);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002188 Type *RetTy = Type::getInt32Ty(*DAG.getContext());
2189 ArgListTy Args;
2190 SDValue Chain = DAG.getEntryNode();
2191 Chain = LowerF128_LibCallArg(Chain, Args, LHS, DL, DAG);
2192 Chain = LowerF128_LibCallArg(Chain, Args, RHS, DL, DAG);
2193
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002194 TargetLowering::CallLoweringInfo CLI(DAG);
2195 CLI.setDebugLoc(DL).setChain(Chain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002196 .setCallee(CallingConv::C, RetTy, Callee, std::move(Args), 0);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002197
2198 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2199
2200 // result is in first, and chain is in second result.
2201 SDValue Result = CallInfo.first;
2202
2203 switch(SPCC) {
2204 default: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002205 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002206 SPCC = SPCC::ICC_NE;
2207 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2208 }
2209 case SPCC::FCC_UL : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002210 SDValue Mask = DAG.getTargetConstant(1, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002211 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002212 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002213 SPCC = SPCC::ICC_NE;
2214 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2215 }
2216 case SPCC::FCC_ULE: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002217 SDValue RHS = DAG.getTargetConstant(2, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002218 SPCC = SPCC::ICC_NE;
2219 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2220 }
2221 case SPCC::FCC_UG : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002222 SDValue RHS = DAG.getTargetConstant(1, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002223 SPCC = SPCC::ICC_G;
2224 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2225 }
2226 case SPCC::FCC_UGE: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002227 SDValue RHS = DAG.getTargetConstant(1, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002228 SPCC = SPCC::ICC_NE;
2229 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2230 }
2231
2232 case SPCC::FCC_U : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002233 SDValue RHS = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002234 SPCC = SPCC::ICC_E;
2235 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2236 }
2237 case SPCC::FCC_O : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002238 SDValue RHS = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002239 SPCC = SPCC::ICC_NE;
2240 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2241 }
2242 case SPCC::FCC_LG : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002243 SDValue Mask = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002244 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002245 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002246 SPCC = SPCC::ICC_NE;
2247 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2248 }
2249 case SPCC::FCC_UE : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002250 SDValue Mask = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002251 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002252 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002253 SPCC = SPCC::ICC_E;
2254 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2255 }
2256 }
2257}
2258
2259static SDValue
2260LowerF128_FPEXTEND(SDValue Op, SelectionDAG &DAG,
2261 const SparcTargetLowering &TLI) {
2262
2263 if (Op.getOperand(0).getValueType() == MVT::f64)
2264 return TLI.LowerF128Op(Op, DAG,
2265 TLI.getLibcallName(RTLIB::FPEXT_F64_F128), 1);
2266
2267 if (Op.getOperand(0).getValueType() == MVT::f32)
2268 return TLI.LowerF128Op(Op, DAG,
2269 TLI.getLibcallName(RTLIB::FPEXT_F32_F128), 1);
2270
2271 llvm_unreachable("fpextend with non-float operand!");
Craig Topper062a2ba2014-04-25 05:30:21 +00002272 return SDValue();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002273}
2274
2275static SDValue
2276LowerF128_FPROUND(SDValue Op, SelectionDAG &DAG,
2277 const SparcTargetLowering &TLI) {
2278 // FP_ROUND on f64 and f32 are legal.
2279 if (Op.getOperand(0).getValueType() != MVT::f128)
2280 return Op;
2281
2282 if (Op.getValueType() == MVT::f64)
2283 return TLI.LowerF128Op(Op, DAG,
2284 TLI.getLibcallName(RTLIB::FPROUND_F128_F64), 1);
2285 if (Op.getValueType() == MVT::f32)
2286 return TLI.LowerF128Op(Op, DAG,
2287 TLI.getLibcallName(RTLIB::FPROUND_F128_F32), 1);
2288
2289 llvm_unreachable("fpround to non-float!");
Craig Topper062a2ba2014-04-25 05:30:21 +00002290 return SDValue();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002291}
2292
2293static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2294 const SparcTargetLowering &TLI,
2295 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002296 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002297 EVT VT = Op.getValueType();
2298 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002299
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002300 // Expand f128 operations to fp128 abi calls.
2301 if (Op.getOperand(0).getValueType() == MVT::f128
2302 && (!hasHardQuad || !TLI.isTypeLegal(VT))) {
2303 const char *libName = TLI.getLibcallName(VT == MVT::i32
2304 ? RTLIB::FPTOSINT_F128_I32
2305 : RTLIB::FPTOSINT_F128_I64);
2306 return TLI.LowerF128Op(Op, DAG, libName, 1);
2307 }
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002308
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002309 // Expand if the resulting type is illegal.
2310 if (!TLI.isTypeLegal(VT))
Craig Topper062a2ba2014-04-25 05:30:21 +00002311 return SDValue();
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002312
2313 // Otherwise, Convert the fp value to integer in an FP register.
2314 if (VT == MVT::i32)
2315 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
2316 else
2317 Op = DAG.getNode(SPISD::FTOX, dl, MVT::f64, Op.getOperand(0));
2318
2319 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002320}
2321
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002322static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2323 const SparcTargetLowering &TLI,
2324 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002325 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002326 EVT OpVT = Op.getOperand(0).getValueType();
2327 assert(OpVT == MVT::i32 || (OpVT == MVT::i64));
2328
2329 EVT floatVT = (OpVT == MVT::i32) ? MVT::f32 : MVT::f64;
2330
2331 // Expand f128 operations to fp128 ABI calls.
2332 if (Op.getValueType() == MVT::f128
2333 && (!hasHardQuad || !TLI.isTypeLegal(OpVT))) {
2334 const char *libName = TLI.getLibcallName(OpVT == MVT::i32
2335 ? RTLIB::SINTTOFP_I32_F128
2336 : RTLIB::SINTTOFP_I64_F128);
2337 return TLI.LowerF128Op(Op, DAG, libName, 1);
2338 }
2339
2340 // Expand if the operand type is illegal.
2341 if (!TLI.isTypeLegal(OpVT))
Craig Topper062a2ba2014-04-25 05:30:21 +00002342 return SDValue();
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002343
2344 // Otherwise, Convert the int value to FP in an FP register.
2345 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, floatVT, Op.getOperand(0));
2346 unsigned opcode = (OpVT == MVT::i32)? SPISD::ITOF : SPISD::XTOF;
2347 return DAG.getNode(opcode, dl, Op.getValueType(), Tmp);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002348}
2349
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002350static SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG,
2351 const SparcTargetLowering &TLI,
2352 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002353 SDLoc dl(Op);
2354 EVT VT = Op.getValueType();
2355
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002356 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002357 // quad floating point instructions and the resulting type is legal.
2358 if (Op.getOperand(0).getValueType() != MVT::f128 ||
2359 (hasHardQuad && TLI.isTypeLegal(VT)))
Craig Topper062a2ba2014-04-25 05:30:21 +00002360 return SDValue();
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002361
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002362 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002363
2364 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002365 TLI.getLibcallName(VT == MVT::i32
2366 ? RTLIB::FPTOUINT_F128_I32
2367 : RTLIB::FPTOUINT_F128_I64),
2368 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002369}
2370
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002371static SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2372 const SparcTargetLowering &TLI,
2373 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002374 SDLoc dl(Op);
2375 EVT OpVT = Op.getOperand(0).getValueType();
2376 assert(OpVT == MVT::i32 || OpVT == MVT::i64);
2377
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002378 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002379 // quad floating point instructions and the operand type is legal.
2380 if (Op.getValueType() != MVT::f128 || (hasHardQuad && TLI.isTypeLegal(OpVT)))
Craig Topper062a2ba2014-04-25 05:30:21 +00002381 return SDValue();
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002382
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002383 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002384 TLI.getLibcallName(OpVT == MVT::i32
2385 ? RTLIB::UINTTOFP_I32_F128
2386 : RTLIB::UINTTOFP_I64_F128),
2387 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002388}
2389
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002390static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
2391 const SparcTargetLowering &TLI,
2392 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002393 SDValue Chain = Op.getOperand(0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002394 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002395 SDValue LHS = Op.getOperand(2);
2396 SDValue RHS = Op.getOperand(3);
2397 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002398 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002399 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002400
Chris Lattner0a1762e2008-03-17 03:21:36 +00002401 // If this is a br_cc of a "setcc", and if the setcc got lowered into
2402 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2403 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002404
Chris Lattner0a1762e2008-03-17 03:21:36 +00002405 // Get the condition flag.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002406 SDValue CompareFlag;
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002407 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002408 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002409 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002410 // 32-bit compares use the icc flags, 64-bit uses the xcc flags.
2411 Opc = LHS.getValueType() == MVT::i32 ? SPISD::BRICC : SPISD::BRXCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002412 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002413 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2414 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2415 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2416 Opc = SPISD::BRICC;
2417 } else {
2418 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2419 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2420 Opc = SPISD::BRFCC;
2421 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002422 }
Owen Anderson9f944592009-08-11 20:47:22 +00002423 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002424 DAG.getConstant(SPCC, dl, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002425}
2426
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002427static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2428 const SparcTargetLowering &TLI,
2429 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002430 SDValue LHS = Op.getOperand(0);
2431 SDValue RHS = Op.getOperand(1);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002432 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002433 SDValue TrueVal = Op.getOperand(2);
2434 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002435 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002436 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002437
Chris Lattner0a1762e2008-03-17 03:21:36 +00002438 // If this is a select_cc of a "setcc", and if the setcc got lowered into
2439 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2440 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002441
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002442 SDValue CompareFlag;
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002443 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002444 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002445 Opc = LHS.getValueType() == MVT::i32 ?
2446 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002447 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
2448 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002449 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2450 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2451 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2452 Opc = SPISD::SELECT_ICC;
2453 } else {
2454 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2455 Opc = SPISD::SELECT_FCC;
2456 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2457 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002458 }
Dale Johannesenf80493b2009-02-05 22:07:54 +00002459 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002460 DAG.getConstant(SPCC, dl, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002461}
2462
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002463static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002464 const SparcTargetLowering &TLI) {
Dan Gohman31ae5862010-04-17 14:41:14 +00002465 MachineFunction &MF = DAG.getMachineFunction();
2466 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Mehdi Amini44ede332015-07-09 02:09:04 +00002467 auto PtrVT = TLI.getPointerTy(DAG.getDataLayout());
Dan Gohman31ae5862010-04-17 14:41:14 +00002468
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00002469 // Need frame address to find the address of VarArgsFrameIndex.
Venkatraman Govindaraju28e2cd02013-06-01 20:42:48 +00002470 MF.getFrameInfo()->setFrameAddressIsTaken(true);
2471
Chris Lattner0a1762e2008-03-17 03:21:36 +00002472 // vastart just stores the address of the VarArgsFrameIndex slot into the
2473 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002474 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00002475 SDValue Offset =
Mehdi Amini44ede332015-07-09 02:09:04 +00002476 DAG.getNode(ISD::ADD, DL, PtrVT, DAG.getRegister(SP::I6, PtrVT),
2477 DAG.getIntPtrConstant(FuncInfo->getVarArgsFrameOffset(), DL));
Chris Lattner0a1762e2008-03-17 03:21:36 +00002478 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002479 return DAG.getStore(Op.getOperand(0), DL, Offset, Op.getOperand(1),
Chris Lattner676c61d2010-09-21 18:41:36 +00002480 MachinePointerInfo(SV), false, false, 0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002481}
2482
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002483static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00002484 SDNode *Node = Op.getNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002485 EVT VT = Node->getValueType(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002486 SDValue InChain = Node->getOperand(0);
2487 SDValue VAListPtr = Node->getOperand(1);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002488 EVT PtrVT = VAListPtr.getValueType();
Chris Lattner0a1762e2008-03-17 03:21:36 +00002489 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002490 SDLoc DL(Node);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002491 SDValue VAList = DAG.getLoad(PtrVT, DL, InChain, VAListPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002492 MachinePointerInfo(SV), false, false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002493 // Increment the pointer, VAList, to the next vaarg.
2494 SDValue NextPtr = DAG.getNode(ISD::ADD, DL, PtrVT, VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002495 DAG.getIntPtrConstant(VT.getSizeInBits()/8,
2496 DL));
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002497 // Store the incremented VAList to the legalized pointer.
2498 InChain = DAG.getStore(VAList.getValue(1), DL, NextPtr,
Chris Lattner676c61d2010-09-21 18:41:36 +00002499 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002500 // Load the actual argument out of the pointer VAList.
2501 // We can't count on greater alignment than the word size.
2502 return DAG.getLoad(VT, DL, InChain, VAList, MachinePointerInfo(),
2503 false, false, false,
2504 std::min(PtrVT.getSizeInBits(), VT.getSizeInBits())/8);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002505}
2506
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002507static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002508 const SparcSubtarget *Subtarget) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002509 SDValue Chain = Op.getOperand(0); // Legalize the chain.
2510 SDValue Size = Op.getOperand(1); // Legalize the size.
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002511 EVT VT = Size->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002512 SDLoc dl(Op);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002513
Chris Lattner0a1762e2008-03-17 03:21:36 +00002514 unsigned SPReg = SP::O6;
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002515 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
2516 SDValue NewSP = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value
Dale Johannesenf08a47b2009-02-04 23:02:30 +00002517 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002518
Chris Lattner0a1762e2008-03-17 03:21:36 +00002519 // The resultant pointer is actually 16 words from the bottom of the stack,
2520 // to provide a register spill area.
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002521 unsigned regSpillArea = Subtarget->is64Bit() ? 128 : 96;
2522 regSpillArea += Subtarget->getStackPointerBias();
2523
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002524 SDValue NewVal = DAG.getNode(ISD::ADD, dl, VT, NewSP,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002525 DAG.getConstant(regSpillArea, dl, VT));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002526 SDValue Ops[2] = { NewVal, Chain };
Craig Topper64941d92014-04-27 19:20:57 +00002527 return DAG.getMergeValues(Ops, dl);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002528}
2529
Chris Lattner0a1762e2008-03-17 03:21:36 +00002530
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002531static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002532 SDLoc dl(Op);
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002533 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002534 dl, MVT::Other, DAG.getEntryNode());
2535 return Chain;
2536}
2537
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002538static SDValue getFRAMEADDR(uint64_t depth, SDValue Op, SelectionDAG &DAG,
2539 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002540 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2541 MFI->setFrameAddressIsTaken(true);
2542
2543 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002544 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002545 unsigned FrameReg = SP::I6;
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002546 unsigned stackBias = Subtarget->getStackPointerBias();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002547
2548 SDValue FrameAddr;
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002549
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002550 if (depth == 0) {
2551 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2552 if (Subtarget->is64Bit())
2553 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002554 DAG.getIntPtrConstant(stackBias, dl));
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002555 return FrameAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002556 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002557
2558 // flush first to make sure the windowed registers' values are in stack
2559 SDValue Chain = getFLUSHW(Op, DAG);
2560 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
2561
2562 unsigned Offset = (Subtarget->is64Bit()) ? (stackBias + 112) : 56;
2563
2564 while (depth--) {
2565 SDValue Ptr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002566 DAG.getIntPtrConstant(Offset, dl));
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002567 FrameAddr = DAG.getLoad(VT, dl, Chain, Ptr, MachinePointerInfo(),
2568 false, false, false, 0);
2569 }
2570 if (Subtarget->is64Bit())
2571 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002572 DAG.getIntPtrConstant(stackBias, dl));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002573 return FrameAddr;
2574}
2575
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002576
2577static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG,
2578 const SparcSubtarget *Subtarget) {
2579
2580 uint64_t depth = Op.getConstantOperandVal(0);
2581
2582 return getFRAMEADDR(depth, Op, DAG, Subtarget);
2583
2584}
2585
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002586static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002587 const SparcTargetLowering &TLI,
2588 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002589 MachineFunction &MF = DAG.getMachineFunction();
2590 MachineFrameInfo *MFI = MF.getFrameInfo();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002591 MFI->setReturnAddressIsTaken(true);
2592
Bill Wendling908bf812014-01-06 00:43:20 +00002593 if (TLI.verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002594 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002595
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002596 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002597 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002598 uint64_t depth = Op.getConstantOperandVal(0);
2599
2600 SDValue RetAddr;
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002601 if (depth == 0) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002602 auto PtrVT = TLI.getPointerTy(DAG.getDataLayout());
2603 unsigned RetReg = MF.addLiveIn(SP::I7, TLI.getRegClassFor(PtrVT));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002604 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002605 return RetAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002606 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002607
2608 // Need frame address to find return address of the caller.
2609 SDValue FrameAddr = getFRAMEADDR(depth - 1, Op, DAG, Subtarget);
2610
2611 unsigned Offset = (Subtarget->is64Bit()) ? 120 : 60;
2612 SDValue Ptr = DAG.getNode(ISD::ADD,
2613 dl, VT,
2614 FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002615 DAG.getIntPtrConstant(Offset, dl));
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002616 RetAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), Ptr,
2617 MachinePointerInfo(), false, false, false, 0);
2618
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002619 return RetAddr;
2620}
2621
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002622static SDValue LowerF64Op(SDValue Op, SelectionDAG &DAG, unsigned opcode)
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002623{
2624 SDLoc dl(Op);
2625
2626 assert(Op.getValueType() == MVT::f64 && "LowerF64Op called on non-double!");
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002627 assert(opcode == ISD::FNEG || opcode == ISD::FABS);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002628
2629 // Lower fneg/fabs on f64 to fneg/fabs on f32.
2630 // fneg f64 => fneg f32:sub_even, fmov f32:sub_odd.
2631 // fabs f64 => fabs f32:sub_even, fmov f32:sub_odd.
2632
2633 SDValue SrcReg64 = Op.getOperand(0);
2634 SDValue Hi32 = DAG.getTargetExtractSubreg(SP::sub_even, dl, MVT::f32,
2635 SrcReg64);
2636 SDValue Lo32 = DAG.getTargetExtractSubreg(SP::sub_odd, dl, MVT::f32,
2637 SrcReg64);
2638
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002639 Hi32 = DAG.getNode(opcode, dl, MVT::f32, Hi32);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002640
2641 SDValue DstReg64 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2642 dl, MVT::f64), 0);
2643 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_even, dl, MVT::f64,
2644 DstReg64, Hi32);
2645 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_odd, dl, MVT::f64,
2646 DstReg64, Lo32);
2647 return DstReg64;
2648}
2649
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002650// Lower a f128 load into two f64 loads.
2651static SDValue LowerF128Load(SDValue Op, SelectionDAG &DAG)
2652{
2653 SDLoc dl(Op);
2654 LoadSDNode *LdNode = dyn_cast<LoadSDNode>(Op.getNode());
2655 assert(LdNode && LdNode->getOffset().getOpcode() == ISD::UNDEF
2656 && "Unexpected node type");
2657
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002658 unsigned alignment = LdNode->getAlignment();
2659 if (alignment > 8)
2660 alignment = 8;
2661
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002662 SDValue Hi64 = DAG.getLoad(MVT::f64,
2663 dl,
2664 LdNode->getChain(),
2665 LdNode->getBasePtr(),
2666 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002667 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002668 EVT addrVT = LdNode->getBasePtr().getValueType();
2669 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2670 LdNode->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002671 DAG.getConstant(8, dl, addrVT));
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002672 SDValue Lo64 = DAG.getLoad(MVT::f64,
2673 dl,
2674 LdNode->getChain(),
2675 LoPtr,
2676 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002677 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002678
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002679 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, dl, MVT::i32);
2680 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, dl, MVT::i32);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002681
2682 SDNode *InFP128 = DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2683 dl, MVT::f128);
2684 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2685 MVT::f128,
2686 SDValue(InFP128, 0),
2687 Hi64,
2688 SubRegEven);
2689 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2690 MVT::f128,
2691 SDValue(InFP128, 0),
2692 Lo64,
2693 SubRegOdd);
2694 SDValue OutChains[2] = { SDValue(Hi64.getNode(), 1),
2695 SDValue(Lo64.getNode(), 1) };
Craig Topper48d114b2014-04-26 18:35:24 +00002696 SDValue OutChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002697 SDValue Ops[2] = {SDValue(InFP128,0), OutChain};
Craig Topper64941d92014-04-27 19:20:57 +00002698 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002699}
2700
James Y Knight3994be82015-08-10 19:11:39 +00002701static SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG)
2702{
2703 LoadSDNode *LdNode = cast<LoadSDNode>(Op.getNode());
2704
2705 EVT MemVT = LdNode->getMemoryVT();
2706 if (MemVT == MVT::f128)
2707 return LowerF128Load(Op, DAG);
2708
2709 return Op;
2710}
2711
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002712// Lower a f128 store into two f64 stores.
2713static SDValue LowerF128Store(SDValue Op, SelectionDAG &DAG) {
2714 SDLoc dl(Op);
2715 StoreSDNode *StNode = dyn_cast<StoreSDNode>(Op.getNode());
2716 assert(StNode && StNode->getOffset().getOpcode() == ISD::UNDEF
2717 && "Unexpected node type");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002718 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, dl, MVT::i32);
2719 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, dl, MVT::i32);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002720
2721 SDNode *Hi64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2722 dl,
2723 MVT::f64,
2724 StNode->getValue(),
2725 SubRegEven);
2726 SDNode *Lo64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2727 dl,
2728 MVT::f64,
2729 StNode->getValue(),
2730 SubRegOdd);
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002731
2732 unsigned alignment = StNode->getAlignment();
2733 if (alignment > 8)
2734 alignment = 8;
2735
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002736 SDValue OutChains[2];
2737 OutChains[0] = DAG.getStore(StNode->getChain(),
2738 dl,
2739 SDValue(Hi64, 0),
2740 StNode->getBasePtr(),
2741 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002742 false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002743 EVT addrVT = StNode->getBasePtr().getValueType();
2744 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2745 StNode->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002746 DAG.getConstant(8, dl, addrVT));
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002747 OutChains[1] = DAG.getStore(StNode->getChain(),
2748 dl,
2749 SDValue(Lo64, 0),
2750 LoPtr,
2751 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002752 false, false, alignment);
Craig Topper48d114b2014-04-26 18:35:24 +00002753 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002754}
2755
James Y Knight3994be82015-08-10 19:11:39 +00002756static SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG)
2757{
2758 SDLoc dl(Op);
2759 StoreSDNode *St = cast<StoreSDNode>(Op.getNode());
2760
2761 EVT MemVT = St->getMemoryVT();
2762 if (MemVT == MVT::f128)
2763 return LowerF128Store(Op, DAG);
2764
2765 if (MemVT == MVT::i64) {
2766 // Custom handling for i64 stores: turn it into a bitcast and a
2767 // v2i32 store.
2768 SDValue Val = DAG.getNode(ISD::BITCAST, dl, MVT::v2i32, St->getValue());
2769 SDValue Chain = DAG.getStore(
2770 St->getChain(), dl, Val, St->getBasePtr(), St->getPointerInfo(),
2771 St->isVolatile(), St->isNonTemporal(), St->getAlignment(),
2772 St->getAAInfo());
2773 return Chain;
2774 }
2775
2776 return SDValue();
2777}
2778
Roman Divacky7a9c6542014-02-27 19:26:29 +00002779static SDValue LowerFNEGorFABS(SDValue Op, SelectionDAG &DAG, bool isV9) {
Venkatraman Govindaraju3b6b0e42014-03-01 02:28:34 +00002780 assert((Op.getOpcode() == ISD::FNEG || Op.getOpcode() == ISD::FABS)
2781 && "invalid opcode");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002782
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002783 if (Op.getValueType() == MVT::f64)
Roman Divacky7a9c6542014-02-27 19:26:29 +00002784 return LowerF64Op(Op, DAG, Op.getOpcode());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002785 if (Op.getValueType() != MVT::f128)
2786 return Op;
2787
Roman Divacky7a9c6542014-02-27 19:26:29 +00002788 // Lower fabs/fneg on f128 to fabs/fneg on f64
2789 // fabs/fneg f128 => fabs/fneg f64:sub_even64, fmov f64:sub_odd64
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002790
2791 SDLoc dl(Op);
2792 SDValue SrcReg128 = Op.getOperand(0);
2793 SDValue Hi64 = DAG.getTargetExtractSubreg(SP::sub_even64, dl, MVT::f64,
2794 SrcReg128);
2795 SDValue Lo64 = DAG.getTargetExtractSubreg(SP::sub_odd64, dl, MVT::f64,
2796 SrcReg128);
2797 if (isV9)
2798 Hi64 = DAG.getNode(Op.getOpcode(), dl, MVT::f64, Hi64);
2799 else
Roman Divacky7a9c6542014-02-27 19:26:29 +00002800 Hi64 = LowerF64Op(Hi64, DAG, Op.getOpcode());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002801
2802 SDValue DstReg128 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2803 dl, MVT::f128), 0);
2804 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_even64, dl, MVT::f128,
2805 DstReg128, Hi64);
2806 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_odd64, dl, MVT::f128,
2807 DstReg128, Lo64);
2808 return DstReg128;
2809}
2810
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002811static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002812
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002813 if (Op.getValueType() != MVT::i64)
2814 return Op;
2815
2816 SDLoc dl(Op);
2817 SDValue Src1 = Op.getOperand(0);
2818 SDValue Src1Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1);
2819 SDValue Src1Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002820 DAG.getConstant(32, dl, MVT::i64));
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002821 Src1Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1Hi);
2822
2823 SDValue Src2 = Op.getOperand(1);
2824 SDValue Src2Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2);
2825 SDValue Src2Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002826 DAG.getConstant(32, dl, MVT::i64));
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002827 Src2Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2Hi);
2828
2829
2830 bool hasChain = false;
2831 unsigned hiOpc = Op.getOpcode();
2832 switch (Op.getOpcode()) {
2833 default: llvm_unreachable("Invalid opcode");
2834 case ISD::ADDC: hiOpc = ISD::ADDE; break;
2835 case ISD::ADDE: hasChain = true; break;
2836 case ISD::SUBC: hiOpc = ISD::SUBE; break;
2837 case ISD::SUBE: hasChain = true; break;
2838 }
2839 SDValue Lo;
2840 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Glue);
2841 if (hasChain) {
2842 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo,
2843 Op.getOperand(2));
2844 } else {
2845 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo);
2846 }
2847 SDValue Hi = DAG.getNode(hiOpc, dl, VTs, Src1Hi, Src2Hi, Lo.getValue(1));
2848 SDValue Carry = Hi.getValue(1);
2849
2850 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Lo);
2851 Hi = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Hi);
2852 Hi = DAG.getNode(ISD::SHL, dl, MVT::i64, Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002853 DAG.getConstant(32, dl, MVT::i64));
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002854
2855 SDValue Dst = DAG.getNode(ISD::OR, dl, MVT::i64, Hi, Lo);
2856 SDValue Ops[2] = { Dst, Carry };
Craig Topper64941d92014-04-27 19:20:57 +00002857 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002858}
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002859
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002860// Custom lower UMULO/SMULO for SPARC. This code is similar to ExpandNode()
2861// in LegalizeDAG.cpp except the order of arguments to the library function.
2862static SDValue LowerUMULO_SMULO(SDValue Op, SelectionDAG &DAG,
2863 const SparcTargetLowering &TLI)
2864{
2865 unsigned opcode = Op.getOpcode();
2866 assert((opcode == ISD::UMULO || opcode == ISD::SMULO) && "Invalid Opcode.");
2867
2868 bool isSigned = (opcode == ISD::SMULO);
2869 EVT VT = MVT::i64;
2870 EVT WideVT = MVT::i128;
2871 SDLoc dl(Op);
2872 SDValue LHS = Op.getOperand(0);
2873
2874 if (LHS.getValueType() != VT)
2875 return Op;
2876
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002877 SDValue ShiftAmt = DAG.getConstant(63, dl, VT);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002878
2879 SDValue RHS = Op.getOperand(1);
2880 SDValue HiLHS = DAG.getNode(ISD::SRA, dl, VT, LHS, ShiftAmt);
2881 SDValue HiRHS = DAG.getNode(ISD::SRA, dl, MVT::i64, RHS, ShiftAmt);
2882 SDValue Args[] = { HiLHS, LHS, HiRHS, RHS };
2883
2884 SDValue MulResult = TLI.makeLibCall(DAG,
2885 RTLIB::MUL_I128, WideVT,
Craig Topper8fe40e02015-10-22 17:05:00 +00002886 Args, isSigned, dl).first;
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002887 SDValue BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002888 MulResult, DAG.getIntPtrConstant(0, dl));
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002889 SDValue TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002890 MulResult, DAG.getIntPtrConstant(1, dl));
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002891 if (isSigned) {
2892 SDValue Tmp1 = DAG.getNode(ISD::SRA, dl, VT, BottomHalf, ShiftAmt);
2893 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, Tmp1, ISD::SETNE);
2894 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002895 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, DAG.getConstant(0, dl, VT),
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002896 ISD::SETNE);
2897 }
2898 // MulResult is a node with an illegal type. Because such things are not
Chandler Carruthee1a1fc2014-08-02 00:24:54 +00002899 // generally permitted during this phase of legalization, ensure that
2900 // nothing is left using the node. The above EXTRACT_ELEMENT nodes should have
2901 // been folded.
2902 assert(MulResult->use_empty() && "Illegally typed node still in use!");
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002903
2904 SDValue Ops[2] = { BottomHalf, TopHalf } ;
Craig Topper64941d92014-04-27 19:20:57 +00002905 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002906}
2907
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00002908static SDValue LowerATOMIC_LOAD_STORE(SDValue Op, SelectionDAG &DAG) {
2909 // Monotonic load/stores are legal.
2910 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
2911 return Op;
2912
2913 // Otherwise, expand with a fence.
2914 return SDValue();
2915}
2916
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002917SDValue SparcTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +00002918LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002919
2920 bool hasHardQuad = Subtarget->hasHardQuad();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002921 bool isV9 = Subtarget->isV9();
2922
Chris Lattner0a1762e2008-03-17 03:21:36 +00002923 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002924 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002925
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002926 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG, *this,
2927 Subtarget);
2928 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG,
2929 Subtarget);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002930 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002931 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00002932 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002933 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002934 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG, *this,
2935 hasHardQuad);
2936 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG, *this,
2937 hasHardQuad);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002938 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG, *this,
2939 hasHardQuad);
2940 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG, *this,
2941 hasHardQuad);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002942 case ISD::BR_CC: return LowerBR_CC(Op, DAG, *this,
2943 hasHardQuad);
2944 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, *this,
2945 hasHardQuad);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002946 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
2947 case ISD::VAARG: return LowerVAARG(Op, DAG);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002948 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002949 Subtarget);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002950
James Y Knight3994be82015-08-10 19:11:39 +00002951 case ISD::LOAD: return LowerLOAD(Op, DAG);
2952 case ISD::STORE: return LowerSTORE(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002953 case ISD::FADD: return LowerF128Op(Op, DAG,
2954 getLibcallName(RTLIB::ADD_F128), 2);
2955 case ISD::FSUB: return LowerF128Op(Op, DAG,
2956 getLibcallName(RTLIB::SUB_F128), 2);
2957 case ISD::FMUL: return LowerF128Op(Op, DAG,
2958 getLibcallName(RTLIB::MUL_F128), 2);
2959 case ISD::FDIV: return LowerF128Op(Op, DAG,
2960 getLibcallName(RTLIB::DIV_F128), 2);
2961 case ISD::FSQRT: return LowerF128Op(Op, DAG,
2962 getLibcallName(RTLIB::SQRT_F128),1);
Roman Divacky7a9c6542014-02-27 19:26:29 +00002963 case ISD::FABS:
2964 case ISD::FNEG: return LowerFNEGorFABS(Op, DAG, isV9);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002965 case ISD::FP_EXTEND: return LowerF128_FPEXTEND(Op, DAG, *this);
2966 case ISD::FP_ROUND: return LowerF128_FPROUND(Op, DAG, *this);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002967 case ISD::ADDC:
2968 case ISD::ADDE:
2969 case ISD::SUBC:
2970 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002971 case ISD::UMULO:
2972 case ISD::SMULO: return LowerUMULO_SMULO(Op, DAG, *this);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00002973 case ISD::ATOMIC_LOAD:
2974 case ISD::ATOMIC_STORE: return LowerATOMIC_LOAD_STORE(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002975 }
2976}
2977
2978MachineBasicBlock *
2979SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00002980 MachineBasicBlock *BB) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00002981 switch (MI->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002982 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00002983 case SP::SELECT_CC_Int_ICC:
2984 case SP::SELECT_CC_FP_ICC:
2985 case SP::SELECT_CC_DFP_ICC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002986 case SP::SELECT_CC_QFP_ICC:
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002987 return expandSelectCC(MI, BB, SP::BCOND);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002988 case SP::SELECT_CC_Int_FCC:
2989 case SP::SELECT_CC_FP_FCC:
2990 case SP::SELECT_CC_DFP_FCC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002991 case SP::SELECT_CC_QFP_FCC:
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002992 return expandSelectCC(MI, BB, SP::FBCOND);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002993
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002994 case SP::ATOMIC_LOAD_ADD_32:
2995 return expandAtomicRMW(MI, BB, SP::ADDrr);
2996 case SP::ATOMIC_LOAD_ADD_64:
2997 return expandAtomicRMW(MI, BB, SP::ADDXrr);
2998 case SP::ATOMIC_LOAD_SUB_32:
2999 return expandAtomicRMW(MI, BB, SP::SUBrr);
3000 case SP::ATOMIC_LOAD_SUB_64:
3001 return expandAtomicRMW(MI, BB, SP::SUBXrr);
3002 case SP::ATOMIC_LOAD_AND_32:
3003 return expandAtomicRMW(MI, BB, SP::ANDrr);
3004 case SP::ATOMIC_LOAD_AND_64:
3005 return expandAtomicRMW(MI, BB, SP::ANDXrr);
3006 case SP::ATOMIC_LOAD_OR_32:
3007 return expandAtomicRMW(MI, BB, SP::ORrr);
3008 case SP::ATOMIC_LOAD_OR_64:
3009 return expandAtomicRMW(MI, BB, SP::ORXrr);
3010 case SP::ATOMIC_LOAD_XOR_32:
3011 return expandAtomicRMW(MI, BB, SP::XORrr);
3012 case SP::ATOMIC_LOAD_XOR_64:
3013 return expandAtomicRMW(MI, BB, SP::XORXrr);
3014 case SP::ATOMIC_LOAD_NAND_32:
3015 return expandAtomicRMW(MI, BB, SP::ANDrr);
3016 case SP::ATOMIC_LOAD_NAND_64:
3017 return expandAtomicRMW(MI, BB, SP::ANDXrr);
3018
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00003019 case SP::ATOMIC_SWAP_64:
3020 return expandAtomicRMW(MI, BB, 0);
3021
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003022 case SP::ATOMIC_LOAD_MAX_32:
3023 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_G);
3024 case SP::ATOMIC_LOAD_MAX_64:
3025 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_G);
3026 case SP::ATOMIC_LOAD_MIN_32:
3027 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_LE);
3028 case SP::ATOMIC_LOAD_MIN_64:
3029 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_LE);
3030 case SP::ATOMIC_LOAD_UMAX_32:
3031 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_GU);
3032 case SP::ATOMIC_LOAD_UMAX_64:
3033 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_GU);
3034 case SP::ATOMIC_LOAD_UMIN_32:
3035 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_LEU);
3036 case SP::ATOMIC_LOAD_UMIN_64:
3037 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_LEU);
3038 }
3039}
3040
3041MachineBasicBlock*
3042SparcTargetLowering::expandSelectCC(MachineInstr *MI,
3043 MachineBasicBlock *BB,
3044 unsigned BROpcode) const {
Eric Christopherf5e94062015-01-30 23:46:43 +00003045 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003046 DebugLoc dl = MI->getDebugLoc();
3047 unsigned CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00003048
Chris Lattner0a1762e2008-03-17 03:21:36 +00003049 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3050 // control-flow pattern. The incoming instruction knows the destination vreg
3051 // to set, the condition code register to branch on, the true/false values to
3052 // select between, and a branch opcode to use.
3053 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Duncan P. N. Exon Smithc3f79882015-10-20 00:59:43 +00003054 MachineFunction::iterator It = ++BB->getIterator();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00003055
Chris Lattner0a1762e2008-03-17 03:21:36 +00003056 // thisMBB:
3057 // ...
3058 // TrueVal = ...
3059 // [f]bCC copy1MBB
3060 // fallthrough --> copy0MBB
3061 MachineBasicBlock *thisMBB = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00003062 MachineFunction *F = BB->getParent();
Dan Gohman3b460302008-07-07 23:14:23 +00003063 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3064 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +00003065 F->insert(It, copy0MBB);
3066 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00003067
3068 // Transfer the remainder of BB and its successor edges to sinkMBB.
3069 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00003070 std::next(MachineBasicBlock::iterator(MI)),
Dan Gohman34396292010-07-06 20:24:04 +00003071 BB->end());
3072 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3073
3074 // Add the true and fallthrough blocks as its successors.
3075 BB->addSuccessor(copy0MBB);
3076 BB->addSuccessor(sinkMBB);
3077
Dale Johannesen215a9252009-02-13 02:31:35 +00003078 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00003079
Chris Lattner0a1762e2008-03-17 03:21:36 +00003080 // copy0MBB:
3081 // %FalseValue = ...
3082 // # fallthrough to sinkMBB
3083 BB = copy0MBB;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00003084
Chris Lattner0a1762e2008-03-17 03:21:36 +00003085 // Update machine-CFG edges
3086 BB->addSuccessor(sinkMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00003087
Chris Lattner0a1762e2008-03-17 03:21:36 +00003088 // sinkMBB:
3089 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3090 // ...
3091 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00003092 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattner0a1762e2008-03-17 03:21:36 +00003093 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
3094 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00003095
Dan Gohman34396292010-07-06 20:24:04 +00003096 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner0a1762e2008-03-17 03:21:36 +00003097 return BB;
3098}
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003099
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003100MachineBasicBlock*
3101SparcTargetLowering::expandAtomicRMW(MachineInstr *MI,
3102 MachineBasicBlock *MBB,
3103 unsigned Opcode,
3104 unsigned CondCode) const {
Eric Christopherf5e94062015-01-30 23:46:43 +00003105 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003106 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
3107 DebugLoc DL = MI->getDebugLoc();
3108
3109 // MI is an atomic read-modify-write instruction of the form:
3110 //
3111 // rd = atomicrmw<op> addr, rs2
3112 //
3113 // All three operands are registers.
3114 unsigned DestReg = MI->getOperand(0).getReg();
3115 unsigned AddrReg = MI->getOperand(1).getReg();
3116 unsigned Rs2Reg = MI->getOperand(2).getReg();
3117
3118 // SelectionDAG has already inserted memory barriers before and after MI, so
3119 // we simply have to implement the operatiuon in terms of compare-and-swap.
3120 //
3121 // %val0 = load %addr
3122 // loop:
3123 // %val = phi %val0, %dest
3124 // %upd = op %val, %rs2
Jakob Stoklund Olesen39f08332014-01-26 06:09:54 +00003125 // %dest = cas %addr, %val, %upd
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003126 // cmp %val, %dest
3127 // bne loop
3128 // done:
3129 //
3130 bool is64Bit = SP::I64RegsRegClass.hasSubClassEq(MRI.getRegClass(DestReg));
3131 const TargetRegisterClass *ValueRC =
3132 is64Bit ? &SP::I64RegsRegClass : &SP::IntRegsRegClass;
3133 unsigned Val0Reg = MRI.createVirtualRegister(ValueRC);
3134
3135 BuildMI(*MBB, MI, DL, TII.get(is64Bit ? SP::LDXri : SP::LDri), Val0Reg)
3136 .addReg(AddrReg).addImm(0);
3137
3138 // Split the basic block MBB before MI and insert the loop block in the hole.
Duncan P. N. Exon Smithc3f79882015-10-20 00:59:43 +00003139 MachineFunction::iterator MFI = MBB->getIterator();
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003140 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
3141 MachineFunction *MF = MBB->getParent();
3142 MachineBasicBlock *LoopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3143 MachineBasicBlock *DoneMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3144 ++MFI;
3145 MF->insert(MFI, LoopMBB);
3146 MF->insert(MFI, DoneMBB);
3147
3148 // Move MI and following instructions to DoneMBB.
3149 DoneMBB->splice(DoneMBB->begin(), MBB, MI, MBB->end());
3150 DoneMBB->transferSuccessorsAndUpdatePHIs(MBB);
3151
3152 // Connect the CFG again.
3153 MBB->addSuccessor(LoopMBB);
3154 LoopMBB->addSuccessor(LoopMBB);
3155 LoopMBB->addSuccessor(DoneMBB);
3156
3157 // Build the loop block.
3158 unsigned ValReg = MRI.createVirtualRegister(ValueRC);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00003159 // Opcode == 0 means try to write Rs2Reg directly (ATOMIC_SWAP).
3160 unsigned UpdReg = (Opcode ? MRI.createVirtualRegister(ValueRC) : Rs2Reg);
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003161
3162 BuildMI(LoopMBB, DL, TII.get(SP::PHI), ValReg)
3163 .addReg(Val0Reg).addMBB(MBB)
3164 .addReg(DestReg).addMBB(LoopMBB);
3165
3166 if (CondCode) {
3167 // This is one of the min/max operations. We need a CMPrr followed by a
3168 // MOVXCC/MOVICC.
3169 BuildMI(LoopMBB, DL, TII.get(SP::CMPrr)).addReg(ValReg).addReg(Rs2Reg);
3170 BuildMI(LoopMBB, DL, TII.get(Opcode), UpdReg)
3171 .addReg(ValReg).addReg(Rs2Reg).addImm(CondCode);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00003172 } else if (Opcode) {
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003173 BuildMI(LoopMBB, DL, TII.get(Opcode), UpdReg)
3174 .addReg(ValReg).addReg(Rs2Reg);
3175 }
3176
3177 if (MI->getOpcode() == SP::ATOMIC_LOAD_NAND_32 ||
3178 MI->getOpcode() == SP::ATOMIC_LOAD_NAND_64) {
3179 unsigned TmpReg = UpdReg;
3180 UpdReg = MRI.createVirtualRegister(ValueRC);
3181 BuildMI(LoopMBB, DL, TII.get(SP::XORri), UpdReg).addReg(TmpReg).addImm(-1);
3182 }
3183
3184 BuildMI(LoopMBB, DL, TII.get(is64Bit ? SP::CASXrr : SP::CASrr), DestReg)
Jakob Stoklund Olesen39f08332014-01-26 06:09:54 +00003185 .addReg(AddrReg).addReg(ValReg).addReg(UpdReg)
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003186 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
3187 BuildMI(LoopMBB, DL, TII.get(SP::CMPrr)).addReg(ValReg).addReg(DestReg);
3188 BuildMI(LoopMBB, DL, TII.get(is64Bit ? SP::BPXCC : SP::BCOND))
3189 .addMBB(LoopMBB).addImm(SPCC::ICC_NE);
3190
3191 MI->eraseFromParent();
3192 return DoneMBB;
3193}
3194
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003195//===----------------------------------------------------------------------===//
3196// Sparc Inline Assembly Support
3197//===----------------------------------------------------------------------===//
3198
3199/// getConstraintType - Given a constraint letter, return the type of
3200/// constraint it is for this target.
3201SparcTargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003202SparcTargetLowering::getConstraintType(StringRef Constraint) const {
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003203 if (Constraint.size() == 1) {
3204 switch (Constraint[0]) {
3205 default: break;
3206 case 'r': return C_RegisterClass;
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003207 case 'I': // SIMM13
3208 return C_Other;
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003209 }
3210 }
3211
3212 return TargetLowering::getConstraintType(Constraint);
3213}
3214
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003215TargetLowering::ConstraintWeight SparcTargetLowering::
3216getSingleConstraintMatchWeight(AsmOperandInfo &info,
3217 const char *constraint) const {
3218 ConstraintWeight weight = CW_Invalid;
3219 Value *CallOperandVal = info.CallOperandVal;
3220 // If we don't have a value, we can't do a match,
3221 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00003222 if (!CallOperandVal)
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003223 return CW_Default;
3224
3225 // Look at the constraint type.
3226 switch (*constraint) {
3227 default:
3228 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3229 break;
3230 case 'I': // SIMM13
3231 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
3232 if (isInt<13>(C->getSExtValue()))
3233 weight = CW_Constant;
3234 }
3235 break;
3236 }
3237 return weight;
3238}
3239
3240/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3241/// vector. If it is invalid, don't add anything to Ops.
3242void SparcTargetLowering::
3243LowerAsmOperandForConstraint(SDValue Op,
3244 std::string &Constraint,
3245 std::vector<SDValue> &Ops,
3246 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003247 SDValue Result(nullptr, 0);
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003248
3249 // Only support length 1 constraints for now.
3250 if (Constraint.length() > 1)
3251 return;
3252
3253 char ConstraintLetter = Constraint[0];
3254 switch (ConstraintLetter) {
3255 default: break;
3256 case 'I':
3257 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3258 if (isInt<13>(C->getSExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003259 Result = DAG.getTargetConstant(C->getSExtValue(), SDLoc(Op),
3260 Op.getValueType());
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003261 break;
3262 }
3263 return;
3264 }
3265 }
3266
3267 if (Result.getNode()) {
3268 Ops.push_back(Result);
3269 return;
3270 }
3271 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3272}
3273
Eric Christopher11e4df72015-02-26 22:38:43 +00003274std::pair<unsigned, const TargetRegisterClass *>
3275SparcTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003276 StringRef Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00003277 MVT VT) const {
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003278 if (Constraint.size() == 1) {
3279 switch (Constraint[0]) {
3280 case 'r':
James Y Knight3994be82015-08-10 19:11:39 +00003281 if (VT == MVT::v2i32)
3282 return std::make_pair(0U, &SP::IntPairRegClass);
3283 else
3284 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003285 }
James Y Knight3994be82015-08-10 19:11:39 +00003286 } else if (!Constraint.empty() && Constraint.size() <= 5
Venkatraman Govindarajudd634ca2014-01-22 03:18:42 +00003287 && Constraint[0] == '{' && *(Constraint.end()-1) == '}') {
3288 // constraint = '{r<d>}'
3289 // Remove the braces from around the name.
3290 StringRef name(Constraint.data()+1, Constraint.size()-2);
3291 // Handle register aliases:
3292 // r0-r7 -> g0-g7
3293 // r8-r15 -> o0-o7
3294 // r16-r23 -> l0-l7
3295 // r24-r31 -> i0-i7
3296 uint64_t intVal = 0;
3297 if (name.substr(0, 1).equals("r")
3298 && !name.substr(1).getAsInteger(10, intVal) && intVal <= 31) {
3299 const char regTypes[] = { 'g', 'o', 'l', 'i' };
3300 char regType = regTypes[intVal/8];
3301 char regIdx = '0' + (intVal % 8);
3302 char tmp[] = { '{', regType, regIdx, '}', 0 };
3303 std::string newConstraint = std::string(tmp);
Eric Christopher11e4df72015-02-26 22:38:43 +00003304 return TargetLowering::getRegForInlineAsmConstraint(TRI, newConstraint,
3305 VT);
Venkatraman Govindarajudd634ca2014-01-22 03:18:42 +00003306 }
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003307 }
3308
Eric Christopher11e4df72015-02-26 22:38:43 +00003309 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003310}
3311
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003312bool
3313SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3314 // The Sparc target isn't yet aware of offsets.
3315 return false;
3316}
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00003317
3318void SparcTargetLowering::ReplaceNodeResults(SDNode *N,
3319 SmallVectorImpl<SDValue>& Results,
3320 SelectionDAG &DAG) const {
3321
3322 SDLoc dl(N);
3323
3324 RTLIB::Libcall libCall = RTLIB::UNKNOWN_LIBCALL;
3325
3326 switch (N->getOpcode()) {
3327 default:
3328 llvm_unreachable("Do not know how to custom type legalize this operation!");
3329
3330 case ISD::FP_TO_SINT:
3331 case ISD::FP_TO_UINT:
3332 // Custom lower only if it involves f128 or i64.
3333 if (N->getOperand(0).getValueType() != MVT::f128
3334 || N->getValueType(0) != MVT::i64)
3335 return;
3336 libCall = ((N->getOpcode() == ISD::FP_TO_SINT)
3337 ? RTLIB::FPTOSINT_F128_I64
3338 : RTLIB::FPTOUINT_F128_I64);
3339
3340 Results.push_back(LowerF128Op(SDValue(N, 0),
3341 DAG,
3342 getLibcallName(libCall),
3343 1));
3344 return;
3345
3346 case ISD::SINT_TO_FP:
3347 case ISD::UINT_TO_FP:
3348 // Custom lower only if it involves f128 or i64.
3349 if (N->getValueType(0) != MVT::f128
3350 || N->getOperand(0).getValueType() != MVT::i64)
3351 return;
3352
3353 libCall = ((N->getOpcode() == ISD::SINT_TO_FP)
3354 ? RTLIB::SINTTOFP_I64_F128
3355 : RTLIB::UINTTOFP_I64_F128);
3356
3357 Results.push_back(LowerF128Op(SDValue(N, 0),
3358 DAG,
3359 getLibcallName(libCall),
3360 1));
3361 return;
James Y Knight3994be82015-08-10 19:11:39 +00003362 case ISD::LOAD: {
3363 LoadSDNode *Ld = cast<LoadSDNode>(N);
3364 // Custom handling only for i64: turn i64 load into a v2i32 load,
3365 // and a bitcast.
3366 if (Ld->getValueType(0) != MVT::i64 || Ld->getMemoryVT() != MVT::i64)
3367 return;
3368
3369 SDLoc dl(N);
3370 SDValue LoadRes = DAG.getExtLoad(
3371 Ld->getExtensionType(), dl, MVT::v2i32,
3372 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
3373 MVT::v2i32, Ld->isVolatile(), Ld->isNonTemporal(),
3374 Ld->isInvariant(), Ld->getAlignment(), Ld->getAAInfo());
3375
3376 SDValue Res = DAG.getNode(ISD::BITCAST, dl, MVT::i64, LoadRes);
3377 Results.push_back(Res);
3378 Results.push_back(LoadRes.getValue(1));
3379 return;
3380 }
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00003381 }
3382}