blob: 618e39a1aec6cd4bad7f2b581c14f448cc1386ce [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Craig Topper188ed9d2012-03-17 07:33:42 +000015#include "ARMISelLowering.h"
Eric Christopher1c069172010-09-10 22:42:06 +000016#include "ARMCallingConv.h"
Evan Cheng10043e22007-01-19 07:51:42 +000017#include "ARMConstantPoolValue.h"
Evan Cheng10043e22007-01-19 07:51:42 +000018#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov9a232f42009-08-21 12:41:24 +000019#include "ARMPerfectShuffle.h"
Evan Cheng10043e22007-01-19 07:51:42 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Chris Lattner4e7dfaf2009-08-02 00:34:36 +000022#include "ARMTargetObjectFile.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/ADT/Statistic.h"
25#include "llvm/ADT/StringExtras.h"
Bob Wilsona4c22902009-04-17 19:07:39 +000026#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng078b0b02011-01-08 01:24:27 +000027#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling202803e2011-10-05 00:02:33 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000034#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/CallingConv.h"
36#include "llvm/IR/Constants.h"
37#include "llvm/IR/Function.h"
38#include "llvm/IR/GlobalValue.h"
Tim Northover037f26f22014-04-17 18:22:47 +000039#include "llvm/IR/IRBuilder.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000040#include "llvm/IR/Instruction.h"
41#include "llvm/IR/Instructions.h"
42#include "llvm/IR/Intrinsics.h"
43#include "llvm/IR/Type.h"
Bill Wendling46ffefc2010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Jim Grosbach32bb3622010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Oliver Stannardc24f2172014-05-09 14:01:47 +000046#include "llvm/Support/Debug.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000047#include "llvm/Support/ErrorHandling.h"
Evan Cheng2150b922007-03-12 23:30:29 +000048#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000049#include "llvm/Target/TargetOptions.h"
David Peixottoc32e24a2013-10-17 19:49:22 +000050#include <utility>
Evan Cheng10043e22007-01-19 07:51:42 +000051using namespace llvm;
52
Chandler Carruth84e68b22014-04-22 02:41:26 +000053#define DEBUG_TYPE "arm-isel"
54
Dale Johannesend679ff72010-06-03 21:09:53 +000055STATISTIC(NumTailCalls, "Number of tail calls");
Evan Cheng68aec142011-01-19 02:16:49 +000056STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Manman Ren9f911162012-06-01 02:44:42 +000057STATISTIC(NumLoopByVals, "Number of loops generated for byval arguments");
Dale Johannesend679ff72010-06-03 21:09:53 +000058
Eric Christopher347f4c32010-12-15 23:47:29 +000059cl::opt<bool>
Jim Grosbach32bb3622010-04-14 22:28:31 +000060EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng25f93642010-07-08 02:08:50 +000061 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbach32bb3622010-04-14 22:28:31 +000062 cl::init(false));
63
Evan Chengf128bdc2010-06-16 07:35:02 +000064static cl::opt<bool>
65ARMInterworking("arm-interworking", cl::Hidden,
66 cl::desc("Enable / disable ARM interworking (for debugging only)"),
67 cl::init(true));
68
Benjamin Kramer7ba71be2011-11-26 23:01:57 +000069namespace {
Cameron Zwarich89019782011-06-10 20:59:24 +000070 class ARMCCState : public CCState {
71 public:
72 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
Craig Topperb94011f2013-07-14 04:42:23 +000073 const TargetMachine &TM, SmallVectorImpl<CCValAssign> &locs,
Cameron Zwarich89019782011-06-10 20:59:24 +000074 LLVMContext &C, ParmContext PC)
75 : CCState(CC, isVarArg, MF, TM, locs, C) {
76 assert(((PC == Call) || (PC == Prologue)) &&
77 "ARMCCState users must specify whether their context is call"
78 "or prologue generation.");
79 CallOrPrologue = PC;
80 }
81 };
82}
83
Stuart Hastings45fe3c32011-04-20 16:47:52 +000084// The APCS parameter registers.
Craig Topper840beec2014-04-04 05:16:06 +000085static const MCPhysReg GPRArgRegs[] = {
Stuart Hastings45fe3c32011-04-20 16:47:52 +000086 ARM::R0, ARM::R1, ARM::R2, ARM::R3
87};
88
Craig Topper4fa625f2012-08-12 03:16:37 +000089void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
90 MVT PromotedBitwiseVT) {
Bob Wilson2e076c42009-06-22 23:27:02 +000091 if (VT != PromotedLdStVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +000092 setOperationAction(ISD::LOAD, VT, Promote);
93 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000094
Craig Topper4fa625f2012-08-12 03:16:37 +000095 setOperationAction(ISD::STORE, VT, Promote);
96 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000097 }
98
Craig Topper4fa625f2012-08-12 03:16:37 +000099 MVT ElemTy = VT.getVectorElementType();
Owen Anderson9f944592009-08-11 20:47:22 +0000100 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Craig Topper4fa625f2012-08-12 03:16:37 +0000101 setOperationAction(ISD::SETCC, VT, Custom);
102 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
103 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000104 if (ElemTy == MVT::i32) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000105 setOperationAction(ISD::SINT_TO_FP, VT, Custom);
106 setOperationAction(ISD::UINT_TO_FP, VT, Custom);
107 setOperationAction(ISD::FP_TO_SINT, VT, Custom);
108 setOperationAction(ISD::FP_TO_UINT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000109 } else {
Craig Topper4fa625f2012-08-12 03:16:37 +0000110 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
111 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
112 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
113 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Bob Wilson5d8cfb22009-09-16 20:20:44 +0000114 }
Craig Topper4fa625f2012-08-12 03:16:37 +0000115 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
116 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
117 setOperationAction(ISD::CONCAT_VECTORS, VT, Legal);
118 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
119 setOperationAction(ISD::SELECT, VT, Expand);
120 setOperationAction(ISD::SELECT_CC, VT, Expand);
Jim Grosbach30af4422012-10-12 22:59:21 +0000121 setOperationAction(ISD::VSELECT, VT, Expand);
Craig Topper4fa625f2012-08-12 03:16:37 +0000122 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000123 if (VT.isInteger()) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000124 setOperationAction(ISD::SHL, VT, Custom);
125 setOperationAction(ISD::SRA, VT, Custom);
126 setOperationAction(ISD::SRL, VT, Custom);
Bob Wilson2e076c42009-06-22 23:27:02 +0000127 }
128
129 // Promote all bit-wise operations.
130 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000131 setOperationAction(ISD::AND, VT, Promote);
132 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
133 setOperationAction(ISD::OR, VT, Promote);
134 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
135 setOperationAction(ISD::XOR, VT, Promote);
136 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
Bob Wilson2e076c42009-06-22 23:27:02 +0000137 }
Bob Wilson4ed397c2009-09-16 00:17:28 +0000138
139 // Neon does not support vector divide/remainder operations.
Craig Topper4fa625f2012-08-12 03:16:37 +0000140 setOperationAction(ISD::SDIV, VT, Expand);
141 setOperationAction(ISD::UDIV, VT, Expand);
142 setOperationAction(ISD::FDIV, VT, Expand);
143 setOperationAction(ISD::SREM, VT, Expand);
144 setOperationAction(ISD::UREM, VT, Expand);
145 setOperationAction(ISD::FREM, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000146}
147
Craig Topper4fa625f2012-08-12 03:16:37 +0000148void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
Craig Topperc7242e02012-04-20 07:30:17 +0000149 addRegisterClass(VT, &ARM::DPRRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000150 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000151}
152
Craig Topper4fa625f2012-08-12 03:16:37 +0000153void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
Jakob Stoklund Olesen20912062014-01-14 06:18:34 +0000154 addRegisterClass(VT, &ARM::DPairRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000155 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000156}
157
Eric Christopher89958332014-05-31 00:07:32 +0000158static TargetLoweringObjectFile *createTLOF(const Triple &TT) {
159 if (TT.isOSBinFormatMachO())
Bill Wendlingbbcaa402010-03-15 21:09:38 +0000160 return new TargetLoweringObjectFileMachO();
Eric Christopher89958332014-05-31 00:07:32 +0000161 if (TT.isOSWindows())
Saleem Abdulrasool46fed302014-05-17 04:28:08 +0000162 return new TargetLoweringObjectFileCOFF();
Chris Lattner4e7dfaf2009-08-02 00:34:36 +0000163 return new ARMElfTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +0000164}
165
Evan Cheng10043e22007-01-19 07:51:42 +0000166ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Eric Christopher89958332014-05-31 00:07:32 +0000167 : TargetLowering(TM, createTLOF(Triple(TM.getTargetTriple()))) {
Evan Cheng10043e22007-01-19 07:51:42 +0000168 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopherd9134482014-08-04 21:25:23 +0000169 RegInfo = TM.getSubtargetImpl()->getRegisterInfo();
170 Itins = TM.getSubtargetImpl()->getInstrItineraryData();
Evan Cheng10043e22007-01-19 07:51:42 +0000171
Duncan Sandsf2641e12011-09-06 19:07:46 +0000172 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
173
Tim Northoverd6a729b2014-01-06 14:28:05 +0000174 if (Subtarget->isTargetMachO()) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000175 // Uses VFP for Thumb libfuncs if available.
Jim Grosbach1d1d6d42013-10-24 23:07:11 +0000176 if (Subtarget->isThumb() && Subtarget->hasVFP2() &&
Tim Northover978d25f2014-04-22 10:10:09 +0000177 Subtarget->hasARMOps() && !TM.Options.UseSoftFloat) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000178 // Single-precision floating-point arithmetic.
179 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
180 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
181 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
182 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000183
Evan Chengc9f22fd12007-04-27 08:15:43 +0000184 // Double-precision floating-point arithmetic.
185 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
186 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
187 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
188 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng143576d2007-01-31 09:30:58 +0000189
Evan Chengc9f22fd12007-04-27 08:15:43 +0000190 // Single-precision comparisons.
191 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
192 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
193 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
194 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
195 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
196 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
197 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
198 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000199
Evan Chengc9f22fd12007-04-27 08:15:43 +0000200 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng143576d2007-01-31 09:30:58 +0000208
Evan Chengc9f22fd12007-04-27 08:15:43 +0000209 // Double-precision comparisons.
210 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
211 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
212 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
213 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
214 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
215 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
216 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
217 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000218
Evan Chengc9f22fd12007-04-27 08:15:43 +0000219 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
222 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
223 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
224 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
225 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
226 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Cheng10043e22007-01-19 07:51:42 +0000227
Evan Chengc9f22fd12007-04-27 08:15:43 +0000228 // Floating-point to integer conversions.
229 // i64 conversions are done via library routines even when generating VFP
230 // instructions, so use the same ones.
231 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
232 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
233 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
234 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000235
Evan Chengc9f22fd12007-04-27 08:15:43 +0000236 // Conversions between floating types.
237 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
238 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
239
240 // Integer to floating-point conversions.
241 // i64 conversions are done via library routines even when generating VFP
242 // instructions, so use the same ones.
Bob Wilsondc40d5a2009-03-20 23:16:43 +0000243 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
244 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengc9f22fd12007-04-27 08:15:43 +0000245 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
246 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
247 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
248 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
249 }
Evan Cheng10043e22007-01-19 07:51:42 +0000250 }
251
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000252 // These libcalls are not available in 32-bit.
Craig Topper062a2ba2014-04-25 05:30:21 +0000253 setLibcallName(RTLIB::SHL_I128, nullptr);
254 setLibcallName(RTLIB::SRL_I128, nullptr);
255 setLibcallName(RTLIB::SRA_I128, nullptr);
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000256
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000257 if (Subtarget->isAAPCS_ABI() && !Subtarget->isTargetMachO() &&
258 !Subtarget->isTargetWindows()) {
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000259 static const struct {
260 const RTLIB::Libcall Op;
261 const char * const Name;
262 const CallingConv::ID CC;
263 const ISD::CondCode Cond;
264 } LibraryCalls[] = {
265 // Double-precision floating-point arithmetic helper functions
266 // RTABI chapter 4.1.2, Table 2
267 { RTLIB::ADD_F64, "__aeabi_dadd", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
268 { RTLIB::DIV_F64, "__aeabi_ddiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
269 { RTLIB::MUL_F64, "__aeabi_dmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
270 { RTLIB::SUB_F64, "__aeabi_dsub", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000271
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000272 // Double-precision floating-point comparison helper functions
273 // RTABI chapter 4.1.2, Table 3
274 { RTLIB::OEQ_F64, "__aeabi_dcmpeq", CallingConv::ARM_AAPCS, ISD::SETNE },
275 { RTLIB::UNE_F64, "__aeabi_dcmpeq", CallingConv::ARM_AAPCS, ISD::SETEQ },
276 { RTLIB::OLT_F64, "__aeabi_dcmplt", CallingConv::ARM_AAPCS, ISD::SETNE },
277 { RTLIB::OLE_F64, "__aeabi_dcmple", CallingConv::ARM_AAPCS, ISD::SETNE },
278 { RTLIB::OGE_F64, "__aeabi_dcmpge", CallingConv::ARM_AAPCS, ISD::SETNE },
279 { RTLIB::OGT_F64, "__aeabi_dcmpgt", CallingConv::ARM_AAPCS, ISD::SETNE },
280 { RTLIB::UO_F64, "__aeabi_dcmpun", CallingConv::ARM_AAPCS, ISD::SETNE },
281 { RTLIB::O_F64, "__aeabi_dcmpun", CallingConv::ARM_AAPCS, ISD::SETEQ },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000282
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000283 // Single-precision floating-point arithmetic helper functions
284 // RTABI chapter 4.1.2, Table 4
285 { RTLIB::ADD_F32, "__aeabi_fadd", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
286 { RTLIB::DIV_F32, "__aeabi_fdiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
287 { RTLIB::MUL_F32, "__aeabi_fmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
288 { RTLIB::SUB_F32, "__aeabi_fsub", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000289
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000290 // Single-precision floating-point comparison helper functions
291 // RTABI chapter 4.1.2, Table 5
292 { RTLIB::OEQ_F32, "__aeabi_fcmpeq", CallingConv::ARM_AAPCS, ISD::SETNE },
293 { RTLIB::UNE_F32, "__aeabi_fcmpeq", CallingConv::ARM_AAPCS, ISD::SETEQ },
294 { RTLIB::OLT_F32, "__aeabi_fcmplt", CallingConv::ARM_AAPCS, ISD::SETNE },
295 { RTLIB::OLE_F32, "__aeabi_fcmple", CallingConv::ARM_AAPCS, ISD::SETNE },
296 { RTLIB::OGE_F32, "__aeabi_fcmpge", CallingConv::ARM_AAPCS, ISD::SETNE },
297 { RTLIB::OGT_F32, "__aeabi_fcmpgt", CallingConv::ARM_AAPCS, ISD::SETNE },
298 { RTLIB::UO_F32, "__aeabi_fcmpun", CallingConv::ARM_AAPCS, ISD::SETNE },
299 { RTLIB::O_F32, "__aeabi_fcmpun", CallingConv::ARM_AAPCS, ISD::SETEQ },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000300
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000301 // Floating-point to integer conversions.
302 // RTABI chapter 4.1.2, Table 6
303 { RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
304 { RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
305 { RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
306 { RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
307 { RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
308 { RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
309 { RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
310 { RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000311
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000312 // Conversions between floating types.
313 // RTABI chapter 4.1.2, Table 7
314 { RTLIB::FPROUND_F64_F32, "__aeabi_d2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Tim Northover4e13a612014-07-29 09:56:45 +0000315 { RTLIB::FPROUND_F64_F16, "__aeabi_d2h", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000316 { RTLIB::FPEXT_F32_F64, "__aeabi_f2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000317
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000318 // Integer to floating-point conversions.
319 // RTABI chapter 4.1.2, Table 8
320 { RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
321 { RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
322 { RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
323 { RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
324 { RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
325 { RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
326 { RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
327 { RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000328
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000329 // Long long helper functions
330 // RTABI chapter 4.2, Table 9
331 { RTLIB::MUL_I64, "__aeabi_lmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
332 { RTLIB::SHL_I64, "__aeabi_llsl", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
333 { RTLIB::SRL_I64, "__aeabi_llsr", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
334 { RTLIB::SRA_I64, "__aeabi_lasr", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000335
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000336 // Integer division functions
337 // RTABI chapter 4.3.1
338 { RTLIB::SDIV_I8, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
339 { RTLIB::SDIV_I16, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
340 { RTLIB::SDIV_I32, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
341 { RTLIB::SDIV_I64, "__aeabi_ldivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
342 { RTLIB::UDIV_I8, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
343 { RTLIB::UDIV_I16, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
344 { RTLIB::UDIV_I32, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
345 { RTLIB::UDIV_I64, "__aeabi_uldivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Renato Golin4cd51872011-05-22 21:41:23 +0000346
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000347 // Memory operations
348 // RTABI chapter 4.3.4
349 { RTLIB::MEMCPY, "__aeabi_memcpy", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
350 { RTLIB::MEMMOVE, "__aeabi_memmove", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
351 { RTLIB::MEMSET, "__aeabi_memset", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
352 };
353
354 for (const auto &LC : LibraryCalls) {
355 setLibcallName(LC.Op, LC.Name);
356 setLibcallCallingConv(LC.Op, LC.CC);
357 if (LC.Cond != ISD::SETCC_INVALID)
358 setCmpLibcallCC(LC.Op, LC.Cond);
359 }
Anton Korobeynikova6b3ce22009-08-14 20:10:52 +0000360 }
361
Saleem Abdulrasool056fc3d2014-05-16 05:41:33 +0000362 if (Subtarget->isTargetWindows()) {
363 static const struct {
364 const RTLIB::Libcall Op;
365 const char * const Name;
366 const CallingConv::ID CC;
367 } LibraryCalls[] = {
368 { RTLIB::FPTOSINT_F32_I64, "__stoi64", CallingConv::ARM_AAPCS_VFP },
369 { RTLIB::FPTOSINT_F64_I64, "__dtoi64", CallingConv::ARM_AAPCS_VFP },
370 { RTLIB::FPTOUINT_F32_I64, "__stou64", CallingConv::ARM_AAPCS_VFP },
371 { RTLIB::FPTOUINT_F64_I64, "__dtou64", CallingConv::ARM_AAPCS_VFP },
372 { RTLIB::SINTTOFP_I64_F32, "__i64tos", CallingConv::ARM_AAPCS_VFP },
373 { RTLIB::SINTTOFP_I64_F64, "__i64tod", CallingConv::ARM_AAPCS_VFP },
374 { RTLIB::UINTTOFP_I64_F32, "__u64tos", CallingConv::ARM_AAPCS_VFP },
375 { RTLIB::UINTTOFP_I64_F64, "__u64tod", CallingConv::ARM_AAPCS_VFP },
376 };
377
378 for (const auto &LC : LibraryCalls) {
379 setLibcallName(LC.Op, LC.Name);
380 setLibcallCallingConv(LC.Op, LC.CC);
381 }
382 }
383
Bob Wilsonbc158992011-10-07 16:59:21 +0000384 // Use divmod compiler-rt calls for iOS 5.0 and later.
Cameron Esfahani943908b2013-08-29 20:23:14 +0000385 if (Subtarget->getTargetTriple().isiOS() &&
Bob Wilsonbc158992011-10-07 16:59:21 +0000386 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
387 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
388 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
389 }
390
David Goodwin22c2fba2009-07-08 23:10:31 +0000391 if (Subtarget->isThumb1Only())
Craig Topperc7242e02012-04-20 07:30:17 +0000392 addRegisterClass(MVT::i32, &ARM::tGPRRegClass);
Jim Grosbachfde21102009-04-07 20:34:09 +0000393 else
Craig Topperc7242e02012-04-20 07:30:17 +0000394 addRegisterClass(MVT::i32, &ARM::GPRRegClass);
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000395 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
396 !Subtarget->isThumb1Only()) {
Craig Topperc7242e02012-04-20 07:30:17 +0000397 addRegisterClass(MVT::f32, &ARM::SPRRegClass);
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000398 if (!Subtarget->isFPOnlySP())
Craig Topperc7242e02012-04-20 07:30:17 +0000399 addRegisterClass(MVT::f64, &ARM::DPRRegClass);
Evan Cheng10043e22007-01-19 07:51:42 +0000400 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000401
Eli Friedman6f84fed2011-11-08 01:43:53 +0000402 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
403 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
404 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
405 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
406 setTruncStoreAction((MVT::SimpleValueType)VT,
407 (MVT::SimpleValueType)InnerVT, Expand);
408 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
409 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
410 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Benjamin Kramer4dae5982014-04-26 12:06:28 +0000411
412 setOperationAction(ISD::MULHS, (MVT::SimpleValueType)VT, Expand);
413 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
414 setOperationAction(ISD::MULHU, (MVT::SimpleValueType)VT, Expand);
415 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000416
417 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Eli Friedman6f84fed2011-11-08 01:43:53 +0000418 }
419
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000420 setOperationAction(ISD::ConstantFP, MVT::f32, Custom);
Tim Northoverf79c3a52013-08-20 08:57:11 +0000421 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000422
Bob Wilson2e076c42009-06-22 23:27:02 +0000423 if (Subtarget->hasNEON()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000424 addDRTypeForNEON(MVT::v2f32);
425 addDRTypeForNEON(MVT::v8i8);
426 addDRTypeForNEON(MVT::v4i16);
427 addDRTypeForNEON(MVT::v2i32);
428 addDRTypeForNEON(MVT::v1i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000429
Owen Anderson9f944592009-08-11 20:47:22 +0000430 addQRTypeForNEON(MVT::v4f32);
431 addQRTypeForNEON(MVT::v2f64);
432 addQRTypeForNEON(MVT::v16i8);
433 addQRTypeForNEON(MVT::v8i16);
434 addQRTypeForNEON(MVT::v4i32);
435 addQRTypeForNEON(MVT::v2i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000436
Bob Wilson194a2512009-09-15 23:55:57 +0000437 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
438 // neither Neon nor VFP support any arithmetic operations on it.
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000439 // The same with v4f32. But keep in mind that vadd, vsub, vmul are natively
440 // supported for v4f32.
Bob Wilson194a2512009-09-15 23:55:57 +0000441 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
442 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
443 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000444 // FIXME: Code duplication: FDIV and FREM are expanded always, see
445 // ARMTargetLowering::addTypeForNEON method for details.
Bob Wilson194a2512009-09-15 23:55:57 +0000446 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
447 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000448 // FIXME: Create unittest.
449 // In another words, find a way when "copysign" appears in DAG with vector
450 // operands.
Bob Wilson194a2512009-09-15 23:55:57 +0000451 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000452 // FIXME: Code duplication: SETCC has custom operation action, see
453 // ARMTargetLowering::addTypeForNEON method for details.
Duncan Sandsf2641e12011-09-06 19:07:46 +0000454 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000455 // FIXME: Create unittest for FNEG and for FABS.
Bob Wilson194a2512009-09-15 23:55:57 +0000456 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
457 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
458 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
459 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
460 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
461 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
462 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
463 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
464 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
465 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
466 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
467 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000468 // FIXME: Create unittest for FCEIL, FTRUNC, FRINT, FNEARBYINT, FFLOOR.
Bob Wilson194a2512009-09-15 23:55:57 +0000469 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
470 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
471 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
472 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
473 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000474 setOperationAction(ISD::FMA, MVT::v2f64, Expand);
Lang Hames591cdaf2012-03-29 21:56:11 +0000475
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000476 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
477 setOperationAction(ISD::FSIN, MVT::v4f32, Expand);
478 setOperationAction(ISD::FCOS, MVT::v4f32, Expand);
479 setOperationAction(ISD::FPOWI, MVT::v4f32, Expand);
480 setOperationAction(ISD::FPOW, MVT::v4f32, Expand);
481 setOperationAction(ISD::FLOG, MVT::v4f32, Expand);
482 setOperationAction(ISD::FLOG2, MVT::v4f32, Expand);
483 setOperationAction(ISD::FLOG10, MVT::v4f32, Expand);
484 setOperationAction(ISD::FEXP, MVT::v4f32, Expand);
485 setOperationAction(ISD::FEXP2, MVT::v4f32, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000486 setOperationAction(ISD::FCEIL, MVT::v4f32, Expand);
487 setOperationAction(ISD::FTRUNC, MVT::v4f32, Expand);
488 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
489 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
Craig Topper3e41a5b2012-09-08 04:58:43 +0000490 setOperationAction(ISD::FFLOOR, MVT::v4f32, Expand);
Bob Wilson194a2512009-09-15 23:55:57 +0000491
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000492 // Mark v2f32 intrinsics.
493 setOperationAction(ISD::FSQRT, MVT::v2f32, Expand);
494 setOperationAction(ISD::FSIN, MVT::v2f32, Expand);
495 setOperationAction(ISD::FCOS, MVT::v2f32, Expand);
496 setOperationAction(ISD::FPOWI, MVT::v2f32, Expand);
497 setOperationAction(ISD::FPOW, MVT::v2f32, Expand);
498 setOperationAction(ISD::FLOG, MVT::v2f32, Expand);
499 setOperationAction(ISD::FLOG2, MVT::v2f32, Expand);
500 setOperationAction(ISD::FLOG10, MVT::v2f32, Expand);
501 setOperationAction(ISD::FEXP, MVT::v2f32, Expand);
502 setOperationAction(ISD::FEXP2, MVT::v2f32, Expand);
503 setOperationAction(ISD::FCEIL, MVT::v2f32, Expand);
504 setOperationAction(ISD::FTRUNC, MVT::v2f32, Expand);
505 setOperationAction(ISD::FRINT, MVT::v2f32, Expand);
506 setOperationAction(ISD::FNEARBYINT, MVT::v2f32, Expand);
507 setOperationAction(ISD::FFLOOR, MVT::v2f32, Expand);
508
Bob Wilson6cc46572009-09-16 00:32:15 +0000509 // Neon does not support some operations on v1i64 and v2i64 types.
510 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilson38ab35a2010-09-01 23:50:19 +0000511 // Custom handling for some quad-vector types to detect VMULL.
512 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
513 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
514 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begemanfa62d502011-02-11 20:53:29 +0000515 // Custom handling for some vector types to avoid expensive expansions
516 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
517 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
518 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
519 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sandsf2641e12011-09-06 19:07:46 +0000520 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
521 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000522 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
James Molloy547d4c02012-02-20 09:24:05 +0000523 // a destination type that is wider than the source, and nor does
524 // it have a FP_TO_[SU]INT instruction with a narrower destination than
525 // source.
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000526 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
527 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
James Molloy547d4c02012-02-20 09:24:05 +0000528 setOperationAction(ISD::FP_TO_UINT, MVT::v4i16, Custom);
529 setOperationAction(ISD::FP_TO_SINT, MVT::v4i16, Custom);
Bob Wilson6cc46572009-09-16 00:32:15 +0000530
Eli Friedmane6385e62012-11-15 22:44:27 +0000531 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Eli Friedman30834942012-11-17 01:52:46 +0000532 setOperationAction(ISD::FP_EXTEND, MVT::v2f64, Expand);
Eli Friedmane6385e62012-11-15 22:44:27 +0000533
Evan Chengb4eae132012-12-04 22:41:50 +0000534 // NEON does not have single instruction CTPOP for vectors with element
535 // types wider than 8-bits. However, custom lowering can leverage the
536 // v8i8/v16i8 vcnt instruction.
537 setOperationAction(ISD::CTPOP, MVT::v2i32, Custom);
538 setOperationAction(ISD::CTPOP, MVT::v4i32, Custom);
539 setOperationAction(ISD::CTPOP, MVT::v4i16, Custom);
540 setOperationAction(ISD::CTPOP, MVT::v8i16, Custom);
541
Jim Grosbach5f215872013-02-27 21:31:12 +0000542 // NEON only has FMA instructions as of VFP4.
543 if (!Subtarget->hasVFP4()) {
544 setOperationAction(ISD::FMA, MVT::v2f32, Expand);
545 setOperationAction(ISD::FMA, MVT::v4f32, Expand);
546 }
547
Bob Wilson06fce872011-02-07 17:43:21 +0000548 setTargetDAGCombine(ISD::INTRINSIC_VOID);
549 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson2e076c42009-06-22 23:27:02 +0000550 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
551 setTargetDAGCombine(ISD::SHL);
552 setTargetDAGCombine(ISD::SRL);
553 setTargetDAGCombine(ISD::SRA);
554 setTargetDAGCombine(ISD::SIGN_EXTEND);
555 setTargetDAGCombine(ISD::ZERO_EXTEND);
556 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000557 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilsoncb6db982010-09-17 22:59:05 +0000558 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonc7334a12010-10-27 20:38:28 +0000559 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson1a20c2a2010-12-21 06:43:19 +0000560 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
561 setTargetDAGCombine(ISD::STORE);
Chad Rosierfa8d8932011-06-24 19:23:04 +0000562 setTargetDAGCombine(ISD::FP_TO_SINT);
563 setTargetDAGCombine(ISD::FP_TO_UINT);
564 setTargetDAGCombine(ISD::FDIV);
Nadav Rotem097106b2011-10-15 20:03:12 +0000565
James Molloy547d4c02012-02-20 09:24:05 +0000566 // It is legal to extload from v4i8 to v4i16 or v4i32.
567 MVT Tys[6] = {MVT::v8i8, MVT::v4i8, MVT::v2i8,
568 MVT::v4i16, MVT::v2i16,
569 MVT::v2i32};
570 for (unsigned i = 0; i < 6; ++i) {
571 setLoadExtAction(ISD::EXTLOAD, Tys[i], Legal);
572 setLoadExtAction(ISD::ZEXTLOAD, Tys[i], Legal);
573 setLoadExtAction(ISD::SEXTLOAD, Tys[i], Legal);
574 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000575 }
576
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000577 // ARM and Thumb2 support UMLAL/SMLAL.
578 if (!Subtarget->isThumb1Only())
579 setTargetDAGCombine(ISD::ADDC);
580
581
Evan Cheng6addd652007-05-18 00:19:34 +0000582 computeRegisterProperties();
Evan Cheng10043e22007-01-19 07:51:42 +0000583
Tim Northover4e80b582014-07-18 13:01:19 +0000584 // ARM does not have floating-point extending loads.
Owen Anderson9f944592009-08-11 20:47:22 +0000585 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Tim Northover4e80b582014-07-18 13:01:19 +0000586 setLoadExtAction(ISD::EXTLOAD, MVT::f16, Expand);
587
588 // ... or truncating stores
589 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
590 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
591 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000592
Duncan Sands95d46ef2008-01-23 20:39:46 +0000593 // ARM does not have i1 sign extending load.
Owen Anderson9f944592009-08-11 20:47:22 +0000594 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sands95d46ef2008-01-23 20:39:46 +0000595
Evan Cheng10043e22007-01-19 07:51:42 +0000596 // ARM supports all 4 flavors of integer indexed load / store.
Evan Cheng84c6cda2009-07-02 07:28:31 +0000597 if (!Subtarget->isThumb1Only()) {
598 for (unsigned im = (unsigned)ISD::PRE_INC;
599 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson9f944592009-08-11 20:47:22 +0000600 setIndexedLoadAction(im, MVT::i1, Legal);
601 setIndexedLoadAction(im, MVT::i8, Legal);
602 setIndexedLoadAction(im, MVT::i16, Legal);
603 setIndexedLoadAction(im, MVT::i32, Legal);
604 setIndexedStoreAction(im, MVT::i1, Legal);
605 setIndexedStoreAction(im, MVT::i8, Legal);
606 setIndexedStoreAction(im, MVT::i16, Legal);
607 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Cheng84c6cda2009-07-02 07:28:31 +0000608 }
Evan Cheng10043e22007-01-19 07:51:42 +0000609 }
610
Louis Gerbarg3342bf12014-05-09 17:02:49 +0000611 setOperationAction(ISD::SADDO, MVT::i32, Custom);
612 setOperationAction(ISD::UADDO, MVT::i32, Custom);
613 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
614 setOperationAction(ISD::USUBO, MVT::i32, Custom);
615
Evan Cheng10043e22007-01-19 07:51:42 +0000616 // i64 operation support.
Eric Christopherc721b0db2011-04-19 18:49:19 +0000617 setOperationAction(ISD::MUL, MVT::i64, Expand);
618 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb24e51e2009-07-07 01:17:28 +0000619 if (Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000620 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
621 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000622 }
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000623 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
624 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopherc721b0db2011-04-19 18:49:19 +0000625 setOperationAction(ISD::MULHS, MVT::i32, Expand);
626
Jim Grosbach5d994042009-10-31 19:38:01 +0000627 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbach624fcb22009-10-31 21:00:56 +0000628 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +0000629 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000630 setOperationAction(ISD::SRL, MVT::i64, Custom);
631 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000632
Evan Chenge8916542011-08-30 01:34:54 +0000633 if (!Subtarget->isThumb1Only()) {
634 // FIXME: We should do this for Thumb1 as well.
635 setOperationAction(ISD::ADDC, MVT::i32, Custom);
636 setOperationAction(ISD::ADDE, MVT::i32, Custom);
637 setOperationAction(ISD::SUBC, MVT::i32, Custom);
638 setOperationAction(ISD::SUBE, MVT::i32, Custom);
639 }
640
Evan Cheng10043e22007-01-19 07:51:42 +0000641 // ARM does not have ROTL.
Owen Anderson9f944592009-08-11 20:47:22 +0000642 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach8546ec92010-01-18 19:58:49 +0000643 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000644 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwinaa294c52009-06-26 20:47:43 +0000645 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson9f944592009-08-11 20:47:22 +0000646 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000647
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000648 // These just redirect to CTTZ and CTLZ on ARM.
649 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i32 , Expand);
650 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i32 , Expand);
651
Tim Northoverbc933082013-05-23 19:11:20 +0000652 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Custom);
653
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000654 // Only ARMv6 has BSWAP.
655 if (!Subtarget->hasV6Ops())
Owen Anderson9f944592009-08-11 20:47:22 +0000656 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000657
Bob Wilsone8a549c2012-09-29 21:43:49 +0000658 if (!(Subtarget->hasDivide() && Subtarget->isThumb2()) &&
659 !(Subtarget->hasDivideInARMMode() && !Subtarget->isThumb())) {
660 // These are expanded into libcalls if the cpu doesn't have HW divider.
Jim Grosbach92d999002010-05-05 20:44:35 +0000661 setOperationAction(ISD::SDIV, MVT::i32, Expand);
662 setOperationAction(ISD::UDIV, MVT::i32, Expand);
663 }
Renato Golin87610692013-07-16 09:32:17 +0000664
665 // FIXME: Also set divmod for SREM on EABI
Owen Anderson9f944592009-08-11 20:47:22 +0000666 setOperationAction(ISD::SREM, MVT::i32, Expand);
667 setOperationAction(ISD::UREM, MVT::i32, Expand);
Renato Golin87610692013-07-16 09:32:17 +0000668 // Register based DivRem for AEABI (RTABI 4.2)
669 if (Subtarget->isTargetAEABI()) {
670 setLibcallName(RTLIB::SDIVREM_I8, "__aeabi_idivmod");
671 setLibcallName(RTLIB::SDIVREM_I16, "__aeabi_idivmod");
672 setLibcallName(RTLIB::SDIVREM_I32, "__aeabi_idivmod");
673 setLibcallName(RTLIB::SDIVREM_I64, "__aeabi_ldivmod");
674 setLibcallName(RTLIB::UDIVREM_I8, "__aeabi_uidivmod");
675 setLibcallName(RTLIB::UDIVREM_I16, "__aeabi_uidivmod");
676 setLibcallName(RTLIB::UDIVREM_I32, "__aeabi_uidivmod");
677 setLibcallName(RTLIB::UDIVREM_I64, "__aeabi_uldivmod");
678
679 setLibcallCallingConv(RTLIB::SDIVREM_I8, CallingConv::ARM_AAPCS);
680 setLibcallCallingConv(RTLIB::SDIVREM_I16, CallingConv::ARM_AAPCS);
681 setLibcallCallingConv(RTLIB::SDIVREM_I32, CallingConv::ARM_AAPCS);
682 setLibcallCallingConv(RTLIB::SDIVREM_I64, CallingConv::ARM_AAPCS);
683 setLibcallCallingConv(RTLIB::UDIVREM_I8, CallingConv::ARM_AAPCS);
684 setLibcallCallingConv(RTLIB::UDIVREM_I16, CallingConv::ARM_AAPCS);
685 setLibcallCallingConv(RTLIB::UDIVREM_I32, CallingConv::ARM_AAPCS);
686 setLibcallCallingConv(RTLIB::UDIVREM_I64, CallingConv::ARM_AAPCS);
687
688 setOperationAction(ISD::SDIVREM, MVT::i32, Custom);
689 setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
690 } else {
691 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
692 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
693 }
Bob Wilson7117a912009-03-20 22:42:55 +0000694
Owen Anderson9f944592009-08-11 20:47:22 +0000695 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
696 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
697 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
698 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson1cf0b032009-10-30 05:45:42 +0000699 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000700
Evan Cheng74d92c12011-04-08 21:37:21 +0000701 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000702
Evan Cheng10043e22007-01-19 07:51:42 +0000703 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000704 setOperationAction(ISD::VASTART, MVT::Other, Custom);
705 setOperationAction(ISD::VAARG, MVT::Other, Expand);
706 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
707 setOperationAction(ISD::VAEND, MVT::Other, Expand);
708 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
709 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000710
Tim Northoverd6a729b2014-01-06 14:28:05 +0000711 if (!Subtarget->isTargetMachO()) {
712 // Non-MachO platforms may return values in these registers via the
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000713 // personality function.
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000714 setExceptionPointerRegister(ARM::R0);
715 setExceptionSelectorRegister(ARM::R1);
716 }
Anton Korobeynikovf3a62312011-01-24 22:38:45 +0000717
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +0000718 if (Subtarget->getTargetTriple().isWindowsItaniumEnvironment())
719 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
720 else
721 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
722
Evan Cheng6e809de2010-08-11 06:22:01 +0000723 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
724 // the default expansion.
Tim Northoverc7ea8042013-10-25 09:30:24 +0000725 if (Subtarget->hasAnyDataBarrier() && !Subtarget->isThumb1Only()) {
Tim Northoverc882eb02014-04-03 11:44:58 +0000726 // ATOMIC_FENCE needs custom lowering; the others should have been expanded
727 // to ldrex/strex loops already.
Tim Northoverc7ea8042013-10-25 09:30:24 +0000728 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Tim Northoverc882eb02014-04-03 11:44:58 +0000729
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000730 // On v8, we have particularly efficient implementations of atomic fences
731 // if they can be combined with nearby atomic loads and stores.
732 if (!Subtarget->hasV8Ops()) {
733 // Automatically insert fences (dmb ist) around ATOMIC_SWAP etc.
734 setInsertFencesForAtomic(true);
735 }
Jim Grosbach6860bb72010-06-18 22:35:32 +0000736 } else {
Tim Northoverc7ea8042013-10-25 09:30:24 +0000737 // If there's anything we can use as a barrier, go through custom lowering
738 // for ATOMIC_FENCE.
739 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other,
740 Subtarget->hasAnyDataBarrier() ? Custom : Expand);
741
Jim Grosbach6860bb72010-06-18 22:35:32 +0000742 // Set them all for expansion, which will force libcalls.
Jim Grosbach6860bb72010-06-18 22:35:32 +0000743 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbacha57c2882010-06-18 23:03:10 +0000744 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000745 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000746 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000747 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000748 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000749 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000750 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000751 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000752 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000753 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000754 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedmanba912e02011-09-15 22:18:49 +0000755 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
756 // Unordered/Monotonic case.
757 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
758 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000759 }
Evan Cheng10043e22007-01-19 07:51:42 +0000760
Evan Cheng21acf9f2010-11-04 05:19:35 +0000761 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Cheng6f360422010-11-03 05:14:24 +0000762
Eli Friedman8cfa7712010-06-26 04:36:50 +0000763 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
764 if (!Subtarget->hasV6Ops()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000765 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
766 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000767 }
Owen Anderson9f944592009-08-11 20:47:22 +0000768 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000769
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000770 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
771 !Subtarget->isThumb1Only()) {
Bob Wilson6a4491b2010-01-19 22:56:26 +0000772 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000773 // iff target supports vfp2.
Wesley Peck527da1b2010-11-23 03:31:01 +0000774 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemanb69b1822010-08-03 21:31:55 +0000775 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
776 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000777
778 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000779 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbach31984832010-07-07 00:07:57 +0000780 if (Subtarget->isTargetDarwin()) {
781 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
782 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
John McCall7d84ece2011-05-29 19:50:32 +0000783 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbach31984832010-07-07 00:07:57 +0000784 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000785
Owen Anderson9f944592009-08-11 20:47:22 +0000786 setOperationAction(ISD::SETCC, MVT::i32, Expand);
787 setOperationAction(ISD::SETCC, MVT::f32, Expand);
788 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendling6a981312010-08-11 08:43:16 +0000789 setOperationAction(ISD::SELECT, MVT::i32, Custom);
790 setOperationAction(ISD::SELECT, MVT::f32, Custom);
791 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000792 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
793 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
794 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000795
Owen Anderson9f944592009-08-11 20:47:22 +0000796 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
797 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
798 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
799 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
800 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000801
Dan Gohman482732a2007-10-11 23:21:31 +0000802 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000803 setOperationAction(ISD::FSIN, MVT::f64, Expand);
804 setOperationAction(ISD::FSIN, MVT::f32, Expand);
805 setOperationAction(ISD::FCOS, MVT::f32, Expand);
806 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000807 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
808 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000809 setOperationAction(ISD::FREM, MVT::f64, Expand);
810 setOperationAction(ISD::FREM, MVT::f32, Expand);
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000811 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
812 !Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000813 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
814 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng86e476b2008-04-01 01:50:16 +0000815 }
Owen Anderson9f944592009-08-11 20:47:22 +0000816 setOperationAction(ISD::FPOW, MVT::f64, Expand);
817 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson7117a912009-03-20 22:42:55 +0000818
Evan Chengd0007f32012-04-10 21:40:28 +0000819 if (!Subtarget->hasVFP4()) {
820 setOperationAction(ISD::FMA, MVT::f64, Expand);
821 setOperationAction(ISD::FMA, MVT::f32, Expand);
822 }
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000823
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000824 // Various VFP goodness
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000825 if (!TM.Options.UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilsone4191e72010-03-19 22:51:32 +0000826 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
827 if (Subtarget->hasVFP2()) {
828 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
829 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
830 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
831 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
832 }
Tim Northover53f3bcf2014-07-17 11:27:04 +0000833
834 // v8 adds f64 <-> f16 conversion. Before that it should be expanded.
835 if (!Subtarget->hasV8Ops()) {
836 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
837 setOperationAction(ISD::FP_TO_FP16, MVT::f64, Expand);
838 }
839
840 // fp16 is a special v7 extension that adds f16 <-> f32 conversions.
Anton Korobeynikov64578d52010-03-18 22:35:37 +0000841 if (!Subtarget->hasFP16()) {
Tim Northoverfd7e4242014-07-17 10:51:23 +0000842 setOperationAction(ISD::FP16_TO_FP, MVT::f32, Expand);
843 setOperationAction(ISD::FP_TO_FP16, MVT::f32, Expand);
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000844 }
Evan Cheng86e476b2008-04-01 01:50:16 +0000845 }
Jim Grosbach1a597112014-04-03 23:43:18 +0000846
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000847 // Combine sin / cos into one node or libcall if possible.
848 if (Subtarget->hasSinCos()) {
849 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
850 setLibcallName(RTLIB::SINCOS_F64, "sincos");
851 if (Subtarget->getTargetTriple().getOS() == Triple::IOS) {
852 // For iOS, we don't want to the normal expansion of a libcall to
853 // sincos. We want to issue a libcall to __sincos_stret.
854 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
855 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
856 }
857 }
Evan Cheng10043e22007-01-19 07:51:42 +0000858
Chris Lattnerf3f4ad92007-11-27 22:36:16 +0000859 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000860 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattner4147f082009-03-12 06:52:53 +0000861 setTargetDAGCombine(ISD::ADD);
862 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +0000863 setTargetDAGCombine(ISD::MUL);
Jakob Stoklund Olesene45e22b2012-09-07 17:34:15 +0000864 setTargetDAGCombine(ISD::AND);
865 setTargetDAGCombine(ISD::OR);
866 setTargetDAGCombine(ISD::XOR);
Jim Grosbach11013ed2010-07-16 23:05:05 +0000867
Evan Chengf258a152012-02-23 02:58:19 +0000868 if (Subtarget->hasV6Ops())
869 setTargetDAGCombine(ISD::SRL);
870
Evan Cheng10043e22007-01-19 07:51:42 +0000871 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng4401f882010-05-20 23:26:43 +0000872
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000873 if (TM.Options.UseSoftFloat || Subtarget->isThumb1Only() ||
874 !Subtarget->hasVFP2())
Evan Cheng34c26042010-05-21 00:43:17 +0000875 setSchedulingPreference(Sched::RegPressure);
876 else
877 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen58698d22007-05-17 21:31:21 +0000878
Evan Cheng3ae2b792011-01-06 06:52:41 +0000879 //// temporary - rewrite interface to use type
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000880 MaxStoresPerMemset = 8;
881 MaxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
882 MaxStoresPerMemcpy = 4; // For @llvm.memcpy -> sequence of stores
883 MaxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
884 MaxStoresPerMemmove = 4; // For @llvm.memmove -> sequence of stores
885 MaxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
Evan Chengb71233f2010-06-26 01:52:05 +0000886
Rafael Espindolaa76eccf2010-07-11 04:01:49 +0000887 // On ARM arguments smaller than 4 bytes are extended, so all arguments
888 // are at least 4 bytes aligned.
889 setMinStackArgumentAlignment(4);
890
Benjamin Kramere31f31e2012-05-05 12:49:14 +0000891 // Prefer likely predicted branches to selects on out-of-order cores.
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000892 PredictableSelectIsExpensive = Subtarget->isLikeA9();
Benjamin Kramere31f31e2012-05-05 12:49:14 +0000893
Eli Friedman2518f832011-05-06 20:34:06 +0000894 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Cheng10043e22007-01-19 07:51:42 +0000895}
896
Andrew Trick43f25632011-01-19 02:35:27 +0000897// FIXME: It might make sense to define the representative register class as the
898// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
899// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
900// SPR's representative would be DPR_VFP2. This should work well if register
901// pressure tracking were modified such that a register use would increment the
902// pressure of the register class's representative and all of it's super
903// classes' representatives transitively. We have not implemented this because
904// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000905// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick43f25632011-01-19 02:35:27 +0000906// and extractions.
Evan Chenga77f3d32010-07-21 06:09:07 +0000907std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglundf9eb1682012-12-19 11:30:36 +0000908ARMTargetLowering::findRepresentativeClass(MVT VT) const{
Craig Topper062a2ba2014-04-25 05:30:21 +0000909 const TargetRegisterClass *RRC = nullptr;
Evan Chenga77f3d32010-07-21 06:09:07 +0000910 uint8_t Cost = 1;
Patrik Hagglundf9eb1682012-12-19 11:30:36 +0000911 switch (VT.SimpleTy) {
Evan Cheng10f99a32010-07-19 22:15:08 +0000912 default:
Evan Chenga77f3d32010-07-21 06:09:07 +0000913 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng28590382010-07-21 23:53:58 +0000914 // Use DPR as representative register class for all floating point
915 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
916 // the cost is 1 for both f32 and f64.
917 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Chenga77f3d32010-07-21 06:09:07 +0000918 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Craig Topperc7242e02012-04-20 07:30:17 +0000919 RRC = &ARM::DPRRegClass;
Andrew Trick43f25632011-01-19 02:35:27 +0000920 // When NEON is used for SP, only half of the register file is available
921 // because operations that define both SP and DP results will be constrained
922 // to the VFP2 class (D0-D15). We currently model this constraint prior to
923 // coalescing by double-counting the SP regs. See the FIXME above.
924 if (Subtarget->useNEONForSinglePrecisionFP())
925 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +0000926 break;
927 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
928 case MVT::v4f32: case MVT::v2f64:
Craig Topperc7242e02012-04-20 07:30:17 +0000929 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000930 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +0000931 break;
932 case MVT::v4i64:
Craig Topperc7242e02012-04-20 07:30:17 +0000933 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000934 Cost = 4;
Evan Chenga77f3d32010-07-21 06:09:07 +0000935 break;
936 case MVT::v8i64:
Craig Topperc7242e02012-04-20 07:30:17 +0000937 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000938 Cost = 8;
Evan Chenga77f3d32010-07-21 06:09:07 +0000939 break;
Evan Cheng10f99a32010-07-19 22:15:08 +0000940 }
Evan Chenga77f3d32010-07-21 06:09:07 +0000941 return std::make_pair(RRC, Cost);
Evan Cheng10f99a32010-07-19 22:15:08 +0000942}
943
Evan Cheng10043e22007-01-19 07:51:42 +0000944const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
945 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000946 default: return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +0000947 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chengdfce83c2011-01-17 08:03:18 +0000948 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Cheng10043e22007-01-19 07:51:42 +0000949 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
950 case ARMISD::CALL: return "ARMISD::CALL";
Evan Chengc3c949b42007-06-19 21:05:09 +0000951 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Cheng10043e22007-01-19 07:51:42 +0000952 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
953 case ARMISD::tCALL: return "ARMISD::tCALL";
954 case ARMISD::BRCOND: return "ARMISD::BRCOND";
955 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Chengc6d70ae2009-07-29 02:18:14 +0000956 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Cheng10043e22007-01-19 07:51:42 +0000957 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Tim Northoverd8407452013-10-01 14:33:28 +0000958 case ARMISD::INTRET_FLAG: return "ARMISD::INTRET_FLAG";
Evan Cheng10043e22007-01-19 07:51:42 +0000959 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
960 case ARMISD::CMP: return "ARMISD::CMP";
Bill Wendling4b796472012-06-11 08:07:26 +0000961 case ARMISD::CMN: return "ARMISD::CMN";
David Goodwindbf11ba2009-06-29 15:33:01 +0000962 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Cheng10043e22007-01-19 07:51:42 +0000963 case ARMISD::CMPFP: return "ARMISD::CMPFP";
964 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng0cc4ad92010-07-13 19:27:42 +0000965 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Cheng10043e22007-01-19 07:51:42 +0000966 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Evan Chenge87681c2012-02-23 01:19:06 +0000967
Evan Cheng10043e22007-01-19 07:51:42 +0000968 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson7117a912009-03-20 22:42:55 +0000969
Jim Grosbach8546ec92010-01-18 19:58:49 +0000970 case ARMISD::RBIT: return "ARMISD::RBIT";
971
Bob Wilsone4191e72010-03-19 22:51:32 +0000972 case ARMISD::FTOSI: return "ARMISD::FTOSI";
973 case ARMISD::FTOUI: return "ARMISD::FTOUI";
974 case ARMISD::SITOF: return "ARMISD::SITOF";
975 case ARMISD::UITOF: return "ARMISD::UITOF";
976
Evan Cheng10043e22007-01-19 07:51:42 +0000977 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
978 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
979 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson7117a912009-03-20 22:42:55 +0000980
Evan Chenge8916542011-08-30 01:34:54 +0000981 case ARMISD::ADDC: return "ARMISD::ADDC";
982 case ARMISD::ADDE: return "ARMISD::ADDE";
983 case ARMISD::SUBC: return "ARMISD::SUBC";
984 case ARMISD::SUBE: return "ARMISD::SUBE";
985
Bob Wilson22806742010-09-22 22:09:21 +0000986 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
987 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000988
Evan Chengec6d7c92009-10-28 06:55:03 +0000989 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
990 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
991
Dale Johannesend679ff72010-06-03 21:09:53 +0000992 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach535d3b42010-09-08 03:54:02 +0000993
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000994 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson2e076c42009-06-22 23:27:02 +0000995
Evan Chengb972e562009-08-07 00:34:42 +0000996 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
997
Bob Wilson7ed59712010-10-30 00:54:37 +0000998 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach53e88542009-12-10 00:11:09 +0000999
Evan Cheng8740ee32010-11-03 06:34:55 +00001000 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
1001
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00001002 case ARMISD::WIN__CHKSTK: return "ARMISD:::WIN__CHKSTK";
1003
Bob Wilson2e076c42009-06-22 23:27:02 +00001004 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilsonf268d032010-12-18 00:04:26 +00001005 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001006 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilsonf268d032010-12-18 00:04:26 +00001007 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
1008 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001009 case ARMISD::VCGEU: return "ARMISD::VCGEU";
1010 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilsonf268d032010-12-18 00:04:26 +00001011 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
1012 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001013 case ARMISD::VCGTU: return "ARMISD::VCGTU";
1014 case ARMISD::VTST: return "ARMISD::VTST";
1015
1016 case ARMISD::VSHL: return "ARMISD::VSHL";
1017 case ARMISD::VSHRs: return "ARMISD::VSHRs";
1018 case ARMISD::VSHRu: return "ARMISD::VSHRu";
Bob Wilson2e076c42009-06-22 23:27:02 +00001019 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
1020 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
1021 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
1022 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
1023 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
1024 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
1025 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
1026 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
1027 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
1028 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
1029 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
1030 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
1031 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
1032 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsona3f19012010-07-13 21:16:48 +00001033 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilsonbad47f62010-07-14 06:31:50 +00001034 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00001035 case ARMISD::VMOVFPIMM: return "ARMISD::VMOVFPIMM";
Bob Wilsoneb54d512009-08-14 05:13:08 +00001036 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilsoncce31f62009-08-14 05:08:32 +00001037 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilson32cd8552009-08-19 17:03:43 +00001038 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsonea3a4022009-08-12 22:31:50 +00001039 case ARMISD::VREV64: return "ARMISD::VREV64";
1040 case ARMISD::VREV32: return "ARMISD::VREV32";
1041 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00001042 case ARMISD::VZIP: return "ARMISD::VZIP";
1043 case ARMISD::VUZP: return "ARMISD::VUZP";
1044 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00001045 case ARMISD::VTBL1: return "ARMISD::VTBL1";
1046 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilson38ab35a2010-09-01 23:50:19 +00001047 case ARMISD::VMULLs: return "ARMISD::VMULLs";
1048 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00001049 case ARMISD::UMLAL: return "ARMISD::UMLAL";
1050 case ARMISD::SMLAL: return "ARMISD::SMLAL";
Bob Wilsond8a9a042010-06-04 00:04:02 +00001051 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilsonc6c13a32010-02-18 06:05:53 +00001052 case ARMISD::FMAX: return "ARMISD::FMAX";
1053 case ARMISD::FMIN: return "ARMISD::FMIN";
Joey Goulye3dd6842013-08-23 12:01:13 +00001054 case ARMISD::VMAXNM: return "ARMISD::VMAX";
1055 case ARMISD::VMINNM: return "ARMISD::VMIN";
Jim Grosbach6e3b5fa2010-07-17 01:50:57 +00001056 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson62a6f7e2010-11-28 06:51:11 +00001057 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
1058 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00001059 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilson2d790df2010-11-28 06:51:26 +00001060 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
1061 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
1062 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson06fce872011-02-07 17:43:21 +00001063 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
1064 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
1065 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
1066 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
1067 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
1068 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
1069 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
1070 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
1071 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
1072 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
1073 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
1074 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
1075 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
1076 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
1077 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
1078 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
1079 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Cheng10043e22007-01-19 07:51:42 +00001080 }
1081}
1082
Matt Arsenault758659232013-05-18 00:21:46 +00001083EVT ARMTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Duncan Sandsf2641e12011-09-06 19:07:46 +00001084 if (!VT.isVector()) return getPointerTy();
1085 return VT.changeVectorElementTypeToInteger();
1086}
1087
Evan Cheng4cad68e2010-05-15 02:18:07 +00001088/// getRegClassFor - Return the register class that should be used for the
1089/// specified value type.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001090const TargetRegisterClass *ARMTargetLowering::getRegClassFor(MVT VT) const {
Evan Cheng4cad68e2010-05-15 02:18:07 +00001091 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
1092 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
1093 // load / store 4 to 8 consecutive D registers.
Evan Cheng3d214cd2010-05-15 02:20:21 +00001094 if (Subtarget->hasNEON()) {
1095 if (VT == MVT::v4i64)
Craig Topperc7242e02012-04-20 07:30:17 +00001096 return &ARM::QQPRRegClass;
1097 if (VT == MVT::v8i64)
1098 return &ARM::QQQQPRRegClass;
Evan Cheng3d214cd2010-05-15 02:20:21 +00001099 }
Evan Cheng4cad68e2010-05-15 02:18:07 +00001100 return TargetLowering::getRegClassFor(VT);
1101}
1102
Eric Christopher84bdfd82010-07-21 22:26:11 +00001103// Create a fast isel object.
1104FastISel *
Bob Wilson3e6fa462012-08-03 04:06:28 +00001105ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
1106 const TargetLibraryInfo *libInfo) const {
1107 return ARM::createFastISel(funcInfo, libInfo);
Eric Christopher84bdfd82010-07-21 22:26:11 +00001108}
1109
Anton Korobeynikov19edda02010-07-24 21:52:08 +00001110/// getMaximalGlobalOffset - Returns the maximal possible offset which can
1111/// be used for loads / stores from the global.
1112unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
1113 return (Subtarget->isThumb1Only() ? 127 : 4095);
1114}
1115
Evan Cheng4401f882010-05-20 23:26:43 +00001116Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengbf914992010-05-28 23:25:23 +00001117 unsigned NumVals = N->getNumValues();
1118 if (!NumVals)
1119 return Sched::RegPressure;
1120
1121 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng4401f882010-05-20 23:26:43 +00001122 EVT VT = N->getValueType(i);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001123 if (VT == MVT::Glue || VT == MVT::Other)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001124 continue;
Evan Cheng4401f882010-05-20 23:26:43 +00001125 if (VT.isFloatingPoint() || VT.isVector())
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001126 return Sched::ILP;
Evan Cheng4401f882010-05-20 23:26:43 +00001127 }
Evan Chengbf914992010-05-28 23:25:23 +00001128
1129 if (!N->isMachineOpcode())
1130 return Sched::RegPressure;
1131
1132 // Load are scheduled for latency even if there instruction itinerary
1133 // is not available.
Eric Christopherd9134482014-08-04 21:25:23 +00001134 const TargetInstrInfo *TII =
1135 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Evan Cheng6cc775f2011-06-28 19:10:37 +00001136 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001137
Evan Cheng6cc775f2011-06-28 19:10:37 +00001138 if (MCID.getNumDefs() == 0)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001139 return Sched::RegPressure;
1140 if (!Itins->isEmpty() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +00001141 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001142 return Sched::ILP;
Evan Chengbf914992010-05-28 23:25:23 +00001143
Evan Cheng4401f882010-05-20 23:26:43 +00001144 return Sched::RegPressure;
1145}
1146
Evan Cheng10043e22007-01-19 07:51:42 +00001147//===----------------------------------------------------------------------===//
1148// Lowering Code
1149//===----------------------------------------------------------------------===//
1150
Evan Cheng10043e22007-01-19 07:51:42 +00001151/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1152static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1153 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001154 default: llvm_unreachable("Unknown condition code!");
Evan Cheng10043e22007-01-19 07:51:42 +00001155 case ISD::SETNE: return ARMCC::NE;
1156 case ISD::SETEQ: return ARMCC::EQ;
1157 case ISD::SETGT: return ARMCC::GT;
1158 case ISD::SETGE: return ARMCC::GE;
1159 case ISD::SETLT: return ARMCC::LT;
1160 case ISD::SETLE: return ARMCC::LE;
1161 case ISD::SETUGT: return ARMCC::HI;
1162 case ISD::SETUGE: return ARMCC::HS;
1163 case ISD::SETULT: return ARMCC::LO;
1164 case ISD::SETULE: return ARMCC::LS;
1165 }
1166}
1167
Bob Wilsona2e83332009-09-09 23:14:54 +00001168/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1169static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Cheng10043e22007-01-19 07:51:42 +00001170 ARMCC::CondCodes &CondCode2) {
Evan Cheng10043e22007-01-19 07:51:42 +00001171 CondCode2 = ARMCC::AL;
1172 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001173 default: llvm_unreachable("Unknown FP condition!");
Evan Cheng10043e22007-01-19 07:51:42 +00001174 case ISD::SETEQ:
1175 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1176 case ISD::SETGT:
1177 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1178 case ISD::SETGE:
1179 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1180 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsona2e83332009-09-09 23:14:54 +00001181 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Cheng10043e22007-01-19 07:51:42 +00001182 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1183 case ISD::SETO: CondCode = ARMCC::VC; break;
1184 case ISD::SETUO: CondCode = ARMCC::VS; break;
1185 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1186 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1187 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1188 case ISD::SETLT:
1189 case ISD::SETULT: CondCode = ARMCC::LT; break;
1190 case ISD::SETLE:
1191 case ISD::SETULE: CondCode = ARMCC::LE; break;
1192 case ISD::SETNE:
1193 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1194 }
Evan Cheng10043e22007-01-19 07:51:42 +00001195}
1196
Bob Wilsona4c22902009-04-17 19:07:39 +00001197//===----------------------------------------------------------------------===//
1198// Calling Convention Implementation
Bob Wilsona4c22902009-04-17 19:07:39 +00001199//===----------------------------------------------------------------------===//
1200
1201#include "ARMGenCallingConv.inc"
1202
Oliver Stannardc24f2172014-05-09 14:01:47 +00001203/// getEffectiveCallingConv - Get the effective calling convention, taking into
1204/// account presence of floating point hardware and calling convention
1205/// limitations, such as support for variadic functions.
1206CallingConv::ID
1207ARMTargetLowering::getEffectiveCallingConv(CallingConv::ID CC,
1208 bool isVarArg) const {
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001209 switch (CC) {
1210 default:
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001211 llvm_unreachable("Unsupported calling convention");
Oliver Stannardc24f2172014-05-09 14:01:47 +00001212 case CallingConv::ARM_AAPCS:
1213 case CallingConv::ARM_APCS:
1214 case CallingConv::GHC:
1215 return CC;
1216 case CallingConv::ARM_AAPCS_VFP:
1217 return isVarArg ? CallingConv::ARM_AAPCS : CallingConv::ARM_AAPCS_VFP;
1218 case CallingConv::C:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001219 if (!Subtarget->isAAPCS_ABI())
Oliver Stannardc24f2172014-05-09 14:01:47 +00001220 return CallingConv::ARM_APCS;
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001221 else if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001222 getTargetMachine().Options.FloatABIType == FloatABI::Hard &&
1223 !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001224 return CallingConv::ARM_AAPCS_VFP;
1225 else
1226 return CallingConv::ARM_AAPCS;
1227 case CallingConv::Fast:
1228 if (!Subtarget->isAAPCS_ABI()) {
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001229 if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() && !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001230 return CallingConv::Fast;
1231 return CallingConv::ARM_APCS;
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001232 } else if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() && !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001233 return CallingConv::ARM_AAPCS_VFP;
1234 else
1235 return CallingConv::ARM_AAPCS;
Evan Cheng08dd8c82010-10-22 18:23:05 +00001236 }
Oliver Stannardc24f2172014-05-09 14:01:47 +00001237}
1238
1239/// CCAssignFnForNode - Selects the correct CCAssignFn for the given
1240/// CallingConvention.
1241CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
1242 bool Return,
1243 bool isVarArg) const {
1244 switch (getEffectiveCallingConv(CC, isVarArg)) {
1245 default:
1246 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001247 case CallingConv::ARM_APCS:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001248 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Oliver Stannardc24f2172014-05-09 14:01:47 +00001249 case CallingConv::ARM_AAPCS:
1250 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1251 case CallingConv::ARM_AAPCS_VFP:
1252 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1253 case CallingConv::Fast:
1254 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001255 case CallingConv::GHC:
1256 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS_GHC);
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001257 }
1258}
1259
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001260/// LowerCallResult - Lower the result values of a call into the
1261/// appropriate copies out of appropriate physical registers.
1262SDValue
1263ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00001264 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001265 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001266 SDLoc dl, SelectionDAG &DAG,
Stephen Linb8bd2322013-04-20 05:14:40 +00001267 SmallVectorImpl<SDValue> &InVals,
1268 bool isThisReturn, SDValue ThisVal) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001269
Bob Wilsona4c22902009-04-17 19:07:39 +00001270 // Assign locations to each value returned by this call.
1271 SmallVector<CCValAssign, 16> RVLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00001272 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1273 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001274 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001275 CCAssignFnForNode(CallConv, /* Return*/ true,
1276 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00001277
1278 // Copy all of the result registers out of their specified physreg.
1279 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1280 CCValAssign VA = RVLocs[i];
1281
Stephen Linb8bd2322013-04-20 05:14:40 +00001282 // Pass 'this' value directly from the argument to return value, to avoid
1283 // reg unit interference
1284 if (i == 0 && isThisReturn) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001285 assert(!VA.needsCustom() && VA.getLocVT() == MVT::i32 &&
1286 "unexpected return calling convention register assignment");
Stephen Linb8bd2322013-04-20 05:14:40 +00001287 InVals.push_back(ThisVal);
1288 continue;
1289 }
1290
Bob Wilson0041bd32009-04-25 00:33:20 +00001291 SDValue Val;
Bob Wilsona4c22902009-04-17 19:07:39 +00001292 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00001293 // Handle f64 or half of a v2f64.
Owen Anderson9f944592009-08-11 20:47:22 +00001294 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsona4c22902009-04-17 19:07:39 +00001295 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001296 Chain = Lo.getValue(1);
1297 InFlag = Lo.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001298 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001299 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001300 InFlag);
1301 Chain = Hi.getValue(1);
1302 InFlag = Hi.getValue(2);
Christian Pirkerb5728192014-05-08 14:06:24 +00001303 if (!Subtarget->isLittle())
1304 std::swap (Lo, Hi);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001305 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson2e076c42009-06-22 23:27:02 +00001306
Owen Anderson9f944592009-08-11 20:47:22 +00001307 if (VA.getLocVT() == MVT::v2f64) {
1308 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1309 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1310 DAG.getConstant(0, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001311
1312 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001313 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001314 Chain = Lo.getValue(1);
1315 InFlag = Lo.getValue(2);
1316 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001317 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001318 Chain = Hi.getValue(1);
1319 InFlag = Hi.getValue(2);
Christian Pirkerb5728192014-05-08 14:06:24 +00001320 if (!Subtarget->isLittle())
1321 std::swap (Lo, Hi);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001322 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson9f944592009-08-11 20:47:22 +00001323 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1324 DAG.getConstant(1, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001325 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001326 } else {
Bob Wilson0041bd32009-04-25 00:33:20 +00001327 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1328 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001329 Chain = Val.getValue(1);
1330 InFlag = Val.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001331 }
Bob Wilson0041bd32009-04-25 00:33:20 +00001332
1333 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001334 default: llvm_unreachable("Unknown loc info!");
Bob Wilson0041bd32009-04-25 00:33:20 +00001335 case CCValAssign::Full: break;
1336 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001337 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson0041bd32009-04-25 00:33:20 +00001338 break;
1339 }
1340
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001341 InVals.push_back(Val);
Bob Wilsona4c22902009-04-17 19:07:39 +00001342 }
1343
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001344 return Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00001345}
1346
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001347/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilsona4c22902009-04-17 19:07:39 +00001348SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001349ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1350 SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001351 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001352 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001353 ISD::ArgFlagsTy Flags) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001354 unsigned LocMemOffset = VA.getLocMemOffset();
1355 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1356 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilsona4c22902009-04-17 19:07:39 +00001357 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner886250c2010-09-21 18:51:21 +00001358 MachinePointerInfo::getStack(LocMemOffset),
David Greene0d0149f2010-02-15 16:55:24 +00001359 false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00001360}
1361
Andrew Trickef9de2a2013-05-25 02:42:55 +00001362void ARMTargetLowering::PassF64ArgInRegs(SDLoc dl, SelectionDAG &DAG,
Bob Wilson2e076c42009-06-22 23:27:02 +00001363 SDValue Chain, SDValue &Arg,
1364 RegsToPassVector &RegsToPass,
1365 CCValAssign &VA, CCValAssign &NextVA,
1366 SDValue &StackPtr,
Craig Topperb94011f2013-07-14 04:42:23 +00001367 SmallVectorImpl<SDValue> &MemOpChains,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001368 ISD::ArgFlagsTy Flags) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00001369
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001370 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001371 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Christian Pirkerb5728192014-05-08 14:06:24 +00001372 unsigned id = Subtarget->isLittle() ? 0 : 1;
1373 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd.getValue(id)));
Bob Wilson2e076c42009-06-22 23:27:02 +00001374
1375 if (NextVA.isRegLoc())
Christian Pirkerb5728192014-05-08 14:06:24 +00001376 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1-id)));
Bob Wilson2e076c42009-06-22 23:27:02 +00001377 else {
1378 assert(NextVA.isMemLoc());
Craig Topper062a2ba2014-04-25 05:30:21 +00001379 if (!StackPtr.getNode())
Bob Wilson2e076c42009-06-22 23:27:02 +00001380 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1381
Christian Pirkerb5728192014-05-08 14:06:24 +00001382 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1-id),
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001383 dl, DAG, NextVA,
1384 Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001385 }
1386}
1387
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001388/// LowerCall - Lowering a call into a callseq_start <-
Evan Cheng4b6c8f72007-02-03 08:53:01 +00001389/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1390/// nodes.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001391SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00001392ARMTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001393 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00001394 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001395 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001396 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1397 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1398 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001399 SDValue Chain = CLI.Chain;
1400 SDValue Callee = CLI.Callee;
1401 bool &isTailCall = CLI.IsTailCall;
1402 CallingConv::ID CallConv = CLI.CallConv;
1403 bool doesNotRet = CLI.DoesNotReturn;
1404 bool isVarArg = CLI.IsVarArg;
1405
Dale Johannesend679ff72010-06-03 21:09:53 +00001406 MachineFunction &MF = DAG.getMachineFunction();
Stephen Lin4eedb292013-04-23 19:30:12 +00001407 bool isStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1408 bool isThisReturn = false;
1409 bool isSibCall = false;
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001410
Bob Wilson8decdc42011-10-07 17:17:49 +00001411 // Disable tail calls if they're not supported.
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001412 if (!Subtarget->supportsTailCall() || MF.getTarget().Options.DisableTailCalls)
Bob Wilson3c9ed762010-08-13 22:43:33 +00001413 isTailCall = false;
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001414
Dale Johannesend679ff72010-06-03 21:09:53 +00001415 if (isTailCall) {
1416 // Check if it's really possible to do a tail call.
1417 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Stephen Lin4eedb292013-04-23 19:30:12 +00001418 isVarArg, isStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001419 Outs, OutVals, Ins, DAG);
Reid Kleckner5772b772014-04-24 20:14:34 +00001420 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
1421 report_fatal_error("failed to perform tail call elimination on a call "
1422 "site marked musttail");
Dale Johannesend679ff72010-06-03 21:09:53 +00001423 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1424 // detected sibcalls.
1425 if (isTailCall) {
1426 ++NumTailCalls;
Stephen Lin4eedb292013-04-23 19:30:12 +00001427 isSibCall = true;
Dale Johannesend679ff72010-06-03 21:09:53 +00001428 }
1429 }
Evan Cheng10043e22007-01-19 07:51:42 +00001430
Bob Wilsona4c22902009-04-17 19:07:39 +00001431 // Analyze operands of the call, assigning locations to each operand.
1432 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00001433 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1434 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001435 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001436 CCAssignFnForNode(CallConv, /* Return*/ false,
1437 isVarArg));
Evan Cheng10043e22007-01-19 07:51:42 +00001438
Bob Wilsona4c22902009-04-17 19:07:39 +00001439 // Get a count of how many bytes are to be pushed on the stack.
1440 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng10043e22007-01-19 07:51:42 +00001441
Dale Johannesend679ff72010-06-03 21:09:53 +00001442 // For tail calls, memory operands are available in our caller's stack.
Stephen Lin4eedb292013-04-23 19:30:12 +00001443 if (isSibCall)
Dale Johannesend679ff72010-06-03 21:09:53 +00001444 NumBytes = 0;
1445
Evan Cheng10043e22007-01-19 07:51:42 +00001446 // Adjust the stack pointer for the new arguments...
1447 // These operations are automatically eliminated by the prolog/epilog pass
Stephen Lin4eedb292013-04-23 19:30:12 +00001448 if (!isSibCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00001449 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
1450 dl);
Evan Cheng10043e22007-01-19 07:51:42 +00001451
Jim Grosbach6ad4bcb2010-02-24 01:43:03 +00001452 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Cheng10043e22007-01-19 07:51:42 +00001453
Bob Wilson2e076c42009-06-22 23:27:02 +00001454 RegsToPassVector RegsToPass;
Bob Wilsona4c22902009-04-17 19:07:39 +00001455 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng10043e22007-01-19 07:51:42 +00001456
Bob Wilsona4c22902009-04-17 19:07:39 +00001457 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001458 // of tail call optimization, arguments are handled later.
Bob Wilsona4c22902009-04-17 19:07:39 +00001459 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1460 i != e;
1461 ++i, ++realArgIdx) {
1462 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001463 SDValue Arg = OutVals[realArgIdx];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001464 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001465 bool isByVal = Flags.isByVal();
Evan Cheng10043e22007-01-19 07:51:42 +00001466
Bob Wilsona4c22902009-04-17 19:07:39 +00001467 // Promote the value if needed.
1468 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001469 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00001470 case CCValAssign::Full: break;
1471 case CCValAssign::SExt:
1472 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1473 break;
1474 case CCValAssign::ZExt:
1475 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1476 break;
1477 case CCValAssign::AExt:
1478 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1479 break;
1480 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001481 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00001482 break;
Evan Cheng10043e22007-01-19 07:51:42 +00001483 }
1484
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001485 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilsona4c22902009-04-17 19:07:39 +00001486 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00001487 if (VA.getLocVT() == MVT::v2f64) {
1488 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1489 DAG.getConstant(0, MVT::i32));
1490 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1491 DAG.getConstant(1, MVT::i32));
Bob Wilsona4c22902009-04-17 19:07:39 +00001492
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001493 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001494 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1495
1496 VA = ArgLocs[++i]; // skip ahead to next loc
1497 if (VA.isRegLoc()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001498 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001499 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1500 } else {
1501 assert(VA.isMemLoc());
Bob Wilson2e076c42009-06-22 23:27:02 +00001502
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001503 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1504 dl, DAG, VA, Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001505 }
1506 } else {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001507 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson2e076c42009-06-22 23:27:02 +00001508 StackPtr, MemOpChains, Flags);
Bob Wilsona4c22902009-04-17 19:07:39 +00001509 }
1510 } else if (VA.isRegLoc()) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001511 if (realArgIdx == 0 && Flags.isReturned() && Outs[0].VT == MVT::i32) {
1512 assert(VA.getLocVT() == MVT::i32 &&
1513 "unexpected calling convention register assignment");
1514 assert(!Ins.empty() && Ins[0].VT == MVT::i32 &&
Stephen Linb8bd2322013-04-20 05:14:40 +00001515 "unexpected use of 'returned'");
Stephen Lin4eedb292013-04-23 19:30:12 +00001516 isThisReturn = true;
Stephen Linb8bd2322013-04-20 05:14:40 +00001517 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001518 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001519 } else if (isByVal) {
1520 assert(VA.isMemLoc());
1521 unsigned offset = 0;
1522
1523 // True if this byval aggregate will be split between registers
1524 // and memory.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001525 unsigned ByValArgsCount = CCInfo.getInRegsParamsCount();
1526 unsigned CurByValIdx = CCInfo.getInRegsParamsProceed();
1527
1528 if (CurByValIdx < ByValArgsCount) {
1529
1530 unsigned RegBegin, RegEnd;
1531 CCInfo.getInRegsParamInfo(CurByValIdx, RegBegin, RegEnd);
1532
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001533 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1534 unsigned int i, j;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001535 for (i = 0, j = RegBegin; j < RegEnd; i++, j++) {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001536 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1537 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1538 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1539 MachinePointerInfo(),
Manman Ren5a787552013-10-07 19:47:53 +00001540 false, false, false,
1541 DAG.InferPtrAlignment(AddArg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001542 MemOpChains.push_back(Load.getValue(1));
1543 RegsToPass.push_back(std::make_pair(j, Load));
1544 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001545
1546 // If parameter size outsides register area, "offset" value
1547 // helps us to calculate stack slot for remained part properly.
1548 offset = RegEnd - RegBegin;
1549
1550 CCInfo.nextInRegsParam();
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001551 }
1552
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001553 if (Flags.getByValSize() > 4*offset) {
Manman Ren9f911162012-06-01 02:44:42 +00001554 unsigned LocMemOffset = VA.getLocMemOffset();
1555 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1556 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1557 StkPtrOff);
1558 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1559 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1560 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1561 MVT::i32);
Manman Rene8735522012-06-01 19:33:18 +00001562 SDValue AlignNode = DAG.getConstant(Flags.getByValAlign(), MVT::i32);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001563
Manman Ren9f911162012-06-01 02:44:42 +00001564 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Manman Rene8735522012-06-01 19:33:18 +00001565 SDValue Ops[] = { Chain, Dst, Src, SizeNode, AlignNode};
Manman Ren9f911162012-06-01 02:44:42 +00001566 MemOpChains.push_back(DAG.getNode(ARMISD::COPY_STRUCT_BYVAL, dl, VTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001567 Ops));
Manman Ren9f911162012-06-01 02:44:42 +00001568 }
Stephen Lin4eedb292013-04-23 19:30:12 +00001569 } else if (!isSibCall) {
Bob Wilsona4c22902009-04-17 19:07:39 +00001570 assert(VA.isMemLoc());
Bob Wilsona4c22902009-04-17 19:07:39 +00001571
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001572 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1573 dl, DAG, VA, Flags));
Bob Wilsona4c22902009-04-17 19:07:39 +00001574 }
Evan Cheng10043e22007-01-19 07:51:42 +00001575 }
1576
1577 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001578 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Evan Cheng10043e22007-01-19 07:51:42 +00001579
1580 // Build a sequence of copy-to-reg nodes chained together with token chain
1581 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001582 SDValue InFlag;
Dale Johannesen44f9dfc2010-06-15 22:08:33 +00001583 // Tail call byval lowering might overwrite argument registers so in case of
1584 // tail call optimization the copies to registers are lowered later.
1585 if (!isTailCall)
1586 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1587 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1588 RegsToPass[i].second, InFlag);
1589 InFlag = Chain.getValue(1);
1590 }
Evan Cheng10043e22007-01-19 07:51:42 +00001591
Dale Johannesend679ff72010-06-03 21:09:53 +00001592 // For tail calls lower the arguments to the 'real' stack slot.
1593 if (isTailCall) {
1594 // Force all the incoming stack arguments to be loaded from the stack
1595 // before any new outgoing arguments are stored to the stack, because the
1596 // outgoing stack slots may alias the incoming argument stack slots, and
1597 // the alias isn't otherwise explicit. This is slightly more conservative
1598 // than necessary, because it means that each store effectively depends
1599 // on every argument instead of just those arguments it would clobber.
1600
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001601 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesend679ff72010-06-03 21:09:53 +00001602 InFlag = SDValue();
1603 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1604 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1605 RegsToPass[i].second, InFlag);
1606 InFlag = Chain.getValue(1);
1607 }
Stephen Lind36fd2c2013-04-20 00:47:48 +00001608 InFlag = SDValue();
Dale Johannesend679ff72010-06-03 21:09:53 +00001609 }
1610
Bill Wendling24c79f22008-09-16 21:48:12 +00001611 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1612 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1613 // node so that legalize doesn't hack it.
Evan Cheng10043e22007-01-19 07:51:42 +00001614 bool isDirect = false;
1615 bool isARMFunc = false;
Evan Chengc3c949b42007-06-19 21:05:09 +00001616 bool isLocalARMFunc = false;
Evan Cheng408aa562009-11-06 22:24:13 +00001617 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001618
1619 if (EnableARMLongCalls) {
Saleem Abdulrasool90386ad2014-06-07 20:29:27 +00001620 assert((Subtarget->isTargetWindows() ||
1621 getTargetMachine().getRelocationModel() == Reloc::Static) &&
1622 "long-calls with non-static relocation model!");
Jim Grosbach32bb3622010-04-14 22:28:31 +00001623 // Handle a global address or an external symbol. If it's not one of
1624 // those, the target's already in a register, so we don't need to do
1625 // anything extra.
1626 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson47bccf72010-04-15 03:11:28 +00001627 const GlobalValue *GV = G->getGlobal();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001628 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001629 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00001630 ARMConstantPoolValue *CPV =
1631 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1632
Jim Grosbach32bb3622010-04-14 22:28:31 +00001633 // Get the address of the callee into a register
1634 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1635 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1636 Callee = DAG.getLoad(getPointerTy(), dl,
1637 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001638 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001639 false, false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001640 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1641 const char *Sym = S->getSymbol();
1642
1643 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001644 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001645 ARMConstantPoolValue *CPV =
1646 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1647 ARMPCLabelIndex, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001648 // Get the address of the callee into a register
1649 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1650 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1651 Callee = DAG.getLoad(getPointerTy(), dl,
1652 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001653 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001654 false, false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001655 }
1656 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001657 const GlobalValue *GV = G->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00001658 isDirect = true;
Chris Lattner55452c22009-07-15 04:12:33 +00001659 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Tim Northoverd6a729b2014-01-06 14:28:05 +00001660 bool isStub = (isExt && Subtarget->isTargetMachO()) &&
Evan Cheng10043e22007-01-19 07:51:42 +00001661 getTargetMachine().getRelocationModel() != Reloc::Static;
1662 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc3c949b42007-06-19 21:05:09 +00001663 // ARM call to a local ARM function is predicable.
Evan Chengf128bdc2010-06-16 07:35:02 +00001664 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Cheng83f35172007-01-30 20:37:08 +00001665 // tBX takes a register source operand.
Tim Northover72360d22013-12-02 10:35:41 +00001666 if (isStub && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Tim Northoverd6a729b2014-01-06 14:28:05 +00001667 assert(Subtarget->isTargetMachO() && "WrapperPIC use on non-MachO?");
Tim Northover72360d22013-12-02 10:35:41 +00001668 Callee = DAG.getNode(ARMISD::WrapperPIC, dl, getPointerTy(),
Tim Northoverd4d294d2014-08-06 11:13:06 +00001669 DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
1670 0, ARMII::MO_NONLAZY));
1671 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
1672 MachinePointerInfo::getGOT(), false, false, true, 0);
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00001673 } else if (Subtarget->isTargetCOFF()) {
1674 assert(Subtarget->isTargetWindows() &&
1675 "Windows is the only supported COFF target");
1676 unsigned TargetFlags = GV->hasDLLImportStorageClass()
1677 ? ARMII::MO_DLLIMPORT
1678 : ARMII::MO_NO_FLAG;
1679 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), /*Offset=*/0,
1680 TargetFlags);
1681 if (GV->hasDLLImportStorageClass())
1682 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
1683 DAG.getNode(ARMISD::Wrapper, dl, getPointerTy(),
1684 Callee), MachinePointerInfo::getGOT(),
1685 false, false, false, 0);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001686 } else {
1687 // On ELF targets for PIC code, direct calls should go through the PLT
1688 unsigned OpFlags = 0;
1689 if (Subtarget->isTargetELF() &&
Chad Rosier537ff502013-02-28 19:16:42 +00001690 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001691 OpFlags = ARMII::MO_PLT;
1692 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1693 }
Bill Wendling24c79f22008-09-16 21:48:12 +00001694 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001695 isDirect = true;
Tim Northoverd6a729b2014-01-06 14:28:05 +00001696 bool isStub = Subtarget->isTargetMachO() &&
Evan Cheng10043e22007-01-19 07:51:42 +00001697 getTargetMachine().getRelocationModel() != Reloc::Static;
1698 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng83f35172007-01-30 20:37:08 +00001699 // tBX takes a register source operand.
1700 const char *Sym = S->getSymbol();
David Goodwin22c2fba2009-07-08 23:10:31 +00001701 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengdfce83c2011-01-17 08:03:18 +00001702 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001703 ARMConstantPoolValue *CPV =
1704 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1705 ARMPCLabelIndex, 4);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00001706 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson9f944592009-08-11 20:47:22 +00001707 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen021052a2009-02-04 20:06:27 +00001708 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Chengcdbb70c2009-10-31 03:39:36 +00001709 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001710 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001711 false, false, false, 0);
Evan Cheng408aa562009-11-06 22:24:13 +00001712 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson7117a912009-03-20 22:42:55 +00001713 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen021052a2009-02-04 20:06:27 +00001714 getPointerTy(), Callee, PICLabel);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001715 } else {
1716 unsigned OpFlags = 0;
1717 // On ELF targets for PIC code, direct calls should go through the PLT
1718 if (Subtarget->isTargetELF() &&
1719 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1720 OpFlags = ARMII::MO_PLT;
1721 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1722 }
Evan Cheng10043e22007-01-19 07:51:42 +00001723 }
1724
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001725 // FIXME: handle tail calls differently.
1726 unsigned CallOpc;
Eric Christopherc1058df2014-07-04 01:55:26 +00001727 bool HasMinSizeAttr = MF.getFunction()->getAttributes().hasAttribute(
1728 AttributeSet::FunctionIndex, Attribute::MinSize);
Evan Cheng6ab54fd2009-08-01 00:16:10 +00001729 if (Subtarget->isThumb()) {
1730 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001731 CallOpc = ARMISD::CALL_NOLINK;
1732 else
1733 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1734 } else {
Evan Cheng21b03482012-11-10 02:09:05 +00001735 if (!isDirect && !Subtarget->hasV5TOps())
Evan Cheng65f9d192012-02-28 18:51:51 +00001736 CallOpc = ARMISD::CALL_NOLINK;
Evan Cheng21b03482012-11-10 02:09:05 +00001737 else if (doesNotRet && isDirect && Subtarget->hasRAS() &&
Quentin Colombet8e1fe842012-11-02 21:32:17 +00001738 // Emit regular call when code size is the priority
1739 !HasMinSizeAttr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001740 // "mov lr, pc; b _foo" to avoid confusing the RSP
1741 CallOpc = ARMISD::CALL_NOLINK;
1742 else
1743 CallOpc = isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001744 }
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001745
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001746 std::vector<SDValue> Ops;
Evan Cheng10043e22007-01-19 07:51:42 +00001747 Ops.push_back(Chain);
1748 Ops.push_back(Callee);
1749
1750 // Add argument registers to the end of the list so that they are known live
1751 // into the call.
1752 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1753 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1754 RegsToPass[i].second.getValueType()));
1755
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001756 // Add a register mask operand representing the call-preserved registers.
Matthias Braunc22630e2013-10-04 16:52:54 +00001757 if (!isTailCall) {
1758 const uint32_t *Mask;
Eric Christopherd9134482014-08-04 21:25:23 +00001759 const TargetRegisterInfo *TRI =
1760 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Matthias Braunc22630e2013-10-04 16:52:54 +00001761 const ARMBaseRegisterInfo *ARI = static_cast<const ARMBaseRegisterInfo*>(TRI);
1762 if (isThisReturn) {
1763 // For 'this' returns, use the R0-preserving mask if applicable
1764 Mask = ARI->getThisReturnPreservedMask(CallConv);
1765 if (!Mask) {
1766 // Set isThisReturn to false if the calling convention is not one that
1767 // allows 'returned' to be modeled in this way, so LowerCallResult does
1768 // not try to pass 'this' straight through
1769 isThisReturn = false;
1770 Mask = ARI->getCallPreservedMask(CallConv);
1771 }
1772 } else
Stephen Linff7fcee2013-06-26 21:42:14 +00001773 Mask = ARI->getCallPreservedMask(CallConv);
Stephen Linb8bd2322013-04-20 05:14:40 +00001774
Matthias Braunc22630e2013-10-04 16:52:54 +00001775 assert(Mask && "Missing call preserved mask for calling convention");
1776 Ops.push_back(DAG.getRegisterMask(Mask));
1777 }
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001778
Gabor Greiff304a7a2008-08-28 21:40:38 +00001779 if (InFlag.getNode())
Evan Cheng10043e22007-01-19 07:51:42 +00001780 Ops.push_back(InFlag);
Dale Johannesend679ff72010-06-03 21:09:53 +00001781
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001782 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesen81ef35b2010-06-05 00:51:39 +00001783 if (isTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +00001784 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, Ops);
Dale Johannesend679ff72010-06-03 21:09:53 +00001785
Duncan Sands739a0542008-07-02 17:40:58 +00001786 // Returns a chain and a flag for retval copy to use.
Craig Topper48d114b2014-04-26 18:35:24 +00001787 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00001788 InFlag = Chain.getValue(1);
1789
Chris Lattner27539552008-10-11 22:08:30 +00001790 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001791 DAG.getIntPtrConstant(0, true), InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001792 if (!Ins.empty())
Evan Cheng10043e22007-01-19 07:51:42 +00001793 InFlag = Chain.getValue(1);
1794
Bob Wilsona4c22902009-04-17 19:07:39 +00001795 // Handle result values, copying them out of physregs into vregs that we
1796 // return.
Stephen Linb8bd2322013-04-20 05:14:40 +00001797 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
Stephen Lin4eedb292013-04-23 19:30:12 +00001798 InVals, isThisReturn,
1799 isThisReturn ? OutVals[0] : SDValue());
Evan Cheng10043e22007-01-19 07:51:42 +00001800}
1801
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001802/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001803/// on the stack. Remember the next parameter register to allocate,
1804/// and then confiscate the rest of the parameter registers to insure
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001805/// this.
1806void
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001807ARMTargetLowering::HandleByVal(
1808 CCState *State, unsigned &size, unsigned Align) const {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001809 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1810 assert((State->getCallOrPrologue() == Prologue ||
1811 State->getCallOrPrologue() == Call) &&
1812 "unhandled ParmContext");
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001813
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001814 if ((ARM::R0 <= reg) && (reg <= ARM::R3)) {
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001815 if (Subtarget->isAAPCS_ABI() && Align > 4) {
1816 unsigned AlignInRegs = Align / 4;
1817 unsigned Waste = (ARM::R4 - reg) % AlignInRegs;
1818 for (unsigned i = 0; i < Waste; ++i)
1819 reg = State->AllocateReg(GPRArgRegs, 4);
1820 }
1821 if (reg != 0) {
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001822 unsigned excess = 4 * (ARM::R4 - reg);
1823
1824 // Special case when NSAA != SP and parameter size greater than size of
1825 // all remained GPR regs. In that case we can't split parameter, we must
1826 // send it to stack. We also must set NCRN to R4, so waste all
1827 // remained registers.
Oliver Stannardd55e1152014-03-05 15:25:27 +00001828 const unsigned NSAAOffset = State->getNextStackOffset();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001829 if (Subtarget->isAAPCS_ABI() && NSAAOffset != 0 && size > excess) {
1830 while (State->AllocateReg(GPRArgRegs, 4))
1831 ;
1832 return;
1833 }
1834
1835 // First register for byval parameter is the first register that wasn't
1836 // allocated before this method call, so it would be "reg".
1837 // If parameter is small enough to be saved in range [reg, r4), then
1838 // the end (first after last) register would be reg + param-size-in-regs,
1839 // else parameter would be splitted between registers and stack,
1840 // end register would be r4 in this case.
1841 unsigned ByValRegBegin = reg;
Stepan Dyatkovskiy2703bca2013-05-08 14:51:27 +00001842 unsigned ByValRegEnd = (size < excess) ? reg + size/4 : (unsigned)ARM::R4;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001843 State->addInRegsParamInfo(ByValRegBegin, ByValRegEnd);
1844 // Note, first register is allocated in the beginning of function already,
1845 // allocate remained amount of registers we need.
1846 for (unsigned i = reg+1; i != ByValRegEnd; ++i)
1847 State->AllocateReg(GPRArgRegs, 4);
Oliver Stannardd55e1152014-03-05 15:25:27 +00001848 // A byval parameter that is split between registers and memory needs its
1849 // size truncated here.
1850 // In the case where the entire structure fits in registers, we set the
1851 // size in memory to zero.
1852 if (size < excess)
1853 size = 0;
1854 else
1855 size -= excess;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001856 }
1857 }
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001858}
1859
Dale Johannesend679ff72010-06-03 21:09:53 +00001860/// MatchingStackOffset - Return true if the given stack call argument is
1861/// already available in the same position (relatively) of the caller's
1862/// incoming argument stack.
1863static
1864bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1865 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
Craig Topper07720d82012-03-25 23:49:58 +00001866 const TargetInstrInfo *TII) {
Dale Johannesend679ff72010-06-03 21:09:53 +00001867 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1868 int FI = INT_MAX;
1869 if (Arg.getOpcode() == ISD::CopyFromReg) {
1870 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001871 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesend679ff72010-06-03 21:09:53 +00001872 return false;
1873 MachineInstr *Def = MRI->getVRegDef(VR);
1874 if (!Def)
1875 return false;
1876 if (!Flags.isByVal()) {
1877 if (!TII->isLoadFromStackSlot(Def, FI))
1878 return false;
1879 } else {
Dale Johannesene2289282010-07-08 01:18:23 +00001880 return false;
Dale Johannesend679ff72010-06-03 21:09:53 +00001881 }
1882 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1883 if (Flags.isByVal())
1884 // ByVal argument is passed in as a pointer but it's now being
1885 // dereferenced. e.g.
1886 // define @foo(%struct.X* %A) {
1887 // tail call @bar(%struct.X* byval %A)
1888 // }
1889 return false;
1890 SDValue Ptr = Ld->getBasePtr();
1891 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1892 if (!FINode)
1893 return false;
1894 FI = FINode->getIndex();
1895 } else
1896 return false;
1897
1898 assert(FI != INT_MAX);
1899 if (!MFI->isFixedObjectIndex(FI))
1900 return false;
1901 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1902}
1903
1904/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1905/// for tail call optimization. Targets which want to do tail call
1906/// optimization should implement this function.
1907bool
1908ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1909 CallingConv::ID CalleeCC,
1910 bool isVarArg,
1911 bool isCalleeStructRet,
1912 bool isCallerStructRet,
1913 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001914 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesend679ff72010-06-03 21:09:53 +00001915 const SmallVectorImpl<ISD::InputArg> &Ins,
1916 SelectionDAG& DAG) const {
Dale Johannesend679ff72010-06-03 21:09:53 +00001917 const Function *CallerF = DAG.getMachineFunction().getFunction();
1918 CallingConv::ID CallerCC = CallerF->getCallingConv();
1919 bool CCMatch = CallerCC == CalleeCC;
1920
1921 // Look for obvious safe cases to perform tail call optimization that do not
1922 // require ABI changes. This is what gcc calls sibcall.
1923
Jim Grosbache3864cc2010-06-16 23:45:49 +00001924 // Do not sibcall optimize vararg calls unless the call site is not passing
1925 // any arguments.
Dale Johannesend679ff72010-06-03 21:09:53 +00001926 if (isVarArg && !Outs.empty())
1927 return false;
1928
Tim Northoverd8407452013-10-01 14:33:28 +00001929 // Exception-handling functions need a special set of instructions to indicate
1930 // a return to the hardware. Tail-calling another function would probably
1931 // break this.
1932 if (CallerF->hasFnAttribute("interrupt"))
1933 return false;
1934
Dale Johannesend679ff72010-06-03 21:09:53 +00001935 // Also avoid sibcall optimization if either caller or callee uses struct
1936 // return semantics.
1937 if (isCalleeStructRet || isCallerStructRet)
1938 return false;
1939
Dale Johannesend24c66b2010-06-23 18:52:34 +00001940 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach3840c902011-07-08 20:18:11 +00001941 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
1942 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
1943 // support in the assembler and linker to be used. This would need to be
1944 // fixed to fully support tail calls in Thumb1.
1945 //
Dale Johannesene2289282010-07-08 01:18:23 +00001946 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1947 // LR. This means if we need to reload LR, it takes an extra instructions,
1948 // which outweighs the value of the tail call; but here we don't know yet
1949 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach535d3b42010-09-08 03:54:02 +00001950 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesene2289282010-07-08 01:18:23 +00001951 // emitEpilogue if LR is used.
Dale Johannesene2289282010-07-08 01:18:23 +00001952
1953 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1954 // but we need to make sure there are enough registers; the only valid
1955 // registers are the 4 used for parameters. We don't currently do this
1956 // case.
Evan Chengd4b08732010-11-30 23:55:39 +00001957 if (Subtarget->isThumb1Only())
1958 return false;
Dale Johannesen3ac52b32010-06-18 18:13:11 +00001959
Dale Johannesend679ff72010-06-03 21:09:53 +00001960 // If the calling conventions do not match, then we'd better make sure the
1961 // results are returned in the same way as what the caller expects.
1962 if (!CCMatch) {
1963 SmallVector<CCValAssign, 16> RVLocs1;
Cameron Zwarich89019782011-06-10 20:59:24 +00001964 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
1965 getTargetMachine(), RVLocs1, *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00001966 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1967
1968 SmallVector<CCValAssign, 16> RVLocs2;
Cameron Zwarich89019782011-06-10 20:59:24 +00001969 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
1970 getTargetMachine(), RVLocs2, *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00001971 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1972
1973 if (RVLocs1.size() != RVLocs2.size())
1974 return false;
1975 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1976 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1977 return false;
1978 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1979 return false;
1980 if (RVLocs1[i].isRegLoc()) {
1981 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1982 return false;
1983 } else {
1984 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1985 return false;
1986 }
1987 }
1988 }
1989
Manman Ren7e48b252012-10-12 23:39:43 +00001990 // If Caller's vararg or byval argument has been split between registers and
1991 // stack, do not perform tail call, since part of the argument is in caller's
1992 // local frame.
1993 const ARMFunctionInfo *AFI_Caller = DAG.getMachineFunction().
1994 getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00001995 if (AFI_Caller->getArgRegsSaveSize())
Manman Ren7e48b252012-10-12 23:39:43 +00001996 return false;
1997
Dale Johannesend679ff72010-06-03 21:09:53 +00001998 // If the callee takes no arguments then go on to check the results of the
1999 // call.
2000 if (!Outs.empty()) {
2001 // Check if stack adjustment is needed. For now, do not do this if any
2002 // argument is passed on the stack.
2003 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00002004 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2005 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002006 CCInfo.AnalyzeCallOperands(Outs,
2007 CCAssignFnForNode(CalleeCC, false, isVarArg));
2008 if (CCInfo.getNextStackOffset()) {
2009 MachineFunction &MF = DAG.getMachineFunction();
2010
2011 // Check if the arguments are already laid out in the right way as
2012 // the caller's fixed stack objects.
2013 MachineFrameInfo *MFI = MF.getFrameInfo();
2014 const MachineRegisterInfo *MRI = &MF.getRegInfo();
Eric Christopherd9134482014-08-04 21:25:23 +00002015 const TargetInstrInfo *TII =
2016 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002017 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
2018 i != e;
2019 ++i, ++realArgIdx) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002020 CCValAssign &VA = ArgLocs[i];
2021 EVT RegVT = VA.getLocVT();
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002022 SDValue Arg = OutVals[realArgIdx];
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002023 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesend679ff72010-06-03 21:09:53 +00002024 if (VA.getLocInfo() == CCValAssign::Indirect)
2025 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002026 if (VA.needsCustom()) {
2027 // f64 and vector types are split into multiple registers or
2028 // register/stack-slot combinations. The types will not match
2029 // the registers; give up on memory f64 refs until we figure
2030 // out what to do about this.
2031 if (!VA.isRegLoc())
2032 return false;
2033 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach535d3b42010-09-08 03:54:02 +00002034 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002035 if (RegVT == MVT::v2f64) {
2036 if (!ArgLocs[++i].isRegLoc())
2037 return false;
2038 if (!ArgLocs[++i].isRegLoc())
2039 return false;
2040 }
2041 } else if (!VA.isRegLoc()) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002042 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2043 MFI, MRI, TII))
2044 return false;
2045 }
2046 }
2047 }
2048 }
2049
2050 return true;
2051}
2052
Benjamin Kramerb1996da2012-11-28 20:55:10 +00002053bool
2054ARMTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
2055 MachineFunction &MF, bool isVarArg,
2056 const SmallVectorImpl<ISD::OutputArg> &Outs,
2057 LLVMContext &Context) const {
2058 SmallVector<CCValAssign, 16> RVLocs;
2059 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(), RVLocs, Context);
2060 return CCInfo.CheckReturn(Outs, CCAssignFnForNode(CallConv, /*Return=*/true,
2061 isVarArg));
2062}
2063
Tim Northoverd8407452013-10-01 14:33:28 +00002064static SDValue LowerInterruptReturn(SmallVectorImpl<SDValue> &RetOps,
2065 SDLoc DL, SelectionDAG &DAG) {
2066 const MachineFunction &MF = DAG.getMachineFunction();
2067 const Function *F = MF.getFunction();
2068
2069 StringRef IntKind = F->getFnAttribute("interrupt").getValueAsString();
2070
2071 // See ARM ARM v7 B1.8.3. On exception entry LR is set to a possibly offset
2072 // version of the "preferred return address". These offsets affect the return
2073 // instruction if this is a return from PL1 without hypervisor extensions.
2074 // IRQ/FIQ: +4 "subs pc, lr, #4"
2075 // SWI: 0 "subs pc, lr, #0"
2076 // ABORT: +4 "subs pc, lr, #4"
2077 // UNDEF: +4/+2 "subs pc, lr, #0"
2078 // UNDEF varies depending on where the exception came from ARM or Thumb
2079 // mode. Alongside GCC, we throw our hands up in disgust and pretend it's 0.
2080
2081 int64_t LROffset;
2082 if (IntKind == "" || IntKind == "IRQ" || IntKind == "FIQ" ||
2083 IntKind == "ABORT")
2084 LROffset = 4;
2085 else if (IntKind == "SWI" || IntKind == "UNDEF")
2086 LROffset = 0;
2087 else
2088 report_fatal_error("Unsupported interrupt attribute. If present, value "
2089 "must be one of: IRQ, FIQ, SWI, ABORT or UNDEF");
2090
2091 RetOps.insert(RetOps.begin() + 1, DAG.getConstant(LROffset, MVT::i32, false));
2092
Craig Topper48d114b2014-04-26 18:35:24 +00002093 return DAG.getNode(ARMISD::INTRET_FLAG, DL, MVT::Other, RetOps);
Tim Northoverd8407452013-10-01 14:33:28 +00002094}
2095
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002096SDValue
2097ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002098 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002099 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002100 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002101 SDLoc dl, SelectionDAG &DAG) const {
Bob Wilson7117a912009-03-20 22:42:55 +00002102
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002103 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilsona4c22902009-04-17 19:07:39 +00002104 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilsona4c22902009-04-17 19:07:39 +00002105
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002106 // CCState - Info about the registers and stack slots.
Cameron Zwarich89019782011-06-10 20:59:24 +00002107 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2108 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Bob Wilsona4c22902009-04-17 19:07:39 +00002109
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002110 // Analyze outgoing return values.
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002111 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
2112 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00002113
Bob Wilsona4c22902009-04-17 19:07:39 +00002114 SDValue Flag;
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002115 SmallVector<SDValue, 4> RetOps;
2116 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
Christian Pirkerb5728192014-05-08 14:06:24 +00002117 bool isLittleEndian = Subtarget->isLittle();
Bob Wilsona4c22902009-04-17 19:07:39 +00002118
Jonathan Roelofsef84bda2014-08-05 21:32:21 +00002119 MachineFunction &MF = DAG.getMachineFunction();
2120 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2121 AFI->setReturnRegsCount(RVLocs.size());
2122
Bob Wilsona4c22902009-04-17 19:07:39 +00002123 // Copy the result values into the output registers.
2124 for (unsigned i = 0, realRVLocIdx = 0;
2125 i != RVLocs.size();
2126 ++i, ++realRVLocIdx) {
2127 CCValAssign &VA = RVLocs[i];
2128 assert(VA.isRegLoc() && "Can only return in registers!");
2129
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002130 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilsona4c22902009-04-17 19:07:39 +00002131
2132 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002133 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00002134 case CCValAssign::Full: break;
2135 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00002136 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00002137 break;
2138 }
2139
Bob Wilsona4c22902009-04-17 19:07:39 +00002140 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00002141 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002142 // Extract the first half and return it in two registers.
Owen Anderson9f944592009-08-11 20:47:22 +00002143 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2144 DAG.getConstant(0, MVT::i32));
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002145 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002146 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson2e076c42009-06-22 23:27:02 +00002147
Christian Pirkerb5728192014-05-08 14:06:24 +00002148 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2149 HalfGPRs.getValue(isLittleEndian ? 0 : 1),
2150 Flag);
Bob Wilson2e076c42009-06-22 23:27:02 +00002151 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002152 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002153 VA = RVLocs[++i]; // skip ahead to next loc
2154 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Christian Pirkerb5728192014-05-08 14:06:24 +00002155 HalfGPRs.getValue(isLittleEndian ? 1 : 0),
2156 Flag);
Bob Wilson2e076c42009-06-22 23:27:02 +00002157 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002158 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002159 VA = RVLocs[++i]; // skip ahead to next loc
2160
2161 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00002162 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2163 DAG.getConstant(1, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00002164 }
2165 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
2166 // available.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002167 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002168 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Christian Pirkerb5728192014-05-08 14:06:24 +00002169 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2170 fmrrd.getValue(isLittleEndian ? 0 : 1),
2171 Flag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00002172 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002173 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002174 VA = RVLocs[++i]; // skip ahead to next loc
Christian Pirkerb5728192014-05-08 14:06:24 +00002175 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2176 fmrrd.getValue(isLittleEndian ? 1 : 0),
Bob Wilsona4c22902009-04-17 19:07:39 +00002177 Flag);
2178 } else
2179 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
2180
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002181 // Guarantee that all emitted copies are
2182 // stuck together, avoiding something bad.
Bob Wilsona4c22902009-04-17 19:07:39 +00002183 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002184 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002185 }
2186
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002187 // Update chain and glue.
2188 RetOps[0] = Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00002189 if (Flag.getNode())
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002190 RetOps.push_back(Flag);
Bob Wilsona4c22902009-04-17 19:07:39 +00002191
Tim Northoverd8407452013-10-01 14:33:28 +00002192 // CPUs which aren't M-class use a special sequence to return from
2193 // exceptions (roughly, any instruction setting pc and cpsr simultaneously,
2194 // though we use "subs pc, lr, #N").
2195 //
2196 // M-class CPUs actually use a normal return sequence with a special
2197 // (hardware-provided) value in LR, so the normal code path works.
2198 if (DAG.getMachineFunction().getFunction()->hasFnAttribute("interrupt") &&
2199 !Subtarget->isMClass()) {
2200 if (Subtarget->isThumb1Only())
2201 report_fatal_error("interrupt attribute is not supported in Thumb1");
2202 return LowerInterruptReturn(RetOps, dl, DAG);
2203 }
2204
Craig Topper48d114b2014-04-26 18:35:24 +00002205 return DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, RetOps);
Evan Cheng10043e22007-01-19 07:51:42 +00002206}
2207
Evan Chengf8bad082012-04-10 01:51:00 +00002208bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Chengd4b08732010-11-30 23:55:39 +00002209 if (N->getNumValues() != 1)
2210 return false;
2211 if (!N->hasNUsesOfValue(1, 0))
2212 return false;
2213
Evan Chengf8bad082012-04-10 01:51:00 +00002214 SDValue TCChain = Chain;
2215 SDNode *Copy = *N->use_begin();
2216 if (Copy->getOpcode() == ISD::CopyToReg) {
2217 // If the copy has a glue operand, we conservatively assume it isn't safe to
2218 // perform a tail call.
2219 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2220 return false;
2221 TCChain = Copy->getOperand(0);
2222 } else if (Copy->getOpcode() == ARMISD::VMOVRRD) {
2223 SDNode *VMov = Copy;
Evan Chengd4b08732010-11-30 23:55:39 +00002224 // f64 returned in a pair of GPRs.
Evan Chengf8bad082012-04-10 01:51:00 +00002225 SmallPtrSet<SDNode*, 2> Copies;
2226 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
Evan Chengd4b08732010-11-30 23:55:39 +00002227 UI != UE; ++UI) {
2228 if (UI->getOpcode() != ISD::CopyToReg)
2229 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002230 Copies.insert(*UI);
Evan Chengd4b08732010-11-30 23:55:39 +00002231 }
Evan Chengf8bad082012-04-10 01:51:00 +00002232 if (Copies.size() > 2)
2233 return false;
2234
2235 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
2236 UI != UE; ++UI) {
2237 SDValue UseChain = UI->getOperand(0);
2238 if (Copies.count(UseChain.getNode()))
2239 // Second CopyToReg
2240 Copy = *UI;
2241 else
2242 // First CopyToReg
2243 TCChain = UseChain;
2244 }
2245 } else if (Copy->getOpcode() == ISD::BITCAST) {
Evan Chengd4b08732010-11-30 23:55:39 +00002246 // f32 returned in a single GPR.
Evan Chengf8bad082012-04-10 01:51:00 +00002247 if (!Copy->hasOneUse())
Evan Chengd4b08732010-11-30 23:55:39 +00002248 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002249 Copy = *Copy->use_begin();
2250 if (Copy->getOpcode() != ISD::CopyToReg || !Copy->hasNUsesOfValue(1, 0))
Evan Chengd4b08732010-11-30 23:55:39 +00002251 return false;
Lang Hames67c09b32013-05-13 10:21:19 +00002252 TCChain = Copy->getOperand(0);
Evan Chengd4b08732010-11-30 23:55:39 +00002253 } else {
2254 return false;
2255 }
2256
Evan Cheng419ea282010-12-01 22:59:46 +00002257 bool HasRet = false;
Evan Chengf8bad082012-04-10 01:51:00 +00002258 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
2259 UI != UE; ++UI) {
Tim Northoverd8407452013-10-01 14:33:28 +00002260 if (UI->getOpcode() != ARMISD::RET_FLAG &&
2261 UI->getOpcode() != ARMISD::INTRET_FLAG)
Evan Chengf8bad082012-04-10 01:51:00 +00002262 return false;
2263 HasRet = true;
Evan Chengd4b08732010-11-30 23:55:39 +00002264 }
2265
Evan Chengf8bad082012-04-10 01:51:00 +00002266 if (!HasRet)
2267 return false;
2268
2269 Chain = TCChain;
2270 return true;
Evan Chengd4b08732010-11-30 23:55:39 +00002271}
2272
Evan Cheng0663f232011-03-21 01:19:09 +00002273bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Saleem Abdulrasoolb720a6b2014-03-11 15:09:49 +00002274 if (!Subtarget->supportsTailCall())
Evan Cheng0663f232011-03-21 01:19:09 +00002275 return false;
2276
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00002277 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng0663f232011-03-21 01:19:09 +00002278 return false;
2279
2280 return !Subtarget->isThumb1Only();
2281}
2282
Bob Wilsonb389f2a2009-11-03 00:02:05 +00002283// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
2284// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
2285// one of the above mentioned nodes. It has to be wrapped because otherwise
2286// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2287// be used to form addressing mode. These wrapped nodes will be selected
2288// into MOVi.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002289static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002290 EVT PtrVT = Op.getValueType();
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002291 // FIXME there is no actual debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00002292 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00002293 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002294 SDValue Res;
Evan Cheng10043e22007-01-19 07:51:42 +00002295 if (CP->isMachineConstantPoolEntry())
2296 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
2297 CP->getAlignment());
2298 else
2299 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
2300 CP->getAlignment());
Owen Anderson9f944592009-08-11 20:47:22 +00002301 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Cheng10043e22007-01-19 07:51:42 +00002302}
2303
Jim Grosbach8d3ba732010-07-19 17:20:38 +00002304unsigned ARMTargetLowering::getJumpTableEncoding() const {
2305 return MachineJumpTableInfo::EK_Inline;
2306}
2307
Dan Gohman21cea8a2010-04-17 15:26:15 +00002308SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
2309 SelectionDAG &DAG) const {
Evan Cheng408aa562009-11-06 22:24:13 +00002310 MachineFunction &MF = DAG.getMachineFunction();
2311 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2312 unsigned ARMPCLabelIndex = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002313 SDLoc DL(Op);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002314 EVT PtrVT = getPointerTy();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002315 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002316 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2317 SDValue CPAddr;
2318 if (RelocM == Reloc::Static) {
2319 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
2320 } else {
2321 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chengdfce83c2011-01-17 08:03:18 +00002322 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00002323 ARMConstantPoolValue *CPV =
2324 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
2325 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002326 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
2327 }
2328 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
2329 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002330 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002331 false, false, false, 0);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002332 if (RelocM == Reloc::Static)
2333 return Result;
Evan Cheng408aa562009-11-06 22:24:13 +00002334 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002335 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilson1cf0b032009-10-30 05:45:42 +00002336}
2337
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002338// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002339SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002340ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002341 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002342 SDLoc dl(GA);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002343 EVT PtrVT = getPointerTy();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002344 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng408aa562009-11-06 22:24:13 +00002345 MachineFunction &MF = DAG.getMachineFunction();
2346 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002347 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002348 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002349 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2350 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002351 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002352 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002353 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattner7727d052010-09-21 06:44:06 +00002354 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002355 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002356 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002357
Evan Cheng408aa562009-11-06 22:24:13 +00002358 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002359 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002360
2361 // call __tls_get_addr.
2362 ArgListTy Args;
2363 ArgListEntry Entry;
2364 Entry.Node = Argument;
Chris Lattner229907c2011-07-18 04:54:35 +00002365 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002366 Args.push_back(Entry);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002367
Dale Johannesen555a3752009-01-30 23:10:59 +00002368 // FIXME: is there useful debug info available here?
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002369 TargetLowering::CallLoweringInfo CLI(DAG);
2370 CLI.setDebugLoc(dl).setChain(Chain)
2371 .setCallee(CallingConv::C, Type::getInt32Ty(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002372 DAG.getExternalSymbol("__tls_get_addr", PtrVT), std::move(Args),
2373 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002374
Justin Holewinskiaa583972012-05-25 16:35:28 +00002375 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002376 return CallResult.first;
2377}
2378
2379// Lower ISD::GlobalTLSAddress using the "initial exec" or
2380// "local exec" model.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002381SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002382ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgaea41202012-05-04 09:40:39 +00002383 SelectionDAG &DAG,
2384 TLSModel::Model model) const {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002385 const GlobalValue *GV = GA->getGlobal();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002386 SDLoc dl(GA);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002387 SDValue Offset;
2388 SDValue Chain = DAG.getEntryNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002389 EVT PtrVT = getPointerTy();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002390 // Get the Thread Pointer
Dale Johannesen021052a2009-02-04 20:06:27 +00002391 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002392
Hans Wennborgaea41202012-05-04 09:40:39 +00002393 if (model == TLSModel::InitialExec) {
Evan Cheng408aa562009-11-06 22:24:13 +00002394 MachineFunction &MF = DAG.getMachineFunction();
2395 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002396 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Cheng408aa562009-11-06 22:24:13 +00002397 // Initial exec model.
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002398 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2399 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002400 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2401 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2402 true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002403 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002404 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002405 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002406 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002407 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002408 Chain = Offset.getValue(1);
2409
Evan Cheng408aa562009-11-06 22:24:13 +00002410 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002411 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002412
Evan Chengcdbb70c2009-10-31 03:39:36 +00002413 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002414 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002415 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002416 } else {
2417 // local exec model
Hans Wennborgaea41202012-05-04 09:40:39 +00002418 assert(model == TLSModel::LocalExec);
Bill Wendling7753d662011-10-01 08:00:54 +00002419 ARMConstantPoolValue *CPV =
2420 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002421 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002422 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002423 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002424 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002425 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002426 }
2427
2428 // The address of the thread local variable is the add of the thread
2429 // pointer with the offset of the variable.
Dale Johannesen021052a2009-02-04 20:06:27 +00002430 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002431}
2432
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002433SDValue
Dan Gohman21cea8a2010-04-17 15:26:15 +00002434ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002435 // TODO: implement the "local dynamic" model
2436 assert(Subtarget->isTargetELF() &&
2437 "TLS not implemented for non-ELF targets");
2438 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Hans Wennborgaea41202012-05-04 09:40:39 +00002439
2440 TLSModel::Model model = getTargetMachine().getTLSModel(GA->getGlobal());
2441
2442 switch (model) {
2443 case TLSModel::GeneralDynamic:
2444 case TLSModel::LocalDynamic:
2445 return LowerToTLSGeneralDynamicModel(GA, DAG);
2446 case TLSModel::InitialExec:
2447 case TLSModel::LocalExec:
2448 return LowerToTLSExecModels(GA, DAG, model);
2449 }
Matt Beaumont-Gaye82ab6b2012-05-04 18:34:27 +00002450 llvm_unreachable("bogus TLS model");
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002451}
2452
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002453SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002454 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002455 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002456 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002457 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Chad Rosier537ff502013-02-28 19:16:42 +00002458 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Rafael Espindola6de96a12009-01-15 20:18:42 +00002459 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002460 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002461 ARMConstantPoolConstant::Create(GV,
2462 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002463 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002464 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson7117a912009-03-20 22:42:55 +00002465 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002466 CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002467 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002468 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002469 SDValue Chain = Result.getValue(1);
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002470 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00002471 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002472 if (!UseGOTOFF)
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002473 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002474 MachinePointerInfo::getGOT(),
2475 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002476 return Result;
Evan Chengdfce83c2011-01-17 08:03:18 +00002477 }
2478
2479 // If we have T2 ops, we can materialize the address directly via movt/movw
James Molloydd9137a2011-10-26 08:53:19 +00002480 // pair. This is always cheaper.
Eric Christopherc1058df2014-07-04 01:55:26 +00002481 if (Subtarget->useMovt(DAG.getMachineFunction())) {
Evan Cheng68aec142011-01-19 02:16:49 +00002482 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002483 // FIXME: Once remat is capable of dealing with instructions with register
2484 // operands, expand this into two nodes.
2485 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2486 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002487 } else {
Evan Chengdfce83c2011-01-17 08:03:18 +00002488 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2489 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2490 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2491 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002492 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002493 }
2494}
2495
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002496SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002497 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002498 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002499 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002500 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00002501 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Chengdfce83c2011-01-17 08:03:18 +00002502
Eric Christopherc1058df2014-07-04 01:55:26 +00002503 if (Subtarget->useMovt(DAG.getMachineFunction()))
Evan Cheng68aec142011-01-19 02:16:49 +00002504 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002505
Tim Northover72360d22013-12-02 10:35:41 +00002506 // FIXME: Once remat is capable of dealing with instructions with register
2507 // operands, expand this into multiple nodes
2508 unsigned Wrapper =
2509 RelocM == Reloc::PIC_ ? ARMISD::WrapperPIC : ARMISD::Wrapper;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00002510
Tim Northover72360d22013-12-02 10:35:41 +00002511 SDValue G = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, ARMII::MO_NONLAZY);
2512 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT, G);
Evan Cheng43b9ca62009-08-28 23:18:09 +00002513
Evan Cheng1b389522009-09-03 07:04:02 +00002514 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Tim Northover72360d22013-12-02 10:35:41 +00002515 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2516 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002517 return Result;
2518}
2519
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002520SDValue ARMTargetLowering::LowerGlobalAddressWindows(SDValue Op,
2521 SelectionDAG &DAG) const {
2522 assert(Subtarget->isTargetWindows() && "non-Windows COFF is not supported");
Eric Christopherc1058df2014-07-04 01:55:26 +00002523 assert(Subtarget->useMovt(DAG.getMachineFunction()) &&
2524 "Windows on ARM expects to use movw/movt");
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002525
2526 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002527 const ARMII::TOF TargetFlags =
2528 (GV->hasDLLImportStorageClass() ? ARMII::MO_DLLIMPORT : ARMII::MO_NO_FLAG);
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002529 EVT PtrVT = getPointerTy();
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002530 SDValue Result;
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002531 SDLoc DL(Op);
2532
2533 ++NumMovwMovt;
2534
2535 // FIXME: Once remat is capable of dealing with instructions with register
2536 // operands, expand this into two nodes.
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002537 Result = DAG.getNode(ARMISD::Wrapper, DL, PtrVT,
2538 DAG.getTargetGlobalAddress(GV, DL, PtrVT, /*Offset=*/0,
2539 TargetFlags));
2540 if (GV->hasDLLImportStorageClass())
2541 Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Result,
2542 MachinePointerInfo::getGOT(), false, false, false, 0);
2543 return Result;
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002544}
2545
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002546SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002547 SelectionDAG &DAG) const {
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002548 assert(Subtarget->isTargetELF() &&
2549 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Cheng408aa562009-11-06 22:24:13 +00002550 MachineFunction &MF = DAG.getMachineFunction();
2551 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002552 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002553 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002554 SDLoc dl(Op);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002555 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingc214cb02011-10-01 08:58:29 +00002556 ARMConstantPoolValue *CPV =
2557 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2558 ARMPCLabelIndex, PCAdj);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002559 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002560 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002561 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002562 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002563 false, false, false, 0);
Evan Cheng408aa562009-11-06 22:24:13 +00002564 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002565 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002566}
2567
Jim Grosbachaeca45d2009-05-12 23:59:14 +00002568SDValue
Jim Grosbachc98892f2010-05-26 20:22:18 +00002569ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002570 SDLoc dl(Op);
Jim Grosbachfaa3abb2010-05-27 23:49:24 +00002571 SDValue Val = DAG.getConstant(0, MVT::i32);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00002572 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2573 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbachc98892f2010-05-26 20:22:18 +00002574 Op.getOperand(1), Val);
2575}
2576
2577SDValue
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002578ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002579 SDLoc dl(Op);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002580 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2581 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2582}
2583
2584SDValue
Jim Grosbacha570d052010-02-08 23:22:00 +00002585ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbache3864cc2010-06-16 23:45:49 +00002586 const ARMSubtarget *Subtarget) const {
Dan Gohmaneffb8942008-09-12 16:56:44 +00002587 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002588 SDLoc dl(Op);
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002589 switch (IntNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002590 default: return SDValue(); // Don't custom lower most intrinsics.
Jim Grosbach07393ba2014-06-16 21:55:30 +00002591 case Intrinsic::arm_rbit: {
2592 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2593 "RBIT intrinsic must have i32 type!");
2594 return DAG.getNode(ARMISD::RBIT, dl, MVT::i32, Op.getOperand(0));
2595 }
Bob Wilson17f88782009-08-04 00:25:01 +00002596 case Intrinsic::arm_thread_pointer: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002597 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson17f88782009-08-04 00:25:01 +00002598 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2599 }
Jim Grosbach693e36a2009-08-11 00:09:57 +00002600 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach693e36a2009-08-11 00:09:57 +00002601 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng408aa562009-11-06 22:24:13 +00002602 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002603 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach693e36a2009-08-11 00:09:57 +00002604 EVT PtrVT = getPointerTy();
Jim Grosbach693e36a2009-08-11 00:09:57 +00002605 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2606 SDValue CPAddr;
2607 unsigned PCAdj = (RelocM != Reloc::PIC_)
2608 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002609 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002610 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2611 ARMCP::CPLSDA, PCAdj);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002612 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002613 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002614 SDValue Result =
Evan Chengcdbb70c2009-10-31 03:39:36 +00002615 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002616 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002617 false, false, false, 0);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002618
2619 if (RelocM == Reloc::PIC_) {
Evan Cheng408aa562009-11-06 22:24:13 +00002620 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002621 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2622 }
2623 return Result;
2624 }
Evan Cheng18381b42011-03-29 23:06:19 +00002625 case Intrinsic::arm_neon_vmulls:
2626 case Intrinsic::arm_neon_vmullu: {
2627 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2628 ? ARMISD::VMULLs : ARMISD::VMULLu;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002629 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
Evan Cheng18381b42011-03-29 23:06:19 +00002630 Op.getOperand(1), Op.getOperand(2));
2631 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002632 }
2633}
2634
Eli Friedman30a49e92011-08-03 21:06:02 +00002635static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2636 const ARMSubtarget *Subtarget) {
2637 // FIXME: handle "fence singlethread" more efficiently.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002638 SDLoc dl(Op);
Eli Friedman26a48482011-07-27 22:21:52 +00002639 if (!Subtarget->hasDataBarrier()) {
2640 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2641 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2642 // here.
2643 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Tim Northoverc7ea8042013-10-25 09:30:24 +00002644 "Unexpected ISD::ATOMIC_FENCE encountered. Should be libcall!");
Eli Friedman30a49e92011-08-03 21:06:02 +00002645 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00002646 DAG.getConstant(0, MVT::i32));
2647 }
2648
Tim Northover36b24172013-07-03 09:20:36 +00002649 ConstantSDNode *OrdN = cast<ConstantSDNode>(Op.getOperand(1));
2650 AtomicOrdering Ord = static_cast<AtomicOrdering>(OrdN->getZExtValue());
2651 unsigned Domain = ARM_MB::ISH;
Tim Northoverf5769882013-08-28 14:39:19 +00002652 if (Subtarget->isMClass()) {
2653 // Only a full system barrier exists in the M-class architectures.
2654 Domain = ARM_MB::SY;
2655 } else if (Subtarget->isSwift() && Ord == Release) {
Tim Northover36b24172013-07-03 09:20:36 +00002656 // Swift happens to implement ISHST barriers in a way that's compatible with
2657 // Release semantics but weaker than ISH so we'd be fools not to use
2658 // it. Beware: other processors probably don't!
2659 Domain = ARM_MB::ISHST;
2660 }
2661
Joey Gouly926d3f52013-09-05 15:35:24 +00002662 return DAG.getNode(ISD::INTRINSIC_VOID, dl, MVT::Other, Op.getOperand(0),
2663 DAG.getConstant(Intrinsic::arm_dmb, MVT::i32),
Tim Northover36b24172013-07-03 09:20:36 +00002664 DAG.getConstant(Domain, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00002665}
2666
Evan Cheng8740ee32010-11-03 06:34:55 +00002667static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2668 const ARMSubtarget *Subtarget) {
2669 // ARM pre v5TE and Thumb1 does not have preload instructions.
2670 if (!(Subtarget->isThumb2() ||
2671 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2672 // Just preserve the chain.
2673 return Op.getOperand(0);
2674
Andrew Trickef9de2a2013-05-25 02:42:55 +00002675 SDLoc dl(Op);
Evan Cheng21acf9f2010-11-04 05:19:35 +00002676 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2677 if (!isRead &&
2678 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2679 // ARMv7 with MP extension has PLDW.
2680 return Op.getOperand(0);
Evan Cheng8740ee32010-11-03 06:34:55 +00002681
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002682 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2683 if (Subtarget->isThumb()) {
Evan Cheng8740ee32010-11-03 06:34:55 +00002684 // Invert the bits.
Evan Cheng21acf9f2010-11-04 05:19:35 +00002685 isRead = ~isRead & 1;
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002686 isData = ~isData & 1;
2687 }
Evan Cheng8740ee32010-11-03 06:34:55 +00002688
2689 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng21acf9f2010-11-04 05:19:35 +00002690 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2691 DAG.getConstant(isData, MVT::i32));
Evan Cheng8740ee32010-11-03 06:34:55 +00002692}
2693
Dan Gohman31ae5862010-04-17 14:41:14 +00002694static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2695 MachineFunction &MF = DAG.getMachineFunction();
2696 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2697
Evan Cheng10043e22007-01-19 07:51:42 +00002698 // vastart just stores the address of the VarArgsFrameIndex slot into the
2699 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002700 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002701 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002702 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002703 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner886250c2010-09-21 18:51:21 +00002704 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2705 MachinePointerInfo(SV), false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002706}
2707
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002708SDValue
Bob Wilson2e076c42009-06-22 23:27:02 +00002709ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2710 SDValue &Root, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002711 SDLoc dl) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00002712 MachineFunction &MF = DAG.getMachineFunction();
2713 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2714
Craig Topper760b1342012-02-22 05:59:10 +00002715 const TargetRegisterClass *RC;
David Goodwin22c2fba2009-07-08 23:10:31 +00002716 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00002717 RC = &ARM::tGPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002718 else
Craig Topperc7242e02012-04-20 07:30:17 +00002719 RC = &ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002720
2721 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002722 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002723 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002724
2725 SDValue ArgValue2;
2726 if (NextVA.isMemLoc()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002727 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng0664a672010-07-03 00:40:23 +00002728 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson2e076c42009-06-22 23:27:02 +00002729
2730 // Create load node to retrieve arguments from the stack.
2731 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chengcdbb70c2009-10-31 03:39:36 +00002732 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00002733 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002734 false, false, false, 0);
Bob Wilson2e076c42009-06-22 23:27:02 +00002735 } else {
Devang Patelf3292b22011-02-21 23:21:26 +00002736 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002737 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002738 }
Christian Pirkerb5728192014-05-08 14:06:24 +00002739 if (!Subtarget->isLittle())
2740 std::swap (ArgValue, ArgValue2);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002741 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson2e076c42009-06-22 23:27:02 +00002742}
2743
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002744void
2745ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002746 unsigned InRegsParamRecordIdx,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002747 unsigned ArgSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002748 unsigned &ArgRegsSize,
2749 unsigned &ArgRegsSaveSize)
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002750 const {
2751 unsigned NumGPRs;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002752 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2753 unsigned RBegin, REnd;
2754 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
2755 NumGPRs = REnd - RBegin;
2756 } else {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002757 unsigned int firstUnalloced;
2758 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2759 sizeof(GPRArgRegs) /
2760 sizeof(GPRArgRegs[0]));
2761 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2762 }
2763
Eric Christopherd9134482014-08-04 21:25:23 +00002764 unsigned Align = MF.getTarget()
2765 .getSubtargetImpl()
2766 ->getFrameLowering()
2767 ->getStackAlignment();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002768 ArgRegsSize = NumGPRs * 4;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002769
2770 // If parameter is split between stack and GPRs...
Mark Seabornbe266aa2014-02-16 18:59:48 +00002771 if (NumGPRs && Align > 4 &&
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002772 (ArgRegsSize < ArgSize ||
2773 InRegsParamRecordIdx >= CCInfo.getInRegsParamsCount())) {
Mark Seabornbe266aa2014-02-16 18:59:48 +00002774 // Add padding for part of param recovered from GPRs. For example,
2775 // if Align == 8, its last byte must be at address K*8 - 1.
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002776 // We need to do it, since remained (stack) part of parameter has
2777 // stack alignment, and we need to "attach" "GPRs head" without gaps
2778 // to it:
2779 // Stack:
2780 // |---- 8 bytes block ----| |---- 8 bytes block ----| |---- 8 bytes...
2781 // [ [padding] [GPRs head] ] [ Tail passed via stack ....
2782 //
2783 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2784 unsigned Padding =
Mark Seabornbe266aa2014-02-16 18:59:48 +00002785 OffsetToAlignment(ArgRegsSize + AFI->getArgRegsSaveSize(), Align);
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002786 ArgRegsSaveSize = ArgRegsSize + Padding;
2787 } else
2788 // We don't need to extend regs save size for byval parameters if they
2789 // are passed via GPRs only.
2790 ArgRegsSaveSize = ArgRegsSize;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002791}
2792
2793// The remaining GPRs hold either the beginning of variable-argument
David Peixotto4299cf82013-02-13 00:36:35 +00002794// data, or the beginning of an aggregate passed by value (usually
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002795// byval). Either way, we allocate stack slots adjacent to the data
2796// provided by our caller, and store the unallocated registers there.
2797// If this is a variadic function, the va_list pointer will begin with
2798// these values; otherwise, this reassembles a (byval) structure that
2799// was split between registers and memory.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002800// Return: The frame index registers were stored into.
2801int
2802ARMTargetLowering::StoreByValRegs(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002803 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002804 const Value *OrigArg,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002805 unsigned InRegsParamRecordIdx,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002806 unsigned OffsetFromOrigArg,
2807 unsigned ArgOffset,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002808 unsigned ArgSize,
Oliver Stannardd55e1152014-03-05 15:25:27 +00002809 bool ForceMutable,
2810 unsigned ByValStoreOffset,
2811 unsigned TotalArgRegsSaveSize) const {
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002812
2813 // Currently, two use-cases possible:
Alp Tokerf907b892013-12-05 05:44:44 +00002814 // Case #1. Non-var-args function, and we meet first byval parameter.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002815 // Setup first unallocated register as first byval register;
2816 // eat all remained registers
2817 // (these two actions are performed by HandleByVal method).
2818 // Then, here, we initialize stack frame with
2819 // "store-reg" instructions.
2820 // Case #2. Var-args function, that doesn't contain byval parameters.
2821 // The same: eat all remained unallocated registers,
2822 // initialize stack frame.
2823
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002824 MachineFunction &MF = DAG.getMachineFunction();
2825 MachineFrameInfo *MFI = MF.getFrameInfo();
2826 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002827 unsigned firstRegToSaveIndex, lastRegToSaveIndex;
2828 unsigned RBegin, REnd;
2829 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2830 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
2831 firstRegToSaveIndex = RBegin - ARM::R0;
2832 lastRegToSaveIndex = REnd - ARM::R0;
2833 } else {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002834 firstRegToSaveIndex = CCInfo.getFirstUnallocated
Craig Topper58713212013-07-15 04:27:47 +00002835 (GPRArgRegs, array_lengthof(GPRArgRegs));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002836 lastRegToSaveIndex = 4;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002837 }
2838
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002839 unsigned ArgRegsSize, ArgRegsSaveSize;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002840 computeRegArea(CCInfo, MF, InRegsParamRecordIdx, ArgSize,
2841 ArgRegsSize, ArgRegsSaveSize);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002842
2843 // Store any by-val regs to their spots on the stack so that they may be
2844 // loaded by deferencing the result of formal parameter pointer or va_next.
2845 // Note: once stack area for byval/varargs registers
2846 // was initialized, it can't be initialized again.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002847 if (ArgRegsSaveSize) {
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002848 unsigned Padding = ArgRegsSaveSize - ArgRegsSize;
2849
2850 if (Padding) {
2851 assert(AFI->getStoredByValParamsPadding() == 0 &&
2852 "The only parameter may be padded.");
2853 AFI->setStoredByValParamsPadding(Padding);
2854 }
2855
Oliver Stannardd55e1152014-03-05 15:25:27 +00002856 int FrameIndex = MFI->CreateFixedObject(ArgRegsSaveSize,
2857 Padding +
2858 ByValStoreOffset -
2859 (int64_t)TotalArgRegsSaveSize,
2860 false);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002861 SDValue FIN = DAG.getFrameIndex(FrameIndex, getPointerTy());
Oliver Stannardd55e1152014-03-05 15:25:27 +00002862 if (Padding) {
2863 MFI->CreateFixedObject(Padding,
2864 ArgOffset + ByValStoreOffset -
2865 (int64_t)ArgRegsSaveSize,
2866 false);
2867 }
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002868
2869 SmallVector<SDValue, 4> MemOps;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002870 for (unsigned i = 0; firstRegToSaveIndex < lastRegToSaveIndex;
2871 ++firstRegToSaveIndex, ++i) {
Craig Topper760b1342012-02-22 05:59:10 +00002872 const TargetRegisterClass *RC;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002873 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00002874 RC = &ARM::tGPRRegClass;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002875 else
Craig Topperc7242e02012-04-20 07:30:17 +00002876 RC = &ARM::GPRRegClass;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002877
2878 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2879 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2880 SDValue Store =
2881 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00002882 MachinePointerInfo(OrigArg, OffsetFromOrigArg + 4*i),
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002883 false, false, 0);
2884 MemOps.push_back(Store);
2885 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2886 DAG.getConstant(4, getPointerTy()));
2887 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002888
2889 AFI->setArgRegsSaveSize(ArgRegsSaveSize + AFI->getArgRegsSaveSize());
2890
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002891 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002892 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002893 return FrameIndex;
Oliver Stannardd55e1152014-03-05 15:25:27 +00002894 } else {
2895 if (ArgSize == 0) {
2896 // We cannot allocate a zero-byte object for the first variadic argument,
2897 // so just make up a size.
2898 ArgSize = 4;
2899 }
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002900 // This will point to the next argument passed via stack.
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002901 return MFI->CreateFixedObject(
Oliver Stannardd55e1152014-03-05 15:25:27 +00002902 ArgSize, ArgOffset, !ForceMutable);
2903 }
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002904}
2905
2906// Setup stack frame, the va_list pointer will start from.
2907void
2908ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002909 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002910 unsigned ArgOffset,
Oliver Stannardd55e1152014-03-05 15:25:27 +00002911 unsigned TotalArgRegsSaveSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002912 bool ForceMutable) const {
2913 MachineFunction &MF = DAG.getMachineFunction();
2914 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2915
2916 // Try to store any remaining integer argument regs
2917 // to their spots on the stack so that they may be loaded by deferencing
2918 // the result of va_next.
2919 // If there is no regs to be stored, just point address after last
2920 // argument passed via stack.
2921 int FrameIndex =
Craig Topper062a2ba2014-04-25 05:30:21 +00002922 StoreByValRegs(CCInfo, DAG, dl, Chain, nullptr,
2923 CCInfo.getInRegsParamsCount(), 0, ArgOffset, 0, ForceMutable,
2924 0, TotalArgRegsSaveSize);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002925
2926 AFI->setVarArgsFrameIndex(FrameIndex);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002927}
2928
Bob Wilson2e076c42009-06-22 23:27:02 +00002929SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002930ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002931 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002932 const SmallVectorImpl<ISD::InputArg>
2933 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002934 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002935 SmallVectorImpl<SDValue> &InVals)
2936 const {
Bob Wilsona4c22902009-04-17 19:07:39 +00002937 MachineFunction &MF = DAG.getMachineFunction();
2938 MachineFrameInfo *MFI = MF.getFrameInfo();
2939
Bob Wilsona4c22902009-04-17 19:07:39 +00002940 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2941
2942 // Assign locations to all of the incoming arguments.
2943 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00002944 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2945 getTargetMachine(), ArgLocs, *DAG.getContext(), Prologue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002946 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002947 CCAssignFnForNode(CallConv, /* Return*/ false,
2948 isVarArg));
Jim Grosbach54efea02013-03-02 20:16:15 +00002949
Bob Wilsona4c22902009-04-17 19:07:39 +00002950 SmallVector<SDValue, 16> ArgValues;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00002951 int lastInsIndex = -1;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00002952 SDValue ArgValue;
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00002953 Function::const_arg_iterator CurOrigArg = MF.getFunction()->arg_begin();
2954 unsigned CurArgIdx = 0;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002955
2956 // Initially ArgRegsSaveSize is zero.
2957 // Then we increase this value each time we meet byval parameter.
2958 // We also increase this value in case of varargs function.
2959 AFI->setArgRegsSaveSize(0);
2960
Oliver Stannardd55e1152014-03-05 15:25:27 +00002961 unsigned ByValStoreOffset = 0;
2962 unsigned TotalArgRegsSaveSize = 0;
2963 unsigned ArgRegsSaveSizeMaxAlign = 4;
2964
2965 // Calculate the amount of stack space that we need to allocate to store
2966 // byval and variadic arguments that are passed in registers.
2967 // We need to know this before we allocate the first byval or variadic
2968 // argument, as they will be allocated a stack slot below the CFA (Canonical
2969 // Frame Address, the stack pointer at entry to the function).
2970 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2971 CCValAssign &VA = ArgLocs[i];
2972 if (VA.isMemLoc()) {
2973 int index = VA.getValNo();
2974 if (index != lastInsIndex) {
2975 ISD::ArgFlagsTy Flags = Ins[index].Flags;
2976 if (Flags.isByVal()) {
2977 unsigned ExtraArgRegsSize;
2978 unsigned ExtraArgRegsSaveSize;
2979 computeRegArea(CCInfo, MF, CCInfo.getInRegsParamsProceed(),
2980 Flags.getByValSize(),
2981 ExtraArgRegsSize, ExtraArgRegsSaveSize);
2982
2983 TotalArgRegsSaveSize += ExtraArgRegsSaveSize;
2984 if (Flags.getByValAlign() > ArgRegsSaveSizeMaxAlign)
2985 ArgRegsSaveSizeMaxAlign = Flags.getByValAlign();
2986 CCInfo.nextInRegsParam();
2987 }
2988 lastInsIndex = index;
2989 }
2990 }
2991 }
2992 CCInfo.rewindByValRegsInfo();
2993 lastInsIndex = -1;
2994 if (isVarArg) {
2995 unsigned ExtraArgRegsSize;
2996 unsigned ExtraArgRegsSaveSize;
2997 computeRegArea(CCInfo, MF, CCInfo.getInRegsParamsCount(), 0,
2998 ExtraArgRegsSize, ExtraArgRegsSaveSize);
2999 TotalArgRegsSaveSize += ExtraArgRegsSaveSize;
3000 }
3001 // If the arg regs save area contains N-byte aligned values, the
3002 // bottom of it must be at least N-byte aligned.
3003 TotalArgRegsSaveSize = RoundUpToAlignment(TotalArgRegsSaveSize, ArgRegsSaveSizeMaxAlign);
3004 TotalArgRegsSaveSize = std::min(TotalArgRegsSaveSize, 16U);
3005
Bob Wilsona4c22902009-04-17 19:07:39 +00003006 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3007 CCValAssign &VA = ArgLocs[i];
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00003008 std::advance(CurOrigArg, Ins[VA.getValNo()].OrigArgIndex - CurArgIdx);
3009 CurArgIdx = Ins[VA.getValNo()].OrigArgIndex;
Bob Wilsonea09d4a2009-04-17 20:35:10 +00003010 // Arguments stored in registers.
Bob Wilsona4c22902009-04-17 19:07:39 +00003011 if (VA.isRegLoc()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003012 EVT RegVT = VA.getLocVT();
Bob Wilsona4c22902009-04-17 19:07:39 +00003013
Bob Wilsona4c22902009-04-17 19:07:39 +00003014 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003015 // f64 and vector types are split up into multiple registers or
3016 // combinations of registers and stack slots.
Owen Anderson9f944592009-08-11 20:47:22 +00003017 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003018 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003019 Chain, DAG, dl);
Bob Wilson2e076c42009-06-22 23:27:02 +00003020 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson699bdf72010-04-13 22:03:22 +00003021 SDValue ArgValue2;
3022 if (VA.isMemLoc()) {
Evan Cheng0664a672010-07-03 00:40:23 +00003023 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson699bdf72010-04-13 22:03:22 +00003024 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
3025 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003026 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003027 false, false, false, 0);
Bob Wilson699bdf72010-04-13 22:03:22 +00003028 } else {
3029 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
3030 Chain, DAG, dl);
3031 }
Owen Anderson9f944592009-08-11 20:47:22 +00003032 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
3033 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson2e076c42009-06-22 23:27:02 +00003034 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson9f944592009-08-11 20:47:22 +00003035 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson2e076c42009-06-22 23:27:02 +00003036 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
3037 } else
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003038 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilsona4c22902009-04-17 19:07:39 +00003039
Bob Wilson2e076c42009-06-22 23:27:02 +00003040 } else {
Craig Topper760b1342012-02-22 05:59:10 +00003041 const TargetRegisterClass *RC;
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00003042
Owen Anderson9f944592009-08-11 20:47:22 +00003043 if (RegVT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003044 RC = &ARM::SPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003045 else if (RegVT == MVT::f64)
Craig Topperc7242e02012-04-20 07:30:17 +00003046 RC = &ARM::DPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003047 else if (RegVT == MVT::v2f64)
Craig Topperc7242e02012-04-20 07:30:17 +00003048 RC = &ARM::QPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003049 else if (RegVT == MVT::i32)
Craig Topperc7242e02012-04-20 07:30:17 +00003050 RC = AFI->isThumb1OnlyFunction() ?
3051 (const TargetRegisterClass*)&ARM::tGPRRegClass :
3052 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00003053 else
Anton Korobeynikovef98dbe2009-08-05 20:15:19 +00003054 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson2e076c42009-06-22 23:27:02 +00003055
3056 // Transform the arguments in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00003057 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003058 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilsona4c22902009-04-17 19:07:39 +00003059 }
3060
3061 // If this is an 8 or 16-bit value, it is really passed promoted
3062 // to 32 bits. Insert an assert[sz]ext to capture this, then
3063 // truncate to the right size.
3064 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003065 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00003066 case CCValAssign::Full: break;
3067 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00003068 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003069 break;
3070 case CCValAssign::SExt:
3071 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
3072 DAG.getValueType(VA.getValVT()));
3073 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3074 break;
3075 case CCValAssign::ZExt:
3076 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
3077 DAG.getValueType(VA.getValVT()));
3078 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3079 break;
3080 }
3081
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003082 InVals.push_back(ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003083
3084 } else { // VA.isRegLoc()
3085
3086 // sanity check
3087 assert(VA.isMemLoc());
Owen Anderson9f944592009-08-11 20:47:22 +00003088 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilsona4c22902009-04-17 19:07:39 +00003089
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003090 int index = ArgLocs[i].getValNo();
Owen Anderson77aa2662011-04-05 21:48:57 +00003091
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003092 // Some Ins[] entries become multiple ArgLoc[] entries.
3093 // Process them only once.
3094 if (index != lastInsIndex)
3095 {
3096 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003097 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christophere02e07c2011-04-29 23:12:01 +00003098 // This can be changed with more analysis.
3099 // In case of tail call optimization mark all arguments mutable.
3100 // Since they could be overwritten by lowering of arguments in case of
3101 // a tail call.
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003102 if (Flags.isByVal()) {
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003103 unsigned CurByValIndex = CCInfo.getInRegsParamsProceed();
Oliver Stannardd55e1152014-03-05 15:25:27 +00003104
3105 ByValStoreOffset = RoundUpToAlignment(ByValStoreOffset, Flags.getByValAlign());
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003106 int FrameIndex = StoreByValRegs(
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003107 CCInfo, DAG, dl, Chain, CurOrigArg,
3108 CurByValIndex,
3109 Ins[VA.getValNo()].PartOffset,
3110 VA.getLocMemOffset(),
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003111 Flags.getByValSize(),
Oliver Stannardd55e1152014-03-05 15:25:27 +00003112 true /*force mutable frames*/,
3113 ByValStoreOffset,
3114 TotalArgRegsSaveSize);
3115 ByValStoreOffset += Flags.getByValSize();
3116 ByValStoreOffset = std::min(ByValStoreOffset, 16U);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003117 InVals.push_back(DAG.getFrameIndex(FrameIndex, getPointerTy()));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003118 CCInfo.nextInRegsParam();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003119 } else {
Oliver Stannardd55e1152014-03-05 15:25:27 +00003120 unsigned FIOffset = VA.getLocMemOffset();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003121 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003122 FIOffset, true);
Bob Wilsona4c22902009-04-17 19:07:39 +00003123
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003124 // Create load nodes to retrieve arguments from the stack.
3125 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
3126 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
3127 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003128 false, false, false, 0));
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003129 }
3130 lastInsIndex = index;
3131 }
Bob Wilsona4c22902009-04-17 19:07:39 +00003132 }
3133 }
3134
3135 // varargs
Stuart Hastings45fe3c32011-04-20 16:47:52 +00003136 if (isVarArg)
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003137 VarArgStyleRegisters(CCInfo, DAG, dl, Chain,
Oliver Stannardd55e1152014-03-05 15:25:27 +00003138 CCInfo.getNextStackOffset(),
3139 TotalArgRegsSaveSize);
Evan Cheng10043e22007-01-19 07:51:42 +00003140
Oliver Stannardb14c6252014-04-02 16:10:33 +00003141 AFI->setArgumentStackSize(CCInfo.getNextStackOffset());
3142
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003143 return Chain;
Evan Cheng10043e22007-01-19 07:51:42 +00003144}
3145
3146/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003147static bool isFloatingPointZero(SDValue Op) {
Evan Cheng10043e22007-01-19 07:51:42 +00003148 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003149 return CFP->getValueAPF().isPosZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +00003150 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Cheng10043e22007-01-19 07:51:42 +00003151 // Maybe this has already been legalized into the constant pool?
3152 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003153 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003154 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003155 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003156 return CFP->getValueAPF().isPosZero();
Evan Cheng10043e22007-01-19 07:51:42 +00003157 }
3158 }
3159 return false;
3160}
3161
Evan Cheng10043e22007-01-19 07:51:42 +00003162/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
3163/// the given operands.
Evan Cheng15b80e42009-11-12 07:13:11 +00003164SDValue
3165ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003166 SDValue &ARMcc, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003167 SDLoc dl) const {
Gabor Greiff304a7a2008-08-28 21:40:38 +00003168 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00003169 unsigned C = RHSC->getZExtValue();
Evan Cheng15b80e42009-11-12 07:13:11 +00003170 if (!isLegalICmpImmediate(C)) {
Evan Cheng10043e22007-01-19 07:51:42 +00003171 // Constant does not fit, try adjusting it by one?
3172 switch (CC) {
3173 default: break;
3174 case ISD::SETLT:
Evan Cheng10043e22007-01-19 07:51:42 +00003175 case ISD::SETGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003176 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003177 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson9f944592009-08-11 20:47:22 +00003178 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003179 }
3180 break;
3181 case ISD::SETULT:
3182 case ISD::SETUGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003183 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003184 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson9f944592009-08-11 20:47:22 +00003185 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003186 }
3187 break;
3188 case ISD::SETLE:
Evan Cheng10043e22007-01-19 07:51:42 +00003189 case ISD::SETGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003190 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003191 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson9f944592009-08-11 20:47:22 +00003192 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003193 }
3194 break;
3195 case ISD::SETULE:
3196 case ISD::SETUGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003197 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003198 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson9f944592009-08-11 20:47:22 +00003199 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003200 }
3201 break;
3202 }
3203 }
3204 }
3205
3206 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003207 ARMISD::NodeType CompareType;
3208 switch (CondCode) {
3209 default:
3210 CompareType = ARMISD::CMP;
3211 break;
3212 case ARMCC::EQ:
3213 case ARMCC::NE:
David Goodwindbf11ba2009-06-29 15:33:01 +00003214 // Uses only Z Flag
3215 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003216 break;
3217 }
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003218 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003219 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003220}
3221
3222/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng25f93642010-07-08 02:08:50 +00003223SDValue
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003224ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003225 SDLoc dl) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003226 SDValue Cmp;
Evan Cheng10043e22007-01-19 07:51:42 +00003227 if (!isFloatingPointZero(RHS))
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003228 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003229 else
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003230 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
3231 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003232}
3233
Bob Wilson45acbd02011-03-08 01:17:20 +00003234/// duplicateCmp - Glue values can have only one use, so this function
3235/// duplicates a comparison node.
3236SDValue
3237ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
3238 unsigned Opc = Cmp.getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003239 SDLoc DL(Cmp);
Bob Wilson45acbd02011-03-08 01:17:20 +00003240 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
3241 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3242
3243 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
3244 Cmp = Cmp.getOperand(0);
3245 Opc = Cmp.getOpcode();
3246 if (Opc == ARMISD::CMPFP)
3247 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3248 else {
3249 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
3250 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
3251 }
3252 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
3253}
3254
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003255std::pair<SDValue, SDValue>
3256ARMTargetLowering::getARMXALUOOp(SDValue Op, SelectionDAG &DAG,
3257 SDValue &ARMcc) const {
3258 assert(Op.getValueType() == MVT::i32 && "Unsupported value type");
3259
3260 SDValue Value, OverflowCmp;
3261 SDValue LHS = Op.getOperand(0);
3262 SDValue RHS = Op.getOperand(1);
3263
3264
3265 // FIXME: We are currently always generating CMPs because we don't support
3266 // generating CMN through the backend. This is not as good as the natural
3267 // CMP case because it causes a register dependency and cannot be folded
3268 // later.
3269
3270 switch (Op.getOpcode()) {
3271 default:
3272 llvm_unreachable("Unknown overflow instruction!");
3273 case ISD::SADDO:
3274 ARMcc = DAG.getConstant(ARMCC::VC, MVT::i32);
3275 Value = DAG.getNode(ISD::ADD, SDLoc(Op), Op.getValueType(), LHS, RHS);
3276 OverflowCmp = DAG.getNode(ARMISD::CMP, SDLoc(Op), MVT::Glue, Value, LHS);
3277 break;
3278 case ISD::UADDO:
3279 ARMcc = DAG.getConstant(ARMCC::HS, MVT::i32);
3280 Value = DAG.getNode(ISD::ADD, SDLoc(Op), Op.getValueType(), LHS, RHS);
3281 OverflowCmp = DAG.getNode(ARMISD::CMP, SDLoc(Op), MVT::Glue, Value, LHS);
3282 break;
3283 case ISD::SSUBO:
3284 ARMcc = DAG.getConstant(ARMCC::VC, MVT::i32);
3285 Value = DAG.getNode(ISD::SUB, SDLoc(Op), Op.getValueType(), LHS, RHS);
3286 OverflowCmp = DAG.getNode(ARMISD::CMP, SDLoc(Op), MVT::Glue, LHS, RHS);
3287 break;
3288 case ISD::USUBO:
3289 ARMcc = DAG.getConstant(ARMCC::HS, MVT::i32);
3290 Value = DAG.getNode(ISD::SUB, SDLoc(Op), Op.getValueType(), LHS, RHS);
3291 OverflowCmp = DAG.getNode(ARMISD::CMP, SDLoc(Op), MVT::Glue, LHS, RHS);
3292 break;
3293 } // switch (...)
3294
3295 return std::make_pair(Value, OverflowCmp);
3296}
3297
3298
3299SDValue
3300ARMTargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
3301 // Let legalize expand this if it isn't a legal type yet.
3302 if (!DAG.getTargetLoweringInfo().isTypeLegal(Op.getValueType()))
3303 return SDValue();
3304
3305 SDValue Value, OverflowCmp;
3306 SDValue ARMcc;
3307 std::tie(Value, OverflowCmp) = getARMXALUOOp(Op, DAG, ARMcc);
3308 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3309 // We use 0 and 1 as false and true values.
3310 SDValue TVal = DAG.getConstant(1, MVT::i32);
3311 SDValue FVal = DAG.getConstant(0, MVT::i32);
3312 EVT VT = Op.getValueType();
3313
3314 SDValue Overflow = DAG.getNode(ARMISD::CMOV, SDLoc(Op), VT, TVal, FVal,
3315 ARMcc, CCR, OverflowCmp);
3316
3317 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
3318 return DAG.getNode(ISD::MERGE_VALUES, SDLoc(Op), VTs, Value, Overflow);
3319}
3320
3321
Bill Wendling6a981312010-08-11 08:43:16 +00003322SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
3323 SDValue Cond = Op.getOperand(0);
3324 SDValue SelectTrue = Op.getOperand(1);
3325 SDValue SelectFalse = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003326 SDLoc dl(Op);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003327 unsigned Opc = Cond.getOpcode();
3328
3329 if (Cond.getResNo() == 1 &&
3330 (Opc == ISD::SADDO || Opc == ISD::UADDO || Opc == ISD::SSUBO ||
3331 Opc == ISD::USUBO)) {
3332 if (!DAG.getTargetLoweringInfo().isTypeLegal(Cond->getValueType(0)))
3333 return SDValue();
3334
3335 SDValue Value, OverflowCmp;
3336 SDValue ARMcc;
3337 std::tie(Value, OverflowCmp) = getARMXALUOOp(Cond, DAG, ARMcc);
3338 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3339 EVT VT = Op.getValueType();
3340
3341 return DAG.getNode(ARMISD::CMOV, SDLoc(Op), VT, SelectTrue, SelectFalse,
3342 ARMcc, CCR, OverflowCmp);
3343
3344 }
Bill Wendling6a981312010-08-11 08:43:16 +00003345
3346 // Convert:
3347 //
3348 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
3349 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
3350 //
3351 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
3352 const ConstantSDNode *CMOVTrue =
3353 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
3354 const ConstantSDNode *CMOVFalse =
3355 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
3356
3357 if (CMOVTrue && CMOVFalse) {
3358 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
3359 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
3360
3361 SDValue True;
3362 SDValue False;
3363 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
3364 True = SelectTrue;
3365 False = SelectFalse;
3366 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
3367 True = SelectFalse;
3368 False = SelectTrue;
3369 }
3370
3371 if (True.getNode() && False.getNode()) {
Evan Cheng522fbfe2011-05-18 18:59:17 +00003372 EVT VT = Op.getValueType();
Bill Wendling6a981312010-08-11 08:43:16 +00003373 SDValue ARMcc = Cond.getOperand(2);
3374 SDValue CCR = Cond.getOperand(3);
Bob Wilson45acbd02011-03-08 01:17:20 +00003375 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Cheng522fbfe2011-05-18 18:59:17 +00003376 assert(True.getValueType() == VT);
3377 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
Bill Wendling6a981312010-08-11 08:43:16 +00003378 }
3379 }
3380 }
3381
Dan Gohmand4a77c42012-02-24 00:09:36 +00003382 // ARM's BooleanContents value is UndefinedBooleanContent. Mask out the
3383 // undefined bits before doing a full-word comparison with zero.
3384 Cond = DAG.getNode(ISD::AND, dl, Cond.getValueType(), Cond,
3385 DAG.getConstant(1, Cond.getValueType()));
3386
Bill Wendling6a981312010-08-11 08:43:16 +00003387 return DAG.getSelectCC(dl, Cond,
3388 DAG.getConstant(0, Cond.getValueType()),
3389 SelectTrue, SelectFalse, ISD::SETNE);
3390}
3391
Joey Gouly881eab52013-08-22 15:29:11 +00003392static ISD::CondCode getInverseCCForVSEL(ISD::CondCode CC) {
3393 if (CC == ISD::SETNE)
3394 return ISD::SETEQ;
Weiming Zhao63871d22013-12-18 22:25:17 +00003395 return ISD::getSetCCInverse(CC, true);
Joey Gouly881eab52013-08-22 15:29:11 +00003396}
3397
3398static void checkVSELConstraints(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
3399 bool &swpCmpOps, bool &swpVselOps) {
3400 // Start by selecting the GE condition code for opcodes that return true for
3401 // 'equality'
3402 if (CC == ISD::SETUGE || CC == ISD::SETOGE || CC == ISD::SETOLE ||
3403 CC == ISD::SETULE)
3404 CondCode = ARMCC::GE;
3405
3406 // and GT for opcodes that return false for 'equality'.
3407 else if (CC == ISD::SETUGT || CC == ISD::SETOGT || CC == ISD::SETOLT ||
3408 CC == ISD::SETULT)
3409 CondCode = ARMCC::GT;
3410
3411 // Since we are constrained to GE/GT, if the opcode contains 'less', we need
3412 // to swap the compare operands.
3413 if (CC == ISD::SETOLE || CC == ISD::SETULE || CC == ISD::SETOLT ||
3414 CC == ISD::SETULT)
3415 swpCmpOps = true;
3416
3417 // Both GT and GE are ordered comparisons, and return false for 'unordered'.
3418 // If we have an unordered opcode, we need to swap the operands to the VSEL
3419 // instruction (effectively negating the condition).
3420 //
3421 // This also has the effect of swapping which one of 'less' or 'greater'
3422 // returns true, so we also swap the compare operands. It also switches
3423 // whether we return true for 'equality', so we compensate by picking the
3424 // opposite condition code to our original choice.
3425 if (CC == ISD::SETULE || CC == ISD::SETULT || CC == ISD::SETUGE ||
3426 CC == ISD::SETUGT) {
3427 swpCmpOps = !swpCmpOps;
3428 swpVselOps = !swpVselOps;
3429 CondCode = CondCode == ARMCC::GT ? ARMCC::GE : ARMCC::GT;
3430 }
3431
3432 // 'ordered' is 'anything but unordered', so use the VS condition code and
3433 // swap the VSEL operands.
3434 if (CC == ISD::SETO) {
3435 CondCode = ARMCC::VS;
3436 swpVselOps = true;
3437 }
3438
3439 // 'unordered or not equal' is 'anything but equal', so use the EQ condition
3440 // code and swap the VSEL operands.
3441 if (CC == ISD::SETUNE) {
3442 CondCode = ARMCC::EQ;
3443 swpVselOps = true;
3444 }
3445}
3446
Dan Gohman21cea8a2010-04-17 15:26:15 +00003447SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003448 EVT VT = Op.getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003449 SDValue LHS = Op.getOperand(0);
3450 SDValue RHS = Op.getOperand(1);
Evan Cheng10043e22007-01-19 07:51:42 +00003451 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003452 SDValue TrueVal = Op.getOperand(2);
3453 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003454 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003455
Owen Anderson9f944592009-08-11 20:47:22 +00003456 if (LHS.getValueType() == MVT::i32) {
Joey Gouly881eab52013-08-22 15:29:11 +00003457 // Try to generate VSEL on ARMv8.
3458 // The VSEL instruction can't use all the usual ARM condition
3459 // codes: it only has two bits to select the condition code, so it's
3460 // constrained to use only GE, GT, VS and EQ.
3461 //
3462 // To implement all the various ISD::SETXXX opcodes, we sometimes need to
3463 // swap the operands of the previous compare instruction (effectively
3464 // inverting the compare condition, swapping 'less' and 'greater') and
3465 // sometimes need to swap the operands to the VSEL (which inverts the
3466 // condition in the sense of firing whenever the previous condition didn't)
Joey Goulyccd04892013-09-13 13:46:57 +00003467 if (getSubtarget()->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
Joey Gouly881eab52013-08-22 15:29:11 +00003468 TrueVal.getValueType() == MVT::f64)) {
3469 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3470 if (CondCode == ARMCC::LT || CondCode == ARMCC::LE ||
3471 CondCode == ARMCC::VC || CondCode == ARMCC::NE) {
3472 CC = getInverseCCForVSEL(CC);
3473 std::swap(TrueVal, FalseVal);
3474 }
3475 }
3476
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003477 SDValue ARMcc;
Owen Anderson9f944592009-08-11 20:47:22 +00003478 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003479 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Joey Gouly881eab52013-08-22 15:29:11 +00003480 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,
3481 Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003482 }
3483
3484 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003485 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Cheng10043e22007-01-19 07:51:42 +00003486
Joey Gouly881eab52013-08-22 15:29:11 +00003487 // Try to generate VSEL on ARMv8.
Joey Goulyccd04892013-09-13 13:46:57 +00003488 if (getSubtarget()->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
Joey Gouly881eab52013-08-22 15:29:11 +00003489 TrueVal.getValueType() == MVT::f64)) {
Joey Goulye3dd6842013-08-23 12:01:13 +00003490 // We can select VMAXNM/VMINNM from a compare followed by a select with the
3491 // same operands, as follows:
3492 // c = fcmp [ogt, olt, ugt, ult] a, b
3493 // select c, a, b
3494 // We only do this in unsafe-fp-math, because signed zeros and NaNs are
3495 // handled differently than the original code sequence.
3496 if (getTargetMachine().Options.UnsafeFPMath && LHS == TrueVal &&
3497 RHS == FalseVal) {
3498 if (CC == ISD::SETOGT || CC == ISD::SETUGT)
3499 return DAG.getNode(ARMISD::VMAXNM, dl, VT, TrueVal, FalseVal);
3500 if (CC == ISD::SETOLT || CC == ISD::SETULT)
3501 return DAG.getNode(ARMISD::VMINNM, dl, VT, TrueVal, FalseVal);
3502 }
3503
Joey Gouly881eab52013-08-22 15:29:11 +00003504 bool swpCmpOps = false;
3505 bool swpVselOps = false;
3506 checkVSELConstraints(CC, CondCode, swpCmpOps, swpVselOps);
3507
3508 if (CondCode == ARMCC::GT || CondCode == ARMCC::GE ||
3509 CondCode == ARMCC::VS || CondCode == ARMCC::EQ) {
3510 if (swpCmpOps)
3511 std::swap(LHS, RHS);
3512 if (swpVselOps)
3513 std::swap(TrueVal, FalseVal);
3514 }
3515 }
3516
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003517 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3518 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003519 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00003520 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003521 ARMcc, CCR, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003522 if (CondCode2 != ARMCC::AL) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003523 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003524 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003525 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson7117a912009-03-20 22:42:55 +00003526 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003527 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Cheng10043e22007-01-19 07:51:42 +00003528 }
3529 return Result;
3530}
3531
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003532/// canChangeToInt - Given the fp compare operand, return true if it is suitable
3533/// to morph to an integer compare sequence.
3534static bool canChangeToInt(SDValue Op, bool &SeenZero,
3535 const ARMSubtarget *Subtarget) {
3536 SDNode *N = Op.getNode();
3537 if (!N->hasOneUse())
3538 // Otherwise it requires moving the value from fp to integer registers.
3539 return false;
3540 if (!N->getNumValues())
3541 return false;
3542 EVT VT = Op.getValueType();
3543 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
3544 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
3545 // vmrs are very slow, e.g. cortex-a8.
3546 return false;
3547
3548 if (isFloatingPointZero(Op)) {
3549 SeenZero = true;
3550 return true;
3551 }
3552 return ISD::isNormalLoad(N);
3553}
3554
3555static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
3556 if (isFloatingPointZero(Op))
3557 return DAG.getConstant(0, MVT::i32);
3558
3559 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
Andrew Trickef9de2a2013-05-25 02:42:55 +00003560 return DAG.getLoad(MVT::i32, SDLoc(Op),
Chris Lattner7727d052010-09-21 06:44:06 +00003561 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003562 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003563 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003564
3565 llvm_unreachable("Unknown VFP cmp argument!");
3566}
3567
3568static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
3569 SDValue &RetVal1, SDValue &RetVal2) {
3570 if (isFloatingPointZero(Op)) {
3571 RetVal1 = DAG.getConstant(0, MVT::i32);
3572 RetVal2 = DAG.getConstant(0, MVT::i32);
3573 return;
3574 }
3575
3576 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
3577 SDValue Ptr = Ld->getBasePtr();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003578 RetVal1 = DAG.getLoad(MVT::i32, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003579 Ld->getChain(), Ptr,
Chris Lattner7727d052010-09-21 06:44:06 +00003580 Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003581 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003582 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003583
3584 EVT PtrType = Ptr.getValueType();
3585 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003586 SDValue NewPtr = DAG.getNode(ISD::ADD, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003587 PtrType, Ptr, DAG.getConstant(4, PtrType));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003588 RetVal2 = DAG.getLoad(MVT::i32, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003589 Ld->getChain(), NewPtr,
Chris Lattner7727d052010-09-21 06:44:06 +00003590 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003591 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003592 Ld->isInvariant(), NewAlign);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003593 return;
3594 }
3595
3596 llvm_unreachable("Unknown VFP cmp argument!");
3597}
3598
3599/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
3600/// f32 and even f64 comparisons to integer ones.
3601SDValue
3602ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
3603 SDValue Chain = Op.getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003604 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003605 SDValue LHS = Op.getOperand(2);
3606 SDValue RHS = Op.getOperand(3);
3607 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003608 SDLoc dl(Op);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003609
Evan Chengd12af5d2012-03-01 23:27:13 +00003610 bool LHSSeenZero = false;
3611 bool LHSOk = canChangeToInt(LHS, LHSSeenZero, Subtarget);
3612 bool RHSSeenZero = false;
3613 bool RHSOk = canChangeToInt(RHS, RHSSeenZero, Subtarget);
3614 if (LHSOk && RHSOk && (LHSSeenZero || RHSSeenZero)) {
Bob Wilson70bd3632011-03-08 01:17:16 +00003615 // If unsafe fp math optimization is enabled and there are no other uses of
3616 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003617 // to an integer comparison.
3618 if (CC == ISD::SETOEQ)
3619 CC = ISD::SETEQ;
3620 else if (CC == ISD::SETUNE)
3621 CC = ISD::SETNE;
3622
Evan Chengd12af5d2012-03-01 23:27:13 +00003623 SDValue Mask = DAG.getConstant(0x7fffffff, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003624 SDValue ARMcc;
3625 if (LHS.getValueType() == MVT::f32) {
Evan Chengd12af5d2012-03-01 23:27:13 +00003626 LHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3627 bitcastf32Toi32(LHS, DAG), Mask);
3628 RHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3629 bitcastf32Toi32(RHS, DAG), Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003630 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
3631 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3632 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
3633 Chain, Dest, ARMcc, CCR, Cmp);
3634 }
3635
3636 SDValue LHS1, LHS2;
3637 SDValue RHS1, RHS2;
3638 expandf64Toi32(LHS, DAG, LHS1, LHS2);
3639 expandf64Toi32(RHS, DAG, RHS1, RHS2);
Evan Chengd12af5d2012-03-01 23:27:13 +00003640 LHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, LHS2, Mask);
3641 RHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, RHS2, Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003642 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3643 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003644 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003645 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
Craig Topper48d114b2014-04-26 18:35:24 +00003646 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003647 }
3648
3649 return SDValue();
3650}
3651
3652SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
3653 SDValue Chain = Op.getOperand(0);
3654 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
3655 SDValue LHS = Op.getOperand(2);
3656 SDValue RHS = Op.getOperand(3);
3657 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003658 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003659
Owen Anderson9f944592009-08-11 20:47:22 +00003660 if (LHS.getValueType() == MVT::i32) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003661 SDValue ARMcc;
3662 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003663 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +00003664 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003665 Chain, Dest, ARMcc, CCR, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003666 }
3667
Owen Anderson9f944592009-08-11 20:47:22 +00003668 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003669
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003670 if (getTargetMachine().Options.UnsafeFPMath &&
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003671 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
3672 CC == ISD::SETNE || CC == ISD::SETUNE)) {
3673 SDValue Result = OptimizeVFPBrcond(Op, DAG);
3674 if (Result.getNode())
3675 return Result;
3676 }
3677
Evan Cheng10043e22007-01-19 07:51:42 +00003678 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003679 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson7117a912009-03-20 22:42:55 +00003680
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003681 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3682 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003683 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003684 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003685 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Craig Topper48d114b2014-04-26 18:35:24 +00003686 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00003687 if (CondCode2 != ARMCC::AL) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003688 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
3689 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Craig Topper48d114b2014-04-26 18:35:24 +00003690 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00003691 }
3692 return Res;
3693}
3694
Dan Gohman21cea8a2010-04-17 15:26:15 +00003695SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003696 SDValue Chain = Op.getOperand(0);
3697 SDValue Table = Op.getOperand(1);
3698 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003699 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003700
Owen Anderson53aa7a92009-08-10 22:56:29 +00003701 EVT PTy = getPointerTy();
Evan Cheng10043e22007-01-19 07:51:42 +00003702 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
3703 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3f17aee2009-07-14 18:44:34 +00003704 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003705 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson9f944592009-08-11 20:47:22 +00003706 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chengc8bed032009-07-28 20:53:24 +00003707 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
3708 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003709 if (Subtarget->isThumb2()) {
3710 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
3711 // which does another jump to the destination. This also makes it easier
3712 // to translate it to TBB / TBH later.
3713 // FIXME: This might not work if the function is extremely large.
Owen Anderson9f944592009-08-11 20:47:22 +00003714 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Chengc6d70ae2009-07-29 02:18:14 +00003715 Addr, Op.getOperand(2), JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003716 }
Evan Chengf3a1fce2009-07-25 00:33:29 +00003717 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Chengcdbb70c2009-10-31 03:39:36 +00003718 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattner7727d052010-09-21 06:44:06 +00003719 MachinePointerInfo::getJumpTable(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003720 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003721 Chain = Addr.getValue(1);
Dale Johannesen021052a2009-02-04 20:06:27 +00003722 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson9f944592009-08-11 20:47:22 +00003723 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003724 } else {
Evan Chengcdbb70c2009-10-31 03:39:36 +00003725 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00003726 MachinePointerInfo::getJumpTable(),
3727 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003728 Chain = Addr.getValue(1);
Owen Anderson9f944592009-08-11 20:47:22 +00003729 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003730 }
Evan Cheng10043e22007-01-19 07:51:42 +00003731}
3732
Eli Friedman2d4055b2011-11-09 23:36:02 +00003733static SDValue LowerVectorFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
James Molloy547d4c02012-02-20 09:24:05 +00003734 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003735 SDLoc dl(Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003736
James Molloy547d4c02012-02-20 09:24:05 +00003737 if (Op.getValueType().getVectorElementType() == MVT::i32) {
3738 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::f32)
3739 return Op;
3740 return DAG.UnrollVectorOp(Op.getNode());
3741 }
3742
3743 assert(Op.getOperand(0).getValueType() == MVT::v4f32 &&
3744 "Invalid type for custom lowering!");
3745 if (VT != MVT::v4i16)
3746 return DAG.UnrollVectorOp(Op.getNode());
3747
3748 Op = DAG.getNode(Op.getOpcode(), dl, MVT::v4i32, Op.getOperand(0));
3749 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003750}
3751
Bob Wilsone4191e72010-03-19 22:51:32 +00003752static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman2d4055b2011-11-09 23:36:02 +00003753 EVT VT = Op.getValueType();
3754 if (VT.isVector())
3755 return LowerVectorFP_TO_INT(Op, DAG);
3756
Andrew Trickef9de2a2013-05-25 02:42:55 +00003757 SDLoc dl(Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003758 unsigned Opc;
3759
3760 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003761 default: llvm_unreachable("Invalid opcode!");
Bob Wilsone4191e72010-03-19 22:51:32 +00003762 case ISD::FP_TO_SINT:
3763 Opc = ARMISD::FTOSI;
3764 break;
3765 case ISD::FP_TO_UINT:
3766 Opc = ARMISD::FTOUI;
3767 break;
3768 }
3769 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peck527da1b2010-11-23 03:31:01 +00003770 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003771}
3772
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003773static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3774 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003775 SDLoc dl(Op);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003776
Eli Friedman2d4055b2011-11-09 23:36:02 +00003777 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::i32) {
3778 if (VT.getVectorElementType() == MVT::f32)
3779 return Op;
3780 return DAG.UnrollVectorOp(Op.getNode());
3781 }
3782
Duncan Sandsa41634e2011-08-12 14:54:45 +00003783 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3784 "Invalid type for custom lowering!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003785 if (VT != MVT::v4f32)
3786 return DAG.UnrollVectorOp(Op.getNode());
3787
3788 unsigned CastOpc;
3789 unsigned Opc;
3790 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003791 default: llvm_unreachable("Invalid opcode!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003792 case ISD::SINT_TO_FP:
3793 CastOpc = ISD::SIGN_EXTEND;
3794 Opc = ISD::SINT_TO_FP;
3795 break;
3796 case ISD::UINT_TO_FP:
3797 CastOpc = ISD::ZERO_EXTEND;
3798 Opc = ISD::UINT_TO_FP;
3799 break;
3800 }
3801
3802 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3803 return DAG.getNode(Opc, dl, VT, Op);
3804}
3805
Bob Wilsone4191e72010-03-19 22:51:32 +00003806static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3807 EVT VT = Op.getValueType();
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003808 if (VT.isVector())
3809 return LowerVectorINT_TO_FP(Op, DAG);
3810
Andrew Trickef9de2a2013-05-25 02:42:55 +00003811 SDLoc dl(Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003812 unsigned Opc;
3813
3814 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003815 default: llvm_unreachable("Invalid opcode!");
Bob Wilsone4191e72010-03-19 22:51:32 +00003816 case ISD::SINT_TO_FP:
3817 Opc = ARMISD::SITOF;
3818 break;
3819 case ISD::UINT_TO_FP:
3820 Opc = ARMISD::UITOF;
3821 break;
3822 }
3823
Wesley Peck527da1b2010-11-23 03:31:01 +00003824 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilsone4191e72010-03-19 22:51:32 +00003825 return DAG.getNode(Opc, dl, VT, Op);
3826}
3827
Evan Cheng25f93642010-07-08 02:08:50 +00003828SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00003829 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003830 SDValue Tmp0 = Op.getOperand(0);
3831 SDValue Tmp1 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003832 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003833 EVT VT = Op.getValueType();
3834 EVT SrcVT = Tmp1.getValueType();
Evan Chengd6b641e2011-02-23 02:24:55 +00003835 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3836 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3837 bool UseNEON = !InGPR && Subtarget->hasNEON();
3838
3839 if (UseNEON) {
3840 // Use VBSL to copy the sign bit.
3841 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3842 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3843 DAG.getTargetConstant(EncodedVal, MVT::i32));
3844 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3845 if (VT == MVT::f64)
3846 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3847 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3848 DAG.getConstant(32, MVT::i32));
3849 else /*if (VT == MVT::f32)*/
3850 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3851 if (SrcVT == MVT::f32) {
3852 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3853 if (VT == MVT::f64)
3854 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3855 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3856 DAG.getConstant(32, MVT::i32));
Evan Cheng12bb05b2011-04-15 01:31:00 +00003857 } else if (VT == MVT::f32)
3858 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3859 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3860 DAG.getConstant(32, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00003861 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3862 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3863
3864 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3865 MVT::i32);
3866 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3867 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3868 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson77aa2662011-04-05 21:48:57 +00003869
Evan Chengd6b641e2011-02-23 02:24:55 +00003870 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3871 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3872 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Cheng6e3d4432011-02-28 18:45:27 +00003873 if (VT == MVT::f32) {
Evan Chengd6b641e2011-02-23 02:24:55 +00003874 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3875 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3876 DAG.getConstant(0, MVT::i32));
3877 } else {
3878 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3879 }
3880
3881 return Res;
3882 }
Evan Cheng2da1c952011-02-11 02:28:55 +00003883
3884 // Bitcast operand 1 to i32.
3885 if (SrcVT == MVT::f64)
3886 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
Craig Topper48d114b2014-04-26 18:35:24 +00003887 Tmp1).getValue(1);
Evan Cheng2da1c952011-02-11 02:28:55 +00003888 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3889
Evan Chengd6b641e2011-02-23 02:24:55 +00003890 // Or in the signbit with integer operations.
3891 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3892 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3893 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3894 if (VT == MVT::f32) {
3895 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3896 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3897 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3898 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Cheng2da1c952011-02-11 02:28:55 +00003899 }
3900
Evan Chengd6b641e2011-02-23 02:24:55 +00003901 // f64: Or the high part with signbit and then combine two parts.
3902 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
Craig Topper48d114b2014-04-26 18:35:24 +00003903 Tmp0);
Evan Chengd6b641e2011-02-23 02:24:55 +00003904 SDValue Lo = Tmp0.getValue(0);
3905 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3906 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3907 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Cheng10043e22007-01-19 07:51:42 +00003908}
3909
Evan Cheng168ced92010-05-22 01:47:14 +00003910SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3911 MachineFunction &MF = DAG.getMachineFunction();
3912 MachineFrameInfo *MFI = MF.getFrameInfo();
3913 MFI->setReturnAddressIsTaken(true);
3914
Bill Wendling908bf812014-01-06 00:43:20 +00003915 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00003916 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00003917
Evan Cheng168ced92010-05-22 01:47:14 +00003918 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003919 SDLoc dl(Op);
Evan Cheng168ced92010-05-22 01:47:14 +00003920 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3921 if (Depth) {
3922 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3923 SDValue Offset = DAG.getConstant(4, MVT::i32);
3924 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3925 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003926 MachinePointerInfo(), false, false, false, 0);
Evan Cheng168ced92010-05-22 01:47:14 +00003927 }
3928
3929 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patelf3292b22011-02-21 23:21:26 +00003930 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng168ced92010-05-22 01:47:14 +00003931 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3932}
3933
Dan Gohman21cea8a2010-04-17 15:26:15 +00003934SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Saleem Abdulrasoolf11f4b42014-05-18 03:18:09 +00003935 const ARMBaseRegisterInfo &ARI =
3936 *static_cast<const ARMBaseRegisterInfo*>(RegInfo);
3937 MachineFunction &MF = DAG.getMachineFunction();
3938 MachineFrameInfo *MFI = MF.getFrameInfo();
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003939 MFI->setFrameAddressIsTaken(true);
Evan Cheng168ced92010-05-22 01:47:14 +00003940
Owen Anderson53aa7a92009-08-10 22:56:29 +00003941 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003942 SDLoc dl(Op); // FIXME probably not meaningful
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003943 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Saleem Abdulrasoolf11f4b42014-05-18 03:18:09 +00003944 unsigned FrameReg = ARI.getFrameRegister(MF);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003945 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3946 while (Depth--)
Chris Lattner7727d052010-09-21 06:44:06 +00003947 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3948 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003949 false, false, false, 0);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003950 return FrameAddr;
3951}
3952
Renato Golinc7aea402014-05-06 16:51:25 +00003953// FIXME? Maybe this could be a TableGen attribute on some registers and
3954// this table could be generated automatically from RegInfo.
Hal Finkelf0e086a2014-05-11 19:29:07 +00003955unsigned ARMTargetLowering::getRegisterByName(const char* RegName,
3956 EVT VT) const {
Renato Golinc7aea402014-05-06 16:51:25 +00003957 unsigned Reg = StringSwitch<unsigned>(RegName)
3958 .Case("sp", ARM::SP)
3959 .Default(0);
3960 if (Reg)
3961 return Reg;
3962 report_fatal_error("Invalid register name global variable");
3963}
3964
Wesley Peck527da1b2010-11-23 03:31:01 +00003965/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson59b70ea2010-04-17 05:30:19 +00003966/// expand a bit convert where either the source or destination type is i64 to
3967/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3968/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3969/// vectors), since the legalizer won't know what to do with that.
Wesley Peck527da1b2010-11-23 03:31:01 +00003970static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson59b70ea2010-04-17 05:30:19 +00003971 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003972 SDLoc dl(N);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003973 SDValue Op = N->getOperand(0);
Bob Wilsonc05b8872010-04-14 20:45:23 +00003974
Bob Wilson59b70ea2010-04-17 05:30:19 +00003975 // This function is only supposed to be called for i64 types, either as the
3976 // source or destination of the bit convert.
3977 EVT SrcVT = Op.getValueType();
3978 EVT DstVT = N->getValueType(0);
3979 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peck527da1b2010-11-23 03:31:01 +00003980 "ExpandBITCAST called for non-i64 type");
Bob Wilsonc05b8872010-04-14 20:45:23 +00003981
Bob Wilson59b70ea2010-04-17 05:30:19 +00003982 // Turn i64->f64 into VMOVDRR.
3983 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson9f944592009-08-11 20:47:22 +00003984 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3985 DAG.getConstant(0, MVT::i32));
3986 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3987 DAG.getConstant(1, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003988 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilsonf07d33d2010-06-11 22:45:25 +00003989 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Cheng297b32a2008-11-04 19:57:48 +00003990 }
Bob Wilson7117a912009-03-20 22:42:55 +00003991
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00003992 // Turn f64->i64 into VMOVRRD.
Bob Wilson59b70ea2010-04-17 05:30:19 +00003993 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
Christian Pirker238c7c12014-05-12 11:19:20 +00003994 SDValue Cvt;
Christian Pirker6692e7c2014-05-14 16:59:44 +00003995 if (TLI.isBigEndian() && SrcVT.isVector() &&
3996 SrcVT.getVectorNumElements() > 1)
Christian Pirker238c7c12014-05-12 11:19:20 +00003997 Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3998 DAG.getVTList(MVT::i32, MVT::i32),
3999 DAG.getNode(ARMISD::VREV64, dl, SrcVT, Op));
4000 else
4001 Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
4002 DAG.getVTList(MVT::i32, MVT::i32), Op);
Bob Wilson59b70ea2010-04-17 05:30:19 +00004003 // Merge the pieces into a single i64 value.
4004 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
4005 }
Bob Wilson7117a912009-03-20 22:42:55 +00004006
Bob Wilson59b70ea2010-04-17 05:30:19 +00004007 return SDValue();
Chris Lattnerf81d5882007-11-24 07:07:01 +00004008}
4009
Bob Wilson2e076c42009-06-22 23:27:02 +00004010/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsona3f19012010-07-13 21:16:48 +00004011/// Zero vectors are used to represent vector negation and in those cases
4012/// will be implemented with the NEON VNEG instruction. However, VNEG does
4013/// not support i64 elements, so sometimes the zero vectors will need to be
4014/// explicitly constructed. Regardless, use a canonical VMOV to create the
4015/// zero vector.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004016static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, SDLoc dl) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004017 assert(VT.isVector() && "Expected a vector type");
Bob Wilsona3f19012010-07-13 21:16:48 +00004018 // The canonical modified immediate encoding of a zero vector is....0!
4019 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
4020 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
4021 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peck527da1b2010-11-23 03:31:01 +00004022 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson2e076c42009-06-22 23:27:02 +00004023}
4024
Jim Grosbach624fcb22009-10-31 21:00:56 +00004025/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
4026/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004027SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
4028 SelectionDAG &DAG) const {
Jim Grosbach624fcb22009-10-31 21:00:56 +00004029 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
4030 EVT VT = Op.getValueType();
4031 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004032 SDLoc dl(Op);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004033 SDValue ShOpLo = Op.getOperand(0);
4034 SDValue ShOpHi = Op.getOperand(1);
4035 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004036 SDValue ARMcc;
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004037 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbach624fcb22009-10-31 21:00:56 +00004038
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004039 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
4040
Jim Grosbach624fcb22009-10-31 21:00:56 +00004041 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
4042 DAG.getConstant(VTBits, MVT::i32), ShAmt);
4043 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
4044 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
4045 DAG.getConstant(VTBits, MVT::i32));
4046 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
4047 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004048 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004049
4050 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
4051 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004052 ARMcc, DAG, dl);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004053 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004054 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbach624fcb22009-10-31 21:00:56 +00004055 CCR, Cmp);
4056
4057 SDValue Ops[2] = { Lo, Hi };
Craig Topper64941d92014-04-27 19:20:57 +00004058 return DAG.getMergeValues(Ops, dl);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004059}
4060
Jim Grosbach5d994042009-10-31 19:38:01 +00004061/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
4062/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004063SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
4064 SelectionDAG &DAG) const {
Jim Grosbach5d994042009-10-31 19:38:01 +00004065 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
4066 EVT VT = Op.getValueType();
4067 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004068 SDLoc dl(Op);
Jim Grosbach5d994042009-10-31 19:38:01 +00004069 SDValue ShOpLo = Op.getOperand(0);
4070 SDValue ShOpHi = Op.getOperand(1);
4071 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004072 SDValue ARMcc;
Jim Grosbach5d994042009-10-31 19:38:01 +00004073
4074 assert(Op.getOpcode() == ISD::SHL_PARTS);
4075 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
4076 DAG.getConstant(VTBits, MVT::i32), ShAmt);
4077 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
4078 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
4079 DAG.getConstant(VTBits, MVT::i32));
4080 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
4081 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
4082
4083 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
4084 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
4085 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004086 ARMcc, DAG, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00004087 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004088 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbach5d994042009-10-31 19:38:01 +00004089 CCR, Cmp);
4090
4091 SDValue Ops[2] = { Lo, Hi };
Craig Topper64941d92014-04-27 19:20:57 +00004092 return DAG.getMergeValues(Ops, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00004093}
4094
Jim Grosbach535d3b42010-09-08 03:54:02 +00004095SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemanb69b1822010-08-03 21:31:55 +00004096 SelectionDAG &DAG) const {
4097 // The rounding mode is in bits 23:22 of the FPSCR.
4098 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
4099 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
4100 // so that the shift + and get folded into a bitfield extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004101 SDLoc dl(Op);
Nate Begemanb69b1822010-08-03 21:31:55 +00004102 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
4103 DAG.getConstant(Intrinsic::arm_get_fpscr,
4104 MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00004105 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemanb69b1822010-08-03 21:31:55 +00004106 DAG.getConstant(1U << 22, MVT::i32));
4107 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
4108 DAG.getConstant(22, MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00004109 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemanb69b1822010-08-03 21:31:55 +00004110 DAG.getConstant(3, MVT::i32));
4111}
4112
Jim Grosbach8546ec92010-01-18 19:58:49 +00004113static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
4114 const ARMSubtarget *ST) {
4115 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004116 SDLoc dl(N);
Jim Grosbach8546ec92010-01-18 19:58:49 +00004117
4118 if (!ST->hasV6T2Ops())
4119 return SDValue();
4120
4121 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
4122 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
4123}
4124
Evan Chengb4eae132012-12-04 22:41:50 +00004125/// getCTPOP16BitCounts - Returns a v8i8/v16i8 vector containing the bit-count
4126/// for each 16-bit element from operand, repeated. The basic idea is to
4127/// leverage vcnt to get the 8-bit counts, gather and add the results.
4128///
4129/// Trace for v4i16:
4130/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
4131/// cast: N0 = [w0 w1 w2 w3 w4 w5 w6 w7] (v0 = [w0 w1], wi 8-bit element)
4132/// vcnt: N1 = [b0 b1 b2 b3 b4 b5 b6 b7] (bi = bit-count of 8-bit element wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004133/// vrev: N2 = [b1 b0 b3 b2 b5 b4 b7 b6]
Evan Chengb4eae132012-12-04 22:41:50 +00004134/// [b0 b1 b2 b3 b4 b5 b6 b7]
4135/// +[b1 b0 b3 b2 b5 b4 b7 b6]
4136/// N3=N1+N2 = [k0 k0 k1 k1 k2 k2 k3 k3] (k0 = b0+b1 = bit-count of 16-bit v0,
4137/// vuzp: = [k0 k1 k2 k3 k0 k1 k2 k3] each ki is 8-bits)
4138static SDValue getCTPOP16BitCounts(SDNode *N, SelectionDAG &DAG) {
4139 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004140 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004141
4142 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
4143 SDValue N0 = DAG.getNode(ISD::BITCAST, DL, VT8Bit, N->getOperand(0));
4144 SDValue N1 = DAG.getNode(ISD::CTPOP, DL, VT8Bit, N0);
4145 SDValue N2 = DAG.getNode(ARMISD::VREV16, DL, VT8Bit, N1);
4146 SDValue N3 = DAG.getNode(ISD::ADD, DL, VT8Bit, N1, N2);
4147 return DAG.getNode(ARMISD::VUZP, DL, VT8Bit, N3, N3);
4148}
4149
4150/// lowerCTPOP16BitElements - Returns a v4i16/v8i16 vector containing the
4151/// bit-count for each 16-bit element from the operand. We need slightly
4152/// different sequencing for v4i16 and v8i16 to stay within NEON's available
4153/// 64/128-bit registers.
Jim Grosbach54efea02013-03-02 20:16:15 +00004154///
Evan Chengb4eae132012-12-04 22:41:50 +00004155/// Trace for v4i16:
4156/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
4157/// v8i8: BitCounts = [k0 k1 k2 k3 k0 k1 k2 k3 ] (ki is the bit-count of vi)
4158/// v8i16:Extended = [k0 k1 k2 k3 k0 k1 k2 k3 ]
4159/// v4i16:Extracted = [k0 k1 k2 k3 ]
4160static SDValue lowerCTPOP16BitElements(SDNode *N, SelectionDAG &DAG) {
4161 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004162 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004163
4164 SDValue BitCounts = getCTPOP16BitCounts(N, DAG);
4165 if (VT.is64BitVector()) {
4166 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, BitCounts);
4167 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, Extended,
4168 DAG.getIntPtrConstant(0));
4169 } else {
4170 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v8i8,
4171 BitCounts, DAG.getIntPtrConstant(0));
4172 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, Extracted);
4173 }
4174}
4175
4176/// lowerCTPOP32BitElements - Returns a v2i32/v4i32 vector containing the
4177/// bit-count for each 32-bit element from the operand. The idea here is
4178/// to split the vector into 16-bit elements, leverage the 16-bit count
4179/// routine, and then combine the results.
4180///
4181/// Trace for v2i32 (v4i32 similar with Extracted/Extended exchanged):
4182/// input = [v0 v1 ] (vi: 32-bit elements)
4183/// Bitcast = [w0 w1 w2 w3 ] (wi: 16-bit elements, v0 = [w0 w1])
4184/// Counts16 = [k0 k1 k2 k3 ] (ki: 16-bit elements, bit-count of wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004185/// vrev: N0 = [k1 k0 k3 k2 ]
Evan Chengb4eae132012-12-04 22:41:50 +00004186/// [k0 k1 k2 k3 ]
4187/// N1 =+[k1 k0 k3 k2 ]
4188/// [k0 k2 k1 k3 ]
4189/// N2 =+[k1 k3 k0 k2 ]
4190/// [k0 k2 k1 k3 ]
4191/// Extended =+[k1 k3 k0 k2 ]
4192/// [k0 k2 ]
4193/// Extracted=+[k1 k3 ]
4194///
4195static SDValue lowerCTPOP32BitElements(SDNode *N, SelectionDAG &DAG) {
4196 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004197 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004198
4199 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
4200
4201 SDValue Bitcast = DAG.getNode(ISD::BITCAST, DL, VT16Bit, N->getOperand(0));
4202 SDValue Counts16 = lowerCTPOP16BitElements(Bitcast.getNode(), DAG);
4203 SDValue N0 = DAG.getNode(ARMISD::VREV32, DL, VT16Bit, Counts16);
4204 SDValue N1 = DAG.getNode(ISD::ADD, DL, VT16Bit, Counts16, N0);
4205 SDValue N2 = DAG.getNode(ARMISD::VUZP, DL, VT16Bit, N1, N1);
4206
4207 if (VT.is64BitVector()) {
4208 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, N2);
4209 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i32, Extended,
4210 DAG.getIntPtrConstant(0));
4211 } else {
4212 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, N2,
4213 DAG.getIntPtrConstant(0));
4214 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, Extracted);
4215 }
4216}
4217
4218static SDValue LowerCTPOP(SDNode *N, SelectionDAG &DAG,
4219 const ARMSubtarget *ST) {
4220 EVT VT = N->getValueType(0);
4221
4222 assert(ST->hasNEON() && "Custom ctpop lowering requires NEON.");
Matt Beaumont-Gay50f61b62012-12-04 23:54:02 +00004223 assert((VT == MVT::v2i32 || VT == MVT::v4i32 ||
4224 VT == MVT::v4i16 || VT == MVT::v8i16) &&
Evan Chengb4eae132012-12-04 22:41:50 +00004225 "Unexpected type for custom ctpop lowering");
4226
4227 if (VT.getVectorElementType() == MVT::i32)
4228 return lowerCTPOP32BitElements(N, DAG);
4229 else
4230 return lowerCTPOP16BitElements(N, DAG);
4231}
4232
Bob Wilson2e076c42009-06-22 23:27:02 +00004233static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
4234 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00004235 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004236 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004237
Bob Wilson7d471332010-11-18 21:16:28 +00004238 if (!VT.isVector())
4239 return SDValue();
4240
Bob Wilson2e076c42009-06-22 23:27:02 +00004241 // Lower vector shifts on NEON to use VSHL.
Bob Wilson7d471332010-11-18 21:16:28 +00004242 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00004243
Bob Wilson7d471332010-11-18 21:16:28 +00004244 // Left shifts translate directly to the vshiftu intrinsic.
4245 if (N->getOpcode() == ISD::SHL)
Bob Wilson2e076c42009-06-22 23:27:02 +00004246 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilson7d471332010-11-18 21:16:28 +00004247 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
4248 N->getOperand(0), N->getOperand(1));
4249
4250 assert((N->getOpcode() == ISD::SRA ||
4251 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
4252
4253 // NEON uses the same intrinsics for both left and right shifts. For
4254 // right shifts, the shift amounts are negative, so negate the vector of
4255 // shift amounts.
4256 EVT ShiftVT = N->getOperand(1).getValueType();
4257 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
4258 getZeroVector(ShiftVT, DAG, dl),
4259 N->getOperand(1));
4260 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
4261 Intrinsic::arm_neon_vshifts :
4262 Intrinsic::arm_neon_vshiftu);
4263 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
4264 DAG.getConstant(vshiftInt, MVT::i32),
4265 N->getOperand(0), NegatedCount);
4266}
4267
4268static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
4269 const ARMSubtarget *ST) {
4270 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004271 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004272
Eli Friedman682d8c12009-08-22 03:13:10 +00004273 // We can get here for a node like i32 = ISD::SHL i32, i64
4274 if (VT != MVT::i64)
4275 return SDValue();
4276
4277 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattnerf81d5882007-11-24 07:07:01 +00004278 "Unknown shift to lower!");
Duncan Sands6ed40142008-12-01 11:39:25 +00004279
Chris Lattnerf81d5882007-11-24 07:07:01 +00004280 // We only lower SRA, SRL of 1 here, all others use generic lowering.
4281 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmaneffb8942008-09-12 16:56:44 +00004282 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands6ed40142008-12-01 11:39:25 +00004283 return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004284
Chris Lattnerf81d5882007-11-24 07:07:01 +00004285 // If we are in thumb mode, we don't have RRX.
David Goodwin22c2fba2009-07-08 23:10:31 +00004286 if (ST->isThumb1Only()) return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004287
Chris Lattnerf81d5882007-11-24 07:07:01 +00004288 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson9f944592009-08-11 20:47:22 +00004289 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilson26fdebc2010-05-25 03:36:52 +00004290 DAG.getConstant(0, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00004291 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilson26fdebc2010-05-25 03:36:52 +00004292 DAG.getConstant(1, MVT::i32));
Bob Wilson7117a912009-03-20 22:42:55 +00004293
Chris Lattnerf81d5882007-11-24 07:07:01 +00004294 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
4295 // captures the result into a carry flag.
4296 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Craig Topper48d114b2014-04-26 18:35:24 +00004297 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), Hi);
Bob Wilson7117a912009-03-20 22:42:55 +00004298
Chris Lattnerf81d5882007-11-24 07:07:01 +00004299 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson9f944592009-08-11 20:47:22 +00004300 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson7117a912009-03-20 22:42:55 +00004301
Chris Lattnerf81d5882007-11-24 07:07:01 +00004302 // Merge the pieces into a single i64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00004303 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattnerf81d5882007-11-24 07:07:01 +00004304}
4305
Bob Wilson2e076c42009-06-22 23:27:02 +00004306static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4307 SDValue TmpOp0, TmpOp1;
4308 bool Invert = false;
4309 bool Swap = false;
4310 unsigned Opc = 0;
4311
4312 SDValue Op0 = Op.getOperand(0);
4313 SDValue Op1 = Op.getOperand(1);
4314 SDValue CC = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00004315 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00004316 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004317 SDLoc dl(Op);
Bob Wilson2e076c42009-06-22 23:27:02 +00004318
4319 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
4320 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004321 default: llvm_unreachable("Illegal FP comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004322 case ISD::SETUNE:
4323 case ISD::SETNE: Invert = true; // Fallthrough
4324 case ISD::SETOEQ:
4325 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4326 case ISD::SETOLT:
4327 case ISD::SETLT: Swap = true; // Fallthrough
4328 case ISD::SETOGT:
4329 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4330 case ISD::SETOLE:
4331 case ISD::SETLE: Swap = true; // Fallthrough
4332 case ISD::SETOGE:
4333 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4334 case ISD::SETUGE: Swap = true; // Fallthrough
4335 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
4336 case ISD::SETUGT: Swap = true; // Fallthrough
4337 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
4338 case ISD::SETUEQ: Invert = true; // Fallthrough
4339 case ISD::SETONE:
4340 // Expand this to (OLT | OGT).
4341 TmpOp0 = Op0;
4342 TmpOp1 = Op1;
4343 Opc = ISD::OR;
4344 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
4345 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
4346 break;
4347 case ISD::SETUO: Invert = true; // Fallthrough
4348 case ISD::SETO:
4349 // Expand this to (OLT | OGE).
4350 TmpOp0 = Op0;
4351 TmpOp1 = Op1;
4352 Opc = ISD::OR;
4353 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
4354 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
4355 break;
4356 }
4357 } else {
4358 // Integer comparisons.
4359 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004360 default: llvm_unreachable("Illegal integer comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004361 case ISD::SETNE: Invert = true;
4362 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4363 case ISD::SETLT: Swap = true;
4364 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4365 case ISD::SETLE: Swap = true;
4366 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4367 case ISD::SETULT: Swap = true;
4368 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
4369 case ISD::SETULE: Swap = true;
4370 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
4371 }
4372
Nick Lewyckya21d3da2009-07-08 03:04:38 +00004373 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson2e076c42009-06-22 23:27:02 +00004374 if (Opc == ARMISD::VCEQ) {
4375
4376 SDValue AndOp;
4377 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4378 AndOp = Op0;
4379 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
4380 AndOp = Op1;
4381
4382 // Ignore bitconvert.
Wesley Peck527da1b2010-11-23 03:31:01 +00004383 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00004384 AndOp = AndOp.getOperand(0);
4385
4386 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
4387 Opc = ARMISD::VTST;
Wesley Peck527da1b2010-11-23 03:31:01 +00004388 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
4389 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson2e076c42009-06-22 23:27:02 +00004390 Invert = !Invert;
4391 }
4392 }
4393 }
4394
4395 if (Swap)
4396 std::swap(Op0, Op1);
4397
Owen Andersonc7baee32010-11-08 23:21:22 +00004398 // If one of the operands is a constant vector zero, attempt to fold the
4399 // comparison to a specialized compare-against-zero form.
4400 SDValue SingleOp;
4401 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4402 SingleOp = Op0;
4403 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
4404 if (Opc == ARMISD::VCGE)
4405 Opc = ARMISD::VCLEZ;
4406 else if (Opc == ARMISD::VCGT)
4407 Opc = ARMISD::VCLTZ;
4408 SingleOp = Op1;
4409 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004410
Owen Andersonc7baee32010-11-08 23:21:22 +00004411 SDValue Result;
4412 if (SingleOp.getNode()) {
4413 switch (Opc) {
4414 case ARMISD::VCEQ:
4415 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
4416 case ARMISD::VCGE:
4417 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
4418 case ARMISD::VCLEZ:
4419 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
4420 case ARMISD::VCGT:
4421 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
4422 case ARMISD::VCLTZ:
4423 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
4424 default:
4425 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
4426 }
4427 } else {
4428 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
4429 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004430
4431 if (Invert)
4432 Result = DAG.getNOT(dl, Result, VT);
4433
4434 return Result;
4435}
4436
Bob Wilson5b2b5042010-06-14 22:19:57 +00004437/// isNEONModifiedImm - Check if the specified splat value corresponds to a
4438/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsona3f19012010-07-13 21:16:48 +00004439/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilson5b2b5042010-06-14 22:19:57 +00004440static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
4441 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Andersona4076922010-11-05 21:57:54 +00004442 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004443 unsigned OpCmode, Imm;
Bob Wilson6eae5202010-06-11 21:34:50 +00004444
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004445 // SplatBitSize is set to the smallest size that splats the vector, so a
4446 // zero vector will always have SplatBitSize == 8. However, NEON modified
4447 // immediate instructions others than VMOV do not support the 8-bit encoding
4448 // of a zero vector, and the default encoding of zero is supposed to be the
4449 // 32-bit version.
4450 if (SplatBits == 0)
4451 SplatBitSize = 32;
4452
Bob Wilson2e076c42009-06-22 23:27:02 +00004453 switch (SplatBitSize) {
4454 case 8:
Owen Andersona4076922010-11-05 21:57:54 +00004455 if (type != VMOVModImm)
Bob Wilsonbad47f62010-07-14 06:31:50 +00004456 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004457 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson2e076c42009-06-22 23:27:02 +00004458 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004459 OpCmode = 0xe;
Bob Wilson6eae5202010-06-11 21:34:50 +00004460 Imm = SplatBits;
Bob Wilsona3f19012010-07-13 21:16:48 +00004461 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004462 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00004463
4464 case 16:
4465 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004466 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004467 if ((SplatBits & ~0xff) == 0) {
4468 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004469 OpCmode = 0x8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004470 Imm = SplatBits;
4471 break;
4472 }
4473 if ((SplatBits & ~0xff00) == 0) {
4474 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004475 OpCmode = 0xa;
Bob Wilson6eae5202010-06-11 21:34:50 +00004476 Imm = SplatBits >> 8;
4477 break;
4478 }
4479 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004480
4481 case 32:
4482 // NEON's 32-bit VMOV supports splat values where:
4483 // * only one byte is nonzero, or
4484 // * the least significant byte is 0xff and the second byte is nonzero, or
4485 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004486 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson6eae5202010-06-11 21:34:50 +00004487 if ((SplatBits & ~0xff) == 0) {
4488 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004489 OpCmode = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004490 Imm = SplatBits;
4491 break;
4492 }
4493 if ((SplatBits & ~0xff00) == 0) {
4494 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004495 OpCmode = 0x2;
Bob Wilson6eae5202010-06-11 21:34:50 +00004496 Imm = SplatBits >> 8;
4497 break;
4498 }
4499 if ((SplatBits & ~0xff0000) == 0) {
4500 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004501 OpCmode = 0x4;
Bob Wilson6eae5202010-06-11 21:34:50 +00004502 Imm = SplatBits >> 16;
4503 break;
4504 }
4505 if ((SplatBits & ~0xff000000) == 0) {
4506 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004507 OpCmode = 0x6;
Bob Wilson6eae5202010-06-11 21:34:50 +00004508 Imm = SplatBits >> 24;
4509 break;
4510 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004511
Owen Andersona4076922010-11-05 21:57:54 +00004512 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
4513 if (type == OtherModImm) return SDValue();
4514
Bob Wilson2e076c42009-06-22 23:27:02 +00004515 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004516 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
4517 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004518 OpCmode = 0xc;
Bob Wilson6eae5202010-06-11 21:34:50 +00004519 Imm = SplatBits >> 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004520 break;
4521 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004522
4523 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004524 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
4525 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004526 OpCmode = 0xd;
Bob Wilson6eae5202010-06-11 21:34:50 +00004527 Imm = SplatBits >> 16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004528 break;
4529 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004530
4531 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
4532 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
4533 // VMOV.I32. A (very) minor optimization would be to replicate the value
4534 // and fall through here to test for a valid 64-bit splat. But, then the
4535 // caller would also need to check and handle the change in size.
Bob Wilson6eae5202010-06-11 21:34:50 +00004536 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004537
4538 case 64: {
Owen Andersona4076922010-11-05 21:57:54 +00004539 if (type != VMOVModImm)
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004540 return SDValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00004541 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson2e076c42009-06-22 23:27:02 +00004542 uint64_t BitMask = 0xff;
4543 uint64_t Val = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004544 unsigned ImmMask = 1;
4545 Imm = 0;
Bob Wilson2e076c42009-06-22 23:27:02 +00004546 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson6eae5202010-06-11 21:34:50 +00004547 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004548 Val |= BitMask;
Bob Wilson6eae5202010-06-11 21:34:50 +00004549 Imm |= ImmMask;
4550 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004551 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004552 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004553 BitMask <<= 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004554 ImmMask <<= 1;
Bob Wilson2e076c42009-06-22 23:27:02 +00004555 }
Christian Pirker6f81e752014-06-23 18:05:53 +00004556
4557 if (DAG.getTargetLoweringInfo().isBigEndian())
4558 // swap higher and lower 32 bit word
4559 Imm = ((Imm & 0xf) << 4) | ((Imm & 0xf0) >> 4);
4560
Bob Wilson6eae5202010-06-11 21:34:50 +00004561 // Op=1, Cmode=1110.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004562 OpCmode = 0x1e;
Bob Wilsona3f19012010-07-13 21:16:48 +00004563 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson2e076c42009-06-22 23:27:02 +00004564 break;
4565 }
4566
Bob Wilson6eae5202010-06-11 21:34:50 +00004567 default:
Bob Wilson0ae08932010-06-19 05:32:09 +00004568 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson6eae5202010-06-11 21:34:50 +00004569 }
4570
Bob Wilsona3f19012010-07-13 21:16:48 +00004571 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
4572 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00004573}
4574
Lang Hames591cdaf2012-03-29 21:56:11 +00004575SDValue ARMTargetLowering::LowerConstantFP(SDValue Op, SelectionDAG &DAG,
4576 const ARMSubtarget *ST) const {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004577 if (!ST->hasVFP3())
Lang Hames591cdaf2012-03-29 21:56:11 +00004578 return SDValue();
4579
Tim Northoverf79c3a52013-08-20 08:57:11 +00004580 bool IsDouble = Op.getValueType() == MVT::f64;
Lang Hames591cdaf2012-03-29 21:56:11 +00004581 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004582
4583 // Try splatting with a VMOV.f32...
4584 APFloat FPVal = CFP->getValueAPF();
Tim Northoverf79c3a52013-08-20 08:57:11 +00004585 int ImmVal = IsDouble ? ARM_AM::getFP64Imm(FPVal) : ARM_AM::getFP32Imm(FPVal);
4586
Lang Hames591cdaf2012-03-29 21:56:11 +00004587 if (ImmVal != -1) {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004588 if (IsDouble || !ST->useNEONForSinglePrecisionFP()) {
4589 // We have code in place to select a valid ConstantFP already, no need to
4590 // do any mangling.
4591 return Op;
4592 }
4593
4594 // It's a float and we are trying to use NEON operations where
4595 // possible. Lower it to a splat followed by an extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004596 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004597 SDValue NewVal = DAG.getTargetConstant(ImmVal, MVT::i32);
4598 SDValue VecConstant = DAG.getNode(ARMISD::VMOVFPIMM, DL, MVT::v2f32,
4599 NewVal);
4600 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecConstant,
4601 DAG.getConstant(0, MVT::i32));
4602 }
4603
Tim Northoverf79c3a52013-08-20 08:57:11 +00004604 // The rest of our options are NEON only, make sure that's allowed before
4605 // proceeding..
4606 if (!ST->hasNEON() || (!IsDouble && !ST->useNEONForSinglePrecisionFP()))
4607 return SDValue();
4608
Lang Hames591cdaf2012-03-29 21:56:11 +00004609 EVT VMovVT;
Tim Northoverf79c3a52013-08-20 08:57:11 +00004610 uint64_t iVal = FPVal.bitcastToAPInt().getZExtValue();
4611
4612 // It wouldn't really be worth bothering for doubles except for one very
4613 // important value, which does happen to match: 0.0. So make sure we don't do
4614 // anything stupid.
4615 if (IsDouble && (iVal & 0xffffffff) != (iVal >> 32))
4616 return SDValue();
4617
4618 // Try a VMOV.i32 (FIXME: i8, i16, or i64 could work too).
4619 SDValue NewVal = isNEONModifiedImm(iVal & 0xffffffffU, 0, 32, DAG, VMovVT,
4620 false, VMOVModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004621 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004622 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004623 SDValue VecConstant = DAG.getNode(ARMISD::VMOVIMM, DL, VMovVT,
4624 NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004625 if (IsDouble)
4626 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4627
4628 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004629 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4630 VecConstant);
4631 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4632 DAG.getConstant(0, MVT::i32));
4633 }
4634
4635 // Finally, try a VMVN.i32
Tim Northoverf79c3a52013-08-20 08:57:11 +00004636 NewVal = isNEONModifiedImm(~iVal & 0xffffffffU, 0, 32, DAG, VMovVT,
4637 false, VMVNModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004638 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004639 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004640 SDValue VecConstant = DAG.getNode(ARMISD::VMVNIMM, DL, VMovVT, NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004641
4642 if (IsDouble)
4643 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4644
4645 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004646 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4647 VecConstant);
4648 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4649 DAG.getConstant(0, MVT::i32));
4650 }
4651
4652 return SDValue();
4653}
4654
Quentin Colombet8e1fe842012-11-02 21:32:17 +00004655// check if an VEXT instruction can handle the shuffle mask when the
4656// vector sources of the shuffle are the same.
4657static bool isSingletonVEXTMask(ArrayRef<int> M, EVT VT, unsigned &Imm) {
4658 unsigned NumElts = VT.getVectorNumElements();
4659
4660 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4661 if (M[0] < 0)
4662 return false;
4663
4664 Imm = M[0];
4665
4666 // If this is a VEXT shuffle, the immediate value is the index of the first
4667 // element. The other shuffle indices must be the successive elements after
4668 // the first one.
4669 unsigned ExpectedElt = Imm;
4670 for (unsigned i = 1; i < NumElts; ++i) {
4671 // Increment the expected index. If it wraps around, just follow it
4672 // back to index zero and keep going.
4673 ++ExpectedElt;
4674 if (ExpectedElt == NumElts)
4675 ExpectedElt = 0;
4676
4677 if (M[i] < 0) continue; // ignore UNDEF indices
4678 if (ExpectedElt != static_cast<unsigned>(M[i]))
4679 return false;
4680 }
4681
4682 return true;
4683}
4684
Lang Hames591cdaf2012-03-29 21:56:11 +00004685
Benjamin Kramer339ced42012-01-15 13:16:05 +00004686static bool isVEXTMask(ArrayRef<int> M, EVT VT,
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004687 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004688 unsigned NumElts = VT.getVectorNumElements();
4689 ReverseVEXT = false;
Bob Wilson411dfad2010-08-17 05:54:34 +00004690
4691 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4692 if (M[0] < 0)
4693 return false;
4694
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004695 Imm = M[0];
Bob Wilson32cd8552009-08-19 17:03:43 +00004696
4697 // If this is a VEXT shuffle, the immediate value is the index of the first
4698 // element. The other shuffle indices must be the successive elements after
4699 // the first one.
4700 unsigned ExpectedElt = Imm;
4701 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004702 // Increment the expected index. If it wraps around, it may still be
4703 // a VEXT but the source vectors must be swapped.
4704 ExpectedElt += 1;
4705 if (ExpectedElt == NumElts * 2) {
4706 ExpectedElt = 0;
4707 ReverseVEXT = true;
4708 }
4709
Bob Wilson411dfad2010-08-17 05:54:34 +00004710 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004711 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilson32cd8552009-08-19 17:03:43 +00004712 return false;
4713 }
4714
4715 // Adjust the index value if the source operands will be swapped.
4716 if (ReverseVEXT)
4717 Imm -= NumElts;
4718
Bob Wilson32cd8552009-08-19 17:03:43 +00004719 return true;
4720}
4721
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004722/// isVREVMask - Check if a vector shuffle corresponds to a VREV
4723/// instruction with the specified blocksize. (The order of the elements
4724/// within each block of the vector is reversed.)
Benjamin Kramer339ced42012-01-15 13:16:05 +00004725static bool isVREVMask(ArrayRef<int> M, EVT VT, unsigned BlockSize) {
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004726 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
4727 "Only possible block sizes for VREV are: 16, 32, 64");
4728
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004729 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson854530a2009-10-21 21:36:27 +00004730 if (EltSz == 64)
4731 return false;
4732
4733 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004734 unsigned BlockElts = M[0] + 1;
Bob Wilson411dfad2010-08-17 05:54:34 +00004735 // If the first shuffle index is UNDEF, be optimistic.
4736 if (M[0] < 0)
4737 BlockElts = BlockSize / EltSz;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004738
4739 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
4740 return false;
4741
4742 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004743 if (M[i] < 0) continue; // ignore UNDEF indices
4744 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004745 return false;
4746 }
4747
4748 return true;
4749}
4750
Benjamin Kramer339ced42012-01-15 13:16:05 +00004751static bool isVTBLMask(ArrayRef<int> M, EVT VT) {
Bill Wendling865f8b52011-03-15 21:15:20 +00004752 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
4753 // range, then 0 is placed into the resulting vector. So pretty much any mask
4754 // of 8 elements can work here.
4755 return VT == MVT::v8i8 && M.size() == 8;
4756}
4757
Benjamin Kramer339ced42012-01-15 13:16:05 +00004758static bool isVTRNMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004759 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4760 if (EltSz == 64)
4761 return false;
4762
Bob Wilsona7062312009-08-21 20:54:19 +00004763 unsigned NumElts = VT.getVectorNumElements();
4764 WhichResult = (M[0] == 0 ? 0 : 1);
4765 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004766 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4767 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsona7062312009-08-21 20:54:19 +00004768 return false;
4769 }
4770 return true;
4771}
4772
Bob Wilson0bbd3072009-12-03 06:40:55 +00004773/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
4774/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4775/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00004776static bool isVTRN_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004777 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4778 if (EltSz == 64)
4779 return false;
4780
4781 unsigned NumElts = VT.getVectorNumElements();
4782 WhichResult = (M[0] == 0 ? 0 : 1);
4783 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004784 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4785 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson0bbd3072009-12-03 06:40:55 +00004786 return false;
4787 }
4788 return true;
4789}
4790
Benjamin Kramer339ced42012-01-15 13:16:05 +00004791static bool isVUZPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004792 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4793 if (EltSz == 64)
4794 return false;
4795
Bob Wilsona7062312009-08-21 20:54:19 +00004796 unsigned NumElts = VT.getVectorNumElements();
4797 WhichResult = (M[0] == 0 ? 0 : 1);
4798 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004799 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsona7062312009-08-21 20:54:19 +00004800 if ((unsigned) M[i] != 2 * i + WhichResult)
4801 return false;
4802 }
4803
4804 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00004805 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00004806 return false;
4807
4808 return true;
4809}
4810
Bob Wilson0bbd3072009-12-03 06:40:55 +00004811/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
4812/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4813/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
Benjamin Kramer339ced42012-01-15 13:16:05 +00004814static bool isVUZP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004815 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4816 if (EltSz == 64)
4817 return false;
4818
4819 unsigned Half = VT.getVectorNumElements() / 2;
4820 WhichResult = (M[0] == 0 ? 0 : 1);
4821 for (unsigned j = 0; j != 2; ++j) {
4822 unsigned Idx = WhichResult;
4823 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004824 int MIdx = M[i + j * Half];
4825 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson0bbd3072009-12-03 06:40:55 +00004826 return false;
4827 Idx += 2;
4828 }
4829 }
4830
4831 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4832 if (VT.is64BitVector() && EltSz == 32)
4833 return false;
4834
4835 return true;
4836}
4837
Benjamin Kramer339ced42012-01-15 13:16:05 +00004838static bool isVZIPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004839 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4840 if (EltSz == 64)
4841 return false;
4842
Bob Wilsona7062312009-08-21 20:54:19 +00004843 unsigned NumElts = VT.getVectorNumElements();
4844 WhichResult = (M[0] == 0 ? 0 : 1);
4845 unsigned Idx = WhichResult * NumElts / 2;
4846 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004847 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4848 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsona7062312009-08-21 20:54:19 +00004849 return false;
4850 Idx += 1;
4851 }
4852
4853 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00004854 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00004855 return false;
4856
4857 return true;
4858}
4859
Bob Wilson0bbd3072009-12-03 06:40:55 +00004860/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
4861/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4862/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00004863static bool isVZIP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004864 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4865 if (EltSz == 64)
4866 return false;
4867
4868 unsigned NumElts = VT.getVectorNumElements();
4869 WhichResult = (M[0] == 0 ? 0 : 1);
4870 unsigned Idx = WhichResult * NumElts / 2;
4871 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004872 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4873 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson0bbd3072009-12-03 06:40:55 +00004874 return false;
4875 Idx += 1;
4876 }
4877
4878 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4879 if (VT.is64BitVector() && EltSz == 32)
4880 return false;
4881
4882 return true;
4883}
4884
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00004885/// \return true if this is a reverse operation on an vector.
4886static bool isReverseMask(ArrayRef<int> M, EVT VT) {
4887 unsigned NumElts = VT.getVectorNumElements();
4888 // Make sure the mask has the right size.
4889 if (NumElts != M.size())
4890 return false;
4891
4892 // Look for <15, ..., 3, -1, 1, 0>.
4893 for (unsigned i = 0; i != NumElts; ++i)
4894 if (M[i] >= 0 && M[i] != (int) (NumElts - 1 - i))
4895 return false;
4896
4897 return true;
4898}
4899
Dale Johannesen2bff5052010-07-29 20:10:08 +00004900// If N is an integer constant that can be moved into a register in one
4901// instruction, return an SDValue of such a constant (will become a MOV
4902// instruction). Otherwise return null.
4903static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004904 const ARMSubtarget *ST, SDLoc dl) {
Dale Johannesen2bff5052010-07-29 20:10:08 +00004905 uint64_t Val;
4906 if (!isa<ConstantSDNode>(N))
4907 return SDValue();
4908 Val = cast<ConstantSDNode>(N)->getZExtValue();
4909
4910 if (ST->isThumb1Only()) {
4911 if (Val <= 255 || ~Val <= 255)
4912 return DAG.getConstant(Val, MVT::i32);
4913 } else {
4914 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
4915 return DAG.getConstant(Val, MVT::i32);
4916 }
4917 return SDValue();
4918}
4919
Bob Wilson2e076c42009-06-22 23:27:02 +00004920// If this is a case we can't handle, return null and let the default
4921// expansion code take care of it.
Bob Wilson6f2b8962011-01-07 21:37:30 +00004922SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
4923 const ARMSubtarget *ST) const {
Bob Wilsonfcd63612009-08-13 01:57:47 +00004924 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004925 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00004926 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00004927
4928 APInt SplatBits, SplatUndef;
4929 unsigned SplatBitSize;
4930 bool HasAnyUndefs;
4931 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikovece642a2009-08-29 00:08:18 +00004932 if (SplatBitSize <= 64) {
Bob Wilson5b2b5042010-06-14 22:19:57 +00004933 // Check if an immediate VMOV works.
Bob Wilsona3f19012010-07-13 21:16:48 +00004934 EVT VmovVT;
Bob Wilson5b2b5042010-06-14 22:19:57 +00004935 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsona3f19012010-07-13 21:16:48 +00004936 SplatUndef.getZExtValue(), SplatBitSize,
Owen Andersona4076922010-11-05 21:57:54 +00004937 DAG, VmovVT, VT.is128BitVector(),
4938 VMOVModImm);
Bob Wilsona3f19012010-07-13 21:16:48 +00004939 if (Val.getNode()) {
4940 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00004941 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsona3f19012010-07-13 21:16:48 +00004942 }
Bob Wilsonbad47f62010-07-14 06:31:50 +00004943
4944 // Try an immediate VMVN.
Eli Friedmanaa6ec392011-10-13 22:40:23 +00004945 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00004946 Val = isNEONModifiedImm(NegatedImm,
4947 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peck527da1b2010-11-23 03:31:01 +00004948 DAG, VmovVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00004949 VMVNModImm);
Bob Wilsonbad47f62010-07-14 06:31:50 +00004950 if (Val.getNode()) {
4951 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00004952 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsonbad47f62010-07-14 06:31:50 +00004953 }
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00004954
4955 // Use vmov.f32 to materialize other v2f32 and v4f32 splats.
Eli Friedmanc9bf1b12011-12-15 22:56:53 +00004956 if ((VT == MVT::v2f32 || VT == MVT::v4f32) && SplatBitSize == 32) {
Eli Friedman4e36a932011-12-09 23:54:42 +00004957 int ImmVal = ARM_AM::getFP32Imm(SplatBits);
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00004958 if (ImmVal != -1) {
4959 SDValue Val = DAG.getTargetConstant(ImmVal, MVT::i32);
4960 return DAG.getNode(ARMISD::VMOVFPIMM, dl, VT, Val);
4961 }
4962 }
Anton Korobeynikovece642a2009-08-29 00:08:18 +00004963 }
Bob Wilson0dbdec82009-07-30 00:31:25 +00004964 }
4965
Bob Wilson91fdf682010-05-22 00:23:12 +00004966 // Scan through the operands to see if only one value is used.
James Molloy49bdbce2012-09-06 09:55:02 +00004967 //
4968 // As an optimisation, even if more than one value is used it may be more
4969 // profitable to splat with one value then change some lanes.
4970 //
4971 // Heuristically we decide to do this if the vector has a "dominant" value,
4972 // defined as splatted to more than half of the lanes.
Bob Wilson91fdf682010-05-22 00:23:12 +00004973 unsigned NumElts = VT.getVectorNumElements();
4974 bool isOnlyLowElement = true;
4975 bool usesOnlyOneValue = true;
James Molloy49bdbce2012-09-06 09:55:02 +00004976 bool hasDominantValue = false;
Bob Wilson91fdf682010-05-22 00:23:12 +00004977 bool isConstant = true;
James Molloy49bdbce2012-09-06 09:55:02 +00004978
4979 // Map of the number of times a particular SDValue appears in the
4980 // element list.
James Molloy9d30dc22012-09-06 10:32:08 +00004981 DenseMap<SDValue, unsigned> ValueCounts;
Bob Wilson91fdf682010-05-22 00:23:12 +00004982 SDValue Value;
4983 for (unsigned i = 0; i < NumElts; ++i) {
4984 SDValue V = Op.getOperand(i);
4985 if (V.getOpcode() == ISD::UNDEF)
4986 continue;
4987 if (i > 0)
4988 isOnlyLowElement = false;
4989 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
4990 isConstant = false;
4991
James Molloy49bdbce2012-09-06 09:55:02 +00004992 ValueCounts.insert(std::make_pair(V, 0));
James Molloy9d30dc22012-09-06 10:32:08 +00004993 unsigned &Count = ValueCounts[V];
Jim Grosbach54efea02013-03-02 20:16:15 +00004994
James Molloy49bdbce2012-09-06 09:55:02 +00004995 // Is this value dominant? (takes up more than half of the lanes)
4996 if (++Count > (NumElts / 2)) {
4997 hasDominantValue = true;
Bob Wilson91fdf682010-05-22 00:23:12 +00004998 Value = V;
James Molloy49bdbce2012-09-06 09:55:02 +00004999 }
Bob Wilson91fdf682010-05-22 00:23:12 +00005000 }
James Molloy49bdbce2012-09-06 09:55:02 +00005001 if (ValueCounts.size() != 1)
5002 usesOnlyOneValue = false;
5003 if (!Value.getNode() && ValueCounts.size() > 0)
5004 Value = ValueCounts.begin()->first;
Bob Wilson91fdf682010-05-22 00:23:12 +00005005
James Molloy49bdbce2012-09-06 09:55:02 +00005006 if (ValueCounts.size() == 0)
Bob Wilson91fdf682010-05-22 00:23:12 +00005007 return DAG.getUNDEF(VT);
5008
Quentin Colombet0f2fe742013-07-23 22:34:47 +00005009 // Loads are better lowered with insert_vector_elt/ARMISD::BUILD_VECTOR.
5010 // Keep going if we are hitting this case.
5011 if (isOnlyLowElement && !ISD::isNormalLoad(Value.getNode()))
Bob Wilson91fdf682010-05-22 00:23:12 +00005012 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
5013
Dale Johannesen2bff5052010-07-29 20:10:08 +00005014 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5015
Dale Johannesen710a2d92010-10-19 20:00:17 +00005016 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
5017 // i32 and try again.
James Molloy49bdbce2012-09-06 09:55:02 +00005018 if (hasDominantValue && EltSize <= 32) {
5019 if (!isConstant) {
5020 SDValue N;
5021
5022 // If we are VDUPing a value that comes directly from a vector, that will
5023 // cause an unnecessary move to and from a GPR, where instead we could
Jim Grosbacha3c5c762013-03-02 20:16:24 +00005024 // just use VDUPLANE. We can only do this if the lane being extracted
5025 // is at a constant index, as the VDUP from lane instructions only have
5026 // constant-index forms.
5027 if (Value->getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
5028 isa<ConstantSDNode>(Value->getOperand(1))) {
Silviu Barangab1409702012-10-15 09:41:32 +00005029 // We need to create a new undef vector to use for the VDUPLANE if the
5030 // size of the vector from which we get the value is different than the
5031 // size of the vector that we need to create. We will insert the element
5032 // such that the register coalescer will remove unnecessary copies.
5033 if (VT != Value->getOperand(0).getValueType()) {
5034 ConstantSDNode *constIndex;
5035 constIndex = dyn_cast<ConstantSDNode>(Value->getOperand(1));
5036 assert(constIndex && "The index is not a constant!");
5037 unsigned index = constIndex->getAPIntValue().getLimitedValue() %
5038 VT.getVectorNumElements();
5039 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
5040 DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, DAG.getUNDEF(VT),
5041 Value, DAG.getConstant(index, MVT::i32)),
5042 DAG.getConstant(index, MVT::i32));
Jim Grosbachc6f19142013-03-02 20:16:19 +00005043 } else
Silviu Barangab1409702012-10-15 09:41:32 +00005044 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
James Molloy49bdbce2012-09-06 09:55:02 +00005045 Value->getOperand(0), Value->getOperand(1));
Jim Grosbachc6f19142013-03-02 20:16:19 +00005046 } else
James Molloy49bdbce2012-09-06 09:55:02 +00005047 N = DAG.getNode(ARMISD::VDUP, dl, VT, Value);
5048
5049 if (!usesOnlyOneValue) {
5050 // The dominant value was splatted as 'N', but we now have to insert
5051 // all differing elements.
5052 for (unsigned I = 0; I < NumElts; ++I) {
5053 if (Op.getOperand(I) == Value)
5054 continue;
5055 SmallVector<SDValue, 3> Ops;
5056 Ops.push_back(N);
5057 Ops.push_back(Op.getOperand(I));
5058 Ops.push_back(DAG.getConstant(I, MVT::i32));
Craig Topper48d114b2014-04-26 18:35:24 +00005059 N = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Ops);
James Molloy49bdbce2012-09-06 09:55:02 +00005060 }
5061 }
5062 return N;
5063 }
Dale Johannesen710a2d92010-10-19 20:00:17 +00005064 if (VT.getVectorElementType().isFloatingPoint()) {
5065 SmallVector<SDValue, 8> Ops;
5066 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00005067 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen710a2d92010-10-19 20:00:17 +00005068 Op.getOperand(i)));
Nate Begemanca524112010-11-10 21:35:41 +00005069 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
Craig Topper48d114b2014-04-26 18:35:24 +00005070 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, Ops);
Dale Johannesenff376752010-10-20 22:03:37 +00005071 Val = LowerBUILD_VECTOR(Val, DAG, ST);
5072 if (Val.getNode())
Wesley Peck527da1b2010-11-23 03:31:01 +00005073 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesen2bff5052010-07-29 20:10:08 +00005074 }
James Molloy49bdbce2012-09-06 09:55:02 +00005075 if (usesOnlyOneValue) {
5076 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
5077 if (isConstant && Val.getNode())
Jim Grosbach54efea02013-03-02 20:16:15 +00005078 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
James Molloy49bdbce2012-09-06 09:55:02 +00005079 }
Dale Johannesen2bff5052010-07-29 20:10:08 +00005080 }
5081
5082 // If all elements are constants and the case above didn't get hit, fall back
5083 // to the default expansion, which will generate a load from the constant
5084 // pool.
Bob Wilson91fdf682010-05-22 00:23:12 +00005085 if (isConstant)
5086 return SDValue();
5087
Bob Wilson6f2b8962011-01-07 21:37:30 +00005088 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
5089 if (NumElts >= 4) {
5090 SDValue shuffle = ReconstructShuffle(Op, DAG);
5091 if (shuffle != SDValue())
5092 return shuffle;
5093 }
5094
Bob Wilson91fdf682010-05-22 00:23:12 +00005095 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilsond8a9a042010-06-04 00:04:02 +00005096 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
5097 // will be legalized.
Bob Wilson91fdf682010-05-22 00:23:12 +00005098 if (EltSize >= 32) {
5099 // Do the expansion with floating-point types, since that is what the VFP
5100 // registers are defined to use, and since i64 is not legal.
5101 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5102 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilsond8a9a042010-06-04 00:04:02 +00005103 SmallVector<SDValue, 8> Ops;
5104 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00005105 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Craig Topper48d114b2014-04-26 18:35:24 +00005106 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005107 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00005108 }
5109
Jim Grosbach24e102a2013-07-08 18:18:52 +00005110 // If all else fails, just use a sequence of INSERT_VECTOR_ELT when we
5111 // know the default expansion would otherwise fall back on something even
5112 // worse. For a vector with one or two non-undef values, that's
5113 // scalar_to_vector for the elements followed by a shuffle (provided the
5114 // shuffle is valid for the target) and materialization element by element
5115 // on the stack followed by a load for everything else.
5116 if (!isConstant && !usesOnlyOneValue) {
5117 SDValue Vec = DAG.getUNDEF(VT);
5118 for (unsigned i = 0 ; i < NumElts; ++i) {
5119 SDValue V = Op.getOperand(i);
5120 if (V.getOpcode() == ISD::UNDEF)
5121 continue;
5122 SDValue LaneIdx = DAG.getConstant(i, MVT::i32);
5123 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Vec, V, LaneIdx);
5124 }
5125 return Vec;
5126 }
5127
Bob Wilson2e076c42009-06-22 23:27:02 +00005128 return SDValue();
5129}
5130
Bob Wilson6f2b8962011-01-07 21:37:30 +00005131// Gather data to see if the operation can be modelled as a
Andrew Trick5eb0a302011-01-19 02:26:13 +00005132// shuffle in combination with VEXTs.
Eric Christopher2af95512011-01-14 23:50:53 +00005133SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
5134 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005135 SDLoc dl(Op);
Bob Wilson6f2b8962011-01-07 21:37:30 +00005136 EVT VT = Op.getValueType();
5137 unsigned NumElts = VT.getVectorNumElements();
5138
5139 SmallVector<SDValue, 2> SourceVecs;
5140 SmallVector<unsigned, 2> MinElts;
5141 SmallVector<unsigned, 2> MaxElts;
Andrew Trick5eb0a302011-01-19 02:26:13 +00005142
Bob Wilson6f2b8962011-01-07 21:37:30 +00005143 for (unsigned i = 0; i < NumElts; ++i) {
5144 SDValue V = Op.getOperand(i);
5145 if (V.getOpcode() == ISD::UNDEF)
5146 continue;
5147 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
5148 // A shuffle can only come from building a vector from various
5149 // elements of other vectors.
5150 return SDValue();
Eli Friedman74d1da52011-10-14 23:58:49 +00005151 } else if (V.getOperand(0).getValueType().getVectorElementType() !=
5152 VT.getVectorElementType()) {
5153 // This code doesn't know how to handle shuffles where the vector
5154 // element types do not match (this happens because type legalization
5155 // promotes the return type of EXTRACT_VECTOR_ELT).
5156 // FIXME: It might be appropriate to extend this code to handle
5157 // mismatched types.
5158 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005159 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005160
Bob Wilson6f2b8962011-01-07 21:37:30 +00005161 // Record this extraction against the appropriate vector if possible...
5162 SDValue SourceVec = V.getOperand(0);
Jim Grosbach6df755c2012-07-25 17:02:47 +00005163 // If the element number isn't a constant, we can't effectively
5164 // analyze what's going on.
5165 if (!isa<ConstantSDNode>(V.getOperand(1)))
5166 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005167 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
5168 bool FoundSource = false;
5169 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
5170 if (SourceVecs[j] == SourceVec) {
5171 if (MinElts[j] > EltNo)
5172 MinElts[j] = EltNo;
5173 if (MaxElts[j] < EltNo)
5174 MaxElts[j] = EltNo;
5175 FoundSource = true;
5176 break;
5177 }
5178 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005179
Bob Wilson6f2b8962011-01-07 21:37:30 +00005180 // Or record a new source if not...
5181 if (!FoundSource) {
5182 SourceVecs.push_back(SourceVec);
5183 MinElts.push_back(EltNo);
5184 MaxElts.push_back(EltNo);
5185 }
5186 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005187
Bob Wilson6f2b8962011-01-07 21:37:30 +00005188 // Currently only do something sane when at most two source vectors
5189 // involved.
5190 if (SourceVecs.size() > 2)
5191 return SDValue();
5192
5193 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
5194 int VEXTOffsets[2] = {0, 0};
Andrew Trick5eb0a302011-01-19 02:26:13 +00005195
Bob Wilson6f2b8962011-01-07 21:37:30 +00005196 // This loop extracts the usage patterns of the source vectors
5197 // and prepares appropriate SDValues for a shuffle if possible.
5198 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
5199 if (SourceVecs[i].getValueType() == VT) {
5200 // No VEXT necessary
5201 ShuffleSrcs[i] = SourceVecs[i];
5202 VEXTOffsets[i] = 0;
5203 continue;
5204 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
5205 // It probably isn't worth padding out a smaller vector just to
5206 // break it down again in a shuffle.
5207 return SDValue();
5208 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005209
Bob Wilson6f2b8962011-01-07 21:37:30 +00005210 // Since only 64-bit and 128-bit vectors are legal on ARM and
5211 // we've eliminated the other cases...
Bob Wilson3fa9c062011-01-07 23:40:46 +00005212 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
5213 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick5eb0a302011-01-19 02:26:13 +00005214
Bob Wilson6f2b8962011-01-07 21:37:30 +00005215 if (MaxElts[i] - MinElts[i] >= NumElts) {
5216 // Span too large for a VEXT to cope
5217 return SDValue();
Andrew Trick5eb0a302011-01-19 02:26:13 +00005218 }
5219
Bob Wilson6f2b8962011-01-07 21:37:30 +00005220 if (MinElts[i] >= NumElts) {
5221 // The extraction can just take the second half
5222 VEXTOffsets[i] = NumElts;
Eric Christopher2af95512011-01-14 23:50:53 +00005223 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5224 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005225 DAG.getIntPtrConstant(NumElts));
5226 } else if (MaxElts[i] < NumElts) {
5227 // The extraction can just take the first half
5228 VEXTOffsets[i] = 0;
Eric Christopher2af95512011-01-14 23:50:53 +00005229 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5230 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005231 DAG.getIntPtrConstant(0));
5232 } else {
5233 // An actual VEXT is needed
5234 VEXTOffsets[i] = MinElts[i];
Eric Christopher2af95512011-01-14 23:50:53 +00005235 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5236 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005237 DAG.getIntPtrConstant(0));
Eric Christopher2af95512011-01-14 23:50:53 +00005238 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5239 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005240 DAG.getIntPtrConstant(NumElts));
5241 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
5242 DAG.getConstant(VEXTOffsets[i], MVT::i32));
5243 }
5244 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005245
Bob Wilson6f2b8962011-01-07 21:37:30 +00005246 SmallVector<int, 8> Mask;
Andrew Trick5eb0a302011-01-19 02:26:13 +00005247
Bob Wilson6f2b8962011-01-07 21:37:30 +00005248 for (unsigned i = 0; i < NumElts; ++i) {
5249 SDValue Entry = Op.getOperand(i);
5250 if (Entry.getOpcode() == ISD::UNDEF) {
5251 Mask.push_back(-1);
5252 continue;
5253 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005254
Bob Wilson6f2b8962011-01-07 21:37:30 +00005255 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher2af95512011-01-14 23:50:53 +00005256 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
5257 .getOperand(1))->getSExtValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005258 if (ExtractVec == SourceVecs[0]) {
5259 Mask.push_back(ExtractElt - VEXTOffsets[0]);
5260 } else {
5261 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
5262 }
5263 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005264
Bob Wilson6f2b8962011-01-07 21:37:30 +00005265 // Final check before we try to produce nonsense...
5266 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher2af95512011-01-14 23:50:53 +00005267 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
5268 &Mask[0]);
Andrew Trick5eb0a302011-01-19 02:26:13 +00005269
Bob Wilson6f2b8962011-01-07 21:37:30 +00005270 return SDValue();
5271}
5272
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005273/// isShuffleMaskLegal - Targets can use this to indicate that they only
5274/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5275/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5276/// are assumed to be legal.
5277bool
5278ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
5279 EVT VT) const {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005280 if (VT.getVectorNumElements() == 4 &&
5281 (VT.is128BitVector() || VT.is64BitVector())) {
5282 unsigned PFIndexes[4];
5283 for (unsigned i = 0; i != 4; ++i) {
5284 if (M[i] < 0)
5285 PFIndexes[i] = 8;
5286 else
5287 PFIndexes[i] = M[i];
5288 }
5289
5290 // Compute the index in the perfect shuffle table.
5291 unsigned PFTableIndex =
5292 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
5293 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5294 unsigned Cost = (PFEntry >> 30);
5295
5296 if (Cost <= 4)
5297 return true;
5298 }
5299
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005300 bool ReverseVEXT;
Bob Wilsona7062312009-08-21 20:54:19 +00005301 unsigned Imm, WhichResult;
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005302
Bob Wilson846bd792010-06-07 23:53:38 +00005303 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5304 return (EltSize >= 32 ||
5305 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005306 isVREVMask(M, VT, 64) ||
5307 isVREVMask(M, VT, 32) ||
5308 isVREVMask(M, VT, 16) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005309 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling865f8b52011-03-15 21:15:20 +00005310 isVTBLMask(M, VT) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005311 isVTRNMask(M, VT, WhichResult) ||
5312 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson0bbd3072009-12-03 06:40:55 +00005313 isVZIPMask(M, VT, WhichResult) ||
5314 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
5315 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005316 isVZIP_v_undef_Mask(M, VT, WhichResult) ||
5317 ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(M, VT)));
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005318}
5319
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005320/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5321/// the specified operations to build the shuffle.
5322static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
5323 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005324 SDLoc dl) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005325 unsigned OpNum = (PFEntry >> 26) & 0x0F;
5326 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
5327 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
5328
5329 enum {
5330 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
5331 OP_VREV,
5332 OP_VDUP0,
5333 OP_VDUP1,
5334 OP_VDUP2,
5335 OP_VDUP3,
5336 OP_VEXT1,
5337 OP_VEXT2,
5338 OP_VEXT3,
5339 OP_VUZPL, // VUZP, left result
5340 OP_VUZPR, // VUZP, right result
5341 OP_VZIPL, // VZIP, left result
5342 OP_VZIPR, // VZIP, right result
5343 OP_VTRNL, // VTRN, left result
5344 OP_VTRNR // VTRN, right result
5345 };
5346
5347 if (OpNum == OP_COPY) {
5348 if (LHSID == (1*9+2)*9+3) return LHS;
5349 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5350 return RHS;
5351 }
5352
5353 SDValue OpLHS, OpRHS;
5354 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5355 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
5356 EVT VT = OpLHS.getValueType();
5357
5358 switch (OpNum) {
5359 default: llvm_unreachable("Unknown shuffle opcode!");
5360 case OP_VREV:
Tanya Lattner48b182c2011-05-18 06:42:21 +00005361 // VREV divides the vector in half and swaps within the half.
Tanya Lattner1d117202011-05-18 21:44:54 +00005362 if (VT.getVectorElementType() == MVT::i32 ||
5363 VT.getVectorElementType() == MVT::f32)
Tanya Lattner48b182c2011-05-18 06:42:21 +00005364 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
5365 // vrev <4 x i16> -> VREV32
5366 if (VT.getVectorElementType() == MVT::i16)
5367 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
5368 // vrev <4 x i8> -> VREV16
5369 assert(VT.getVectorElementType() == MVT::i8);
5370 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005371 case OP_VDUP0:
5372 case OP_VDUP1:
5373 case OP_VDUP2:
5374 case OP_VDUP3:
5375 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005376 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005377 case OP_VEXT1:
5378 case OP_VEXT2:
5379 case OP_VEXT3:
5380 return DAG.getNode(ARMISD::VEXT, dl, VT,
5381 OpLHS, OpRHS,
5382 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
5383 case OP_VUZPL:
5384 case OP_VUZPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005385 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005386 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
5387 case OP_VZIPL:
5388 case OP_VZIPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005389 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005390 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
5391 case OP_VTRNL:
5392 case OP_VTRNR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005393 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5394 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005395 }
5396}
5397
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005398static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
Benjamin Kramer339ced42012-01-15 13:16:05 +00005399 ArrayRef<int> ShuffleMask,
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005400 SelectionDAG &DAG) {
5401 // Check to see if we can use the VTBL instruction.
5402 SDValue V1 = Op.getOperand(0);
5403 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005404 SDLoc DL(Op);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005405
5406 SmallVector<SDValue, 8> VTBLMask;
Benjamin Kramer339ced42012-01-15 13:16:05 +00005407 for (ArrayRef<int>::iterator
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005408 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
5409 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
5410
5411 if (V2.getNode()->getOpcode() == ISD::UNDEF)
5412 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
Craig Topper48d114b2014-04-26 18:35:24 +00005413 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8, VTBLMask));
Bill Wendlingebecb332011-03-15 20:47:26 +00005414
Owen Anderson77aa2662011-04-05 21:48:57 +00005415 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Craig Topper48d114b2014-04-26 18:35:24 +00005416 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8, VTBLMask));
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005417}
5418
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005419static SDValue LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(SDValue Op,
5420 SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005421 SDLoc DL(Op);
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005422 SDValue OpLHS = Op.getOperand(0);
5423 EVT VT = OpLHS.getValueType();
5424
5425 assert((VT == MVT::v8i16 || VT == MVT::v16i8) &&
5426 "Expect an v8i16/v16i8 type");
5427 OpLHS = DAG.getNode(ARMISD::VREV64, DL, VT, OpLHS);
5428 // For a v16i8 type: After the VREV, we have got <8, ...15, 8, ..., 0>. Now,
5429 // extract the first 8 bytes into the top double word and the last 8 bytes
5430 // into the bottom double word. The v8i16 case is similar.
5431 unsigned ExtractNum = (VT == MVT::v16i8) ? 8 : 4;
5432 return DAG.getNode(ARMISD::VEXT, DL, VT, OpLHS, OpLHS,
5433 DAG.getConstant(ExtractNum, MVT::i32));
5434}
5435
Bob Wilson2e076c42009-06-22 23:27:02 +00005436static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005437 SDValue V1 = Op.getOperand(0);
5438 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005439 SDLoc dl(Op);
Bob Wilsonea3a4022009-08-12 22:31:50 +00005440 EVT VT = Op.getValueType();
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005441 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsonea3a4022009-08-12 22:31:50 +00005442
Bob Wilsonc6800b52009-08-13 02:13:04 +00005443 // Convert shuffles that are directly supported on NEON to target-specific
5444 // DAG nodes, instead of keeping them as shuffles and matching them again
5445 // during code selection. This is more efficient and avoids the possibility
5446 // of inconsistencies between legalization and selection.
Bob Wilson3e4c0122009-08-13 06:01:30 +00005447 // FIXME: floating-point vectors should be canonicalized to integer vectors
5448 // of the same time so that they get CSEd properly.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005449 ArrayRef<int> ShuffleMask = SVN->getMask();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005450
Bob Wilson846bd792010-06-07 23:53:38 +00005451 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5452 if (EltSize <= 32) {
5453 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
5454 int Lane = SVN->getSplatIndex();
5455 // If this is undef splat, generate it via "just" vdup, if possible.
5456 if (Lane == -1) Lane = 0;
Anton Korobeynikov4d237542009-11-02 00:12:06 +00005457
Dan Gohman198b7ff2011-11-03 21:49:52 +00005458 // Test if V1 is a SCALAR_TO_VECTOR.
Bob Wilson846bd792010-06-07 23:53:38 +00005459 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5460 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5461 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00005462 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
5463 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
5464 // reaches it).
5465 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
5466 !isa<ConstantSDNode>(V1.getOperand(0))) {
5467 bool IsScalarToVector = true;
5468 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
5469 if (V1.getOperand(i).getOpcode() != ISD::UNDEF) {
5470 IsScalarToVector = false;
5471 break;
5472 }
5473 if (IsScalarToVector)
5474 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5475 }
Bob Wilson846bd792010-06-07 23:53:38 +00005476 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
5477 DAG.getConstant(Lane, MVT::i32));
Bob Wilsoneb54d512009-08-14 05:13:08 +00005478 }
Bob Wilson846bd792010-06-07 23:53:38 +00005479
5480 bool ReverseVEXT;
5481 unsigned Imm;
5482 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
5483 if (ReverseVEXT)
5484 std::swap(V1, V2);
5485 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
5486 DAG.getConstant(Imm, MVT::i32));
5487 }
5488
5489 if (isVREVMask(ShuffleMask, VT, 64))
5490 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
5491 if (isVREVMask(ShuffleMask, VT, 32))
5492 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
5493 if (isVREVMask(ShuffleMask, VT, 16))
5494 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
5495
Quentin Colombet8e1fe842012-11-02 21:32:17 +00005496 if (V2->getOpcode() == ISD::UNDEF &&
5497 isSingletonVEXTMask(ShuffleMask, VT, Imm)) {
5498 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V1,
5499 DAG.getConstant(Imm, MVT::i32));
5500 }
5501
Bob Wilson846bd792010-06-07 23:53:38 +00005502 // Check for Neon shuffles that modify both input vectors in place.
5503 // If both results are used, i.e., if there are two shuffles with the same
5504 // source operands and with masks corresponding to both results of one of
5505 // these operations, DAG memoization will ensure that a single node is
5506 // used for both shuffles.
5507 unsigned WhichResult;
5508 if (isVTRNMask(ShuffleMask, VT, WhichResult))
5509 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5510 V1, V2).getValue(WhichResult);
5511 if (isVUZPMask(ShuffleMask, VT, WhichResult))
5512 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5513 V1, V2).getValue(WhichResult);
5514 if (isVZIPMask(ShuffleMask, VT, WhichResult))
5515 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5516 V1, V2).getValue(WhichResult);
5517
5518 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
5519 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5520 V1, V1).getValue(WhichResult);
5521 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5522 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5523 V1, V1).getValue(WhichResult);
5524 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5525 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5526 V1, V1).getValue(WhichResult);
Bob Wilsoncce31f62009-08-14 05:08:32 +00005527 }
Bob Wilson32cd8552009-08-19 17:03:43 +00005528
Bob Wilsona7062312009-08-21 20:54:19 +00005529 // If the shuffle is not directly supported and it has 4 elements, use
5530 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilson91fdf682010-05-22 00:23:12 +00005531 unsigned NumElts = VT.getVectorNumElements();
5532 if (NumElts == 4) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005533 unsigned PFIndexes[4];
5534 for (unsigned i = 0; i != 4; ++i) {
5535 if (ShuffleMask[i] < 0)
5536 PFIndexes[i] = 8;
5537 else
5538 PFIndexes[i] = ShuffleMask[i];
5539 }
5540
5541 // Compute the index in the perfect shuffle table.
5542 unsigned PFTableIndex =
5543 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005544 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5545 unsigned Cost = (PFEntry >> 30);
5546
5547 if (Cost <= 4)
5548 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
5549 }
Bob Wilsonea3a4022009-08-12 22:31:50 +00005550
Bob Wilsond8a9a042010-06-04 00:04:02 +00005551 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilson91fdf682010-05-22 00:23:12 +00005552 if (EltSize >= 32) {
5553 // Do the expansion with floating-point types, since that is what the VFP
5554 // registers are defined to use, and since i64 is not legal.
5555 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5556 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peck527da1b2010-11-23 03:31:01 +00005557 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
5558 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilsond8a9a042010-06-04 00:04:02 +00005559 SmallVector<SDValue, 8> Ops;
Bob Wilson91fdf682010-05-22 00:23:12 +00005560 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson59549942010-05-20 18:39:53 +00005561 if (ShuffleMask[i] < 0)
Bob Wilsond8a9a042010-06-04 00:04:02 +00005562 Ops.push_back(DAG.getUNDEF(EltVT));
5563 else
5564 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
5565 ShuffleMask[i] < (int)NumElts ? V1 : V2,
5566 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
5567 MVT::i32)));
Bob Wilson59549942010-05-20 18:39:53 +00005568 }
Craig Topper48d114b2014-04-26 18:35:24 +00005569 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005570 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson59549942010-05-20 18:39:53 +00005571 }
5572
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005573 if ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(ShuffleMask, VT))
5574 return LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(Op, DAG);
5575
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005576 if (VT == MVT::v8i8) {
5577 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
5578 if (NewOp.getNode())
5579 return NewOp;
5580 }
5581
Bob Wilson6f34e272009-08-14 05:16:33 +00005582 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00005583}
5584
Eli Friedmana5e244c2011-10-24 23:08:52 +00005585static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
5586 // INSERT_VECTOR_ELT is legal only for immediate indexes.
5587 SDValue Lane = Op.getOperand(2);
5588 if (!isa<ConstantSDNode>(Lane))
5589 return SDValue();
5590
5591 return Op;
5592}
5593
Bob Wilson2e076c42009-06-22 23:27:02 +00005594static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilsonceb49292010-11-03 16:24:50 +00005595 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson2e076c42009-06-22 23:27:02 +00005596 SDValue Lane = Op.getOperand(1);
Bob Wilsonceb49292010-11-03 16:24:50 +00005597 if (!isa<ConstantSDNode>(Lane))
5598 return SDValue();
5599
5600 SDValue Vec = Op.getOperand(0);
5601 if (Op.getValueType() == MVT::i32 &&
5602 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005603 SDLoc dl(Op);
Bob Wilsonceb49292010-11-03 16:24:50 +00005604 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
5605 }
5606
5607 return Op;
Bob Wilson2e076c42009-06-22 23:27:02 +00005608}
5609
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005610static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5611 // The only time a CONCAT_VECTORS operation can have legal types is when
5612 // two 64-bit vectors are concatenated to a 128-bit vector.
5613 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
5614 "unexpected CONCAT_VECTORS");
Andrew Trickef9de2a2013-05-25 02:42:55 +00005615 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00005616 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005617 SDValue Op0 = Op.getOperand(0);
5618 SDValue Op1 = Op.getOperand(1);
5619 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00005620 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00005621 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005622 DAG.getIntPtrConstant(0));
5623 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00005624 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00005625 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005626 DAG.getIntPtrConstant(1));
Wesley Peck527da1b2010-11-23 03:31:01 +00005627 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00005628}
5629
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005630/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
5631/// element has been zero/sign-extended, depending on the isSigned parameter,
5632/// from an integer type half its size.
5633static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
5634 bool isSigned) {
5635 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
5636 EVT VT = N->getValueType(0);
5637 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
5638 SDNode *BVN = N->getOperand(0).getNode();
5639 if (BVN->getValueType(0) != MVT::v4i32 ||
5640 BVN->getOpcode() != ISD::BUILD_VECTOR)
5641 return false;
5642 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
5643 unsigned HiElt = 1 - LoElt;
5644 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
5645 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
5646 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
5647 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
5648 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
5649 return false;
5650 if (isSigned) {
5651 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
5652 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
5653 return true;
5654 } else {
5655 if (Hi0->isNullValue() && Hi1->isNullValue())
5656 return true;
5657 }
5658 return false;
5659 }
5660
5661 if (N->getOpcode() != ISD::BUILD_VECTOR)
5662 return false;
5663
5664 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
5665 SDNode *Elt = N->getOperand(i).getNode();
5666 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
5667 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5668 unsigned HalfSize = EltSize / 2;
5669 if (isSigned) {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00005670 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005671 return false;
5672 } else {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00005673 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005674 return false;
5675 }
5676 continue;
5677 }
5678 return false;
5679 }
5680
5681 return true;
5682}
5683
5684/// isSignExtended - Check if a node is a vector value that is sign-extended
5685/// or a constant BUILD_VECTOR with sign-extended elements.
5686static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
5687 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
5688 return true;
5689 if (isExtendedBUILD_VECTOR(N, DAG, true))
5690 return true;
5691 return false;
5692}
5693
5694/// isZeroExtended - Check if a node is a vector value that is zero-extended
5695/// or a constant BUILD_VECTOR with zero-extended elements.
5696static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
5697 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
5698 return true;
5699 if (isExtendedBUILD_VECTOR(N, DAG, false))
5700 return true;
5701 return false;
5702}
5703
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005704static EVT getExtensionTo64Bits(const EVT &OrigVT) {
5705 if (OrigVT.getSizeInBits() >= 64)
5706 return OrigVT;
5707
5708 assert(OrigVT.isSimple() && "Expecting a simple value type");
5709
5710 MVT::SimpleValueType OrigSimpleTy = OrigVT.getSimpleVT().SimpleTy;
5711 switch (OrigSimpleTy) {
5712 default: llvm_unreachable("Unexpected Vector Type");
5713 case MVT::v2i8:
5714 case MVT::v2i16:
5715 return MVT::v2i32;
5716 case MVT::v4i8:
5717 return MVT::v4i16;
5718 }
5719}
5720
Sebastian Popa204f722012-11-30 19:08:04 +00005721/// AddRequiredExtensionForVMULL - Add a sign/zero extension to extend the total
5722/// value size to 64 bits. We need a 64-bit D register as an operand to VMULL.
5723/// We insert the required extension here to get the vector to fill a D register.
5724static SDValue AddRequiredExtensionForVMULL(SDValue N, SelectionDAG &DAG,
5725 const EVT &OrigTy,
5726 const EVT &ExtTy,
5727 unsigned ExtOpcode) {
5728 // The vector originally had a size of OrigTy. It was then extended to ExtTy.
5729 // We expect the ExtTy to be 128-bits total. If the OrigTy is less than
5730 // 64-bits we need to insert a new extension so that it will be 64-bits.
5731 assert(ExtTy.is128BitVector() && "Unexpected extension size");
5732 if (OrigTy.getSizeInBits() >= 64)
5733 return N;
5734
5735 // Must extend size to at least 64 bits to be used as an operand for VMULL.
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005736 EVT NewVT = getExtensionTo64Bits(OrigTy);
5737
Andrew Trickef9de2a2013-05-25 02:42:55 +00005738 return DAG.getNode(ExtOpcode, SDLoc(N), NewVT, N);
Sebastian Popa204f722012-11-30 19:08:04 +00005739}
5740
5741/// SkipLoadExtensionForVMULL - return a load of the original vector size that
5742/// does not do any sign/zero extension. If the original vector is less
5743/// than 64 bits, an appropriate extension will be added after the load to
5744/// reach a total size of 64 bits. We have to add the extension separately
5745/// because ARM does not have a sign/zero extending load for vectors.
5746static SDValue SkipLoadExtensionForVMULL(LoadSDNode *LD, SelectionDAG& DAG) {
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005747 EVT ExtendedTy = getExtensionTo64Bits(LD->getMemoryVT());
5748
5749 // The load already has the right type.
5750 if (ExtendedTy == LD->getMemoryVT())
Andrew Trickef9de2a2013-05-25 02:42:55 +00005751 return DAG.getLoad(LD->getMemoryVT(), SDLoc(LD), LD->getChain(),
Sebastian Popa204f722012-11-30 19:08:04 +00005752 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
5753 LD->isNonTemporal(), LD->isInvariant(),
5754 LD->getAlignment());
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005755
5756 // We need to create a zextload/sextload. We cannot just create a load
5757 // followed by a zext/zext node because LowerMUL is also run during normal
5758 // operation legalization where we can't create illegal types.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005759 return DAG.getExtLoad(LD->getExtensionType(), SDLoc(LD), ExtendedTy,
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005760 LD->getChain(), LD->getBasePtr(), LD->getPointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00005761 LD->getMemoryVT(), LD->isVolatile(), LD->isInvariant(),
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005762 LD->isNonTemporal(), LD->getAlignment());
Sebastian Popa204f722012-11-30 19:08:04 +00005763}
5764
5765/// SkipExtensionForVMULL - For a node that is a SIGN_EXTEND, ZERO_EXTEND,
5766/// extending load, or BUILD_VECTOR with extended elements, return the
5767/// unextended value. The unextended vector should be 64 bits so that it can
5768/// be used as an operand to a VMULL instruction. If the original vector size
5769/// before extension is less than 64 bits we add a an extension to resize
5770/// the vector to 64 bits.
5771static SDValue SkipExtensionForVMULL(SDNode *N, SelectionDAG &DAG) {
Bob Wilson38ab35a2010-09-01 23:50:19 +00005772 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
Sebastian Popa204f722012-11-30 19:08:04 +00005773 return AddRequiredExtensionForVMULL(N->getOperand(0), DAG,
5774 N->getOperand(0)->getValueType(0),
5775 N->getValueType(0),
5776 N->getOpcode());
5777
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005778 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
Sebastian Popa204f722012-11-30 19:08:04 +00005779 return SkipLoadExtensionForVMULL(LD, DAG);
5780
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005781 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
5782 // have been legalized as a BITCAST from v4i32.
5783 if (N->getOpcode() == ISD::BITCAST) {
5784 SDNode *BVN = N->getOperand(0).getNode();
5785 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
5786 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
5787 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005788 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N), MVT::v2i32,
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005789 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
5790 }
5791 // Construct a new BUILD_VECTOR with elements truncated to half the size.
5792 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
5793 EVT VT = N->getValueType(0);
5794 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
5795 unsigned NumElts = VT.getVectorNumElements();
5796 MVT TruncVT = MVT::getIntegerVT(EltSize);
5797 SmallVector<SDValue, 8> Ops;
5798 for (unsigned i = 0; i != NumElts; ++i) {
5799 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
5800 const APInt &CInt = C->getAPIntValue();
Bob Wilson9245c932012-04-30 16:53:34 +00005801 // Element types smaller than 32 bits are not legal, so use i32 elements.
5802 // The values are implicitly truncated so sext vs. zext doesn't matter.
5803 Ops.push_back(DAG.getConstant(CInt.zextOrTrunc(32), MVT::i32));
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005804 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00005805 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N),
Craig Topper48d114b2014-04-26 18:35:24 +00005806 MVT::getVectorVT(TruncVT, NumElts), Ops);
Bob Wilson38ab35a2010-09-01 23:50:19 +00005807}
5808
Evan Chenge2086e72011-03-29 01:56:09 +00005809static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
5810 unsigned Opcode = N->getOpcode();
5811 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5812 SDNode *N0 = N->getOperand(0).getNode();
5813 SDNode *N1 = N->getOperand(1).getNode();
5814 return N0->hasOneUse() && N1->hasOneUse() &&
5815 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
5816 }
5817 return false;
5818}
5819
5820static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
5821 unsigned Opcode = N->getOpcode();
5822 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5823 SDNode *N0 = N->getOperand(0).getNode();
5824 SDNode *N1 = N->getOperand(1).getNode();
5825 return N0->hasOneUse() && N1->hasOneUse() &&
5826 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
5827 }
5828 return false;
5829}
5830
Bob Wilson38ab35a2010-09-01 23:50:19 +00005831static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
5832 // Multiplications are only custom-lowered for 128-bit vectors so that
5833 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
5834 EVT VT = Op.getValueType();
Sebastian Popa204f722012-11-30 19:08:04 +00005835 assert(VT.is128BitVector() && VT.isInteger() &&
5836 "unexpected type for custom-lowering ISD::MUL");
Bob Wilson38ab35a2010-09-01 23:50:19 +00005837 SDNode *N0 = Op.getOperand(0).getNode();
5838 SDNode *N1 = Op.getOperand(1).getNode();
5839 unsigned NewOpc = 0;
Evan Chenge2086e72011-03-29 01:56:09 +00005840 bool isMLA = false;
5841 bool isN0SExt = isSignExtended(N0, DAG);
5842 bool isN1SExt = isSignExtended(N1, DAG);
5843 if (isN0SExt && isN1SExt)
Bob Wilson38ab35a2010-09-01 23:50:19 +00005844 NewOpc = ARMISD::VMULLs;
Evan Chenge2086e72011-03-29 01:56:09 +00005845 else {
5846 bool isN0ZExt = isZeroExtended(N0, DAG);
5847 bool isN1ZExt = isZeroExtended(N1, DAG);
5848 if (isN0ZExt && isN1ZExt)
5849 NewOpc = ARMISD::VMULLu;
5850 else if (isN1SExt || isN1ZExt) {
5851 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
5852 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
5853 if (isN1SExt && isAddSubSExt(N0, DAG)) {
5854 NewOpc = ARMISD::VMULLs;
5855 isMLA = true;
5856 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
5857 NewOpc = ARMISD::VMULLu;
5858 isMLA = true;
5859 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
5860 std::swap(N0, N1);
5861 NewOpc = ARMISD::VMULLu;
5862 isMLA = true;
5863 }
5864 }
5865
5866 if (!NewOpc) {
5867 if (VT == MVT::v2i64)
5868 // Fall through to expand this. It is not legal.
5869 return SDValue();
5870 else
5871 // Other vector multiplications are legal.
5872 return Op;
5873 }
5874 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00005875
5876 // Legalize to a VMULL instruction.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005877 SDLoc DL(Op);
Evan Chenge2086e72011-03-29 01:56:09 +00005878 SDValue Op0;
Sebastian Popa204f722012-11-30 19:08:04 +00005879 SDValue Op1 = SkipExtensionForVMULL(N1, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00005880 if (!isMLA) {
Sebastian Popa204f722012-11-30 19:08:04 +00005881 Op0 = SkipExtensionForVMULL(N0, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00005882 assert(Op0.getValueType().is64BitVector() &&
5883 Op1.getValueType().is64BitVector() &&
5884 "unexpected types for extended operands to VMULL");
5885 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
5886 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00005887
Evan Chenge2086e72011-03-29 01:56:09 +00005888 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
5889 // isel lowering to take advantage of no-stall back to back vmul + vmla.
5890 // vmull q0, d4, d6
5891 // vmlal q0, d5, d6
5892 // is faster than
5893 // vaddl q0, d4, d5
5894 // vmovl q1, d6
5895 // vmul q0, q0, q1
Sebastian Popa204f722012-11-30 19:08:04 +00005896 SDValue N00 = SkipExtensionForVMULL(N0->getOperand(0).getNode(), DAG);
5897 SDValue N01 = SkipExtensionForVMULL(N0->getOperand(1).getNode(), DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00005898 EVT Op1VT = Op1.getValueType();
5899 return DAG.getNode(N0->getOpcode(), DL, VT,
5900 DAG.getNode(NewOpc, DL, VT,
5901 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
5902 DAG.getNode(NewOpc, DL, VT,
5903 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilson38ab35a2010-09-01 23:50:19 +00005904}
5905
Owen Anderson77aa2662011-04-05 21:48:57 +00005906static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00005907LowerSDIV_v4i8(SDValue X, SDValue Y, SDLoc dl, SelectionDAG &DAG) {
Nate Begemanfa62d502011-02-11 20:53:29 +00005908 // Convert to float
5909 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
5910 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
5911 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
5912 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
5913 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
5914 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
5915 // Get reciprocal estimate.
5916 // float4 recip = vrecpeq_f32(yf);
Owen Anderson77aa2662011-04-05 21:48:57 +00005917 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005918 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
5919 // Because char has a smaller range than uchar, we can actually get away
5920 // without any newton steps. This requires that we use a weird bias
5921 // of 0xb000, however (again, this has been exhaustively tested).
5922 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
5923 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
5924 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
5925 Y = DAG.getConstant(0xb000, MVT::i32);
5926 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
5927 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
5928 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
5929 // Convert back to short.
5930 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
5931 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
5932 return X;
5933}
5934
Owen Anderson77aa2662011-04-05 21:48:57 +00005935static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00005936LowerSDIV_v4i16(SDValue N0, SDValue N1, SDLoc dl, SelectionDAG &DAG) {
Nate Begemanfa62d502011-02-11 20:53:29 +00005937 SDValue N2;
5938 // Convert to float.
5939 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
5940 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
5941 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
5942 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
5943 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
5944 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005945
Nate Begemanfa62d502011-02-11 20:53:29 +00005946 // Use reciprocal estimate and one refinement step.
5947 // float4 recip = vrecpeq_f32(yf);
5948 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00005949 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005950 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005951 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005952 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
5953 N1, N2);
5954 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5955 // Because short has a smaller range than ushort, we can actually get away
5956 // with only a single newton step. This requires that we use a weird bias
5957 // of 89, however (again, this has been exhaustively tested).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005958 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begemanfa62d502011-02-11 20:53:29 +00005959 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5960 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005961 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00005962 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5963 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5964 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5965 // Convert back to integer and return.
5966 // return vmovn_s32(vcvt_s32_f32(result));
5967 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5968 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5969 return N0;
5970}
5971
5972static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
5973 EVT VT = Op.getValueType();
5974 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5975 "unexpected type for custom-lowering ISD::SDIV");
5976
Andrew Trickef9de2a2013-05-25 02:42:55 +00005977 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00005978 SDValue N0 = Op.getOperand(0);
5979 SDValue N1 = Op.getOperand(1);
5980 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00005981
Nate Begemanfa62d502011-02-11 20:53:29 +00005982 if (VT == MVT::v8i8) {
5983 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
5984 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005985
Nate Begemanfa62d502011-02-11 20:53:29 +00005986 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5987 DAG.getIntPtrConstant(4));
5988 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson77aa2662011-04-05 21:48:57 +00005989 DAG.getIntPtrConstant(4));
Nate Begemanfa62d502011-02-11 20:53:29 +00005990 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5991 DAG.getIntPtrConstant(0));
5992 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5993 DAG.getIntPtrConstant(0));
5994
5995 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
5996 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
5997
5998 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5999 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00006000
Nate Begemanfa62d502011-02-11 20:53:29 +00006001 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
6002 return N0;
6003 }
6004 return LowerSDIV_v4i16(N0, N1, dl, DAG);
6005}
6006
6007static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
6008 EVT VT = Op.getValueType();
6009 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
6010 "unexpected type for custom-lowering ISD::UDIV");
6011
Andrew Trickef9de2a2013-05-25 02:42:55 +00006012 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00006013 SDValue N0 = Op.getOperand(0);
6014 SDValue N1 = Op.getOperand(1);
6015 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00006016
Nate Begemanfa62d502011-02-11 20:53:29 +00006017 if (VT == MVT::v8i8) {
6018 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
6019 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006020
Nate Begemanfa62d502011-02-11 20:53:29 +00006021 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
6022 DAG.getIntPtrConstant(4));
6023 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson77aa2662011-04-05 21:48:57 +00006024 DAG.getIntPtrConstant(4));
Nate Begemanfa62d502011-02-11 20:53:29 +00006025 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
6026 DAG.getIntPtrConstant(0));
6027 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
6028 DAG.getIntPtrConstant(0));
Owen Anderson77aa2662011-04-05 21:48:57 +00006029
Nate Begemanfa62d502011-02-11 20:53:29 +00006030 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
6031 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson77aa2662011-04-05 21:48:57 +00006032
Nate Begemanfa62d502011-02-11 20:53:29 +00006033 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
6034 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00006035
6036 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begemanfa62d502011-02-11 20:53:29 +00006037 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
6038 N0);
6039 return N0;
6040 }
Owen Anderson77aa2662011-04-05 21:48:57 +00006041
Nate Begemanfa62d502011-02-11 20:53:29 +00006042 // v4i16 sdiv ... Convert to float.
6043 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
6044 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
6045 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
6046 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
6047 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006048 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begemanfa62d502011-02-11 20:53:29 +00006049
6050 // Use reciprocal estimate and two refinement steps.
6051 // float4 recip = vrecpeq_f32(yf);
6052 // recip *= vrecpsq_f32(yf, recip);
6053 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00006054 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006055 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006056 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00006057 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006058 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006059 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson77aa2662011-04-05 21:48:57 +00006060 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00006061 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006062 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006063 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
6064 // Simply multiplying by the reciprocal estimate can leave us a few ulps
6065 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
6066 // and that it will never cause us to return an answer too large).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006067 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006068 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
6069 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
6070 N1 = DAG.getConstant(2, MVT::i32);
6071 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
6072 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
6073 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
6074 // Convert back to integer and return.
6075 // return vmovn_u32(vcvt_s32_f32(result));
6076 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
6077 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
6078 return N0;
6079}
6080
Evan Chenge8916542011-08-30 01:34:54 +00006081static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
6082 EVT VT = Op.getNode()->getValueType(0);
6083 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
6084
6085 unsigned Opc;
6086 bool ExtraOp = false;
6087 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00006088 default: llvm_unreachable("Invalid code");
Evan Chenge8916542011-08-30 01:34:54 +00006089 case ISD::ADDC: Opc = ARMISD::ADDC; break;
6090 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
6091 case ISD::SUBC: Opc = ARMISD::SUBC; break;
6092 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
6093 }
6094
6095 if (!ExtraOp)
Andrew Trickef9de2a2013-05-25 02:42:55 +00006096 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00006097 Op.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00006098 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00006099 Op.getOperand(1), Op.getOperand(2));
6100}
6101
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006102SDValue ARMTargetLowering::LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const {
6103 assert(Subtarget->isTargetDarwin());
6104
6105 // For iOS, we want to call an alternative entry point: __sincos_stret,
6106 // return values are passed via sret.
6107 SDLoc dl(Op);
6108 SDValue Arg = Op.getOperand(0);
6109 EVT ArgVT = Arg.getValueType();
6110 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
6111
6112 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
6113 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6114
6115 // Pair of floats / doubles used to pass the result.
6116 StructType *RetTy = StructType::get(ArgTy, ArgTy, NULL);
6117
6118 // Create stack object for sret.
6119 const uint64_t ByteSize = TLI.getDataLayout()->getTypeAllocSize(RetTy);
6120 const unsigned StackAlign = TLI.getDataLayout()->getPrefTypeAlignment(RetTy);
6121 int FrameIdx = FrameInfo->CreateStackObject(ByteSize, StackAlign, false);
6122 SDValue SRet = DAG.getFrameIndex(FrameIdx, TLI.getPointerTy());
6123
6124 ArgListTy Args;
6125 ArgListEntry Entry;
6126
6127 Entry.Node = SRet;
6128 Entry.Ty = RetTy->getPointerTo();
6129 Entry.isSExt = false;
6130 Entry.isZExt = false;
6131 Entry.isSRet = true;
6132 Args.push_back(Entry);
6133
6134 Entry.Node = Arg;
6135 Entry.Ty = ArgTy;
6136 Entry.isSExt = false;
6137 Entry.isZExt = false;
6138 Args.push_back(Entry);
6139
6140 const char *LibcallName = (ArgVT == MVT::f64)
6141 ? "__sincos_stret" : "__sincosf_stret";
6142 SDValue Callee = DAG.getExternalSymbol(LibcallName, getPointerTy());
6143
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006144 TargetLowering::CallLoweringInfo CLI(DAG);
6145 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
6146 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()), Callee,
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00006147 std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006148 .setDiscardResult();
6149
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006150 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
6151
6152 SDValue LoadSin = DAG.getLoad(ArgVT, dl, CallResult.second, SRet,
6153 MachinePointerInfo(), false, false, false, 0);
6154
6155 // Address of cos field.
6156 SDValue Add = DAG.getNode(ISD::ADD, dl, getPointerTy(), SRet,
6157 DAG.getIntPtrConstant(ArgVT.getStoreSize()));
6158 SDValue LoadCos = DAG.getLoad(ArgVT, dl, LoadSin.getValue(1), Add,
6159 MachinePointerInfo(), false, false, false, 0);
6160
6161 SDVTList Tys = DAG.getVTList(ArgVT, ArgVT);
6162 return DAG.getNode(ISD::MERGE_VALUES, dl, Tys,
6163 LoadSin.getValue(0), LoadCos.getValue(0));
6164}
6165
Eli Friedman10f9ce22011-09-15 22:26:18 +00006166static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedmanba912e02011-09-15 22:18:49 +00006167 // Monotonic load/store is legal for all targets
6168 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
6169 return Op;
6170
Alp Tokercb402912014-01-24 17:20:08 +00006171 // Acquire/Release load/store is not legal for targets without a
Eli Friedmanba912e02011-09-15 22:18:49 +00006172 // dmb or equivalent available.
6173 return SDValue();
6174}
6175
Tim Northoverbc933082013-05-23 19:11:20 +00006176static void ReplaceREADCYCLECOUNTER(SDNode *N,
6177 SmallVectorImpl<SDValue> &Results,
6178 SelectionDAG &DAG,
6179 const ARMSubtarget *Subtarget) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006180 SDLoc DL(N);
Tim Northoverbc933082013-05-23 19:11:20 +00006181 SDValue Cycles32, OutChain;
6182
6183 if (Subtarget->hasPerfMon()) {
6184 // Under Power Management extensions, the cycle-count is:
6185 // mrc p15, #0, <Rt>, c9, c13, #0
6186 SDValue Ops[] = { N->getOperand(0), // Chain
6187 DAG.getConstant(Intrinsic::arm_mrc, MVT::i32),
6188 DAG.getConstant(15, MVT::i32),
6189 DAG.getConstant(0, MVT::i32),
6190 DAG.getConstant(9, MVT::i32),
6191 DAG.getConstant(13, MVT::i32),
6192 DAG.getConstant(0, MVT::i32)
6193 };
6194
6195 Cycles32 = DAG.getNode(ISD::INTRINSIC_W_CHAIN, DL,
Craig Topper48d114b2014-04-26 18:35:24 +00006196 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Tim Northoverbc933082013-05-23 19:11:20 +00006197 OutChain = Cycles32.getValue(1);
6198 } else {
6199 // Intrinsic is defined to return 0 on unsupported platforms. Technically
6200 // there are older ARM CPUs that have implementation-specific ways of
6201 // obtaining this information (FIXME!).
6202 Cycles32 = DAG.getConstant(0, MVT::i32);
6203 OutChain = DAG.getEntryNode();
6204 }
6205
6206
6207 SDValue Cycles64 = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64,
6208 Cycles32, DAG.getConstant(0, MVT::i32));
6209 Results.push_back(Cycles64);
6210 Results.push_back(OutChain);
6211}
6212
Dan Gohman21cea8a2010-04-17 15:26:15 +00006213SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00006214 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006215 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Cheng10043e22007-01-19 07:51:42 +00006216 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson1cf0b032009-10-30 05:45:42 +00006217 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006218 case ISD::GlobalAddress:
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00006219 switch (Subtarget->getTargetTriple().getObjectFormat()) {
6220 default: llvm_unreachable("unknown object format");
6221 case Triple::COFF:
6222 return LowerGlobalAddressWindows(Op, DAG);
6223 case Triple::ELF:
6224 return LowerGlobalAddressELF(Op, DAG);
6225 case Triple::MachO:
6226 return LowerGlobalAddressDarwin(Op, DAG);
6227 }
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006228 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling6a981312010-08-11 08:43:16 +00006229 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng15b80e42009-11-12 07:13:11 +00006230 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
6231 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006232 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman31ae5862010-04-17 14:41:14 +00006233 case ISD::VASTART: return LowerVASTART(Op, DAG);
Eli Friedman26a48482011-07-27 22:21:52 +00006234 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Cheng8740ee32010-11-03 06:34:55 +00006235 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilsone4191e72010-03-19 22:51:32 +00006236 case ISD::SINT_TO_FP:
6237 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
6238 case ISD::FP_TO_SINT:
6239 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006240 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng168ced92010-05-22 01:47:14 +00006241 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00006242 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006243 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbachc98892f2010-05-26 20:22:18 +00006244 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00006245 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha570d052010-02-08 23:22:00 +00006246 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
6247 Subtarget);
Evan Cheng383ecd82011-03-14 18:02:30 +00006248 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006249 case ISD::SHL:
Chris Lattnerf81d5882007-11-24 07:07:01 +00006250 case ISD::SRL:
Bob Wilson2e076c42009-06-22 23:27:02 +00006251 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng15b80e42009-11-12 07:13:11 +00006252 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00006253 case ISD::SRL_PARTS:
Evan Cheng15b80e42009-11-12 07:13:11 +00006254 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach8546ec92010-01-18 19:58:49 +00006255 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Evan Chengb4eae132012-12-04 22:41:50 +00006256 case ISD::CTPOP: return LowerCTPOP(Op.getNode(), DAG, Subtarget);
Duncan Sandsf2641e12011-09-06 19:07:46 +00006257 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Lang Hamesc35ee8b2012-03-15 18:49:02 +00006258 case ISD::ConstantFP: return LowerConstantFP(Op, DAG, Subtarget);
Dale Johannesen2bff5052010-07-29 20:10:08 +00006259 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +00006260 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Eli Friedmana5e244c2011-10-24 23:08:52 +00006261 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006262 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006263 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilson9a511c02010-08-20 04:54:02 +00006264 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilson38ab35a2010-09-01 23:50:19 +00006265 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanfa62d502011-02-11 20:53:29 +00006266 case ISD::SDIV: return LowerSDIV(Op, DAG);
6267 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenge8916542011-08-30 01:34:54 +00006268 case ISD::ADDC:
6269 case ISD::ADDE:
6270 case ISD::SUBC:
6271 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00006272 case ISD::SADDO:
6273 case ISD::UADDO:
6274 case ISD::SSUBO:
6275 case ISD::USUBO:
6276 return LowerXALUO(Op, DAG);
Eli Friedmanba912e02011-09-15 22:18:49 +00006277 case ISD::ATOMIC_LOAD:
Eli Friedman10f9ce22011-09-15 22:26:18 +00006278 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006279 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG);
Renato Golin87610692013-07-16 09:32:17 +00006280 case ISD::SDIVREM:
6281 case ISD::UDIVREM: return LowerDivRem(Op, DAG);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00006282 case ISD::DYNAMIC_STACKALLOC:
6283 if (Subtarget->getTargetTriple().isWindowsItaniumEnvironment())
6284 return LowerDYNAMIC_STACKALLOC(Op, DAG);
6285 llvm_unreachable("Don't know how to custom lower this!");
Evan Cheng10043e22007-01-19 07:51:42 +00006286 }
Evan Cheng10043e22007-01-19 07:51:42 +00006287}
6288
Duncan Sands6ed40142008-12-01 11:39:25 +00006289/// ReplaceNodeResults - Replace the results of node with an illegal result
6290/// type with new values built out of custom code.
Duncan Sands6ed40142008-12-01 11:39:25 +00006291void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
6292 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006293 SelectionDAG &DAG) const {
Bob Wilsonc05b8872010-04-14 20:45:23 +00006294 SDValue Res;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006295 switch (N->getOpcode()) {
Duncan Sands6ed40142008-12-01 11:39:25 +00006296 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00006297 llvm_unreachable("Don't know how to custom expand this!");
Wesley Peck527da1b2010-11-23 03:31:01 +00006298 case ISD::BITCAST:
6299 Res = ExpandBITCAST(N, DAG);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006300 break;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006301 case ISD::SRL:
Bob Wilsonc05b8872010-04-14 20:45:23 +00006302 case ISD::SRA:
Bob Wilson7d471332010-11-18 21:16:28 +00006303 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006304 break;
Tim Northoverbc933082013-05-23 19:11:20 +00006305 case ISD::READCYCLECOUNTER:
6306 ReplaceREADCYCLECOUNTER(N, Results, DAG, Subtarget);
6307 return;
Duncan Sands6ed40142008-12-01 11:39:25 +00006308 }
Bob Wilsonc05b8872010-04-14 20:45:23 +00006309 if (Res.getNode())
6310 Results.push_back(Res);
Chris Lattnerf81d5882007-11-24 07:07:01 +00006311}
Chris Lattnerf81d5882007-11-24 07:07:01 +00006312
Evan Cheng10043e22007-01-19 07:51:42 +00006313//===----------------------------------------------------------------------===//
6314// ARM Scheduler Hooks
6315//===----------------------------------------------------------------------===//
6316
Bill Wendling030b58e2011-10-06 22:18:16 +00006317/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
6318/// registers the function context.
6319void ARMTargetLowering::
6320SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
6321 MachineBasicBlock *DispatchBB, int FI) const {
Eric Christopherd9134482014-08-04 21:25:23 +00006322 const TargetInstrInfo *TII =
6323 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Bill Wendling374ee192011-10-03 21:25:38 +00006324 DebugLoc dl = MI->getDebugLoc();
6325 MachineFunction *MF = MBB->getParent();
6326 MachineRegisterInfo *MRI = &MF->getRegInfo();
6327 MachineConstantPool *MCP = MF->getConstantPool();
6328 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6329 const Function *F = MF->getFunction();
Bill Wendling374ee192011-10-03 21:25:38 +00006330
Bill Wendling374ee192011-10-03 21:25:38 +00006331 bool isThumb = Subtarget->isThumb();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006332 bool isThumb2 = Subtarget->isThumb2();
Bill Wendling030b58e2011-10-06 22:18:16 +00006333
Bill Wendling374ee192011-10-03 21:25:38 +00006334 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006335 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendling374ee192011-10-03 21:25:38 +00006336 ARMConstantPoolValue *CPV =
6337 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
6338 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
6339
Craig Topperc7242e02012-04-20 07:30:17 +00006340 const TargetRegisterClass *TRC = isThumb ?
6341 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6342 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bill Wendling374ee192011-10-03 21:25:38 +00006343
Bill Wendling030b58e2011-10-06 22:18:16 +00006344 // Grab constant pool and fixed stack memory operands.
6345 MachineMemOperand *CPMMO =
6346 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
6347 MachineMemOperand::MOLoad, 4, 4);
6348
6349 MachineMemOperand *FIMMOSt =
6350 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
6351 MachineMemOperand::MOStore, 4, 4);
6352
6353 // Load the address of the dispatch MBB into the jump buffer.
6354 if (isThumb2) {
6355 // Incoming value: jbuf
6356 // ldr.n r5, LCPI1_1
6357 // orr r5, r5, #1
6358 // add r5, pc
6359 // str r5, [$jbuf, #+4] ; &jbuf[1]
6360 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6361 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
6362 .addConstantPoolIndex(CPI)
6363 .addMemOperand(CPMMO));
6364 // Set the low bit because of thumb mode.
6365 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6366 AddDefaultCC(
6367 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
6368 .addReg(NewVReg1, RegState::Kill)
6369 .addImm(0x01)));
6370 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6371 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
6372 .addReg(NewVReg2, RegState::Kill)
6373 .addImm(PCLabelId);
6374 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
6375 .addReg(NewVReg3, RegState::Kill)
6376 .addFrameIndex(FI)
6377 .addImm(36) // &jbuf[1] :: pc
6378 .addMemOperand(FIMMOSt));
6379 } else if (isThumb) {
6380 // Incoming value: jbuf
6381 // ldr.n r1, LCPI1_4
6382 // add r1, pc
6383 // mov r2, #1
6384 // orrs r1, r2
6385 // add r2, $jbuf, #+4 ; &jbuf[1]
6386 // str r1, [r2]
6387 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6388 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
6389 .addConstantPoolIndex(CPI)
6390 .addMemOperand(CPMMO));
6391 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6392 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
6393 .addReg(NewVReg1, RegState::Kill)
6394 .addImm(PCLabelId);
6395 // Set the low bit because of thumb mode.
6396 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6397 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
6398 .addReg(ARM::CPSR, RegState::Define)
6399 .addImm(1));
6400 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6401 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
6402 .addReg(ARM::CPSR, RegState::Define)
6403 .addReg(NewVReg2, RegState::Kill)
6404 .addReg(NewVReg3, RegState::Kill));
6405 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6406 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tADDrSPi), NewVReg5)
6407 .addFrameIndex(FI)
6408 .addImm(36)); // &jbuf[1] :: pc
6409 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
6410 .addReg(NewVReg4, RegState::Kill)
6411 .addReg(NewVReg5, RegState::Kill)
6412 .addImm(0)
6413 .addMemOperand(FIMMOSt));
6414 } else {
6415 // Incoming value: jbuf
6416 // ldr r1, LCPI1_1
6417 // add r1, pc, r1
6418 // str r1, [$jbuf, #+4] ; &jbuf[1]
6419 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6420 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
6421 .addConstantPoolIndex(CPI)
6422 .addImm(0)
6423 .addMemOperand(CPMMO));
6424 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6425 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
6426 .addReg(NewVReg1, RegState::Kill)
6427 .addImm(PCLabelId));
6428 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
6429 .addReg(NewVReg2, RegState::Kill)
6430 .addFrameIndex(FI)
6431 .addImm(36) // &jbuf[1] :: pc
6432 .addMemOperand(FIMMOSt));
6433 }
6434}
6435
6436MachineBasicBlock *ARMTargetLowering::
6437EmitSjLjDispatchBlock(MachineInstr *MI, MachineBasicBlock *MBB) const {
Eric Christopherd9134482014-08-04 21:25:23 +00006438 const TargetInstrInfo *TII =
6439 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Bill Wendling030b58e2011-10-06 22:18:16 +00006440 DebugLoc dl = MI->getDebugLoc();
6441 MachineFunction *MF = MBB->getParent();
6442 MachineRegisterInfo *MRI = &MF->getRegInfo();
6443 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6444 MachineFrameInfo *MFI = MF->getFrameInfo();
6445 int FI = MFI->getFunctionContextIndex();
6446
Craig Topperc7242e02012-04-20 07:30:17 +00006447 const TargetRegisterClass *TRC = Subtarget->isThumb() ?
6448 (const TargetRegisterClass*)&ARM::tGPRRegClass :
Jakob Stoklund Olesen691ae332012-05-20 06:38:47 +00006449 (const TargetRegisterClass*)&ARM::GPRnopcRegClass;
Bill Wendling030b58e2011-10-06 22:18:16 +00006450
Bill Wendling362c1b02011-10-06 21:29:56 +00006451 // Get a mapping of the call site numbers to all of the landing pads they're
6452 // associated with.
Bill Wendling202803e2011-10-05 00:02:33 +00006453 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
6454 unsigned MaxCSNum = 0;
6455 MachineModuleInfo &MMI = MF->getMMI();
Jim Grosbach0c509fa2012-04-06 23:43:50 +00006456 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E;
6457 ++BB) {
Bill Wendling202803e2011-10-05 00:02:33 +00006458 if (!BB->isLandingPad()) continue;
6459
6460 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
6461 // pad.
6462 for (MachineBasicBlock::iterator
6463 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
6464 if (!II->isEHLabel()) continue;
6465
6466 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006467 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling202803e2011-10-05 00:02:33 +00006468
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006469 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
6470 for (SmallVectorImpl<unsigned>::iterator
6471 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
6472 CSI != CSE; ++CSI) {
6473 CallSiteNumToLPad[*CSI].push_back(BB);
6474 MaxCSNum = std::max(MaxCSNum, *CSI);
6475 }
Bill Wendling202803e2011-10-05 00:02:33 +00006476 break;
6477 }
6478 }
6479
6480 // Get an ordered list of the machine basic blocks for the jump table.
6481 std::vector<MachineBasicBlock*> LPadList;
Bill Wendling883ec972011-10-07 23:18:02 +00006482 SmallPtrSet<MachineBasicBlock*, 64> InvokeBBs;
Bill Wendling202803e2011-10-05 00:02:33 +00006483 LPadList.reserve(CallSiteNumToLPad.size());
6484 for (unsigned I = 1; I <= MaxCSNum; ++I) {
6485 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
6486 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00006487 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling202803e2011-10-05 00:02:33 +00006488 LPadList.push_back(*II);
Bill Wendling883ec972011-10-07 23:18:02 +00006489 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
6490 }
Bill Wendling202803e2011-10-05 00:02:33 +00006491 }
6492
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006493 assert(!LPadList.empty() &&
6494 "No landing pad destinations for the dispatch jump table!");
6495
Bill Wendling362c1b02011-10-06 21:29:56 +00006496 // Create the jump table and associated information.
Bill Wendling202803e2011-10-05 00:02:33 +00006497 MachineJumpTableInfo *JTI =
6498 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
6499 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
6500 unsigned UId = AFI->createJumpTableUId();
Chad Rosier96603432013-03-01 18:30:38 +00006501 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Bill Wendling202803e2011-10-05 00:02:33 +00006502
Bill Wendling362c1b02011-10-06 21:29:56 +00006503 // Create the MBBs for the dispatch code.
Bill Wendling030b58e2011-10-06 22:18:16 +00006504
6505 // Shove the dispatch's address into the return slot in the function context.
6506 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
6507 DispatchBB->setIsLandingPad();
Bill Wendling030b58e2011-10-06 22:18:16 +00006508
Bill Wendling324be982011-10-05 00:39:32 +00006509 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006510 unsigned trap_opcode;
Chad Rosier11a98282013-02-28 18:54:27 +00006511 if (Subtarget->isThumb())
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006512 trap_opcode = ARM::tTRAP;
Chad Rosier11a98282013-02-28 18:54:27 +00006513 else
6514 trap_opcode = Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP;
6515
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006516 BuildMI(TrapBB, dl, TII->get(trap_opcode));
Bill Wendling324be982011-10-05 00:39:32 +00006517 DispatchBB->addSuccessor(TrapBB);
6518
6519 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
6520 DispatchBB->addSuccessor(DispContBB);
Bill Wendling202803e2011-10-05 00:02:33 +00006521
Bill Wendling510fbcd2011-10-17 21:32:56 +00006522 // Insert and MBBs.
Bill Wendling61346552011-10-06 00:53:33 +00006523 MF->insert(MF->end(), DispatchBB);
6524 MF->insert(MF->end(), DispContBB);
6525 MF->insert(MF->end(), TrapBB);
Bill Wendling61346552011-10-06 00:53:33 +00006526
Bill Wendling030b58e2011-10-06 22:18:16 +00006527 // Insert code into the entry block that creates and registers the function
6528 // context.
6529 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
6530
Bill Wendling030b58e2011-10-06 22:18:16 +00006531 MachineMemOperand *FIMMOLd =
Bill Wendling362c1b02011-10-06 21:29:56 +00006532 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Bill Wendlingb3d46782011-10-06 23:37:36 +00006533 MachineMemOperand::MOLoad |
6534 MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling61346552011-10-06 00:53:33 +00006535
Chad Rosier1ec8e402012-11-06 23:05:24 +00006536 MachineInstrBuilder MIB;
6537 MIB = BuildMI(DispatchBB, dl, TII->get(ARM::Int_eh_sjlj_dispatchsetup));
6538
6539 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
6540 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
6541
6542 // Add a register mask with no preserved registers. This results in all
6543 // registers being marked as clobbered.
6544 MIB.addRegMask(RI.getNoPreservedMask());
Bob Wilsonf6d17282011-11-16 07:11:57 +00006545
Bill Wendling85833f72011-10-18 22:49:07 +00006546 unsigned NumLPads = LPadList.size();
Bill Wendling5626c662011-10-06 22:53:00 +00006547 if (Subtarget->isThumb2()) {
6548 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6549 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
6550 .addFrameIndex(FI)
6551 .addImm(4)
6552 .addMemOperand(FIMMOLd));
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006553
Bill Wendling85833f72011-10-18 22:49:07 +00006554 if (NumLPads < 256) {
6555 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
6556 .addReg(NewVReg1)
6557 .addImm(LPadList.size()));
6558 } else {
6559 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6560 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00006561 .addImm(NumLPads & 0xFFFF));
6562
6563 unsigned VReg2 = VReg1;
6564 if ((NumLPads & 0xFFFF0000) != 0) {
6565 VReg2 = MRI->createVirtualRegister(TRC);
6566 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
6567 .addReg(VReg1)
6568 .addImm(NumLPads >> 16));
6569 }
6570
Bill Wendling85833f72011-10-18 22:49:07 +00006571 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
6572 .addReg(NewVReg1)
6573 .addReg(VReg2));
6574 }
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006575
Bill Wendling5626c662011-10-06 22:53:00 +00006576 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
6577 .addMBB(TrapBB)
6578 .addImm(ARMCC::HI)
6579 .addReg(ARM::CPSR);
Bill Wendling324be982011-10-05 00:39:32 +00006580
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006581 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6582 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00006583 .addJumpTableIndex(MJTI)
6584 .addImm(UId));
Bill Wendling202803e2011-10-05 00:02:33 +00006585
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006586 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00006587 AddDefaultCC(
6588 AddDefaultPred(
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006589 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
6590 .addReg(NewVReg3, RegState::Kill)
Bill Wendling5626c662011-10-06 22:53:00 +00006591 .addReg(NewVReg1)
6592 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
6593
6594 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006595 .addReg(NewVReg4, RegState::Kill)
Bill Wendling202803e2011-10-05 00:02:33 +00006596 .addReg(NewVReg1)
Bill Wendling5626c662011-10-06 22:53:00 +00006597 .addJumpTableIndex(MJTI)
6598 .addImm(UId);
6599 } else if (Subtarget->isThumb()) {
Bill Wendlingb3d46782011-10-06 23:37:36 +00006600 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6601 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
6602 .addFrameIndex(FI)
6603 .addImm(1)
6604 .addMemOperand(FIMMOLd));
Bill Wendlingf9f5e452011-10-07 22:08:37 +00006605
Bill Wendling64e6bfc2011-10-18 23:11:05 +00006606 if (NumLPads < 256) {
6607 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
6608 .addReg(NewVReg1)
6609 .addImm(NumLPads));
6610 } else {
6611 MachineConstantPool *ConstantPool = MF->getConstantPool();
Bill Wendling2977a152011-10-19 09:24:02 +00006612 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6613 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6614
6615 // MachineConstantPool wants an explicit alignment.
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006616 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00006617 if (Align == 0)
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006618 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00006619 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
Bill Wendling64e6bfc2011-10-18 23:11:05 +00006620
6621 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6622 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
6623 .addReg(VReg1, RegState::Define)
6624 .addConstantPoolIndex(Idx));
6625 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
6626 .addReg(NewVReg1)
6627 .addReg(VReg1));
6628 }
6629
Bill Wendlingb3d46782011-10-06 23:37:36 +00006630 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
6631 .addMBB(TrapBB)
6632 .addImm(ARMCC::HI)
6633 .addReg(ARM::CPSR);
6634
6635 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6636 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
6637 .addReg(ARM::CPSR, RegState::Define)
6638 .addReg(NewVReg1)
6639 .addImm(2));
6640
6641 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling8d50ea02011-10-06 23:41:14 +00006642 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Bill Wendlingb3d46782011-10-06 23:37:36 +00006643 .addJumpTableIndex(MJTI)
6644 .addImm(UId));
6645
6646 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6647 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
6648 .addReg(ARM::CPSR, RegState::Define)
6649 .addReg(NewVReg2, RegState::Kill)
6650 .addReg(NewVReg3));
6651
6652 MachineMemOperand *JTMMOLd =
6653 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6654 MachineMemOperand::MOLoad, 4, 4);
6655
6656 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6657 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
6658 .addReg(NewVReg4, RegState::Kill)
6659 .addImm(0)
6660 .addMemOperand(JTMMOLd));
6661
Chad Rosier96603432013-03-01 18:30:38 +00006662 unsigned NewVReg6 = NewVReg5;
6663 if (RelocM == Reloc::PIC_) {
6664 NewVReg6 = MRI->createVirtualRegister(TRC);
6665 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
6666 .addReg(ARM::CPSR, RegState::Define)
6667 .addReg(NewVReg5, RegState::Kill)
6668 .addReg(NewVReg3));
6669 }
Bill Wendlingb3d46782011-10-06 23:37:36 +00006670
6671 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
6672 .addReg(NewVReg6, RegState::Kill)
6673 .addJumpTableIndex(MJTI)
6674 .addImm(UId);
Bill Wendling5626c662011-10-06 22:53:00 +00006675 } else {
6676 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6677 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
6678 .addFrameIndex(FI)
6679 .addImm(4)
6680 .addMemOperand(FIMMOLd));
Bill Wendling973c8172011-10-18 22:11:18 +00006681
Bill Wendling4969dcd2011-10-18 22:52:20 +00006682 if (NumLPads < 256) {
6683 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
6684 .addReg(NewVReg1)
6685 .addImm(NumLPads));
Bill Wendling2977a152011-10-19 09:24:02 +00006686 } else if (Subtarget->hasV6T2Ops() && isUInt<16>(NumLPads)) {
Bill Wendling4969dcd2011-10-18 22:52:20 +00006687 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6688 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00006689 .addImm(NumLPads & 0xFFFF));
6690
6691 unsigned VReg2 = VReg1;
6692 if ((NumLPads & 0xFFFF0000) != 0) {
6693 VReg2 = MRI->createVirtualRegister(TRC);
6694 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
6695 .addReg(VReg1)
6696 .addImm(NumLPads >> 16));
6697 }
6698
Bill Wendling4969dcd2011-10-18 22:52:20 +00006699 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6700 .addReg(NewVReg1)
6701 .addReg(VReg2));
Bill Wendling2977a152011-10-19 09:24:02 +00006702 } else {
6703 MachineConstantPool *ConstantPool = MF->getConstantPool();
6704 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6705 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6706
6707 // MachineConstantPool wants an explicit alignment.
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006708 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00006709 if (Align == 0)
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006710 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00006711 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
6712
6713 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6714 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRcp))
6715 .addReg(VReg1, RegState::Define)
Bill Wendlingcf7bdf42011-10-20 20:37:11 +00006716 .addConstantPoolIndex(Idx)
6717 .addImm(0));
Bill Wendling2977a152011-10-19 09:24:02 +00006718 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6719 .addReg(NewVReg1)
6720 .addReg(VReg1, RegState::Kill));
Bill Wendling4969dcd2011-10-18 22:52:20 +00006721 }
6722
Bill Wendling5626c662011-10-06 22:53:00 +00006723 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
6724 .addMBB(TrapBB)
6725 .addImm(ARMCC::HI)
6726 .addReg(ARM::CPSR);
Bill Wendling202803e2011-10-05 00:02:33 +00006727
Bill Wendling973c8172011-10-18 22:11:18 +00006728 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00006729 AddDefaultCC(
Bill Wendling973c8172011-10-18 22:11:18 +00006730 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00006731 .addReg(NewVReg1)
6732 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling973c8172011-10-18 22:11:18 +00006733 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6734 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00006735 .addJumpTableIndex(MJTI)
6736 .addImm(UId));
6737
6738 MachineMemOperand *JTMMOLd =
6739 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6740 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling973c8172011-10-18 22:11:18 +00006741 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00006742 AddDefaultPred(
Bill Wendling973c8172011-10-18 22:11:18 +00006743 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
6744 .addReg(NewVReg3, RegState::Kill)
6745 .addReg(NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00006746 .addImm(0)
6747 .addMemOperand(JTMMOLd));
6748
Chad Rosier96603432013-03-01 18:30:38 +00006749 if (RelocM == Reloc::PIC_) {
6750 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
6751 .addReg(NewVReg5, RegState::Kill)
6752 .addReg(NewVReg4)
6753 .addJumpTableIndex(MJTI)
6754 .addImm(UId);
6755 } else {
6756 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTr))
6757 .addReg(NewVReg5, RegState::Kill)
6758 .addJumpTableIndex(MJTI)
6759 .addImm(UId);
6760 }
Bill Wendling5626c662011-10-06 22:53:00 +00006761 }
Bill Wendling202803e2011-10-05 00:02:33 +00006762
Bill Wendling324be982011-10-05 00:39:32 +00006763 // Add the jump table entries as successors to the MBB.
Jakob Stoklund Olesen710093e2012-08-20 20:52:03 +00006764 SmallPtrSet<MachineBasicBlock*, 8> SeenMBBs;
Bill Wendling324be982011-10-05 00:39:32 +00006765 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00006766 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
6767 MachineBasicBlock *CurMBB = *I;
Jakob Stoklund Olesen710093e2012-08-20 20:52:03 +00006768 if (SeenMBBs.insert(CurMBB))
Bill Wendling883ec972011-10-07 23:18:02 +00006769 DispContBB->addSuccessor(CurMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00006770 }
6771
Bill Wendling26d27802011-10-17 05:25:09 +00006772 // N.B. the order the invoke BBs are processed in doesn't matter here.
Craig Topper840beec2014-04-04 05:16:06 +00006773 const MCPhysReg *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendling617075f2011-10-18 18:30:49 +00006774 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Bill Wendling883ec972011-10-07 23:18:02 +00006775 for (SmallPtrSet<MachineBasicBlock*, 64>::iterator
6776 I = InvokeBBs.begin(), E = InvokeBBs.end(); I != E; ++I) {
6777 MachineBasicBlock *BB = *I;
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006778
6779 // Remove the landing pad successor from the invoke block and replace it
6780 // with the new dispatch block.
Bill Wendling1414bc52011-10-26 07:16:18 +00006781 SmallVector<MachineBasicBlock*, 4> Successors(BB->succ_begin(),
6782 BB->succ_end());
6783 while (!Successors.empty()) {
6784 MachineBasicBlock *SMBB = Successors.pop_back_val();
Bill Wendling883ec972011-10-07 23:18:02 +00006785 if (SMBB->isLandingPad()) {
6786 BB->removeSuccessor(SMBB);
Bill Wendling617075f2011-10-18 18:30:49 +00006787 MBBLPads.push_back(SMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00006788 }
6789 }
6790
6791 BB->addSuccessor(DispatchBB);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006792
6793 // Find the invoke call and mark all of the callee-saved registers as
6794 // 'implicit defined' so that they're spilled. This prevents code from
6795 // moving instructions to before the EH block, where they will never be
6796 // executed.
6797 for (MachineBasicBlock::reverse_iterator
6798 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00006799 if (!II->isCall()) continue;
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006800
6801 DenseMap<unsigned, bool> DefRegs;
6802 for (MachineInstr::mop_iterator
6803 OI = II->operands_begin(), OE = II->operands_end();
6804 OI != OE; ++OI) {
6805 if (!OI->isReg()) continue;
6806 DefRegs[OI->getReg()] = true;
6807 }
6808
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +00006809 MachineInstrBuilder MIB(*MF, &*II);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006810
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00006811 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
Bill Wendling94e66432011-10-22 00:29:28 +00006812 unsigned Reg = SavedRegs[i];
6813 if (Subtarget->isThumb2() &&
Craig Topperc7242e02012-04-20 07:30:17 +00006814 !ARM::tGPRRegClass.contains(Reg) &&
6815 !ARM::hGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00006816 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00006817 if (Subtarget->isThumb1Only() && !ARM::tGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00006818 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00006819 if (!Subtarget->isThumb() && !ARM::GPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00006820 continue;
6821 if (!DefRegs[Reg])
6822 MIB.addReg(Reg, RegState::ImplicitDefine | RegState::Dead);
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00006823 }
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006824
6825 break;
6826 }
Bill Wendling883ec972011-10-07 23:18:02 +00006827 }
Bill Wendling324be982011-10-05 00:39:32 +00006828
Bill Wendling617075f2011-10-18 18:30:49 +00006829 // Mark all former landing pads as non-landing pads. The dispatch is the only
6830 // landing pad now.
6831 for (SmallVectorImpl<MachineBasicBlock*>::iterator
6832 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
6833 (*I)->setIsLandingPad(false);
6834
Bill Wendling324be982011-10-05 00:39:32 +00006835 // The instruction is gone now.
6836 MI->eraseFromParent();
6837
Bill Wendling374ee192011-10-03 21:25:38 +00006838 return MBB;
6839}
6840
Evan Cheng0cc4ad92010-07-13 19:27:42 +00006841static
6842MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
6843 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
6844 E = MBB->succ_end(); I != E; ++I)
6845 if (*I != Succ)
6846 return *I;
6847 llvm_unreachable("Expecting a BB with two successors!");
6848}
6849
Manman Renb504f492013-10-29 22:27:32 +00006850/// Return the load opcode for a given load size. If load size >= 8,
6851/// neon opcode will be returned.
6852static unsigned getLdOpcode(unsigned LdSize, bool IsThumb1, bool IsThumb2) {
6853 if (LdSize >= 8)
6854 return LdSize == 16 ? ARM::VLD1q32wb_fixed
6855 : LdSize == 8 ? ARM::VLD1d32wb_fixed : 0;
6856 if (IsThumb1)
6857 return LdSize == 4 ? ARM::tLDRi
6858 : LdSize == 2 ? ARM::tLDRHi
6859 : LdSize == 1 ? ARM::tLDRBi : 0;
6860 if (IsThumb2)
6861 return LdSize == 4 ? ARM::t2LDR_POST
6862 : LdSize == 2 ? ARM::t2LDRH_POST
6863 : LdSize == 1 ? ARM::t2LDRB_POST : 0;
6864 return LdSize == 4 ? ARM::LDR_POST_IMM
6865 : LdSize == 2 ? ARM::LDRH_POST
6866 : LdSize == 1 ? ARM::LDRB_POST_IMM : 0;
6867}
6868
6869/// Return the store opcode for a given store size. If store size >= 8,
6870/// neon opcode will be returned.
6871static unsigned getStOpcode(unsigned StSize, bool IsThumb1, bool IsThumb2) {
6872 if (StSize >= 8)
6873 return StSize == 16 ? ARM::VST1q32wb_fixed
6874 : StSize == 8 ? ARM::VST1d32wb_fixed : 0;
6875 if (IsThumb1)
6876 return StSize == 4 ? ARM::tSTRi
6877 : StSize == 2 ? ARM::tSTRHi
6878 : StSize == 1 ? ARM::tSTRBi : 0;
6879 if (IsThumb2)
6880 return StSize == 4 ? ARM::t2STR_POST
6881 : StSize == 2 ? ARM::t2STRH_POST
6882 : StSize == 1 ? ARM::t2STRB_POST : 0;
6883 return StSize == 4 ? ARM::STR_POST_IMM
6884 : StSize == 2 ? ARM::STRH_POST
6885 : StSize == 1 ? ARM::STRB_POST_IMM : 0;
6886}
6887
6888/// Emit a post-increment load operation with given size. The instructions
6889/// will be added to BB at Pos.
6890static void emitPostLd(MachineBasicBlock *BB, MachineInstr *Pos,
6891 const TargetInstrInfo *TII, DebugLoc dl,
6892 unsigned LdSize, unsigned Data, unsigned AddrIn,
6893 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
6894 unsigned LdOpc = getLdOpcode(LdSize, IsThumb1, IsThumb2);
6895 assert(LdOpc != 0 && "Should have a load opcode");
6896 if (LdSize >= 8) {
6897 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
6898 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
6899 .addImm(0));
6900 } else if (IsThumb1) {
6901 // load + update AddrIn
6902 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
6903 .addReg(AddrIn).addImm(0));
6904 MachineInstrBuilder MIB =
6905 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
6906 MIB = AddDefaultT1CC(MIB);
6907 MIB.addReg(AddrIn).addImm(LdSize);
6908 AddDefaultPred(MIB);
6909 } else if (IsThumb2) {
6910 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
6911 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
6912 .addImm(LdSize));
6913 } else { // arm
6914 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
6915 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
6916 .addReg(0).addImm(LdSize));
6917 }
6918}
6919
6920/// Emit a post-increment store operation with given size. The instructions
6921/// will be added to BB at Pos.
6922static void emitPostSt(MachineBasicBlock *BB, MachineInstr *Pos,
6923 const TargetInstrInfo *TII, DebugLoc dl,
6924 unsigned StSize, unsigned Data, unsigned AddrIn,
6925 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
6926 unsigned StOpc = getStOpcode(StSize, IsThumb1, IsThumb2);
6927 assert(StOpc != 0 && "Should have a store opcode");
6928 if (StSize >= 8) {
6929 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
6930 .addReg(AddrIn).addImm(0).addReg(Data));
6931 } else if (IsThumb1) {
6932 // store + update AddrIn
6933 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc)).addReg(Data)
6934 .addReg(AddrIn).addImm(0));
6935 MachineInstrBuilder MIB =
6936 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
6937 MIB = AddDefaultT1CC(MIB);
6938 MIB.addReg(AddrIn).addImm(StSize);
6939 AddDefaultPred(MIB);
6940 } else if (IsThumb2) {
6941 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
6942 .addReg(Data).addReg(AddrIn).addImm(StSize));
6943 } else { // arm
6944 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
6945 .addReg(Data).addReg(AddrIn).addReg(0)
6946 .addImm(StSize));
6947 }
6948}
6949
David Peixottoc32e24a2013-10-17 19:49:22 +00006950MachineBasicBlock *
6951ARMTargetLowering::EmitStructByval(MachineInstr *MI,
6952 MachineBasicBlock *BB) const {
Manman Rene8735522012-06-01 19:33:18 +00006953 // This pseudo instruction has 3 operands: dst, src, size
6954 // We expand it to a loop if size > Subtarget->getMaxInlineSizeThreshold().
6955 // Otherwise, we will generate unrolled scalar copies.
Eric Christopherd9134482014-08-04 21:25:23 +00006956 const TargetInstrInfo *TII =
6957 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Manman Rene8735522012-06-01 19:33:18 +00006958 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6959 MachineFunction::iterator It = BB;
6960 ++It;
6961
6962 unsigned dest = MI->getOperand(0).getReg();
6963 unsigned src = MI->getOperand(1).getReg();
6964 unsigned SizeVal = MI->getOperand(2).getImm();
6965 unsigned Align = MI->getOperand(3).getImm();
6966 DebugLoc dl = MI->getDebugLoc();
6967
Manman Rene8735522012-06-01 19:33:18 +00006968 MachineFunction *MF = BB->getParent();
6969 MachineRegisterInfo &MRI = MF->getRegInfo();
David Peixottoc32e24a2013-10-17 19:49:22 +00006970 unsigned UnitSize = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00006971 const TargetRegisterClass *TRC = nullptr;
6972 const TargetRegisterClass *VecTRC = nullptr;
David Peixottob0653e532013-10-24 16:39:36 +00006973
6974 bool IsThumb1 = Subtarget->isThumb1Only();
6975 bool IsThumb2 = Subtarget->isThumb2();
Manman Rene8735522012-06-01 19:33:18 +00006976
6977 if (Align & 1) {
Manman Rene8735522012-06-01 19:33:18 +00006978 UnitSize = 1;
6979 } else if (Align & 2) {
Manman Rene8735522012-06-01 19:33:18 +00006980 UnitSize = 2;
6981 } else {
Manman Ren6e1fd462012-06-18 22:23:48 +00006982 // Check whether we can use NEON instructions.
Bill Wendling698e84f2012-12-30 10:32:01 +00006983 if (!MF->getFunction()->getAttributes().
6984 hasAttribute(AttributeSet::FunctionIndex,
6985 Attribute::NoImplicitFloat) &&
Manman Ren6e1fd462012-06-18 22:23:48 +00006986 Subtarget->hasNEON()) {
David Peixottoc32e24a2013-10-17 19:49:22 +00006987 if ((Align % 16 == 0) && SizeVal >= 16)
Manman Ren6e1fd462012-06-18 22:23:48 +00006988 UnitSize = 16;
David Peixottoc32e24a2013-10-17 19:49:22 +00006989 else if ((Align % 8 == 0) && SizeVal >= 8)
Manman Ren6e1fd462012-06-18 22:23:48 +00006990 UnitSize = 8;
Manman Ren6e1fd462012-06-18 22:23:48 +00006991 }
6992 // Can't use NEON instructions.
David Peixottoc32e24a2013-10-17 19:49:22 +00006993 if (UnitSize == 0)
Manman Ren6e1fd462012-06-18 22:23:48 +00006994 UnitSize = 4;
Manman Rene8735522012-06-01 19:33:18 +00006995 }
Manman Ren6e1fd462012-06-18 22:23:48 +00006996
David Peixottob0653e532013-10-24 16:39:36 +00006997 // Select the correct opcode and register class for unit size load/store
6998 bool IsNeon = UnitSize >= 8;
6999 TRC = (IsThumb1 || IsThumb2) ? (const TargetRegisterClass *)&ARM::tGPRRegClass
7000 : (const TargetRegisterClass *)&ARM::GPRRegClass;
Manman Renb504f492013-10-29 22:27:32 +00007001 if (IsNeon)
David Peixottob0653e532013-10-24 16:39:36 +00007002 VecTRC = UnitSize == 16
7003 ? (const TargetRegisterClass *)&ARM::DPairRegClass
7004 : UnitSize == 8
7005 ? (const TargetRegisterClass *)&ARM::DPRRegClass
Craig Topper062a2ba2014-04-25 05:30:21 +00007006 : nullptr;
David Peixottob0653e532013-10-24 16:39:36 +00007007
Manman Rene8735522012-06-01 19:33:18 +00007008 unsigned BytesLeft = SizeVal % UnitSize;
7009 unsigned LoopSize = SizeVal - BytesLeft;
7010
7011 if (SizeVal <= Subtarget->getMaxInlineSizeThreshold()) {
7012 // Use LDR and STR to copy.
7013 // [scratch, srcOut] = LDR_POST(srcIn, UnitSize)
7014 // [destOut] = STR_POST(scratch, destIn, UnitSize)
7015 unsigned srcIn = src;
7016 unsigned destIn = dest;
7017 for (unsigned i = 0; i < LoopSize; i+=UnitSize) {
David Peixottob0653e532013-10-24 16:39:36 +00007018 unsigned srcOut = MRI.createVirtualRegister(TRC);
7019 unsigned destOut = MRI.createVirtualRegister(TRC);
7020 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007021 emitPostLd(BB, MI, TII, dl, UnitSize, scratch, srcIn, srcOut,
7022 IsThumb1, IsThumb2);
7023 emitPostSt(BB, MI, TII, dl, UnitSize, scratch, destIn, destOut,
7024 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007025 srcIn = srcOut;
7026 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007027 }
7028
7029 // Handle the leftover bytes with LDRB and STRB.
7030 // [scratch, srcOut] = LDRB_POST(srcIn, 1)
7031 // [destOut] = STRB_POST(scratch, destIn, 1)
Manman Rene8735522012-06-01 19:33:18 +00007032 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007033 unsigned srcOut = MRI.createVirtualRegister(TRC);
7034 unsigned destOut = MRI.createVirtualRegister(TRC);
7035 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007036 emitPostLd(BB, MI, TII, dl, 1, scratch, srcIn, srcOut,
7037 IsThumb1, IsThumb2);
7038 emitPostSt(BB, MI, TII, dl, 1, scratch, destIn, destOut,
7039 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007040 srcIn = srcOut;
7041 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007042 }
7043 MI->eraseFromParent(); // The instruction is gone now.
7044 return BB;
7045 }
7046
7047 // Expand the pseudo op to a loop.
7048 // thisMBB:
7049 // ...
7050 // movw varEnd, # --> with thumb2
7051 // movt varEnd, #
7052 // ldrcp varEnd, idx --> without thumb2
7053 // fallthrough --> loopMBB
7054 // loopMBB:
7055 // PHI varPhi, varEnd, varLoop
7056 // PHI srcPhi, src, srcLoop
7057 // PHI destPhi, dst, destLoop
7058 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7059 // [destLoop] = STR_POST(scratch, destPhi, UnitSize)
7060 // subs varLoop, varPhi, #UnitSize
7061 // bne loopMBB
7062 // fallthrough --> exitMBB
7063 // exitMBB:
7064 // epilogue to handle left-over bytes
7065 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7066 // [destOut] = STRB_POST(scratch, destLoop, 1)
7067 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7068 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7069 MF->insert(It, loopMBB);
7070 MF->insert(It, exitMBB);
7071
7072 // Transfer the remainder of BB and its successor edges to exitMBB.
7073 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007074 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Manman Rene8735522012-06-01 19:33:18 +00007075 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
7076
7077 // Load an immediate to varEnd.
David Peixottob0653e532013-10-24 16:39:36 +00007078 unsigned varEnd = MRI.createVirtualRegister(TRC);
7079 if (IsThumb2) {
7080 unsigned Vtmp = varEnd;
7081 if ((LoopSize & 0xFFFF0000) != 0)
7082 Vtmp = MRI.createVirtualRegister(TRC);
7083 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVi16), Vtmp)
7084 .addImm(LoopSize & 0xFFFF));
7085
7086 if ((LoopSize & 0xFFFF0000) != 0)
7087 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVTi16), varEnd)
7088 .addReg(Vtmp).addImm(LoopSize >> 16));
7089 } else {
7090 MachineConstantPool *ConstantPool = MF->getConstantPool();
7091 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7092 const Constant *C = ConstantInt::get(Int32Ty, LoopSize);
7093
7094 // MachineConstantPool wants an explicit alignment.
7095 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
7096 if (Align == 0)
7097 Align = getDataLayout()->getTypeAllocSize(C->getType());
7098 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
7099
7100 if (IsThumb1)
7101 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::tLDRpci)).addReg(
7102 varEnd, RegState::Define).addConstantPoolIndex(Idx));
7103 else
7104 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::LDRcp)).addReg(
7105 varEnd, RegState::Define).addConstantPoolIndex(Idx).addImm(0));
7106 }
Manman Rene8735522012-06-01 19:33:18 +00007107 BB->addSuccessor(loopMBB);
7108
7109 // Generate the loop body:
7110 // varPhi = PHI(varLoop, varEnd)
7111 // srcPhi = PHI(srcLoop, src)
7112 // destPhi = PHI(destLoop, dst)
7113 MachineBasicBlock *entryBB = BB;
7114 BB = loopMBB;
David Peixottob0653e532013-10-24 16:39:36 +00007115 unsigned varLoop = MRI.createVirtualRegister(TRC);
7116 unsigned varPhi = MRI.createVirtualRegister(TRC);
7117 unsigned srcLoop = MRI.createVirtualRegister(TRC);
7118 unsigned srcPhi = MRI.createVirtualRegister(TRC);
7119 unsigned destLoop = MRI.createVirtualRegister(TRC);
7120 unsigned destPhi = MRI.createVirtualRegister(TRC);
Manman Rene8735522012-06-01 19:33:18 +00007121
7122 BuildMI(*BB, BB->begin(), dl, TII->get(ARM::PHI), varPhi)
7123 .addReg(varLoop).addMBB(loopMBB)
7124 .addReg(varEnd).addMBB(entryBB);
7125 BuildMI(BB, dl, TII->get(ARM::PHI), srcPhi)
7126 .addReg(srcLoop).addMBB(loopMBB)
7127 .addReg(src).addMBB(entryBB);
7128 BuildMI(BB, dl, TII->get(ARM::PHI), destPhi)
7129 .addReg(destLoop).addMBB(loopMBB)
7130 .addReg(dest).addMBB(entryBB);
7131
7132 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7133 // [destLoop] = STR_POST(scratch, destPhi, UnitSiz)
David Peixottob0653e532013-10-24 16:39:36 +00007134 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007135 emitPostLd(BB, BB->end(), TII, dl, UnitSize, scratch, srcPhi, srcLoop,
7136 IsThumb1, IsThumb2);
7137 emitPostSt(BB, BB->end(), TII, dl, UnitSize, scratch, destPhi, destLoop,
7138 IsThumb1, IsThumb2);
Manman Rene8735522012-06-01 19:33:18 +00007139
7140 // Decrement loop variable by UnitSize.
David Peixottob0653e532013-10-24 16:39:36 +00007141 if (IsThumb1) {
7142 MachineInstrBuilder MIB =
7143 BuildMI(*BB, BB->end(), dl, TII->get(ARM::tSUBi8), varLoop);
7144 MIB = AddDefaultT1CC(MIB);
7145 MIB.addReg(varPhi).addImm(UnitSize);
7146 AddDefaultPred(MIB);
7147 } else {
7148 MachineInstrBuilder MIB =
7149 BuildMI(*BB, BB->end(), dl,
7150 TII->get(IsThumb2 ? ARM::t2SUBri : ARM::SUBri), varLoop);
7151 AddDefaultCC(AddDefaultPred(MIB.addReg(varPhi).addImm(UnitSize)));
7152 MIB->getOperand(5).setReg(ARM::CPSR);
7153 MIB->getOperand(5).setIsDef(true);
7154 }
7155 BuildMI(*BB, BB->end(), dl,
7156 TII->get(IsThumb1 ? ARM::tBcc : IsThumb2 ? ARM::t2Bcc : ARM::Bcc))
7157 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Manman Rene8735522012-06-01 19:33:18 +00007158
7159 // loopMBB can loop back to loopMBB or fall through to exitMBB.
7160 BB->addSuccessor(loopMBB);
7161 BB->addSuccessor(exitMBB);
7162
7163 // Add epilogue to handle BytesLeft.
7164 BB = exitMBB;
7165 MachineInstr *StartOfExit = exitMBB->begin();
Manman Rene8735522012-06-01 19:33:18 +00007166
7167 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7168 // [destOut] = STRB_POST(scratch, destLoop, 1)
7169 unsigned srcIn = srcLoop;
7170 unsigned destIn = destLoop;
7171 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007172 unsigned srcOut = MRI.createVirtualRegister(TRC);
7173 unsigned destOut = MRI.createVirtualRegister(TRC);
7174 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007175 emitPostLd(BB, StartOfExit, TII, dl, 1, scratch, srcIn, srcOut,
7176 IsThumb1, IsThumb2);
7177 emitPostSt(BB, StartOfExit, TII, dl, 1, scratch, destIn, destOut,
7178 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007179 srcIn = srcOut;
7180 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007181 }
7182
7183 MI->eraseFromParent(); // The instruction is gone now.
7184 return BB;
7185}
7186
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007187MachineBasicBlock *
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007188ARMTargetLowering::EmitLowered__chkstk(MachineInstr *MI,
7189 MachineBasicBlock *MBB) const {
7190 const TargetMachine &TM = getTargetMachine();
Eric Christopherd9134482014-08-04 21:25:23 +00007191 const TargetInstrInfo &TII = *TM.getSubtargetImpl()->getInstrInfo();
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007192 DebugLoc DL = MI->getDebugLoc();
7193
7194 assert(Subtarget->isTargetWindows() &&
7195 "__chkstk is only supported on Windows");
7196 assert(Subtarget->isThumb2() && "Windows on ARM requires Thumb-2 mode");
7197
7198 // __chkstk takes the number of words to allocate on the stack in R4, and
7199 // returns the stack adjustment in number of bytes in R4. This will not
7200 // clober any other registers (other than the obvious lr).
7201 //
7202 // Although, technically, IP should be considered a register which may be
7203 // clobbered, the call itself will not touch it. Windows on ARM is a pure
7204 // thumb-2 environment, so there is no interworking required. As a result, we
7205 // do not expect a veneer to be emitted by the linker, clobbering IP.
7206 //
Alp Toker1d099d92014-06-19 19:41:26 +00007207 // Each module receives its own copy of __chkstk, so no import thunk is
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007208 // required, again, ensuring that IP is not clobbered.
7209 //
7210 // Finally, although some linkers may theoretically provide a trampoline for
7211 // out of range calls (which is quite common due to a 32M range limitation of
7212 // branches for Thumb), we can generate the long-call version via
7213 // -mcmodel=large, alleviating the need for the trampoline which may clobber
7214 // IP.
7215
7216 switch (TM.getCodeModel()) {
7217 case CodeModel::Small:
7218 case CodeModel::Medium:
7219 case CodeModel::Default:
7220 case CodeModel::Kernel:
7221 BuildMI(*MBB, MI, DL, TII.get(ARM::tBL))
7222 .addImm((unsigned)ARMCC::AL).addReg(0)
7223 .addExternalSymbol("__chkstk")
7224 .addReg(ARM::R4, RegState::Implicit | RegState::Kill)
7225 .addReg(ARM::R4, RegState::Implicit | RegState::Define)
7226 .addReg(ARM::R12, RegState::Implicit | RegState::Define | RegState::Dead);
7227 break;
7228 case CodeModel::Large:
7229 case CodeModel::JITDefault: {
7230 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
7231 unsigned Reg = MRI.createVirtualRegister(&ARM::rGPRRegClass);
7232
7233 BuildMI(*MBB, MI, DL, TII.get(ARM::t2MOVi32imm), Reg)
7234 .addExternalSymbol("__chkstk");
7235 BuildMI(*MBB, MI, DL, TII.get(ARM::tBLXr))
7236 .addImm((unsigned)ARMCC::AL).addReg(0)
7237 .addReg(Reg, RegState::Kill)
7238 .addReg(ARM::R4, RegState::Implicit | RegState::Kill)
7239 .addReg(ARM::R4, RegState::Implicit | RegState::Define)
7240 .addReg(ARM::R12, RegState::Implicit | RegState::Define | RegState::Dead);
7241 break;
7242 }
7243 }
7244
7245 AddDefaultCC(AddDefaultPred(BuildMI(*MBB, MI, DL, TII.get(ARM::t2SUBrr),
7246 ARM::SP)
Saleem Abdulrasoolc4e00282014-07-19 01:29:51 +00007247 .addReg(ARM::SP).addReg(ARM::R4)));
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007248
7249 MI->eraseFromParent();
7250 return MBB;
7251}
7252
7253MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007254ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007255 MachineBasicBlock *BB) const {
Eric Christopherd9134482014-08-04 21:25:23 +00007256 const TargetInstrInfo *TII =
7257 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesen7647da62009-02-13 02:25:56 +00007258 DebugLoc dl = MI->getDebugLoc();
Jim Grosbach57ccc192009-12-14 20:14:59 +00007259 bool isThumb2 = Subtarget->isThumb2();
Evan Cheng10043e22007-01-19 07:51:42 +00007260 switch (MI->getOpcode()) {
Andrew Trick0ed57782011-04-23 03:55:32 +00007261 default: {
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007262 MI->dump();
Evan Chengb972e562009-08-07 00:34:42 +00007263 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick0ed57782011-04-23 03:55:32 +00007264 }
Jim Grosbach9c0b86a2011-09-16 21:55:56 +00007265 // The Thumb2 pre-indexed stores have the same MI operands, they just
7266 // define them differently in the .td files from the isel patterns, so
7267 // they need pseudos.
7268 case ARM::t2STR_preidx:
7269 MI->setDesc(TII->get(ARM::t2STR_PRE));
7270 return BB;
7271 case ARM::t2STRB_preidx:
7272 MI->setDesc(TII->get(ARM::t2STRB_PRE));
7273 return BB;
7274 case ARM::t2STRH_preidx:
7275 MI->setDesc(TII->get(ARM::t2STRH_PRE));
7276 return BB;
7277
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007278 case ARM::STRi_preidx:
7279 case ARM::STRBi_preidx: {
Jim Grosbach5e80abb2011-08-09 21:22:41 +00007280 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007281 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
7282 // Decode the offset.
7283 unsigned Offset = MI->getOperand(4).getImm();
7284 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
7285 Offset = ARM_AM::getAM2Offset(Offset);
7286 if (isSub)
7287 Offset = -Offset;
7288
Jim Grosbachf402f692011-08-12 21:02:34 +00007289 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer61a1ff52011-08-27 17:36:14 +00007290 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007291 .addOperand(MI->getOperand(0)) // Rn_wb
7292 .addOperand(MI->getOperand(1)) // Rt
7293 .addOperand(MI->getOperand(2)) // Rn
7294 .addImm(Offset) // offset (skip GPR==zero_reg)
7295 .addOperand(MI->getOperand(5)) // pred
Jim Grosbachf402f692011-08-12 21:02:34 +00007296 .addOperand(MI->getOperand(6))
7297 .addMemOperand(MMO);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007298 MI->eraseFromParent();
7299 return BB;
7300 }
7301 case ARM::STRr_preidx:
Jim Grosbachd886f8c2011-08-11 21:17:22 +00007302 case ARM::STRBr_preidx:
7303 case ARM::STRH_preidx: {
7304 unsigned NewOpc;
7305 switch (MI->getOpcode()) {
7306 default: llvm_unreachable("unexpected opcode!");
7307 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
7308 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
7309 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
7310 }
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007311 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
7312 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
7313 MIB.addOperand(MI->getOperand(i));
7314 MI->eraseFromParent();
7315 return BB;
7316 }
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007317
Evan Chengbb2af352009-08-12 05:17:19 +00007318 case ARM::tMOVCCr_pseudo: {
Evan Cheng10043e22007-01-19 07:51:42 +00007319 // To "insert" a SELECT_CC instruction, we actually have to insert the
7320 // diamond control-flow pattern. The incoming instruction knows the
7321 // destination vreg to set, the condition code register to branch on, the
7322 // true/false values to select between, and a branch opcode to use.
7323 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007324 MachineFunction::iterator It = BB;
Evan Cheng10043e22007-01-19 07:51:42 +00007325 ++It;
7326
7327 // thisMBB:
7328 // ...
7329 // TrueVal = ...
7330 // cmpTY ccX, r1, r2
7331 // bCC copy1MBB
7332 // fallthrough --> copy0MBB
7333 MachineBasicBlock *thisMBB = BB;
Dan Gohman3b460302008-07-07 23:14:23 +00007334 MachineFunction *F = BB->getParent();
7335 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7336 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf4f04102010-07-06 15:49:48 +00007337 F->insert(It, copy0MBB);
7338 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007339
7340 // Transfer the remainder of BB and its successor edges to sinkMBB.
7341 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007342 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007343 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7344
Dan Gohmanf4f04102010-07-06 15:49:48 +00007345 BB->addSuccessor(copy0MBB);
7346 BB->addSuccessor(sinkMBB);
Dan Gohman12205642010-07-06 15:18:19 +00007347
Dan Gohman34396292010-07-06 20:24:04 +00007348 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
7349 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
7350
Evan Cheng10043e22007-01-19 07:51:42 +00007351 // copy0MBB:
7352 // %FalseValue = ...
7353 // # fallthrough to sinkMBB
7354 BB = copy0MBB;
7355
7356 // Update machine-CFG edges
7357 BB->addSuccessor(sinkMBB);
7358
7359 // sinkMBB:
7360 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7361 // ...
7362 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007363 BuildMI(*BB, BB->begin(), dl,
7364 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Cheng10043e22007-01-19 07:51:42 +00007365 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7366 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7367
Dan Gohman34396292010-07-06 20:24:04 +00007368 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng10043e22007-01-19 07:51:42 +00007369 return BB;
7370 }
Evan Chengb972e562009-08-07 00:34:42 +00007371
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007372 case ARM::BCCi64:
7373 case ARM::BCCZi64: {
Bob Wilson36be00c2010-12-23 22:45:49 +00007374 // If there is an unconditional branch to the other successor, remove it.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007375 BB->erase(std::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick5eb0a302011-01-19 02:26:13 +00007376
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007377 // Compare both parts that make up the double comparison separately for
7378 // equality.
7379 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
7380
7381 unsigned LHS1 = MI->getOperand(1).getReg();
7382 unsigned LHS2 = MI->getOperand(2).getReg();
7383 if (RHSisZero) {
7384 AddDefaultPred(BuildMI(BB, dl,
7385 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7386 .addReg(LHS1).addImm(0));
7387 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7388 .addReg(LHS2).addImm(0)
7389 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7390 } else {
7391 unsigned RHS1 = MI->getOperand(3).getReg();
7392 unsigned RHS2 = MI->getOperand(4).getReg();
7393 AddDefaultPred(BuildMI(BB, dl,
7394 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7395 .addReg(LHS1).addReg(RHS1));
7396 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7397 .addReg(LHS2).addReg(RHS2)
7398 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7399 }
7400
7401 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
7402 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
7403 if (MI->getOperand(0).getImm() == ARMCC::NE)
7404 std::swap(destMBB, exitMBB);
7405
7406 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
7407 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007408 if (isThumb2)
7409 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
7410 else
7411 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007412
7413 MI->eraseFromParent(); // The pseudo instruction is gone now.
7414 return BB;
7415 }
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007416
Bill Wendlingf7f223f2011-10-17 20:37:20 +00007417 case ARM::Int_eh_sjlj_setjmp:
7418 case ARM::Int_eh_sjlj_setjmp_nofp:
7419 case ARM::tInt_eh_sjlj_setjmp:
7420 case ARM::t2Int_eh_sjlj_setjmp:
7421 case ARM::t2Int_eh_sjlj_setjmp_nofp:
7422 EmitSjLjDispatchBlock(MI, BB);
7423 return BB;
7424
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007425 case ARM::ABS:
7426 case ARM::t2ABS: {
7427 // To insert an ABS instruction, we have to insert the
7428 // diamond control-flow pattern. The incoming instruction knows the
7429 // source vreg to test against 0, the destination vreg to set,
7430 // the condition code register to branch on, the
Andrew Trick3f07c422011-10-18 18:40:53 +00007431 // true/false values to select between, and a branch opcode to use.
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007432 // It transforms
7433 // V1 = ABS V0
7434 // into
7435 // V2 = MOVS V0
7436 // BCC (branch to SinkBB if V0 >= 0)
7437 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick3f07c422011-10-18 18:40:53 +00007438 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007439 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7440 MachineFunction::iterator BBI = BB;
7441 ++BBI;
7442 MachineFunction *Fn = BB->getParent();
7443 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7444 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7445 Fn->insert(BBI, RSBBB);
7446 Fn->insert(BBI, SinkBB);
7447
7448 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
7449 unsigned int ABSDstReg = MI->getOperand(0).getReg();
7450 bool isThumb2 = Subtarget->isThumb2();
7451 MachineRegisterInfo &MRI = Fn->getRegInfo();
7452 // In Thumb mode S must not be specified if source register is the SP or
7453 // PC and if destination register is the SP, so restrict register class
Craig Topperc7242e02012-04-20 07:30:17 +00007454 unsigned NewRsbDstReg = MRI.createVirtualRegister(isThumb2 ?
7455 (const TargetRegisterClass*)&ARM::rGPRRegClass :
7456 (const TargetRegisterClass*)&ARM::GPRRegClass);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007457
7458 // Transfer the remainder of BB and its successor edges to sinkMBB.
7459 SinkBB->splice(SinkBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007460 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007461 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
7462
7463 BB->addSuccessor(RSBBB);
7464 BB->addSuccessor(SinkBB);
7465
7466 // fall through to SinkMBB
7467 RSBBB->addSuccessor(SinkBB);
7468
Manman Rene0763c72012-06-15 21:32:12 +00007469 // insert a cmp at the end of BB
Andrew Trickbc325162012-07-18 18:34:24 +00007470 AddDefaultPred(BuildMI(BB, dl,
Manman Rene0763c72012-06-15 21:32:12 +00007471 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7472 .addReg(ABSSrcReg).addImm(0));
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007473
7474 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick3f07c422011-10-18 18:40:53 +00007475 BuildMI(BB, dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007476 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
7477 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
7478
7479 // insert rsbri in RSBBB
7480 // Note: BCC and rsbri will be converted into predicated rsbmi
7481 // by if-conversion pass
Andrew Trick3f07c422011-10-18 18:40:53 +00007482 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007483 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
Manman Rene0763c72012-06-15 21:32:12 +00007484 .addReg(ABSSrcReg, RegState::Kill)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007485 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
7486
Andrew Trick3f07c422011-10-18 18:40:53 +00007487 // insert PHI in SinkBB,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007488 // reuse ABSDstReg to not change uses of ABS instruction
7489 BuildMI(*SinkBB, SinkBB->begin(), dl,
7490 TII->get(ARM::PHI), ABSDstReg)
7491 .addReg(NewRsbDstReg).addMBB(RSBBB)
Manman Rene0763c72012-06-15 21:32:12 +00007492 .addReg(ABSSrcReg).addMBB(BB);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007493
7494 // remove ABS instruction
Andrew Trick3f07c422011-10-18 18:40:53 +00007495 MI->eraseFromParent();
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007496
7497 // return last added BB
7498 return SinkBB;
7499 }
Manman Rene8735522012-06-01 19:33:18 +00007500 case ARM::COPY_STRUCT_BYVAL_I32:
Manman Ren9f911162012-06-01 02:44:42 +00007501 ++NumLoopByVals;
Manman Rene8735522012-06-01 19:33:18 +00007502 return EmitStructByval(MI, BB);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007503 case ARM::WIN__CHKSTK:
7504 return EmitLowered__chkstk(MI, BB);
Evan Cheng10043e22007-01-19 07:51:42 +00007505 }
7506}
7507
Evan Chenge6fba772011-08-30 19:09:48 +00007508void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
7509 SDNode *Node) const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00007510 if (!MI->hasPostISelHook()) {
Andrew Trick924123a2011-09-21 02:20:46 +00007511 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
7512 "Pseudo flag-setting opcodes must be marked with 'hasPostISelHook'");
7513 return;
7514 }
7515
Evan Cheng7f8e5632011-12-07 07:15:52 +00007516 const MCInstrDesc *MCID = &MI->getDesc();
Andrew Trick8586e622011-09-20 03:17:40 +00007517 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
7518 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
7519 // operand is still set to noreg. If needed, set the optional operand's
7520 // register to CPSR, and remove the redundant implicit def.
Andrew Trick924123a2011-09-21 02:20:46 +00007521 //
Andrew Trick88b24502011-10-18 19:18:52 +00007522 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick8586e622011-09-20 03:17:40 +00007523
Andrew Trick924123a2011-09-21 02:20:46 +00007524 // Rename pseudo opcodes.
7525 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
7526 if (NewOpc) {
Eric Christopherd9134482014-08-04 21:25:23 +00007527 const ARMBaseInstrInfo *TII = static_cast<const ARMBaseInstrInfo *>(
7528 getTargetMachine().getSubtargetImpl()->getInstrInfo());
Andrew Trick88b24502011-10-18 19:18:52 +00007529 MCID = &TII->get(NewOpc);
7530
7531 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
7532 "converted opcode should be the same except for cc_out");
7533
7534 MI->setDesc(*MCID);
7535
7536 // Add the optional cc_out operand
7537 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick924123a2011-09-21 02:20:46 +00007538 }
Andrew Trick88b24502011-10-18 19:18:52 +00007539 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick8586e622011-09-20 03:17:40 +00007540
7541 // Any ARM instruction that sets the 's' bit should specify an optional
7542 // "cc_out" operand in the last operand position.
Evan Cheng7f8e5632011-12-07 07:15:52 +00007543 if (!MI->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick924123a2011-09-21 02:20:46 +00007544 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00007545 return;
7546 }
Andrew Trick924123a2011-09-21 02:20:46 +00007547 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
7548 // since we already have an optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00007549 bool definesCPSR = false;
7550 bool deadCPSR = false;
Andrew Trick88b24502011-10-18 19:18:52 +00007551 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick8586e622011-09-20 03:17:40 +00007552 i != e; ++i) {
7553 const MachineOperand &MO = MI->getOperand(i);
7554 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
7555 definesCPSR = true;
7556 if (MO.isDead())
7557 deadCPSR = true;
7558 MI->RemoveOperand(i);
7559 break;
Evan Chenge6fba772011-08-30 19:09:48 +00007560 }
7561 }
Andrew Trick8586e622011-09-20 03:17:40 +00007562 if (!definesCPSR) {
Andrew Trick924123a2011-09-21 02:20:46 +00007563 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00007564 return;
7565 }
7566 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick924123a2011-09-21 02:20:46 +00007567 if (deadCPSR) {
7568 assert(!MI->getOperand(ccOutIdx).getReg() &&
7569 "expect uninitialized optional cc_out operand");
Andrew Trick8586e622011-09-20 03:17:40 +00007570 return;
Andrew Trick924123a2011-09-21 02:20:46 +00007571 }
Andrew Trick8586e622011-09-20 03:17:40 +00007572
Andrew Trick924123a2011-09-21 02:20:46 +00007573 // If this instruction was defined with an optional CPSR def and its dag node
7574 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00007575 MachineOperand &MO = MI->getOperand(ccOutIdx);
7576 MO.setReg(ARM::CPSR);
7577 MO.setIsDef(true);
Evan Chenge6fba772011-08-30 19:09:48 +00007578}
7579
Evan Cheng10043e22007-01-19 07:51:42 +00007580//===----------------------------------------------------------------------===//
7581// ARM Optimization Hooks
7582//===----------------------------------------------------------------------===//
7583
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007584// Helper function that checks if N is a null or all ones constant.
7585static inline bool isZeroOrAllOnes(SDValue N, bool AllOnes) {
7586 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
7587 if (!C)
7588 return false;
7589 return AllOnes ? C->isAllOnesValue() : C->isNullValue();
7590}
7591
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007592// Return true if N is conditionally 0 or all ones.
7593// Detects these expressions where cc is an i1 value:
7594//
7595// (select cc 0, y) [AllOnes=0]
7596// (select cc y, 0) [AllOnes=0]
7597// (zext cc) [AllOnes=0]
7598// (sext cc) [AllOnes=0/1]
7599// (select cc -1, y) [AllOnes=1]
7600// (select cc y, -1) [AllOnes=1]
7601//
7602// Invert is set when N is the null/all ones constant when CC is false.
7603// OtherOp is set to the alternative value of N.
7604static bool isConditionalZeroOrAllOnes(SDNode *N, bool AllOnes,
7605 SDValue &CC, bool &Invert,
7606 SDValue &OtherOp,
7607 SelectionDAG &DAG) {
7608 switch (N->getOpcode()) {
7609 default: return false;
7610 case ISD::SELECT: {
7611 CC = N->getOperand(0);
7612 SDValue N1 = N->getOperand(1);
7613 SDValue N2 = N->getOperand(2);
7614 if (isZeroOrAllOnes(N1, AllOnes)) {
7615 Invert = false;
7616 OtherOp = N2;
7617 return true;
7618 }
7619 if (isZeroOrAllOnes(N2, AllOnes)) {
7620 Invert = true;
7621 OtherOp = N1;
7622 return true;
7623 }
7624 return false;
7625 }
7626 case ISD::ZERO_EXTEND:
7627 // (zext cc) can never be the all ones value.
7628 if (AllOnes)
7629 return false;
7630 // Fall through.
7631 case ISD::SIGN_EXTEND: {
7632 EVT VT = N->getValueType(0);
7633 CC = N->getOperand(0);
7634 if (CC.getValueType() != MVT::i1)
7635 return false;
7636 Invert = !AllOnes;
7637 if (AllOnes)
7638 // When looking for an AllOnes constant, N is an sext, and the 'other'
7639 // value is 0.
7640 OtherOp = DAG.getConstant(0, VT);
7641 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7642 // When looking for a 0 constant, N can be zext or sext.
7643 OtherOp = DAG.getConstant(1, VT);
7644 else
7645 OtherOp = DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT);
7646 return true;
7647 }
7648 }
7649}
7650
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007651// Combine a constant select operand into its use:
7652//
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007653// (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
7654// (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
7655// (and (select cc, -1, c), x) -> (select cc, x, (and, x, c)) [AllOnes=1]
7656// (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
7657// (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007658//
7659// The transform is rejected if the select doesn't have a constant operand that
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007660// is null, or all ones when AllOnes is set.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007661//
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007662// Also recognize sext/zext from i1:
7663//
7664// (add (zext cc), x) -> (select cc (add x, 1), x)
7665// (add (sext cc), x) -> (select cc (add x, -1), x)
7666//
7667// These transformations eventually create predicated instructions.
7668//
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007669// @param N The node to transform.
7670// @param Slct The N operand that is a select.
7671// @param OtherOp The other N operand (x above).
7672// @param DCI Context.
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007673// @param AllOnes Require the select constant to be all ones instead of null.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007674// @returns The new node, or SDValue() on failure.
Chris Lattner4147f082009-03-12 06:52:53 +00007675static
7676SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007677 TargetLowering::DAGCombinerInfo &DCI,
7678 bool AllOnes = false) {
Chris Lattner4147f082009-03-12 06:52:53 +00007679 SelectionDAG &DAG = DCI.DAG;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007680 EVT VT = N->getValueType(0);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007681 SDValue NonConstantVal;
7682 SDValue CCOp;
7683 bool SwapSelectOps;
7684 if (!isConditionalZeroOrAllOnes(Slct.getNode(), AllOnes, CCOp, SwapSelectOps,
7685 NonConstantVal, DAG))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007686 return SDValue();
7687
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007688 // Slct is now know to be the desired identity constant when CC is true.
7689 SDValue TrueVal = OtherOp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007690 SDValue FalseVal = DAG.getNode(N->getOpcode(), SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007691 OtherOp, NonConstantVal);
7692 // Unless SwapSelectOps says CC should be false.
7693 if (SwapSelectOps)
7694 std::swap(TrueVal, FalseVal);
7695
Andrew Trickef9de2a2013-05-25 02:42:55 +00007696 return DAG.getNode(ISD::SELECT, SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007697 CCOp, TrueVal, FalseVal);
Chris Lattner4147f082009-03-12 06:52:53 +00007698}
7699
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007700// Attempt combineSelectAndUse on each operand of a commutative operator N.
7701static
7702SDValue combineSelectAndUseCommutative(SDNode *N, bool AllOnes,
7703 TargetLowering::DAGCombinerInfo &DCI) {
7704 SDValue N0 = N->getOperand(0);
7705 SDValue N1 = N->getOperand(1);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007706 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007707 SDValue Result = combineSelectAndUse(N, N0, N1, DCI, AllOnes);
7708 if (Result.getNode())
7709 return Result;
7710 }
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007711 if (N1.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007712 SDValue Result = combineSelectAndUse(N, N1, N0, DCI, AllOnes);
7713 if (Result.getNode())
7714 return Result;
7715 }
7716 return SDValue();
7717}
7718
Eric Christopher1b8b94192011-06-29 21:10:36 +00007719// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattnere9e67052011-06-14 23:48:48 +00007720// (only after legalization).
7721static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
7722 TargetLowering::DAGCombinerInfo &DCI,
7723 const ARMSubtarget *Subtarget) {
7724
7725 // Only perform optimization if after legalize, and if NEON is available. We
7726 // also expected both operands to be BUILD_VECTORs.
7727 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
7728 || N0.getOpcode() != ISD::BUILD_VECTOR
7729 || N1.getOpcode() != ISD::BUILD_VECTOR)
7730 return SDValue();
7731
7732 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
7733 EVT VT = N->getValueType(0);
7734 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
7735 return SDValue();
7736
7737 // Check that the vector operands are of the right form.
7738 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
7739 // operands, where N is the size of the formed vector.
7740 // Each EXTRACT_VECTOR should have the same input vector and odd or even
7741 // index such that we have a pair wise add pattern.
Tanya Lattnere9e67052011-06-14 23:48:48 +00007742
7743 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson4b12a112011-06-15 06:04:34 +00007744 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattnere9e67052011-06-14 23:48:48 +00007745 return SDValue();
Bob Wilson4b12a112011-06-15 06:04:34 +00007746 SDValue Vec = N0->getOperand(0)->getOperand(0);
7747 SDNode *V = Vec.getNode();
7748 unsigned nextIndex = 0;
Tanya Lattnere9e67052011-06-14 23:48:48 +00007749
Eric Christopher1b8b94192011-06-29 21:10:36 +00007750 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattnere9e67052011-06-14 23:48:48 +00007751 // check to see if each of their operands are an EXTRACT_VECTOR with
7752 // the same vector and appropriate index.
7753 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
7754 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
7755 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopher1b8b94192011-06-29 21:10:36 +00007756
Tanya Lattnere9e67052011-06-14 23:48:48 +00007757 SDValue ExtVec0 = N0->getOperand(i);
7758 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopher1b8b94192011-06-29 21:10:36 +00007759
Tanya Lattnere9e67052011-06-14 23:48:48 +00007760 // First operand is the vector, verify its the same.
7761 if (V != ExtVec0->getOperand(0).getNode() ||
7762 V != ExtVec1->getOperand(0).getNode())
7763 return SDValue();
Eric Christopher1b8b94192011-06-29 21:10:36 +00007764
Tanya Lattnere9e67052011-06-14 23:48:48 +00007765 // Second is the constant, verify its correct.
7766 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
7767 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopher1b8b94192011-06-29 21:10:36 +00007768
Tanya Lattnere9e67052011-06-14 23:48:48 +00007769 // For the constant, we want to see all the even or all the odd.
7770 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
7771 || C1->getZExtValue() != nextIndex+1)
7772 return SDValue();
7773
7774 // Increment index.
7775 nextIndex+=2;
Eric Christopher1b8b94192011-06-29 21:10:36 +00007776 } else
Tanya Lattnere9e67052011-06-14 23:48:48 +00007777 return SDValue();
7778 }
7779
7780 // Create VPADDL node.
7781 SelectionDAG &DAG = DCI.DAG;
7782 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattnere9e67052011-06-14 23:48:48 +00007783
7784 // Build operand list.
7785 SmallVector<SDValue, 8> Ops;
7786 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
7787 TLI.getPointerTy()));
7788
7789 // Input is the vector.
7790 Ops.push_back(Vec);
Eric Christopher1b8b94192011-06-29 21:10:36 +00007791
Tanya Lattnere9e67052011-06-14 23:48:48 +00007792 // Get widened type and narrowed type.
7793 MVT widenType;
7794 unsigned numElem = VT.getVectorNumElements();
Silviu Barangaa3106e62014-04-03 10:44:27 +00007795
7796 EVT inputLaneType = Vec.getValueType().getVectorElementType();
7797 switch (inputLaneType.getSimpleVT().SimpleTy) {
Tanya Lattnere9e67052011-06-14 23:48:48 +00007798 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
7799 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
7800 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
7801 default:
Craig Toppere55c5562012-02-07 02:50:20 +00007802 llvm_unreachable("Invalid vector element type for padd optimization.");
Tanya Lattnere9e67052011-06-14 23:48:48 +00007803 }
7804
Craig Topper48d114b2014-04-26 18:35:24 +00007805 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N), widenType, Ops);
Silviu Barangaa3106e62014-04-03 10:44:27 +00007806 unsigned ExtOp = VT.bitsGT(tmp.getValueType()) ? ISD::ANY_EXTEND : ISD::TRUNCATE;
7807 return DAG.getNode(ExtOp, SDLoc(N), VT, tmp);
Tanya Lattnere9e67052011-06-14 23:48:48 +00007808}
7809
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007810static SDValue findMUL_LOHI(SDValue V) {
7811 if (V->getOpcode() == ISD::UMUL_LOHI ||
7812 V->getOpcode() == ISD::SMUL_LOHI)
7813 return V;
7814 return SDValue();
7815}
7816
7817static SDValue AddCombineTo64bitMLAL(SDNode *AddcNode,
7818 TargetLowering::DAGCombinerInfo &DCI,
7819 const ARMSubtarget *Subtarget) {
7820
7821 if (Subtarget->isThumb1Only()) return SDValue();
7822
7823 // Only perform the checks after legalize when the pattern is available.
7824 if (DCI.isBeforeLegalize()) return SDValue();
7825
7826 // Look for multiply add opportunities.
7827 // The pattern is a ISD::UMUL_LOHI followed by two add nodes, where
7828 // each add nodes consumes a value from ISD::UMUL_LOHI and there is
7829 // a glue link from the first add to the second add.
7830 // If we find this pattern, we can replace the U/SMUL_LOHI, ADDC, and ADDE by
7831 // a S/UMLAL instruction.
7832 // loAdd UMUL_LOHI
7833 // \ / :lo \ :hi
7834 // \ / \ [no multiline comment]
7835 // ADDC | hiAdd
7836 // \ :glue / /
7837 // \ / /
7838 // ADDE
7839 //
7840 assert(AddcNode->getOpcode() == ISD::ADDC && "Expect an ADDC");
7841 SDValue AddcOp0 = AddcNode->getOperand(0);
7842 SDValue AddcOp1 = AddcNode->getOperand(1);
7843
7844 // Check if the two operands are from the same mul_lohi node.
7845 if (AddcOp0.getNode() == AddcOp1.getNode())
7846 return SDValue();
7847
7848 assert(AddcNode->getNumValues() == 2 &&
7849 AddcNode->getValueType(0) == MVT::i32 &&
Michael Gottesmanb2a70562013-06-18 20:49:40 +00007850 "Expect ADDC with two result values. First: i32");
7851
7852 // Check that we have a glued ADDC node.
7853 if (AddcNode->getValueType(1) != MVT::Glue)
7854 return SDValue();
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007855
7856 // Check that the ADDC adds the low result of the S/UMUL_LOHI.
7857 if (AddcOp0->getOpcode() != ISD::UMUL_LOHI &&
7858 AddcOp0->getOpcode() != ISD::SMUL_LOHI &&
7859 AddcOp1->getOpcode() != ISD::UMUL_LOHI &&
7860 AddcOp1->getOpcode() != ISD::SMUL_LOHI)
7861 return SDValue();
7862
7863 // Look for the glued ADDE.
7864 SDNode* AddeNode = AddcNode->getGluedUser();
Craig Topper062a2ba2014-04-25 05:30:21 +00007865 if (!AddeNode)
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007866 return SDValue();
7867
7868 // Make sure it is really an ADDE.
7869 if (AddeNode->getOpcode() != ISD::ADDE)
7870 return SDValue();
7871
7872 assert(AddeNode->getNumOperands() == 3 &&
7873 AddeNode->getOperand(2).getValueType() == MVT::Glue &&
7874 "ADDE node has the wrong inputs");
7875
7876 // Check for the triangle shape.
7877 SDValue AddeOp0 = AddeNode->getOperand(0);
7878 SDValue AddeOp1 = AddeNode->getOperand(1);
7879
7880 // Make sure that the ADDE operands are not coming from the same node.
7881 if (AddeOp0.getNode() == AddeOp1.getNode())
7882 return SDValue();
7883
7884 // Find the MUL_LOHI node walking up ADDE's operands.
7885 bool IsLeftOperandMUL = false;
7886 SDValue MULOp = findMUL_LOHI(AddeOp0);
7887 if (MULOp == SDValue())
7888 MULOp = findMUL_LOHI(AddeOp1);
7889 else
7890 IsLeftOperandMUL = true;
7891 if (MULOp == SDValue())
7892 return SDValue();
7893
7894 // Figure out the right opcode.
7895 unsigned Opc = MULOp->getOpcode();
7896 unsigned FinalOpc = (Opc == ISD::SMUL_LOHI) ? ARMISD::SMLAL : ARMISD::UMLAL;
7897
7898 // Figure out the high and low input values to the MLAL node.
7899 SDValue* HiMul = &MULOp;
Craig Topper062a2ba2014-04-25 05:30:21 +00007900 SDValue* HiAdd = nullptr;
7901 SDValue* LoMul = nullptr;
7902 SDValue* LowAdd = nullptr;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007903
7904 if (IsLeftOperandMUL)
7905 HiAdd = &AddeOp1;
7906 else
7907 HiAdd = &AddeOp0;
7908
7909
7910 if (AddcOp0->getOpcode() == Opc) {
7911 LoMul = &AddcOp0;
7912 LowAdd = &AddcOp1;
7913 }
7914 if (AddcOp1->getOpcode() == Opc) {
7915 LoMul = &AddcOp1;
7916 LowAdd = &AddcOp0;
7917 }
7918
Craig Topper062a2ba2014-04-25 05:30:21 +00007919 if (!LoMul)
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007920 return SDValue();
7921
7922 if (LoMul->getNode() != HiMul->getNode())
7923 return SDValue();
7924
7925 // Create the merged node.
7926 SelectionDAG &DAG = DCI.DAG;
7927
7928 // Build operand list.
7929 SmallVector<SDValue, 8> Ops;
7930 Ops.push_back(LoMul->getOperand(0));
7931 Ops.push_back(LoMul->getOperand(1));
7932 Ops.push_back(*LowAdd);
7933 Ops.push_back(*HiAdd);
7934
Andrew Trickef9de2a2013-05-25 02:42:55 +00007935 SDValue MLALNode = DAG.getNode(FinalOpc, SDLoc(AddcNode),
Craig Topper48d114b2014-04-26 18:35:24 +00007936 DAG.getVTList(MVT::i32, MVT::i32), Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007937
7938 // Replace the ADDs' nodes uses by the MLA node's values.
7939 SDValue HiMLALResult(MLALNode.getNode(), 1);
7940 DAG.ReplaceAllUsesOfValueWith(SDValue(AddeNode, 0), HiMLALResult);
7941
7942 SDValue LoMLALResult(MLALNode.getNode(), 0);
7943 DAG.ReplaceAllUsesOfValueWith(SDValue(AddcNode, 0), LoMLALResult);
7944
7945 // Return original node to notify the driver to stop replacing.
7946 SDValue resNode(AddcNode, 0);
7947 return resNode;
7948}
7949
7950/// PerformADDCCombine - Target-specific dag combine transform from
7951/// ISD::ADDC, ISD::ADDE, and ISD::MUL_LOHI to MLAL.
7952static SDValue PerformADDCCombine(SDNode *N,
7953 TargetLowering::DAGCombinerInfo &DCI,
7954 const ARMSubtarget *Subtarget) {
7955
7956 return AddCombineTo64bitMLAL(N, DCI, Subtarget);
7957
7958}
7959
Bob Wilson728eb292010-07-29 20:34:14 +00007960/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
7961/// operands N0 and N1. This is a helper for PerformADDCombine that is
7962/// called with the default operands, and if that fails, with commuted
7963/// operands.
7964static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattnere9e67052011-06-14 23:48:48 +00007965 TargetLowering::DAGCombinerInfo &DCI,
7966 const ARMSubtarget *Subtarget){
7967
7968 // Attempt to create vpaddl for this add.
7969 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
7970 if (Result.getNode())
7971 return Result;
Eric Christopher1b8b94192011-06-29 21:10:36 +00007972
Chris Lattner4147f082009-03-12 06:52:53 +00007973 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007974 if (N0.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00007975 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
7976 if (Result.getNode()) return Result;
7977 }
Chris Lattner4147f082009-03-12 06:52:53 +00007978 return SDValue();
7979}
7980
Bob Wilson728eb292010-07-29 20:34:14 +00007981/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
7982///
7983static SDValue PerformADDCombine(SDNode *N,
Tanya Lattnere9e67052011-06-14 23:48:48 +00007984 TargetLowering::DAGCombinerInfo &DCI,
7985 const ARMSubtarget *Subtarget) {
Bob Wilson728eb292010-07-29 20:34:14 +00007986 SDValue N0 = N->getOperand(0);
7987 SDValue N1 = N->getOperand(1);
7988
7989 // First try with the default operand order.
Tanya Lattnere9e67052011-06-14 23:48:48 +00007990 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00007991 if (Result.getNode())
7992 return Result;
7993
7994 // If that didn't work, try again with the operands commuted.
Tanya Lattnere9e67052011-06-14 23:48:48 +00007995 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00007996}
7997
Chris Lattner4147f082009-03-12 06:52:53 +00007998/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson728eb292010-07-29 20:34:14 +00007999///
Chris Lattner4147f082009-03-12 06:52:53 +00008000static SDValue PerformSUBCombine(SDNode *N,
8001 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson728eb292010-07-29 20:34:14 +00008002 SDValue N0 = N->getOperand(0);
8003 SDValue N1 = N->getOperand(1);
Bob Wilson7117a912009-03-20 22:42:55 +00008004
Chris Lattner4147f082009-03-12 06:52:53 +00008005 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008006 if (N1.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00008007 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
8008 if (Result.getNode()) return Result;
8009 }
Bob Wilson7117a912009-03-20 22:42:55 +00008010
Chris Lattner4147f082009-03-12 06:52:53 +00008011 return SDValue();
8012}
8013
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008014/// PerformVMULCombine
8015/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
8016/// special multiplier accumulator forwarding.
8017/// vmul d3, d0, d2
8018/// vmla d3, d1, d2
8019/// is faster than
8020/// vadd d3, d0, d1
8021/// vmul d3, d3, d2
Weiming Zhao2052f482013-09-25 23:12:06 +00008022// However, for (A + B) * (A + B),
8023// vadd d2, d0, d1
8024// vmul d3, d0, d2
8025// vmla d3, d1, d2
8026// is slower than
8027// vadd d2, d0, d1
8028// vmul d3, d2, d2
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008029static SDValue PerformVMULCombine(SDNode *N,
8030 TargetLowering::DAGCombinerInfo &DCI,
8031 const ARMSubtarget *Subtarget) {
8032 if (!Subtarget->hasVMLxForwarding())
8033 return SDValue();
8034
8035 SelectionDAG &DAG = DCI.DAG;
8036 SDValue N0 = N->getOperand(0);
8037 SDValue N1 = N->getOperand(1);
8038 unsigned Opcode = N0.getOpcode();
8039 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8040 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier27301622011-06-16 01:21:54 +00008041 Opcode = N1.getOpcode();
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008042 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8043 Opcode != ISD::FADD && Opcode != ISD::FSUB)
8044 return SDValue();
8045 std::swap(N0, N1);
8046 }
8047
Weiming Zhao2052f482013-09-25 23:12:06 +00008048 if (N0 == N1)
8049 return SDValue();
8050
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008051 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008052 SDLoc DL(N);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008053 SDValue N00 = N0->getOperand(0);
8054 SDValue N01 = N0->getOperand(1);
8055 return DAG.getNode(Opcode, DL, VT,
8056 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
8057 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
8058}
8059
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008060static SDValue PerformMULCombine(SDNode *N,
8061 TargetLowering::DAGCombinerInfo &DCI,
8062 const ARMSubtarget *Subtarget) {
8063 SelectionDAG &DAG = DCI.DAG;
8064
8065 if (Subtarget->isThumb1Only())
8066 return SDValue();
8067
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008068 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8069 return SDValue();
8070
8071 EVT VT = N->getValueType(0);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008072 if (VT.is64BitVector() || VT.is128BitVector())
8073 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008074 if (VT != MVT::i32)
8075 return SDValue();
8076
8077 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8078 if (!C)
8079 return SDValue();
8080
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008081 int64_t MulAmt = C->getSExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008082 unsigned ShiftAmt = countTrailingZeros<uint64_t>(MulAmt);
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008083
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008084 ShiftAmt = ShiftAmt & (32 - 1);
8085 SDValue V = N->getOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008086 SDLoc DL(N);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008087
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008088 SDValue Res;
8089 MulAmt >>= ShiftAmt;
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008090
8091 if (MulAmt >= 0) {
8092 if (isPowerOf2_32(MulAmt - 1)) {
8093 // (mul x, 2^N + 1) => (add (shl x, N), x)
8094 Res = DAG.getNode(ISD::ADD, DL, VT,
8095 V,
8096 DAG.getNode(ISD::SHL, DL, VT,
8097 V,
8098 DAG.getConstant(Log2_32(MulAmt - 1),
8099 MVT::i32)));
8100 } else if (isPowerOf2_32(MulAmt + 1)) {
8101 // (mul x, 2^N - 1) => (sub (shl x, N), x)
8102 Res = DAG.getNode(ISD::SUB, DL, VT,
8103 DAG.getNode(ISD::SHL, DL, VT,
8104 V,
8105 DAG.getConstant(Log2_32(MulAmt + 1),
8106 MVT::i32)),
8107 V);
8108 } else
8109 return SDValue();
8110 } else {
8111 uint64_t MulAmtAbs = -MulAmt;
8112 if (isPowerOf2_32(MulAmtAbs + 1)) {
8113 // (mul x, -(2^N - 1)) => (sub x, (shl x, N))
8114 Res = DAG.getNode(ISD::SUB, DL, VT,
8115 V,
8116 DAG.getNode(ISD::SHL, DL, VT,
8117 V,
8118 DAG.getConstant(Log2_32(MulAmtAbs + 1),
8119 MVT::i32)));
8120 } else if (isPowerOf2_32(MulAmtAbs - 1)) {
8121 // (mul x, -(2^N + 1)) => - (add (shl x, N), x)
8122 Res = DAG.getNode(ISD::ADD, DL, VT,
8123 V,
8124 DAG.getNode(ISD::SHL, DL, VT,
8125 V,
8126 DAG.getConstant(Log2_32(MulAmtAbs-1),
8127 MVT::i32)));
8128 Res = DAG.getNode(ISD::SUB, DL, VT,
8129 DAG.getConstant(0, MVT::i32),Res);
8130
8131 } else
8132 return SDValue();
8133 }
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008134
8135 if (ShiftAmt != 0)
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008136 Res = DAG.getNode(ISD::SHL, DL, VT,
8137 Res, DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008138
8139 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008140 DCI.CombineTo(N, Res, false);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008141 return SDValue();
8142}
8143
Owen Anderson30c48922010-11-05 19:27:46 +00008144static SDValue PerformANDCombine(SDNode *N,
Evan Chenge87681c2012-02-23 01:19:06 +00008145 TargetLowering::DAGCombinerInfo &DCI,
8146 const ARMSubtarget *Subtarget) {
Owen Anderson77aa2662011-04-05 21:48:57 +00008147
Owen Anderson30c48922010-11-05 19:27:46 +00008148 // Attempt to use immediate-form VBIC
8149 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008150 SDLoc dl(N);
Owen Anderson30c48922010-11-05 19:27:46 +00008151 EVT VT = N->getValueType(0);
8152 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008153
Tanya Lattner266792a2011-04-07 15:24:20 +00008154 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8155 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008156
Owen Anderson30c48922010-11-05 19:27:46 +00008157 APInt SplatBits, SplatUndef;
8158 unsigned SplatBitSize;
8159 bool HasAnyUndefs;
8160 if (BVN &&
8161 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8162 if (SplatBitSize <= 64) {
8163 EVT VbicVT;
8164 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
8165 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peck527da1b2010-11-23 03:31:01 +00008166 DAG, VbicVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00008167 OtherModImm);
Owen Anderson30c48922010-11-05 19:27:46 +00008168 if (Val.getNode()) {
8169 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008170 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson30c48922010-11-05 19:27:46 +00008171 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008172 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson30c48922010-11-05 19:27:46 +00008173 }
8174 }
8175 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008176
Evan Chenge87681c2012-02-23 01:19:06 +00008177 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008178 // fold (and (select cc, -1, c), x) -> (select cc, x, (and, x, c))
8179 SDValue Result = combineSelectAndUseCommutative(N, true, DCI);
8180 if (Result.getNode())
8181 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008182 }
8183
Owen Anderson30c48922010-11-05 19:27:46 +00008184 return SDValue();
8185}
8186
Jim Grosbach11013ed2010-07-16 23:05:05 +00008187/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
8188static SDValue PerformORCombine(SDNode *N,
8189 TargetLowering::DAGCombinerInfo &DCI,
8190 const ARMSubtarget *Subtarget) {
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008191 // Attempt to use immediate-form VORR
8192 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008193 SDLoc dl(N);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008194 EVT VT = N->getValueType(0);
8195 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008196
Tanya Lattner266792a2011-04-07 15:24:20 +00008197 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8198 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008199
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008200 APInt SplatBits, SplatUndef;
8201 unsigned SplatBitSize;
8202 bool HasAnyUndefs;
8203 if (BVN && Subtarget->hasNEON() &&
8204 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8205 if (SplatBitSize <= 64) {
8206 EVT VorrVT;
8207 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
8208 SplatUndef.getZExtValue(), SplatBitSize,
Owen Andersona4076922010-11-05 21:57:54 +00008209 DAG, VorrVT, VT.is128BitVector(),
8210 OtherModImm);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008211 if (Val.getNode()) {
8212 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008213 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008214 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008215 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008216 }
8217 }
8218 }
8219
Evan Chenge87681c2012-02-23 01:19:06 +00008220 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008221 // fold (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8222 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8223 if (Result.getNode())
8224 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008225 }
8226
Nadav Rotem3a94c542012-08-13 18:52:44 +00008227 // The code below optimizes (or (and X, Y), Z).
8228 // The AND operand needs to have a single user to make these optimizations
8229 // profitable.
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008230 SDValue N0 = N->getOperand(0);
Nadav Rotem3a94c542012-08-13 18:52:44 +00008231 if (N0.getOpcode() != ISD::AND || !N0.hasOneUse())
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008232 return SDValue();
8233 SDValue N1 = N->getOperand(1);
8234
8235 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
8236 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
8237 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
8238 APInt SplatUndef;
8239 unsigned SplatBitSize;
8240 bool HasAnyUndefs;
8241
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008242 APInt SplatBits0, SplatBits1;
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008243 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008244 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
8245 // Ensure that the second operand of both ands are constants
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008246 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008247 HasAnyUndefs) && !HasAnyUndefs) {
8248 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
8249 HasAnyUndefs) && !HasAnyUndefs) {
8250 // Ensure that the bit width of the constants are the same and that
8251 // the splat arguments are logical inverses as per the pattern we
8252 // are trying to simplify.
8253 if (SplatBits0.getBitWidth() == SplatBits1.getBitWidth() &&
8254 SplatBits0 == ~SplatBits1) {
8255 // Canonicalize the vector type to make instruction selection
8256 // simpler.
8257 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
8258 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
8259 N0->getOperand(1),
8260 N0->getOperand(0),
8261 N1->getOperand(0));
8262 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
8263 }
8264 }
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008265 }
8266 }
8267
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008268 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
8269 // reasonable.
8270
Jim Grosbach11013ed2010-07-16 23:05:05 +00008271 // BFI is only available on V6T2+
8272 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
8273 return SDValue();
8274
Andrew Trickef9de2a2013-05-25 02:42:55 +00008275 SDLoc DL(N);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008276 // 1) or (and A, mask), val => ARMbfi A, val, mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008277 // iff (val & mask) == val
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008278 //
8279 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008280 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008281 // && mask == ~mask2
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008282 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008283 // && ~mask == mask2
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008284 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008285
Jim Grosbach11013ed2010-07-16 23:05:05 +00008286 if (VT != MVT::i32)
8287 return SDValue();
8288
Evan Cheng2e51bb42010-12-13 20:32:54 +00008289 SDValue N00 = N0.getOperand(0);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008290
Jim Grosbach11013ed2010-07-16 23:05:05 +00008291 // The value and the mask need to be constants so we can verify this is
8292 // actually a bitfield set. If the mask is 0xffff, we can do better
8293 // via a movt instruction, so don't use BFI in that case.
Evan Cheng2e51bb42010-12-13 20:32:54 +00008294 SDValue MaskOp = N0.getOperand(1);
8295 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
8296 if (!MaskC)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008297 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008298 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008299 if (Mask == 0xffff)
8300 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008301 SDValue Res;
8302 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008303 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8304 if (N1C) {
8305 unsigned Val = N1C->getZExtValue();
Evan Cheng34345752010-12-11 04:11:38 +00008306 if ((Val & ~Mask) != Val)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008307 return SDValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008308
Evan Cheng34345752010-12-11 04:11:38 +00008309 if (ARM::isBitFieldInvertedMask(Mask)) {
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008310 Val >>= countTrailingZeros(~Mask);
Jim Grosbach11013ed2010-07-16 23:05:05 +00008311
Evan Cheng2e51bb42010-12-13 20:32:54 +00008312 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Cheng34345752010-12-11 04:11:38 +00008313 DAG.getConstant(Val, MVT::i32),
8314 DAG.getConstant(Mask, MVT::i32));
8315
8316 // Do not add new nodes to DAG combiner worklist.
8317 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008318 return SDValue();
Evan Cheng34345752010-12-11 04:11:38 +00008319 }
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008320 } else if (N1.getOpcode() == ISD::AND) {
8321 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008322 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8323 if (!N11C)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008324 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008325 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008326
Eric Christopherd5530962011-03-26 01:21:03 +00008327 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
8328 // as is to match.
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008329 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008330 (Mask == ~Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008331 // The pack halfword instruction works better for masks that fit it,
8332 // so use that when it's available.
8333 if (Subtarget->hasT2ExtractPack() &&
8334 (Mask == 0xffff || Mask == 0xffff0000))
8335 return SDValue();
8336 // 2a
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008337 unsigned amt = countTrailingZeros(Mask2);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008338 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopherd5530962011-03-26 01:21:03 +00008339 DAG.getConstant(amt, MVT::i32));
Evan Cheng2e51bb42010-12-13 20:32:54 +00008340 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008341 DAG.getConstant(Mask, MVT::i32));
8342 // Do not add new nodes to DAG combiner worklist.
8343 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008344 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008345 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008346 (~Mask == Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008347 // The pack halfword instruction works better for masks that fit it,
8348 // so use that when it's available.
8349 if (Subtarget->hasT2ExtractPack() &&
8350 (Mask2 == 0xffff || Mask2 == 0xffff0000))
8351 return SDValue();
8352 // 2b
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008353 unsigned lsb = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008354 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008355 DAG.getConstant(lsb, MVT::i32));
8356 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopherd5530962011-03-26 01:21:03 +00008357 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008358 // Do not add new nodes to DAG combiner worklist.
8359 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008360 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008361 }
8362 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008363
Evan Cheng2e51bb42010-12-13 20:32:54 +00008364 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
8365 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
8366 ARM::isBitFieldInvertedMask(~Mask)) {
8367 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
8368 // where lsb(mask) == #shamt and masked bits of B are known zero.
8369 SDValue ShAmt = N00.getOperand(1);
8370 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008371 unsigned LSB = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008372 if (ShAmtC != LSB)
8373 return SDValue();
8374
8375 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
8376 DAG.getConstant(~Mask, MVT::i32));
8377
8378 // Do not add new nodes to DAG combiner worklist.
8379 DCI.CombineTo(N, Res, false);
8380 }
8381
Jim Grosbach11013ed2010-07-16 23:05:05 +00008382 return SDValue();
8383}
8384
Evan Chenge87681c2012-02-23 01:19:06 +00008385static SDValue PerformXORCombine(SDNode *N,
8386 TargetLowering::DAGCombinerInfo &DCI,
8387 const ARMSubtarget *Subtarget) {
8388 EVT VT = N->getValueType(0);
8389 SelectionDAG &DAG = DCI.DAG;
8390
8391 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8392 return SDValue();
8393
8394 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008395 // fold (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
8396 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8397 if (Result.getNode())
8398 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008399 }
8400
8401 return SDValue();
8402}
8403
Evan Cheng6d02d902011-06-15 01:12:31 +00008404/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
8405/// the bits being cleared by the AND are not demanded by the BFI.
Evan Chengc1778132010-12-14 03:22:07 +00008406static SDValue PerformBFICombine(SDNode *N,
8407 TargetLowering::DAGCombinerInfo &DCI) {
8408 SDValue N1 = N->getOperand(1);
8409 if (N1.getOpcode() == ISD::AND) {
8410 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8411 if (!N11C)
8412 return SDValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008413 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008414 unsigned LSB = countTrailingZeros(~InvMask);
8415 unsigned Width = (32 - countLeadingZeros(~InvMask)) - LSB;
Evan Cheng6d02d902011-06-15 01:12:31 +00008416 unsigned Mask = (1 << Width)-1;
Evan Chengc1778132010-12-14 03:22:07 +00008417 unsigned Mask2 = N11C->getZExtValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008418 if ((Mask & (~Mask2)) == 0)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008419 return DCI.DAG.getNode(ARMISD::BFI, SDLoc(N), N->getValueType(0),
Evan Chengc1778132010-12-14 03:22:07 +00008420 N->getOperand(0), N1.getOperand(0),
8421 N->getOperand(2));
8422 }
8423 return SDValue();
8424}
8425
Bob Wilson22806742010-09-22 22:09:21 +00008426/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
8427/// ARMISD::VMOVRRD.
8428static SDValue PerformVMOVRRDCombine(SDNode *N,
8429 TargetLowering::DAGCombinerInfo &DCI) {
8430 // vmovrrd(vmovdrr x, y) -> x,y
8431 SDValue InDouble = N->getOperand(0);
8432 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
8433 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008434
8435 // vmovrrd(load f64) -> (load i32), (load i32)
8436 SDNode *InNode = InDouble.getNode();
8437 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
8438 InNode->getValueType(0) == MVT::f64 &&
8439 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
8440 !cast<LoadSDNode>(InNode)->isVolatile()) {
8441 // TODO: Should this be done for non-FrameIndex operands?
8442 LoadSDNode *LD = cast<LoadSDNode>(InNode);
8443
8444 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008445 SDLoc DL(LD);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008446 SDValue BasePtr = LD->getBasePtr();
8447 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
8448 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008449 LD->isNonTemporal(), LD->isInvariant(),
8450 LD->getAlignment());
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008451
8452 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8453 DAG.getConstant(4, MVT::i32));
8454 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
8455 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008456 LD->isNonTemporal(), LD->isInvariant(),
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008457 std::min(4U, LD->getAlignment() / 2));
8458
8459 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
Christian Pirker762b2c62014-06-01 09:30:52 +00008460 if (DCI.DAG.getTargetLoweringInfo().isBigEndian())
8461 std::swap (NewLD1, NewLD2);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008462 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008463 return Result;
8464 }
8465
Bob Wilson22806742010-09-22 22:09:21 +00008466 return SDValue();
8467}
8468
8469/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
8470/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
8471static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
8472 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
8473 SDValue Op0 = N->getOperand(0);
8474 SDValue Op1 = N->getOperand(1);
Wesley Peck527da1b2010-11-23 03:31:01 +00008475 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008476 Op0 = Op0.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00008477 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008478 Op1 = Op1.getOperand(0);
8479 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
8480 Op0.getNode() == Op1.getNode() &&
8481 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008482 return DAG.getNode(ISD::BITCAST, SDLoc(N),
Bob Wilson22806742010-09-22 22:09:21 +00008483 N->getValueType(0), Op0.getOperand(0));
8484 return SDValue();
8485}
8486
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008487/// PerformSTORECombine - Target-specific dag combine xforms for
8488/// ISD::STORE.
8489static SDValue PerformSTORECombine(SDNode *N,
8490 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008491 StoreSDNode *St = cast<StoreSDNode>(N);
Chad Rosiere0e38f62012-04-09 20:32:02 +00008492 if (St->isVolatile())
8493 return SDValue();
8494
Andrew Trickbc325162012-07-18 18:34:24 +00008495 // Optimize trunc store (of multiple scalars) to shuffle and store. First,
Chad Rosiere0e38f62012-04-09 20:32:02 +00008496 // pack all of the elements in one place. Next, store to memory in fewer
8497 // chunks.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008498 SDValue StVal = St->getValue();
Chad Rosiere0e38f62012-04-09 20:32:02 +00008499 EVT VT = StVal.getValueType();
8500 if (St->isTruncatingStore() && VT.isVector()) {
8501 SelectionDAG &DAG = DCI.DAG;
8502 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8503 EVT StVT = St->getMemoryVT();
8504 unsigned NumElems = VT.getVectorNumElements();
8505 assert(StVT != VT && "Cannot truncate to the same type");
8506 unsigned FromEltSz = VT.getVectorElementType().getSizeInBits();
8507 unsigned ToEltSz = StVT.getVectorElementType().getSizeInBits();
8508
8509 // From, To sizes and ElemCount must be pow of two
8510 if (!isPowerOf2_32(NumElems * FromEltSz * ToEltSz)) return SDValue();
8511
8512 // We are going to use the original vector elt for storing.
8513 // Accumulated smaller vector elements must be a multiple of the store size.
8514 if (0 != (NumElems * FromEltSz) % ToEltSz) return SDValue();
8515
8516 unsigned SizeRatio = FromEltSz / ToEltSz;
8517 assert(SizeRatio * NumElems * ToEltSz == VT.getSizeInBits());
8518
8519 // Create a type on which we perform the shuffle.
8520 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), StVT.getScalarType(),
8521 NumElems*SizeRatio);
8522 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
8523
Andrew Trickef9de2a2013-05-25 02:42:55 +00008524 SDLoc DL(St);
Chad Rosiere0e38f62012-04-09 20:32:02 +00008525 SDValue WideVec = DAG.getNode(ISD::BITCAST, DL, WideVecVT, StVal);
8526 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Christian Pirker2cc1cf02014-06-16 09:17:30 +00008527 for (unsigned i = 0; i < NumElems; ++i)
8528 ShuffleVec[i] = TLI.isBigEndian() ? (i+1) * SizeRatio - 1 : i * SizeRatio;
Chad Rosiere0e38f62012-04-09 20:32:02 +00008529
8530 // Can't shuffle using an illegal type.
8531 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
8532
8533 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, DL, WideVec,
8534 DAG.getUNDEF(WideVec.getValueType()),
8535 ShuffleVec.data());
8536 // At this point all of the data is stored at the bottom of the
8537 // register. We now need to save it to mem.
8538
8539 // Find the largest store unit
8540 MVT StoreType = MVT::i8;
8541 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
8542 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
8543 MVT Tp = (MVT::SimpleValueType)tp;
8544 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToEltSz)
8545 StoreType = Tp;
8546 }
8547 // Didn't find a legal store type.
8548 if (!TLI.isTypeLegal(StoreType))
8549 return SDValue();
8550
8551 // Bitcast the original vector into a vector of store-size units
8552 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
8553 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
8554 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
8555 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, DL, StoreVecVT, Shuff);
8556 SmallVector<SDValue, 8> Chains;
8557 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
8558 TLI.getPointerTy());
8559 SDValue BasePtr = St->getBasePtr();
8560
8561 // Perform one or more big stores into memory.
8562 unsigned E = (ToEltSz*NumElems)/StoreType.getSizeInBits();
8563 for (unsigned I = 0; I < E; I++) {
8564 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
8565 StoreType, ShuffWide,
8566 DAG.getIntPtrConstant(I));
8567 SDValue Ch = DAG.getStore(St->getChain(), DL, SubVec, BasePtr,
8568 St->getPointerInfo(), St->isVolatile(),
8569 St->isNonTemporal(), St->getAlignment());
8570 BasePtr = DAG.getNode(ISD::ADD, DL, BasePtr.getValueType(), BasePtr,
8571 Increment);
8572 Chains.push_back(Ch);
8573 }
Craig Topper48d114b2014-04-26 18:35:24 +00008574 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Chad Rosiere0e38f62012-04-09 20:32:02 +00008575 }
8576
8577 if (!ISD::isNormalStore(St))
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008578 return SDValue();
8579
Chad Rosier99cbde92012-04-09 19:38:15 +00008580 // Split a store of a VMOVDRR into two integer stores to avoid mixing NEON and
8581 // ARM stores of arguments in the same cache line.
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008582 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
Chad Rosier99cbde92012-04-09 19:38:15 +00008583 StVal.getNode()->hasOneUse()) {
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008584 SelectionDAG &DAG = DCI.DAG;
Christian Pirkerb5728192014-05-08 14:06:24 +00008585 bool isBigEndian = DAG.getTargetLoweringInfo().isBigEndian();
Andrew Trickef9de2a2013-05-25 02:42:55 +00008586 SDLoc DL(St);
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008587 SDValue BasePtr = St->getBasePtr();
8588 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
Christian Pirkerb5728192014-05-08 14:06:24 +00008589 StVal.getNode()->getOperand(isBigEndian ? 1 : 0 ),
8590 BasePtr, St->getPointerInfo(), St->isVolatile(),
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008591 St->isNonTemporal(), St->getAlignment());
8592
8593 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8594 DAG.getConstant(4, MVT::i32));
Christian Pirkerb5728192014-05-08 14:06:24 +00008595 return DAG.getStore(NewST1.getValue(0), DL,
8596 StVal.getNode()->getOperand(isBigEndian ? 0 : 1),
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008597 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
8598 St->isNonTemporal(),
8599 std::min(4U, St->getAlignment() / 2));
8600 }
8601
8602 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008603 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8604 return SDValue();
8605
Chad Rosier99cbde92012-04-09 19:38:15 +00008606 // Bitcast an i64 store extracted from a vector to f64.
8607 // Otherwise, the i64 value will be legalized to a pair of i32 values.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008608 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008609 SDLoc dl(StVal);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008610 SDValue IntVec = StVal.getOperand(0);
8611 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8612 IntVec.getValueType().getVectorNumElements());
8613 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
8614 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
8615 Vec, StVal.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008616 dl = SDLoc(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008617 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
8618 // Make the DAGCombiner fold the bitcasts.
8619 DCI.AddToWorklist(Vec.getNode());
8620 DCI.AddToWorklist(ExtElt.getNode());
8621 DCI.AddToWorklist(V.getNode());
8622 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
8623 St->getPointerInfo(), St->isVolatile(),
8624 St->isNonTemporal(), St->getAlignment(),
Hal Finkelcc39b672014-07-24 12:16:19 +00008625 St->getAAInfo());
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008626}
8627
8628/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
8629/// are normal, non-volatile loads. If so, it is profitable to bitcast an
8630/// i64 vector to have f64 elements, since the value can then be loaded
8631/// directly into a VFP register.
8632static bool hasNormalLoadOperand(SDNode *N) {
8633 unsigned NumElts = N->getValueType(0).getVectorNumElements();
8634 for (unsigned i = 0; i < NumElts; ++i) {
8635 SDNode *Elt = N->getOperand(i).getNode();
8636 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
8637 return true;
8638 }
8639 return false;
8640}
8641
Bob Wilsoncb6db982010-09-17 22:59:05 +00008642/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
8643/// ISD::BUILD_VECTOR.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008644static SDValue PerformBUILD_VECTORCombine(SDNode *N,
8645 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilsoncb6db982010-09-17 22:59:05 +00008646 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
8647 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
8648 // into a pair of GPRs, which is fine when the value is used as a scalar,
8649 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008650 SelectionDAG &DAG = DCI.DAG;
8651 if (N->getNumOperands() == 2) {
8652 SDValue RV = PerformVMOVDRRCombine(N, DAG);
8653 if (RV.getNode())
8654 return RV;
8655 }
Bob Wilsoncb6db982010-09-17 22:59:05 +00008656
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008657 // Load i64 elements as f64 values so that type legalization does not split
8658 // them up into i32 values.
8659 EVT VT = N->getValueType(0);
8660 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
8661 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00008662 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008663 SmallVector<SDValue, 8> Ops;
8664 unsigned NumElts = VT.getVectorNumElements();
8665 for (unsigned i = 0; i < NumElts; ++i) {
8666 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
8667 Ops.push_back(V);
8668 // Make the DAGCombiner fold the bitcast.
8669 DCI.AddToWorklist(V.getNode());
8670 }
8671 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
Craig Topper48d114b2014-04-26 18:35:24 +00008672 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008673 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
8674}
8675
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00008676/// \brief Target-specific dag combine xforms for ARMISD::BUILD_VECTOR.
8677static SDValue
8678PerformARMBUILD_VECTORCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
8679 // ARMISD::BUILD_VECTOR is introduced when legalizing ISD::BUILD_VECTOR.
8680 // At that time, we may have inserted bitcasts from integer to float.
8681 // If these bitcasts have survived DAGCombine, change the lowering of this
8682 // BUILD_VECTOR in something more vector friendly, i.e., that does not
8683 // force to use floating point types.
8684
8685 // Make sure we can change the type of the vector.
8686 // This is possible iff:
8687 // 1. The vector is only used in a bitcast to a integer type. I.e.,
8688 // 1.1. Vector is used only once.
8689 // 1.2. Use is a bit convert to an integer type.
8690 // 2. The size of its operands are 32-bits (64-bits are not legal).
8691 EVT VT = N->getValueType(0);
8692 EVT EltVT = VT.getVectorElementType();
8693
8694 // Check 1.1. and 2.
8695 if (EltVT.getSizeInBits() != 32 || !N->hasOneUse())
8696 return SDValue();
8697
8698 // By construction, the input type must be float.
8699 assert(EltVT == MVT::f32 && "Unexpected type!");
8700
8701 // Check 1.2.
8702 SDNode *Use = *N->use_begin();
8703 if (Use->getOpcode() != ISD::BITCAST ||
8704 Use->getValueType(0).isFloatingPoint())
8705 return SDValue();
8706
8707 // Check profitability.
8708 // Model is, if more than half of the relevant operands are bitcast from
8709 // i32, turn the build_vector into a sequence of insert_vector_elt.
8710 // Relevant operands are everything that is not statically
8711 // (i.e., at compile time) bitcasted.
8712 unsigned NumOfBitCastedElts = 0;
8713 unsigned NumElts = VT.getVectorNumElements();
8714 unsigned NumOfRelevantElts = NumElts;
8715 for (unsigned Idx = 0; Idx < NumElts; ++Idx) {
8716 SDValue Elt = N->getOperand(Idx);
8717 if (Elt->getOpcode() == ISD::BITCAST) {
8718 // Assume only bit cast to i32 will go away.
8719 if (Elt->getOperand(0).getValueType() == MVT::i32)
8720 ++NumOfBitCastedElts;
8721 } else if (Elt.getOpcode() == ISD::UNDEF || isa<ConstantSDNode>(Elt))
8722 // Constants are statically casted, thus do not count them as
8723 // relevant operands.
8724 --NumOfRelevantElts;
8725 }
8726
8727 // Check if more than half of the elements require a non-free bitcast.
8728 if (NumOfBitCastedElts <= NumOfRelevantElts / 2)
8729 return SDValue();
8730
8731 SelectionDAG &DAG = DCI.DAG;
8732 // Create the new vector type.
8733 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
8734 // Check if the type is legal.
8735 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8736 if (!TLI.isTypeLegal(VecVT))
8737 return SDValue();
8738
8739 // Combine:
8740 // ARMISD::BUILD_VECTOR E1, E2, ..., EN.
8741 // => BITCAST INSERT_VECTOR_ELT
8742 // (INSERT_VECTOR_ELT (...), (BITCAST EN-1), N-1),
8743 // (BITCAST EN), N.
8744 SDValue Vec = DAG.getUNDEF(VecVT);
8745 SDLoc dl(N);
8746 for (unsigned Idx = 0 ; Idx < NumElts; ++Idx) {
8747 SDValue V = N->getOperand(Idx);
8748 if (V.getOpcode() == ISD::UNDEF)
8749 continue;
8750 if (V.getOpcode() == ISD::BITCAST &&
8751 V->getOperand(0).getValueType() == MVT::i32)
8752 // Fold obvious case.
8753 V = V.getOperand(0);
8754 else {
Jim Grosbach1a597112014-04-03 23:43:18 +00008755 V = DAG.getNode(ISD::BITCAST, SDLoc(V), MVT::i32, V);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00008756 // Make the DAGCombiner fold the bitcasts.
8757 DCI.AddToWorklist(V.getNode());
8758 }
8759 SDValue LaneIdx = DAG.getConstant(Idx, MVT::i32);
8760 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VecVT, Vec, V, LaneIdx);
8761 }
8762 Vec = DAG.getNode(ISD::BITCAST, dl, VT, Vec);
8763 // Make the DAGCombiner fold the bitcasts.
8764 DCI.AddToWorklist(Vec.getNode());
8765 return Vec;
8766}
8767
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008768/// PerformInsertEltCombine - Target-specific dag combine xforms for
8769/// ISD::INSERT_VECTOR_ELT.
8770static SDValue PerformInsertEltCombine(SDNode *N,
8771 TargetLowering::DAGCombinerInfo &DCI) {
8772 // Bitcast an i64 load inserted into a vector to f64.
8773 // Otherwise, the i64 value will be legalized to a pair of i32 values.
8774 EVT VT = N->getValueType(0);
8775 SDNode *Elt = N->getOperand(1).getNode();
8776 if (VT.getVectorElementType() != MVT::i64 ||
8777 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
8778 return SDValue();
8779
8780 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008781 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008782 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8783 VT.getVectorNumElements());
8784 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
8785 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
8786 // Make the DAGCombiner fold the bitcasts.
8787 DCI.AddToWorklist(Vec.getNode());
8788 DCI.AddToWorklist(V.getNode());
8789 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
8790 Vec, V, N->getOperand(2));
8791 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilsoncb6db982010-09-17 22:59:05 +00008792}
8793
Bob Wilsonc7334a12010-10-27 20:38:28 +00008794/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
8795/// ISD::VECTOR_SHUFFLE.
8796static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
8797 // The LLVM shufflevector instruction does not require the shuffle mask
8798 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
8799 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
8800 // operands do not match the mask length, they are extended by concatenating
8801 // them with undef vectors. That is probably the right thing for other
8802 // targets, but for NEON it is better to concatenate two double-register
8803 // size vector operands into a single quad-register size vector. Do that
8804 // transformation here:
8805 // shuffle(concat(v1, undef), concat(v2, undef)) ->
8806 // shuffle(concat(v1, v2), undef)
8807 SDValue Op0 = N->getOperand(0);
8808 SDValue Op1 = N->getOperand(1);
8809 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
8810 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
8811 Op0.getNumOperands() != 2 ||
8812 Op1.getNumOperands() != 2)
8813 return SDValue();
8814 SDValue Concat0Op1 = Op0.getOperand(1);
8815 SDValue Concat1Op1 = Op1.getOperand(1);
8816 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
8817 Concat1Op1.getOpcode() != ISD::UNDEF)
8818 return SDValue();
8819 // Skip the transformation if any of the types are illegal.
8820 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8821 EVT VT = N->getValueType(0);
8822 if (!TLI.isTypeLegal(VT) ||
8823 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
8824 !TLI.isTypeLegal(Concat1Op1.getValueType()))
8825 return SDValue();
8826
Andrew Trickef9de2a2013-05-25 02:42:55 +00008827 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT,
Bob Wilsonc7334a12010-10-27 20:38:28 +00008828 Op0.getOperand(0), Op1.getOperand(0));
8829 // Translate the shuffle mask.
8830 SmallVector<int, 16> NewMask;
8831 unsigned NumElts = VT.getVectorNumElements();
8832 unsigned HalfElts = NumElts/2;
8833 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8834 for (unsigned n = 0; n < NumElts; ++n) {
8835 int MaskElt = SVN->getMaskElt(n);
8836 int NewElt = -1;
Bob Wilson6c550072010-10-27 23:49:00 +00008837 if (MaskElt < (int)HalfElts)
Bob Wilsonc7334a12010-10-27 20:38:28 +00008838 NewElt = MaskElt;
Bob Wilson6c550072010-10-27 23:49:00 +00008839 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonc7334a12010-10-27 20:38:28 +00008840 NewElt = HalfElts + MaskElt - NumElts;
8841 NewMask.push_back(NewElt);
8842 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00008843 return DAG.getVectorShuffle(VT, SDLoc(N), NewConcat,
Bob Wilsonc7334a12010-10-27 20:38:28 +00008844 DAG.getUNDEF(VT), NewMask.data());
8845}
8846
Bob Wilson06fce872011-02-07 17:43:21 +00008847/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
8848/// NEON load/store intrinsics to merge base address updates.
8849static SDValue CombineBaseUpdate(SDNode *N,
8850 TargetLowering::DAGCombinerInfo &DCI) {
8851 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8852 return SDValue();
8853
8854 SelectionDAG &DAG = DCI.DAG;
8855 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
8856 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
8857 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
8858 SDValue Addr = N->getOperand(AddrOpIdx);
8859
8860 // Search for a use of the address operand that is an increment.
8861 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
8862 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
8863 SDNode *User = *UI;
8864 if (User->getOpcode() != ISD::ADD ||
8865 UI.getUse().getResNo() != Addr.getResNo())
8866 continue;
8867
8868 // Check that the add is independent of the load/store. Otherwise, folding
8869 // it would create a cycle.
8870 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
8871 continue;
8872
8873 // Find the new opcode for the updating load/store.
8874 bool isLoad = true;
8875 bool isLaneOp = false;
8876 unsigned NewOpc = 0;
8877 unsigned NumVecs = 0;
8878 if (isIntrinsic) {
8879 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
8880 switch (IntNo) {
Craig Toppere55c5562012-02-07 02:50:20 +00008881 default: llvm_unreachable("unexpected intrinsic for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00008882 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
8883 NumVecs = 1; break;
8884 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
8885 NumVecs = 2; break;
8886 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
8887 NumVecs = 3; break;
8888 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
8889 NumVecs = 4; break;
8890 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
8891 NumVecs = 2; isLaneOp = true; break;
8892 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
8893 NumVecs = 3; isLaneOp = true; break;
8894 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
8895 NumVecs = 4; isLaneOp = true; break;
8896 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
8897 NumVecs = 1; isLoad = false; break;
8898 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
8899 NumVecs = 2; isLoad = false; break;
8900 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
8901 NumVecs = 3; isLoad = false; break;
8902 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
8903 NumVecs = 4; isLoad = false; break;
8904 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
8905 NumVecs = 2; isLoad = false; isLaneOp = true; break;
8906 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
8907 NumVecs = 3; isLoad = false; isLaneOp = true; break;
8908 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
8909 NumVecs = 4; isLoad = false; isLaneOp = true; break;
8910 }
8911 } else {
8912 isLaneOp = true;
8913 switch (N->getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00008914 default: llvm_unreachable("unexpected opcode for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00008915 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
8916 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
8917 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
8918 }
8919 }
8920
8921 // Find the size of memory referenced by the load/store.
8922 EVT VecTy;
8923 if (isLoad)
8924 VecTy = N->getValueType(0);
Owen Anderson77aa2662011-04-05 21:48:57 +00008925 else
Bob Wilson06fce872011-02-07 17:43:21 +00008926 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
8927 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
8928 if (isLaneOp)
8929 NumBytes /= VecTy.getVectorNumElements();
8930
8931 // If the increment is a constant, it must match the memory ref size.
8932 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
8933 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
8934 uint64_t IncVal = CInc->getZExtValue();
8935 if (IncVal != NumBytes)
8936 continue;
8937 } else if (NumBytes >= 3 * 16) {
8938 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
8939 // separate instructions that make it harder to use a non-constant update.
8940 continue;
8941 }
8942
8943 // Create the new updating load/store node.
8944 EVT Tys[6];
8945 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
8946 unsigned n;
8947 for (n = 0; n < NumResultVecs; ++n)
8948 Tys[n] = VecTy;
8949 Tys[n++] = MVT::i32;
8950 Tys[n] = MVT::Other;
Craig Topperabb4ac72014-04-16 06:10:51 +00008951 SDVTList SDTys = DAG.getVTList(ArrayRef<EVT>(Tys, NumResultVecs+2));
Bob Wilson06fce872011-02-07 17:43:21 +00008952 SmallVector<SDValue, 8> Ops;
8953 Ops.push_back(N->getOperand(0)); // incoming chain
8954 Ops.push_back(N->getOperand(AddrOpIdx));
8955 Ops.push_back(Inc);
8956 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
8957 Ops.push_back(N->getOperand(i));
8958 }
8959 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008960 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, SDLoc(N), SDTys,
Craig Topper206fcd42014-04-26 19:29:41 +00008961 Ops, MemInt->getMemoryVT(),
Bob Wilson06fce872011-02-07 17:43:21 +00008962 MemInt->getMemOperand());
8963
8964 // Update the uses.
8965 std::vector<SDValue> NewResults;
8966 for (unsigned i = 0; i < NumResultVecs; ++i) {
8967 NewResults.push_back(SDValue(UpdN.getNode(), i));
8968 }
8969 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
8970 DCI.CombineTo(N, NewResults);
8971 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
8972
8973 break;
Owen Anderson77aa2662011-04-05 21:48:57 +00008974 }
Bob Wilson06fce872011-02-07 17:43:21 +00008975 return SDValue();
8976}
8977
Bob Wilson2d790df2010-11-28 06:51:26 +00008978/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
8979/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
8980/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
8981/// return true.
8982static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
8983 SelectionDAG &DAG = DCI.DAG;
8984 EVT VT = N->getValueType(0);
8985 // vldN-dup instructions only support 64-bit vectors for N > 1.
8986 if (!VT.is64BitVector())
8987 return false;
8988
8989 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
8990 SDNode *VLD = N->getOperand(0).getNode();
8991 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
8992 return false;
8993 unsigned NumVecs = 0;
8994 unsigned NewOpc = 0;
8995 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
8996 if (IntNo == Intrinsic::arm_neon_vld2lane) {
8997 NumVecs = 2;
8998 NewOpc = ARMISD::VLD2DUP;
8999 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
9000 NumVecs = 3;
9001 NewOpc = ARMISD::VLD3DUP;
9002 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
9003 NumVecs = 4;
9004 NewOpc = ARMISD::VLD4DUP;
9005 } else {
9006 return false;
9007 }
9008
9009 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
9010 // numbers match the load.
9011 unsigned VLDLaneNo =
9012 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
9013 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9014 UI != UE; ++UI) {
9015 // Ignore uses of the chain result.
9016 if (UI.getUse().getResNo() == NumVecs)
9017 continue;
9018 SDNode *User = *UI;
9019 if (User->getOpcode() != ARMISD::VDUPLANE ||
9020 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
9021 return false;
9022 }
9023
9024 // Create the vldN-dup node.
9025 EVT Tys[5];
9026 unsigned n;
9027 for (n = 0; n < NumVecs; ++n)
9028 Tys[n] = VT;
9029 Tys[n] = MVT::Other;
Craig Topperabb4ac72014-04-16 06:10:51 +00009030 SDVTList SDTys = DAG.getVTList(ArrayRef<EVT>(Tys, NumVecs+1));
Bob Wilson2d790df2010-11-28 06:51:26 +00009031 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
9032 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009033 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, SDLoc(VLD), SDTys,
Craig Topper206fcd42014-04-26 19:29:41 +00009034 Ops, VLDMemInt->getMemoryVT(),
Bob Wilson2d790df2010-11-28 06:51:26 +00009035 VLDMemInt->getMemOperand());
9036
9037 // Update the uses.
9038 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9039 UI != UE; ++UI) {
9040 unsigned ResNo = UI.getUse().getResNo();
9041 // Ignore uses of the chain result.
9042 if (ResNo == NumVecs)
9043 continue;
9044 SDNode *User = *UI;
9045 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
9046 }
9047
9048 // Now the vldN-lane intrinsic is dead except for its chain result.
9049 // Update uses of the chain.
9050 std::vector<SDValue> VLDDupResults;
9051 for (unsigned n = 0; n < NumVecs; ++n)
9052 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
9053 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
9054 DCI.CombineTo(VLD, VLDDupResults);
9055
9056 return true;
9057}
9058
Bob Wilson103a0dc2010-07-14 01:22:12 +00009059/// PerformVDUPLANECombine - Target-specific dag combine xforms for
9060/// ARMISD::VDUPLANE.
Bob Wilson2d790df2010-11-28 06:51:26 +00009061static SDValue PerformVDUPLANECombine(SDNode *N,
9062 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson103a0dc2010-07-14 01:22:12 +00009063 SDValue Op = N->getOperand(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009064
Bob Wilson2d790df2010-11-28 06:51:26 +00009065 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
9066 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
9067 if (CombineVLDDUP(N, DCI))
9068 return SDValue(N, 0);
9069
9070 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
9071 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peck527da1b2010-11-23 03:31:01 +00009072 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009073 Op = Op.getOperand(0);
Bob Wilsonbad47f62010-07-14 06:31:50 +00009074 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009075 return SDValue();
9076
9077 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
9078 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
9079 // The canonical VMOV for a zero vector uses a 32-bit element size.
9080 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9081 unsigned EltBits;
9082 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
9083 EltSize = 8;
Bob Wilson2d790df2010-11-28 06:51:26 +00009084 EVT VT = N->getValueType(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009085 if (EltSize > VT.getVectorElementType().getSizeInBits())
9086 return SDValue();
9087
Andrew Trickef9de2a2013-05-25 02:42:55 +00009088 return DCI.DAG.getNode(ISD::BITCAST, SDLoc(N), VT, Op);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009089}
9090
Eric Christopher1b8b94192011-06-29 21:10:36 +00009091// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosierfa8d8932011-06-24 19:23:04 +00009092// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
9093static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
9094{
Chad Rosier6b610b32011-06-28 17:26:57 +00009095 integerPart cN;
9096 integerPart c0 = 0;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009097 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
9098 I != E; I++) {
9099 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
9100 if (!C)
9101 return false;
9102
Eric Christopher1b8b94192011-06-29 21:10:36 +00009103 bool isExact;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009104 APFloat APF = C->getValueAPF();
9105 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
9106 != APFloat::opOK || !isExact)
9107 return false;
9108
9109 c0 = (I == 0) ? cN : c0;
9110 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
9111 return false;
9112 }
9113 C = c0;
9114 return true;
9115}
9116
9117/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
9118/// can replace combinations of VMUL and VCVT (floating-point to integer)
9119/// when the VMUL has a constant operand that is a power of 2.
9120///
9121/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9122/// vmul.f32 d16, d17, d16
9123/// vcvt.s32.f32 d16, d16
9124/// becomes:
9125/// vcvt.s32.f32 d16, d16, #3
9126static SDValue PerformVCVTCombine(SDNode *N,
9127 TargetLowering::DAGCombinerInfo &DCI,
9128 const ARMSubtarget *Subtarget) {
9129 SelectionDAG &DAG = DCI.DAG;
9130 SDValue Op = N->getOperand(0);
9131
9132 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
9133 Op.getOpcode() != ISD::FMUL)
9134 return SDValue();
9135
9136 uint64_t C;
9137 SDValue N0 = Op->getOperand(0);
9138 SDValue ConstVec = Op->getOperand(1);
9139 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
9140
Eric Christopher1b8b94192011-06-29 21:10:36 +00009141 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosierfa8d8932011-06-24 19:23:04 +00009142 !isConstVecPow2(ConstVec, isSigned, C))
9143 return SDValue();
9144
Tim Northover7cbc2152013-06-28 15:29:25 +00009145 MVT FloatTy = Op.getSimpleValueType().getVectorElementType();
9146 MVT IntTy = N->getSimpleValueType(0).getVectorElementType();
9147 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32) {
9148 // These instructions only exist converting from f32 to i32. We can handle
9149 // smaller integers by generating an extra truncate, but larger ones would
9150 // be lossy.
9151 return SDValue();
9152 }
9153
Chad Rosierfa8d8932011-06-24 19:23:04 +00009154 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
9155 Intrinsic::arm_neon_vcvtfp2fxu;
Tim Northover7cbc2152013-06-28 15:29:25 +00009156 unsigned NumLanes = Op.getValueType().getVectorNumElements();
9157 SDValue FixConv = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N),
9158 NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
9159 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
9160 DAG.getConstant(Log2_64(C), MVT::i32));
9161
9162 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
9163 FixConv = DAG.getNode(ISD::TRUNCATE, SDLoc(N), N->getValueType(0), FixConv);
9164
9165 return FixConv;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009166}
9167
9168/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
9169/// can replace combinations of VCVT (integer to floating-point) and VDIV
9170/// when the VDIV has a constant operand that is a power of 2.
9171///
9172/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9173/// vcvt.f32.s32 d16, d16
9174/// vdiv.f32 d16, d17, d16
9175/// becomes:
9176/// vcvt.f32.s32 d16, d16, #3
9177static SDValue PerformVDIVCombine(SDNode *N,
9178 TargetLowering::DAGCombinerInfo &DCI,
9179 const ARMSubtarget *Subtarget) {
9180 SelectionDAG &DAG = DCI.DAG;
9181 SDValue Op = N->getOperand(0);
9182 unsigned OpOpcode = Op.getNode()->getOpcode();
9183
9184 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
9185 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
9186 return SDValue();
9187
9188 uint64_t C;
9189 SDValue ConstVec = N->getOperand(1);
9190 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
9191
9192 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
9193 !isConstVecPow2(ConstVec, isSigned, C))
9194 return SDValue();
9195
Tim Northover7cbc2152013-06-28 15:29:25 +00009196 MVT FloatTy = N->getSimpleValueType(0).getVectorElementType();
9197 MVT IntTy = Op.getOperand(0).getSimpleValueType().getVectorElementType();
9198 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32) {
9199 // These instructions only exist converting from i32 to f32. We can handle
9200 // smaller integers by generating an extra extend, but larger ones would
9201 // be lossy.
9202 return SDValue();
9203 }
9204
9205 SDValue ConvInput = Op.getOperand(0);
9206 unsigned NumLanes = Op.getValueType().getVectorNumElements();
9207 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
9208 ConvInput = DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
9209 SDLoc(N), NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
9210 ConvInput);
9211
Eric Christopher1b8b94192011-06-29 21:10:36 +00009212 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosierfa8d8932011-06-24 19:23:04 +00009213 Intrinsic::arm_neon_vcvtfxu2fp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009214 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N),
Chad Rosierfa8d8932011-06-24 19:23:04 +00009215 Op.getValueType(),
Eric Christopher1b8b94192011-06-29 21:10:36 +00009216 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Tim Northover7cbc2152013-06-28 15:29:25 +00009217 ConvInput, DAG.getConstant(Log2_64(C), MVT::i32));
Chad Rosierfa8d8932011-06-24 19:23:04 +00009218}
9219
9220/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson2e076c42009-06-22 23:27:02 +00009221/// operand of a vector shift operation, where all the elements of the
9222/// build_vector must have the same constant integer value.
9223static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
9224 // Ignore bit_converts.
Wesley Peck527da1b2010-11-23 03:31:01 +00009225 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00009226 Op = Op.getOperand(0);
9227 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
9228 APInt SplatBits, SplatUndef;
9229 unsigned SplatBitSize;
9230 bool HasAnyUndefs;
9231 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
9232 HasAnyUndefs, ElementBits) ||
9233 SplatBitSize > ElementBits)
9234 return false;
9235 Cnt = SplatBits.getSExtValue();
9236 return true;
9237}
9238
9239/// isVShiftLImm - Check if this is a valid build_vector for the immediate
9240/// operand of a vector shift left operation. That value must be in the range:
9241/// 0 <= Value < ElementBits for a left shift; or
9242/// 0 <= Value <= ElementBits for a long left shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009243static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009244 assert(VT.isVector() && "vector shift count is not a vector type");
9245 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
9246 if (! getVShiftImm(Op, ElementBits, Cnt))
9247 return false;
9248 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
9249}
9250
9251/// isVShiftRImm - Check if this is a valid build_vector for the immediate
9252/// operand of a vector shift right operation. For a shift opcode, the value
9253/// is positive, but for an intrinsic the value count must be negative. The
9254/// absolute value must be in the range:
9255/// 1 <= |Value| <= ElementBits for a right shift; or
9256/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009257static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson2e076c42009-06-22 23:27:02 +00009258 int64_t &Cnt) {
9259 assert(VT.isVector() && "vector shift count is not a vector type");
9260 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
9261 if (! getVShiftImm(Op, ElementBits, Cnt))
9262 return false;
9263 if (isIntrinsic)
9264 Cnt = -Cnt;
9265 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
9266}
9267
9268/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
9269static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
9270 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
9271 switch (IntNo) {
9272 default:
9273 // Don't do anything for most intrinsics.
9274 break;
9275
9276 // Vector shifts: check for immediate versions and lower them.
9277 // Note: This is done during DAG combining instead of DAG legalizing because
9278 // the build_vectors for 64-bit vector element shift counts are generally
9279 // not legal, and it is hard to see their values after they get legalized to
9280 // loads from a constant pool.
9281 case Intrinsic::arm_neon_vshifts:
9282 case Intrinsic::arm_neon_vshiftu:
Bob Wilson2e076c42009-06-22 23:27:02 +00009283 case Intrinsic::arm_neon_vrshifts:
9284 case Intrinsic::arm_neon_vrshiftu:
9285 case Intrinsic::arm_neon_vrshiftn:
9286 case Intrinsic::arm_neon_vqshifts:
9287 case Intrinsic::arm_neon_vqshiftu:
9288 case Intrinsic::arm_neon_vqshiftsu:
9289 case Intrinsic::arm_neon_vqshiftns:
9290 case Intrinsic::arm_neon_vqshiftnu:
9291 case Intrinsic::arm_neon_vqshiftnsu:
9292 case Intrinsic::arm_neon_vqrshiftns:
9293 case Intrinsic::arm_neon_vqrshiftnu:
9294 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009295 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009296 int64_t Cnt;
9297 unsigned VShiftOpc = 0;
9298
9299 switch (IntNo) {
9300 case Intrinsic::arm_neon_vshifts:
9301 case Intrinsic::arm_neon_vshiftu:
9302 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
9303 VShiftOpc = ARMISD::VSHL;
9304 break;
9305 }
9306 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
9307 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
9308 ARMISD::VSHRs : ARMISD::VSHRu);
9309 break;
9310 }
9311 return SDValue();
9312
Bob Wilson2e076c42009-06-22 23:27:02 +00009313 case Intrinsic::arm_neon_vrshifts:
9314 case Intrinsic::arm_neon_vrshiftu:
9315 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
9316 break;
9317 return SDValue();
9318
9319 case Intrinsic::arm_neon_vqshifts:
9320 case Intrinsic::arm_neon_vqshiftu:
9321 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9322 break;
9323 return SDValue();
9324
9325 case Intrinsic::arm_neon_vqshiftsu:
9326 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9327 break;
Torok Edwinfbcc6632009-07-14 16:55:14 +00009328 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009329
Bob Wilson2e076c42009-06-22 23:27:02 +00009330 case Intrinsic::arm_neon_vrshiftn:
9331 case Intrinsic::arm_neon_vqshiftns:
9332 case Intrinsic::arm_neon_vqshiftnu:
9333 case Intrinsic::arm_neon_vqshiftnsu:
9334 case Intrinsic::arm_neon_vqrshiftns:
9335 case Intrinsic::arm_neon_vqrshiftnu:
9336 case Intrinsic::arm_neon_vqrshiftnsu:
9337 // Narrowing shifts require an immediate right shift.
9338 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
9339 break;
Jim Grosbach84511e12010-06-02 21:53:11 +00009340 llvm_unreachable("invalid shift count for narrowing vector shift "
9341 "intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009342
9343 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00009344 llvm_unreachable("unhandled vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00009345 }
9346
9347 switch (IntNo) {
9348 case Intrinsic::arm_neon_vshifts:
9349 case Intrinsic::arm_neon_vshiftu:
9350 // Opcode already set above.
9351 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00009352 case Intrinsic::arm_neon_vrshifts:
9353 VShiftOpc = ARMISD::VRSHRs; break;
9354 case Intrinsic::arm_neon_vrshiftu:
9355 VShiftOpc = ARMISD::VRSHRu; break;
9356 case Intrinsic::arm_neon_vrshiftn:
9357 VShiftOpc = ARMISD::VRSHRN; break;
9358 case Intrinsic::arm_neon_vqshifts:
9359 VShiftOpc = ARMISD::VQSHLs; break;
9360 case Intrinsic::arm_neon_vqshiftu:
9361 VShiftOpc = ARMISD::VQSHLu; break;
9362 case Intrinsic::arm_neon_vqshiftsu:
9363 VShiftOpc = ARMISD::VQSHLsu; break;
9364 case Intrinsic::arm_neon_vqshiftns:
9365 VShiftOpc = ARMISD::VQSHRNs; break;
9366 case Intrinsic::arm_neon_vqshiftnu:
9367 VShiftOpc = ARMISD::VQSHRNu; break;
9368 case Intrinsic::arm_neon_vqshiftnsu:
9369 VShiftOpc = ARMISD::VQSHRNsu; break;
9370 case Intrinsic::arm_neon_vqrshiftns:
9371 VShiftOpc = ARMISD::VQRSHRNs; break;
9372 case Intrinsic::arm_neon_vqrshiftnu:
9373 VShiftOpc = ARMISD::VQRSHRNu; break;
9374 case Intrinsic::arm_neon_vqrshiftnsu:
9375 VShiftOpc = ARMISD::VQRSHRNsu; break;
9376 }
9377
Andrew Trickef9de2a2013-05-25 02:42:55 +00009378 return DAG.getNode(VShiftOpc, SDLoc(N), N->getValueType(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009379 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009380 }
9381
9382 case Intrinsic::arm_neon_vshiftins: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009383 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009384 int64_t Cnt;
9385 unsigned VShiftOpc = 0;
9386
9387 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
9388 VShiftOpc = ARMISD::VSLI;
9389 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
9390 VShiftOpc = ARMISD::VSRI;
9391 else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009392 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009393 }
9394
Andrew Trickef9de2a2013-05-25 02:42:55 +00009395 return DAG.getNode(VShiftOpc, SDLoc(N), N->getValueType(0),
Bob Wilson2e076c42009-06-22 23:27:02 +00009396 N->getOperand(1), N->getOperand(2),
Owen Anderson9f944592009-08-11 20:47:22 +00009397 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009398 }
9399
9400 case Intrinsic::arm_neon_vqrshifts:
9401 case Intrinsic::arm_neon_vqrshiftu:
9402 // No immediate versions of these to check for.
9403 break;
9404 }
9405
9406 return SDValue();
9407}
9408
9409/// PerformShiftCombine - Checks for immediate versions of vector shifts and
9410/// lowers them. As with the vector shift intrinsics, this is done during DAG
9411/// combining instead of DAG legalizing because the build_vectors for 64-bit
9412/// vector element shift counts are generally not legal, and it is hard to see
9413/// their values after they get legalized to loads from a constant pool.
9414static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
9415 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009416 EVT VT = N->getValueType(0);
Evan Chengf258a152012-02-23 02:58:19 +00009417 if (N->getOpcode() == ISD::SRL && VT == MVT::i32 && ST->hasV6Ops()) {
9418 // Canonicalize (srl (bswap x), 16) to (rotr (bswap x), 16) if the high
9419 // 16-bits of x is zero. This optimizes rev + lsr 16 to rev16.
9420 SDValue N1 = N->getOperand(1);
9421 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
9422 SDValue N0 = N->getOperand(0);
9423 if (C->getZExtValue() == 16 && N0.getOpcode() == ISD::BSWAP &&
9424 DAG.MaskedValueIsZero(N0.getOperand(0),
9425 APInt::getHighBitsSet(32, 16)))
Andrew Trickef9de2a2013-05-25 02:42:55 +00009426 return DAG.getNode(ISD::ROTR, SDLoc(N), VT, N0, N1);
Evan Chengf258a152012-02-23 02:58:19 +00009427 }
9428 }
Bob Wilson2e076c42009-06-22 23:27:02 +00009429
9430 // Nothing to be done for scalar shifts.
Tanya Lattnercd680952010-11-18 22:06:46 +00009431 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9432 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson2e076c42009-06-22 23:27:02 +00009433 return SDValue();
9434
9435 assert(ST->hasNEON() && "unexpected vector shift");
9436 int64_t Cnt;
9437
9438 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009439 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +00009440
9441 case ISD::SHL:
9442 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
Andrew Trickef9de2a2013-05-25 02:42:55 +00009443 return DAG.getNode(ARMISD::VSHL, SDLoc(N), VT, N->getOperand(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009444 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009445 break;
9446
9447 case ISD::SRA:
9448 case ISD::SRL:
9449 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
9450 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
9451 ARMISD::VSHRs : ARMISD::VSHRu);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009452 return DAG.getNode(VShiftOpc, SDLoc(N), VT, N->getOperand(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009453 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009454 }
9455 }
9456 return SDValue();
9457}
9458
9459/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
9460/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
9461static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
9462 const ARMSubtarget *ST) {
9463 SDValue N0 = N->getOperand(0);
9464
9465 // Check for sign- and zero-extensions of vector extract operations of 8-
9466 // and 16-bit vector elements. NEON supports these directly. They are
9467 // handled during DAG combining because type legalization will promote them
9468 // to 32-bit types and it is messy to recognize the operations after that.
9469 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
9470 SDValue Vec = N0.getOperand(0);
9471 SDValue Lane = N0.getOperand(1);
Owen Anderson53aa7a92009-08-10 22:56:29 +00009472 EVT VT = N->getValueType(0);
9473 EVT EltVT = N0.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009474 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9475
Owen Anderson9f944592009-08-11 20:47:22 +00009476 if (VT == MVT::i32 &&
9477 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilsonceb49292010-11-03 16:24:50 +00009478 TLI.isTypeLegal(Vec.getValueType()) &&
9479 isa<ConstantSDNode>(Lane)) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009480
9481 unsigned Opc = 0;
9482 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009483 default: llvm_unreachable("unexpected opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +00009484 case ISD::SIGN_EXTEND:
9485 Opc = ARMISD::VGETLANEs;
9486 break;
9487 case ISD::ZERO_EXTEND:
9488 case ISD::ANY_EXTEND:
9489 Opc = ARMISD::VGETLANEu;
9490 break;
9491 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00009492 return DAG.getNode(Opc, SDLoc(N), VT, Vec, Lane);
Bob Wilson2e076c42009-06-22 23:27:02 +00009493 }
9494 }
9495
9496 return SDValue();
9497}
9498
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009499/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
9500/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
9501static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
9502 const ARMSubtarget *ST) {
9503 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng55f0c6b2010-07-15 22:07:12 +00009504 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009505 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
9506 // a NaN; only do the transformation when it matches that behavior.
9507
9508 // For now only do this when using NEON for FP operations; if using VFP, it
9509 // is not obvious that the benefit outweighs the cost of switching to the
9510 // NEON pipeline.
9511 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
9512 N->getValueType(0) != MVT::f32)
9513 return SDValue();
9514
9515 SDValue CondLHS = N->getOperand(0);
9516 SDValue CondRHS = N->getOperand(1);
9517 SDValue LHS = N->getOperand(2);
9518 SDValue RHS = N->getOperand(3);
9519 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
9520
9521 unsigned Opcode = 0;
9522 bool IsReversed;
Bob Wilsonba8ac742010-02-24 22:15:53 +00009523 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009524 IsReversed = false; // x CC y ? x : y
Bob Wilsonba8ac742010-02-24 22:15:53 +00009525 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009526 IsReversed = true ; // x CC y ? y : x
9527 } else {
9528 return SDValue();
9529 }
9530
Bob Wilsonba8ac742010-02-24 22:15:53 +00009531 bool IsUnordered;
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009532 switch (CC) {
9533 default: break;
9534 case ISD::SETOLT:
9535 case ISD::SETOLE:
9536 case ISD::SETLT:
9537 case ISD::SETLE:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009538 case ISD::SETULT:
9539 case ISD::SETULE:
Bob Wilsonba8ac742010-02-24 22:15:53 +00009540 // If LHS is NaN, an ordered comparison will be false and the result will
9541 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
9542 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9543 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
9544 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
9545 break;
9546 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
9547 // will return -0, so vmin can only be used for unsafe math or if one of
9548 // the operands is known to be nonzero.
9549 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00009550 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsonba8ac742010-02-24 22:15:53 +00009551 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9552 break;
9553 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009554 break;
9555
9556 case ISD::SETOGT:
9557 case ISD::SETOGE:
9558 case ISD::SETGT:
9559 case ISD::SETGE:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009560 case ISD::SETUGT:
9561 case ISD::SETUGE:
Bob Wilsonba8ac742010-02-24 22:15:53 +00009562 // If LHS is NaN, an ordered comparison will be false and the result will
9563 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
9564 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9565 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
9566 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
9567 break;
9568 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
9569 // will return +0, so vmax can only be used for unsafe math or if one of
9570 // the operands is known to be nonzero.
9571 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00009572 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsonba8ac742010-02-24 22:15:53 +00009573 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9574 break;
9575 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009576 break;
9577 }
9578
9579 if (!Opcode)
9580 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00009581 return DAG.getNode(Opcode, SDLoc(N), N->getValueType(0), LHS, RHS);
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009582}
9583
Evan Chengf863e3f2011-07-13 00:42:17 +00009584/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
9585SDValue
9586ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
9587 SDValue Cmp = N->getOperand(4);
9588 if (Cmp.getOpcode() != ARMISD::CMPZ)
9589 // Only looking at EQ and NE cases.
9590 return SDValue();
9591
9592 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009593 SDLoc dl(N);
Evan Chengf863e3f2011-07-13 00:42:17 +00009594 SDValue LHS = Cmp.getOperand(0);
9595 SDValue RHS = Cmp.getOperand(1);
9596 SDValue FalseVal = N->getOperand(0);
9597 SDValue TrueVal = N->getOperand(1);
9598 SDValue ARMcc = N->getOperand(2);
Jim Grosbache7e2aca2011-09-13 20:30:37 +00009599 ARMCC::CondCodes CC =
9600 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chengf863e3f2011-07-13 00:42:17 +00009601
9602 // Simplify
9603 // mov r1, r0
9604 // cmp r1, x
9605 // mov r0, y
9606 // moveq r0, x
9607 // to
9608 // cmp r0, x
9609 // movne r0, y
9610 //
9611 // mov r1, r0
9612 // cmp r1, x
9613 // mov r0, x
9614 // movne r0, y
9615 // to
9616 // cmp r0, x
9617 // movne r0, y
9618 /// FIXME: Turn this into a target neutral optimization?
9619 SDValue Res;
Evan Cheng81563762011-09-28 23:16:31 +00009620 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chengf863e3f2011-07-13 00:42:17 +00009621 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
9622 N->getOperand(3), Cmp);
9623 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
9624 SDValue ARMcc;
9625 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
9626 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
9627 N->getOperand(3), NewCmp);
9628 }
9629
9630 if (Res.getNode()) {
9631 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00009632 DAG.computeKnownBits(SDValue(N,0), KnownZero, KnownOne);
Evan Chengf863e3f2011-07-13 00:42:17 +00009633 // Capture demanded bits information that would be otherwise lost.
9634 if (KnownZero == 0xfffffffe)
9635 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9636 DAG.getValueType(MVT::i1));
9637 else if (KnownZero == 0xffffff00)
9638 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9639 DAG.getValueType(MVT::i8));
9640 else if (KnownZero == 0xffff0000)
9641 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9642 DAG.getValueType(MVT::i16));
9643 }
9644
9645 return Res;
9646}
9647
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009648SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson7117a912009-03-20 22:42:55 +00009649 DAGCombinerInfo &DCI) const {
Chris Lattnerf3f4ad92007-11-27 22:36:16 +00009650 switch (N->getOpcode()) {
9651 default: break;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00009652 case ISD::ADDC: return PerformADDCCombine(N, DCI, Subtarget);
Tanya Lattnere9e67052011-06-14 23:48:48 +00009653 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009654 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00009655 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach11013ed2010-07-16 23:05:05 +00009656 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Evan Chenge87681c2012-02-23 01:19:06 +00009657 case ISD::XOR: return PerformXORCombine(N, DCI, Subtarget);
9658 case ISD::AND: return PerformANDCombine(N, DCI, Subtarget);
Evan Chengc1778132010-12-14 03:22:07 +00009659 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00009660 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson22806742010-09-22 22:09:21 +00009661 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009662 case ISD::STORE: return PerformSTORECombine(N, DCI);
9663 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
9664 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonc7334a12010-10-27 20:38:28 +00009665 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilson2d790df2010-11-28 06:51:26 +00009666 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosierfa8d8932011-06-24 19:23:04 +00009667 case ISD::FP_TO_SINT:
9668 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
9669 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009670 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00009671 case ISD::SHL:
9672 case ISD::SRA:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009673 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +00009674 case ISD::SIGN_EXTEND:
9675 case ISD::ZERO_EXTEND:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009676 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
9677 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chengf863e3f2011-07-13 00:42:17 +00009678 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson06fce872011-02-07 17:43:21 +00009679 case ARMISD::VLD2DUP:
9680 case ARMISD::VLD3DUP:
9681 case ARMISD::VLD4DUP:
9682 return CombineBaseUpdate(N, DCI);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00009683 case ARMISD::BUILD_VECTOR:
9684 return PerformARMBUILD_VECTORCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +00009685 case ISD::INTRINSIC_VOID:
9686 case ISD::INTRINSIC_W_CHAIN:
9687 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9688 case Intrinsic::arm_neon_vld1:
9689 case Intrinsic::arm_neon_vld2:
9690 case Intrinsic::arm_neon_vld3:
9691 case Intrinsic::arm_neon_vld4:
9692 case Intrinsic::arm_neon_vld2lane:
9693 case Intrinsic::arm_neon_vld3lane:
9694 case Intrinsic::arm_neon_vld4lane:
9695 case Intrinsic::arm_neon_vst1:
9696 case Intrinsic::arm_neon_vst2:
9697 case Intrinsic::arm_neon_vst3:
9698 case Intrinsic::arm_neon_vst4:
9699 case Intrinsic::arm_neon_vst2lane:
9700 case Intrinsic::arm_neon_vst3lane:
9701 case Intrinsic::arm_neon_vst4lane:
9702 return CombineBaseUpdate(N, DCI);
9703 default: break;
9704 }
9705 break;
Chris Lattnerf3f4ad92007-11-27 22:36:16 +00009706 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009707 return SDValue();
Chris Lattnerf3f4ad92007-11-27 22:36:16 +00009708}
9709
Evan Chengd42641c2011-02-02 01:06:55 +00009710bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
9711 EVT VT) const {
9712 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
9713}
9714
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009715bool ARMTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9716 unsigned,
9717 unsigned,
9718 bool *Fast) const {
Evan Cheng90ae8f82012-09-18 01:42:45 +00009719 // The AllowsUnaliged flag models the SCTLR.A setting in ARM cpus
Chad Rosier66bb1782012-11-09 18:25:27 +00009720 bool AllowsUnaligned = Subtarget->allowsUnalignedMem();
Bill Wendlingbae6b2c2009-08-15 21:21:19 +00009721
9722 switch (VT.getSimpleVT().SimpleTy) {
9723 default:
9724 return false;
9725 case MVT::i8:
9726 case MVT::i16:
Evan Cheng79e2ca92012-12-10 23:21:26 +00009727 case MVT::i32: {
Evan Cheng90ae8f82012-09-18 01:42:45 +00009728 // Unaligned access can use (for example) LRDB, LRDH, LDR
Evan Cheng79e2ca92012-12-10 23:21:26 +00009729 if (AllowsUnaligned) {
9730 if (Fast)
9731 *Fast = Subtarget->hasV7Ops();
9732 return true;
9733 }
9734 return false;
9735 }
Evan Chengeec6bc62012-08-15 17:44:53 +00009736 case MVT::f64:
Evan Cheng79e2ca92012-12-10 23:21:26 +00009737 case MVT::v2f64: {
Evan Cheng90ae8f82012-09-18 01:42:45 +00009738 // For any little-endian targets with neon, we can support unaligned ld/st
9739 // of D and Q (e.g. {D0,D1}) registers by using vld1.i8/vst1.i8.
Alp Tokercb402912014-01-24 17:20:08 +00009740 // A big-endian target may also explicitly support unaligned accesses
Evan Cheng79e2ca92012-12-10 23:21:26 +00009741 if (Subtarget->hasNEON() && (AllowsUnaligned || isLittleEndian())) {
9742 if (Fast)
9743 *Fast = true;
9744 return true;
9745 }
9746 return false;
9747 }
Bill Wendlingbae6b2c2009-08-15 21:21:19 +00009748 }
9749}
9750
Lang Hames9929c422011-11-02 22:52:45 +00009751static bool memOpAlign(unsigned DstAlign, unsigned SrcAlign,
9752 unsigned AlignCheck) {
9753 return ((SrcAlign == 0 || SrcAlign % AlignCheck == 0) &&
9754 (DstAlign == 0 || DstAlign % AlignCheck == 0));
9755}
9756
9757EVT ARMTargetLowering::getOptimalMemOpType(uint64_t Size,
9758 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009759 bool IsMemset, bool ZeroMemset,
Lang Hames9929c422011-11-02 22:52:45 +00009760 bool MemcpyStrSrc,
9761 MachineFunction &MF) const {
9762 const Function *F = MF.getFunction();
9763
9764 // See if we can use NEON instructions for this...
Evan Cheng962711e2012-12-12 02:34:41 +00009765 if ((!IsMemset || ZeroMemset) &&
Evan Cheng79e2ca92012-12-10 23:21:26 +00009766 Subtarget->hasNEON() &&
Bill Wendling698e84f2012-12-30 10:32:01 +00009767 !F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
9768 Attribute::NoImplicitFloat)) {
Evan Cheng79e2ca92012-12-10 23:21:26 +00009769 bool Fast;
Evan Chengc2bd6202012-12-11 02:31:57 +00009770 if (Size >= 16 &&
9771 (memOpAlign(SrcAlign, DstAlign, 16) ||
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009772 (allowsMisalignedMemoryAccesses(MVT::v2f64, 0, 1, &Fast) && Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +00009773 return MVT::v2f64;
Evan Chengc2bd6202012-12-11 02:31:57 +00009774 } else if (Size >= 8 &&
9775 (memOpAlign(SrcAlign, DstAlign, 8) ||
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009776 (allowsMisalignedMemoryAccesses(MVT::f64, 0, 1, &Fast) &&
9777 Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +00009778 return MVT::f64;
Lang Hames9929c422011-11-02 22:52:45 +00009779 }
9780 }
9781
Lang Hamesb85fcd02011-11-08 18:56:23 +00009782 // Lowering to i32/i16 if the size permits.
Evan Chengc2bd6202012-12-11 02:31:57 +00009783 if (Size >= 4)
Lang Hamesb85fcd02011-11-08 18:56:23 +00009784 return MVT::i32;
Evan Chengc2bd6202012-12-11 02:31:57 +00009785 else if (Size >= 2)
Lang Hamesb85fcd02011-11-08 18:56:23 +00009786 return MVT::i16;
Lang Hamesb85fcd02011-11-08 18:56:23 +00009787
Lang Hames9929c422011-11-02 22:52:45 +00009788 // Let the target-independent logic figure it out.
9789 return MVT::Other;
9790}
9791
Evan Cheng9ec512d2012-12-06 19:13:27 +00009792bool ARMTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
9793 if (Val.getOpcode() != ISD::LOAD)
9794 return false;
9795
9796 EVT VT1 = Val.getValueType();
9797 if (!VT1.isSimple() || !VT1.isInteger() ||
9798 !VT2.isSimple() || !VT2.isInteger())
9799 return false;
9800
9801 switch (VT1.getSimpleVT().SimpleTy) {
9802 default: break;
9803 case MVT::i1:
9804 case MVT::i8:
9805 case MVT::i16:
9806 // 8-bit and 16-bit loads implicitly zero-extend to 32-bits.
9807 return true;
9808 }
9809
9810 return false;
9811}
9812
Tim Northovercc2e9032013-08-06 13:58:03 +00009813bool ARMTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
9814 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9815 return false;
9816
9817 if (!isTypeLegal(EVT::getEVT(Ty1)))
9818 return false;
9819
9820 assert(Ty1->getPrimitiveSizeInBits() <= 64 && "i128 is probably not a noop");
9821
9822 // Assuming the caller doesn't have a zeroext or signext return parameter,
9823 // truncation all the way down to i1 is valid.
9824 return true;
9825}
9826
9827
Evan Chengdc49a8d2009-08-14 20:09:37 +00009828static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
9829 if (V < 0)
9830 return false;
9831
9832 unsigned Scale = 1;
9833 switch (VT.getSimpleVT().SimpleTy) {
9834 default: return false;
9835 case MVT::i1:
9836 case MVT::i8:
9837 // Scale == 1;
9838 break;
9839 case MVT::i16:
9840 // Scale == 2;
9841 Scale = 2;
9842 break;
9843 case MVT::i32:
9844 // Scale == 4;
9845 Scale = 4;
9846 break;
9847 }
9848
9849 if ((V & (Scale - 1)) != 0)
9850 return false;
9851 V /= Scale;
9852 return V == (V & ((1LL << 5) - 1));
9853}
9854
9855static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
9856 const ARMSubtarget *Subtarget) {
9857 bool isNeg = false;
9858 if (V < 0) {
9859 isNeg = true;
9860 V = - V;
9861 }
9862
9863 switch (VT.getSimpleVT().SimpleTy) {
9864 default: return false;
9865 case MVT::i1:
9866 case MVT::i8:
9867 case MVT::i16:
9868 case MVT::i32:
9869 // + imm12 or - imm8
9870 if (isNeg)
9871 return V == (V & ((1LL << 8) - 1));
9872 return V == (V & ((1LL << 12) - 1));
9873 case MVT::f32:
9874 case MVT::f64:
9875 // Same as ARM mode. FIXME: NEON?
9876 if (!Subtarget->hasVFP2())
9877 return false;
9878 if ((V & 3) != 0)
9879 return false;
9880 V >>= 2;
9881 return V == (V & ((1LL << 8) - 1));
9882 }
9883}
9884
Evan Cheng2150b922007-03-12 23:30:29 +00009885/// isLegalAddressImmediate - Return true if the integer value can be used
9886/// as the offset of the target addressing mode for load / store of the
9887/// given type.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009888static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009889 const ARMSubtarget *Subtarget) {
Evan Cheng507eefa2007-03-13 20:37:59 +00009890 if (V == 0)
9891 return true;
9892
Evan Chengce5dfb62009-03-09 19:15:00 +00009893 if (!VT.isSimple())
9894 return false;
9895
Evan Chengdc49a8d2009-08-14 20:09:37 +00009896 if (Subtarget->isThumb1Only())
9897 return isLegalT1AddressImmediate(V, VT);
9898 else if (Subtarget->isThumb2())
9899 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Cheng2150b922007-03-12 23:30:29 +00009900
Evan Chengdc49a8d2009-08-14 20:09:37 +00009901 // ARM mode.
Evan Cheng2150b922007-03-12 23:30:29 +00009902 if (V < 0)
9903 V = - V;
Owen Anderson9f944592009-08-11 20:47:22 +00009904 switch (VT.getSimpleVT().SimpleTy) {
Evan Cheng2150b922007-03-12 23:30:29 +00009905 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +00009906 case MVT::i1:
9907 case MVT::i8:
9908 case MVT::i32:
Evan Cheng2150b922007-03-12 23:30:29 +00009909 // +- imm12
Anton Korobeynikov40d67c52008-02-20 11:22:39 +00009910 return V == (V & ((1LL << 12) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +00009911 case MVT::i16:
Evan Cheng2150b922007-03-12 23:30:29 +00009912 // +- imm8
Anton Korobeynikov40d67c52008-02-20 11:22:39 +00009913 return V == (V & ((1LL << 8) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +00009914 case MVT::f32:
9915 case MVT::f64:
Evan Chengdc49a8d2009-08-14 20:09:37 +00009916 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Cheng2150b922007-03-12 23:30:29 +00009917 return false;
Evan Chengbef131de2007-05-03 02:00:18 +00009918 if ((V & 3) != 0)
Evan Cheng2150b922007-03-12 23:30:29 +00009919 return false;
9920 V >>= 2;
Anton Korobeynikov40d67c52008-02-20 11:22:39 +00009921 return V == (V & ((1LL << 8) - 1));
Evan Cheng2150b922007-03-12 23:30:29 +00009922 }
Evan Cheng10043e22007-01-19 07:51:42 +00009923}
9924
Evan Chengdc49a8d2009-08-14 20:09:37 +00009925bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
9926 EVT VT) const {
9927 int Scale = AM.Scale;
9928 if (Scale < 0)
9929 return false;
9930
9931 switch (VT.getSimpleVT().SimpleTy) {
9932 default: return false;
9933 case MVT::i1:
9934 case MVT::i8:
9935 case MVT::i16:
9936 case MVT::i32:
9937 if (Scale == 1)
9938 return true;
9939 // r + r << imm
9940 Scale = Scale & ~1;
9941 return Scale == 2 || Scale == 4 || Scale == 8;
9942 case MVT::i64:
9943 // r + r
9944 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
9945 return true;
9946 return false;
9947 case MVT::isVoid:
9948 // Note, we allow "void" uses (basically, uses that aren't loads or
9949 // stores), because arm allows folding a scale into many arithmetic
9950 // operations. This should be made more precise and revisited later.
9951
9952 // Allow r << imm, but the imm has to be a multiple of two.
9953 if (Scale & 1) return false;
9954 return isPowerOf2_32(Scale);
9955 }
9956}
9957
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009958/// isLegalAddressingMode - Return true if the addressing mode represented
9959/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson7117a912009-03-20 22:42:55 +00009960bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00009961 Type *Ty) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009962 EVT VT = getValueType(Ty, true);
Bob Wilson866c1742009-04-08 17:55:28 +00009963 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Cheng2150b922007-03-12 23:30:29 +00009964 return false;
Bob Wilson7117a912009-03-20 22:42:55 +00009965
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009966 // Can never fold addr of global into load/store.
Bob Wilson7117a912009-03-20 22:42:55 +00009967 if (AM.BaseGV)
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009968 return false;
Bob Wilson7117a912009-03-20 22:42:55 +00009969
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009970 switch (AM.Scale) {
9971 case 0: // no scale reg, must be "r+i" or "r", or "i".
9972 break;
9973 case 1:
Evan Chengdc49a8d2009-08-14 20:09:37 +00009974 if (Subtarget->isThumb1Only())
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009975 return false;
Chris Lattner502c3f42007-04-13 06:50:55 +00009976 // FALL THROUGH.
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009977 default:
Chris Lattner502c3f42007-04-13 06:50:55 +00009978 // ARM doesn't support any R+R*scale+imm addr modes.
9979 if (AM.BaseOffs)
9980 return false;
Bob Wilson7117a912009-03-20 22:42:55 +00009981
Bob Wilson866c1742009-04-08 17:55:28 +00009982 if (!VT.isSimple())
9983 return false;
9984
Evan Chengdc49a8d2009-08-14 20:09:37 +00009985 if (Subtarget->isThumb2())
9986 return isLegalT2ScaledAddressingMode(AM, VT);
9987
Chris Lattner9b6d69e2007-04-10 03:48:29 +00009988 int Scale = AM.Scale;
Owen Anderson9f944592009-08-11 20:47:22 +00009989 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009990 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +00009991 case MVT::i1:
9992 case MVT::i8:
9993 case MVT::i32:
Chris Lattner9b6d69e2007-04-10 03:48:29 +00009994 if (Scale < 0) Scale = -Scale;
9995 if (Scale == 1)
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009996 return true;
9997 // r + r << imm
Chris Lattnerfe926e22007-04-11 16:17:12 +00009998 return isPowerOf2_32(Scale & ~1);
Owen Anderson9f944592009-08-11 20:47:22 +00009999 case MVT::i16:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010000 case MVT::i64:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010001 // r + r
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010002 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010003 return true;
Chris Lattnerfe926e22007-04-11 16:17:12 +000010004 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010005
Owen Anderson9f944592009-08-11 20:47:22 +000010006 case MVT::isVoid:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010007 // Note, we allow "void" uses (basically, uses that aren't loads or
10008 // stores), because arm allows folding a scale into many arithmetic
10009 // operations. This should be made more precise and revisited later.
Bob Wilson7117a912009-03-20 22:42:55 +000010010
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010011 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chengdc49a8d2009-08-14 20:09:37 +000010012 if (Scale & 1) return false;
10013 return isPowerOf2_32(Scale);
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010014 }
Evan Cheng2150b922007-03-12 23:30:29 +000010015 }
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010016 return true;
Evan Cheng2150b922007-03-12 23:30:29 +000010017}
10018
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010019/// isLegalICmpImmediate - Return true if the specified immediate is legal
10020/// icmp immediate, that is the target has icmp instructions which can compare
10021/// a register against the immediate without having to materialize the
10022/// immediate into a register.
Evan Cheng15b80e42009-11-12 07:13:11 +000010023bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000010024 // Thumb2 and ARM modes can use cmn for negative immediates.
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010025 if (!Subtarget->isThumb())
Chandler Carruth8a102c22012-04-06 20:10:52 +000010026 return ARM_AM::getSOImmVal(llvm::abs64(Imm)) != -1;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010027 if (Subtarget->isThumb2())
Chandler Carruth8a102c22012-04-06 20:10:52 +000010028 return ARM_AM::getT2SOImmVal(llvm::abs64(Imm)) != -1;
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000010029 // Thumb1 doesn't have cmn, and only 8-bit immediates.
Evan Cheng15b80e42009-11-12 07:13:11 +000010030 return Imm >= 0 && Imm <= 255;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010031}
10032
Andrew Tricka22cdb72012-07-18 18:34:27 +000010033/// isLegalAddImmediate - Return true if the specified immediate is a legal add
10034/// *or sub* immediate, that is the target has add or sub instructions which can
10035/// add a register with the immediate without having to materialize the
Dan Gohman6136e942011-05-03 00:46:49 +000010036/// immediate into a register.
10037bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
Andrew Tricka22cdb72012-07-18 18:34:27 +000010038 // Same encoding for add/sub, just flip the sign.
10039 int64_t AbsImm = llvm::abs64(Imm);
10040 if (!Subtarget->isThumb())
10041 return ARM_AM::getSOImmVal(AbsImm) != -1;
10042 if (Subtarget->isThumb2())
10043 return ARM_AM::getT2SOImmVal(AbsImm) != -1;
10044 // Thumb1 only has 8-bit unsigned immediate.
10045 return AbsImm >= 0 && AbsImm <= 255;
Dan Gohman6136e942011-05-03 00:46:49 +000010046}
10047
Owen Anderson53aa7a92009-08-10 22:56:29 +000010048static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000010049 bool isSEXTLoad, SDValue &Base,
10050 SDValue &Offset, bool &isInc,
10051 SelectionDAG &DAG) {
Evan Cheng10043e22007-01-19 07:51:42 +000010052 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
10053 return false;
10054
Owen Anderson9f944592009-08-11 20:47:22 +000010055 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Cheng10043e22007-01-19 07:51:42 +000010056 // AddressingMode 3
10057 Base = Ptr->getOperand(0);
10058 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010059 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000010060 if (RHSC < 0 && RHSC > -256) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010061 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000010062 isInc = false;
10063 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10064 return true;
10065 }
10066 }
10067 isInc = (Ptr->getOpcode() == ISD::ADD);
10068 Offset = Ptr->getOperand(1);
10069 return true;
Owen Anderson9f944592009-08-11 20:47:22 +000010070 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Cheng10043e22007-01-19 07:51:42 +000010071 // AddressingMode 2
10072 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010073 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000010074 if (RHSC < 0 && RHSC > -0x1000) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010075 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000010076 isInc = false;
10077 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10078 Base = Ptr->getOperand(0);
10079 return true;
10080 }
10081 }
10082
10083 if (Ptr->getOpcode() == ISD::ADD) {
10084 isInc = true;
Evan Chenga20cde32011-07-20 23:34:39 +000010085 ARM_AM::ShiftOpc ShOpcVal=
10086 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +000010087 if (ShOpcVal != ARM_AM::no_shift) {
10088 Base = Ptr->getOperand(1);
10089 Offset = Ptr->getOperand(0);
10090 } else {
10091 Base = Ptr->getOperand(0);
10092 Offset = Ptr->getOperand(1);
10093 }
10094 return true;
10095 }
10096
10097 isInc = (Ptr->getOpcode() == ISD::ADD);
10098 Base = Ptr->getOperand(0);
10099 Offset = Ptr->getOperand(1);
10100 return true;
10101 }
10102
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000010103 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Cheng10043e22007-01-19 07:51:42 +000010104 return false;
10105}
10106
Owen Anderson53aa7a92009-08-10 22:56:29 +000010107static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000010108 bool isSEXTLoad, SDValue &Base,
10109 SDValue &Offset, bool &isInc,
10110 SelectionDAG &DAG) {
10111 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
10112 return false;
10113
10114 Base = Ptr->getOperand(0);
10115 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
10116 int RHSC = (int)RHS->getZExtValue();
10117 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
10118 assert(Ptr->getOpcode() == ISD::ADD);
10119 isInc = false;
10120 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10121 return true;
10122 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
10123 isInc = Ptr->getOpcode() == ISD::ADD;
10124 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
10125 return true;
10126 }
10127 }
10128
10129 return false;
10130}
10131
Evan Cheng10043e22007-01-19 07:51:42 +000010132/// getPreIndexedAddressParts - returns true by value, base pointer and
10133/// offset pointer and addressing mode by reference if the node's address
10134/// can be legally represented as pre-indexed load / store address.
10135bool
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010136ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
10137 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000010138 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000010139 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010140 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000010141 return false;
10142
Owen Anderson53aa7a92009-08-10 22:56:29 +000010143 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010144 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000010145 bool isSEXTLoad = false;
10146 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
10147 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010148 VT = LD->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000010149 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10150 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
10151 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010152 VT = ST->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000010153 } else
10154 return false;
10155
10156 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000010157 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000010158 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000010159 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
10160 Offset, isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000010161 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000010162 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng844f0b42009-07-02 06:44:30 +000010163 Offset, isInc, DAG);
Evan Cheng84c6cda2009-07-02 07:28:31 +000010164 if (!isLegal)
10165 return false;
10166
10167 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
10168 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000010169}
10170
10171/// getPostIndexedAddressParts - returns true by value, base pointer and
10172/// offset pointer and addressing mode by reference if this node can be
10173/// combined with a load / store to form a post-indexed load / store.
10174bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010175 SDValue &Base,
10176 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000010177 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000010178 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010179 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000010180 return false;
10181
Owen Anderson53aa7a92009-08-10 22:56:29 +000010182 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010183 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000010184 bool isSEXTLoad = false;
10185 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010186 VT = LD->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000010187 Ptr = LD->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000010188 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10189 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010190 VT = ST->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000010191 Ptr = ST->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000010192 } else
10193 return false;
10194
10195 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000010196 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000010197 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000010198 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chengf19384d2010-05-18 21:31:17 +000010199 isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000010200 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000010201 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
10202 isInc, DAG);
10203 if (!isLegal)
10204 return false;
10205
Evan Chengf19384d2010-05-18 21:31:17 +000010206 if (Ptr != Base) {
10207 // Swap base ptr and offset to catch more post-index load / store when
10208 // it's legal. In Thumb2 mode, offset must be an immediate.
10209 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
10210 !Subtarget->isThumb2())
10211 std::swap(Base, Offset);
10212
10213 // Post-indexed load / store update the base pointer.
10214 if (Ptr != Base)
10215 return false;
10216 }
10217
Evan Cheng84c6cda2009-07-02 07:28:31 +000010218 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
10219 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000010220}
10221
Jay Foada0653a32014-05-14 21:14:37 +000010222void ARMTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
10223 APInt &KnownZero,
10224 APInt &KnownOne,
10225 const SelectionDAG &DAG,
10226 unsigned Depth) const {
Michael Gottesman696e44e2013-06-18 20:49:45 +000010227 unsigned BitWidth = KnownOne.getBitWidth();
10228 KnownZero = KnownOne = APInt(BitWidth, 0);
Evan Cheng10043e22007-01-19 07:51:42 +000010229 switch (Op.getOpcode()) {
10230 default: break;
Michael Gottesman696e44e2013-06-18 20:49:45 +000010231 case ARMISD::ADDC:
10232 case ARMISD::ADDE:
10233 case ARMISD::SUBC:
10234 case ARMISD::SUBE:
10235 // These nodes' second result is a boolean
10236 if (Op.getResNo() == 0)
10237 break;
10238 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
10239 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010240 case ARMISD::CMOV: {
10241 // Bits are known zero/one if known on the LHS and RHS.
Jay Foada0653a32014-05-14 21:14:37 +000010242 DAG.computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000010243 if (KnownZero == 0 && KnownOne == 0) return;
10244
Dan Gohmanf990faf2008-02-13 00:35:47 +000010245 APInt KnownZeroRHS, KnownOneRHS;
Jay Foada0653a32014-05-14 21:14:37 +000010246 DAG.computeKnownBits(Op.getOperand(1), KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000010247 KnownZero &= KnownZeroRHS;
10248 KnownOne &= KnownOneRHS;
10249 return;
10250 }
Tim Northover01b4aa92014-04-03 15:10:35 +000010251 case ISD::INTRINSIC_W_CHAIN: {
10252 ConstantSDNode *CN = cast<ConstantSDNode>(Op->getOperand(1));
10253 Intrinsic::ID IntID = static_cast<Intrinsic::ID>(CN->getZExtValue());
10254 switch (IntID) {
10255 default: return;
10256 case Intrinsic::arm_ldaex:
10257 case Intrinsic::arm_ldrex: {
10258 EVT VT = cast<MemIntrinsicSDNode>(Op)->getMemoryVT();
10259 unsigned MemBits = VT.getScalarType().getSizeInBits();
10260 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - MemBits);
10261 return;
10262 }
10263 }
10264 }
Evan Cheng10043e22007-01-19 07:51:42 +000010265 }
10266}
10267
10268//===----------------------------------------------------------------------===//
10269// ARM Inline Assembly Support
10270//===----------------------------------------------------------------------===//
10271
Evan Cheng078b0b02011-01-08 01:24:27 +000010272bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
10273 // Looking for "rev" which is V6+.
10274 if (!Subtarget->hasV6Ops())
10275 return false;
10276
10277 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10278 std::string AsmStr = IA->getAsmString();
10279 SmallVector<StringRef, 4> AsmPieces;
10280 SplitString(AsmStr, AsmPieces, ";\n");
10281
10282 switch (AsmPieces.size()) {
10283 default: return false;
10284 case 1:
10285 AsmStr = AsmPieces[0];
10286 AsmPieces.clear();
10287 SplitString(AsmStr, AsmPieces, " \t,");
10288
10289 // rev $0, $1
10290 if (AsmPieces.size() == 3 &&
10291 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
10292 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattner229907c2011-07-18 04:54:35 +000010293 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng078b0b02011-01-08 01:24:27 +000010294 if (Ty && Ty->getBitWidth() == 32)
10295 return IntrinsicLowering::LowerToByteSwap(CI);
10296 }
10297 break;
10298 }
10299
10300 return false;
10301}
10302
Evan Cheng10043e22007-01-19 07:51:42 +000010303/// getConstraintType - Given a constraint letter, return the type of
10304/// constraint it is for this target.
10305ARMTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +000010306ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
10307 if (Constraint.size() == 1) {
10308 switch (Constraint[0]) {
10309 default: break;
10310 case 'l': return C_RegisterClass;
Chris Lattner6223e832007-04-02 17:24:08 +000010311 case 'w': return C_RegisterClass;
Eric Christopherf45daac2011-06-30 23:23:01 +000010312 case 'h': return C_RegisterClass;
Eric Christopherf1c74592011-07-01 00:14:47 +000010313 case 'x': return C_RegisterClass;
Eric Christopherc011d312011-07-01 00:30:46 +000010314 case 't': return C_RegisterClass;
Eric Christopher29f1db82011-07-01 01:00:07 +000010315 case 'j': return C_Other; // Constant for movw.
Eric Christopheraa503002011-07-29 21:18:58 +000010316 // An address with a single base register. Due to the way we
10317 // currently handle addresses it is the same as an 'r' memory constraint.
10318 case 'Q': return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +000010319 }
Eric Christophere256cd02011-06-21 22:10:57 +000010320 } else if (Constraint.size() == 2) {
10321 switch (Constraint[0]) {
10322 default: break;
10323 // All 'U+' constraints are addresses.
10324 case 'U': return C_Memory;
10325 }
Evan Cheng10043e22007-01-19 07:51:42 +000010326 }
Chris Lattnerd6855142007-03-25 02:14:49 +000010327 return TargetLowering::getConstraintType(Constraint);
Evan Cheng10043e22007-01-19 07:51:42 +000010328}
10329
John Thompsone8360b72010-10-29 17:29:13 +000010330/// Examine constraint type and operand type and determine a weight value.
10331/// This object must already have been set up with the operand type
10332/// and the current alternative constraint selected.
10333TargetLowering::ConstraintWeight
10334ARMTargetLowering::getSingleConstraintMatchWeight(
10335 AsmOperandInfo &info, const char *constraint) const {
10336 ConstraintWeight weight = CW_Invalid;
10337 Value *CallOperandVal = info.CallOperandVal;
10338 // If we don't have a value, we can't do a match,
10339 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +000010340 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +000010341 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +000010342 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +000010343 // Look at the constraint type.
10344 switch (*constraint) {
10345 default:
10346 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
10347 break;
10348 case 'l':
10349 if (type->isIntegerTy()) {
10350 if (Subtarget->isThumb())
10351 weight = CW_SpecificReg;
10352 else
10353 weight = CW_Register;
10354 }
10355 break;
10356 case 'w':
10357 if (type->isFloatingPointTy())
10358 weight = CW_Register;
10359 break;
10360 }
10361 return weight;
10362}
10363
Eric Christophercf2007c2011-06-30 23:50:52 +000010364typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
10365RCPair
Evan Cheng10043e22007-01-19 07:51:42 +000010366ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +000010367 MVT VT) const {
Evan Cheng10043e22007-01-19 07:51:42 +000010368 if (Constraint.size() == 1) {
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010369 // GCC ARM Constraint Letters
Evan Cheng10043e22007-01-19 07:51:42 +000010370 switch (Constraint[0]) {
Eric Christopherf45daac2011-06-30 23:23:01 +000010371 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010372 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010373 return RCPair(0U, &ARM::tGPRRegClass);
10374 return RCPair(0U, &ARM::GPRRegClass);
Eric Christopherf45daac2011-06-30 23:23:01 +000010375 case 'h': // High regs or no regs.
10376 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010377 return RCPair(0U, &ARM::hGPRRegClass);
Eric Christopherf09b0f12011-07-01 00:19:27 +000010378 break;
Chris Lattner6223e832007-04-02 17:24:08 +000010379 case 'r':
Craig Topperc7242e02012-04-20 07:30:17 +000010380 return RCPair(0U, &ARM::GPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010381 case 'w':
Tim Northover28adfbb2013-11-14 17:15:39 +000010382 if (VT == MVT::Other)
10383 break;
Owen Anderson9f944592009-08-11 20:47:22 +000010384 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010385 return RCPair(0U, &ARM::SPRRegClass);
Bob Wilson3152b0472009-12-18 01:03:29 +000010386 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010387 return RCPair(0U, &ARM::DPRRegClass);
Evan Cheng0c2544f2009-12-08 23:06:22 +000010388 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010389 return RCPair(0U, &ARM::QPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010390 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010391 case 'x':
Tim Northover28adfbb2013-11-14 17:15:39 +000010392 if (VT == MVT::Other)
10393 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010394 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010395 return RCPair(0U, &ARM::SPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010396 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010397 return RCPair(0U, &ARM::DPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010398 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010399 return RCPair(0U, &ARM::QPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010400 break;
Eric Christopherc011d312011-07-01 00:30:46 +000010401 case 't':
10402 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010403 return RCPair(0U, &ARM::SPRRegClass);
Eric Christopherc011d312011-07-01 00:30:46 +000010404 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010405 }
10406 }
Bob Wilson3f2293b2010-03-15 23:09:18 +000010407 if (StringRef("{cc}").equals_lower(Constraint))
Craig Topperc7242e02012-04-20 07:30:17 +000010408 return std::make_pair(unsigned(ARM::CPSR), &ARM::CCRRegClass);
Bob Wilson3f2293b2010-03-15 23:09:18 +000010409
Evan Cheng10043e22007-01-19 07:51:42 +000010410 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10411}
10412
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010413/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10414/// vector. If it is invalid, don't add anything to Ops.
10415void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +000010416 std::string &Constraint,
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010417 std::vector<SDValue>&Ops,
10418 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +000010419 SDValue Result;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010420
Eric Christopherde9399b2011-06-02 23:16:42 +000010421 // Currently only support length 1 constraints.
10422 if (Constraint.length() != 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +000010423
Eric Christopherde9399b2011-06-02 23:16:42 +000010424 char ConstraintLetter = Constraint[0];
10425 switch (ConstraintLetter) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010426 default: break;
Eric Christopher29f1db82011-07-01 01:00:07 +000010427 case 'j':
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010428 case 'I': case 'J': case 'K': case 'L':
10429 case 'M': case 'N': case 'O':
10430 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
10431 if (!C)
10432 return;
10433
10434 int64_t CVal64 = C->getSExtValue();
10435 int CVal = (int) CVal64;
10436 // None of these constraints allow values larger than 32 bits. Check
10437 // that the value fits in an int.
10438 if (CVal != CVal64)
10439 return;
10440
Eric Christopherde9399b2011-06-02 23:16:42 +000010441 switch (ConstraintLetter) {
Eric Christopher29f1db82011-07-01 01:00:07 +000010442 case 'j':
Andrew Trick53df4b62011-09-20 03:06:13 +000010443 // Constant suitable for movw, must be between 0 and
10444 // 65535.
10445 if (Subtarget->hasV6T2Ops())
10446 if (CVal >= 0 && CVal <= 65535)
10447 break;
10448 return;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010449 case 'I':
David Goodwin22c2fba2009-07-08 23:10:31 +000010450 if (Subtarget->isThumb1Only()) {
10451 // This must be a constant between 0 and 255, for ADD
10452 // immediates.
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010453 if (CVal >= 0 && CVal <= 255)
10454 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010455 } else if (Subtarget->isThumb2()) {
10456 // A constant that can be used as an immediate value in a
10457 // data-processing instruction.
10458 if (ARM_AM::getT2SOImmVal(CVal) != -1)
10459 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010460 } else {
10461 // A constant that can be used as an immediate value in a
10462 // data-processing instruction.
10463 if (ARM_AM::getSOImmVal(CVal) != -1)
10464 break;
10465 }
10466 return;
10467
10468 case 'J':
David Goodwin22c2fba2009-07-08 23:10:31 +000010469 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010470 // This must be a constant between -255 and -1, for negated ADD
10471 // immediates. This can be used in GCC with an "n" modifier that
10472 // prints the negated value, for use with SUB instructions. It is
10473 // not useful otherwise but is implemented for compatibility.
10474 if (CVal >= -255 && CVal <= -1)
10475 break;
10476 } else {
10477 // This must be a constant between -4095 and 4095. It is not clear
10478 // what this constraint is intended for. Implemented for
10479 // compatibility with GCC.
10480 if (CVal >= -4095 && CVal <= 4095)
10481 break;
10482 }
10483 return;
10484
10485 case 'K':
David Goodwin22c2fba2009-07-08 23:10:31 +000010486 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010487 // A 32-bit value where only one byte has a nonzero value. Exclude
10488 // zero to match GCC. This constraint is used by GCC internally for
10489 // constants that can be loaded with a move/shift combination.
10490 // It is not useful otherwise but is implemented for compatibility.
10491 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
10492 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010493 } else if (Subtarget->isThumb2()) {
10494 // A constant whose bitwise inverse can be used as an immediate
10495 // value in a data-processing instruction. This can be used in GCC
10496 // with a "B" modifier that prints the inverted value, for use with
10497 // BIC and MVN instructions. It is not useful otherwise but is
10498 // implemented for compatibility.
10499 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
10500 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010501 } else {
10502 // A constant whose bitwise inverse can be used as an immediate
10503 // value in a data-processing instruction. This can be used in GCC
10504 // with a "B" modifier that prints the inverted value, for use with
10505 // BIC and MVN instructions. It is not useful otherwise but is
10506 // implemented for compatibility.
10507 if (ARM_AM::getSOImmVal(~CVal) != -1)
10508 break;
10509 }
10510 return;
10511
10512 case 'L':
David Goodwin22c2fba2009-07-08 23:10:31 +000010513 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010514 // This must be a constant between -7 and 7,
10515 // for 3-operand ADD/SUB immediate instructions.
10516 if (CVal >= -7 && CVal < 7)
10517 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010518 } else if (Subtarget->isThumb2()) {
10519 // A constant whose negation can be used as an immediate value in a
10520 // data-processing instruction. This can be used in GCC with an "n"
10521 // modifier that prints the negated value, for use with SUB
10522 // instructions. It is not useful otherwise but is implemented for
10523 // compatibility.
10524 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
10525 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010526 } else {
10527 // A constant whose negation can be used as an immediate value in a
10528 // data-processing instruction. This can be used in GCC with an "n"
10529 // modifier that prints the negated value, for use with SUB
10530 // instructions. It is not useful otherwise but is implemented for
10531 // compatibility.
10532 if (ARM_AM::getSOImmVal(-CVal) != -1)
10533 break;
10534 }
10535 return;
10536
10537 case 'M':
David Goodwin22c2fba2009-07-08 23:10:31 +000010538 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010539 // This must be a multiple of 4 between 0 and 1020, for
10540 // ADD sp + immediate.
10541 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
10542 break;
10543 } else {
10544 // A power of two or a constant between 0 and 32. This is used in
10545 // GCC for the shift amount on shifted register operands, but it is
10546 // useful in general for any shift amounts.
10547 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
10548 break;
10549 }
10550 return;
10551
10552 case 'N':
David Goodwin22c2fba2009-07-08 23:10:31 +000010553 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010554 // This must be a constant between 0 and 31, for shift amounts.
10555 if (CVal >= 0 && CVal <= 31)
10556 break;
10557 }
10558 return;
10559
10560 case 'O':
David Goodwin22c2fba2009-07-08 23:10:31 +000010561 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010562 // This must be a multiple of 4 between -508 and 508, for
10563 // ADD/SUB sp = sp + immediate.
10564 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
10565 break;
10566 }
10567 return;
10568 }
10569 Result = DAG.getTargetConstant(CVal, Op.getValueType());
10570 break;
10571 }
10572
10573 if (Result.getNode()) {
10574 Ops.push_back(Result);
10575 return;
10576 }
Dale Johannesence97d552010-06-25 21:55:36 +000010577 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010578}
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000010579
Renato Golin87610692013-07-16 09:32:17 +000010580SDValue ARMTargetLowering::LowerDivRem(SDValue Op, SelectionDAG &DAG) const {
10581 assert(Subtarget->isTargetAEABI() && "Register-based DivRem lowering only");
10582 unsigned Opcode = Op->getOpcode();
10583 assert((Opcode == ISD::SDIVREM || Opcode == ISD::UDIVREM) &&
10584 "Invalid opcode for Div/Rem lowering");
10585 bool isSigned = (Opcode == ISD::SDIVREM);
10586 EVT VT = Op->getValueType(0);
10587 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
10588
10589 RTLIB::Libcall LC;
10590 switch (VT.getSimpleVT().SimpleTy) {
10591 default: llvm_unreachable("Unexpected request for libcall!");
10592 case MVT::i8: LC= isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
10593 case MVT::i16: LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
10594 case MVT::i32: LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
10595 case MVT::i64: LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
10596 }
10597
10598 SDValue InChain = DAG.getEntryNode();
10599
10600 TargetLowering::ArgListTy Args;
10601 TargetLowering::ArgListEntry Entry;
10602 for (unsigned i = 0, e = Op->getNumOperands(); i != e; ++i) {
10603 EVT ArgVT = Op->getOperand(i).getValueType();
10604 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
10605 Entry.Node = Op->getOperand(i);
10606 Entry.Ty = ArgTy;
10607 Entry.isSExt = isSigned;
10608 Entry.isZExt = !isSigned;
10609 Args.push_back(Entry);
10610 }
10611
10612 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
10613 getPointerTy());
10614
10615 Type *RetTy = (Type*)StructType::get(Ty, Ty, NULL);
10616
10617 SDLoc dl(Op);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000010618 TargetLowering::CallLoweringInfo CLI(DAG);
10619 CLI.setDebugLoc(dl).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +000010620 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000010621 .setInRegister().setSExtResult(isSigned).setZExtResult(!isSigned);
Renato Golin87610692013-07-16 09:32:17 +000010622
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000010623 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
Renato Golin87610692013-07-16 09:32:17 +000010624 return CallInfo.first;
10625}
10626
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000010627SDValue
10628ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const {
10629 assert(Subtarget->isTargetWindows() && "unsupported target platform");
10630 SDLoc DL(Op);
10631
10632 // Get the inputs.
10633 SDValue Chain = Op.getOperand(0);
10634 SDValue Size = Op.getOperand(1);
10635
10636 SDValue Words = DAG.getNode(ISD::SRL, DL, MVT::i32, Size,
10637 DAG.getConstant(2, MVT::i32));
10638
10639 SDValue Flag;
10640 Chain = DAG.getCopyToReg(Chain, DL, ARM::R4, Words, Flag);
10641 Flag = Chain.getValue(1);
10642
Saleem Abdulrasoolc4e00282014-07-19 01:29:51 +000010643 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000010644 Chain = DAG.getNode(ARMISD::WIN__CHKSTK, DL, NodeTys, Chain, Flag);
10645
10646 SDValue NewSP = DAG.getCopyFromReg(Chain, DL, ARM::SP, MVT::i32);
10647 Chain = NewSP.getValue(1);
10648
10649 SDValue Ops[2] = { NewSP, Chain };
10650 return DAG.getMergeValues(Ops, DL);
10651}
10652
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000010653bool
10654ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
10655 // The ARM target isn't yet aware of offsets.
10656 return false;
10657}
Evan Cheng4a609f3c2009-10-28 01:44:26 +000010658
Jim Grosbach11013ed2010-07-16 23:05:05 +000010659bool ARM::isBitFieldInvertedMask(unsigned v) {
10660 if (v == 0xffffffff)
Benjamin Kramer8bad66e2013-05-19 22:01:57 +000010661 return false;
10662
Jim Grosbach11013ed2010-07-16 23:05:05 +000010663 // there can be 1's on either or both "outsides", all the "inside"
10664 // bits must be 0's
Benjamin Kramer8bad66e2013-05-19 22:01:57 +000010665 unsigned TO = CountTrailingOnes_32(v);
10666 unsigned LO = CountLeadingOnes_32(v);
10667 v = (v >> TO) << TO;
10668 v = (v << LO) >> LO;
10669 return v == 0;
Jim Grosbach11013ed2010-07-16 23:05:05 +000010670}
10671
Evan Cheng4a609f3c2009-10-28 01:44:26 +000010672/// isFPImmLegal - Returns true if the target can instruction select the
10673/// specified FP immediate natively. If false, the legalizer will
10674/// materialize the FP immediate as a load from a constant pool.
10675bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
10676 if (!Subtarget->hasVFP3())
10677 return false;
10678 if (VT == MVT::f32)
Jim Grosbachefc761a2011-09-30 00:50:06 +000010679 return ARM_AM::getFP32Imm(Imm) != -1;
Evan Cheng4a609f3c2009-10-28 01:44:26 +000010680 if (VT == MVT::f64)
Jim Grosbachefc761a2011-09-30 00:50:06 +000010681 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng4a609f3c2009-10-28 01:44:26 +000010682 return false;
10683}
Bob Wilson5549d492010-09-21 17:56:22 +000010684
Wesley Peck527da1b2010-11-23 03:31:01 +000010685/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson5549d492010-09-21 17:56:22 +000010686/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
10687/// specified in the intrinsic calls.
10688bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
10689 const CallInst &I,
10690 unsigned Intrinsic) const {
10691 switch (Intrinsic) {
10692 case Intrinsic::arm_neon_vld1:
10693 case Intrinsic::arm_neon_vld2:
10694 case Intrinsic::arm_neon_vld3:
10695 case Intrinsic::arm_neon_vld4:
10696 case Intrinsic::arm_neon_vld2lane:
10697 case Intrinsic::arm_neon_vld3lane:
10698 case Intrinsic::arm_neon_vld4lane: {
10699 Info.opc = ISD::INTRINSIC_W_CHAIN;
10700 // Conservatively set memVT to the entire set of vectors loaded.
Micah Villmowcdfe20b2012-10-08 16:38:25 +000010701 uint64_t NumElts = getDataLayout()->getTypeAllocSize(I.getType()) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000010702 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
10703 Info.ptrVal = I.getArgOperand(0);
10704 Info.offset = 0;
10705 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
10706 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
10707 Info.vol = false; // volatile loads with NEON intrinsics not supported
10708 Info.readMem = true;
10709 Info.writeMem = false;
10710 return true;
10711 }
10712 case Intrinsic::arm_neon_vst1:
10713 case Intrinsic::arm_neon_vst2:
10714 case Intrinsic::arm_neon_vst3:
10715 case Intrinsic::arm_neon_vst4:
10716 case Intrinsic::arm_neon_vst2lane:
10717 case Intrinsic::arm_neon_vst3lane:
10718 case Intrinsic::arm_neon_vst4lane: {
10719 Info.opc = ISD::INTRINSIC_VOID;
10720 // Conservatively set memVT to the entire set of vectors stored.
10721 unsigned NumElts = 0;
10722 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattner229907c2011-07-18 04:54:35 +000010723 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson5549d492010-09-21 17:56:22 +000010724 if (!ArgTy->isVectorTy())
10725 break;
Micah Villmowcdfe20b2012-10-08 16:38:25 +000010726 NumElts += getDataLayout()->getTypeAllocSize(ArgTy) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000010727 }
10728 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
10729 Info.ptrVal = I.getArgOperand(0);
10730 Info.offset = 0;
10731 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
10732 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
10733 Info.vol = false; // volatile stores with NEON intrinsics not supported
10734 Info.readMem = false;
10735 Info.writeMem = true;
10736 return true;
10737 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010738 case Intrinsic::arm_ldaex:
Tim Northovera7ecd242013-07-16 09:46:55 +000010739 case Intrinsic::arm_ldrex: {
10740 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(0)->getType());
10741 Info.opc = ISD::INTRINSIC_W_CHAIN;
10742 Info.memVT = MVT::getVT(PtrTy->getElementType());
10743 Info.ptrVal = I.getArgOperand(0);
10744 Info.offset = 0;
10745 Info.align = getDataLayout()->getABITypeAlignment(PtrTy->getElementType());
10746 Info.vol = true;
10747 Info.readMem = true;
10748 Info.writeMem = false;
10749 return true;
10750 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010751 case Intrinsic::arm_stlex:
Tim Northovera7ecd242013-07-16 09:46:55 +000010752 case Intrinsic::arm_strex: {
10753 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(1)->getType());
10754 Info.opc = ISD::INTRINSIC_W_CHAIN;
10755 Info.memVT = MVT::getVT(PtrTy->getElementType());
10756 Info.ptrVal = I.getArgOperand(1);
10757 Info.offset = 0;
10758 Info.align = getDataLayout()->getABITypeAlignment(PtrTy->getElementType());
10759 Info.vol = true;
10760 Info.readMem = false;
10761 Info.writeMem = true;
10762 return true;
10763 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010764 case Intrinsic::arm_stlexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010765 case Intrinsic::arm_strexd: {
10766 Info.opc = ISD::INTRINSIC_W_CHAIN;
10767 Info.memVT = MVT::i64;
10768 Info.ptrVal = I.getArgOperand(2);
10769 Info.offset = 0;
10770 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000010771 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010772 Info.readMem = false;
10773 Info.writeMem = true;
10774 return true;
10775 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010776 case Intrinsic::arm_ldaexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010777 case Intrinsic::arm_ldrexd: {
10778 Info.opc = ISD::INTRINSIC_W_CHAIN;
10779 Info.memVT = MVT::i64;
10780 Info.ptrVal = I.getArgOperand(0);
10781 Info.offset = 0;
10782 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000010783 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010784 Info.readMem = true;
10785 Info.writeMem = false;
10786 return true;
10787 }
Bob Wilson5549d492010-09-21 17:56:22 +000010788 default:
10789 break;
10790 }
10791
10792 return false;
10793}
Juergen Ributzka659ce002014-01-28 01:20:14 +000010794
10795/// \brief Returns true if it is beneficial to convert a load of a constant
10796/// to just the constant itself.
10797bool ARMTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
10798 Type *Ty) const {
10799 assert(Ty->isIntegerTy());
10800
10801 unsigned Bits = Ty->getPrimitiveSizeInBits();
10802 if (Bits == 0 || Bits > 32)
10803 return false;
10804 return true;
10805}
Tim Northover037f26f22014-04-17 18:22:47 +000010806
10807bool ARMTargetLowering::shouldExpandAtomicInIR(Instruction *Inst) const {
10808 // Loads and stores less than 64-bits are already atomic; ones above that
10809 // are doomed anyway, so defer to the default libcall and blame the OS when
Tim Northoverb45c3b72014-06-16 18:49:36 +000010810 // things go wrong. Cortex M doesn't have ldrexd/strexd though, so don't emit
10811 // anything for those.
10812 bool IsMClass = Subtarget->isMClass();
10813 if (StoreInst *SI = dyn_cast<StoreInst>(Inst)) {
10814 unsigned Size = SI->getValueOperand()->getType()->getPrimitiveSizeInBits();
10815 return Size == 64 && !IsMClass;
10816 } else if (LoadInst *LI = dyn_cast<LoadInst>(Inst)) {
10817 return LI->getType()->getPrimitiveSizeInBits() == 64 && !IsMClass;
10818 }
Tim Northover037f26f22014-04-17 18:22:47 +000010819
Tim Northoverb45c3b72014-06-16 18:49:36 +000010820 // For the real atomic operations, we have ldrex/strex up to 32 bits,
10821 // and up to 64 bits on the non-M profiles
10822 unsigned AtomicLimit = IsMClass ? 32 : 64;
10823 return Inst->getType()->getPrimitiveSizeInBits() <= AtomicLimit;
Tim Northover037f26f22014-04-17 18:22:47 +000010824}
10825
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +000010826// This has so far only been implemented for MachO.
10827bool ARMTargetLowering::useLoadStackGuardNode() const {
10828 return Subtarget->getTargetTriple().getObjectFormat() == Triple::MachO;
10829}
10830
Tim Northover037f26f22014-04-17 18:22:47 +000010831Value *ARMTargetLowering::emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
10832 AtomicOrdering Ord) const {
10833 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
10834 Type *ValTy = cast<PointerType>(Addr->getType())->getElementType();
10835 bool IsAcquire =
10836 Ord == Acquire || Ord == AcquireRelease || Ord == SequentiallyConsistent;
10837
10838 // Since i64 isn't legal and intrinsics don't get type-lowered, the ldrexd
10839 // intrinsic must return {i32, i32} and we have to recombine them into a
10840 // single i64 here.
10841 if (ValTy->getPrimitiveSizeInBits() == 64) {
10842 Intrinsic::ID Int =
10843 IsAcquire ? Intrinsic::arm_ldaexd : Intrinsic::arm_ldrexd;
10844 Function *Ldrex = llvm::Intrinsic::getDeclaration(M, Int);
10845
10846 Addr = Builder.CreateBitCast(Addr, Type::getInt8PtrTy(M->getContext()));
10847 Value *LoHi = Builder.CreateCall(Ldrex, Addr, "lohi");
10848
10849 Value *Lo = Builder.CreateExtractValue(LoHi, 0, "lo");
10850 Value *Hi = Builder.CreateExtractValue(LoHi, 1, "hi");
Christian Pirkerb5728192014-05-08 14:06:24 +000010851 if (!Subtarget->isLittle())
10852 std::swap (Lo, Hi);
Tim Northover037f26f22014-04-17 18:22:47 +000010853 Lo = Builder.CreateZExt(Lo, ValTy, "lo64");
10854 Hi = Builder.CreateZExt(Hi, ValTy, "hi64");
10855 return Builder.CreateOr(
10856 Lo, Builder.CreateShl(Hi, ConstantInt::get(ValTy, 32)), "val64");
10857 }
10858
10859 Type *Tys[] = { Addr->getType() };
10860 Intrinsic::ID Int = IsAcquire ? Intrinsic::arm_ldaex : Intrinsic::arm_ldrex;
10861 Function *Ldrex = llvm::Intrinsic::getDeclaration(M, Int, Tys);
10862
10863 return Builder.CreateTruncOrBitCast(
10864 Builder.CreateCall(Ldrex, Addr),
10865 cast<PointerType>(Addr->getType())->getElementType());
10866}
10867
10868Value *ARMTargetLowering::emitStoreConditional(IRBuilder<> &Builder, Value *Val,
10869 Value *Addr,
10870 AtomicOrdering Ord) const {
10871 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
10872 bool IsRelease =
10873 Ord == Release || Ord == AcquireRelease || Ord == SequentiallyConsistent;
10874
10875 // Since the intrinsics must have legal type, the i64 intrinsics take two
10876 // parameters: "i32, i32". We must marshal Val into the appropriate form
10877 // before the call.
10878 if (Val->getType()->getPrimitiveSizeInBits() == 64) {
10879 Intrinsic::ID Int =
10880 IsRelease ? Intrinsic::arm_stlexd : Intrinsic::arm_strexd;
10881 Function *Strex = Intrinsic::getDeclaration(M, Int);
10882 Type *Int32Ty = Type::getInt32Ty(M->getContext());
10883
10884 Value *Lo = Builder.CreateTrunc(Val, Int32Ty, "lo");
10885 Value *Hi = Builder.CreateTrunc(Builder.CreateLShr(Val, 32), Int32Ty, "hi");
Christian Pirkerb5728192014-05-08 14:06:24 +000010886 if (!Subtarget->isLittle())
10887 std::swap (Lo, Hi);
Tim Northover037f26f22014-04-17 18:22:47 +000010888 Addr = Builder.CreateBitCast(Addr, Type::getInt8PtrTy(M->getContext()));
10889 return Builder.CreateCall3(Strex, Lo, Hi, Addr);
10890 }
10891
10892 Intrinsic::ID Int = IsRelease ? Intrinsic::arm_stlex : Intrinsic::arm_strex;
10893 Type *Tys[] = { Addr->getType() };
10894 Function *Strex = Intrinsic::getDeclaration(M, Int, Tys);
10895
10896 return Builder.CreateCall2(
10897 Strex, Builder.CreateZExtOrBitCast(
10898 Val, Strex->getFunctionType()->getParamType(0)),
10899 Addr);
10900}
Oliver Stannardc24f2172014-05-09 14:01:47 +000010901
10902enum HABaseType {
10903 HA_UNKNOWN = 0,
10904 HA_FLOAT,
10905 HA_DOUBLE,
10906 HA_VECT64,
10907 HA_VECT128
10908};
10909
10910static bool isHomogeneousAggregate(Type *Ty, HABaseType &Base,
10911 uint64_t &Members) {
10912 if (const StructType *ST = dyn_cast<StructType>(Ty)) {
10913 for (unsigned i = 0; i < ST->getNumElements(); ++i) {
10914 uint64_t SubMembers = 0;
10915 if (!isHomogeneousAggregate(ST->getElementType(i), Base, SubMembers))
10916 return false;
10917 Members += SubMembers;
10918 }
10919 } else if (const ArrayType *AT = dyn_cast<ArrayType>(Ty)) {
10920 uint64_t SubMembers = 0;
10921 if (!isHomogeneousAggregate(AT->getElementType(), Base, SubMembers))
10922 return false;
10923 Members += SubMembers * AT->getNumElements();
10924 } else if (Ty->isFloatTy()) {
10925 if (Base != HA_UNKNOWN && Base != HA_FLOAT)
10926 return false;
10927 Members = 1;
10928 Base = HA_FLOAT;
10929 } else if (Ty->isDoubleTy()) {
10930 if (Base != HA_UNKNOWN && Base != HA_DOUBLE)
10931 return false;
10932 Members = 1;
10933 Base = HA_DOUBLE;
10934 } else if (const VectorType *VT = dyn_cast<VectorType>(Ty)) {
10935 Members = 1;
10936 switch (Base) {
10937 case HA_FLOAT:
10938 case HA_DOUBLE:
10939 return false;
10940 case HA_VECT64:
10941 return VT->getBitWidth() == 64;
10942 case HA_VECT128:
10943 return VT->getBitWidth() == 128;
10944 case HA_UNKNOWN:
10945 switch (VT->getBitWidth()) {
10946 case 64:
10947 Base = HA_VECT64;
10948 return true;
10949 case 128:
10950 Base = HA_VECT128;
10951 return true;
10952 default:
10953 return false;
10954 }
10955 }
10956 }
10957
10958 return (Members > 0 && Members <= 4);
10959}
10960
10961/// \brief Return true if a type is an AAPCS-VFP homogeneous aggregate.
10962bool ARMTargetLowering::functionArgumentNeedsConsecutiveRegisters(
10963 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const {
Tim Northover4f1909f2014-05-27 10:43:38 +000010964 if (getEffectiveCallingConv(CallConv, isVarArg) !=
10965 CallingConv::ARM_AAPCS_VFP)
Oliver Stannardc24f2172014-05-09 14:01:47 +000010966 return false;
Tim Northover4f1909f2014-05-27 10:43:38 +000010967
10968 HABaseType Base = HA_UNKNOWN;
10969 uint64_t Members = 0;
10970 bool result = isHomogeneousAggregate(Ty, Base, Members);
10971 DEBUG(dbgs() << "isHA: " << result << " "; Ty->dump(); dbgs() << "\n");
10972 return result;
Oliver Stannardc24f2172014-05-09 14:01:47 +000010973}