blob: 3babd20716781a50386ffa458869e7230530dcd9 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Craig Topper188ed9d2012-03-17 07:33:42 +000015#include "ARMISelLowering.h"
Eric Christopher1c069172010-09-10 22:42:06 +000016#include "ARMCallingConv.h"
Evan Cheng10043e22007-01-19 07:51:42 +000017#include "ARMConstantPoolValue.h"
Evan Cheng10043e22007-01-19 07:51:42 +000018#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov9a232f42009-08-21 12:41:24 +000019#include "ARMPerfectShuffle.h"
Evan Cheng10043e22007-01-19 07:51:42 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Chris Lattner4e7dfaf2009-08-02 00:34:36 +000022#include "ARMTargetObjectFile.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/ADT/Statistic.h"
25#include "llvm/ADT/StringExtras.h"
Bob Wilsona4c22902009-04-17 19:07:39 +000026#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng078b0b02011-01-08 01:24:27 +000027#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Bill Wendling202803e2011-10-05 00:02:33 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000035#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000036#include "llvm/IR/CallingConv.h"
37#include "llvm/IR/Constants.h"
38#include "llvm/IR/Function.h"
39#include "llvm/IR/GlobalValue.h"
Tim Northover037f26f22014-04-17 18:22:47 +000040#include "llvm/IR/IRBuilder.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000041#include "llvm/IR/Instruction.h"
42#include "llvm/IR/Instructions.h"
43#include "llvm/IR/Intrinsics.h"
44#include "llvm/IR/Type.h"
Bill Wendling46ffefc2010-03-09 02:46:12 +000045#include "llvm/MC/MCSectionMachO.h"
Jim Grosbach32bb3622010-04-14 22:28:31 +000046#include "llvm/Support/CommandLine.h"
Oliver Stannardc24f2172014-05-09 14:01:47 +000047#include "llvm/Support/Debug.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Cheng2150b922007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000050#include "llvm/Target/TargetOptions.h"
David Peixottoc32e24a2013-10-17 19:49:22 +000051#include <utility>
Evan Cheng10043e22007-01-19 07:51:42 +000052using namespace llvm;
53
Chandler Carruth84e68b22014-04-22 02:41:26 +000054#define DEBUG_TYPE "arm-isel"
55
Dale Johannesend679ff72010-06-03 21:09:53 +000056STATISTIC(NumTailCalls, "Number of tail calls");
Evan Cheng68aec142011-01-19 02:16:49 +000057STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Manman Ren9f911162012-06-01 02:44:42 +000058STATISTIC(NumLoopByVals, "Number of loops generated for byval arguments");
Dale Johannesend679ff72010-06-03 21:09:53 +000059
Eric Christopher347f4c32010-12-15 23:47:29 +000060cl::opt<bool>
Jim Grosbach32bb3622010-04-14 22:28:31 +000061EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng25f93642010-07-08 02:08:50 +000062 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbach32bb3622010-04-14 22:28:31 +000063 cl::init(false));
64
Evan Chengf128bdc2010-06-16 07:35:02 +000065static cl::opt<bool>
66ARMInterworking("arm-interworking", cl::Hidden,
67 cl::desc("Enable / disable ARM interworking (for debugging only)"),
68 cl::init(true));
69
Benjamin Kramer7ba71be2011-11-26 23:01:57 +000070namespace {
Cameron Zwarich89019782011-06-10 20:59:24 +000071 class ARMCCState : public CCState {
72 public:
73 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
Eric Christopherb5217502014-08-06 18:45:26 +000074 SmallVectorImpl<CCValAssign> &locs, LLVMContext &C,
75 ParmContext PC)
76 : CCState(CC, isVarArg, MF, locs, C) {
Cameron Zwarich89019782011-06-10 20:59:24 +000077 assert(((PC == Call) || (PC == Prologue)) &&
78 "ARMCCState users must specify whether their context is call"
79 "or prologue generation.");
80 CallOrPrologue = PC;
81 }
82 };
83}
84
Stuart Hastings45fe3c32011-04-20 16:47:52 +000085// The APCS parameter registers.
Craig Topper840beec2014-04-04 05:16:06 +000086static const MCPhysReg GPRArgRegs[] = {
Stuart Hastings45fe3c32011-04-20 16:47:52 +000087 ARM::R0, ARM::R1, ARM::R2, ARM::R3
88};
89
Craig Topper4fa625f2012-08-12 03:16:37 +000090void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
91 MVT PromotedBitwiseVT) {
Bob Wilson2e076c42009-06-22 23:27:02 +000092 if (VT != PromotedLdStVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +000093 setOperationAction(ISD::LOAD, VT, Promote);
94 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000095
Craig Topper4fa625f2012-08-12 03:16:37 +000096 setOperationAction(ISD::STORE, VT, Promote);
97 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000098 }
99
Craig Topper4fa625f2012-08-12 03:16:37 +0000100 MVT ElemTy = VT.getVectorElementType();
Owen Anderson9f944592009-08-11 20:47:22 +0000101 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Craig Topper4fa625f2012-08-12 03:16:37 +0000102 setOperationAction(ISD::SETCC, VT, Custom);
103 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
104 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000105 if (ElemTy == MVT::i32) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000106 setOperationAction(ISD::SINT_TO_FP, VT, Custom);
107 setOperationAction(ISD::UINT_TO_FP, VT, Custom);
108 setOperationAction(ISD::FP_TO_SINT, VT, Custom);
109 setOperationAction(ISD::FP_TO_UINT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000110 } else {
Craig Topper4fa625f2012-08-12 03:16:37 +0000111 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
112 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
113 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
114 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Bob Wilson5d8cfb22009-09-16 20:20:44 +0000115 }
Craig Topper4fa625f2012-08-12 03:16:37 +0000116 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
117 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
118 setOperationAction(ISD::CONCAT_VECTORS, VT, Legal);
119 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
120 setOperationAction(ISD::SELECT, VT, Expand);
121 setOperationAction(ISD::SELECT_CC, VT, Expand);
Jim Grosbach30af4422012-10-12 22:59:21 +0000122 setOperationAction(ISD::VSELECT, VT, Expand);
Craig Topper4fa625f2012-08-12 03:16:37 +0000123 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000124 if (VT.isInteger()) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000125 setOperationAction(ISD::SHL, VT, Custom);
126 setOperationAction(ISD::SRA, VT, Custom);
127 setOperationAction(ISD::SRL, VT, Custom);
Bob Wilson2e076c42009-06-22 23:27:02 +0000128 }
129
130 // Promote all bit-wise operations.
131 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000132 setOperationAction(ISD::AND, VT, Promote);
133 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
134 setOperationAction(ISD::OR, VT, Promote);
135 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
136 setOperationAction(ISD::XOR, VT, Promote);
137 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
Bob Wilson2e076c42009-06-22 23:27:02 +0000138 }
Bob Wilson4ed397c2009-09-16 00:17:28 +0000139
140 // Neon does not support vector divide/remainder operations.
Craig Topper4fa625f2012-08-12 03:16:37 +0000141 setOperationAction(ISD::SDIV, VT, Expand);
142 setOperationAction(ISD::UDIV, VT, Expand);
143 setOperationAction(ISD::FDIV, VT, Expand);
144 setOperationAction(ISD::SREM, VT, Expand);
145 setOperationAction(ISD::UREM, VT, Expand);
146 setOperationAction(ISD::FREM, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000147}
148
Craig Topper4fa625f2012-08-12 03:16:37 +0000149void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
Craig Topperc7242e02012-04-20 07:30:17 +0000150 addRegisterClass(VT, &ARM::DPRRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000152}
153
Craig Topper4fa625f2012-08-12 03:16:37 +0000154void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
Jakob Stoklund Olesen20912062014-01-14 06:18:34 +0000155 addRegisterClass(VT, &ARM::DPairRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000156 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000157}
158
Eric Christopher1889fdc2015-01-29 00:19:39 +0000159ARMTargetLowering::ARMTargetLowering(const TargetMachine &TM,
160 const ARMSubtarget &STI)
161 : TargetLowering(TM), Subtarget(&STI) {
162 RegInfo = Subtarget->getRegisterInfo();
163 Itins = Subtarget->getInstrItineraryData();
Evan Cheng10043e22007-01-19 07:51:42 +0000164
Duncan Sandsf2641e12011-09-06 19:07:46 +0000165 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
166
Tim Northoverd6a729b2014-01-06 14:28:05 +0000167 if (Subtarget->isTargetMachO()) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000168 // Uses VFP for Thumb libfuncs if available.
Jim Grosbach1d1d6d42013-10-24 23:07:11 +0000169 if (Subtarget->isThumb() && Subtarget->hasVFP2() &&
Tim Northover978d25f2014-04-22 10:10:09 +0000170 Subtarget->hasARMOps() && !TM.Options.UseSoftFloat) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000171 // Single-precision floating-point arithmetic.
172 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
173 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
174 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
175 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000176
Evan Chengc9f22fd12007-04-27 08:15:43 +0000177 // Double-precision floating-point arithmetic.
178 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
179 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
180 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
181 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng143576d2007-01-31 09:30:58 +0000182
Evan Chengc9f22fd12007-04-27 08:15:43 +0000183 // Single-precision comparisons.
184 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
185 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
186 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
187 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
188 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
189 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
190 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
191 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000192
Evan Chengc9f22fd12007-04-27 08:15:43 +0000193 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng143576d2007-01-31 09:30:58 +0000201
Evan Chengc9f22fd12007-04-27 08:15:43 +0000202 // Double-precision comparisons.
203 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
204 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
205 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
206 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
207 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
208 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
209 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
210 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000211
Evan Chengc9f22fd12007-04-27 08:15:43 +0000212 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Cheng10043e22007-01-19 07:51:42 +0000220
Evan Chengc9f22fd12007-04-27 08:15:43 +0000221 // Floating-point to integer conversions.
222 // i64 conversions are done via library routines even when generating VFP
223 // instructions, so use the same ones.
224 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
225 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
226 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
227 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000228
Evan Chengc9f22fd12007-04-27 08:15:43 +0000229 // Conversions between floating types.
230 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
231 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
232
233 // Integer to floating-point conversions.
234 // i64 conversions are done via library routines even when generating VFP
235 // instructions, so use the same ones.
Bob Wilsondc40d5a2009-03-20 23:16:43 +0000236 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
237 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengc9f22fd12007-04-27 08:15:43 +0000238 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
239 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
240 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
241 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
242 }
Evan Cheng10043e22007-01-19 07:51:42 +0000243 }
244
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000245 // These libcalls are not available in 32-bit.
Craig Topper062a2ba2014-04-25 05:30:21 +0000246 setLibcallName(RTLIB::SHL_I128, nullptr);
247 setLibcallName(RTLIB::SRL_I128, nullptr);
248 setLibcallName(RTLIB::SRA_I128, nullptr);
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000249
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000250 if (Subtarget->isAAPCS_ABI() && !Subtarget->isTargetMachO() &&
251 !Subtarget->isTargetWindows()) {
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000252 static const struct {
253 const RTLIB::Libcall Op;
254 const char * const Name;
255 const CallingConv::ID CC;
256 const ISD::CondCode Cond;
257 } LibraryCalls[] = {
258 // Double-precision floating-point arithmetic helper functions
259 // RTABI chapter 4.1.2, Table 2
260 { RTLIB::ADD_F64, "__aeabi_dadd", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
261 { RTLIB::DIV_F64, "__aeabi_ddiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
262 { RTLIB::MUL_F64, "__aeabi_dmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
263 { RTLIB::SUB_F64, "__aeabi_dsub", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000264
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000265 // Double-precision floating-point comparison helper functions
266 // RTABI chapter 4.1.2, Table 3
267 { RTLIB::OEQ_F64, "__aeabi_dcmpeq", CallingConv::ARM_AAPCS, ISD::SETNE },
268 { RTLIB::UNE_F64, "__aeabi_dcmpeq", CallingConv::ARM_AAPCS, ISD::SETEQ },
269 { RTLIB::OLT_F64, "__aeabi_dcmplt", CallingConv::ARM_AAPCS, ISD::SETNE },
270 { RTLIB::OLE_F64, "__aeabi_dcmple", CallingConv::ARM_AAPCS, ISD::SETNE },
271 { RTLIB::OGE_F64, "__aeabi_dcmpge", CallingConv::ARM_AAPCS, ISD::SETNE },
272 { RTLIB::OGT_F64, "__aeabi_dcmpgt", CallingConv::ARM_AAPCS, ISD::SETNE },
273 { RTLIB::UO_F64, "__aeabi_dcmpun", CallingConv::ARM_AAPCS, ISD::SETNE },
274 { RTLIB::O_F64, "__aeabi_dcmpun", CallingConv::ARM_AAPCS, ISD::SETEQ },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000275
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000276 // Single-precision floating-point arithmetic helper functions
277 // RTABI chapter 4.1.2, Table 4
278 { RTLIB::ADD_F32, "__aeabi_fadd", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
279 { RTLIB::DIV_F32, "__aeabi_fdiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
280 { RTLIB::MUL_F32, "__aeabi_fmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
281 { RTLIB::SUB_F32, "__aeabi_fsub", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000282
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000283 // Single-precision floating-point comparison helper functions
284 // RTABI chapter 4.1.2, Table 5
285 { RTLIB::OEQ_F32, "__aeabi_fcmpeq", CallingConv::ARM_AAPCS, ISD::SETNE },
286 { RTLIB::UNE_F32, "__aeabi_fcmpeq", CallingConv::ARM_AAPCS, ISD::SETEQ },
287 { RTLIB::OLT_F32, "__aeabi_fcmplt", CallingConv::ARM_AAPCS, ISD::SETNE },
288 { RTLIB::OLE_F32, "__aeabi_fcmple", CallingConv::ARM_AAPCS, ISD::SETNE },
289 { RTLIB::OGE_F32, "__aeabi_fcmpge", CallingConv::ARM_AAPCS, ISD::SETNE },
290 { RTLIB::OGT_F32, "__aeabi_fcmpgt", CallingConv::ARM_AAPCS, ISD::SETNE },
291 { RTLIB::UO_F32, "__aeabi_fcmpun", CallingConv::ARM_AAPCS, ISD::SETNE },
292 { RTLIB::O_F32, "__aeabi_fcmpun", CallingConv::ARM_AAPCS, ISD::SETEQ },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000293
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000294 // Floating-point to integer conversions.
295 // RTABI chapter 4.1.2, Table 6
296 { RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
297 { RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
298 { RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
299 { RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
300 { RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
301 { RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
302 { RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
303 { RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000304
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000305 // Conversions between floating types.
306 // RTABI chapter 4.1.2, Table 7
307 { RTLIB::FPROUND_F64_F32, "__aeabi_d2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Saleem Abdulrasool017bd572014-08-17 22:51:02 +0000308 { RTLIB::FPROUND_F64_F16, "__aeabi_d2h", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Chad Rosierad7c9102014-08-23 18:29:43 +0000309 { RTLIB::FPEXT_F32_F64, "__aeabi_f2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000310
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000311 // Integer to floating-point conversions.
312 // RTABI chapter 4.1.2, Table 8
313 { RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
314 { RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
315 { RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
316 { RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
317 { RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
318 { RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
319 { RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
320 { RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000321
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000322 // Long long helper functions
323 // RTABI chapter 4.2, Table 9
Chad Rosierad7c9102014-08-23 18:29:43 +0000324 { RTLIB::MUL_I64, "__aeabi_lmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
325 { RTLIB::SHL_I64, "__aeabi_llsl", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
326 { RTLIB::SRL_I64, "__aeabi_llsr", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
327 { RTLIB::SRA_I64, "__aeabi_lasr", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000328
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000329 // Integer division functions
330 // RTABI chapter 4.3.1
Chad Rosierad7c9102014-08-23 18:29:43 +0000331 { RTLIB::SDIV_I8, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
332 { RTLIB::SDIV_I16, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
333 { RTLIB::SDIV_I32, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
334 { RTLIB::SDIV_I64, "__aeabi_ldivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
335 { RTLIB::UDIV_I8, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
336 { RTLIB::UDIV_I16, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
337 { RTLIB::UDIV_I32, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
338 { RTLIB::UDIV_I64, "__aeabi_uldivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Renato Golin4cd51872011-05-22 21:41:23 +0000339
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000340 // Memory operations
341 // RTABI chapter 4.3.4
342 { RTLIB::MEMCPY, "__aeabi_memcpy", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
343 { RTLIB::MEMMOVE, "__aeabi_memmove", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
344 { RTLIB::MEMSET, "__aeabi_memset", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
345 };
346
347 for (const auto &LC : LibraryCalls) {
348 setLibcallName(LC.Op, LC.Name);
349 setLibcallCallingConv(LC.Op, LC.CC);
350 if (LC.Cond != ISD::SETCC_INVALID)
351 setCmpLibcallCC(LC.Op, LC.Cond);
352 }
Anton Korobeynikova6b3ce22009-08-14 20:10:52 +0000353 }
354
Saleem Abdulrasool056fc3d2014-05-16 05:41:33 +0000355 if (Subtarget->isTargetWindows()) {
356 static const struct {
357 const RTLIB::Libcall Op;
358 const char * const Name;
359 const CallingConv::ID CC;
360 } LibraryCalls[] = {
361 { RTLIB::FPTOSINT_F32_I64, "__stoi64", CallingConv::ARM_AAPCS_VFP },
362 { RTLIB::FPTOSINT_F64_I64, "__dtoi64", CallingConv::ARM_AAPCS_VFP },
363 { RTLIB::FPTOUINT_F32_I64, "__stou64", CallingConv::ARM_AAPCS_VFP },
364 { RTLIB::FPTOUINT_F64_I64, "__dtou64", CallingConv::ARM_AAPCS_VFP },
365 { RTLIB::SINTTOFP_I64_F32, "__i64tos", CallingConv::ARM_AAPCS_VFP },
366 { RTLIB::SINTTOFP_I64_F64, "__i64tod", CallingConv::ARM_AAPCS_VFP },
367 { RTLIB::UINTTOFP_I64_F32, "__u64tos", CallingConv::ARM_AAPCS_VFP },
368 { RTLIB::UINTTOFP_I64_F64, "__u64tod", CallingConv::ARM_AAPCS_VFP },
369 };
370
371 for (const auto &LC : LibraryCalls) {
372 setLibcallName(LC.Op, LC.Name);
373 setLibcallCallingConv(LC.Op, LC.CC);
374 }
375 }
376
Bob Wilsonbc158992011-10-07 16:59:21 +0000377 // Use divmod compiler-rt calls for iOS 5.0 and later.
Cameron Esfahani943908b2013-08-29 20:23:14 +0000378 if (Subtarget->getTargetTriple().isiOS() &&
Bob Wilsonbc158992011-10-07 16:59:21 +0000379 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
380 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
381 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
382 }
383
Oliver Stannard11790b22014-08-11 09:12:32 +0000384 // The half <-> float conversion functions are always soft-float, but are
385 // needed for some targets which use a hard-float calling convention by
386 // default.
387 if (Subtarget->isAAPCS_ABI()) {
388 setLibcallCallingConv(RTLIB::FPROUND_F32_F16, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::FPROUND_F64_F16, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::FPEXT_F16_F32, CallingConv::ARM_AAPCS);
391 } else {
392 setLibcallCallingConv(RTLIB::FPROUND_F32_F16, CallingConv::ARM_APCS);
393 setLibcallCallingConv(RTLIB::FPROUND_F64_F16, CallingConv::ARM_APCS);
394 setLibcallCallingConv(RTLIB::FPEXT_F16_F32, CallingConv::ARM_APCS);
395 }
396
David Goodwin22c2fba2009-07-08 23:10:31 +0000397 if (Subtarget->isThumb1Only())
Craig Topperc7242e02012-04-20 07:30:17 +0000398 addRegisterClass(MVT::i32, &ARM::tGPRRegClass);
Jim Grosbachfde21102009-04-07 20:34:09 +0000399 else
Craig Topperc7242e02012-04-20 07:30:17 +0000400 addRegisterClass(MVT::i32, &ARM::GPRRegClass);
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000401 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
402 !Subtarget->isThumb1Only()) {
Craig Topperc7242e02012-04-20 07:30:17 +0000403 addRegisterClass(MVT::f32, &ARM::SPRRegClass);
Oliver Stannard51b1d462014-08-21 12:50:31 +0000404 addRegisterClass(MVT::f64, &ARM::DPRRegClass);
Evan Cheng10043e22007-01-19 07:51:42 +0000405 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000406
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000407 for (MVT VT : MVT::vector_valuetypes()) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000408 for (MVT InnerVT : MVT::vector_valuetypes()) {
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000409 setTruncStoreAction(VT, InnerVT, Expand);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000410 setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand);
411 setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand);
412 setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand);
413 }
Benjamin Kramer4dae5982014-04-26 12:06:28 +0000414
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000415 setOperationAction(ISD::MULHS, VT, Expand);
416 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
417 setOperationAction(ISD::MULHU, VT, Expand);
418 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000419
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000420 setOperationAction(ISD::BSWAP, VT, Expand);
Eli Friedman6f84fed2011-11-08 01:43:53 +0000421 }
422
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000423 setOperationAction(ISD::ConstantFP, MVT::f32, Custom);
Tim Northoverf79c3a52013-08-20 08:57:11 +0000424 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000425
Bob Wilson2e076c42009-06-22 23:27:02 +0000426 if (Subtarget->hasNEON()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000427 addDRTypeForNEON(MVT::v2f32);
428 addDRTypeForNEON(MVT::v8i8);
429 addDRTypeForNEON(MVT::v4i16);
430 addDRTypeForNEON(MVT::v2i32);
431 addDRTypeForNEON(MVT::v1i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000432
Owen Anderson9f944592009-08-11 20:47:22 +0000433 addQRTypeForNEON(MVT::v4f32);
434 addQRTypeForNEON(MVT::v2f64);
435 addQRTypeForNEON(MVT::v16i8);
436 addQRTypeForNEON(MVT::v8i16);
437 addQRTypeForNEON(MVT::v4i32);
438 addQRTypeForNEON(MVT::v2i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000439
Bob Wilson194a2512009-09-15 23:55:57 +0000440 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
441 // neither Neon nor VFP support any arithmetic operations on it.
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000442 // The same with v4f32. But keep in mind that vadd, vsub, vmul are natively
443 // supported for v4f32.
Bob Wilson194a2512009-09-15 23:55:57 +0000444 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
445 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
446 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000447 // FIXME: Code duplication: FDIV and FREM are expanded always, see
448 // ARMTargetLowering::addTypeForNEON method for details.
Bob Wilson194a2512009-09-15 23:55:57 +0000449 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
450 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000451 // FIXME: Create unittest.
452 // In another words, find a way when "copysign" appears in DAG with vector
453 // operands.
Bob Wilson194a2512009-09-15 23:55:57 +0000454 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000455 // FIXME: Code duplication: SETCC has custom operation action, see
456 // ARMTargetLowering::addTypeForNEON method for details.
Duncan Sandsf2641e12011-09-06 19:07:46 +0000457 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000458 // FIXME: Create unittest for FNEG and for FABS.
Bob Wilson194a2512009-09-15 23:55:57 +0000459 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
460 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
461 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
462 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
463 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
464 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
465 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
466 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
467 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
468 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
469 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
470 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000471 // FIXME: Create unittest for FCEIL, FTRUNC, FRINT, FNEARBYINT, FFLOOR.
Bob Wilson194a2512009-09-15 23:55:57 +0000472 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
473 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
474 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
475 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
476 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000477 setOperationAction(ISD::FMA, MVT::v2f64, Expand);
Lang Hames591cdaf2012-03-29 21:56:11 +0000478
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000479 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
480 setOperationAction(ISD::FSIN, MVT::v4f32, Expand);
481 setOperationAction(ISD::FCOS, MVT::v4f32, Expand);
482 setOperationAction(ISD::FPOWI, MVT::v4f32, Expand);
483 setOperationAction(ISD::FPOW, MVT::v4f32, Expand);
484 setOperationAction(ISD::FLOG, MVT::v4f32, Expand);
485 setOperationAction(ISD::FLOG2, MVT::v4f32, Expand);
486 setOperationAction(ISD::FLOG10, MVT::v4f32, Expand);
487 setOperationAction(ISD::FEXP, MVT::v4f32, Expand);
488 setOperationAction(ISD::FEXP2, MVT::v4f32, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000489 setOperationAction(ISD::FCEIL, MVT::v4f32, Expand);
490 setOperationAction(ISD::FTRUNC, MVT::v4f32, Expand);
491 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
492 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
Craig Topper3e41a5b2012-09-08 04:58:43 +0000493 setOperationAction(ISD::FFLOOR, MVT::v4f32, Expand);
Bob Wilson194a2512009-09-15 23:55:57 +0000494
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000495 // Mark v2f32 intrinsics.
496 setOperationAction(ISD::FSQRT, MVT::v2f32, Expand);
497 setOperationAction(ISD::FSIN, MVT::v2f32, Expand);
498 setOperationAction(ISD::FCOS, MVT::v2f32, Expand);
499 setOperationAction(ISD::FPOWI, MVT::v2f32, Expand);
500 setOperationAction(ISD::FPOW, MVT::v2f32, Expand);
501 setOperationAction(ISD::FLOG, MVT::v2f32, Expand);
502 setOperationAction(ISD::FLOG2, MVT::v2f32, Expand);
503 setOperationAction(ISD::FLOG10, MVT::v2f32, Expand);
504 setOperationAction(ISD::FEXP, MVT::v2f32, Expand);
505 setOperationAction(ISD::FEXP2, MVT::v2f32, Expand);
506 setOperationAction(ISD::FCEIL, MVT::v2f32, Expand);
507 setOperationAction(ISD::FTRUNC, MVT::v2f32, Expand);
508 setOperationAction(ISD::FRINT, MVT::v2f32, Expand);
509 setOperationAction(ISD::FNEARBYINT, MVT::v2f32, Expand);
510 setOperationAction(ISD::FFLOOR, MVT::v2f32, Expand);
511
Bob Wilson6cc46572009-09-16 00:32:15 +0000512 // Neon does not support some operations on v1i64 and v2i64 types.
513 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilson38ab35a2010-09-01 23:50:19 +0000514 // Custom handling for some quad-vector types to detect VMULL.
515 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
516 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
517 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begemanfa62d502011-02-11 20:53:29 +0000518 // Custom handling for some vector types to avoid expensive expansions
519 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
520 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
521 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
522 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sandsf2641e12011-09-06 19:07:46 +0000523 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
524 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000525 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
James Molloy547d4c02012-02-20 09:24:05 +0000526 // a destination type that is wider than the source, and nor does
527 // it have a FP_TO_[SU]INT instruction with a narrower destination than
528 // source.
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000529 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
530 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
James Molloy547d4c02012-02-20 09:24:05 +0000531 setOperationAction(ISD::FP_TO_UINT, MVT::v4i16, Custom);
532 setOperationAction(ISD::FP_TO_SINT, MVT::v4i16, Custom);
Bob Wilson6cc46572009-09-16 00:32:15 +0000533
Eli Friedmane6385e62012-11-15 22:44:27 +0000534 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Eli Friedman30834942012-11-17 01:52:46 +0000535 setOperationAction(ISD::FP_EXTEND, MVT::v2f64, Expand);
Eli Friedmane6385e62012-11-15 22:44:27 +0000536
Evan Chengb4eae132012-12-04 22:41:50 +0000537 // NEON does not have single instruction CTPOP for vectors with element
538 // types wider than 8-bits. However, custom lowering can leverage the
539 // v8i8/v16i8 vcnt instruction.
540 setOperationAction(ISD::CTPOP, MVT::v2i32, Custom);
541 setOperationAction(ISD::CTPOP, MVT::v4i32, Custom);
542 setOperationAction(ISD::CTPOP, MVT::v4i16, Custom);
543 setOperationAction(ISD::CTPOP, MVT::v8i16, Custom);
544
Jim Grosbach5f215872013-02-27 21:31:12 +0000545 // NEON only has FMA instructions as of VFP4.
546 if (!Subtarget->hasVFP4()) {
547 setOperationAction(ISD::FMA, MVT::v2f32, Expand);
548 setOperationAction(ISD::FMA, MVT::v4f32, Expand);
549 }
550
Bob Wilson06fce872011-02-07 17:43:21 +0000551 setTargetDAGCombine(ISD::INTRINSIC_VOID);
552 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson2e076c42009-06-22 23:27:02 +0000553 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
554 setTargetDAGCombine(ISD::SHL);
555 setTargetDAGCombine(ISD::SRL);
556 setTargetDAGCombine(ISD::SRA);
557 setTargetDAGCombine(ISD::SIGN_EXTEND);
558 setTargetDAGCombine(ISD::ZERO_EXTEND);
559 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000560 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilsoncb6db982010-09-17 22:59:05 +0000561 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonc7334a12010-10-27 20:38:28 +0000562 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson1a20c2a2010-12-21 06:43:19 +0000563 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
564 setTargetDAGCombine(ISD::STORE);
Chad Rosierfa8d8932011-06-24 19:23:04 +0000565 setTargetDAGCombine(ISD::FP_TO_SINT);
566 setTargetDAGCombine(ISD::FP_TO_UINT);
567 setTargetDAGCombine(ISD::FDIV);
Nadav Rotem097106b2011-10-15 20:03:12 +0000568
James Molloy547d4c02012-02-20 09:24:05 +0000569 // It is legal to extload from v4i8 to v4i16 or v4i32.
570 MVT Tys[6] = {MVT::v8i8, MVT::v4i8, MVT::v2i8,
571 MVT::v4i16, MVT::v2i16,
572 MVT::v2i32};
573 for (unsigned i = 0; i < 6; ++i) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000574 for (MVT VT : MVT::integer_vector_valuetypes()) {
575 setLoadExtAction(ISD::EXTLOAD, VT, Tys[i], Legal);
576 setLoadExtAction(ISD::ZEXTLOAD, VT, Tys[i], Legal);
577 setLoadExtAction(ISD::SEXTLOAD, VT, Tys[i], Legal);
578 }
James Molloy547d4c02012-02-20 09:24:05 +0000579 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000580 }
581
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000582 // ARM and Thumb2 support UMLAL/SMLAL.
583 if (!Subtarget->isThumb1Only())
584 setTargetDAGCombine(ISD::ADDC);
585
Oliver Stannard51b1d462014-08-21 12:50:31 +0000586 if (Subtarget->isFPOnlySP()) {
587 // When targetting a floating-point unit with only single-precision
588 // operations, f64 is legal for the few double-precision instructions which
589 // are present However, no double-precision operations other than moves,
590 // loads and stores are provided by the hardware.
591 setOperationAction(ISD::FADD, MVT::f64, Expand);
592 setOperationAction(ISD::FSUB, MVT::f64, Expand);
593 setOperationAction(ISD::FMUL, MVT::f64, Expand);
594 setOperationAction(ISD::FMA, MVT::f64, Expand);
595 setOperationAction(ISD::FDIV, MVT::f64, Expand);
596 setOperationAction(ISD::FREM, MVT::f64, Expand);
597 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
598 setOperationAction(ISD::FGETSIGN, MVT::f64, Expand);
599 setOperationAction(ISD::FNEG, MVT::f64, Expand);
600 setOperationAction(ISD::FABS, MVT::f64, Expand);
601 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
602 setOperationAction(ISD::FSIN, MVT::f64, Expand);
603 setOperationAction(ISD::FCOS, MVT::f64, Expand);
604 setOperationAction(ISD::FPOWI, MVT::f64, Expand);
605 setOperationAction(ISD::FPOW, MVT::f64, Expand);
606 setOperationAction(ISD::FLOG, MVT::f64, Expand);
607 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
608 setOperationAction(ISD::FLOG10, MVT::f64, Expand);
609 setOperationAction(ISD::FEXP, MVT::f64, Expand);
610 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
611 setOperationAction(ISD::FCEIL, MVT::f64, Expand);
612 setOperationAction(ISD::FTRUNC, MVT::f64, Expand);
613 setOperationAction(ISD::FRINT, MVT::f64, Expand);
614 setOperationAction(ISD::FNEARBYINT, MVT::f64, Expand);
615 setOperationAction(ISD::FFLOOR, MVT::f64, Expand);
616 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
617 setOperationAction(ISD::FP_EXTEND, MVT::f64, Custom);
618 }
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000619
Evan Cheng6addd652007-05-18 00:19:34 +0000620 computeRegisterProperties();
Evan Cheng10043e22007-01-19 07:51:42 +0000621
Tim Northover4e80b582014-07-18 13:01:19 +0000622 // ARM does not have floating-point extending loads.
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000623 for (MVT VT : MVT::fp_valuetypes()) {
624 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
625 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f16, Expand);
626 }
Tim Northover4e80b582014-07-18 13:01:19 +0000627
628 // ... or truncating stores
629 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
630 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
631 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000632
Duncan Sands95d46ef2008-01-23 20:39:46 +0000633 // ARM does not have i1 sign extending load.
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000634 for (MVT VT : MVT::integer_valuetypes())
635 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
Duncan Sands95d46ef2008-01-23 20:39:46 +0000636
Evan Cheng10043e22007-01-19 07:51:42 +0000637 // ARM supports all 4 flavors of integer indexed load / store.
Evan Cheng84c6cda2009-07-02 07:28:31 +0000638 if (!Subtarget->isThumb1Only()) {
639 for (unsigned im = (unsigned)ISD::PRE_INC;
640 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson9f944592009-08-11 20:47:22 +0000641 setIndexedLoadAction(im, MVT::i1, Legal);
642 setIndexedLoadAction(im, MVT::i8, Legal);
643 setIndexedLoadAction(im, MVT::i16, Legal);
644 setIndexedLoadAction(im, MVT::i32, Legal);
645 setIndexedStoreAction(im, MVT::i1, Legal);
646 setIndexedStoreAction(im, MVT::i8, Legal);
647 setIndexedStoreAction(im, MVT::i16, Legal);
648 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Cheng84c6cda2009-07-02 07:28:31 +0000649 }
Evan Cheng10043e22007-01-19 07:51:42 +0000650 }
651
Louis Gerbarg3342bf12014-05-09 17:02:49 +0000652 setOperationAction(ISD::SADDO, MVT::i32, Custom);
653 setOperationAction(ISD::UADDO, MVT::i32, Custom);
654 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
655 setOperationAction(ISD::USUBO, MVT::i32, Custom);
656
Evan Cheng10043e22007-01-19 07:51:42 +0000657 // i64 operation support.
Eric Christopherc721b0db2011-04-19 18:49:19 +0000658 setOperationAction(ISD::MUL, MVT::i64, Expand);
659 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb24e51e2009-07-07 01:17:28 +0000660 if (Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000661 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
662 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000663 }
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000664 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
665 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopherc721b0db2011-04-19 18:49:19 +0000666 setOperationAction(ISD::MULHS, MVT::i32, Expand);
667
Jim Grosbach5d994042009-10-31 19:38:01 +0000668 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbach624fcb22009-10-31 21:00:56 +0000669 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +0000670 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000671 setOperationAction(ISD::SRL, MVT::i64, Custom);
672 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000673
Evan Chenge8916542011-08-30 01:34:54 +0000674 if (!Subtarget->isThumb1Only()) {
675 // FIXME: We should do this for Thumb1 as well.
676 setOperationAction(ISD::ADDC, MVT::i32, Custom);
677 setOperationAction(ISD::ADDE, MVT::i32, Custom);
678 setOperationAction(ISD::SUBC, MVT::i32, Custom);
679 setOperationAction(ISD::SUBE, MVT::i32, Custom);
680 }
681
Evan Cheng10043e22007-01-19 07:51:42 +0000682 // ARM does not have ROTL.
Owen Anderson9f944592009-08-11 20:47:22 +0000683 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach8546ec92010-01-18 19:58:49 +0000684 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000685 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwinaa294c52009-06-26 20:47:43 +0000686 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson9f944592009-08-11 20:47:22 +0000687 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000688
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000689 // These just redirect to CTTZ and CTLZ on ARM.
690 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i32 , Expand);
691 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i32 , Expand);
692
Tim Northoverbc933082013-05-23 19:11:20 +0000693 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Custom);
694
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000695 // Only ARMv6 has BSWAP.
696 if (!Subtarget->hasV6Ops())
Owen Anderson9f944592009-08-11 20:47:22 +0000697 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000698
Bob Wilsone8a549c2012-09-29 21:43:49 +0000699 if (!(Subtarget->hasDivide() && Subtarget->isThumb2()) &&
700 !(Subtarget->hasDivideInARMMode() && !Subtarget->isThumb())) {
701 // These are expanded into libcalls if the cpu doesn't have HW divider.
Jim Grosbach92d999002010-05-05 20:44:35 +0000702 setOperationAction(ISD::SDIV, MVT::i32, Expand);
703 setOperationAction(ISD::UDIV, MVT::i32, Expand);
704 }
Renato Golin87610692013-07-16 09:32:17 +0000705
706 // FIXME: Also set divmod for SREM on EABI
Chad Rosierad7c9102014-08-23 18:29:43 +0000707 setOperationAction(ISD::SREM, MVT::i32, Expand);
708 setOperationAction(ISD::UREM, MVT::i32, Expand);
709 // Register based DivRem for AEABI (RTABI 4.2)
710 if (Subtarget->isTargetAEABI()) {
711 setLibcallName(RTLIB::SDIVREM_I8, "__aeabi_idivmod");
712 setLibcallName(RTLIB::SDIVREM_I16, "__aeabi_idivmod");
713 setLibcallName(RTLIB::SDIVREM_I32, "__aeabi_idivmod");
714 setLibcallName(RTLIB::SDIVREM_I64, "__aeabi_ldivmod");
715 setLibcallName(RTLIB::UDIVREM_I8, "__aeabi_uidivmod");
716 setLibcallName(RTLIB::UDIVREM_I16, "__aeabi_uidivmod");
717 setLibcallName(RTLIB::UDIVREM_I32, "__aeabi_uidivmod");
718 setLibcallName(RTLIB::UDIVREM_I64, "__aeabi_uldivmod");
719
720 setLibcallCallingConv(RTLIB::SDIVREM_I8, CallingConv::ARM_AAPCS);
721 setLibcallCallingConv(RTLIB::SDIVREM_I16, CallingConv::ARM_AAPCS);
722 setLibcallCallingConv(RTLIB::SDIVREM_I32, CallingConv::ARM_AAPCS);
723 setLibcallCallingConv(RTLIB::SDIVREM_I64, CallingConv::ARM_AAPCS);
724 setLibcallCallingConv(RTLIB::UDIVREM_I8, CallingConv::ARM_AAPCS);
725 setLibcallCallingConv(RTLIB::UDIVREM_I16, CallingConv::ARM_AAPCS);
726 setLibcallCallingConv(RTLIB::UDIVREM_I32, CallingConv::ARM_AAPCS);
727 setLibcallCallingConv(RTLIB::UDIVREM_I64, CallingConv::ARM_AAPCS);
728
729 setOperationAction(ISD::SDIVREM, MVT::i32, Custom);
730 setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
731 } else {
Renato Golin87610692013-07-16 09:32:17 +0000732 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
733 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
734 }
Bob Wilson7117a912009-03-20 22:42:55 +0000735
Owen Anderson9f944592009-08-11 20:47:22 +0000736 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
737 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
738 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
739 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson1cf0b032009-10-30 05:45:42 +0000740 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000741
Evan Cheng74d92c12011-04-08 21:37:21 +0000742 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000743
Evan Cheng10043e22007-01-19 07:51:42 +0000744 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000745 setOperationAction(ISD::VASTART, MVT::Other, Custom);
746 setOperationAction(ISD::VAARG, MVT::Other, Expand);
747 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
748 setOperationAction(ISD::VAEND, MVT::Other, Expand);
749 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
750 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000751
Tim Northoverd6a729b2014-01-06 14:28:05 +0000752 if (!Subtarget->isTargetMachO()) {
753 // Non-MachO platforms may return values in these registers via the
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000754 // personality function.
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000755 setExceptionPointerRegister(ARM::R0);
756 setExceptionSelectorRegister(ARM::R1);
757 }
Anton Korobeynikovf3a62312011-01-24 22:38:45 +0000758
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +0000759 if (Subtarget->getTargetTriple().isWindowsItaniumEnvironment())
760 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
761 else
762 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
763
Evan Cheng6e809de2010-08-11 06:22:01 +0000764 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
Jonathan Roelofs5e98ff92014-08-21 14:35:47 +0000765 // the default expansion. If we are targeting a single threaded system,
766 // then set them all for expand so we can lower them later into their
767 // non-atomic form.
768 if (TM.Options.ThreadModel == ThreadModel::Single)
769 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
770 else if (Subtarget->hasAnyDataBarrier() && !Subtarget->isThumb1Only()) {
Tim Northoverc882eb02014-04-03 11:44:58 +0000771 // ATOMIC_FENCE needs custom lowering; the others should have been expanded
772 // to ldrex/strex loops already.
Tim Northoverc7ea8042013-10-25 09:30:24 +0000773 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Tim Northoverc882eb02014-04-03 11:44:58 +0000774
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000775 // On v8, we have particularly efficient implementations of atomic fences
776 // if they can be combined with nearby atomic loads and stores.
777 if (!Subtarget->hasV8Ops()) {
Robin Morissetd18cda62014-08-15 22:17:28 +0000778 // Automatically insert fences (dmb ish) around ATOMIC_SWAP etc.
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000779 setInsertFencesForAtomic(true);
780 }
Jim Grosbach6860bb72010-06-18 22:35:32 +0000781 } else {
Tim Northoverc7ea8042013-10-25 09:30:24 +0000782 // If there's anything we can use as a barrier, go through custom lowering
783 // for ATOMIC_FENCE.
784 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other,
785 Subtarget->hasAnyDataBarrier() ? Custom : Expand);
786
Jim Grosbach6860bb72010-06-18 22:35:32 +0000787 // Set them all for expansion, which will force libcalls.
Jim Grosbach6860bb72010-06-18 22:35:32 +0000788 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbacha57c2882010-06-18 23:03:10 +0000789 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000790 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000791 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000792 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000793 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000794 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000795 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000796 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000797 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000798 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000799 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedmanba912e02011-09-15 22:18:49 +0000800 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
801 // Unordered/Monotonic case.
802 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
803 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000804 }
Evan Cheng10043e22007-01-19 07:51:42 +0000805
Evan Cheng21acf9f2010-11-04 05:19:35 +0000806 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Cheng6f360422010-11-03 05:14:24 +0000807
Eli Friedman8cfa7712010-06-26 04:36:50 +0000808 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
809 if (!Subtarget->hasV6Ops()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000810 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
811 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000812 }
Owen Anderson9f944592009-08-11 20:47:22 +0000813 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000814
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000815 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
816 !Subtarget->isThumb1Only()) {
Bob Wilson6a4491b2010-01-19 22:56:26 +0000817 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000818 // iff target supports vfp2.
Wesley Peck527da1b2010-11-23 03:31:01 +0000819 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemanb69b1822010-08-03 21:31:55 +0000820 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
821 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000822
823 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000824 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbach31984832010-07-07 00:07:57 +0000825 if (Subtarget->isTargetDarwin()) {
826 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
827 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
John McCall7d84ece2011-05-29 19:50:32 +0000828 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbach31984832010-07-07 00:07:57 +0000829 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000830
Owen Anderson9f944592009-08-11 20:47:22 +0000831 setOperationAction(ISD::SETCC, MVT::i32, Expand);
832 setOperationAction(ISD::SETCC, MVT::f32, Expand);
833 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendling6a981312010-08-11 08:43:16 +0000834 setOperationAction(ISD::SELECT, MVT::i32, Custom);
835 setOperationAction(ISD::SELECT, MVT::f32, Custom);
836 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000837 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
838 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
839 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000840
Owen Anderson9f944592009-08-11 20:47:22 +0000841 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
842 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
843 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
844 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
845 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000846
Dan Gohman482732a2007-10-11 23:21:31 +0000847 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000848 setOperationAction(ISD::FSIN, MVT::f64, Expand);
849 setOperationAction(ISD::FSIN, MVT::f32, Expand);
850 setOperationAction(ISD::FCOS, MVT::f32, Expand);
851 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000852 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
853 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000854 setOperationAction(ISD::FREM, MVT::f64, Expand);
855 setOperationAction(ISD::FREM, MVT::f32, Expand);
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000856 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
857 !Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000858 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
859 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng86e476b2008-04-01 01:50:16 +0000860 }
Owen Anderson9f944592009-08-11 20:47:22 +0000861 setOperationAction(ISD::FPOW, MVT::f64, Expand);
862 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson7117a912009-03-20 22:42:55 +0000863
Evan Chengd0007f32012-04-10 21:40:28 +0000864 if (!Subtarget->hasVFP4()) {
865 setOperationAction(ISD::FMA, MVT::f64, Expand);
866 setOperationAction(ISD::FMA, MVT::f32, Expand);
867 }
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000868
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000869 // Various VFP goodness
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000870 if (!TM.Options.UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilsone4191e72010-03-19 22:51:32 +0000871 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
872 if (Subtarget->hasVFP2()) {
873 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
874 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
875 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
876 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
877 }
Tim Northover53f3bcf2014-07-17 11:27:04 +0000878
Oliver Stannardd4e0a4f2014-10-01 13:13:18 +0000879 // FP-ARMv8 adds f64 <-> f16 conversion. Before that it should be expanded.
880 if (!Subtarget->hasFPARMv8() || Subtarget->isFPOnlySP()) {
Tim Northover53f3bcf2014-07-17 11:27:04 +0000881 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
882 setOperationAction(ISD::FP_TO_FP16, MVT::f64, Expand);
883 }
884
885 // fp16 is a special v7 extension that adds f16 <-> f32 conversions.
Anton Korobeynikov64578d52010-03-18 22:35:37 +0000886 if (!Subtarget->hasFP16()) {
Tim Northoverfd7e4242014-07-17 10:51:23 +0000887 setOperationAction(ISD::FP16_TO_FP, MVT::f32, Expand);
888 setOperationAction(ISD::FP_TO_FP16, MVT::f32, Expand);
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000889 }
Evan Cheng86e476b2008-04-01 01:50:16 +0000890 }
Jim Grosbach1a597112014-04-03 23:43:18 +0000891
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000892 // Combine sin / cos into one node or libcall if possible.
893 if (Subtarget->hasSinCos()) {
894 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
895 setLibcallName(RTLIB::SINCOS_F64, "sincos");
Bob Wilson9868d712014-10-09 05:43:30 +0000896 if (Subtarget->getTargetTriple().isiOS()) {
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000897 // For iOS, we don't want to the normal expansion of a libcall to
898 // sincos. We want to issue a libcall to __sincos_stret.
899 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
900 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
901 }
902 }
Evan Cheng10043e22007-01-19 07:51:42 +0000903
Oliver Stannardd4e0a4f2014-10-01 13:13:18 +0000904 // FP-ARMv8 implements a lot of rounding-like FP operations.
905 if (Subtarget->hasFPARMv8()) {
906 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
907 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
908 setOperationAction(ISD::FROUND, MVT::f32, Legal);
909 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
910 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
911 setOperationAction(ISD::FRINT, MVT::f32, Legal);
912 if (!Subtarget->isFPOnlySP()) {
913 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
914 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
915 setOperationAction(ISD::FROUND, MVT::f64, Legal);
916 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
917 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
918 setOperationAction(ISD::FRINT, MVT::f64, Legal);
Chad Rosierb1bbf6f2014-08-15 21:38:16 +0000919 }
920 }
Chris Lattnerf3f4ad92007-11-27 22:36:16 +0000921 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000922 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattner4147f082009-03-12 06:52:53 +0000923 setTargetDAGCombine(ISD::ADD);
924 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +0000925 setTargetDAGCombine(ISD::MUL);
Jakob Stoklund Olesene45e22b2012-09-07 17:34:15 +0000926 setTargetDAGCombine(ISD::AND);
927 setTargetDAGCombine(ISD::OR);
928 setTargetDAGCombine(ISD::XOR);
Jim Grosbach11013ed2010-07-16 23:05:05 +0000929
Evan Chengf258a152012-02-23 02:58:19 +0000930 if (Subtarget->hasV6Ops())
931 setTargetDAGCombine(ISD::SRL);
932
Evan Cheng10043e22007-01-19 07:51:42 +0000933 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng4401f882010-05-20 23:26:43 +0000934
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000935 if (TM.Options.UseSoftFloat || Subtarget->isThumb1Only() ||
936 !Subtarget->hasVFP2())
Evan Cheng34c26042010-05-21 00:43:17 +0000937 setSchedulingPreference(Sched::RegPressure);
938 else
939 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen58698d22007-05-17 21:31:21 +0000940
Evan Cheng3ae2b792011-01-06 06:52:41 +0000941 //// temporary - rewrite interface to use type
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000942 MaxStoresPerMemset = 8;
943 MaxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
944 MaxStoresPerMemcpy = 4; // For @llvm.memcpy -> sequence of stores
945 MaxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
946 MaxStoresPerMemmove = 4; // For @llvm.memmove -> sequence of stores
947 MaxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
Evan Chengb71233f2010-06-26 01:52:05 +0000948
Rafael Espindolaa76eccf2010-07-11 04:01:49 +0000949 // On ARM arguments smaller than 4 bytes are extended, so all arguments
950 // are at least 4 bytes aligned.
951 setMinStackArgumentAlignment(4);
952
Benjamin Kramere31f31e2012-05-05 12:49:14 +0000953 // Prefer likely predicted branches to selects on out-of-order cores.
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000954 PredictableSelectIsExpensive = Subtarget->isLikeA9();
Benjamin Kramere31f31e2012-05-05 12:49:14 +0000955
Eli Friedman2518f832011-05-06 20:34:06 +0000956 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Cheng10043e22007-01-19 07:51:42 +0000957}
958
Andrew Trick43f25632011-01-19 02:35:27 +0000959// FIXME: It might make sense to define the representative register class as the
960// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
961// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
962// SPR's representative would be DPR_VFP2. This should work well if register
963// pressure tracking were modified such that a register use would increment the
964// pressure of the register class's representative and all of it's super
965// classes' representatives transitively. We have not implemented this because
966// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000967// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick43f25632011-01-19 02:35:27 +0000968// and extractions.
Evan Chenga77f3d32010-07-21 06:09:07 +0000969std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglundf9eb1682012-12-19 11:30:36 +0000970ARMTargetLowering::findRepresentativeClass(MVT VT) const{
Craig Topper062a2ba2014-04-25 05:30:21 +0000971 const TargetRegisterClass *RRC = nullptr;
Evan Chenga77f3d32010-07-21 06:09:07 +0000972 uint8_t Cost = 1;
Patrik Hagglundf9eb1682012-12-19 11:30:36 +0000973 switch (VT.SimpleTy) {
Evan Cheng10f99a32010-07-19 22:15:08 +0000974 default:
Evan Chenga77f3d32010-07-21 06:09:07 +0000975 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng28590382010-07-21 23:53:58 +0000976 // Use DPR as representative register class for all floating point
977 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
978 // the cost is 1 for both f32 and f64.
979 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Chenga77f3d32010-07-21 06:09:07 +0000980 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Craig Topperc7242e02012-04-20 07:30:17 +0000981 RRC = &ARM::DPRRegClass;
Andrew Trick43f25632011-01-19 02:35:27 +0000982 // When NEON is used for SP, only half of the register file is available
983 // because operations that define both SP and DP results will be constrained
984 // to the VFP2 class (D0-D15). We currently model this constraint prior to
985 // coalescing by double-counting the SP regs. See the FIXME above.
986 if (Subtarget->useNEONForSinglePrecisionFP())
987 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +0000988 break;
989 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
990 case MVT::v4f32: case MVT::v2f64:
Craig Topperc7242e02012-04-20 07:30:17 +0000991 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000992 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +0000993 break;
994 case MVT::v4i64:
Craig Topperc7242e02012-04-20 07:30:17 +0000995 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000996 Cost = 4;
Evan Chenga77f3d32010-07-21 06:09:07 +0000997 break;
998 case MVT::v8i64:
Craig Topperc7242e02012-04-20 07:30:17 +0000999 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +00001000 Cost = 8;
Evan Chenga77f3d32010-07-21 06:09:07 +00001001 break;
Evan Cheng10f99a32010-07-19 22:15:08 +00001002 }
Evan Chenga77f3d32010-07-21 06:09:07 +00001003 return std::make_pair(RRC, Cost);
Evan Cheng10f99a32010-07-19 22:15:08 +00001004}
1005
Evan Cheng10043e22007-01-19 07:51:42 +00001006const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
1007 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001008 default: return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +00001009 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chengdfce83c2011-01-17 08:03:18 +00001010 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Cheng10043e22007-01-19 07:51:42 +00001011 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
1012 case ARMISD::CALL: return "ARMISD::CALL";
Evan Chengc3c949b42007-06-19 21:05:09 +00001013 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Cheng10043e22007-01-19 07:51:42 +00001014 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
1015 case ARMISD::tCALL: return "ARMISD::tCALL";
1016 case ARMISD::BRCOND: return "ARMISD::BRCOND";
1017 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Chengc6d70ae2009-07-29 02:18:14 +00001018 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Cheng10043e22007-01-19 07:51:42 +00001019 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Tim Northoverd8407452013-10-01 14:33:28 +00001020 case ARMISD::INTRET_FLAG: return "ARMISD::INTRET_FLAG";
Evan Cheng10043e22007-01-19 07:51:42 +00001021 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
1022 case ARMISD::CMP: return "ARMISD::CMP";
Bill Wendling4b796472012-06-11 08:07:26 +00001023 case ARMISD::CMN: return "ARMISD::CMN";
David Goodwindbf11ba2009-06-29 15:33:01 +00001024 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Cheng10043e22007-01-19 07:51:42 +00001025 case ARMISD::CMPFP: return "ARMISD::CMPFP";
1026 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng0cc4ad92010-07-13 19:27:42 +00001027 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Cheng10043e22007-01-19 07:51:42 +00001028 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Evan Chenge87681c2012-02-23 01:19:06 +00001029
Evan Cheng10043e22007-01-19 07:51:42 +00001030 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson7117a912009-03-20 22:42:55 +00001031
Jim Grosbach8546ec92010-01-18 19:58:49 +00001032 case ARMISD::RBIT: return "ARMISD::RBIT";
1033
Bob Wilsone4191e72010-03-19 22:51:32 +00001034 case ARMISD::FTOSI: return "ARMISD::FTOSI";
1035 case ARMISD::FTOUI: return "ARMISD::FTOUI";
1036 case ARMISD::SITOF: return "ARMISD::SITOF";
1037 case ARMISD::UITOF: return "ARMISD::UITOF";
1038
Evan Cheng10043e22007-01-19 07:51:42 +00001039 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
1040 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
1041 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson7117a912009-03-20 22:42:55 +00001042
Evan Chenge8916542011-08-30 01:34:54 +00001043 case ARMISD::ADDC: return "ARMISD::ADDC";
1044 case ARMISD::ADDE: return "ARMISD::ADDE";
1045 case ARMISD::SUBC: return "ARMISD::SUBC";
1046 case ARMISD::SUBE: return "ARMISD::SUBE";
1047
Bob Wilson22806742010-09-22 22:09:21 +00001048 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
1049 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001050
Evan Chengec6d7c92009-10-28 06:55:03 +00001051 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
1052 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
1053
Dale Johannesend679ff72010-06-03 21:09:53 +00001054 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach535d3b42010-09-08 03:54:02 +00001055
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001056 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson2e076c42009-06-22 23:27:02 +00001057
Evan Chengb972e562009-08-07 00:34:42 +00001058 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
1059
Bob Wilson7ed59712010-10-30 00:54:37 +00001060 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach53e88542009-12-10 00:11:09 +00001061
Evan Cheng8740ee32010-11-03 06:34:55 +00001062 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
1063
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00001064 case ARMISD::WIN__CHKSTK: return "ARMISD:::WIN__CHKSTK";
1065
Bob Wilson2e076c42009-06-22 23:27:02 +00001066 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilsonf268d032010-12-18 00:04:26 +00001067 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001068 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilsonf268d032010-12-18 00:04:26 +00001069 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
1070 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001071 case ARMISD::VCGEU: return "ARMISD::VCGEU";
1072 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilsonf268d032010-12-18 00:04:26 +00001073 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
1074 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001075 case ARMISD::VCGTU: return "ARMISD::VCGTU";
1076 case ARMISD::VTST: return "ARMISD::VTST";
1077
1078 case ARMISD::VSHL: return "ARMISD::VSHL";
1079 case ARMISD::VSHRs: return "ARMISD::VSHRs";
1080 case ARMISD::VSHRu: return "ARMISD::VSHRu";
Bob Wilson2e076c42009-06-22 23:27:02 +00001081 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
1082 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
1083 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
1084 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
1085 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
1086 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
1087 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
1088 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
1089 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
1090 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
1091 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
1092 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
1093 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
1094 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsona3f19012010-07-13 21:16:48 +00001095 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilsonbad47f62010-07-14 06:31:50 +00001096 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00001097 case ARMISD::VMOVFPIMM: return "ARMISD::VMOVFPIMM";
Bob Wilsoneb54d512009-08-14 05:13:08 +00001098 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilsoncce31f62009-08-14 05:08:32 +00001099 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilson32cd8552009-08-19 17:03:43 +00001100 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsonea3a4022009-08-12 22:31:50 +00001101 case ARMISD::VREV64: return "ARMISD::VREV64";
1102 case ARMISD::VREV32: return "ARMISD::VREV32";
1103 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00001104 case ARMISD::VZIP: return "ARMISD::VZIP";
1105 case ARMISD::VUZP: return "ARMISD::VUZP";
1106 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00001107 case ARMISD::VTBL1: return "ARMISD::VTBL1";
1108 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilson38ab35a2010-09-01 23:50:19 +00001109 case ARMISD::VMULLs: return "ARMISD::VMULLs";
1110 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00001111 case ARMISD::UMLAL: return "ARMISD::UMLAL";
1112 case ARMISD::SMLAL: return "ARMISD::SMLAL";
Bob Wilsond8a9a042010-06-04 00:04:02 +00001113 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilsonc6c13a32010-02-18 06:05:53 +00001114 case ARMISD::FMAX: return "ARMISD::FMAX";
1115 case ARMISD::FMIN: return "ARMISD::FMIN";
Joey Goulye3dd6842013-08-23 12:01:13 +00001116 case ARMISD::VMAXNM: return "ARMISD::VMAX";
1117 case ARMISD::VMINNM: return "ARMISD::VMIN";
Jim Grosbach6e3b5fa2010-07-17 01:50:57 +00001118 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson62a6f7e2010-11-28 06:51:11 +00001119 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
1120 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00001121 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilson2d790df2010-11-28 06:51:26 +00001122 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
1123 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
1124 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson06fce872011-02-07 17:43:21 +00001125 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
1126 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
1127 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
1128 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
1129 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
1130 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
1131 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
1132 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
1133 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
1134 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
1135 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
1136 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
1137 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
1138 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
1139 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
1140 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
1141 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Cheng10043e22007-01-19 07:51:42 +00001142 }
1143}
1144
Matt Arsenault758659232013-05-18 00:21:46 +00001145EVT ARMTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Duncan Sandsf2641e12011-09-06 19:07:46 +00001146 if (!VT.isVector()) return getPointerTy();
1147 return VT.changeVectorElementTypeToInteger();
1148}
1149
Evan Cheng4cad68e2010-05-15 02:18:07 +00001150/// getRegClassFor - Return the register class that should be used for the
1151/// specified value type.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001152const TargetRegisterClass *ARMTargetLowering::getRegClassFor(MVT VT) const {
Evan Cheng4cad68e2010-05-15 02:18:07 +00001153 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
1154 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
1155 // load / store 4 to 8 consecutive D registers.
Evan Cheng3d214cd2010-05-15 02:20:21 +00001156 if (Subtarget->hasNEON()) {
1157 if (VT == MVT::v4i64)
Craig Topperc7242e02012-04-20 07:30:17 +00001158 return &ARM::QQPRRegClass;
1159 if (VT == MVT::v8i64)
1160 return &ARM::QQQQPRRegClass;
Evan Cheng3d214cd2010-05-15 02:20:21 +00001161 }
Evan Cheng4cad68e2010-05-15 02:18:07 +00001162 return TargetLowering::getRegClassFor(VT);
1163}
1164
Eric Christopher84bdfd82010-07-21 22:26:11 +00001165// Create a fast isel object.
1166FastISel *
Bob Wilson3e6fa462012-08-03 04:06:28 +00001167ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
1168 const TargetLibraryInfo *libInfo) const {
1169 return ARM::createFastISel(funcInfo, libInfo);
Eric Christopher84bdfd82010-07-21 22:26:11 +00001170}
1171
Anton Korobeynikov19edda02010-07-24 21:52:08 +00001172/// getMaximalGlobalOffset - Returns the maximal possible offset which can
1173/// be used for loads / stores from the global.
1174unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
1175 return (Subtarget->isThumb1Only() ? 127 : 4095);
1176}
1177
Evan Cheng4401f882010-05-20 23:26:43 +00001178Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengbf914992010-05-28 23:25:23 +00001179 unsigned NumVals = N->getNumValues();
1180 if (!NumVals)
1181 return Sched::RegPressure;
1182
1183 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng4401f882010-05-20 23:26:43 +00001184 EVT VT = N->getValueType(i);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001185 if (VT == MVT::Glue || VT == MVT::Other)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001186 continue;
Evan Cheng4401f882010-05-20 23:26:43 +00001187 if (VT.isFloatingPoint() || VT.isVector())
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001188 return Sched::ILP;
Evan Cheng4401f882010-05-20 23:26:43 +00001189 }
Evan Chengbf914992010-05-28 23:25:23 +00001190
1191 if (!N->isMachineOpcode())
1192 return Sched::RegPressure;
1193
1194 // Load are scheduled for latency even if there instruction itinerary
1195 // is not available.
Eric Christopher1889fdc2015-01-29 00:19:39 +00001196 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Evan Cheng6cc775f2011-06-28 19:10:37 +00001197 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001198
Evan Cheng6cc775f2011-06-28 19:10:37 +00001199 if (MCID.getNumDefs() == 0)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001200 return Sched::RegPressure;
1201 if (!Itins->isEmpty() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +00001202 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001203 return Sched::ILP;
Evan Chengbf914992010-05-28 23:25:23 +00001204
Evan Cheng4401f882010-05-20 23:26:43 +00001205 return Sched::RegPressure;
1206}
1207
Evan Cheng10043e22007-01-19 07:51:42 +00001208//===----------------------------------------------------------------------===//
1209// Lowering Code
1210//===----------------------------------------------------------------------===//
1211
Evan Cheng10043e22007-01-19 07:51:42 +00001212/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1213static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1214 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001215 default: llvm_unreachable("Unknown condition code!");
Evan Cheng10043e22007-01-19 07:51:42 +00001216 case ISD::SETNE: return ARMCC::NE;
1217 case ISD::SETEQ: return ARMCC::EQ;
1218 case ISD::SETGT: return ARMCC::GT;
1219 case ISD::SETGE: return ARMCC::GE;
1220 case ISD::SETLT: return ARMCC::LT;
1221 case ISD::SETLE: return ARMCC::LE;
1222 case ISD::SETUGT: return ARMCC::HI;
1223 case ISD::SETUGE: return ARMCC::HS;
1224 case ISD::SETULT: return ARMCC::LO;
1225 case ISD::SETULE: return ARMCC::LS;
1226 }
1227}
1228
Bob Wilsona2e83332009-09-09 23:14:54 +00001229/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1230static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Cheng10043e22007-01-19 07:51:42 +00001231 ARMCC::CondCodes &CondCode2) {
Evan Cheng10043e22007-01-19 07:51:42 +00001232 CondCode2 = ARMCC::AL;
1233 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001234 default: llvm_unreachable("Unknown FP condition!");
Evan Cheng10043e22007-01-19 07:51:42 +00001235 case ISD::SETEQ:
1236 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1237 case ISD::SETGT:
1238 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1239 case ISD::SETGE:
1240 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1241 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsona2e83332009-09-09 23:14:54 +00001242 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Cheng10043e22007-01-19 07:51:42 +00001243 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1244 case ISD::SETO: CondCode = ARMCC::VC; break;
1245 case ISD::SETUO: CondCode = ARMCC::VS; break;
1246 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1247 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1248 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1249 case ISD::SETLT:
1250 case ISD::SETULT: CondCode = ARMCC::LT; break;
1251 case ISD::SETLE:
1252 case ISD::SETULE: CondCode = ARMCC::LE; break;
1253 case ISD::SETNE:
1254 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1255 }
Evan Cheng10043e22007-01-19 07:51:42 +00001256}
1257
Bob Wilsona4c22902009-04-17 19:07:39 +00001258//===----------------------------------------------------------------------===//
1259// Calling Convention Implementation
Bob Wilsona4c22902009-04-17 19:07:39 +00001260//===----------------------------------------------------------------------===//
1261
1262#include "ARMGenCallingConv.inc"
1263
Oliver Stannardc24f2172014-05-09 14:01:47 +00001264/// getEffectiveCallingConv - Get the effective calling convention, taking into
1265/// account presence of floating point hardware and calling convention
1266/// limitations, such as support for variadic functions.
1267CallingConv::ID
1268ARMTargetLowering::getEffectiveCallingConv(CallingConv::ID CC,
1269 bool isVarArg) const {
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001270 switch (CC) {
1271 default:
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001272 llvm_unreachable("Unsupported calling convention");
Oliver Stannardc24f2172014-05-09 14:01:47 +00001273 case CallingConv::ARM_AAPCS:
1274 case CallingConv::ARM_APCS:
1275 case CallingConv::GHC:
1276 return CC;
1277 case CallingConv::ARM_AAPCS_VFP:
1278 return isVarArg ? CallingConv::ARM_AAPCS : CallingConv::ARM_AAPCS_VFP;
1279 case CallingConv::C:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001280 if (!Subtarget->isAAPCS_ABI())
Oliver Stannardc24f2172014-05-09 14:01:47 +00001281 return CallingConv::ARM_APCS;
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001282 else if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001283 getTargetMachine().Options.FloatABIType == FloatABI::Hard &&
1284 !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001285 return CallingConv::ARM_AAPCS_VFP;
1286 else
1287 return CallingConv::ARM_AAPCS;
1288 case CallingConv::Fast:
1289 if (!Subtarget->isAAPCS_ABI()) {
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001290 if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() && !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001291 return CallingConv::Fast;
1292 return CallingConv::ARM_APCS;
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001293 } else if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() && !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001294 return CallingConv::ARM_AAPCS_VFP;
1295 else
1296 return CallingConv::ARM_AAPCS;
Evan Cheng08dd8c82010-10-22 18:23:05 +00001297 }
Oliver Stannardc24f2172014-05-09 14:01:47 +00001298}
1299
1300/// CCAssignFnForNode - Selects the correct CCAssignFn for the given
1301/// CallingConvention.
1302CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
1303 bool Return,
1304 bool isVarArg) const {
1305 switch (getEffectiveCallingConv(CC, isVarArg)) {
1306 default:
1307 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001308 case CallingConv::ARM_APCS:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001309 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Oliver Stannardc24f2172014-05-09 14:01:47 +00001310 case CallingConv::ARM_AAPCS:
1311 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1312 case CallingConv::ARM_AAPCS_VFP:
1313 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1314 case CallingConv::Fast:
1315 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001316 case CallingConv::GHC:
1317 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS_GHC);
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001318 }
1319}
1320
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001321/// LowerCallResult - Lower the result values of a call into the
1322/// appropriate copies out of appropriate physical registers.
1323SDValue
1324ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00001325 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001326 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001327 SDLoc dl, SelectionDAG &DAG,
Stephen Linb8bd2322013-04-20 05:14:40 +00001328 SmallVectorImpl<SDValue> &InVals,
1329 bool isThisReturn, SDValue ThisVal) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001330
Bob Wilsona4c22902009-04-17 19:07:39 +00001331 // Assign locations to each value returned by this call.
1332 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001333 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
1334 *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001335 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001336 CCAssignFnForNode(CallConv, /* Return*/ true,
1337 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00001338
1339 // Copy all of the result registers out of their specified physreg.
1340 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1341 CCValAssign VA = RVLocs[i];
1342
Stephen Linb8bd2322013-04-20 05:14:40 +00001343 // Pass 'this' value directly from the argument to return value, to avoid
1344 // reg unit interference
1345 if (i == 0 && isThisReturn) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001346 assert(!VA.needsCustom() && VA.getLocVT() == MVT::i32 &&
1347 "unexpected return calling convention register assignment");
Stephen Linb8bd2322013-04-20 05:14:40 +00001348 InVals.push_back(ThisVal);
1349 continue;
1350 }
1351
Bob Wilson0041bd32009-04-25 00:33:20 +00001352 SDValue Val;
Bob Wilsona4c22902009-04-17 19:07:39 +00001353 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00001354 // Handle f64 or half of a v2f64.
Owen Anderson9f944592009-08-11 20:47:22 +00001355 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsona4c22902009-04-17 19:07:39 +00001356 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001357 Chain = Lo.getValue(1);
1358 InFlag = Lo.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001359 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001360 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001361 InFlag);
1362 Chain = Hi.getValue(1);
1363 InFlag = Hi.getValue(2);
Christian Pirkerb5728192014-05-08 14:06:24 +00001364 if (!Subtarget->isLittle())
1365 std::swap (Lo, Hi);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001366 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson2e076c42009-06-22 23:27:02 +00001367
Owen Anderson9f944592009-08-11 20:47:22 +00001368 if (VA.getLocVT() == MVT::v2f64) {
1369 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1370 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1371 DAG.getConstant(0, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001372
1373 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001374 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001375 Chain = Lo.getValue(1);
1376 InFlag = Lo.getValue(2);
1377 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001378 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001379 Chain = Hi.getValue(1);
1380 InFlag = Hi.getValue(2);
Christian Pirkerb5728192014-05-08 14:06:24 +00001381 if (!Subtarget->isLittle())
1382 std::swap (Lo, Hi);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001383 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson9f944592009-08-11 20:47:22 +00001384 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1385 DAG.getConstant(1, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001386 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001387 } else {
Bob Wilson0041bd32009-04-25 00:33:20 +00001388 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1389 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001390 Chain = Val.getValue(1);
1391 InFlag = Val.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001392 }
Bob Wilson0041bd32009-04-25 00:33:20 +00001393
1394 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001395 default: llvm_unreachable("Unknown loc info!");
Bob Wilson0041bd32009-04-25 00:33:20 +00001396 case CCValAssign::Full: break;
1397 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001398 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson0041bd32009-04-25 00:33:20 +00001399 break;
1400 }
1401
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001402 InVals.push_back(Val);
Bob Wilsona4c22902009-04-17 19:07:39 +00001403 }
1404
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001405 return Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00001406}
1407
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001408/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilsona4c22902009-04-17 19:07:39 +00001409SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001410ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1411 SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001412 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001413 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001414 ISD::ArgFlagsTy Flags) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001415 unsigned LocMemOffset = VA.getLocMemOffset();
1416 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1417 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilsona4c22902009-04-17 19:07:39 +00001418 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner886250c2010-09-21 18:51:21 +00001419 MachinePointerInfo::getStack(LocMemOffset),
David Greene0d0149f2010-02-15 16:55:24 +00001420 false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00001421}
1422
Andrew Trickef9de2a2013-05-25 02:42:55 +00001423void ARMTargetLowering::PassF64ArgInRegs(SDLoc dl, SelectionDAG &DAG,
Bob Wilson2e076c42009-06-22 23:27:02 +00001424 SDValue Chain, SDValue &Arg,
1425 RegsToPassVector &RegsToPass,
1426 CCValAssign &VA, CCValAssign &NextVA,
1427 SDValue &StackPtr,
Craig Topperb94011f2013-07-14 04:42:23 +00001428 SmallVectorImpl<SDValue> &MemOpChains,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001429 ISD::ArgFlagsTy Flags) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00001430
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001431 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001432 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Christian Pirkerb5728192014-05-08 14:06:24 +00001433 unsigned id = Subtarget->isLittle() ? 0 : 1;
1434 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd.getValue(id)));
Bob Wilson2e076c42009-06-22 23:27:02 +00001435
1436 if (NextVA.isRegLoc())
Christian Pirkerb5728192014-05-08 14:06:24 +00001437 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1-id)));
Bob Wilson2e076c42009-06-22 23:27:02 +00001438 else {
1439 assert(NextVA.isMemLoc());
Craig Topper062a2ba2014-04-25 05:30:21 +00001440 if (!StackPtr.getNode())
Bob Wilson2e076c42009-06-22 23:27:02 +00001441 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1442
Christian Pirkerb5728192014-05-08 14:06:24 +00001443 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1-id),
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001444 dl, DAG, NextVA,
1445 Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001446 }
1447}
1448
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001449/// LowerCall - Lowering a call into a callseq_start <-
Evan Cheng4b6c8f72007-02-03 08:53:01 +00001450/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1451/// nodes.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001452SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00001453ARMTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001454 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00001455 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001456 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001457 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1458 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1459 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001460 SDValue Chain = CLI.Chain;
1461 SDValue Callee = CLI.Callee;
1462 bool &isTailCall = CLI.IsTailCall;
1463 CallingConv::ID CallConv = CLI.CallConv;
1464 bool doesNotRet = CLI.DoesNotReturn;
1465 bool isVarArg = CLI.IsVarArg;
1466
Dale Johannesend679ff72010-06-03 21:09:53 +00001467 MachineFunction &MF = DAG.getMachineFunction();
Stephen Lin4eedb292013-04-23 19:30:12 +00001468 bool isStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1469 bool isThisReturn = false;
1470 bool isSibCall = false;
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001471
Bob Wilson8decdc42011-10-07 17:17:49 +00001472 // Disable tail calls if they're not supported.
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001473 if (!Subtarget->supportsTailCall() || MF.getTarget().Options.DisableTailCalls)
Bob Wilson3c9ed762010-08-13 22:43:33 +00001474 isTailCall = false;
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001475
Dale Johannesend679ff72010-06-03 21:09:53 +00001476 if (isTailCall) {
1477 // Check if it's really possible to do a tail call.
1478 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Stephen Lin4eedb292013-04-23 19:30:12 +00001479 isVarArg, isStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001480 Outs, OutVals, Ins, DAG);
Reid Kleckner5772b772014-04-24 20:14:34 +00001481 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
1482 report_fatal_error("failed to perform tail call elimination on a call "
1483 "site marked musttail");
Dale Johannesend679ff72010-06-03 21:09:53 +00001484 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1485 // detected sibcalls.
1486 if (isTailCall) {
1487 ++NumTailCalls;
Stephen Lin4eedb292013-04-23 19:30:12 +00001488 isSibCall = true;
Dale Johannesend679ff72010-06-03 21:09:53 +00001489 }
1490 }
Evan Cheng10043e22007-01-19 07:51:42 +00001491
Bob Wilsona4c22902009-04-17 19:07:39 +00001492 // Analyze operands of the call, assigning locations to each operand.
1493 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001494 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
1495 *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001496 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001497 CCAssignFnForNode(CallConv, /* Return*/ false,
1498 isVarArg));
Evan Cheng10043e22007-01-19 07:51:42 +00001499
Bob Wilsona4c22902009-04-17 19:07:39 +00001500 // Get a count of how many bytes are to be pushed on the stack.
1501 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng10043e22007-01-19 07:51:42 +00001502
Dale Johannesend679ff72010-06-03 21:09:53 +00001503 // For tail calls, memory operands are available in our caller's stack.
Stephen Lin4eedb292013-04-23 19:30:12 +00001504 if (isSibCall)
Dale Johannesend679ff72010-06-03 21:09:53 +00001505 NumBytes = 0;
1506
Evan Cheng10043e22007-01-19 07:51:42 +00001507 // Adjust the stack pointer for the new arguments...
1508 // These operations are automatically eliminated by the prolog/epilog pass
Stephen Lin4eedb292013-04-23 19:30:12 +00001509 if (!isSibCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00001510 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
1511 dl);
Evan Cheng10043e22007-01-19 07:51:42 +00001512
Jim Grosbach6ad4bcb2010-02-24 01:43:03 +00001513 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Cheng10043e22007-01-19 07:51:42 +00001514
Bob Wilson2e076c42009-06-22 23:27:02 +00001515 RegsToPassVector RegsToPass;
Bob Wilsona4c22902009-04-17 19:07:39 +00001516 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng10043e22007-01-19 07:51:42 +00001517
Bob Wilsona4c22902009-04-17 19:07:39 +00001518 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001519 // of tail call optimization, arguments are handled later.
Bob Wilsona4c22902009-04-17 19:07:39 +00001520 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1521 i != e;
1522 ++i, ++realArgIdx) {
1523 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001524 SDValue Arg = OutVals[realArgIdx];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001525 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001526 bool isByVal = Flags.isByVal();
Evan Cheng10043e22007-01-19 07:51:42 +00001527
Bob Wilsona4c22902009-04-17 19:07:39 +00001528 // Promote the value if needed.
1529 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001530 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00001531 case CCValAssign::Full: break;
1532 case CCValAssign::SExt:
1533 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1534 break;
1535 case CCValAssign::ZExt:
1536 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1537 break;
1538 case CCValAssign::AExt:
1539 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1540 break;
1541 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001542 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00001543 break;
Evan Cheng10043e22007-01-19 07:51:42 +00001544 }
1545
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001546 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilsona4c22902009-04-17 19:07:39 +00001547 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00001548 if (VA.getLocVT() == MVT::v2f64) {
1549 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1550 DAG.getConstant(0, MVT::i32));
1551 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1552 DAG.getConstant(1, MVT::i32));
Bob Wilsona4c22902009-04-17 19:07:39 +00001553
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001554 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001555 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1556
1557 VA = ArgLocs[++i]; // skip ahead to next loc
1558 if (VA.isRegLoc()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001559 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001560 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1561 } else {
1562 assert(VA.isMemLoc());
Bob Wilson2e076c42009-06-22 23:27:02 +00001563
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001564 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1565 dl, DAG, VA, Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001566 }
1567 } else {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001568 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson2e076c42009-06-22 23:27:02 +00001569 StackPtr, MemOpChains, Flags);
Bob Wilsona4c22902009-04-17 19:07:39 +00001570 }
1571 } else if (VA.isRegLoc()) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001572 if (realArgIdx == 0 && Flags.isReturned() && Outs[0].VT == MVT::i32) {
1573 assert(VA.getLocVT() == MVT::i32 &&
1574 "unexpected calling convention register assignment");
1575 assert(!Ins.empty() && Ins[0].VT == MVT::i32 &&
Stephen Linb8bd2322013-04-20 05:14:40 +00001576 "unexpected use of 'returned'");
Stephen Lin4eedb292013-04-23 19:30:12 +00001577 isThisReturn = true;
Stephen Linb8bd2322013-04-20 05:14:40 +00001578 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001579 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001580 } else if (isByVal) {
1581 assert(VA.isMemLoc());
1582 unsigned offset = 0;
1583
1584 // True if this byval aggregate will be split between registers
1585 // and memory.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001586 unsigned ByValArgsCount = CCInfo.getInRegsParamsCount();
Daniel Sanders8104b752014-11-01 19:32:23 +00001587 unsigned CurByValIdx = CCInfo.getInRegsParamsProcessed();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001588
1589 if (CurByValIdx < ByValArgsCount) {
1590
1591 unsigned RegBegin, RegEnd;
1592 CCInfo.getInRegsParamInfo(CurByValIdx, RegBegin, RegEnd);
1593
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001594 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1595 unsigned int i, j;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001596 for (i = 0, j = RegBegin; j < RegEnd; i++, j++) {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001597 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1598 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1599 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1600 MachinePointerInfo(),
Manman Ren5a787552013-10-07 19:47:53 +00001601 false, false, false,
1602 DAG.InferPtrAlignment(AddArg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001603 MemOpChains.push_back(Load.getValue(1));
1604 RegsToPass.push_back(std::make_pair(j, Load));
1605 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001606
1607 // If parameter size outsides register area, "offset" value
1608 // helps us to calculate stack slot for remained part properly.
1609 offset = RegEnd - RegBegin;
1610
1611 CCInfo.nextInRegsParam();
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001612 }
1613
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001614 if (Flags.getByValSize() > 4*offset) {
Manman Ren9f911162012-06-01 02:44:42 +00001615 unsigned LocMemOffset = VA.getLocMemOffset();
1616 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1617 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1618 StkPtrOff);
1619 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1620 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1621 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1622 MVT::i32);
Manman Rene8735522012-06-01 19:33:18 +00001623 SDValue AlignNode = DAG.getConstant(Flags.getByValAlign(), MVT::i32);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001624
Manman Ren9f911162012-06-01 02:44:42 +00001625 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Manman Rene8735522012-06-01 19:33:18 +00001626 SDValue Ops[] = { Chain, Dst, Src, SizeNode, AlignNode};
Manman Ren9f911162012-06-01 02:44:42 +00001627 MemOpChains.push_back(DAG.getNode(ARMISD::COPY_STRUCT_BYVAL, dl, VTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001628 Ops));
Manman Ren9f911162012-06-01 02:44:42 +00001629 }
Stephen Lin4eedb292013-04-23 19:30:12 +00001630 } else if (!isSibCall) {
Bob Wilsona4c22902009-04-17 19:07:39 +00001631 assert(VA.isMemLoc());
Bob Wilsona4c22902009-04-17 19:07:39 +00001632
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001633 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1634 dl, DAG, VA, Flags));
Bob Wilsona4c22902009-04-17 19:07:39 +00001635 }
Evan Cheng10043e22007-01-19 07:51:42 +00001636 }
1637
1638 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001639 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Evan Cheng10043e22007-01-19 07:51:42 +00001640
1641 // Build a sequence of copy-to-reg nodes chained together with token chain
1642 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001643 SDValue InFlag;
Dale Johannesen44f9dfc2010-06-15 22:08:33 +00001644 // Tail call byval lowering might overwrite argument registers so in case of
1645 // tail call optimization the copies to registers are lowered later.
1646 if (!isTailCall)
1647 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1648 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1649 RegsToPass[i].second, InFlag);
1650 InFlag = Chain.getValue(1);
1651 }
Evan Cheng10043e22007-01-19 07:51:42 +00001652
Dale Johannesend679ff72010-06-03 21:09:53 +00001653 // For tail calls lower the arguments to the 'real' stack slot.
1654 if (isTailCall) {
1655 // Force all the incoming stack arguments to be loaded from the stack
1656 // before any new outgoing arguments are stored to the stack, because the
1657 // outgoing stack slots may alias the incoming argument stack slots, and
1658 // the alias isn't otherwise explicit. This is slightly more conservative
1659 // than necessary, because it means that each store effectively depends
1660 // on every argument instead of just those arguments it would clobber.
1661
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001662 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesend679ff72010-06-03 21:09:53 +00001663 InFlag = SDValue();
1664 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1665 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1666 RegsToPass[i].second, InFlag);
1667 InFlag = Chain.getValue(1);
1668 }
Stephen Lind36fd2c2013-04-20 00:47:48 +00001669 InFlag = SDValue();
Dale Johannesend679ff72010-06-03 21:09:53 +00001670 }
1671
Bill Wendling24c79f22008-09-16 21:48:12 +00001672 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1673 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1674 // node so that legalize doesn't hack it.
Evan Cheng10043e22007-01-19 07:51:42 +00001675 bool isDirect = false;
1676 bool isARMFunc = false;
Evan Chengc3c949b42007-06-19 21:05:09 +00001677 bool isLocalARMFunc = false;
Evan Cheng408aa562009-11-06 22:24:13 +00001678 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001679
1680 if (EnableARMLongCalls) {
Saleem Abdulrasool90386ad2014-06-07 20:29:27 +00001681 assert((Subtarget->isTargetWindows() ||
1682 getTargetMachine().getRelocationModel() == Reloc::Static) &&
1683 "long-calls with non-static relocation model!");
Jim Grosbach32bb3622010-04-14 22:28:31 +00001684 // Handle a global address or an external symbol. If it's not one of
1685 // those, the target's already in a register, so we don't need to do
1686 // anything extra.
1687 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson47bccf72010-04-15 03:11:28 +00001688 const GlobalValue *GV = G->getGlobal();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001689 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001690 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00001691 ARMConstantPoolValue *CPV =
1692 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1693
Jim Grosbach32bb3622010-04-14 22:28:31 +00001694 // Get the address of the callee into a register
1695 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1696 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1697 Callee = DAG.getLoad(getPointerTy(), dl,
1698 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001699 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001700 false, false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001701 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1702 const char *Sym = S->getSymbol();
1703
1704 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001705 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001706 ARMConstantPoolValue *CPV =
1707 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1708 ARMPCLabelIndex, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001709 // Get the address of the callee into a register
1710 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1711 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1712 Callee = DAG.getLoad(getPointerTy(), dl,
1713 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001714 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001715 false, false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001716 }
1717 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001718 const GlobalValue *GV = G->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00001719 isDirect = true;
Chris Lattner55452c22009-07-15 04:12:33 +00001720 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Tim Northoverd6a729b2014-01-06 14:28:05 +00001721 bool isStub = (isExt && Subtarget->isTargetMachO()) &&
Evan Cheng10043e22007-01-19 07:51:42 +00001722 getTargetMachine().getRelocationModel() != Reloc::Static;
Tim Northover2a417b92014-08-06 11:13:14 +00001723 isARMFunc = !Subtarget->isThumb() || (isStub && !Subtarget->isMClass());
Evan Chengc3c949b42007-06-19 21:05:09 +00001724 // ARM call to a local ARM function is predicable.
Evan Chengf128bdc2010-06-16 07:35:02 +00001725 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Cheng83f35172007-01-30 20:37:08 +00001726 // tBX takes a register source operand.
Tim Northover72360d22013-12-02 10:35:41 +00001727 if (isStub && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Tim Northoverd6a729b2014-01-06 14:28:05 +00001728 assert(Subtarget->isTargetMachO() && "WrapperPIC use on non-MachO?");
Tim Northover72360d22013-12-02 10:35:41 +00001729 Callee = DAG.getNode(ARMISD::WrapperPIC, dl, getPointerTy(),
Tim Northoverd4d294d2014-08-06 11:13:06 +00001730 DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
1731 0, ARMII::MO_NONLAZY));
1732 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
1733 MachinePointerInfo::getGOT(), false, false, true, 0);
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00001734 } else if (Subtarget->isTargetCOFF()) {
1735 assert(Subtarget->isTargetWindows() &&
1736 "Windows is the only supported COFF target");
1737 unsigned TargetFlags = GV->hasDLLImportStorageClass()
1738 ? ARMII::MO_DLLIMPORT
1739 : ARMII::MO_NO_FLAG;
1740 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), /*Offset=*/0,
1741 TargetFlags);
1742 if (GV->hasDLLImportStorageClass())
1743 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
1744 DAG.getNode(ARMISD::Wrapper, dl, getPointerTy(),
1745 Callee), MachinePointerInfo::getGOT(),
1746 false, false, false, 0);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001747 } else {
1748 // On ELF targets for PIC code, direct calls should go through the PLT
1749 unsigned OpFlags = 0;
1750 if (Subtarget->isTargetELF() &&
Chad Rosier537ff502013-02-28 19:16:42 +00001751 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001752 OpFlags = ARMII::MO_PLT;
1753 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1754 }
Bill Wendling24c79f22008-09-16 21:48:12 +00001755 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001756 isDirect = true;
Tim Northoverd6a729b2014-01-06 14:28:05 +00001757 bool isStub = Subtarget->isTargetMachO() &&
Evan Cheng10043e22007-01-19 07:51:42 +00001758 getTargetMachine().getRelocationModel() != Reloc::Static;
Tim Northover2a417b92014-08-06 11:13:14 +00001759 isARMFunc = !Subtarget->isThumb() || (isStub && !Subtarget->isMClass());
Evan Cheng83f35172007-01-30 20:37:08 +00001760 // tBX takes a register source operand.
1761 const char *Sym = S->getSymbol();
David Goodwin22c2fba2009-07-08 23:10:31 +00001762 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengdfce83c2011-01-17 08:03:18 +00001763 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001764 ARMConstantPoolValue *CPV =
1765 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1766 ARMPCLabelIndex, 4);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00001767 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson9f944592009-08-11 20:47:22 +00001768 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen021052a2009-02-04 20:06:27 +00001769 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Chengcdbb70c2009-10-31 03:39:36 +00001770 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001771 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001772 false, false, false, 0);
Evan Cheng408aa562009-11-06 22:24:13 +00001773 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson7117a912009-03-20 22:42:55 +00001774 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen021052a2009-02-04 20:06:27 +00001775 getPointerTy(), Callee, PICLabel);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001776 } else {
1777 unsigned OpFlags = 0;
1778 // On ELF targets for PIC code, direct calls should go through the PLT
1779 if (Subtarget->isTargetELF() &&
1780 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1781 OpFlags = ARMII::MO_PLT;
1782 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1783 }
Evan Cheng10043e22007-01-19 07:51:42 +00001784 }
1785
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001786 // FIXME: handle tail calls differently.
1787 unsigned CallOpc;
Eric Christopherc1058df2014-07-04 01:55:26 +00001788 bool HasMinSizeAttr = MF.getFunction()->getAttributes().hasAttribute(
1789 AttributeSet::FunctionIndex, Attribute::MinSize);
Evan Cheng6ab54fd2009-08-01 00:16:10 +00001790 if (Subtarget->isThumb()) {
1791 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001792 CallOpc = ARMISD::CALL_NOLINK;
1793 else
1794 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1795 } else {
Evan Cheng21b03482012-11-10 02:09:05 +00001796 if (!isDirect && !Subtarget->hasV5TOps())
Evan Cheng65f9d192012-02-28 18:51:51 +00001797 CallOpc = ARMISD::CALL_NOLINK;
Evan Cheng21b03482012-11-10 02:09:05 +00001798 else if (doesNotRet && isDirect && Subtarget->hasRAS() &&
Quentin Colombet8e1fe842012-11-02 21:32:17 +00001799 // Emit regular call when code size is the priority
1800 !HasMinSizeAttr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001801 // "mov lr, pc; b _foo" to avoid confusing the RSP
1802 CallOpc = ARMISD::CALL_NOLINK;
1803 else
1804 CallOpc = isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001805 }
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001806
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001807 std::vector<SDValue> Ops;
Evan Cheng10043e22007-01-19 07:51:42 +00001808 Ops.push_back(Chain);
1809 Ops.push_back(Callee);
1810
1811 // Add argument registers to the end of the list so that they are known live
1812 // into the call.
1813 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1814 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1815 RegsToPass[i].second.getValueType()));
1816
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001817 // Add a register mask operand representing the call-preserved registers.
Matthias Braunc22630e2013-10-04 16:52:54 +00001818 if (!isTailCall) {
1819 const uint32_t *Mask;
Eric Christopher1889fdc2015-01-29 00:19:39 +00001820 const ARMBaseRegisterInfo *ARI = Subtarget->getRegisterInfo();
Matthias Braunc22630e2013-10-04 16:52:54 +00001821 if (isThisReturn) {
1822 // For 'this' returns, use the R0-preserving mask if applicable
1823 Mask = ARI->getThisReturnPreservedMask(CallConv);
1824 if (!Mask) {
1825 // Set isThisReturn to false if the calling convention is not one that
1826 // allows 'returned' to be modeled in this way, so LowerCallResult does
1827 // not try to pass 'this' straight through
1828 isThisReturn = false;
1829 Mask = ARI->getCallPreservedMask(CallConv);
1830 }
1831 } else
Stephen Linff7fcee2013-06-26 21:42:14 +00001832 Mask = ARI->getCallPreservedMask(CallConv);
Stephen Linb8bd2322013-04-20 05:14:40 +00001833
Matthias Braunc22630e2013-10-04 16:52:54 +00001834 assert(Mask && "Missing call preserved mask for calling convention");
1835 Ops.push_back(DAG.getRegisterMask(Mask));
1836 }
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001837
Gabor Greiff304a7a2008-08-28 21:40:38 +00001838 if (InFlag.getNode())
Evan Cheng10043e22007-01-19 07:51:42 +00001839 Ops.push_back(InFlag);
Dale Johannesend679ff72010-06-03 21:09:53 +00001840
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001841 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesen81ef35b2010-06-05 00:51:39 +00001842 if (isTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +00001843 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, Ops);
Dale Johannesend679ff72010-06-03 21:09:53 +00001844
Duncan Sands739a0542008-07-02 17:40:58 +00001845 // Returns a chain and a flag for retval copy to use.
Craig Topper48d114b2014-04-26 18:35:24 +00001846 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00001847 InFlag = Chain.getValue(1);
1848
Chris Lattner27539552008-10-11 22:08:30 +00001849 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001850 DAG.getIntPtrConstant(0, true), InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001851 if (!Ins.empty())
Evan Cheng10043e22007-01-19 07:51:42 +00001852 InFlag = Chain.getValue(1);
1853
Bob Wilsona4c22902009-04-17 19:07:39 +00001854 // Handle result values, copying them out of physregs into vregs that we
1855 // return.
Stephen Linb8bd2322013-04-20 05:14:40 +00001856 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
Stephen Lin4eedb292013-04-23 19:30:12 +00001857 InVals, isThisReturn,
1858 isThisReturn ? OutVals[0] : SDValue());
Evan Cheng10043e22007-01-19 07:51:42 +00001859}
1860
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001861/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001862/// on the stack. Remember the next parameter register to allocate,
1863/// and then confiscate the rest of the parameter registers to insure
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001864/// this.
1865void
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001866ARMTargetLowering::HandleByVal(
1867 CCState *State, unsigned &size, unsigned Align) const {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001868 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1869 assert((State->getCallOrPrologue() == Prologue ||
1870 State->getCallOrPrologue() == Call) &&
1871 "unhandled ParmContext");
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001872
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001873 if ((ARM::R0 <= reg) && (reg <= ARM::R3)) {
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001874 if (Subtarget->isAAPCS_ABI() && Align > 4) {
1875 unsigned AlignInRegs = Align / 4;
1876 unsigned Waste = (ARM::R4 - reg) % AlignInRegs;
1877 for (unsigned i = 0; i < Waste; ++i)
1878 reg = State->AllocateReg(GPRArgRegs, 4);
1879 }
1880 if (reg != 0) {
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001881 unsigned excess = 4 * (ARM::R4 - reg);
1882
1883 // Special case when NSAA != SP and parameter size greater than size of
1884 // all remained GPR regs. In that case we can't split parameter, we must
1885 // send it to stack. We also must set NCRN to R4, so waste all
1886 // remained registers.
Oliver Stannardd55e1152014-03-05 15:25:27 +00001887 const unsigned NSAAOffset = State->getNextStackOffset();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001888 if (Subtarget->isAAPCS_ABI() && NSAAOffset != 0 && size > excess) {
1889 while (State->AllocateReg(GPRArgRegs, 4))
1890 ;
1891 return;
1892 }
1893
1894 // First register for byval parameter is the first register that wasn't
1895 // allocated before this method call, so it would be "reg".
1896 // If parameter is small enough to be saved in range [reg, r4), then
1897 // the end (first after last) register would be reg + param-size-in-regs,
1898 // else parameter would be splitted between registers and stack,
1899 // end register would be r4 in this case.
1900 unsigned ByValRegBegin = reg;
Stepan Dyatkovskiy2703bca2013-05-08 14:51:27 +00001901 unsigned ByValRegEnd = (size < excess) ? reg + size/4 : (unsigned)ARM::R4;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001902 State->addInRegsParamInfo(ByValRegBegin, ByValRegEnd);
1903 // Note, first register is allocated in the beginning of function already,
1904 // allocate remained amount of registers we need.
1905 for (unsigned i = reg+1; i != ByValRegEnd; ++i)
1906 State->AllocateReg(GPRArgRegs, 4);
Oliver Stannardd55e1152014-03-05 15:25:27 +00001907 // A byval parameter that is split between registers and memory needs its
1908 // size truncated here.
1909 // In the case where the entire structure fits in registers, we set the
1910 // size in memory to zero.
1911 if (size < excess)
1912 size = 0;
1913 else
1914 size -= excess;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001915 }
1916 }
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001917}
1918
Dale Johannesend679ff72010-06-03 21:09:53 +00001919/// MatchingStackOffset - Return true if the given stack call argument is
1920/// already available in the same position (relatively) of the caller's
1921/// incoming argument stack.
1922static
1923bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1924 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
Craig Topper07720d82012-03-25 23:49:58 +00001925 const TargetInstrInfo *TII) {
Dale Johannesend679ff72010-06-03 21:09:53 +00001926 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1927 int FI = INT_MAX;
1928 if (Arg.getOpcode() == ISD::CopyFromReg) {
1929 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001930 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesend679ff72010-06-03 21:09:53 +00001931 return false;
1932 MachineInstr *Def = MRI->getVRegDef(VR);
1933 if (!Def)
1934 return false;
1935 if (!Flags.isByVal()) {
1936 if (!TII->isLoadFromStackSlot(Def, FI))
1937 return false;
1938 } else {
Dale Johannesene2289282010-07-08 01:18:23 +00001939 return false;
Dale Johannesend679ff72010-06-03 21:09:53 +00001940 }
1941 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1942 if (Flags.isByVal())
1943 // ByVal argument is passed in as a pointer but it's now being
1944 // dereferenced. e.g.
1945 // define @foo(%struct.X* %A) {
1946 // tail call @bar(%struct.X* byval %A)
1947 // }
1948 return false;
1949 SDValue Ptr = Ld->getBasePtr();
1950 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1951 if (!FINode)
1952 return false;
1953 FI = FINode->getIndex();
1954 } else
1955 return false;
1956
1957 assert(FI != INT_MAX);
1958 if (!MFI->isFixedObjectIndex(FI))
1959 return false;
1960 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1961}
1962
1963/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1964/// for tail call optimization. Targets which want to do tail call
1965/// optimization should implement this function.
1966bool
1967ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1968 CallingConv::ID CalleeCC,
1969 bool isVarArg,
1970 bool isCalleeStructRet,
1971 bool isCallerStructRet,
1972 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001973 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesend679ff72010-06-03 21:09:53 +00001974 const SmallVectorImpl<ISD::InputArg> &Ins,
1975 SelectionDAG& DAG) const {
Dale Johannesend679ff72010-06-03 21:09:53 +00001976 const Function *CallerF = DAG.getMachineFunction().getFunction();
1977 CallingConv::ID CallerCC = CallerF->getCallingConv();
1978 bool CCMatch = CallerCC == CalleeCC;
1979
1980 // Look for obvious safe cases to perform tail call optimization that do not
1981 // require ABI changes. This is what gcc calls sibcall.
1982
Jim Grosbache3864cc2010-06-16 23:45:49 +00001983 // Do not sibcall optimize vararg calls unless the call site is not passing
1984 // any arguments.
Dale Johannesend679ff72010-06-03 21:09:53 +00001985 if (isVarArg && !Outs.empty())
1986 return false;
1987
Tim Northoverd8407452013-10-01 14:33:28 +00001988 // Exception-handling functions need a special set of instructions to indicate
1989 // a return to the hardware. Tail-calling another function would probably
1990 // break this.
1991 if (CallerF->hasFnAttribute("interrupt"))
1992 return false;
1993
Dale Johannesend679ff72010-06-03 21:09:53 +00001994 // Also avoid sibcall optimization if either caller or callee uses struct
1995 // return semantics.
1996 if (isCalleeStructRet || isCallerStructRet)
1997 return false;
1998
Dale Johannesend24c66b2010-06-23 18:52:34 +00001999 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach3840c902011-07-08 20:18:11 +00002000 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
2001 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
2002 // support in the assembler and linker to be used. This would need to be
2003 // fixed to fully support tail calls in Thumb1.
2004 //
Dale Johannesene2289282010-07-08 01:18:23 +00002005 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
2006 // LR. This means if we need to reload LR, it takes an extra instructions,
2007 // which outweighs the value of the tail call; but here we don't know yet
2008 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach535d3b42010-09-08 03:54:02 +00002009 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesene2289282010-07-08 01:18:23 +00002010 // emitEpilogue if LR is used.
Dale Johannesene2289282010-07-08 01:18:23 +00002011
2012 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
2013 // but we need to make sure there are enough registers; the only valid
2014 // registers are the 4 used for parameters. We don't currently do this
2015 // case.
Evan Chengd4b08732010-11-30 23:55:39 +00002016 if (Subtarget->isThumb1Only())
2017 return false;
Dale Johannesen3ac52b32010-06-18 18:13:11 +00002018
Oliver Stannard12993dd2014-08-18 12:42:15 +00002019 // Externally-defined functions with weak linkage should not be
2020 // tail-called on ARM when the OS does not support dynamic
2021 // pre-emption of symbols, as the AAELF spec requires normal calls
2022 // to undefined weak functions to be replaced with a NOP or jump to the
2023 // next instruction. The behaviour of branch instructions in this
2024 // situation (as used for tail calls) is implementation-defined, so we
2025 // cannot rely on the linker replacing the tail call with a return.
2026 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2027 const GlobalValue *GV = G->getGlobal();
Saleem Abdulrasool67f72992015-01-03 21:35:00 +00002028 const Triple TT(getTargetMachine().getTargetTriple());
2029 if (GV->hasExternalWeakLinkage() &&
2030 (!TT.isOSWindows() || TT.isOSBinFormatELF() || TT.isOSBinFormatMachO()))
Oliver Stannard12993dd2014-08-18 12:42:15 +00002031 return false;
2032 }
2033
Dale Johannesend679ff72010-06-03 21:09:53 +00002034 // If the calling conventions do not match, then we'd better make sure the
2035 // results are returned in the same way as what the caller expects.
2036 if (!CCMatch) {
2037 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopherb5217502014-08-06 18:45:26 +00002038 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(), RVLocs1,
2039 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002040 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
2041
2042 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopherb5217502014-08-06 18:45:26 +00002043 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(), RVLocs2,
2044 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002045 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
2046
2047 if (RVLocs1.size() != RVLocs2.size())
2048 return false;
2049 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2050 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2051 return false;
2052 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2053 return false;
2054 if (RVLocs1[i].isRegLoc()) {
2055 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2056 return false;
2057 } else {
2058 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2059 return false;
2060 }
2061 }
2062 }
2063
Manman Ren7e48b252012-10-12 23:39:43 +00002064 // If Caller's vararg or byval argument has been split between registers and
2065 // stack, do not perform tail call, since part of the argument is in caller's
2066 // local frame.
2067 const ARMFunctionInfo *AFI_Caller = DAG.getMachineFunction().
2068 getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002069 if (AFI_Caller->getArgRegsSaveSize())
Manman Ren7e48b252012-10-12 23:39:43 +00002070 return false;
2071
Dale Johannesend679ff72010-06-03 21:09:53 +00002072 // If the callee takes no arguments then go on to check the results of the
2073 // call.
2074 if (!Outs.empty()) {
2075 // Check if stack adjustment is needed. For now, do not do this if any
2076 // argument is passed on the stack.
2077 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002078 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(), ArgLocs,
2079 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002080 CCInfo.AnalyzeCallOperands(Outs,
2081 CCAssignFnForNode(CalleeCC, false, isVarArg));
2082 if (CCInfo.getNextStackOffset()) {
2083 MachineFunction &MF = DAG.getMachineFunction();
2084
2085 // Check if the arguments are already laid out in the right way as
2086 // the caller's fixed stack objects.
2087 MachineFrameInfo *MFI = MF.getFrameInfo();
2088 const MachineRegisterInfo *MRI = &MF.getRegInfo();
Eric Christopher1889fdc2015-01-29 00:19:39 +00002089 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002090 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
2091 i != e;
2092 ++i, ++realArgIdx) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002093 CCValAssign &VA = ArgLocs[i];
2094 EVT RegVT = VA.getLocVT();
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002095 SDValue Arg = OutVals[realArgIdx];
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002096 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesend679ff72010-06-03 21:09:53 +00002097 if (VA.getLocInfo() == CCValAssign::Indirect)
2098 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002099 if (VA.needsCustom()) {
2100 // f64 and vector types are split into multiple registers or
2101 // register/stack-slot combinations. The types will not match
2102 // the registers; give up on memory f64 refs until we figure
2103 // out what to do about this.
2104 if (!VA.isRegLoc())
2105 return false;
2106 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach535d3b42010-09-08 03:54:02 +00002107 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002108 if (RegVT == MVT::v2f64) {
2109 if (!ArgLocs[++i].isRegLoc())
2110 return false;
2111 if (!ArgLocs[++i].isRegLoc())
2112 return false;
2113 }
2114 } else if (!VA.isRegLoc()) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002115 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2116 MFI, MRI, TII))
2117 return false;
2118 }
2119 }
2120 }
2121 }
2122
2123 return true;
2124}
2125
Benjamin Kramerb1996da2012-11-28 20:55:10 +00002126bool
2127ARMTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
2128 MachineFunction &MF, bool isVarArg,
2129 const SmallVectorImpl<ISD::OutputArg> &Outs,
2130 LLVMContext &Context) const {
2131 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002132 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Benjamin Kramerb1996da2012-11-28 20:55:10 +00002133 return CCInfo.CheckReturn(Outs, CCAssignFnForNode(CallConv, /*Return=*/true,
2134 isVarArg));
2135}
2136
Tim Northoverd8407452013-10-01 14:33:28 +00002137static SDValue LowerInterruptReturn(SmallVectorImpl<SDValue> &RetOps,
2138 SDLoc DL, SelectionDAG &DAG) {
2139 const MachineFunction &MF = DAG.getMachineFunction();
2140 const Function *F = MF.getFunction();
2141
2142 StringRef IntKind = F->getFnAttribute("interrupt").getValueAsString();
2143
2144 // See ARM ARM v7 B1.8.3. On exception entry LR is set to a possibly offset
2145 // version of the "preferred return address". These offsets affect the return
2146 // instruction if this is a return from PL1 without hypervisor extensions.
2147 // IRQ/FIQ: +4 "subs pc, lr, #4"
2148 // SWI: 0 "subs pc, lr, #0"
2149 // ABORT: +4 "subs pc, lr, #4"
2150 // UNDEF: +4/+2 "subs pc, lr, #0"
2151 // UNDEF varies depending on where the exception came from ARM or Thumb
2152 // mode. Alongside GCC, we throw our hands up in disgust and pretend it's 0.
2153
2154 int64_t LROffset;
2155 if (IntKind == "" || IntKind == "IRQ" || IntKind == "FIQ" ||
2156 IntKind == "ABORT")
2157 LROffset = 4;
2158 else if (IntKind == "SWI" || IntKind == "UNDEF")
2159 LROffset = 0;
2160 else
2161 report_fatal_error("Unsupported interrupt attribute. If present, value "
2162 "must be one of: IRQ, FIQ, SWI, ABORT or UNDEF");
2163
2164 RetOps.insert(RetOps.begin() + 1, DAG.getConstant(LROffset, MVT::i32, false));
2165
Craig Topper48d114b2014-04-26 18:35:24 +00002166 return DAG.getNode(ARMISD::INTRET_FLAG, DL, MVT::Other, RetOps);
Tim Northoverd8407452013-10-01 14:33:28 +00002167}
2168
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002169SDValue
2170ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002171 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002172 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002173 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002174 SDLoc dl, SelectionDAG &DAG) const {
Bob Wilson7117a912009-03-20 22:42:55 +00002175
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002176 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilsona4c22902009-04-17 19:07:39 +00002177 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilsona4c22902009-04-17 19:07:39 +00002178
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002179 // CCState - Info about the registers and stack slots.
Eric Christopherb5217502014-08-06 18:45:26 +00002180 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
2181 *DAG.getContext(), Call);
Bob Wilsona4c22902009-04-17 19:07:39 +00002182
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002183 // Analyze outgoing return values.
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002184 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
2185 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00002186
Bob Wilsona4c22902009-04-17 19:07:39 +00002187 SDValue Flag;
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002188 SmallVector<SDValue, 4> RetOps;
2189 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
Christian Pirkerb5728192014-05-08 14:06:24 +00002190 bool isLittleEndian = Subtarget->isLittle();
Bob Wilsona4c22902009-04-17 19:07:39 +00002191
Jonathan Roelofsef84bda2014-08-05 21:32:21 +00002192 MachineFunction &MF = DAG.getMachineFunction();
2193 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2194 AFI->setReturnRegsCount(RVLocs.size());
2195
Bob Wilsona4c22902009-04-17 19:07:39 +00002196 // Copy the result values into the output registers.
2197 for (unsigned i = 0, realRVLocIdx = 0;
2198 i != RVLocs.size();
2199 ++i, ++realRVLocIdx) {
2200 CCValAssign &VA = RVLocs[i];
2201 assert(VA.isRegLoc() && "Can only return in registers!");
2202
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002203 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilsona4c22902009-04-17 19:07:39 +00002204
2205 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002206 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00002207 case CCValAssign::Full: break;
2208 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00002209 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00002210 break;
2211 }
2212
Bob Wilsona4c22902009-04-17 19:07:39 +00002213 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00002214 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002215 // Extract the first half and return it in two registers.
Owen Anderson9f944592009-08-11 20:47:22 +00002216 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2217 DAG.getConstant(0, MVT::i32));
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002218 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002219 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson2e076c42009-06-22 23:27:02 +00002220
Christian Pirkerb5728192014-05-08 14:06:24 +00002221 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2222 HalfGPRs.getValue(isLittleEndian ? 0 : 1),
2223 Flag);
Bob Wilson2e076c42009-06-22 23:27:02 +00002224 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002225 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002226 VA = RVLocs[++i]; // skip ahead to next loc
2227 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Christian Pirkerb5728192014-05-08 14:06:24 +00002228 HalfGPRs.getValue(isLittleEndian ? 1 : 0),
2229 Flag);
Bob Wilson2e076c42009-06-22 23:27:02 +00002230 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002231 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002232 VA = RVLocs[++i]; // skip ahead to next loc
2233
2234 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00002235 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2236 DAG.getConstant(1, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00002237 }
2238 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
2239 // available.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002240 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002241 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Christian Pirkerb5728192014-05-08 14:06:24 +00002242 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2243 fmrrd.getValue(isLittleEndian ? 0 : 1),
2244 Flag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00002245 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002246 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002247 VA = RVLocs[++i]; // skip ahead to next loc
Christian Pirkerb5728192014-05-08 14:06:24 +00002248 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2249 fmrrd.getValue(isLittleEndian ? 1 : 0),
Bob Wilsona4c22902009-04-17 19:07:39 +00002250 Flag);
2251 } else
2252 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
2253
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002254 // Guarantee that all emitted copies are
2255 // stuck together, avoiding something bad.
Bob Wilsona4c22902009-04-17 19:07:39 +00002256 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002257 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002258 }
2259
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002260 // Update chain and glue.
2261 RetOps[0] = Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00002262 if (Flag.getNode())
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002263 RetOps.push_back(Flag);
Bob Wilsona4c22902009-04-17 19:07:39 +00002264
Tim Northoverd8407452013-10-01 14:33:28 +00002265 // CPUs which aren't M-class use a special sequence to return from
2266 // exceptions (roughly, any instruction setting pc and cpsr simultaneously,
2267 // though we use "subs pc, lr, #N").
2268 //
2269 // M-class CPUs actually use a normal return sequence with a special
2270 // (hardware-provided) value in LR, so the normal code path works.
2271 if (DAG.getMachineFunction().getFunction()->hasFnAttribute("interrupt") &&
2272 !Subtarget->isMClass()) {
2273 if (Subtarget->isThumb1Only())
2274 report_fatal_error("interrupt attribute is not supported in Thumb1");
2275 return LowerInterruptReturn(RetOps, dl, DAG);
2276 }
2277
Craig Topper48d114b2014-04-26 18:35:24 +00002278 return DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, RetOps);
Evan Cheng10043e22007-01-19 07:51:42 +00002279}
2280
Evan Chengf8bad082012-04-10 01:51:00 +00002281bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Chengd4b08732010-11-30 23:55:39 +00002282 if (N->getNumValues() != 1)
2283 return false;
2284 if (!N->hasNUsesOfValue(1, 0))
2285 return false;
2286
Evan Chengf8bad082012-04-10 01:51:00 +00002287 SDValue TCChain = Chain;
2288 SDNode *Copy = *N->use_begin();
2289 if (Copy->getOpcode() == ISD::CopyToReg) {
2290 // If the copy has a glue operand, we conservatively assume it isn't safe to
2291 // perform a tail call.
2292 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2293 return false;
2294 TCChain = Copy->getOperand(0);
2295 } else if (Copy->getOpcode() == ARMISD::VMOVRRD) {
2296 SDNode *VMov = Copy;
Evan Chengd4b08732010-11-30 23:55:39 +00002297 // f64 returned in a pair of GPRs.
Evan Chengf8bad082012-04-10 01:51:00 +00002298 SmallPtrSet<SDNode*, 2> Copies;
2299 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
Evan Chengd4b08732010-11-30 23:55:39 +00002300 UI != UE; ++UI) {
2301 if (UI->getOpcode() != ISD::CopyToReg)
2302 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002303 Copies.insert(*UI);
Evan Chengd4b08732010-11-30 23:55:39 +00002304 }
Evan Chengf8bad082012-04-10 01:51:00 +00002305 if (Copies.size() > 2)
2306 return false;
2307
2308 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
2309 UI != UE; ++UI) {
2310 SDValue UseChain = UI->getOperand(0);
2311 if (Copies.count(UseChain.getNode()))
2312 // Second CopyToReg
2313 Copy = *UI;
Quentin Colombet17799fe2014-09-18 21:17:50 +00002314 else {
2315 // We are at the top of this chain.
2316 // If the copy has a glue operand, we conservatively assume it
2317 // isn't safe to perform a tail call.
2318 if (UI->getOperand(UI->getNumOperands()-1).getValueType() == MVT::Glue)
2319 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002320 // First CopyToReg
2321 TCChain = UseChain;
Quentin Colombet17799fe2014-09-18 21:17:50 +00002322 }
Evan Chengf8bad082012-04-10 01:51:00 +00002323 }
2324 } else if (Copy->getOpcode() == ISD::BITCAST) {
Evan Chengd4b08732010-11-30 23:55:39 +00002325 // f32 returned in a single GPR.
Evan Chengf8bad082012-04-10 01:51:00 +00002326 if (!Copy->hasOneUse())
Evan Chengd4b08732010-11-30 23:55:39 +00002327 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002328 Copy = *Copy->use_begin();
2329 if (Copy->getOpcode() != ISD::CopyToReg || !Copy->hasNUsesOfValue(1, 0))
Evan Chengd4b08732010-11-30 23:55:39 +00002330 return false;
Quentin Colombet17799fe2014-09-18 21:17:50 +00002331 // If the copy has a glue operand, we conservatively assume it isn't safe to
2332 // perform a tail call.
2333 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2334 return false;
Lang Hames67c09b32013-05-13 10:21:19 +00002335 TCChain = Copy->getOperand(0);
Evan Chengd4b08732010-11-30 23:55:39 +00002336 } else {
2337 return false;
2338 }
2339
Evan Cheng419ea282010-12-01 22:59:46 +00002340 bool HasRet = false;
Evan Chengf8bad082012-04-10 01:51:00 +00002341 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
2342 UI != UE; ++UI) {
Tim Northoverd8407452013-10-01 14:33:28 +00002343 if (UI->getOpcode() != ARMISD::RET_FLAG &&
2344 UI->getOpcode() != ARMISD::INTRET_FLAG)
Evan Chengf8bad082012-04-10 01:51:00 +00002345 return false;
2346 HasRet = true;
Evan Chengd4b08732010-11-30 23:55:39 +00002347 }
2348
Evan Chengf8bad082012-04-10 01:51:00 +00002349 if (!HasRet)
2350 return false;
2351
2352 Chain = TCChain;
2353 return true;
Evan Chengd4b08732010-11-30 23:55:39 +00002354}
2355
Evan Cheng0663f232011-03-21 01:19:09 +00002356bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Saleem Abdulrasoolb720a6b2014-03-11 15:09:49 +00002357 if (!Subtarget->supportsTailCall())
Evan Cheng0663f232011-03-21 01:19:09 +00002358 return false;
2359
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00002360 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng0663f232011-03-21 01:19:09 +00002361 return false;
2362
2363 return !Subtarget->isThumb1Only();
2364}
2365
Bob Wilsonb389f2a2009-11-03 00:02:05 +00002366// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
2367// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
2368// one of the above mentioned nodes. It has to be wrapped because otherwise
2369// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2370// be used to form addressing mode. These wrapped nodes will be selected
2371// into MOVi.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002372static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002373 EVT PtrVT = Op.getValueType();
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002374 // FIXME there is no actual debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00002375 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00002376 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002377 SDValue Res;
Evan Cheng10043e22007-01-19 07:51:42 +00002378 if (CP->isMachineConstantPoolEntry())
2379 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
2380 CP->getAlignment());
2381 else
2382 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
2383 CP->getAlignment());
Owen Anderson9f944592009-08-11 20:47:22 +00002384 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Cheng10043e22007-01-19 07:51:42 +00002385}
2386
Jim Grosbach8d3ba732010-07-19 17:20:38 +00002387unsigned ARMTargetLowering::getJumpTableEncoding() const {
2388 return MachineJumpTableInfo::EK_Inline;
2389}
2390
Dan Gohman21cea8a2010-04-17 15:26:15 +00002391SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
2392 SelectionDAG &DAG) const {
Evan Cheng408aa562009-11-06 22:24:13 +00002393 MachineFunction &MF = DAG.getMachineFunction();
2394 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2395 unsigned ARMPCLabelIndex = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002396 SDLoc DL(Op);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002397 EVT PtrVT = getPointerTy();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002398 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002399 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2400 SDValue CPAddr;
2401 if (RelocM == Reloc::Static) {
2402 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
2403 } else {
2404 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chengdfce83c2011-01-17 08:03:18 +00002405 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00002406 ARMConstantPoolValue *CPV =
2407 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
2408 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002409 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
2410 }
2411 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
2412 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002413 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002414 false, false, false, 0);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002415 if (RelocM == Reloc::Static)
2416 return Result;
Evan Cheng408aa562009-11-06 22:24:13 +00002417 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002418 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilson1cf0b032009-10-30 05:45:42 +00002419}
2420
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002421// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002422SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002423ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002424 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002425 SDLoc dl(GA);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002426 EVT PtrVT = getPointerTy();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002427 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng408aa562009-11-06 22:24:13 +00002428 MachineFunction &MF = DAG.getMachineFunction();
2429 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002430 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002431 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002432 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2433 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002434 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002435 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002436 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattner7727d052010-09-21 06:44:06 +00002437 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002438 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002439 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002440
Evan Cheng408aa562009-11-06 22:24:13 +00002441 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002442 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002443
2444 // call __tls_get_addr.
2445 ArgListTy Args;
2446 ArgListEntry Entry;
2447 Entry.Node = Argument;
Chris Lattner229907c2011-07-18 04:54:35 +00002448 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002449 Args.push_back(Entry);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002450
Dale Johannesen555a3752009-01-30 23:10:59 +00002451 // FIXME: is there useful debug info available here?
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002452 TargetLowering::CallLoweringInfo CLI(DAG);
2453 CLI.setDebugLoc(dl).setChain(Chain)
2454 .setCallee(CallingConv::C, Type::getInt32Ty(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002455 DAG.getExternalSymbol("__tls_get_addr", PtrVT), std::move(Args),
2456 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002457
Justin Holewinskiaa583972012-05-25 16:35:28 +00002458 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002459 return CallResult.first;
2460}
2461
2462// Lower ISD::GlobalTLSAddress using the "initial exec" or
2463// "local exec" model.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002464SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002465ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgaea41202012-05-04 09:40:39 +00002466 SelectionDAG &DAG,
2467 TLSModel::Model model) const {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002468 const GlobalValue *GV = GA->getGlobal();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002469 SDLoc dl(GA);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002470 SDValue Offset;
2471 SDValue Chain = DAG.getEntryNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002472 EVT PtrVT = getPointerTy();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002473 // Get the Thread Pointer
Dale Johannesen021052a2009-02-04 20:06:27 +00002474 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002475
Hans Wennborgaea41202012-05-04 09:40:39 +00002476 if (model == TLSModel::InitialExec) {
Evan Cheng408aa562009-11-06 22:24:13 +00002477 MachineFunction &MF = DAG.getMachineFunction();
2478 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002479 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Cheng408aa562009-11-06 22:24:13 +00002480 // Initial exec model.
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002481 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2482 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002483 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2484 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2485 true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002486 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002487 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002488 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002489 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002490 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002491 Chain = Offset.getValue(1);
2492
Evan Cheng408aa562009-11-06 22:24:13 +00002493 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002494 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002495
Evan Chengcdbb70c2009-10-31 03:39:36 +00002496 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002497 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002498 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002499 } else {
2500 // local exec model
Hans Wennborgaea41202012-05-04 09:40:39 +00002501 assert(model == TLSModel::LocalExec);
Bill Wendling7753d662011-10-01 08:00:54 +00002502 ARMConstantPoolValue *CPV =
2503 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002504 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002505 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002506 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002507 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002508 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002509 }
2510
2511 // The address of the thread local variable is the add of the thread
2512 // pointer with the offset of the variable.
Dale Johannesen021052a2009-02-04 20:06:27 +00002513 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002514}
2515
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002516SDValue
Dan Gohman21cea8a2010-04-17 15:26:15 +00002517ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002518 // TODO: implement the "local dynamic" model
2519 assert(Subtarget->isTargetELF() &&
2520 "TLS not implemented for non-ELF targets");
2521 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Hans Wennborgaea41202012-05-04 09:40:39 +00002522
2523 TLSModel::Model model = getTargetMachine().getTLSModel(GA->getGlobal());
2524
2525 switch (model) {
2526 case TLSModel::GeneralDynamic:
2527 case TLSModel::LocalDynamic:
2528 return LowerToTLSGeneralDynamicModel(GA, DAG);
2529 case TLSModel::InitialExec:
2530 case TLSModel::LocalExec:
2531 return LowerToTLSExecModels(GA, DAG, model);
2532 }
Matt Beaumont-Gaye82ab6b2012-05-04 18:34:27 +00002533 llvm_unreachable("bogus TLS model");
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002534}
2535
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002536SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002537 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002538 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002539 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002540 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Chad Rosier537ff502013-02-28 19:16:42 +00002541 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Rafael Espindola6de96a12009-01-15 20:18:42 +00002542 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002543 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002544 ARMConstantPoolConstant::Create(GV,
2545 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002546 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002547 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson7117a912009-03-20 22:42:55 +00002548 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002549 CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002550 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002551 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002552 SDValue Chain = Result.getValue(1);
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002553 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00002554 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002555 if (!UseGOTOFF)
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002556 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002557 MachinePointerInfo::getGOT(),
2558 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002559 return Result;
Evan Chengdfce83c2011-01-17 08:03:18 +00002560 }
2561
2562 // If we have T2 ops, we can materialize the address directly via movt/movw
James Molloydd9137a2011-10-26 08:53:19 +00002563 // pair. This is always cheaper.
Eric Christopherc1058df2014-07-04 01:55:26 +00002564 if (Subtarget->useMovt(DAG.getMachineFunction())) {
Evan Cheng68aec142011-01-19 02:16:49 +00002565 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002566 // FIXME: Once remat is capable of dealing with instructions with register
2567 // operands, expand this into two nodes.
2568 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2569 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002570 } else {
Evan Chengdfce83c2011-01-17 08:03:18 +00002571 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2572 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2573 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2574 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002575 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002576 }
2577}
2578
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002579SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002580 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002581 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002582 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002583 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00002584 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Chengdfce83c2011-01-17 08:03:18 +00002585
Eric Christopherc1058df2014-07-04 01:55:26 +00002586 if (Subtarget->useMovt(DAG.getMachineFunction()))
Evan Cheng68aec142011-01-19 02:16:49 +00002587 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002588
Tim Northover72360d22013-12-02 10:35:41 +00002589 // FIXME: Once remat is capable of dealing with instructions with register
2590 // operands, expand this into multiple nodes
2591 unsigned Wrapper =
2592 RelocM == Reloc::PIC_ ? ARMISD::WrapperPIC : ARMISD::Wrapper;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00002593
Tim Northover72360d22013-12-02 10:35:41 +00002594 SDValue G = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, ARMII::MO_NONLAZY);
2595 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT, G);
Evan Cheng43b9ca62009-08-28 23:18:09 +00002596
Evan Cheng1b389522009-09-03 07:04:02 +00002597 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Tim Northover72360d22013-12-02 10:35:41 +00002598 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2599 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002600 return Result;
2601}
2602
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002603SDValue ARMTargetLowering::LowerGlobalAddressWindows(SDValue Op,
2604 SelectionDAG &DAG) const {
2605 assert(Subtarget->isTargetWindows() && "non-Windows COFF is not supported");
Eric Christopherc1058df2014-07-04 01:55:26 +00002606 assert(Subtarget->useMovt(DAG.getMachineFunction()) &&
2607 "Windows on ARM expects to use movw/movt");
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002608
2609 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002610 const ARMII::TOF TargetFlags =
2611 (GV->hasDLLImportStorageClass() ? ARMII::MO_DLLIMPORT : ARMII::MO_NO_FLAG);
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002612 EVT PtrVT = getPointerTy();
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002613 SDValue Result;
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002614 SDLoc DL(Op);
2615
2616 ++NumMovwMovt;
2617
2618 // FIXME: Once remat is capable of dealing with instructions with register
2619 // operands, expand this into two nodes.
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002620 Result = DAG.getNode(ARMISD::Wrapper, DL, PtrVT,
2621 DAG.getTargetGlobalAddress(GV, DL, PtrVT, /*Offset=*/0,
2622 TargetFlags));
2623 if (GV->hasDLLImportStorageClass())
2624 Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Result,
2625 MachinePointerInfo::getGOT(), false, false, false, 0);
2626 return Result;
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002627}
2628
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002629SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002630 SelectionDAG &DAG) const {
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002631 assert(Subtarget->isTargetELF() &&
2632 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Cheng408aa562009-11-06 22:24:13 +00002633 MachineFunction &MF = DAG.getMachineFunction();
2634 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002635 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002636 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002637 SDLoc dl(Op);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002638 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingc214cb02011-10-01 08:58:29 +00002639 ARMConstantPoolValue *CPV =
2640 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2641 ARMPCLabelIndex, PCAdj);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002642 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002643 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002644 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002645 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002646 false, false, false, 0);
Evan Cheng408aa562009-11-06 22:24:13 +00002647 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002648 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002649}
2650
Jim Grosbachaeca45d2009-05-12 23:59:14 +00002651SDValue
Jim Grosbachc98892f2010-05-26 20:22:18 +00002652ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002653 SDLoc dl(Op);
Jim Grosbachfaa3abb2010-05-27 23:49:24 +00002654 SDValue Val = DAG.getConstant(0, MVT::i32);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00002655 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2656 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbachc98892f2010-05-26 20:22:18 +00002657 Op.getOperand(1), Val);
2658}
2659
2660SDValue
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002661ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002662 SDLoc dl(Op);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002663 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2664 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2665}
2666
2667SDValue
Jim Grosbacha570d052010-02-08 23:22:00 +00002668ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbache3864cc2010-06-16 23:45:49 +00002669 const ARMSubtarget *Subtarget) const {
Dan Gohmaneffb8942008-09-12 16:56:44 +00002670 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002671 SDLoc dl(Op);
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002672 switch (IntNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002673 default: return SDValue(); // Don't custom lower most intrinsics.
Jim Grosbach07393ba2014-06-16 21:55:30 +00002674 case Intrinsic::arm_rbit: {
Yi Kongc655f0c2014-08-20 10:40:20 +00002675 assert(Op.getOperand(1).getValueType() == MVT::i32 &&
Jim Grosbach07393ba2014-06-16 21:55:30 +00002676 "RBIT intrinsic must have i32 type!");
Yi Kongc655f0c2014-08-20 10:40:20 +00002677 return DAG.getNode(ARMISD::RBIT, dl, MVT::i32, Op.getOperand(1));
Jim Grosbach07393ba2014-06-16 21:55:30 +00002678 }
Bob Wilson17f88782009-08-04 00:25:01 +00002679 case Intrinsic::arm_thread_pointer: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002680 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson17f88782009-08-04 00:25:01 +00002681 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2682 }
Jim Grosbach693e36a2009-08-11 00:09:57 +00002683 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach693e36a2009-08-11 00:09:57 +00002684 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng408aa562009-11-06 22:24:13 +00002685 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002686 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach693e36a2009-08-11 00:09:57 +00002687 EVT PtrVT = getPointerTy();
Jim Grosbach693e36a2009-08-11 00:09:57 +00002688 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2689 SDValue CPAddr;
2690 unsigned PCAdj = (RelocM != Reloc::PIC_)
2691 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002692 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002693 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2694 ARMCP::CPLSDA, PCAdj);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002695 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002696 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002697 SDValue Result =
Evan Chengcdbb70c2009-10-31 03:39:36 +00002698 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002699 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002700 false, false, false, 0);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002701
2702 if (RelocM == Reloc::PIC_) {
Evan Cheng408aa562009-11-06 22:24:13 +00002703 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002704 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2705 }
2706 return Result;
2707 }
Evan Cheng18381b42011-03-29 23:06:19 +00002708 case Intrinsic::arm_neon_vmulls:
2709 case Intrinsic::arm_neon_vmullu: {
2710 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2711 ? ARMISD::VMULLs : ARMISD::VMULLu;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002712 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
Evan Cheng18381b42011-03-29 23:06:19 +00002713 Op.getOperand(1), Op.getOperand(2));
2714 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002715 }
2716}
2717
Eli Friedman30a49e92011-08-03 21:06:02 +00002718static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2719 const ARMSubtarget *Subtarget) {
2720 // FIXME: handle "fence singlethread" more efficiently.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002721 SDLoc dl(Op);
Eli Friedman26a48482011-07-27 22:21:52 +00002722 if (!Subtarget->hasDataBarrier()) {
2723 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2724 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2725 // here.
2726 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Tim Northoverc7ea8042013-10-25 09:30:24 +00002727 "Unexpected ISD::ATOMIC_FENCE encountered. Should be libcall!");
Eli Friedman30a49e92011-08-03 21:06:02 +00002728 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00002729 DAG.getConstant(0, MVT::i32));
2730 }
2731
Tim Northover36b24172013-07-03 09:20:36 +00002732 ConstantSDNode *OrdN = cast<ConstantSDNode>(Op.getOperand(1));
2733 AtomicOrdering Ord = static_cast<AtomicOrdering>(OrdN->getZExtValue());
Robin Morisseta47cb412014-09-03 21:01:03 +00002734 ARM_MB::MemBOpt Domain = ARM_MB::ISH;
Tim Northoverf5769882013-08-28 14:39:19 +00002735 if (Subtarget->isMClass()) {
2736 // Only a full system barrier exists in the M-class architectures.
2737 Domain = ARM_MB::SY;
2738 } else if (Subtarget->isSwift() && Ord == Release) {
Tim Northover36b24172013-07-03 09:20:36 +00002739 // Swift happens to implement ISHST barriers in a way that's compatible with
2740 // Release semantics but weaker than ISH so we'd be fools not to use
2741 // it. Beware: other processors probably don't!
2742 Domain = ARM_MB::ISHST;
2743 }
2744
Joey Gouly926d3f52013-09-05 15:35:24 +00002745 return DAG.getNode(ISD::INTRINSIC_VOID, dl, MVT::Other, Op.getOperand(0),
2746 DAG.getConstant(Intrinsic::arm_dmb, MVT::i32),
Tim Northover36b24172013-07-03 09:20:36 +00002747 DAG.getConstant(Domain, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00002748}
2749
Evan Cheng8740ee32010-11-03 06:34:55 +00002750static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2751 const ARMSubtarget *Subtarget) {
2752 // ARM pre v5TE and Thumb1 does not have preload instructions.
2753 if (!(Subtarget->isThumb2() ||
2754 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2755 // Just preserve the chain.
2756 return Op.getOperand(0);
2757
Andrew Trickef9de2a2013-05-25 02:42:55 +00002758 SDLoc dl(Op);
Evan Cheng21acf9f2010-11-04 05:19:35 +00002759 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2760 if (!isRead &&
2761 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2762 // ARMv7 with MP extension has PLDW.
2763 return Op.getOperand(0);
Evan Cheng8740ee32010-11-03 06:34:55 +00002764
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002765 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2766 if (Subtarget->isThumb()) {
Evan Cheng8740ee32010-11-03 06:34:55 +00002767 // Invert the bits.
Evan Cheng21acf9f2010-11-04 05:19:35 +00002768 isRead = ~isRead & 1;
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002769 isData = ~isData & 1;
2770 }
Evan Cheng8740ee32010-11-03 06:34:55 +00002771
2772 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng21acf9f2010-11-04 05:19:35 +00002773 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2774 DAG.getConstant(isData, MVT::i32));
Evan Cheng8740ee32010-11-03 06:34:55 +00002775}
2776
Dan Gohman31ae5862010-04-17 14:41:14 +00002777static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2778 MachineFunction &MF = DAG.getMachineFunction();
2779 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2780
Evan Cheng10043e22007-01-19 07:51:42 +00002781 // vastart just stores the address of the VarArgsFrameIndex slot into the
2782 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002783 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002784 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002785 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002786 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner886250c2010-09-21 18:51:21 +00002787 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2788 MachinePointerInfo(SV), false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002789}
2790
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002791SDValue
Bob Wilson2e076c42009-06-22 23:27:02 +00002792ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2793 SDValue &Root, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002794 SDLoc dl) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00002795 MachineFunction &MF = DAG.getMachineFunction();
2796 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2797
Craig Topper760b1342012-02-22 05:59:10 +00002798 const TargetRegisterClass *RC;
David Goodwin22c2fba2009-07-08 23:10:31 +00002799 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00002800 RC = &ARM::tGPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002801 else
Craig Topperc7242e02012-04-20 07:30:17 +00002802 RC = &ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002803
2804 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002805 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002806 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002807
2808 SDValue ArgValue2;
2809 if (NextVA.isMemLoc()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002810 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng0664a672010-07-03 00:40:23 +00002811 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson2e076c42009-06-22 23:27:02 +00002812
2813 // Create load node to retrieve arguments from the stack.
2814 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chengcdbb70c2009-10-31 03:39:36 +00002815 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00002816 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002817 false, false, false, 0);
Bob Wilson2e076c42009-06-22 23:27:02 +00002818 } else {
Devang Patelf3292b22011-02-21 23:21:26 +00002819 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002820 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002821 }
Christian Pirkerb5728192014-05-08 14:06:24 +00002822 if (!Subtarget->isLittle())
2823 std::swap (ArgValue, ArgValue2);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002824 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson2e076c42009-06-22 23:27:02 +00002825}
2826
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002827void
2828ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002829 unsigned InRegsParamRecordIdx,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002830 unsigned ArgSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002831 unsigned &ArgRegsSize,
2832 unsigned &ArgRegsSaveSize)
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002833 const {
2834 unsigned NumGPRs;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002835 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2836 unsigned RBegin, REnd;
2837 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
2838 NumGPRs = REnd - RBegin;
2839 } else {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002840 unsigned int firstUnalloced;
2841 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2842 sizeof(GPRArgRegs) /
2843 sizeof(GPRArgRegs[0]));
2844 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2845 }
2846
Eric Christopher1889fdc2015-01-29 00:19:39 +00002847 unsigned Align = Subtarget->getFrameLowering()->getStackAlignment();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002848 ArgRegsSize = NumGPRs * 4;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002849
2850 // If parameter is split between stack and GPRs...
Mark Seabornbe266aa2014-02-16 18:59:48 +00002851 if (NumGPRs && Align > 4 &&
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002852 (ArgRegsSize < ArgSize ||
2853 InRegsParamRecordIdx >= CCInfo.getInRegsParamsCount())) {
Mark Seabornbe266aa2014-02-16 18:59:48 +00002854 // Add padding for part of param recovered from GPRs. For example,
2855 // if Align == 8, its last byte must be at address K*8 - 1.
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002856 // We need to do it, since remained (stack) part of parameter has
2857 // stack alignment, and we need to "attach" "GPRs head" without gaps
2858 // to it:
2859 // Stack:
2860 // |---- 8 bytes block ----| |---- 8 bytes block ----| |---- 8 bytes...
2861 // [ [padding] [GPRs head] ] [ Tail passed via stack ....
2862 //
2863 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2864 unsigned Padding =
Mark Seabornbe266aa2014-02-16 18:59:48 +00002865 OffsetToAlignment(ArgRegsSize + AFI->getArgRegsSaveSize(), Align);
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002866 ArgRegsSaveSize = ArgRegsSize + Padding;
2867 } else
2868 // We don't need to extend regs save size for byval parameters if they
2869 // are passed via GPRs only.
2870 ArgRegsSaveSize = ArgRegsSize;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002871}
2872
2873// The remaining GPRs hold either the beginning of variable-argument
David Peixotto4299cf82013-02-13 00:36:35 +00002874// data, or the beginning of an aggregate passed by value (usually
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002875// byval). Either way, we allocate stack slots adjacent to the data
2876// provided by our caller, and store the unallocated registers there.
2877// If this is a variadic function, the va_list pointer will begin with
2878// these values; otherwise, this reassembles a (byval) structure that
2879// was split between registers and memory.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002880// Return: The frame index registers were stored into.
2881int
2882ARMTargetLowering::StoreByValRegs(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002883 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002884 const Value *OrigArg,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002885 unsigned InRegsParamRecordIdx,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002886 unsigned OffsetFromOrigArg,
2887 unsigned ArgOffset,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002888 unsigned ArgSize,
Oliver Stannardd55e1152014-03-05 15:25:27 +00002889 bool ForceMutable,
2890 unsigned ByValStoreOffset,
2891 unsigned TotalArgRegsSaveSize) const {
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002892
2893 // Currently, two use-cases possible:
Alp Tokerf907b892013-12-05 05:44:44 +00002894 // Case #1. Non-var-args function, and we meet first byval parameter.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002895 // Setup first unallocated register as first byval register;
2896 // eat all remained registers
2897 // (these two actions are performed by HandleByVal method).
2898 // Then, here, we initialize stack frame with
2899 // "store-reg" instructions.
2900 // Case #2. Var-args function, that doesn't contain byval parameters.
2901 // The same: eat all remained unallocated registers,
2902 // initialize stack frame.
2903
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002904 MachineFunction &MF = DAG.getMachineFunction();
2905 MachineFrameInfo *MFI = MF.getFrameInfo();
2906 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002907 unsigned firstRegToSaveIndex, lastRegToSaveIndex;
2908 unsigned RBegin, REnd;
2909 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2910 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
2911 firstRegToSaveIndex = RBegin - ARM::R0;
2912 lastRegToSaveIndex = REnd - ARM::R0;
2913 } else {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002914 firstRegToSaveIndex = CCInfo.getFirstUnallocated
Craig Topper58713212013-07-15 04:27:47 +00002915 (GPRArgRegs, array_lengthof(GPRArgRegs));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002916 lastRegToSaveIndex = 4;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002917 }
2918
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002919 unsigned ArgRegsSize, ArgRegsSaveSize;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002920 computeRegArea(CCInfo, MF, InRegsParamRecordIdx, ArgSize,
2921 ArgRegsSize, ArgRegsSaveSize);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002922
2923 // Store any by-val regs to their spots on the stack so that they may be
2924 // loaded by deferencing the result of formal parameter pointer or va_next.
2925 // Note: once stack area for byval/varargs registers
2926 // was initialized, it can't be initialized again.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002927 if (ArgRegsSaveSize) {
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002928 unsigned Padding = ArgRegsSaveSize - ArgRegsSize;
2929
2930 if (Padding) {
2931 assert(AFI->getStoredByValParamsPadding() == 0 &&
2932 "The only parameter may be padded.");
2933 AFI->setStoredByValParamsPadding(Padding);
2934 }
2935
Oliver Stannardd55e1152014-03-05 15:25:27 +00002936 int FrameIndex = MFI->CreateFixedObject(ArgRegsSaveSize,
2937 Padding +
2938 ByValStoreOffset -
2939 (int64_t)TotalArgRegsSaveSize,
2940 false);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002941 SDValue FIN = DAG.getFrameIndex(FrameIndex, getPointerTy());
Oliver Stannardd55e1152014-03-05 15:25:27 +00002942 if (Padding) {
2943 MFI->CreateFixedObject(Padding,
2944 ArgOffset + ByValStoreOffset -
2945 (int64_t)ArgRegsSaveSize,
2946 false);
2947 }
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002948
2949 SmallVector<SDValue, 4> MemOps;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002950 for (unsigned i = 0; firstRegToSaveIndex < lastRegToSaveIndex;
2951 ++firstRegToSaveIndex, ++i) {
Craig Topper760b1342012-02-22 05:59:10 +00002952 const TargetRegisterClass *RC;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002953 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00002954 RC = &ARM::tGPRRegClass;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002955 else
Craig Topperc7242e02012-04-20 07:30:17 +00002956 RC = &ARM::GPRRegClass;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002957
2958 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2959 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2960 SDValue Store =
2961 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00002962 MachinePointerInfo(OrigArg, OffsetFromOrigArg + 4*i),
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002963 false, false, 0);
2964 MemOps.push_back(Store);
2965 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2966 DAG.getConstant(4, getPointerTy()));
2967 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002968
2969 AFI->setArgRegsSaveSize(ArgRegsSaveSize + AFI->getArgRegsSaveSize());
2970
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002971 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002972 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002973 return FrameIndex;
Oliver Stannardd55e1152014-03-05 15:25:27 +00002974 } else {
2975 if (ArgSize == 0) {
2976 // We cannot allocate a zero-byte object for the first variadic argument,
2977 // so just make up a size.
2978 ArgSize = 4;
2979 }
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002980 // This will point to the next argument passed via stack.
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002981 return MFI->CreateFixedObject(
Oliver Stannardd55e1152014-03-05 15:25:27 +00002982 ArgSize, ArgOffset, !ForceMutable);
2983 }
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002984}
2985
2986// Setup stack frame, the va_list pointer will start from.
2987void
2988ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002989 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002990 unsigned ArgOffset,
Oliver Stannardd55e1152014-03-05 15:25:27 +00002991 unsigned TotalArgRegsSaveSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002992 bool ForceMutable) const {
2993 MachineFunction &MF = DAG.getMachineFunction();
2994 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2995
2996 // Try to store any remaining integer argument regs
2997 // to their spots on the stack so that they may be loaded by deferencing
2998 // the result of va_next.
2999 // If there is no regs to be stored, just point address after last
3000 // argument passed via stack.
3001 int FrameIndex =
Craig Topper062a2ba2014-04-25 05:30:21 +00003002 StoreByValRegs(CCInfo, DAG, dl, Chain, nullptr,
3003 CCInfo.getInRegsParamsCount(), 0, ArgOffset, 0, ForceMutable,
3004 0, TotalArgRegsSaveSize);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003005
3006 AFI->setVarArgsFrameIndex(FrameIndex);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00003007}
3008
Bob Wilson2e076c42009-06-22 23:27:02 +00003009SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003010ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003011 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003012 const SmallVectorImpl<ISD::InputArg>
3013 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003014 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003015 SmallVectorImpl<SDValue> &InVals)
3016 const {
Bob Wilsona4c22902009-04-17 19:07:39 +00003017 MachineFunction &MF = DAG.getMachineFunction();
3018 MachineFrameInfo *MFI = MF.getFrameInfo();
3019
Bob Wilsona4c22902009-04-17 19:07:39 +00003020 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
3021
3022 // Assign locations to all of the incoming arguments.
3023 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003024 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
3025 *DAG.getContext(), Prologue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003026 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00003027 CCAssignFnForNode(CallConv, /* Return*/ false,
3028 isVarArg));
Jim Grosbach54efea02013-03-02 20:16:15 +00003029
Bob Wilsona4c22902009-04-17 19:07:39 +00003030 SmallVector<SDValue, 16> ArgValues;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003031 int lastInsIndex = -1;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003032 SDValue ArgValue;
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00003033 Function::const_arg_iterator CurOrigArg = MF.getFunction()->arg_begin();
3034 unsigned CurArgIdx = 0;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003035
3036 // Initially ArgRegsSaveSize is zero.
3037 // Then we increase this value each time we meet byval parameter.
3038 // We also increase this value in case of varargs function.
3039 AFI->setArgRegsSaveSize(0);
3040
Oliver Stannardd55e1152014-03-05 15:25:27 +00003041 unsigned ByValStoreOffset = 0;
3042 unsigned TotalArgRegsSaveSize = 0;
3043 unsigned ArgRegsSaveSizeMaxAlign = 4;
3044
3045 // Calculate the amount of stack space that we need to allocate to store
3046 // byval and variadic arguments that are passed in registers.
3047 // We need to know this before we allocate the first byval or variadic
3048 // argument, as they will be allocated a stack slot below the CFA (Canonical
3049 // Frame Address, the stack pointer at entry to the function).
3050 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3051 CCValAssign &VA = ArgLocs[i];
3052 if (VA.isMemLoc()) {
3053 int index = VA.getValNo();
3054 if (index != lastInsIndex) {
3055 ISD::ArgFlagsTy Flags = Ins[index].Flags;
3056 if (Flags.isByVal()) {
3057 unsigned ExtraArgRegsSize;
3058 unsigned ExtraArgRegsSaveSize;
Daniel Sanders8104b752014-11-01 19:32:23 +00003059 computeRegArea(CCInfo, MF, CCInfo.getInRegsParamsProcessed(),
Oliver Stannardd55e1152014-03-05 15:25:27 +00003060 Flags.getByValSize(),
3061 ExtraArgRegsSize, ExtraArgRegsSaveSize);
3062
3063 TotalArgRegsSaveSize += ExtraArgRegsSaveSize;
3064 if (Flags.getByValAlign() > ArgRegsSaveSizeMaxAlign)
3065 ArgRegsSaveSizeMaxAlign = Flags.getByValAlign();
3066 CCInfo.nextInRegsParam();
3067 }
3068 lastInsIndex = index;
3069 }
3070 }
3071 }
3072 CCInfo.rewindByValRegsInfo();
3073 lastInsIndex = -1;
Reid Kleckner2d9bb652014-08-22 21:59:26 +00003074 if (isVarArg && MFI->hasVAStart()) {
Oliver Stannardd55e1152014-03-05 15:25:27 +00003075 unsigned ExtraArgRegsSize;
3076 unsigned ExtraArgRegsSaveSize;
3077 computeRegArea(CCInfo, MF, CCInfo.getInRegsParamsCount(), 0,
3078 ExtraArgRegsSize, ExtraArgRegsSaveSize);
3079 TotalArgRegsSaveSize += ExtraArgRegsSaveSize;
3080 }
3081 // If the arg regs save area contains N-byte aligned values, the
3082 // bottom of it must be at least N-byte aligned.
3083 TotalArgRegsSaveSize = RoundUpToAlignment(TotalArgRegsSaveSize, ArgRegsSaveSizeMaxAlign);
3084 TotalArgRegsSaveSize = std::min(TotalArgRegsSaveSize, 16U);
3085
Bob Wilsona4c22902009-04-17 19:07:39 +00003086 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3087 CCValAssign &VA = ArgLocs[i];
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00003088 std::advance(CurOrigArg, Ins[VA.getValNo()].OrigArgIndex - CurArgIdx);
3089 CurArgIdx = Ins[VA.getValNo()].OrigArgIndex;
Bob Wilsonea09d4a2009-04-17 20:35:10 +00003090 // Arguments stored in registers.
Bob Wilsona4c22902009-04-17 19:07:39 +00003091 if (VA.isRegLoc()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003092 EVT RegVT = VA.getLocVT();
Bob Wilsona4c22902009-04-17 19:07:39 +00003093
Bob Wilsona4c22902009-04-17 19:07:39 +00003094 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003095 // f64 and vector types are split up into multiple registers or
3096 // combinations of registers and stack slots.
Owen Anderson9f944592009-08-11 20:47:22 +00003097 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003098 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003099 Chain, DAG, dl);
Bob Wilson2e076c42009-06-22 23:27:02 +00003100 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson699bdf72010-04-13 22:03:22 +00003101 SDValue ArgValue2;
3102 if (VA.isMemLoc()) {
Evan Cheng0664a672010-07-03 00:40:23 +00003103 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson699bdf72010-04-13 22:03:22 +00003104 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
3105 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003106 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003107 false, false, false, 0);
Bob Wilson699bdf72010-04-13 22:03:22 +00003108 } else {
3109 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
3110 Chain, DAG, dl);
3111 }
Owen Anderson9f944592009-08-11 20:47:22 +00003112 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
3113 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson2e076c42009-06-22 23:27:02 +00003114 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson9f944592009-08-11 20:47:22 +00003115 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson2e076c42009-06-22 23:27:02 +00003116 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
3117 } else
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003118 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilsona4c22902009-04-17 19:07:39 +00003119
Bob Wilson2e076c42009-06-22 23:27:02 +00003120 } else {
Craig Topper760b1342012-02-22 05:59:10 +00003121 const TargetRegisterClass *RC;
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00003122
Owen Anderson9f944592009-08-11 20:47:22 +00003123 if (RegVT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003124 RC = &ARM::SPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003125 else if (RegVT == MVT::f64)
Craig Topperc7242e02012-04-20 07:30:17 +00003126 RC = &ARM::DPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003127 else if (RegVT == MVT::v2f64)
Craig Topperc7242e02012-04-20 07:30:17 +00003128 RC = &ARM::QPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003129 else if (RegVT == MVT::i32)
Craig Topper61e88f42014-11-21 05:58:21 +00003130 RC = AFI->isThumb1OnlyFunction() ? &ARM::tGPRRegClass
3131 : &ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00003132 else
Anton Korobeynikovef98dbe2009-08-05 20:15:19 +00003133 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson2e076c42009-06-22 23:27:02 +00003134
3135 // Transform the arguments in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00003136 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003137 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilsona4c22902009-04-17 19:07:39 +00003138 }
3139
3140 // If this is an 8 or 16-bit value, it is really passed promoted
3141 // to 32 bits. Insert an assert[sz]ext to capture this, then
3142 // truncate to the right size.
3143 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003144 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00003145 case CCValAssign::Full: break;
3146 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00003147 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003148 break;
3149 case CCValAssign::SExt:
3150 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
3151 DAG.getValueType(VA.getValVT()));
3152 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3153 break;
3154 case CCValAssign::ZExt:
3155 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
3156 DAG.getValueType(VA.getValVT()));
3157 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3158 break;
3159 }
3160
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003161 InVals.push_back(ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003162
3163 } else { // VA.isRegLoc()
3164
3165 // sanity check
3166 assert(VA.isMemLoc());
Owen Anderson9f944592009-08-11 20:47:22 +00003167 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilsona4c22902009-04-17 19:07:39 +00003168
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003169 int index = ArgLocs[i].getValNo();
Owen Anderson77aa2662011-04-05 21:48:57 +00003170
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003171 // Some Ins[] entries become multiple ArgLoc[] entries.
3172 // Process them only once.
3173 if (index != lastInsIndex)
3174 {
3175 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003176 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christophere02e07c2011-04-29 23:12:01 +00003177 // This can be changed with more analysis.
3178 // In case of tail call optimization mark all arguments mutable.
3179 // Since they could be overwritten by lowering of arguments in case of
3180 // a tail call.
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003181 if (Flags.isByVal()) {
Daniel Sanders8104b752014-11-01 19:32:23 +00003182 unsigned CurByValIndex = CCInfo.getInRegsParamsProcessed();
Oliver Stannardd55e1152014-03-05 15:25:27 +00003183
3184 ByValStoreOffset = RoundUpToAlignment(ByValStoreOffset, Flags.getByValAlign());
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003185 int FrameIndex = StoreByValRegs(
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003186 CCInfo, DAG, dl, Chain, CurOrigArg,
3187 CurByValIndex,
3188 Ins[VA.getValNo()].PartOffset,
3189 VA.getLocMemOffset(),
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003190 Flags.getByValSize(),
Oliver Stannardd55e1152014-03-05 15:25:27 +00003191 true /*force mutable frames*/,
3192 ByValStoreOffset,
3193 TotalArgRegsSaveSize);
3194 ByValStoreOffset += Flags.getByValSize();
3195 ByValStoreOffset = std::min(ByValStoreOffset, 16U);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003196 InVals.push_back(DAG.getFrameIndex(FrameIndex, getPointerTy()));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003197 CCInfo.nextInRegsParam();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003198 } else {
Oliver Stannardd55e1152014-03-05 15:25:27 +00003199 unsigned FIOffset = VA.getLocMemOffset();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003200 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003201 FIOffset, true);
Bob Wilsona4c22902009-04-17 19:07:39 +00003202
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003203 // Create load nodes to retrieve arguments from the stack.
3204 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
3205 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
3206 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003207 false, false, false, 0));
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003208 }
3209 lastInsIndex = index;
3210 }
Bob Wilsona4c22902009-04-17 19:07:39 +00003211 }
3212 }
3213
3214 // varargs
Reid Kleckner2d9bb652014-08-22 21:59:26 +00003215 if (isVarArg && MFI->hasVAStart())
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003216 VarArgStyleRegisters(CCInfo, DAG, dl, Chain,
Oliver Stannardd55e1152014-03-05 15:25:27 +00003217 CCInfo.getNextStackOffset(),
3218 TotalArgRegsSaveSize);
Evan Cheng10043e22007-01-19 07:51:42 +00003219
Oliver Stannardb14c6252014-04-02 16:10:33 +00003220 AFI->setArgumentStackSize(CCInfo.getNextStackOffset());
3221
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003222 return Chain;
Evan Cheng10043e22007-01-19 07:51:42 +00003223}
3224
3225/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003226static bool isFloatingPointZero(SDValue Op) {
Evan Cheng10043e22007-01-19 07:51:42 +00003227 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003228 return CFP->getValueAPF().isPosZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +00003229 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Cheng10043e22007-01-19 07:51:42 +00003230 // Maybe this has already been legalized into the constant pool?
3231 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003232 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003233 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003234 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003235 return CFP->getValueAPF().isPosZero();
Evan Cheng10043e22007-01-19 07:51:42 +00003236 }
Renato Golin6fb9c2e2014-10-23 15:31:50 +00003237 } else if (Op->getOpcode() == ISD::BITCAST &&
3238 Op->getValueType(0) == MVT::f64) {
3239 // Handle (ISD::BITCAST (ARMISD::VMOVIMM (ISD::TargetConstant 0)) MVT::f64)
3240 // created by LowerConstantFP().
3241 SDValue BitcastOp = Op->getOperand(0);
3242 if (BitcastOp->getOpcode() == ARMISD::VMOVIMM) {
3243 SDValue MoveOp = BitcastOp->getOperand(0);
3244 if (MoveOp->getOpcode() == ISD::TargetConstant &&
3245 cast<ConstantSDNode>(MoveOp)->getZExtValue() == 0) {
3246 return true;
3247 }
3248 }
Evan Cheng10043e22007-01-19 07:51:42 +00003249 }
3250 return false;
3251}
3252
Evan Cheng10043e22007-01-19 07:51:42 +00003253/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
3254/// the given operands.
Evan Cheng15b80e42009-11-12 07:13:11 +00003255SDValue
3256ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003257 SDValue &ARMcc, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003258 SDLoc dl) const {
Gabor Greiff304a7a2008-08-28 21:40:38 +00003259 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00003260 unsigned C = RHSC->getZExtValue();
Evan Cheng15b80e42009-11-12 07:13:11 +00003261 if (!isLegalICmpImmediate(C)) {
Evan Cheng10043e22007-01-19 07:51:42 +00003262 // Constant does not fit, try adjusting it by one?
3263 switch (CC) {
3264 default: break;
3265 case ISD::SETLT:
Evan Cheng10043e22007-01-19 07:51:42 +00003266 case ISD::SETGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003267 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003268 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson9f944592009-08-11 20:47:22 +00003269 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003270 }
3271 break;
3272 case ISD::SETULT:
3273 case ISD::SETUGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003274 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003275 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson9f944592009-08-11 20:47:22 +00003276 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003277 }
3278 break;
3279 case ISD::SETLE:
Evan Cheng10043e22007-01-19 07:51:42 +00003280 case ISD::SETGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003281 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003282 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson9f944592009-08-11 20:47:22 +00003283 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003284 }
3285 break;
3286 case ISD::SETULE:
3287 case ISD::SETUGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003288 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003289 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson9f944592009-08-11 20:47:22 +00003290 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003291 }
3292 break;
3293 }
3294 }
3295 }
3296
3297 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003298 ARMISD::NodeType CompareType;
3299 switch (CondCode) {
3300 default:
3301 CompareType = ARMISD::CMP;
3302 break;
3303 case ARMCC::EQ:
3304 case ARMCC::NE:
David Goodwindbf11ba2009-06-29 15:33:01 +00003305 // Uses only Z Flag
3306 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003307 break;
3308 }
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003309 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003310 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003311}
3312
3313/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng25f93642010-07-08 02:08:50 +00003314SDValue
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003315ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003316 SDLoc dl) const {
Oliver Stannard51b1d462014-08-21 12:50:31 +00003317 assert(!Subtarget->isFPOnlySP() || RHS.getValueType() != MVT::f64);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003318 SDValue Cmp;
Evan Cheng10043e22007-01-19 07:51:42 +00003319 if (!isFloatingPointZero(RHS))
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003320 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003321 else
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003322 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
3323 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003324}
3325
Bob Wilson45acbd02011-03-08 01:17:20 +00003326/// duplicateCmp - Glue values can have only one use, so this function
3327/// duplicates a comparison node.
3328SDValue
3329ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
3330 unsigned Opc = Cmp.getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003331 SDLoc DL(Cmp);
Bob Wilson45acbd02011-03-08 01:17:20 +00003332 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
3333 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3334
3335 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
3336 Cmp = Cmp.getOperand(0);
3337 Opc = Cmp.getOpcode();
3338 if (Opc == ARMISD::CMPFP)
3339 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3340 else {
3341 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
3342 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
3343 }
3344 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
3345}
3346
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003347std::pair<SDValue, SDValue>
3348ARMTargetLowering::getARMXALUOOp(SDValue Op, SelectionDAG &DAG,
3349 SDValue &ARMcc) const {
3350 assert(Op.getValueType() == MVT::i32 && "Unsupported value type");
3351
3352 SDValue Value, OverflowCmp;
3353 SDValue LHS = Op.getOperand(0);
3354 SDValue RHS = Op.getOperand(1);
3355
3356
3357 // FIXME: We are currently always generating CMPs because we don't support
3358 // generating CMN through the backend. This is not as good as the natural
3359 // CMP case because it causes a register dependency and cannot be folded
3360 // later.
3361
3362 switch (Op.getOpcode()) {
3363 default:
3364 llvm_unreachable("Unknown overflow instruction!");
3365 case ISD::SADDO:
3366 ARMcc = DAG.getConstant(ARMCC::VC, MVT::i32);
3367 Value = DAG.getNode(ISD::ADD, SDLoc(Op), Op.getValueType(), LHS, RHS);
3368 OverflowCmp = DAG.getNode(ARMISD::CMP, SDLoc(Op), MVT::Glue, Value, LHS);
3369 break;
3370 case ISD::UADDO:
3371 ARMcc = DAG.getConstant(ARMCC::HS, MVT::i32);
3372 Value = DAG.getNode(ISD::ADD, SDLoc(Op), Op.getValueType(), LHS, RHS);
3373 OverflowCmp = DAG.getNode(ARMISD::CMP, SDLoc(Op), MVT::Glue, Value, LHS);
3374 break;
3375 case ISD::SSUBO:
3376 ARMcc = DAG.getConstant(ARMCC::VC, MVT::i32);
3377 Value = DAG.getNode(ISD::SUB, SDLoc(Op), Op.getValueType(), LHS, RHS);
3378 OverflowCmp = DAG.getNode(ARMISD::CMP, SDLoc(Op), MVT::Glue, LHS, RHS);
3379 break;
3380 case ISD::USUBO:
3381 ARMcc = DAG.getConstant(ARMCC::HS, MVT::i32);
3382 Value = DAG.getNode(ISD::SUB, SDLoc(Op), Op.getValueType(), LHS, RHS);
3383 OverflowCmp = DAG.getNode(ARMISD::CMP, SDLoc(Op), MVT::Glue, LHS, RHS);
3384 break;
3385 } // switch (...)
3386
3387 return std::make_pair(Value, OverflowCmp);
3388}
3389
3390
3391SDValue
3392ARMTargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
3393 // Let legalize expand this if it isn't a legal type yet.
3394 if (!DAG.getTargetLoweringInfo().isTypeLegal(Op.getValueType()))
3395 return SDValue();
3396
3397 SDValue Value, OverflowCmp;
3398 SDValue ARMcc;
3399 std::tie(Value, OverflowCmp) = getARMXALUOOp(Op, DAG, ARMcc);
3400 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3401 // We use 0 and 1 as false and true values.
3402 SDValue TVal = DAG.getConstant(1, MVT::i32);
3403 SDValue FVal = DAG.getConstant(0, MVT::i32);
3404 EVT VT = Op.getValueType();
3405
3406 SDValue Overflow = DAG.getNode(ARMISD::CMOV, SDLoc(Op), VT, TVal, FVal,
3407 ARMcc, CCR, OverflowCmp);
3408
3409 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
3410 return DAG.getNode(ISD::MERGE_VALUES, SDLoc(Op), VTs, Value, Overflow);
3411}
3412
3413
Bill Wendling6a981312010-08-11 08:43:16 +00003414SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
3415 SDValue Cond = Op.getOperand(0);
3416 SDValue SelectTrue = Op.getOperand(1);
3417 SDValue SelectFalse = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003418 SDLoc dl(Op);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003419 unsigned Opc = Cond.getOpcode();
3420
3421 if (Cond.getResNo() == 1 &&
3422 (Opc == ISD::SADDO || Opc == ISD::UADDO || Opc == ISD::SSUBO ||
3423 Opc == ISD::USUBO)) {
3424 if (!DAG.getTargetLoweringInfo().isTypeLegal(Cond->getValueType(0)))
3425 return SDValue();
3426
3427 SDValue Value, OverflowCmp;
3428 SDValue ARMcc;
3429 std::tie(Value, OverflowCmp) = getARMXALUOOp(Cond, DAG, ARMcc);
3430 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3431 EVT VT = Op.getValueType();
3432
Oliver Stannard51b1d462014-08-21 12:50:31 +00003433 return getCMOV(SDLoc(Op), VT, SelectTrue, SelectFalse, ARMcc, CCR,
3434 OverflowCmp, DAG);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003435 }
Bill Wendling6a981312010-08-11 08:43:16 +00003436
3437 // Convert:
3438 //
3439 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
3440 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
3441 //
3442 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
3443 const ConstantSDNode *CMOVTrue =
3444 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
3445 const ConstantSDNode *CMOVFalse =
3446 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
3447
3448 if (CMOVTrue && CMOVFalse) {
3449 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
3450 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
3451
3452 SDValue True;
3453 SDValue False;
3454 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
3455 True = SelectTrue;
3456 False = SelectFalse;
3457 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
3458 True = SelectFalse;
3459 False = SelectTrue;
3460 }
3461
3462 if (True.getNode() && False.getNode()) {
Evan Cheng522fbfe2011-05-18 18:59:17 +00003463 EVT VT = Op.getValueType();
Bill Wendling6a981312010-08-11 08:43:16 +00003464 SDValue ARMcc = Cond.getOperand(2);
3465 SDValue CCR = Cond.getOperand(3);
Bob Wilson45acbd02011-03-08 01:17:20 +00003466 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Cheng522fbfe2011-05-18 18:59:17 +00003467 assert(True.getValueType() == VT);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003468 return getCMOV(dl, VT, True, False, ARMcc, CCR, Cmp, DAG);
Bill Wendling6a981312010-08-11 08:43:16 +00003469 }
3470 }
3471 }
3472
Dan Gohmand4a77c42012-02-24 00:09:36 +00003473 // ARM's BooleanContents value is UndefinedBooleanContent. Mask out the
3474 // undefined bits before doing a full-word comparison with zero.
3475 Cond = DAG.getNode(ISD::AND, dl, Cond.getValueType(), Cond,
3476 DAG.getConstant(1, Cond.getValueType()));
3477
Bill Wendling6a981312010-08-11 08:43:16 +00003478 return DAG.getSelectCC(dl, Cond,
3479 DAG.getConstant(0, Cond.getValueType()),
3480 SelectTrue, SelectFalse, ISD::SETNE);
3481}
3482
Joey Gouly881eab52013-08-22 15:29:11 +00003483static ISD::CondCode getInverseCCForVSEL(ISD::CondCode CC) {
3484 if (CC == ISD::SETNE)
3485 return ISD::SETEQ;
Weiming Zhao63871d22013-12-18 22:25:17 +00003486 return ISD::getSetCCInverse(CC, true);
Joey Gouly881eab52013-08-22 15:29:11 +00003487}
3488
3489static void checkVSELConstraints(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
3490 bool &swpCmpOps, bool &swpVselOps) {
3491 // Start by selecting the GE condition code for opcodes that return true for
3492 // 'equality'
3493 if (CC == ISD::SETUGE || CC == ISD::SETOGE || CC == ISD::SETOLE ||
3494 CC == ISD::SETULE)
3495 CondCode = ARMCC::GE;
3496
3497 // and GT for opcodes that return false for 'equality'.
3498 else if (CC == ISD::SETUGT || CC == ISD::SETOGT || CC == ISD::SETOLT ||
3499 CC == ISD::SETULT)
3500 CondCode = ARMCC::GT;
3501
3502 // Since we are constrained to GE/GT, if the opcode contains 'less', we need
3503 // to swap the compare operands.
3504 if (CC == ISD::SETOLE || CC == ISD::SETULE || CC == ISD::SETOLT ||
3505 CC == ISD::SETULT)
3506 swpCmpOps = true;
3507
3508 // Both GT and GE are ordered comparisons, and return false for 'unordered'.
3509 // If we have an unordered opcode, we need to swap the operands to the VSEL
3510 // instruction (effectively negating the condition).
3511 //
3512 // This also has the effect of swapping which one of 'less' or 'greater'
3513 // returns true, so we also swap the compare operands. It also switches
3514 // whether we return true for 'equality', so we compensate by picking the
3515 // opposite condition code to our original choice.
3516 if (CC == ISD::SETULE || CC == ISD::SETULT || CC == ISD::SETUGE ||
3517 CC == ISD::SETUGT) {
3518 swpCmpOps = !swpCmpOps;
3519 swpVselOps = !swpVselOps;
3520 CondCode = CondCode == ARMCC::GT ? ARMCC::GE : ARMCC::GT;
3521 }
3522
3523 // 'ordered' is 'anything but unordered', so use the VS condition code and
3524 // swap the VSEL operands.
3525 if (CC == ISD::SETO) {
3526 CondCode = ARMCC::VS;
3527 swpVselOps = true;
3528 }
3529
3530 // 'unordered or not equal' is 'anything but equal', so use the EQ condition
3531 // code and swap the VSEL operands.
3532 if (CC == ISD::SETUNE) {
3533 CondCode = ARMCC::EQ;
3534 swpVselOps = true;
3535 }
3536}
3537
Oliver Stannard51b1d462014-08-21 12:50:31 +00003538SDValue ARMTargetLowering::getCMOV(SDLoc dl, EVT VT, SDValue FalseVal,
3539 SDValue TrueVal, SDValue ARMcc, SDValue CCR,
3540 SDValue Cmp, SelectionDAG &DAG) const {
3541 if (Subtarget->isFPOnlySP() && VT == MVT::f64) {
3542 FalseVal = DAG.getNode(ARMISD::VMOVRRD, dl,
3543 DAG.getVTList(MVT::i32, MVT::i32), FalseVal);
3544 TrueVal = DAG.getNode(ARMISD::VMOVRRD, dl,
3545 DAG.getVTList(MVT::i32, MVT::i32), TrueVal);
3546
3547 SDValue TrueLow = TrueVal.getValue(0);
3548 SDValue TrueHigh = TrueVal.getValue(1);
3549 SDValue FalseLow = FalseVal.getValue(0);
3550 SDValue FalseHigh = FalseVal.getValue(1);
3551
3552 SDValue Low = DAG.getNode(ARMISD::CMOV, dl, MVT::i32, FalseLow, TrueLow,
3553 ARMcc, CCR, Cmp);
3554 SDValue High = DAG.getNode(ARMISD::CMOV, dl, MVT::i32, FalseHigh, TrueHigh,
3555 ARMcc, CCR, duplicateCmp(Cmp, DAG));
3556
3557 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Low, High);
3558 } else {
3559 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,
3560 Cmp);
3561 }
3562}
3563
Dan Gohman21cea8a2010-04-17 15:26:15 +00003564SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003565 EVT VT = Op.getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003566 SDValue LHS = Op.getOperand(0);
3567 SDValue RHS = Op.getOperand(1);
Evan Cheng10043e22007-01-19 07:51:42 +00003568 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003569 SDValue TrueVal = Op.getOperand(2);
3570 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003571 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003572
Oliver Stannard51b1d462014-08-21 12:50:31 +00003573 if (Subtarget->isFPOnlySP() && LHS.getValueType() == MVT::f64) {
3574 DAG.getTargetLoweringInfo().softenSetCCOperands(DAG, MVT::f64, LHS, RHS, CC,
3575 dl);
3576
3577 // If softenSetCCOperands only returned one value, we should compare it to
3578 // zero.
3579 if (!RHS.getNode()) {
3580 RHS = DAG.getConstant(0, LHS.getValueType());
3581 CC = ISD::SETNE;
3582 }
3583 }
3584
Owen Anderson9f944592009-08-11 20:47:22 +00003585 if (LHS.getValueType() == MVT::i32) {
Joey Gouly881eab52013-08-22 15:29:11 +00003586 // Try to generate VSEL on ARMv8.
3587 // The VSEL instruction can't use all the usual ARM condition
3588 // codes: it only has two bits to select the condition code, so it's
3589 // constrained to use only GE, GT, VS and EQ.
3590 //
3591 // To implement all the various ISD::SETXXX opcodes, we sometimes need to
3592 // swap the operands of the previous compare instruction (effectively
3593 // inverting the compare condition, swapping 'less' and 'greater') and
3594 // sometimes need to swap the operands to the VSEL (which inverts the
3595 // condition in the sense of firing whenever the previous condition didn't)
Eric Christopher1889fdc2015-01-29 00:19:39 +00003596 if (Subtarget->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
3597 TrueVal.getValueType() == MVT::f64)) {
Joey Gouly881eab52013-08-22 15:29:11 +00003598 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3599 if (CondCode == ARMCC::LT || CondCode == ARMCC::LE ||
3600 CondCode == ARMCC::VC || CondCode == ARMCC::NE) {
3601 CC = getInverseCCForVSEL(CC);
3602 std::swap(TrueVal, FalseVal);
3603 }
3604 }
3605
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003606 SDValue ARMcc;
Owen Anderson9f944592009-08-11 20:47:22 +00003607 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003608 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003609 return getCMOV(dl, VT, FalseVal, TrueVal, ARMcc, CCR, Cmp, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003610 }
3611
3612 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003613 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Cheng10043e22007-01-19 07:51:42 +00003614
Joey Gouly881eab52013-08-22 15:29:11 +00003615 // Try to generate VSEL on ARMv8.
Eric Christopher1889fdc2015-01-29 00:19:39 +00003616 if (Subtarget->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
3617 TrueVal.getValueType() == MVT::f64)) {
Joey Goulye3dd6842013-08-23 12:01:13 +00003618 // We can select VMAXNM/VMINNM from a compare followed by a select with the
3619 // same operands, as follows:
3620 // c = fcmp [ogt, olt, ugt, ult] a, b
3621 // select c, a, b
3622 // We only do this in unsafe-fp-math, because signed zeros and NaNs are
3623 // handled differently than the original code sequence.
Oliver Stannard79efe412014-10-27 09:23:02 +00003624 if (getTargetMachine().Options.UnsafeFPMath) {
3625 if (LHS == TrueVal && RHS == FalseVal) {
3626 if (CC == ISD::SETOGT || CC == ISD::SETUGT)
3627 return DAG.getNode(ARMISD::VMAXNM, dl, VT, TrueVal, FalseVal);
3628 if (CC == ISD::SETOLT || CC == ISD::SETULT)
3629 return DAG.getNode(ARMISD::VMINNM, dl, VT, TrueVal, FalseVal);
3630 } else if (LHS == FalseVal && RHS == TrueVal) {
3631 if (CC == ISD::SETOLT || CC == ISD::SETULT)
3632 return DAG.getNode(ARMISD::VMAXNM, dl, VT, TrueVal, FalseVal);
3633 if (CC == ISD::SETOGT || CC == ISD::SETUGT)
3634 return DAG.getNode(ARMISD::VMINNM, dl, VT, TrueVal, FalseVal);
3635 }
Joey Goulye3dd6842013-08-23 12:01:13 +00003636 }
3637
Joey Gouly881eab52013-08-22 15:29:11 +00003638 bool swpCmpOps = false;
3639 bool swpVselOps = false;
3640 checkVSELConstraints(CC, CondCode, swpCmpOps, swpVselOps);
3641
3642 if (CondCode == ARMCC::GT || CondCode == ARMCC::GE ||
3643 CondCode == ARMCC::VS || CondCode == ARMCC::EQ) {
3644 if (swpCmpOps)
3645 std::swap(LHS, RHS);
3646 if (swpVselOps)
3647 std::swap(TrueVal, FalseVal);
3648 }
3649 }
3650
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003651 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3652 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003653 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003654 SDValue Result = getCMOV(dl, VT, FalseVal, TrueVal, ARMcc, CCR, Cmp, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003655 if (CondCode2 != ARMCC::AL) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003656 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003657 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003658 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003659 Result = getCMOV(dl, VT, Result, TrueVal, ARMcc2, CCR, Cmp2, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003660 }
3661 return Result;
3662}
3663
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003664/// canChangeToInt - Given the fp compare operand, return true if it is suitable
3665/// to morph to an integer compare sequence.
3666static bool canChangeToInt(SDValue Op, bool &SeenZero,
3667 const ARMSubtarget *Subtarget) {
3668 SDNode *N = Op.getNode();
3669 if (!N->hasOneUse())
3670 // Otherwise it requires moving the value from fp to integer registers.
3671 return false;
3672 if (!N->getNumValues())
3673 return false;
3674 EVT VT = Op.getValueType();
3675 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
3676 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
3677 // vmrs are very slow, e.g. cortex-a8.
3678 return false;
3679
3680 if (isFloatingPointZero(Op)) {
3681 SeenZero = true;
3682 return true;
3683 }
3684 return ISD::isNormalLoad(N);
3685}
3686
3687static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
3688 if (isFloatingPointZero(Op))
3689 return DAG.getConstant(0, MVT::i32);
3690
3691 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
Andrew Trickef9de2a2013-05-25 02:42:55 +00003692 return DAG.getLoad(MVT::i32, SDLoc(Op),
Chris Lattner7727d052010-09-21 06:44:06 +00003693 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003694 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003695 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003696
3697 llvm_unreachable("Unknown VFP cmp argument!");
3698}
3699
3700static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
3701 SDValue &RetVal1, SDValue &RetVal2) {
3702 if (isFloatingPointZero(Op)) {
3703 RetVal1 = DAG.getConstant(0, MVT::i32);
3704 RetVal2 = DAG.getConstant(0, MVT::i32);
3705 return;
3706 }
3707
3708 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
3709 SDValue Ptr = Ld->getBasePtr();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003710 RetVal1 = DAG.getLoad(MVT::i32, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003711 Ld->getChain(), Ptr,
Chris Lattner7727d052010-09-21 06:44:06 +00003712 Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003713 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003714 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003715
3716 EVT PtrType = Ptr.getValueType();
3717 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003718 SDValue NewPtr = DAG.getNode(ISD::ADD, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003719 PtrType, Ptr, DAG.getConstant(4, PtrType));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003720 RetVal2 = DAG.getLoad(MVT::i32, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003721 Ld->getChain(), NewPtr,
Chris Lattner7727d052010-09-21 06:44:06 +00003722 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003723 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003724 Ld->isInvariant(), NewAlign);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003725 return;
3726 }
3727
3728 llvm_unreachable("Unknown VFP cmp argument!");
3729}
3730
3731/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
3732/// f32 and even f64 comparisons to integer ones.
3733SDValue
3734ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
3735 SDValue Chain = Op.getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003736 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003737 SDValue LHS = Op.getOperand(2);
3738 SDValue RHS = Op.getOperand(3);
3739 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003740 SDLoc dl(Op);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003741
Evan Chengd12af5d2012-03-01 23:27:13 +00003742 bool LHSSeenZero = false;
3743 bool LHSOk = canChangeToInt(LHS, LHSSeenZero, Subtarget);
3744 bool RHSSeenZero = false;
3745 bool RHSOk = canChangeToInt(RHS, RHSSeenZero, Subtarget);
3746 if (LHSOk && RHSOk && (LHSSeenZero || RHSSeenZero)) {
Bob Wilson70bd3632011-03-08 01:17:16 +00003747 // If unsafe fp math optimization is enabled and there are no other uses of
3748 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003749 // to an integer comparison.
3750 if (CC == ISD::SETOEQ)
3751 CC = ISD::SETEQ;
3752 else if (CC == ISD::SETUNE)
3753 CC = ISD::SETNE;
3754
Evan Chengd12af5d2012-03-01 23:27:13 +00003755 SDValue Mask = DAG.getConstant(0x7fffffff, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003756 SDValue ARMcc;
3757 if (LHS.getValueType() == MVT::f32) {
Evan Chengd12af5d2012-03-01 23:27:13 +00003758 LHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3759 bitcastf32Toi32(LHS, DAG), Mask);
3760 RHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3761 bitcastf32Toi32(RHS, DAG), Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003762 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
3763 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3764 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
3765 Chain, Dest, ARMcc, CCR, Cmp);
3766 }
3767
3768 SDValue LHS1, LHS2;
3769 SDValue RHS1, RHS2;
3770 expandf64Toi32(LHS, DAG, LHS1, LHS2);
3771 expandf64Toi32(RHS, DAG, RHS1, RHS2);
Evan Chengd12af5d2012-03-01 23:27:13 +00003772 LHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, LHS2, Mask);
3773 RHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, RHS2, Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003774 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3775 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003776 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003777 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
Craig Topper48d114b2014-04-26 18:35:24 +00003778 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003779 }
3780
3781 return SDValue();
3782}
3783
3784SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
3785 SDValue Chain = Op.getOperand(0);
3786 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
3787 SDValue LHS = Op.getOperand(2);
3788 SDValue RHS = Op.getOperand(3);
3789 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003790 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003791
Oliver Stannard51b1d462014-08-21 12:50:31 +00003792 if (Subtarget->isFPOnlySP() && LHS.getValueType() == MVT::f64) {
3793 DAG.getTargetLoweringInfo().softenSetCCOperands(DAG, MVT::f64, LHS, RHS, CC,
3794 dl);
3795
3796 // If softenSetCCOperands only returned one value, we should compare it to
3797 // zero.
3798 if (!RHS.getNode()) {
3799 RHS = DAG.getConstant(0, LHS.getValueType());
3800 CC = ISD::SETNE;
3801 }
3802 }
3803
Owen Anderson9f944592009-08-11 20:47:22 +00003804 if (LHS.getValueType() == MVT::i32) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003805 SDValue ARMcc;
3806 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003807 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +00003808 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003809 Chain, Dest, ARMcc, CCR, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003810 }
3811
Owen Anderson9f944592009-08-11 20:47:22 +00003812 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003813
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003814 if (getTargetMachine().Options.UnsafeFPMath &&
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003815 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
3816 CC == ISD::SETNE || CC == ISD::SETUNE)) {
3817 SDValue Result = OptimizeVFPBrcond(Op, DAG);
3818 if (Result.getNode())
3819 return Result;
3820 }
3821
Evan Cheng10043e22007-01-19 07:51:42 +00003822 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003823 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson7117a912009-03-20 22:42:55 +00003824
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003825 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3826 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003827 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003828 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003829 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Craig Topper48d114b2014-04-26 18:35:24 +00003830 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00003831 if (CondCode2 != ARMCC::AL) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003832 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
3833 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Craig Topper48d114b2014-04-26 18:35:24 +00003834 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00003835 }
3836 return Res;
3837}
3838
Dan Gohman21cea8a2010-04-17 15:26:15 +00003839SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003840 SDValue Chain = Op.getOperand(0);
3841 SDValue Table = Op.getOperand(1);
3842 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003843 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003844
Owen Anderson53aa7a92009-08-10 22:56:29 +00003845 EVT PTy = getPointerTy();
Evan Cheng10043e22007-01-19 07:51:42 +00003846 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
3847 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3f17aee2009-07-14 18:44:34 +00003848 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003849 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson9f944592009-08-11 20:47:22 +00003850 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chengc8bed032009-07-28 20:53:24 +00003851 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
3852 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003853 if (Subtarget->isThumb2()) {
3854 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
3855 // which does another jump to the destination. This also makes it easier
3856 // to translate it to TBB / TBH later.
3857 // FIXME: This might not work if the function is extremely large.
Owen Anderson9f944592009-08-11 20:47:22 +00003858 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Chengc6d70ae2009-07-29 02:18:14 +00003859 Addr, Op.getOperand(2), JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003860 }
Evan Chengf3a1fce2009-07-25 00:33:29 +00003861 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Chengcdbb70c2009-10-31 03:39:36 +00003862 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattner7727d052010-09-21 06:44:06 +00003863 MachinePointerInfo::getJumpTable(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003864 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003865 Chain = Addr.getValue(1);
Dale Johannesen021052a2009-02-04 20:06:27 +00003866 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson9f944592009-08-11 20:47:22 +00003867 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003868 } else {
Evan Chengcdbb70c2009-10-31 03:39:36 +00003869 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00003870 MachinePointerInfo::getJumpTable(),
3871 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003872 Chain = Addr.getValue(1);
Owen Anderson9f944592009-08-11 20:47:22 +00003873 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003874 }
Evan Cheng10043e22007-01-19 07:51:42 +00003875}
3876
Eli Friedman2d4055b2011-11-09 23:36:02 +00003877static SDValue LowerVectorFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
James Molloy547d4c02012-02-20 09:24:05 +00003878 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003879 SDLoc dl(Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003880
James Molloy547d4c02012-02-20 09:24:05 +00003881 if (Op.getValueType().getVectorElementType() == MVT::i32) {
3882 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::f32)
3883 return Op;
3884 return DAG.UnrollVectorOp(Op.getNode());
3885 }
3886
3887 assert(Op.getOperand(0).getValueType() == MVT::v4f32 &&
3888 "Invalid type for custom lowering!");
3889 if (VT != MVT::v4i16)
3890 return DAG.UnrollVectorOp(Op.getNode());
3891
3892 Op = DAG.getNode(Op.getOpcode(), dl, MVT::v4i32, Op.getOperand(0));
3893 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003894}
3895
Oliver Stannard51b1d462014-08-21 12:50:31 +00003896SDValue ARMTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) const {
Eli Friedman2d4055b2011-11-09 23:36:02 +00003897 EVT VT = Op.getValueType();
3898 if (VT.isVector())
3899 return LowerVectorFP_TO_INT(Op, DAG);
3900
Oliver Stannard51b1d462014-08-21 12:50:31 +00003901 if (Subtarget->isFPOnlySP() && Op.getOperand(0).getValueType() == MVT::f64) {
3902 RTLIB::Libcall LC;
3903 if (Op.getOpcode() == ISD::FP_TO_SINT)
3904 LC = RTLIB::getFPTOSINT(Op.getOperand(0).getValueType(),
3905 Op.getValueType());
3906 else
3907 LC = RTLIB::getFPTOUINT(Op.getOperand(0).getValueType(),
3908 Op.getValueType());
3909 return makeLibCall(DAG, LC, Op.getValueType(), &Op.getOperand(0), 1,
3910 /*isSigned*/ false, SDLoc(Op)).first;
3911 }
3912
Andrew Trickef9de2a2013-05-25 02:42:55 +00003913 SDLoc dl(Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003914 unsigned Opc;
3915
3916 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003917 default: llvm_unreachable("Invalid opcode!");
Bob Wilsone4191e72010-03-19 22:51:32 +00003918 case ISD::FP_TO_SINT:
3919 Opc = ARMISD::FTOSI;
3920 break;
3921 case ISD::FP_TO_UINT:
3922 Opc = ARMISD::FTOUI;
3923 break;
3924 }
3925 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peck527da1b2010-11-23 03:31:01 +00003926 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003927}
3928
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003929static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3930 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003931 SDLoc dl(Op);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003932
Eli Friedman2d4055b2011-11-09 23:36:02 +00003933 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::i32) {
3934 if (VT.getVectorElementType() == MVT::f32)
3935 return Op;
3936 return DAG.UnrollVectorOp(Op.getNode());
3937 }
3938
Duncan Sandsa41634e2011-08-12 14:54:45 +00003939 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3940 "Invalid type for custom lowering!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003941 if (VT != MVT::v4f32)
3942 return DAG.UnrollVectorOp(Op.getNode());
3943
3944 unsigned CastOpc;
3945 unsigned Opc;
3946 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003947 default: llvm_unreachable("Invalid opcode!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003948 case ISD::SINT_TO_FP:
3949 CastOpc = ISD::SIGN_EXTEND;
3950 Opc = ISD::SINT_TO_FP;
3951 break;
3952 case ISD::UINT_TO_FP:
3953 CastOpc = ISD::ZERO_EXTEND;
3954 Opc = ISD::UINT_TO_FP;
3955 break;
3956 }
3957
3958 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3959 return DAG.getNode(Opc, dl, VT, Op);
3960}
3961
Oliver Stannard51b1d462014-08-21 12:50:31 +00003962SDValue ARMTargetLowering::LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const {
Bob Wilsone4191e72010-03-19 22:51:32 +00003963 EVT VT = Op.getValueType();
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003964 if (VT.isVector())
3965 return LowerVectorINT_TO_FP(Op, DAG);
3966
Oliver Stannard51b1d462014-08-21 12:50:31 +00003967 if (Subtarget->isFPOnlySP() && Op.getValueType() == MVT::f64) {
3968 RTLIB::Libcall LC;
3969 if (Op.getOpcode() == ISD::SINT_TO_FP)
3970 LC = RTLIB::getSINTTOFP(Op.getOperand(0).getValueType(),
3971 Op.getValueType());
3972 else
3973 LC = RTLIB::getUINTTOFP(Op.getOperand(0).getValueType(),
3974 Op.getValueType());
3975 return makeLibCall(DAG, LC, Op.getValueType(), &Op.getOperand(0), 1,
3976 /*isSigned*/ false, SDLoc(Op)).first;
3977 }
3978
Andrew Trickef9de2a2013-05-25 02:42:55 +00003979 SDLoc dl(Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003980 unsigned Opc;
3981
3982 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003983 default: llvm_unreachable("Invalid opcode!");
Bob Wilsone4191e72010-03-19 22:51:32 +00003984 case ISD::SINT_TO_FP:
3985 Opc = ARMISD::SITOF;
3986 break;
3987 case ISD::UINT_TO_FP:
3988 Opc = ARMISD::UITOF;
3989 break;
3990 }
3991
Wesley Peck527da1b2010-11-23 03:31:01 +00003992 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilsone4191e72010-03-19 22:51:32 +00003993 return DAG.getNode(Opc, dl, VT, Op);
3994}
3995
Evan Cheng25f93642010-07-08 02:08:50 +00003996SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00003997 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003998 SDValue Tmp0 = Op.getOperand(0);
3999 SDValue Tmp1 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004000 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00004001 EVT VT = Op.getValueType();
4002 EVT SrcVT = Tmp1.getValueType();
Evan Chengd6b641e2011-02-23 02:24:55 +00004003 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
4004 Tmp0.getOpcode() == ARMISD::VMOVDRR;
4005 bool UseNEON = !InGPR && Subtarget->hasNEON();
4006
4007 if (UseNEON) {
4008 // Use VBSL to copy the sign bit.
4009 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
4010 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
4011 DAG.getTargetConstant(EncodedVal, MVT::i32));
4012 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
4013 if (VT == MVT::f64)
4014 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
4015 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
4016 DAG.getConstant(32, MVT::i32));
4017 else /*if (VT == MVT::f32)*/
4018 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
4019 if (SrcVT == MVT::f32) {
4020 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
4021 if (VT == MVT::f64)
4022 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
4023 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
4024 DAG.getConstant(32, MVT::i32));
Evan Cheng12bb05b2011-04-15 01:31:00 +00004025 } else if (VT == MVT::f32)
4026 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
4027 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
4028 DAG.getConstant(32, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00004029 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
4030 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
4031
4032 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
4033 MVT::i32);
4034 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
4035 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
4036 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson77aa2662011-04-05 21:48:57 +00004037
Evan Chengd6b641e2011-02-23 02:24:55 +00004038 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
4039 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
4040 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Cheng6e3d4432011-02-28 18:45:27 +00004041 if (VT == MVT::f32) {
Evan Chengd6b641e2011-02-23 02:24:55 +00004042 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
4043 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
4044 DAG.getConstant(0, MVT::i32));
4045 } else {
4046 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
4047 }
4048
4049 return Res;
4050 }
Evan Cheng2da1c952011-02-11 02:28:55 +00004051
4052 // Bitcast operand 1 to i32.
4053 if (SrcVT == MVT::f64)
4054 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
Craig Topper48d114b2014-04-26 18:35:24 +00004055 Tmp1).getValue(1);
Evan Cheng2da1c952011-02-11 02:28:55 +00004056 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
4057
Evan Chengd6b641e2011-02-23 02:24:55 +00004058 // Or in the signbit with integer operations.
4059 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
4060 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
4061 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
4062 if (VT == MVT::f32) {
4063 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
4064 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
4065 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4066 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Cheng2da1c952011-02-11 02:28:55 +00004067 }
4068
Evan Chengd6b641e2011-02-23 02:24:55 +00004069 // f64: Or the high part with signbit and then combine two parts.
4070 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
Craig Topper48d114b2014-04-26 18:35:24 +00004071 Tmp0);
Evan Chengd6b641e2011-02-23 02:24:55 +00004072 SDValue Lo = Tmp0.getValue(0);
4073 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
4074 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
4075 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Cheng10043e22007-01-19 07:51:42 +00004076}
4077
Evan Cheng168ced92010-05-22 01:47:14 +00004078SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
4079 MachineFunction &MF = DAG.getMachineFunction();
4080 MachineFrameInfo *MFI = MF.getFrameInfo();
4081 MFI->setReturnAddressIsTaken(true);
4082
Bill Wendling908bf812014-01-06 00:43:20 +00004083 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00004084 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00004085
Evan Cheng168ced92010-05-22 01:47:14 +00004086 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004087 SDLoc dl(Op);
Evan Cheng168ced92010-05-22 01:47:14 +00004088 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4089 if (Depth) {
4090 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
4091 SDValue Offset = DAG.getConstant(4, MVT::i32);
4092 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
4093 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004094 MachinePointerInfo(), false, false, false, 0);
Evan Cheng168ced92010-05-22 01:47:14 +00004095 }
4096
4097 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patelf3292b22011-02-21 23:21:26 +00004098 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng168ced92010-05-22 01:47:14 +00004099 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
4100}
4101
Dan Gohman21cea8a2010-04-17 15:26:15 +00004102SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Saleem Abdulrasoolf11f4b42014-05-18 03:18:09 +00004103 const ARMBaseRegisterInfo &ARI =
4104 *static_cast<const ARMBaseRegisterInfo*>(RegInfo);
4105 MachineFunction &MF = DAG.getMachineFunction();
4106 MachineFrameInfo *MFI = MF.getFrameInfo();
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004107 MFI->setFrameAddressIsTaken(true);
Evan Cheng168ced92010-05-22 01:47:14 +00004108
Owen Anderson53aa7a92009-08-10 22:56:29 +00004109 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004110 SDLoc dl(Op); // FIXME probably not meaningful
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004111 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Saleem Abdulrasoolf11f4b42014-05-18 03:18:09 +00004112 unsigned FrameReg = ARI.getFrameRegister(MF);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004113 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
4114 while (Depth--)
Chris Lattner7727d052010-09-21 06:44:06 +00004115 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
4116 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004117 false, false, false, 0);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004118 return FrameAddr;
4119}
4120
Renato Golinc7aea402014-05-06 16:51:25 +00004121// FIXME? Maybe this could be a TableGen attribute on some registers and
4122// this table could be generated automatically from RegInfo.
Hal Finkelf0e086a2014-05-11 19:29:07 +00004123unsigned ARMTargetLowering::getRegisterByName(const char* RegName,
4124 EVT VT) const {
Renato Golinc7aea402014-05-06 16:51:25 +00004125 unsigned Reg = StringSwitch<unsigned>(RegName)
4126 .Case("sp", ARM::SP)
4127 .Default(0);
4128 if (Reg)
4129 return Reg;
4130 report_fatal_error("Invalid register name global variable");
4131}
4132
Wesley Peck527da1b2010-11-23 03:31:01 +00004133/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson59b70ea2010-04-17 05:30:19 +00004134/// expand a bit convert where either the source or destination type is i64 to
4135/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
4136/// operand type is illegal (e.g., v2f32 for a target that doesn't support
4137/// vectors), since the legalizer won't know what to do with that.
Wesley Peck527da1b2010-11-23 03:31:01 +00004138static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson59b70ea2010-04-17 05:30:19 +00004139 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004140 SDLoc dl(N);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004141 SDValue Op = N->getOperand(0);
Bob Wilsonc05b8872010-04-14 20:45:23 +00004142
Bob Wilson59b70ea2010-04-17 05:30:19 +00004143 // This function is only supposed to be called for i64 types, either as the
4144 // source or destination of the bit convert.
4145 EVT SrcVT = Op.getValueType();
4146 EVT DstVT = N->getValueType(0);
4147 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peck527da1b2010-11-23 03:31:01 +00004148 "ExpandBITCAST called for non-i64 type");
Bob Wilsonc05b8872010-04-14 20:45:23 +00004149
Bob Wilson59b70ea2010-04-17 05:30:19 +00004150 // Turn i64->f64 into VMOVDRR.
4151 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson9f944592009-08-11 20:47:22 +00004152 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
4153 DAG.getConstant(0, MVT::i32));
4154 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
4155 DAG.getConstant(1, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00004156 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilsonf07d33d2010-06-11 22:45:25 +00004157 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Cheng297b32a2008-11-04 19:57:48 +00004158 }
Bob Wilson7117a912009-03-20 22:42:55 +00004159
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00004160 // Turn f64->i64 into VMOVRRD.
Bob Wilson59b70ea2010-04-17 05:30:19 +00004161 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
Christian Pirker238c7c12014-05-12 11:19:20 +00004162 SDValue Cvt;
Christian Pirker6692e7c2014-05-14 16:59:44 +00004163 if (TLI.isBigEndian() && SrcVT.isVector() &&
4164 SrcVT.getVectorNumElements() > 1)
Christian Pirker238c7c12014-05-12 11:19:20 +00004165 Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
4166 DAG.getVTList(MVT::i32, MVT::i32),
4167 DAG.getNode(ARMISD::VREV64, dl, SrcVT, Op));
4168 else
4169 Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
4170 DAG.getVTList(MVT::i32, MVT::i32), Op);
Bob Wilson59b70ea2010-04-17 05:30:19 +00004171 // Merge the pieces into a single i64 value.
4172 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
4173 }
Bob Wilson7117a912009-03-20 22:42:55 +00004174
Bob Wilson59b70ea2010-04-17 05:30:19 +00004175 return SDValue();
Chris Lattnerf81d5882007-11-24 07:07:01 +00004176}
4177
Bob Wilson2e076c42009-06-22 23:27:02 +00004178/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsona3f19012010-07-13 21:16:48 +00004179/// Zero vectors are used to represent vector negation and in those cases
4180/// will be implemented with the NEON VNEG instruction. However, VNEG does
4181/// not support i64 elements, so sometimes the zero vectors will need to be
4182/// explicitly constructed. Regardless, use a canonical VMOV to create the
4183/// zero vector.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004184static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, SDLoc dl) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004185 assert(VT.isVector() && "Expected a vector type");
Bob Wilsona3f19012010-07-13 21:16:48 +00004186 // The canonical modified immediate encoding of a zero vector is....0!
4187 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
4188 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
4189 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peck527da1b2010-11-23 03:31:01 +00004190 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson2e076c42009-06-22 23:27:02 +00004191}
4192
Jim Grosbach624fcb22009-10-31 21:00:56 +00004193/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
4194/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004195SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
4196 SelectionDAG &DAG) const {
Jim Grosbach624fcb22009-10-31 21:00:56 +00004197 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
4198 EVT VT = Op.getValueType();
4199 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004200 SDLoc dl(Op);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004201 SDValue ShOpLo = Op.getOperand(0);
4202 SDValue ShOpHi = Op.getOperand(1);
4203 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004204 SDValue ARMcc;
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004205 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbach624fcb22009-10-31 21:00:56 +00004206
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004207 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
4208
Jim Grosbach624fcb22009-10-31 21:00:56 +00004209 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
4210 DAG.getConstant(VTBits, MVT::i32), ShAmt);
4211 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
4212 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
4213 DAG.getConstant(VTBits, MVT::i32));
4214 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
4215 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004216 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004217
4218 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
4219 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004220 ARMcc, DAG, dl);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004221 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004222 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbach624fcb22009-10-31 21:00:56 +00004223 CCR, Cmp);
4224
4225 SDValue Ops[2] = { Lo, Hi };
Craig Topper64941d92014-04-27 19:20:57 +00004226 return DAG.getMergeValues(Ops, dl);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004227}
4228
Jim Grosbach5d994042009-10-31 19:38:01 +00004229/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
4230/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004231SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
4232 SelectionDAG &DAG) const {
Jim Grosbach5d994042009-10-31 19:38:01 +00004233 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
4234 EVT VT = Op.getValueType();
4235 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004236 SDLoc dl(Op);
Jim Grosbach5d994042009-10-31 19:38:01 +00004237 SDValue ShOpLo = Op.getOperand(0);
4238 SDValue ShOpHi = Op.getOperand(1);
4239 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004240 SDValue ARMcc;
Jim Grosbach5d994042009-10-31 19:38:01 +00004241
4242 assert(Op.getOpcode() == ISD::SHL_PARTS);
4243 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
4244 DAG.getConstant(VTBits, MVT::i32), ShAmt);
4245 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
4246 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
4247 DAG.getConstant(VTBits, MVT::i32));
4248 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
4249 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
4250
4251 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
4252 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
4253 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004254 ARMcc, DAG, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00004255 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004256 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbach5d994042009-10-31 19:38:01 +00004257 CCR, Cmp);
4258
4259 SDValue Ops[2] = { Lo, Hi };
Craig Topper64941d92014-04-27 19:20:57 +00004260 return DAG.getMergeValues(Ops, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00004261}
4262
Jim Grosbach535d3b42010-09-08 03:54:02 +00004263SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemanb69b1822010-08-03 21:31:55 +00004264 SelectionDAG &DAG) const {
4265 // The rounding mode is in bits 23:22 of the FPSCR.
4266 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
4267 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
4268 // so that the shift + and get folded into a bitfield extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004269 SDLoc dl(Op);
Nate Begemanb69b1822010-08-03 21:31:55 +00004270 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
4271 DAG.getConstant(Intrinsic::arm_get_fpscr,
4272 MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00004273 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemanb69b1822010-08-03 21:31:55 +00004274 DAG.getConstant(1U << 22, MVT::i32));
4275 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
4276 DAG.getConstant(22, MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00004277 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemanb69b1822010-08-03 21:31:55 +00004278 DAG.getConstant(3, MVT::i32));
4279}
4280
Jim Grosbach8546ec92010-01-18 19:58:49 +00004281static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
4282 const ARMSubtarget *ST) {
4283 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004284 SDLoc dl(N);
Jim Grosbach8546ec92010-01-18 19:58:49 +00004285
4286 if (!ST->hasV6T2Ops())
4287 return SDValue();
4288
4289 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
4290 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
4291}
4292
Evan Chengb4eae132012-12-04 22:41:50 +00004293/// getCTPOP16BitCounts - Returns a v8i8/v16i8 vector containing the bit-count
4294/// for each 16-bit element from operand, repeated. The basic idea is to
4295/// leverage vcnt to get the 8-bit counts, gather and add the results.
4296///
4297/// Trace for v4i16:
4298/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
4299/// cast: N0 = [w0 w1 w2 w3 w4 w5 w6 w7] (v0 = [w0 w1], wi 8-bit element)
4300/// vcnt: N1 = [b0 b1 b2 b3 b4 b5 b6 b7] (bi = bit-count of 8-bit element wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004301/// vrev: N2 = [b1 b0 b3 b2 b5 b4 b7 b6]
Evan Chengb4eae132012-12-04 22:41:50 +00004302/// [b0 b1 b2 b3 b4 b5 b6 b7]
4303/// +[b1 b0 b3 b2 b5 b4 b7 b6]
4304/// N3=N1+N2 = [k0 k0 k1 k1 k2 k2 k3 k3] (k0 = b0+b1 = bit-count of 16-bit v0,
4305/// vuzp: = [k0 k1 k2 k3 k0 k1 k2 k3] each ki is 8-bits)
4306static SDValue getCTPOP16BitCounts(SDNode *N, SelectionDAG &DAG) {
4307 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004308 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004309
4310 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
4311 SDValue N0 = DAG.getNode(ISD::BITCAST, DL, VT8Bit, N->getOperand(0));
4312 SDValue N1 = DAG.getNode(ISD::CTPOP, DL, VT8Bit, N0);
4313 SDValue N2 = DAG.getNode(ARMISD::VREV16, DL, VT8Bit, N1);
4314 SDValue N3 = DAG.getNode(ISD::ADD, DL, VT8Bit, N1, N2);
4315 return DAG.getNode(ARMISD::VUZP, DL, VT8Bit, N3, N3);
4316}
4317
4318/// lowerCTPOP16BitElements - Returns a v4i16/v8i16 vector containing the
4319/// bit-count for each 16-bit element from the operand. We need slightly
4320/// different sequencing for v4i16 and v8i16 to stay within NEON's available
4321/// 64/128-bit registers.
Jim Grosbach54efea02013-03-02 20:16:15 +00004322///
Evan Chengb4eae132012-12-04 22:41:50 +00004323/// Trace for v4i16:
4324/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
4325/// v8i8: BitCounts = [k0 k1 k2 k3 k0 k1 k2 k3 ] (ki is the bit-count of vi)
4326/// v8i16:Extended = [k0 k1 k2 k3 k0 k1 k2 k3 ]
4327/// v4i16:Extracted = [k0 k1 k2 k3 ]
4328static SDValue lowerCTPOP16BitElements(SDNode *N, SelectionDAG &DAG) {
4329 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004330 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004331
4332 SDValue BitCounts = getCTPOP16BitCounts(N, DAG);
4333 if (VT.is64BitVector()) {
4334 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, BitCounts);
4335 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, Extended,
4336 DAG.getIntPtrConstant(0));
4337 } else {
4338 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v8i8,
4339 BitCounts, DAG.getIntPtrConstant(0));
4340 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, Extracted);
4341 }
4342}
4343
4344/// lowerCTPOP32BitElements - Returns a v2i32/v4i32 vector containing the
4345/// bit-count for each 32-bit element from the operand. The idea here is
4346/// to split the vector into 16-bit elements, leverage the 16-bit count
4347/// routine, and then combine the results.
4348///
4349/// Trace for v2i32 (v4i32 similar with Extracted/Extended exchanged):
4350/// input = [v0 v1 ] (vi: 32-bit elements)
4351/// Bitcast = [w0 w1 w2 w3 ] (wi: 16-bit elements, v0 = [w0 w1])
4352/// Counts16 = [k0 k1 k2 k3 ] (ki: 16-bit elements, bit-count of wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004353/// vrev: N0 = [k1 k0 k3 k2 ]
Evan Chengb4eae132012-12-04 22:41:50 +00004354/// [k0 k1 k2 k3 ]
4355/// N1 =+[k1 k0 k3 k2 ]
4356/// [k0 k2 k1 k3 ]
4357/// N2 =+[k1 k3 k0 k2 ]
4358/// [k0 k2 k1 k3 ]
4359/// Extended =+[k1 k3 k0 k2 ]
4360/// [k0 k2 ]
4361/// Extracted=+[k1 k3 ]
4362///
4363static SDValue lowerCTPOP32BitElements(SDNode *N, SelectionDAG &DAG) {
4364 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004365 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004366
4367 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
4368
4369 SDValue Bitcast = DAG.getNode(ISD::BITCAST, DL, VT16Bit, N->getOperand(0));
4370 SDValue Counts16 = lowerCTPOP16BitElements(Bitcast.getNode(), DAG);
4371 SDValue N0 = DAG.getNode(ARMISD::VREV32, DL, VT16Bit, Counts16);
4372 SDValue N1 = DAG.getNode(ISD::ADD, DL, VT16Bit, Counts16, N0);
4373 SDValue N2 = DAG.getNode(ARMISD::VUZP, DL, VT16Bit, N1, N1);
4374
4375 if (VT.is64BitVector()) {
4376 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, N2);
4377 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i32, Extended,
4378 DAG.getIntPtrConstant(0));
4379 } else {
4380 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, N2,
4381 DAG.getIntPtrConstant(0));
4382 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, Extracted);
4383 }
4384}
4385
4386static SDValue LowerCTPOP(SDNode *N, SelectionDAG &DAG,
4387 const ARMSubtarget *ST) {
4388 EVT VT = N->getValueType(0);
4389
4390 assert(ST->hasNEON() && "Custom ctpop lowering requires NEON.");
Matt Beaumont-Gay50f61b62012-12-04 23:54:02 +00004391 assert((VT == MVT::v2i32 || VT == MVT::v4i32 ||
4392 VT == MVT::v4i16 || VT == MVT::v8i16) &&
Evan Chengb4eae132012-12-04 22:41:50 +00004393 "Unexpected type for custom ctpop lowering");
4394
4395 if (VT.getVectorElementType() == MVT::i32)
4396 return lowerCTPOP32BitElements(N, DAG);
4397 else
4398 return lowerCTPOP16BitElements(N, DAG);
4399}
4400
Bob Wilson2e076c42009-06-22 23:27:02 +00004401static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
4402 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00004403 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004404 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004405
Bob Wilson7d471332010-11-18 21:16:28 +00004406 if (!VT.isVector())
4407 return SDValue();
4408
Bob Wilson2e076c42009-06-22 23:27:02 +00004409 // Lower vector shifts on NEON to use VSHL.
Bob Wilson7d471332010-11-18 21:16:28 +00004410 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00004411
Bob Wilson7d471332010-11-18 21:16:28 +00004412 // Left shifts translate directly to the vshiftu intrinsic.
4413 if (N->getOpcode() == ISD::SHL)
Bob Wilson2e076c42009-06-22 23:27:02 +00004414 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilson7d471332010-11-18 21:16:28 +00004415 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
4416 N->getOperand(0), N->getOperand(1));
4417
4418 assert((N->getOpcode() == ISD::SRA ||
4419 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
4420
4421 // NEON uses the same intrinsics for both left and right shifts. For
4422 // right shifts, the shift amounts are negative, so negate the vector of
4423 // shift amounts.
4424 EVT ShiftVT = N->getOperand(1).getValueType();
4425 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
4426 getZeroVector(ShiftVT, DAG, dl),
4427 N->getOperand(1));
4428 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
4429 Intrinsic::arm_neon_vshifts :
4430 Intrinsic::arm_neon_vshiftu);
4431 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
4432 DAG.getConstant(vshiftInt, MVT::i32),
4433 N->getOperand(0), NegatedCount);
4434}
4435
4436static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
4437 const ARMSubtarget *ST) {
4438 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004439 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004440
Eli Friedman682d8c12009-08-22 03:13:10 +00004441 // We can get here for a node like i32 = ISD::SHL i32, i64
4442 if (VT != MVT::i64)
4443 return SDValue();
4444
4445 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattnerf81d5882007-11-24 07:07:01 +00004446 "Unknown shift to lower!");
Duncan Sands6ed40142008-12-01 11:39:25 +00004447
Chris Lattnerf81d5882007-11-24 07:07:01 +00004448 // We only lower SRA, SRL of 1 here, all others use generic lowering.
4449 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmaneffb8942008-09-12 16:56:44 +00004450 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands6ed40142008-12-01 11:39:25 +00004451 return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004452
Chris Lattnerf81d5882007-11-24 07:07:01 +00004453 // If we are in thumb mode, we don't have RRX.
David Goodwin22c2fba2009-07-08 23:10:31 +00004454 if (ST->isThumb1Only()) return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004455
Chris Lattnerf81d5882007-11-24 07:07:01 +00004456 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson9f944592009-08-11 20:47:22 +00004457 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilson26fdebc2010-05-25 03:36:52 +00004458 DAG.getConstant(0, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00004459 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilson26fdebc2010-05-25 03:36:52 +00004460 DAG.getConstant(1, MVT::i32));
Bob Wilson7117a912009-03-20 22:42:55 +00004461
Chris Lattnerf81d5882007-11-24 07:07:01 +00004462 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
4463 // captures the result into a carry flag.
4464 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Craig Topper48d114b2014-04-26 18:35:24 +00004465 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), Hi);
Bob Wilson7117a912009-03-20 22:42:55 +00004466
Chris Lattnerf81d5882007-11-24 07:07:01 +00004467 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson9f944592009-08-11 20:47:22 +00004468 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson7117a912009-03-20 22:42:55 +00004469
Chris Lattnerf81d5882007-11-24 07:07:01 +00004470 // Merge the pieces into a single i64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00004471 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattnerf81d5882007-11-24 07:07:01 +00004472}
4473
Bob Wilson2e076c42009-06-22 23:27:02 +00004474static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4475 SDValue TmpOp0, TmpOp1;
4476 bool Invert = false;
4477 bool Swap = false;
4478 unsigned Opc = 0;
4479
4480 SDValue Op0 = Op.getOperand(0);
4481 SDValue Op1 = Op.getOperand(1);
4482 SDValue CC = Op.getOperand(2);
Tim Northover45aa89c2015-02-08 00:50:47 +00004483 EVT CmpVT = Op0.getValueType().changeVectorElementTypeToInteger();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004484 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00004485 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004486 SDLoc dl(Op);
Bob Wilson2e076c42009-06-22 23:27:02 +00004487
Oliver Stannard51b1d462014-08-21 12:50:31 +00004488 if (Op1.getValueType().isFloatingPoint()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004489 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004490 default: llvm_unreachable("Illegal FP comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004491 case ISD::SETUNE:
4492 case ISD::SETNE: Invert = true; // Fallthrough
4493 case ISD::SETOEQ:
4494 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4495 case ISD::SETOLT:
4496 case ISD::SETLT: Swap = true; // Fallthrough
4497 case ISD::SETOGT:
4498 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4499 case ISD::SETOLE:
4500 case ISD::SETLE: Swap = true; // Fallthrough
4501 case ISD::SETOGE:
4502 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4503 case ISD::SETUGE: Swap = true; // Fallthrough
4504 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
4505 case ISD::SETUGT: Swap = true; // Fallthrough
4506 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
4507 case ISD::SETUEQ: Invert = true; // Fallthrough
4508 case ISD::SETONE:
4509 // Expand this to (OLT | OGT).
4510 TmpOp0 = Op0;
4511 TmpOp1 = Op1;
4512 Opc = ISD::OR;
Tim Northover45aa89c2015-02-08 00:50:47 +00004513 Op0 = DAG.getNode(ARMISD::VCGT, dl, CmpVT, TmpOp1, TmpOp0);
4514 Op1 = DAG.getNode(ARMISD::VCGT, dl, CmpVT, TmpOp0, TmpOp1);
Bob Wilson2e076c42009-06-22 23:27:02 +00004515 break;
4516 case ISD::SETUO: Invert = true; // Fallthrough
4517 case ISD::SETO:
4518 // Expand this to (OLT | OGE).
4519 TmpOp0 = Op0;
4520 TmpOp1 = Op1;
4521 Opc = ISD::OR;
Tim Northover45aa89c2015-02-08 00:50:47 +00004522 Op0 = DAG.getNode(ARMISD::VCGT, dl, CmpVT, TmpOp1, TmpOp0);
4523 Op1 = DAG.getNode(ARMISD::VCGE, dl, CmpVT, TmpOp0, TmpOp1);
Bob Wilson2e076c42009-06-22 23:27:02 +00004524 break;
4525 }
4526 } else {
4527 // Integer comparisons.
4528 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004529 default: llvm_unreachable("Illegal integer comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004530 case ISD::SETNE: Invert = true;
4531 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4532 case ISD::SETLT: Swap = true;
4533 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4534 case ISD::SETLE: Swap = true;
4535 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4536 case ISD::SETULT: Swap = true;
4537 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
4538 case ISD::SETULE: Swap = true;
4539 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
4540 }
4541
Nick Lewyckya21d3da2009-07-08 03:04:38 +00004542 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson2e076c42009-06-22 23:27:02 +00004543 if (Opc == ARMISD::VCEQ) {
4544
4545 SDValue AndOp;
4546 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4547 AndOp = Op0;
4548 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
4549 AndOp = Op1;
4550
4551 // Ignore bitconvert.
Wesley Peck527da1b2010-11-23 03:31:01 +00004552 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00004553 AndOp = AndOp.getOperand(0);
4554
4555 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
4556 Opc = ARMISD::VTST;
Tim Northover45aa89c2015-02-08 00:50:47 +00004557 Op0 = DAG.getNode(ISD::BITCAST, dl, CmpVT, AndOp.getOperand(0));
4558 Op1 = DAG.getNode(ISD::BITCAST, dl, CmpVT, AndOp.getOperand(1));
Bob Wilson2e076c42009-06-22 23:27:02 +00004559 Invert = !Invert;
4560 }
4561 }
4562 }
4563
4564 if (Swap)
4565 std::swap(Op0, Op1);
4566
Owen Andersonc7baee32010-11-08 23:21:22 +00004567 // If one of the operands is a constant vector zero, attempt to fold the
4568 // comparison to a specialized compare-against-zero form.
4569 SDValue SingleOp;
4570 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4571 SingleOp = Op0;
4572 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
4573 if (Opc == ARMISD::VCGE)
4574 Opc = ARMISD::VCLEZ;
4575 else if (Opc == ARMISD::VCGT)
4576 Opc = ARMISD::VCLTZ;
4577 SingleOp = Op1;
4578 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004579
Owen Andersonc7baee32010-11-08 23:21:22 +00004580 SDValue Result;
4581 if (SingleOp.getNode()) {
4582 switch (Opc) {
4583 case ARMISD::VCEQ:
Tim Northover45aa89c2015-02-08 00:50:47 +00004584 Result = DAG.getNode(ARMISD::VCEQZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004585 case ARMISD::VCGE:
Tim Northover45aa89c2015-02-08 00:50:47 +00004586 Result = DAG.getNode(ARMISD::VCGEZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004587 case ARMISD::VCLEZ:
Tim Northover45aa89c2015-02-08 00:50:47 +00004588 Result = DAG.getNode(ARMISD::VCLEZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004589 case ARMISD::VCGT:
Tim Northover45aa89c2015-02-08 00:50:47 +00004590 Result = DAG.getNode(ARMISD::VCGTZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004591 case ARMISD::VCLTZ:
Tim Northover45aa89c2015-02-08 00:50:47 +00004592 Result = DAG.getNode(ARMISD::VCLTZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004593 default:
Tim Northover45aa89c2015-02-08 00:50:47 +00004594 Result = DAG.getNode(Opc, dl, CmpVT, Op0, Op1);
Owen Andersonc7baee32010-11-08 23:21:22 +00004595 }
4596 } else {
Tim Northover45aa89c2015-02-08 00:50:47 +00004597 Result = DAG.getNode(Opc, dl, CmpVT, Op0, Op1);
Owen Andersonc7baee32010-11-08 23:21:22 +00004598 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004599
Tim Northover45aa89c2015-02-08 00:50:47 +00004600 Result = DAG.getSExtOrTrunc(Result, dl, VT);
4601
Bob Wilson2e076c42009-06-22 23:27:02 +00004602 if (Invert)
4603 Result = DAG.getNOT(dl, Result, VT);
4604
4605 return Result;
4606}
4607
Bob Wilson5b2b5042010-06-14 22:19:57 +00004608/// isNEONModifiedImm - Check if the specified splat value corresponds to a
4609/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsona3f19012010-07-13 21:16:48 +00004610/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilson5b2b5042010-06-14 22:19:57 +00004611static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
4612 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Andersona4076922010-11-05 21:57:54 +00004613 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004614 unsigned OpCmode, Imm;
Bob Wilson6eae5202010-06-11 21:34:50 +00004615
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004616 // SplatBitSize is set to the smallest size that splats the vector, so a
4617 // zero vector will always have SplatBitSize == 8. However, NEON modified
4618 // immediate instructions others than VMOV do not support the 8-bit encoding
4619 // of a zero vector, and the default encoding of zero is supposed to be the
4620 // 32-bit version.
4621 if (SplatBits == 0)
4622 SplatBitSize = 32;
4623
Bob Wilson2e076c42009-06-22 23:27:02 +00004624 switch (SplatBitSize) {
4625 case 8:
Owen Andersona4076922010-11-05 21:57:54 +00004626 if (type != VMOVModImm)
Bob Wilsonbad47f62010-07-14 06:31:50 +00004627 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004628 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson2e076c42009-06-22 23:27:02 +00004629 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004630 OpCmode = 0xe;
Bob Wilson6eae5202010-06-11 21:34:50 +00004631 Imm = SplatBits;
Bob Wilsona3f19012010-07-13 21:16:48 +00004632 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004633 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00004634
4635 case 16:
4636 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004637 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004638 if ((SplatBits & ~0xff) == 0) {
4639 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004640 OpCmode = 0x8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004641 Imm = SplatBits;
4642 break;
4643 }
4644 if ((SplatBits & ~0xff00) == 0) {
4645 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004646 OpCmode = 0xa;
Bob Wilson6eae5202010-06-11 21:34:50 +00004647 Imm = SplatBits >> 8;
4648 break;
4649 }
4650 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004651
4652 case 32:
4653 // NEON's 32-bit VMOV supports splat values where:
4654 // * only one byte is nonzero, or
4655 // * the least significant byte is 0xff and the second byte is nonzero, or
4656 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004657 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson6eae5202010-06-11 21:34:50 +00004658 if ((SplatBits & ~0xff) == 0) {
4659 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004660 OpCmode = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004661 Imm = SplatBits;
4662 break;
4663 }
4664 if ((SplatBits & ~0xff00) == 0) {
4665 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004666 OpCmode = 0x2;
Bob Wilson6eae5202010-06-11 21:34:50 +00004667 Imm = SplatBits >> 8;
4668 break;
4669 }
4670 if ((SplatBits & ~0xff0000) == 0) {
4671 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004672 OpCmode = 0x4;
Bob Wilson6eae5202010-06-11 21:34:50 +00004673 Imm = SplatBits >> 16;
4674 break;
4675 }
4676 if ((SplatBits & ~0xff000000) == 0) {
4677 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004678 OpCmode = 0x6;
Bob Wilson6eae5202010-06-11 21:34:50 +00004679 Imm = SplatBits >> 24;
4680 break;
4681 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004682
Owen Andersona4076922010-11-05 21:57:54 +00004683 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
4684 if (type == OtherModImm) return SDValue();
4685
Bob Wilson2e076c42009-06-22 23:27:02 +00004686 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004687 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
4688 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004689 OpCmode = 0xc;
Bob Wilson6eae5202010-06-11 21:34:50 +00004690 Imm = SplatBits >> 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004691 break;
4692 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004693
4694 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004695 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
4696 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004697 OpCmode = 0xd;
Bob Wilson6eae5202010-06-11 21:34:50 +00004698 Imm = SplatBits >> 16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004699 break;
4700 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004701
4702 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
4703 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
4704 // VMOV.I32. A (very) minor optimization would be to replicate the value
4705 // and fall through here to test for a valid 64-bit splat. But, then the
4706 // caller would also need to check and handle the change in size.
Bob Wilson6eae5202010-06-11 21:34:50 +00004707 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004708
4709 case 64: {
Owen Andersona4076922010-11-05 21:57:54 +00004710 if (type != VMOVModImm)
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004711 return SDValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00004712 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson2e076c42009-06-22 23:27:02 +00004713 uint64_t BitMask = 0xff;
4714 uint64_t Val = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004715 unsigned ImmMask = 1;
4716 Imm = 0;
Bob Wilson2e076c42009-06-22 23:27:02 +00004717 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson6eae5202010-06-11 21:34:50 +00004718 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004719 Val |= BitMask;
Bob Wilson6eae5202010-06-11 21:34:50 +00004720 Imm |= ImmMask;
4721 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004722 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004723 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004724 BitMask <<= 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004725 ImmMask <<= 1;
Bob Wilson2e076c42009-06-22 23:27:02 +00004726 }
Christian Pirker6f81e752014-06-23 18:05:53 +00004727
4728 if (DAG.getTargetLoweringInfo().isBigEndian())
4729 // swap higher and lower 32 bit word
4730 Imm = ((Imm & 0xf) << 4) | ((Imm & 0xf0) >> 4);
4731
Bob Wilson6eae5202010-06-11 21:34:50 +00004732 // Op=1, Cmode=1110.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004733 OpCmode = 0x1e;
Bob Wilsona3f19012010-07-13 21:16:48 +00004734 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson2e076c42009-06-22 23:27:02 +00004735 break;
4736 }
4737
Bob Wilson6eae5202010-06-11 21:34:50 +00004738 default:
Bob Wilson0ae08932010-06-19 05:32:09 +00004739 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson6eae5202010-06-11 21:34:50 +00004740 }
4741
Bob Wilsona3f19012010-07-13 21:16:48 +00004742 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
4743 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00004744}
4745
Lang Hames591cdaf2012-03-29 21:56:11 +00004746SDValue ARMTargetLowering::LowerConstantFP(SDValue Op, SelectionDAG &DAG,
4747 const ARMSubtarget *ST) const {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004748 if (!ST->hasVFP3())
Lang Hames591cdaf2012-03-29 21:56:11 +00004749 return SDValue();
4750
Tim Northoverf79c3a52013-08-20 08:57:11 +00004751 bool IsDouble = Op.getValueType() == MVT::f64;
Lang Hames591cdaf2012-03-29 21:56:11 +00004752 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004753
Oliver Stannard51b1d462014-08-21 12:50:31 +00004754 // Use the default (constant pool) lowering for double constants when we have
4755 // an SP-only FPU
4756 if (IsDouble && Subtarget->isFPOnlySP())
4757 return SDValue();
4758
Lang Hames591cdaf2012-03-29 21:56:11 +00004759 // Try splatting with a VMOV.f32...
4760 APFloat FPVal = CFP->getValueAPF();
Tim Northoverf79c3a52013-08-20 08:57:11 +00004761 int ImmVal = IsDouble ? ARM_AM::getFP64Imm(FPVal) : ARM_AM::getFP32Imm(FPVal);
4762
Lang Hames591cdaf2012-03-29 21:56:11 +00004763 if (ImmVal != -1) {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004764 if (IsDouble || !ST->useNEONForSinglePrecisionFP()) {
4765 // We have code in place to select a valid ConstantFP already, no need to
4766 // do any mangling.
4767 return Op;
4768 }
4769
4770 // It's a float and we are trying to use NEON operations where
4771 // possible. Lower it to a splat followed by an extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004772 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004773 SDValue NewVal = DAG.getTargetConstant(ImmVal, MVT::i32);
4774 SDValue VecConstant = DAG.getNode(ARMISD::VMOVFPIMM, DL, MVT::v2f32,
4775 NewVal);
4776 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecConstant,
4777 DAG.getConstant(0, MVT::i32));
4778 }
4779
Tim Northoverf79c3a52013-08-20 08:57:11 +00004780 // The rest of our options are NEON only, make sure that's allowed before
4781 // proceeding..
4782 if (!ST->hasNEON() || (!IsDouble && !ST->useNEONForSinglePrecisionFP()))
4783 return SDValue();
4784
Lang Hames591cdaf2012-03-29 21:56:11 +00004785 EVT VMovVT;
Tim Northoverf79c3a52013-08-20 08:57:11 +00004786 uint64_t iVal = FPVal.bitcastToAPInt().getZExtValue();
4787
4788 // It wouldn't really be worth bothering for doubles except for one very
4789 // important value, which does happen to match: 0.0. So make sure we don't do
4790 // anything stupid.
4791 if (IsDouble && (iVal & 0xffffffff) != (iVal >> 32))
4792 return SDValue();
4793
4794 // Try a VMOV.i32 (FIXME: i8, i16, or i64 could work too).
4795 SDValue NewVal = isNEONModifiedImm(iVal & 0xffffffffU, 0, 32, DAG, VMovVT,
4796 false, VMOVModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004797 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004798 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004799 SDValue VecConstant = DAG.getNode(ARMISD::VMOVIMM, DL, VMovVT,
4800 NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004801 if (IsDouble)
4802 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4803
4804 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004805 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4806 VecConstant);
4807 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4808 DAG.getConstant(0, MVT::i32));
4809 }
4810
4811 // Finally, try a VMVN.i32
Tim Northoverf79c3a52013-08-20 08:57:11 +00004812 NewVal = isNEONModifiedImm(~iVal & 0xffffffffU, 0, 32, DAG, VMovVT,
4813 false, VMVNModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004814 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004815 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004816 SDValue VecConstant = DAG.getNode(ARMISD::VMVNIMM, DL, VMovVT, NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004817
4818 if (IsDouble)
4819 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4820
4821 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004822 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4823 VecConstant);
4824 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4825 DAG.getConstant(0, MVT::i32));
4826 }
4827
4828 return SDValue();
4829}
4830
Quentin Colombet8e1fe842012-11-02 21:32:17 +00004831// check if an VEXT instruction can handle the shuffle mask when the
4832// vector sources of the shuffle are the same.
4833static bool isSingletonVEXTMask(ArrayRef<int> M, EVT VT, unsigned &Imm) {
4834 unsigned NumElts = VT.getVectorNumElements();
4835
4836 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4837 if (M[0] < 0)
4838 return false;
4839
4840 Imm = M[0];
4841
4842 // If this is a VEXT shuffle, the immediate value is the index of the first
4843 // element. The other shuffle indices must be the successive elements after
4844 // the first one.
4845 unsigned ExpectedElt = Imm;
4846 for (unsigned i = 1; i < NumElts; ++i) {
4847 // Increment the expected index. If it wraps around, just follow it
4848 // back to index zero and keep going.
4849 ++ExpectedElt;
4850 if (ExpectedElt == NumElts)
4851 ExpectedElt = 0;
4852
4853 if (M[i] < 0) continue; // ignore UNDEF indices
4854 if (ExpectedElt != static_cast<unsigned>(M[i]))
4855 return false;
4856 }
4857
4858 return true;
4859}
4860
Lang Hames591cdaf2012-03-29 21:56:11 +00004861
Benjamin Kramer339ced42012-01-15 13:16:05 +00004862static bool isVEXTMask(ArrayRef<int> M, EVT VT,
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004863 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004864 unsigned NumElts = VT.getVectorNumElements();
4865 ReverseVEXT = false;
Bob Wilson411dfad2010-08-17 05:54:34 +00004866
4867 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4868 if (M[0] < 0)
4869 return false;
4870
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004871 Imm = M[0];
Bob Wilson32cd8552009-08-19 17:03:43 +00004872
4873 // If this is a VEXT shuffle, the immediate value is the index of the first
4874 // element. The other shuffle indices must be the successive elements after
4875 // the first one.
4876 unsigned ExpectedElt = Imm;
4877 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004878 // Increment the expected index. If it wraps around, it may still be
4879 // a VEXT but the source vectors must be swapped.
4880 ExpectedElt += 1;
4881 if (ExpectedElt == NumElts * 2) {
4882 ExpectedElt = 0;
4883 ReverseVEXT = true;
4884 }
4885
Bob Wilson411dfad2010-08-17 05:54:34 +00004886 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004887 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilson32cd8552009-08-19 17:03:43 +00004888 return false;
4889 }
4890
4891 // Adjust the index value if the source operands will be swapped.
4892 if (ReverseVEXT)
4893 Imm -= NumElts;
4894
Bob Wilson32cd8552009-08-19 17:03:43 +00004895 return true;
4896}
4897
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004898/// isVREVMask - Check if a vector shuffle corresponds to a VREV
4899/// instruction with the specified blocksize. (The order of the elements
4900/// within each block of the vector is reversed.)
Benjamin Kramer339ced42012-01-15 13:16:05 +00004901static bool isVREVMask(ArrayRef<int> M, EVT VT, unsigned BlockSize) {
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004902 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
4903 "Only possible block sizes for VREV are: 16, 32, 64");
4904
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004905 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson854530a2009-10-21 21:36:27 +00004906 if (EltSz == 64)
4907 return false;
4908
4909 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004910 unsigned BlockElts = M[0] + 1;
Bob Wilson411dfad2010-08-17 05:54:34 +00004911 // If the first shuffle index is UNDEF, be optimistic.
4912 if (M[0] < 0)
4913 BlockElts = BlockSize / EltSz;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004914
4915 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
4916 return false;
4917
4918 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004919 if (M[i] < 0) continue; // ignore UNDEF indices
4920 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004921 return false;
4922 }
4923
4924 return true;
4925}
4926
Benjamin Kramer339ced42012-01-15 13:16:05 +00004927static bool isVTBLMask(ArrayRef<int> M, EVT VT) {
Bill Wendling865f8b52011-03-15 21:15:20 +00004928 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
4929 // range, then 0 is placed into the resulting vector. So pretty much any mask
4930 // of 8 elements can work here.
4931 return VT == MVT::v8i8 && M.size() == 8;
4932}
4933
Benjamin Kramer339ced42012-01-15 13:16:05 +00004934static bool isVTRNMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004935 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4936 if (EltSz == 64)
4937 return false;
4938
Bob Wilsona7062312009-08-21 20:54:19 +00004939 unsigned NumElts = VT.getVectorNumElements();
4940 WhichResult = (M[0] == 0 ? 0 : 1);
4941 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004942 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4943 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsona7062312009-08-21 20:54:19 +00004944 return false;
4945 }
4946 return true;
4947}
4948
Bob Wilson0bbd3072009-12-03 06:40:55 +00004949/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
4950/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4951/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00004952static bool isVTRN_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004953 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4954 if (EltSz == 64)
4955 return false;
4956
4957 unsigned NumElts = VT.getVectorNumElements();
4958 WhichResult = (M[0] == 0 ? 0 : 1);
4959 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004960 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4961 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson0bbd3072009-12-03 06:40:55 +00004962 return false;
4963 }
4964 return true;
4965}
4966
Benjamin Kramer339ced42012-01-15 13:16:05 +00004967static bool isVUZPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004968 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4969 if (EltSz == 64)
4970 return false;
4971
Bob Wilsona7062312009-08-21 20:54:19 +00004972 unsigned NumElts = VT.getVectorNumElements();
4973 WhichResult = (M[0] == 0 ? 0 : 1);
4974 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004975 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsona7062312009-08-21 20:54:19 +00004976 if ((unsigned) M[i] != 2 * i + WhichResult)
4977 return false;
4978 }
4979
4980 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00004981 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00004982 return false;
4983
4984 return true;
4985}
4986
Bob Wilson0bbd3072009-12-03 06:40:55 +00004987/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
4988/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4989/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
Benjamin Kramer339ced42012-01-15 13:16:05 +00004990static bool isVUZP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004991 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4992 if (EltSz == 64)
4993 return false;
4994
4995 unsigned Half = VT.getVectorNumElements() / 2;
4996 WhichResult = (M[0] == 0 ? 0 : 1);
4997 for (unsigned j = 0; j != 2; ++j) {
4998 unsigned Idx = WhichResult;
4999 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00005000 int MIdx = M[i + j * Half];
5001 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson0bbd3072009-12-03 06:40:55 +00005002 return false;
5003 Idx += 2;
5004 }
5005 }
5006
5007 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
5008 if (VT.is64BitVector() && EltSz == 32)
5009 return false;
5010
5011 return true;
5012}
5013
Benjamin Kramer339ced42012-01-15 13:16:05 +00005014static bool isVZIPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00005015 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5016 if (EltSz == 64)
5017 return false;
5018
Bob Wilsona7062312009-08-21 20:54:19 +00005019 unsigned NumElts = VT.getVectorNumElements();
5020 WhichResult = (M[0] == 0 ? 0 : 1);
5021 unsigned Idx = WhichResult * NumElts / 2;
5022 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00005023 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
5024 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsona7062312009-08-21 20:54:19 +00005025 return false;
5026 Idx += 1;
5027 }
5028
5029 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00005030 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00005031 return false;
5032
5033 return true;
5034}
5035
Bob Wilson0bbd3072009-12-03 06:40:55 +00005036/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
5037/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
5038/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005039static bool isVZIP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00005040 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5041 if (EltSz == 64)
5042 return false;
5043
5044 unsigned NumElts = VT.getVectorNumElements();
5045 WhichResult = (M[0] == 0 ? 0 : 1);
5046 unsigned Idx = WhichResult * NumElts / 2;
5047 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00005048 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
5049 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson0bbd3072009-12-03 06:40:55 +00005050 return false;
5051 Idx += 1;
5052 }
5053
5054 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
5055 if (VT.is64BitVector() && EltSz == 32)
5056 return false;
5057
5058 return true;
5059}
5060
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005061/// \return true if this is a reverse operation on an vector.
5062static bool isReverseMask(ArrayRef<int> M, EVT VT) {
5063 unsigned NumElts = VT.getVectorNumElements();
5064 // Make sure the mask has the right size.
5065 if (NumElts != M.size())
5066 return false;
5067
5068 // Look for <15, ..., 3, -1, 1, 0>.
5069 for (unsigned i = 0; i != NumElts; ++i)
5070 if (M[i] >= 0 && M[i] != (int) (NumElts - 1 - i))
5071 return false;
5072
5073 return true;
5074}
5075
Dale Johannesen2bff5052010-07-29 20:10:08 +00005076// If N is an integer constant that can be moved into a register in one
5077// instruction, return an SDValue of such a constant (will become a MOV
5078// instruction). Otherwise return null.
5079static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005080 const ARMSubtarget *ST, SDLoc dl) {
Dale Johannesen2bff5052010-07-29 20:10:08 +00005081 uint64_t Val;
5082 if (!isa<ConstantSDNode>(N))
5083 return SDValue();
5084 Val = cast<ConstantSDNode>(N)->getZExtValue();
5085
5086 if (ST->isThumb1Only()) {
5087 if (Val <= 255 || ~Val <= 255)
5088 return DAG.getConstant(Val, MVT::i32);
5089 } else {
5090 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
5091 return DAG.getConstant(Val, MVT::i32);
5092 }
5093 return SDValue();
5094}
5095
Bob Wilson2e076c42009-06-22 23:27:02 +00005096// If this is a case we can't handle, return null and let the default
5097// expansion code take care of it.
Bob Wilson6f2b8962011-01-07 21:37:30 +00005098SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
5099 const ARMSubtarget *ST) const {
Bob Wilsonfcd63612009-08-13 01:57:47 +00005100 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005101 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005102 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00005103
5104 APInt SplatBits, SplatUndef;
5105 unsigned SplatBitSize;
5106 bool HasAnyUndefs;
5107 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikovece642a2009-08-29 00:08:18 +00005108 if (SplatBitSize <= 64) {
Bob Wilson5b2b5042010-06-14 22:19:57 +00005109 // Check if an immediate VMOV works.
Bob Wilsona3f19012010-07-13 21:16:48 +00005110 EVT VmovVT;
Bob Wilson5b2b5042010-06-14 22:19:57 +00005111 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsona3f19012010-07-13 21:16:48 +00005112 SplatUndef.getZExtValue(), SplatBitSize,
Owen Andersona4076922010-11-05 21:57:54 +00005113 DAG, VmovVT, VT.is128BitVector(),
5114 VMOVModImm);
Bob Wilsona3f19012010-07-13 21:16:48 +00005115 if (Val.getNode()) {
5116 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00005117 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsona3f19012010-07-13 21:16:48 +00005118 }
Bob Wilsonbad47f62010-07-14 06:31:50 +00005119
5120 // Try an immediate VMVN.
Eli Friedmanaa6ec392011-10-13 22:40:23 +00005121 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00005122 Val = isNEONModifiedImm(NegatedImm,
5123 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peck527da1b2010-11-23 03:31:01 +00005124 DAG, VmovVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00005125 VMVNModImm);
Bob Wilsonbad47f62010-07-14 06:31:50 +00005126 if (Val.getNode()) {
5127 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00005128 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsonbad47f62010-07-14 06:31:50 +00005129 }
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00005130
5131 // Use vmov.f32 to materialize other v2f32 and v4f32 splats.
Eli Friedmanc9bf1b12011-12-15 22:56:53 +00005132 if ((VT == MVT::v2f32 || VT == MVT::v4f32) && SplatBitSize == 32) {
Eli Friedman4e36a932011-12-09 23:54:42 +00005133 int ImmVal = ARM_AM::getFP32Imm(SplatBits);
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00005134 if (ImmVal != -1) {
5135 SDValue Val = DAG.getTargetConstant(ImmVal, MVT::i32);
5136 return DAG.getNode(ARMISD::VMOVFPIMM, dl, VT, Val);
5137 }
5138 }
Anton Korobeynikovece642a2009-08-29 00:08:18 +00005139 }
Bob Wilson0dbdec82009-07-30 00:31:25 +00005140 }
5141
Bob Wilson91fdf682010-05-22 00:23:12 +00005142 // Scan through the operands to see if only one value is used.
James Molloy49bdbce2012-09-06 09:55:02 +00005143 //
5144 // As an optimisation, even if more than one value is used it may be more
5145 // profitable to splat with one value then change some lanes.
5146 //
5147 // Heuristically we decide to do this if the vector has a "dominant" value,
5148 // defined as splatted to more than half of the lanes.
Bob Wilson91fdf682010-05-22 00:23:12 +00005149 unsigned NumElts = VT.getVectorNumElements();
5150 bool isOnlyLowElement = true;
5151 bool usesOnlyOneValue = true;
James Molloy49bdbce2012-09-06 09:55:02 +00005152 bool hasDominantValue = false;
Bob Wilson91fdf682010-05-22 00:23:12 +00005153 bool isConstant = true;
James Molloy49bdbce2012-09-06 09:55:02 +00005154
5155 // Map of the number of times a particular SDValue appears in the
5156 // element list.
James Molloy9d30dc22012-09-06 10:32:08 +00005157 DenseMap<SDValue, unsigned> ValueCounts;
Bob Wilson91fdf682010-05-22 00:23:12 +00005158 SDValue Value;
5159 for (unsigned i = 0; i < NumElts; ++i) {
5160 SDValue V = Op.getOperand(i);
5161 if (V.getOpcode() == ISD::UNDEF)
5162 continue;
5163 if (i > 0)
5164 isOnlyLowElement = false;
5165 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
5166 isConstant = false;
5167
James Molloy49bdbce2012-09-06 09:55:02 +00005168 ValueCounts.insert(std::make_pair(V, 0));
James Molloy9d30dc22012-09-06 10:32:08 +00005169 unsigned &Count = ValueCounts[V];
Jim Grosbach54efea02013-03-02 20:16:15 +00005170
James Molloy49bdbce2012-09-06 09:55:02 +00005171 // Is this value dominant? (takes up more than half of the lanes)
5172 if (++Count > (NumElts / 2)) {
5173 hasDominantValue = true;
Bob Wilson91fdf682010-05-22 00:23:12 +00005174 Value = V;
James Molloy49bdbce2012-09-06 09:55:02 +00005175 }
Bob Wilson91fdf682010-05-22 00:23:12 +00005176 }
James Molloy49bdbce2012-09-06 09:55:02 +00005177 if (ValueCounts.size() != 1)
5178 usesOnlyOneValue = false;
5179 if (!Value.getNode() && ValueCounts.size() > 0)
5180 Value = ValueCounts.begin()->first;
Bob Wilson91fdf682010-05-22 00:23:12 +00005181
James Molloy49bdbce2012-09-06 09:55:02 +00005182 if (ValueCounts.size() == 0)
Bob Wilson91fdf682010-05-22 00:23:12 +00005183 return DAG.getUNDEF(VT);
5184
Quentin Colombet0f2fe742013-07-23 22:34:47 +00005185 // Loads are better lowered with insert_vector_elt/ARMISD::BUILD_VECTOR.
5186 // Keep going if we are hitting this case.
5187 if (isOnlyLowElement && !ISD::isNormalLoad(Value.getNode()))
Bob Wilson91fdf682010-05-22 00:23:12 +00005188 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
5189
Dale Johannesen2bff5052010-07-29 20:10:08 +00005190 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5191
Dale Johannesen710a2d92010-10-19 20:00:17 +00005192 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
5193 // i32 and try again.
James Molloy49bdbce2012-09-06 09:55:02 +00005194 if (hasDominantValue && EltSize <= 32) {
5195 if (!isConstant) {
5196 SDValue N;
5197
5198 // If we are VDUPing a value that comes directly from a vector, that will
5199 // cause an unnecessary move to and from a GPR, where instead we could
Jim Grosbacha3c5c762013-03-02 20:16:24 +00005200 // just use VDUPLANE. We can only do this if the lane being extracted
5201 // is at a constant index, as the VDUP from lane instructions only have
5202 // constant-index forms.
5203 if (Value->getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
5204 isa<ConstantSDNode>(Value->getOperand(1))) {
Silviu Barangab1409702012-10-15 09:41:32 +00005205 // We need to create a new undef vector to use for the VDUPLANE if the
5206 // size of the vector from which we get the value is different than the
5207 // size of the vector that we need to create. We will insert the element
5208 // such that the register coalescer will remove unnecessary copies.
5209 if (VT != Value->getOperand(0).getValueType()) {
5210 ConstantSDNode *constIndex;
5211 constIndex = dyn_cast<ConstantSDNode>(Value->getOperand(1));
5212 assert(constIndex && "The index is not a constant!");
5213 unsigned index = constIndex->getAPIntValue().getLimitedValue() %
5214 VT.getVectorNumElements();
5215 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
5216 DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, DAG.getUNDEF(VT),
5217 Value, DAG.getConstant(index, MVT::i32)),
5218 DAG.getConstant(index, MVT::i32));
Jim Grosbachc6f19142013-03-02 20:16:19 +00005219 } else
Silviu Barangab1409702012-10-15 09:41:32 +00005220 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
James Molloy49bdbce2012-09-06 09:55:02 +00005221 Value->getOperand(0), Value->getOperand(1));
Jim Grosbachc6f19142013-03-02 20:16:19 +00005222 } else
James Molloy49bdbce2012-09-06 09:55:02 +00005223 N = DAG.getNode(ARMISD::VDUP, dl, VT, Value);
5224
5225 if (!usesOnlyOneValue) {
5226 // The dominant value was splatted as 'N', but we now have to insert
5227 // all differing elements.
5228 for (unsigned I = 0; I < NumElts; ++I) {
5229 if (Op.getOperand(I) == Value)
5230 continue;
5231 SmallVector<SDValue, 3> Ops;
5232 Ops.push_back(N);
5233 Ops.push_back(Op.getOperand(I));
5234 Ops.push_back(DAG.getConstant(I, MVT::i32));
Craig Topper48d114b2014-04-26 18:35:24 +00005235 N = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Ops);
James Molloy49bdbce2012-09-06 09:55:02 +00005236 }
5237 }
5238 return N;
5239 }
Dale Johannesen710a2d92010-10-19 20:00:17 +00005240 if (VT.getVectorElementType().isFloatingPoint()) {
5241 SmallVector<SDValue, 8> Ops;
5242 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00005243 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen710a2d92010-10-19 20:00:17 +00005244 Op.getOperand(i)));
Nate Begemanca524112010-11-10 21:35:41 +00005245 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
Craig Topper48d114b2014-04-26 18:35:24 +00005246 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, Ops);
Dale Johannesenff376752010-10-20 22:03:37 +00005247 Val = LowerBUILD_VECTOR(Val, DAG, ST);
5248 if (Val.getNode())
Wesley Peck527da1b2010-11-23 03:31:01 +00005249 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesen2bff5052010-07-29 20:10:08 +00005250 }
James Molloy49bdbce2012-09-06 09:55:02 +00005251 if (usesOnlyOneValue) {
5252 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
5253 if (isConstant && Val.getNode())
Jim Grosbach54efea02013-03-02 20:16:15 +00005254 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
James Molloy49bdbce2012-09-06 09:55:02 +00005255 }
Dale Johannesen2bff5052010-07-29 20:10:08 +00005256 }
5257
5258 // If all elements are constants and the case above didn't get hit, fall back
5259 // to the default expansion, which will generate a load from the constant
5260 // pool.
Bob Wilson91fdf682010-05-22 00:23:12 +00005261 if (isConstant)
5262 return SDValue();
5263
Bob Wilson6f2b8962011-01-07 21:37:30 +00005264 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
5265 if (NumElts >= 4) {
5266 SDValue shuffle = ReconstructShuffle(Op, DAG);
5267 if (shuffle != SDValue())
5268 return shuffle;
5269 }
5270
Bob Wilson91fdf682010-05-22 00:23:12 +00005271 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilsond8a9a042010-06-04 00:04:02 +00005272 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
5273 // will be legalized.
Bob Wilson91fdf682010-05-22 00:23:12 +00005274 if (EltSize >= 32) {
5275 // Do the expansion with floating-point types, since that is what the VFP
5276 // registers are defined to use, and since i64 is not legal.
5277 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5278 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilsond8a9a042010-06-04 00:04:02 +00005279 SmallVector<SDValue, 8> Ops;
5280 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00005281 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Craig Topper48d114b2014-04-26 18:35:24 +00005282 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005283 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00005284 }
5285
Jim Grosbach24e102a2013-07-08 18:18:52 +00005286 // If all else fails, just use a sequence of INSERT_VECTOR_ELT when we
5287 // know the default expansion would otherwise fall back on something even
5288 // worse. For a vector with one or two non-undef values, that's
5289 // scalar_to_vector for the elements followed by a shuffle (provided the
5290 // shuffle is valid for the target) and materialization element by element
5291 // on the stack followed by a load for everything else.
5292 if (!isConstant && !usesOnlyOneValue) {
5293 SDValue Vec = DAG.getUNDEF(VT);
5294 for (unsigned i = 0 ; i < NumElts; ++i) {
5295 SDValue V = Op.getOperand(i);
5296 if (V.getOpcode() == ISD::UNDEF)
5297 continue;
5298 SDValue LaneIdx = DAG.getConstant(i, MVT::i32);
5299 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Vec, V, LaneIdx);
5300 }
5301 return Vec;
5302 }
5303
Bob Wilson2e076c42009-06-22 23:27:02 +00005304 return SDValue();
5305}
5306
Bob Wilson6f2b8962011-01-07 21:37:30 +00005307// Gather data to see if the operation can be modelled as a
Andrew Trick5eb0a302011-01-19 02:26:13 +00005308// shuffle in combination with VEXTs.
Eric Christopher2af95512011-01-14 23:50:53 +00005309SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
5310 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005311 SDLoc dl(Op);
Bob Wilson6f2b8962011-01-07 21:37:30 +00005312 EVT VT = Op.getValueType();
5313 unsigned NumElts = VT.getVectorNumElements();
5314
5315 SmallVector<SDValue, 2> SourceVecs;
5316 SmallVector<unsigned, 2> MinElts;
5317 SmallVector<unsigned, 2> MaxElts;
Andrew Trick5eb0a302011-01-19 02:26:13 +00005318
Bob Wilson6f2b8962011-01-07 21:37:30 +00005319 for (unsigned i = 0; i < NumElts; ++i) {
5320 SDValue V = Op.getOperand(i);
5321 if (V.getOpcode() == ISD::UNDEF)
5322 continue;
5323 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
5324 // A shuffle can only come from building a vector from various
5325 // elements of other vectors.
5326 return SDValue();
Eli Friedman74d1da52011-10-14 23:58:49 +00005327 } else if (V.getOperand(0).getValueType().getVectorElementType() !=
5328 VT.getVectorElementType()) {
5329 // This code doesn't know how to handle shuffles where the vector
5330 // element types do not match (this happens because type legalization
5331 // promotes the return type of EXTRACT_VECTOR_ELT).
5332 // FIXME: It might be appropriate to extend this code to handle
5333 // mismatched types.
5334 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005335 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005336
Bob Wilson6f2b8962011-01-07 21:37:30 +00005337 // Record this extraction against the appropriate vector if possible...
5338 SDValue SourceVec = V.getOperand(0);
Jim Grosbach6df755c2012-07-25 17:02:47 +00005339 // If the element number isn't a constant, we can't effectively
5340 // analyze what's going on.
5341 if (!isa<ConstantSDNode>(V.getOperand(1)))
5342 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005343 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
5344 bool FoundSource = false;
5345 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
5346 if (SourceVecs[j] == SourceVec) {
5347 if (MinElts[j] > EltNo)
5348 MinElts[j] = EltNo;
5349 if (MaxElts[j] < EltNo)
5350 MaxElts[j] = EltNo;
5351 FoundSource = true;
5352 break;
5353 }
5354 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005355
Bob Wilson6f2b8962011-01-07 21:37:30 +00005356 // Or record a new source if not...
5357 if (!FoundSource) {
5358 SourceVecs.push_back(SourceVec);
5359 MinElts.push_back(EltNo);
5360 MaxElts.push_back(EltNo);
5361 }
5362 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005363
Bob Wilson6f2b8962011-01-07 21:37:30 +00005364 // Currently only do something sane when at most two source vectors
5365 // involved.
5366 if (SourceVecs.size() > 2)
5367 return SDValue();
5368
5369 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
5370 int VEXTOffsets[2] = {0, 0};
Andrew Trick5eb0a302011-01-19 02:26:13 +00005371
Bob Wilson6f2b8962011-01-07 21:37:30 +00005372 // This loop extracts the usage patterns of the source vectors
5373 // and prepares appropriate SDValues for a shuffle if possible.
5374 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
5375 if (SourceVecs[i].getValueType() == VT) {
5376 // No VEXT necessary
5377 ShuffleSrcs[i] = SourceVecs[i];
5378 VEXTOffsets[i] = 0;
5379 continue;
5380 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
5381 // It probably isn't worth padding out a smaller vector just to
5382 // break it down again in a shuffle.
5383 return SDValue();
5384 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005385
Bob Wilson6f2b8962011-01-07 21:37:30 +00005386 // Since only 64-bit and 128-bit vectors are legal on ARM and
5387 // we've eliminated the other cases...
Bob Wilson3fa9c062011-01-07 23:40:46 +00005388 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
5389 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick5eb0a302011-01-19 02:26:13 +00005390
Bob Wilson6f2b8962011-01-07 21:37:30 +00005391 if (MaxElts[i] - MinElts[i] >= NumElts) {
5392 // Span too large for a VEXT to cope
5393 return SDValue();
Andrew Trick5eb0a302011-01-19 02:26:13 +00005394 }
5395
Bob Wilson6f2b8962011-01-07 21:37:30 +00005396 if (MinElts[i] >= NumElts) {
5397 // The extraction can just take the second half
5398 VEXTOffsets[i] = NumElts;
Eric Christopher2af95512011-01-14 23:50:53 +00005399 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5400 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005401 DAG.getIntPtrConstant(NumElts));
5402 } else if (MaxElts[i] < NumElts) {
5403 // The extraction can just take the first half
5404 VEXTOffsets[i] = 0;
Eric Christopher2af95512011-01-14 23:50:53 +00005405 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5406 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005407 DAG.getIntPtrConstant(0));
5408 } else {
5409 // An actual VEXT is needed
5410 VEXTOffsets[i] = MinElts[i];
Eric Christopher2af95512011-01-14 23:50:53 +00005411 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5412 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005413 DAG.getIntPtrConstant(0));
Eric Christopher2af95512011-01-14 23:50:53 +00005414 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5415 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005416 DAG.getIntPtrConstant(NumElts));
5417 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
5418 DAG.getConstant(VEXTOffsets[i], MVT::i32));
5419 }
5420 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005421
Bob Wilson6f2b8962011-01-07 21:37:30 +00005422 SmallVector<int, 8> Mask;
Andrew Trick5eb0a302011-01-19 02:26:13 +00005423
Bob Wilson6f2b8962011-01-07 21:37:30 +00005424 for (unsigned i = 0; i < NumElts; ++i) {
5425 SDValue Entry = Op.getOperand(i);
5426 if (Entry.getOpcode() == ISD::UNDEF) {
5427 Mask.push_back(-1);
5428 continue;
5429 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005430
Bob Wilson6f2b8962011-01-07 21:37:30 +00005431 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher2af95512011-01-14 23:50:53 +00005432 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
5433 .getOperand(1))->getSExtValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005434 if (ExtractVec == SourceVecs[0]) {
5435 Mask.push_back(ExtractElt - VEXTOffsets[0]);
5436 } else {
5437 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
5438 }
5439 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005440
Bob Wilson6f2b8962011-01-07 21:37:30 +00005441 // Final check before we try to produce nonsense...
5442 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher2af95512011-01-14 23:50:53 +00005443 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
5444 &Mask[0]);
Andrew Trick5eb0a302011-01-19 02:26:13 +00005445
Bob Wilson6f2b8962011-01-07 21:37:30 +00005446 return SDValue();
5447}
5448
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005449/// isShuffleMaskLegal - Targets can use this to indicate that they only
5450/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5451/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5452/// are assumed to be legal.
5453bool
5454ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
5455 EVT VT) const {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005456 if (VT.getVectorNumElements() == 4 &&
5457 (VT.is128BitVector() || VT.is64BitVector())) {
5458 unsigned PFIndexes[4];
5459 for (unsigned i = 0; i != 4; ++i) {
5460 if (M[i] < 0)
5461 PFIndexes[i] = 8;
5462 else
5463 PFIndexes[i] = M[i];
5464 }
5465
5466 // Compute the index in the perfect shuffle table.
5467 unsigned PFTableIndex =
5468 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
5469 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5470 unsigned Cost = (PFEntry >> 30);
5471
5472 if (Cost <= 4)
5473 return true;
5474 }
5475
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005476 bool ReverseVEXT;
Bob Wilsona7062312009-08-21 20:54:19 +00005477 unsigned Imm, WhichResult;
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005478
Bob Wilson846bd792010-06-07 23:53:38 +00005479 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5480 return (EltSize >= 32 ||
5481 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005482 isVREVMask(M, VT, 64) ||
5483 isVREVMask(M, VT, 32) ||
5484 isVREVMask(M, VT, 16) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005485 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling865f8b52011-03-15 21:15:20 +00005486 isVTBLMask(M, VT) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005487 isVTRNMask(M, VT, WhichResult) ||
5488 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson0bbd3072009-12-03 06:40:55 +00005489 isVZIPMask(M, VT, WhichResult) ||
5490 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
5491 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005492 isVZIP_v_undef_Mask(M, VT, WhichResult) ||
5493 ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(M, VT)));
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005494}
5495
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005496/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5497/// the specified operations to build the shuffle.
5498static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
5499 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005500 SDLoc dl) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005501 unsigned OpNum = (PFEntry >> 26) & 0x0F;
5502 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
5503 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
5504
5505 enum {
5506 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
5507 OP_VREV,
5508 OP_VDUP0,
5509 OP_VDUP1,
5510 OP_VDUP2,
5511 OP_VDUP3,
5512 OP_VEXT1,
5513 OP_VEXT2,
5514 OP_VEXT3,
5515 OP_VUZPL, // VUZP, left result
5516 OP_VUZPR, // VUZP, right result
5517 OP_VZIPL, // VZIP, left result
5518 OP_VZIPR, // VZIP, right result
5519 OP_VTRNL, // VTRN, left result
5520 OP_VTRNR // VTRN, right result
5521 };
5522
5523 if (OpNum == OP_COPY) {
5524 if (LHSID == (1*9+2)*9+3) return LHS;
5525 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5526 return RHS;
5527 }
5528
5529 SDValue OpLHS, OpRHS;
5530 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5531 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
5532 EVT VT = OpLHS.getValueType();
5533
5534 switch (OpNum) {
5535 default: llvm_unreachable("Unknown shuffle opcode!");
5536 case OP_VREV:
Tanya Lattner48b182c2011-05-18 06:42:21 +00005537 // VREV divides the vector in half and swaps within the half.
Tanya Lattner1d117202011-05-18 21:44:54 +00005538 if (VT.getVectorElementType() == MVT::i32 ||
5539 VT.getVectorElementType() == MVT::f32)
Tanya Lattner48b182c2011-05-18 06:42:21 +00005540 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
5541 // vrev <4 x i16> -> VREV32
5542 if (VT.getVectorElementType() == MVT::i16)
5543 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
5544 // vrev <4 x i8> -> VREV16
5545 assert(VT.getVectorElementType() == MVT::i8);
5546 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005547 case OP_VDUP0:
5548 case OP_VDUP1:
5549 case OP_VDUP2:
5550 case OP_VDUP3:
5551 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005552 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005553 case OP_VEXT1:
5554 case OP_VEXT2:
5555 case OP_VEXT3:
5556 return DAG.getNode(ARMISD::VEXT, dl, VT,
5557 OpLHS, OpRHS,
5558 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
5559 case OP_VUZPL:
5560 case OP_VUZPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005561 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005562 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
5563 case OP_VZIPL:
5564 case OP_VZIPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005565 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005566 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
5567 case OP_VTRNL:
5568 case OP_VTRNR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005569 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5570 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005571 }
5572}
5573
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005574static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
Benjamin Kramer339ced42012-01-15 13:16:05 +00005575 ArrayRef<int> ShuffleMask,
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005576 SelectionDAG &DAG) {
5577 // Check to see if we can use the VTBL instruction.
5578 SDValue V1 = Op.getOperand(0);
5579 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005580 SDLoc DL(Op);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005581
5582 SmallVector<SDValue, 8> VTBLMask;
Benjamin Kramer339ced42012-01-15 13:16:05 +00005583 for (ArrayRef<int>::iterator
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005584 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
5585 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
5586
5587 if (V2.getNode()->getOpcode() == ISD::UNDEF)
5588 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
Craig Topper48d114b2014-04-26 18:35:24 +00005589 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8, VTBLMask));
Bill Wendlingebecb332011-03-15 20:47:26 +00005590
Owen Anderson77aa2662011-04-05 21:48:57 +00005591 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Craig Topper48d114b2014-04-26 18:35:24 +00005592 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8, VTBLMask));
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005593}
5594
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005595static SDValue LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(SDValue Op,
5596 SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005597 SDLoc DL(Op);
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005598 SDValue OpLHS = Op.getOperand(0);
5599 EVT VT = OpLHS.getValueType();
5600
5601 assert((VT == MVT::v8i16 || VT == MVT::v16i8) &&
5602 "Expect an v8i16/v16i8 type");
5603 OpLHS = DAG.getNode(ARMISD::VREV64, DL, VT, OpLHS);
5604 // For a v16i8 type: After the VREV, we have got <8, ...15, 8, ..., 0>. Now,
5605 // extract the first 8 bytes into the top double word and the last 8 bytes
5606 // into the bottom double word. The v8i16 case is similar.
5607 unsigned ExtractNum = (VT == MVT::v16i8) ? 8 : 4;
5608 return DAG.getNode(ARMISD::VEXT, DL, VT, OpLHS, OpLHS,
5609 DAG.getConstant(ExtractNum, MVT::i32));
5610}
5611
Bob Wilson2e076c42009-06-22 23:27:02 +00005612static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005613 SDValue V1 = Op.getOperand(0);
5614 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005615 SDLoc dl(Op);
Bob Wilsonea3a4022009-08-12 22:31:50 +00005616 EVT VT = Op.getValueType();
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005617 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsonea3a4022009-08-12 22:31:50 +00005618
Bob Wilsonc6800b52009-08-13 02:13:04 +00005619 // Convert shuffles that are directly supported on NEON to target-specific
5620 // DAG nodes, instead of keeping them as shuffles and matching them again
5621 // during code selection. This is more efficient and avoids the possibility
5622 // of inconsistencies between legalization and selection.
Bob Wilson3e4c0122009-08-13 06:01:30 +00005623 // FIXME: floating-point vectors should be canonicalized to integer vectors
5624 // of the same time so that they get CSEd properly.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005625 ArrayRef<int> ShuffleMask = SVN->getMask();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005626
Bob Wilson846bd792010-06-07 23:53:38 +00005627 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5628 if (EltSize <= 32) {
5629 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
5630 int Lane = SVN->getSplatIndex();
5631 // If this is undef splat, generate it via "just" vdup, if possible.
5632 if (Lane == -1) Lane = 0;
Anton Korobeynikov4d237542009-11-02 00:12:06 +00005633
Dan Gohman198b7ff2011-11-03 21:49:52 +00005634 // Test if V1 is a SCALAR_TO_VECTOR.
Bob Wilson846bd792010-06-07 23:53:38 +00005635 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5636 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5637 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00005638 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
5639 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
5640 // reaches it).
5641 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
5642 !isa<ConstantSDNode>(V1.getOperand(0))) {
5643 bool IsScalarToVector = true;
5644 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
5645 if (V1.getOperand(i).getOpcode() != ISD::UNDEF) {
5646 IsScalarToVector = false;
5647 break;
5648 }
5649 if (IsScalarToVector)
5650 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5651 }
Bob Wilson846bd792010-06-07 23:53:38 +00005652 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
5653 DAG.getConstant(Lane, MVT::i32));
Bob Wilsoneb54d512009-08-14 05:13:08 +00005654 }
Bob Wilson846bd792010-06-07 23:53:38 +00005655
5656 bool ReverseVEXT;
5657 unsigned Imm;
5658 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
5659 if (ReverseVEXT)
5660 std::swap(V1, V2);
5661 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
5662 DAG.getConstant(Imm, MVT::i32));
5663 }
5664
5665 if (isVREVMask(ShuffleMask, VT, 64))
5666 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
5667 if (isVREVMask(ShuffleMask, VT, 32))
5668 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
5669 if (isVREVMask(ShuffleMask, VT, 16))
5670 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
5671
Quentin Colombet8e1fe842012-11-02 21:32:17 +00005672 if (V2->getOpcode() == ISD::UNDEF &&
5673 isSingletonVEXTMask(ShuffleMask, VT, Imm)) {
5674 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V1,
5675 DAG.getConstant(Imm, MVT::i32));
5676 }
5677
Bob Wilson846bd792010-06-07 23:53:38 +00005678 // Check for Neon shuffles that modify both input vectors in place.
5679 // If both results are used, i.e., if there are two shuffles with the same
5680 // source operands and with masks corresponding to both results of one of
5681 // these operations, DAG memoization will ensure that a single node is
5682 // used for both shuffles.
5683 unsigned WhichResult;
5684 if (isVTRNMask(ShuffleMask, VT, WhichResult))
5685 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5686 V1, V2).getValue(WhichResult);
5687 if (isVUZPMask(ShuffleMask, VT, WhichResult))
5688 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5689 V1, V2).getValue(WhichResult);
5690 if (isVZIPMask(ShuffleMask, VT, WhichResult))
5691 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5692 V1, V2).getValue(WhichResult);
5693
5694 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
5695 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5696 V1, V1).getValue(WhichResult);
5697 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5698 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5699 V1, V1).getValue(WhichResult);
5700 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5701 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5702 V1, V1).getValue(WhichResult);
Bob Wilsoncce31f62009-08-14 05:08:32 +00005703 }
Bob Wilson32cd8552009-08-19 17:03:43 +00005704
Bob Wilsona7062312009-08-21 20:54:19 +00005705 // If the shuffle is not directly supported and it has 4 elements, use
5706 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilson91fdf682010-05-22 00:23:12 +00005707 unsigned NumElts = VT.getVectorNumElements();
5708 if (NumElts == 4) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005709 unsigned PFIndexes[4];
5710 for (unsigned i = 0; i != 4; ++i) {
5711 if (ShuffleMask[i] < 0)
5712 PFIndexes[i] = 8;
5713 else
5714 PFIndexes[i] = ShuffleMask[i];
5715 }
5716
5717 // Compute the index in the perfect shuffle table.
5718 unsigned PFTableIndex =
5719 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005720 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5721 unsigned Cost = (PFEntry >> 30);
5722
5723 if (Cost <= 4)
5724 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
5725 }
Bob Wilsonea3a4022009-08-12 22:31:50 +00005726
Bob Wilsond8a9a042010-06-04 00:04:02 +00005727 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilson91fdf682010-05-22 00:23:12 +00005728 if (EltSize >= 32) {
5729 // Do the expansion with floating-point types, since that is what the VFP
5730 // registers are defined to use, and since i64 is not legal.
5731 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5732 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peck527da1b2010-11-23 03:31:01 +00005733 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
5734 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilsond8a9a042010-06-04 00:04:02 +00005735 SmallVector<SDValue, 8> Ops;
Bob Wilson91fdf682010-05-22 00:23:12 +00005736 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson59549942010-05-20 18:39:53 +00005737 if (ShuffleMask[i] < 0)
Bob Wilsond8a9a042010-06-04 00:04:02 +00005738 Ops.push_back(DAG.getUNDEF(EltVT));
5739 else
5740 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
5741 ShuffleMask[i] < (int)NumElts ? V1 : V2,
5742 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
5743 MVT::i32)));
Bob Wilson59549942010-05-20 18:39:53 +00005744 }
Craig Topper48d114b2014-04-26 18:35:24 +00005745 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005746 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson59549942010-05-20 18:39:53 +00005747 }
5748
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005749 if ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(ShuffleMask, VT))
5750 return LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(Op, DAG);
5751
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005752 if (VT == MVT::v8i8) {
5753 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
5754 if (NewOp.getNode())
5755 return NewOp;
5756 }
5757
Bob Wilson6f34e272009-08-14 05:16:33 +00005758 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00005759}
5760
Eli Friedmana5e244c2011-10-24 23:08:52 +00005761static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
5762 // INSERT_VECTOR_ELT is legal only for immediate indexes.
5763 SDValue Lane = Op.getOperand(2);
5764 if (!isa<ConstantSDNode>(Lane))
5765 return SDValue();
5766
5767 return Op;
5768}
5769
Bob Wilson2e076c42009-06-22 23:27:02 +00005770static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilsonceb49292010-11-03 16:24:50 +00005771 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson2e076c42009-06-22 23:27:02 +00005772 SDValue Lane = Op.getOperand(1);
Bob Wilsonceb49292010-11-03 16:24:50 +00005773 if (!isa<ConstantSDNode>(Lane))
5774 return SDValue();
5775
5776 SDValue Vec = Op.getOperand(0);
5777 if (Op.getValueType() == MVT::i32 &&
5778 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005779 SDLoc dl(Op);
Bob Wilsonceb49292010-11-03 16:24:50 +00005780 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
5781 }
5782
5783 return Op;
Bob Wilson2e076c42009-06-22 23:27:02 +00005784}
5785
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005786static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5787 // The only time a CONCAT_VECTORS operation can have legal types is when
5788 // two 64-bit vectors are concatenated to a 128-bit vector.
5789 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
5790 "unexpected CONCAT_VECTORS");
Andrew Trickef9de2a2013-05-25 02:42:55 +00005791 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00005792 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005793 SDValue Op0 = Op.getOperand(0);
5794 SDValue Op1 = Op.getOperand(1);
5795 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00005796 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00005797 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005798 DAG.getIntPtrConstant(0));
5799 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00005800 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00005801 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005802 DAG.getIntPtrConstant(1));
Wesley Peck527da1b2010-11-23 03:31:01 +00005803 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00005804}
5805
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005806/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
5807/// element has been zero/sign-extended, depending on the isSigned parameter,
5808/// from an integer type half its size.
5809static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
5810 bool isSigned) {
5811 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
5812 EVT VT = N->getValueType(0);
5813 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
5814 SDNode *BVN = N->getOperand(0).getNode();
5815 if (BVN->getValueType(0) != MVT::v4i32 ||
5816 BVN->getOpcode() != ISD::BUILD_VECTOR)
5817 return false;
5818 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
5819 unsigned HiElt = 1 - LoElt;
5820 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
5821 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
5822 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
5823 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
5824 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
5825 return false;
5826 if (isSigned) {
5827 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
5828 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
5829 return true;
5830 } else {
5831 if (Hi0->isNullValue() && Hi1->isNullValue())
5832 return true;
5833 }
5834 return false;
5835 }
5836
5837 if (N->getOpcode() != ISD::BUILD_VECTOR)
5838 return false;
5839
5840 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
5841 SDNode *Elt = N->getOperand(i).getNode();
5842 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
5843 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5844 unsigned HalfSize = EltSize / 2;
5845 if (isSigned) {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00005846 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005847 return false;
5848 } else {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00005849 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005850 return false;
5851 }
5852 continue;
5853 }
5854 return false;
5855 }
5856
5857 return true;
5858}
5859
5860/// isSignExtended - Check if a node is a vector value that is sign-extended
5861/// or a constant BUILD_VECTOR with sign-extended elements.
5862static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
5863 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
5864 return true;
5865 if (isExtendedBUILD_VECTOR(N, DAG, true))
5866 return true;
5867 return false;
5868}
5869
5870/// isZeroExtended - Check if a node is a vector value that is zero-extended
5871/// or a constant BUILD_VECTOR with zero-extended elements.
5872static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
5873 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
5874 return true;
5875 if (isExtendedBUILD_VECTOR(N, DAG, false))
5876 return true;
5877 return false;
5878}
5879
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005880static EVT getExtensionTo64Bits(const EVT &OrigVT) {
5881 if (OrigVT.getSizeInBits() >= 64)
5882 return OrigVT;
5883
5884 assert(OrigVT.isSimple() && "Expecting a simple value type");
5885
5886 MVT::SimpleValueType OrigSimpleTy = OrigVT.getSimpleVT().SimpleTy;
5887 switch (OrigSimpleTy) {
5888 default: llvm_unreachable("Unexpected Vector Type");
5889 case MVT::v2i8:
5890 case MVT::v2i16:
5891 return MVT::v2i32;
5892 case MVT::v4i8:
5893 return MVT::v4i16;
5894 }
5895}
5896
Sebastian Popa204f722012-11-30 19:08:04 +00005897/// AddRequiredExtensionForVMULL - Add a sign/zero extension to extend the total
5898/// value size to 64 bits. We need a 64-bit D register as an operand to VMULL.
5899/// We insert the required extension here to get the vector to fill a D register.
5900static SDValue AddRequiredExtensionForVMULL(SDValue N, SelectionDAG &DAG,
5901 const EVT &OrigTy,
5902 const EVT &ExtTy,
5903 unsigned ExtOpcode) {
5904 // The vector originally had a size of OrigTy. It was then extended to ExtTy.
5905 // We expect the ExtTy to be 128-bits total. If the OrigTy is less than
5906 // 64-bits we need to insert a new extension so that it will be 64-bits.
5907 assert(ExtTy.is128BitVector() && "Unexpected extension size");
5908 if (OrigTy.getSizeInBits() >= 64)
5909 return N;
5910
5911 // Must extend size to at least 64 bits to be used as an operand for VMULL.
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005912 EVT NewVT = getExtensionTo64Bits(OrigTy);
5913
Andrew Trickef9de2a2013-05-25 02:42:55 +00005914 return DAG.getNode(ExtOpcode, SDLoc(N), NewVT, N);
Sebastian Popa204f722012-11-30 19:08:04 +00005915}
5916
5917/// SkipLoadExtensionForVMULL - return a load of the original vector size that
5918/// does not do any sign/zero extension. If the original vector is less
5919/// than 64 bits, an appropriate extension will be added after the load to
5920/// reach a total size of 64 bits. We have to add the extension separately
5921/// because ARM does not have a sign/zero extending load for vectors.
5922static SDValue SkipLoadExtensionForVMULL(LoadSDNode *LD, SelectionDAG& DAG) {
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005923 EVT ExtendedTy = getExtensionTo64Bits(LD->getMemoryVT());
5924
5925 // The load already has the right type.
5926 if (ExtendedTy == LD->getMemoryVT())
Andrew Trickef9de2a2013-05-25 02:42:55 +00005927 return DAG.getLoad(LD->getMemoryVT(), SDLoc(LD), LD->getChain(),
Sebastian Popa204f722012-11-30 19:08:04 +00005928 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
5929 LD->isNonTemporal(), LD->isInvariant(),
5930 LD->getAlignment());
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005931
5932 // We need to create a zextload/sextload. We cannot just create a load
5933 // followed by a zext/zext node because LowerMUL is also run during normal
5934 // operation legalization where we can't create illegal types.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005935 return DAG.getExtLoad(LD->getExtensionType(), SDLoc(LD), ExtendedTy,
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005936 LD->getChain(), LD->getBasePtr(), LD->getPointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00005937 LD->getMemoryVT(), LD->isVolatile(), LD->isInvariant(),
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005938 LD->isNonTemporal(), LD->getAlignment());
Sebastian Popa204f722012-11-30 19:08:04 +00005939}
5940
5941/// SkipExtensionForVMULL - For a node that is a SIGN_EXTEND, ZERO_EXTEND,
5942/// extending load, or BUILD_VECTOR with extended elements, return the
5943/// unextended value. The unextended vector should be 64 bits so that it can
5944/// be used as an operand to a VMULL instruction. If the original vector size
5945/// before extension is less than 64 bits we add a an extension to resize
5946/// the vector to 64 bits.
5947static SDValue SkipExtensionForVMULL(SDNode *N, SelectionDAG &DAG) {
Bob Wilson38ab35a2010-09-01 23:50:19 +00005948 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
Sebastian Popa204f722012-11-30 19:08:04 +00005949 return AddRequiredExtensionForVMULL(N->getOperand(0), DAG,
5950 N->getOperand(0)->getValueType(0),
5951 N->getValueType(0),
5952 N->getOpcode());
5953
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005954 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
Sebastian Popa204f722012-11-30 19:08:04 +00005955 return SkipLoadExtensionForVMULL(LD, DAG);
5956
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005957 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
5958 // have been legalized as a BITCAST from v4i32.
5959 if (N->getOpcode() == ISD::BITCAST) {
5960 SDNode *BVN = N->getOperand(0).getNode();
5961 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
5962 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
5963 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005964 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N), MVT::v2i32,
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005965 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
5966 }
5967 // Construct a new BUILD_VECTOR with elements truncated to half the size.
5968 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
5969 EVT VT = N->getValueType(0);
5970 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
5971 unsigned NumElts = VT.getVectorNumElements();
5972 MVT TruncVT = MVT::getIntegerVT(EltSize);
5973 SmallVector<SDValue, 8> Ops;
5974 for (unsigned i = 0; i != NumElts; ++i) {
5975 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
5976 const APInt &CInt = C->getAPIntValue();
Bob Wilson9245c932012-04-30 16:53:34 +00005977 // Element types smaller than 32 bits are not legal, so use i32 elements.
5978 // The values are implicitly truncated so sext vs. zext doesn't matter.
5979 Ops.push_back(DAG.getConstant(CInt.zextOrTrunc(32), MVT::i32));
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005980 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00005981 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N),
Craig Topper48d114b2014-04-26 18:35:24 +00005982 MVT::getVectorVT(TruncVT, NumElts), Ops);
Bob Wilson38ab35a2010-09-01 23:50:19 +00005983}
5984
Evan Chenge2086e72011-03-29 01:56:09 +00005985static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
5986 unsigned Opcode = N->getOpcode();
5987 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5988 SDNode *N0 = N->getOperand(0).getNode();
5989 SDNode *N1 = N->getOperand(1).getNode();
5990 return N0->hasOneUse() && N1->hasOneUse() &&
5991 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
5992 }
5993 return false;
5994}
5995
5996static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
5997 unsigned Opcode = N->getOpcode();
5998 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5999 SDNode *N0 = N->getOperand(0).getNode();
6000 SDNode *N1 = N->getOperand(1).getNode();
6001 return N0->hasOneUse() && N1->hasOneUse() &&
6002 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
6003 }
6004 return false;
6005}
6006
Bob Wilson38ab35a2010-09-01 23:50:19 +00006007static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
6008 // Multiplications are only custom-lowered for 128-bit vectors so that
6009 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
6010 EVT VT = Op.getValueType();
Sebastian Popa204f722012-11-30 19:08:04 +00006011 assert(VT.is128BitVector() && VT.isInteger() &&
6012 "unexpected type for custom-lowering ISD::MUL");
Bob Wilson38ab35a2010-09-01 23:50:19 +00006013 SDNode *N0 = Op.getOperand(0).getNode();
6014 SDNode *N1 = Op.getOperand(1).getNode();
6015 unsigned NewOpc = 0;
Evan Chenge2086e72011-03-29 01:56:09 +00006016 bool isMLA = false;
6017 bool isN0SExt = isSignExtended(N0, DAG);
6018 bool isN1SExt = isSignExtended(N1, DAG);
6019 if (isN0SExt && isN1SExt)
Bob Wilson38ab35a2010-09-01 23:50:19 +00006020 NewOpc = ARMISD::VMULLs;
Evan Chenge2086e72011-03-29 01:56:09 +00006021 else {
6022 bool isN0ZExt = isZeroExtended(N0, DAG);
6023 bool isN1ZExt = isZeroExtended(N1, DAG);
6024 if (isN0ZExt && isN1ZExt)
6025 NewOpc = ARMISD::VMULLu;
6026 else if (isN1SExt || isN1ZExt) {
6027 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
6028 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
6029 if (isN1SExt && isAddSubSExt(N0, DAG)) {
6030 NewOpc = ARMISD::VMULLs;
6031 isMLA = true;
6032 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
6033 NewOpc = ARMISD::VMULLu;
6034 isMLA = true;
6035 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
6036 std::swap(N0, N1);
6037 NewOpc = ARMISD::VMULLu;
6038 isMLA = true;
6039 }
6040 }
6041
6042 if (!NewOpc) {
6043 if (VT == MVT::v2i64)
6044 // Fall through to expand this. It is not legal.
6045 return SDValue();
6046 else
6047 // Other vector multiplications are legal.
6048 return Op;
6049 }
6050 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00006051
6052 // Legalize to a VMULL instruction.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006053 SDLoc DL(Op);
Evan Chenge2086e72011-03-29 01:56:09 +00006054 SDValue Op0;
Sebastian Popa204f722012-11-30 19:08:04 +00006055 SDValue Op1 = SkipExtensionForVMULL(N1, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006056 if (!isMLA) {
Sebastian Popa204f722012-11-30 19:08:04 +00006057 Op0 = SkipExtensionForVMULL(N0, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006058 assert(Op0.getValueType().is64BitVector() &&
6059 Op1.getValueType().is64BitVector() &&
6060 "unexpected types for extended operands to VMULL");
6061 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
6062 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00006063
Evan Chenge2086e72011-03-29 01:56:09 +00006064 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
6065 // isel lowering to take advantage of no-stall back to back vmul + vmla.
6066 // vmull q0, d4, d6
6067 // vmlal q0, d5, d6
6068 // is faster than
6069 // vaddl q0, d4, d5
6070 // vmovl q1, d6
6071 // vmul q0, q0, q1
Sebastian Popa204f722012-11-30 19:08:04 +00006072 SDValue N00 = SkipExtensionForVMULL(N0->getOperand(0).getNode(), DAG);
6073 SDValue N01 = SkipExtensionForVMULL(N0->getOperand(1).getNode(), DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006074 EVT Op1VT = Op1.getValueType();
6075 return DAG.getNode(N0->getOpcode(), DL, VT,
6076 DAG.getNode(NewOpc, DL, VT,
6077 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
6078 DAG.getNode(NewOpc, DL, VT,
6079 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilson38ab35a2010-09-01 23:50:19 +00006080}
6081
Owen Anderson77aa2662011-04-05 21:48:57 +00006082static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00006083LowerSDIV_v4i8(SDValue X, SDValue Y, SDLoc dl, SelectionDAG &DAG) {
Nate Begemanfa62d502011-02-11 20:53:29 +00006084 // Convert to float
6085 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
6086 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
6087 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
6088 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
6089 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
6090 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
6091 // Get reciprocal estimate.
6092 // float4 recip = vrecpeq_f32(yf);
Owen Anderson77aa2662011-04-05 21:48:57 +00006093 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00006094 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
6095 // Because char has a smaller range than uchar, we can actually get away
6096 // without any newton steps. This requires that we use a weird bias
6097 // of 0xb000, however (again, this has been exhaustively tested).
6098 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
6099 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
6100 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
6101 Y = DAG.getConstant(0xb000, MVT::i32);
6102 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
6103 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
6104 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
6105 // Convert back to short.
6106 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
6107 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
6108 return X;
6109}
6110
Owen Anderson77aa2662011-04-05 21:48:57 +00006111static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00006112LowerSDIV_v4i16(SDValue N0, SDValue N1, SDLoc dl, SelectionDAG &DAG) {
Nate Begemanfa62d502011-02-11 20:53:29 +00006113 SDValue N2;
6114 // Convert to float.
6115 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
6116 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
6117 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
6118 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
6119 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
6120 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006121
Nate Begemanfa62d502011-02-11 20:53:29 +00006122 // Use reciprocal estimate and one refinement step.
6123 // float4 recip = vrecpeq_f32(yf);
6124 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00006125 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00006126 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006127 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00006128 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
6129 N1, N2);
6130 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
6131 // Because short has a smaller range than ushort, we can actually get away
6132 // with only a single newton step. This requires that we use a weird bias
6133 // of 89, however (again, this has been exhaustively tested).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006134 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begemanfa62d502011-02-11 20:53:29 +00006135 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
6136 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006137 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00006138 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
6139 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
6140 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
6141 // Convert back to integer and return.
6142 // return vmovn_s32(vcvt_s32_f32(result));
6143 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
6144 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
6145 return N0;
6146}
6147
6148static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
6149 EVT VT = Op.getValueType();
6150 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
6151 "unexpected type for custom-lowering ISD::SDIV");
6152
Andrew Trickef9de2a2013-05-25 02:42:55 +00006153 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00006154 SDValue N0 = Op.getOperand(0);
6155 SDValue N1 = Op.getOperand(1);
6156 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00006157
Nate Begemanfa62d502011-02-11 20:53:29 +00006158 if (VT == MVT::v8i8) {
6159 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
6160 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006161
Nate Begemanfa62d502011-02-11 20:53:29 +00006162 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
6163 DAG.getIntPtrConstant(4));
6164 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson77aa2662011-04-05 21:48:57 +00006165 DAG.getIntPtrConstant(4));
Nate Begemanfa62d502011-02-11 20:53:29 +00006166 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
6167 DAG.getIntPtrConstant(0));
6168 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
6169 DAG.getIntPtrConstant(0));
6170
6171 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
6172 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
6173
6174 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
6175 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00006176
Nate Begemanfa62d502011-02-11 20:53:29 +00006177 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
6178 return N0;
6179 }
6180 return LowerSDIV_v4i16(N0, N1, dl, DAG);
6181}
6182
6183static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
6184 EVT VT = Op.getValueType();
6185 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
6186 "unexpected type for custom-lowering ISD::UDIV");
6187
Andrew Trickef9de2a2013-05-25 02:42:55 +00006188 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00006189 SDValue N0 = Op.getOperand(0);
6190 SDValue N1 = Op.getOperand(1);
6191 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00006192
Nate Begemanfa62d502011-02-11 20:53:29 +00006193 if (VT == MVT::v8i8) {
6194 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
6195 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006196
Nate Begemanfa62d502011-02-11 20:53:29 +00006197 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
6198 DAG.getIntPtrConstant(4));
6199 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson77aa2662011-04-05 21:48:57 +00006200 DAG.getIntPtrConstant(4));
Nate Begemanfa62d502011-02-11 20:53:29 +00006201 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
6202 DAG.getIntPtrConstant(0));
6203 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
6204 DAG.getIntPtrConstant(0));
Owen Anderson77aa2662011-04-05 21:48:57 +00006205
Nate Begemanfa62d502011-02-11 20:53:29 +00006206 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
6207 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson77aa2662011-04-05 21:48:57 +00006208
Nate Begemanfa62d502011-02-11 20:53:29 +00006209 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
6210 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00006211
6212 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begemanfa62d502011-02-11 20:53:29 +00006213 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
6214 N0);
6215 return N0;
6216 }
Owen Anderson77aa2662011-04-05 21:48:57 +00006217
Nate Begemanfa62d502011-02-11 20:53:29 +00006218 // v4i16 sdiv ... Convert to float.
6219 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
6220 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
6221 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
6222 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
6223 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006224 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begemanfa62d502011-02-11 20:53:29 +00006225
6226 // Use reciprocal estimate and two refinement steps.
6227 // float4 recip = vrecpeq_f32(yf);
6228 // recip *= vrecpsq_f32(yf, recip);
6229 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00006230 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006231 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006232 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00006233 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006234 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006235 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson77aa2662011-04-05 21:48:57 +00006236 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00006237 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006238 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006239 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
6240 // Simply multiplying by the reciprocal estimate can leave us a few ulps
6241 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
6242 // and that it will never cause us to return an answer too large).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006243 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006244 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
6245 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
6246 N1 = DAG.getConstant(2, MVT::i32);
6247 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
6248 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
6249 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
6250 // Convert back to integer and return.
6251 // return vmovn_u32(vcvt_s32_f32(result));
6252 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
6253 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
6254 return N0;
6255}
6256
Evan Chenge8916542011-08-30 01:34:54 +00006257static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
6258 EVT VT = Op.getNode()->getValueType(0);
6259 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
6260
6261 unsigned Opc;
6262 bool ExtraOp = false;
6263 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00006264 default: llvm_unreachable("Invalid code");
Evan Chenge8916542011-08-30 01:34:54 +00006265 case ISD::ADDC: Opc = ARMISD::ADDC; break;
6266 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
6267 case ISD::SUBC: Opc = ARMISD::SUBC; break;
6268 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
6269 }
6270
6271 if (!ExtraOp)
Andrew Trickef9de2a2013-05-25 02:42:55 +00006272 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00006273 Op.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00006274 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00006275 Op.getOperand(1), Op.getOperand(2));
6276}
6277
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006278SDValue ARMTargetLowering::LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const {
6279 assert(Subtarget->isTargetDarwin());
6280
6281 // For iOS, we want to call an alternative entry point: __sincos_stret,
6282 // return values are passed via sret.
6283 SDLoc dl(Op);
6284 SDValue Arg = Op.getOperand(0);
6285 EVT ArgVT = Arg.getValueType();
6286 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
6287
6288 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
6289 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6290
6291 // Pair of floats / doubles used to pass the result.
Reid Kleckner343c3952014-11-20 23:51:47 +00006292 StructType *RetTy = StructType::get(ArgTy, ArgTy, nullptr);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006293
6294 // Create stack object for sret.
6295 const uint64_t ByteSize = TLI.getDataLayout()->getTypeAllocSize(RetTy);
6296 const unsigned StackAlign = TLI.getDataLayout()->getPrefTypeAlignment(RetTy);
6297 int FrameIdx = FrameInfo->CreateStackObject(ByteSize, StackAlign, false);
6298 SDValue SRet = DAG.getFrameIndex(FrameIdx, TLI.getPointerTy());
6299
6300 ArgListTy Args;
6301 ArgListEntry Entry;
6302
6303 Entry.Node = SRet;
6304 Entry.Ty = RetTy->getPointerTo();
6305 Entry.isSExt = false;
6306 Entry.isZExt = false;
6307 Entry.isSRet = true;
6308 Args.push_back(Entry);
6309
6310 Entry.Node = Arg;
6311 Entry.Ty = ArgTy;
6312 Entry.isSExt = false;
6313 Entry.isZExt = false;
6314 Args.push_back(Entry);
6315
6316 const char *LibcallName = (ArgVT == MVT::f64)
6317 ? "__sincos_stret" : "__sincosf_stret";
6318 SDValue Callee = DAG.getExternalSymbol(LibcallName, getPointerTy());
6319
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006320 TargetLowering::CallLoweringInfo CLI(DAG);
6321 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
6322 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()), Callee,
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00006323 std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006324 .setDiscardResult();
6325
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006326 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
6327
6328 SDValue LoadSin = DAG.getLoad(ArgVT, dl, CallResult.second, SRet,
6329 MachinePointerInfo(), false, false, false, 0);
6330
6331 // Address of cos field.
6332 SDValue Add = DAG.getNode(ISD::ADD, dl, getPointerTy(), SRet,
6333 DAG.getIntPtrConstant(ArgVT.getStoreSize()));
6334 SDValue LoadCos = DAG.getLoad(ArgVT, dl, LoadSin.getValue(1), Add,
6335 MachinePointerInfo(), false, false, false, 0);
6336
6337 SDVTList Tys = DAG.getVTList(ArgVT, ArgVT);
6338 return DAG.getNode(ISD::MERGE_VALUES, dl, Tys,
6339 LoadSin.getValue(0), LoadCos.getValue(0));
6340}
6341
Eli Friedman10f9ce22011-09-15 22:26:18 +00006342static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedmanba912e02011-09-15 22:18:49 +00006343 // Monotonic load/store is legal for all targets
6344 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
6345 return Op;
6346
Alp Tokercb402912014-01-24 17:20:08 +00006347 // Acquire/Release load/store is not legal for targets without a
Eli Friedmanba912e02011-09-15 22:18:49 +00006348 // dmb or equivalent available.
6349 return SDValue();
6350}
6351
Tim Northoverbc933082013-05-23 19:11:20 +00006352static void ReplaceREADCYCLECOUNTER(SDNode *N,
6353 SmallVectorImpl<SDValue> &Results,
6354 SelectionDAG &DAG,
6355 const ARMSubtarget *Subtarget) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006356 SDLoc DL(N);
Tim Northoverbc933082013-05-23 19:11:20 +00006357 SDValue Cycles32, OutChain;
6358
6359 if (Subtarget->hasPerfMon()) {
6360 // Under Power Management extensions, the cycle-count is:
6361 // mrc p15, #0, <Rt>, c9, c13, #0
6362 SDValue Ops[] = { N->getOperand(0), // Chain
6363 DAG.getConstant(Intrinsic::arm_mrc, MVT::i32),
6364 DAG.getConstant(15, MVT::i32),
6365 DAG.getConstant(0, MVT::i32),
6366 DAG.getConstant(9, MVT::i32),
6367 DAG.getConstant(13, MVT::i32),
6368 DAG.getConstant(0, MVT::i32)
6369 };
6370
6371 Cycles32 = DAG.getNode(ISD::INTRINSIC_W_CHAIN, DL,
Craig Topper48d114b2014-04-26 18:35:24 +00006372 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Tim Northoverbc933082013-05-23 19:11:20 +00006373 OutChain = Cycles32.getValue(1);
6374 } else {
6375 // Intrinsic is defined to return 0 on unsupported platforms. Technically
6376 // there are older ARM CPUs that have implementation-specific ways of
6377 // obtaining this information (FIXME!).
6378 Cycles32 = DAG.getConstant(0, MVT::i32);
6379 OutChain = DAG.getEntryNode();
6380 }
6381
6382
6383 SDValue Cycles64 = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64,
6384 Cycles32, DAG.getConstant(0, MVT::i32));
6385 Results.push_back(Cycles64);
6386 Results.push_back(OutChain);
6387}
6388
Dan Gohman21cea8a2010-04-17 15:26:15 +00006389SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00006390 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006391 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Cheng10043e22007-01-19 07:51:42 +00006392 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson1cf0b032009-10-30 05:45:42 +00006393 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006394 case ISD::GlobalAddress:
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00006395 switch (Subtarget->getTargetTriple().getObjectFormat()) {
6396 default: llvm_unreachable("unknown object format");
6397 case Triple::COFF:
6398 return LowerGlobalAddressWindows(Op, DAG);
6399 case Triple::ELF:
6400 return LowerGlobalAddressELF(Op, DAG);
6401 case Triple::MachO:
6402 return LowerGlobalAddressDarwin(Op, DAG);
6403 }
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006404 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling6a981312010-08-11 08:43:16 +00006405 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng15b80e42009-11-12 07:13:11 +00006406 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
6407 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006408 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman31ae5862010-04-17 14:41:14 +00006409 case ISD::VASTART: return LowerVASTART(Op, DAG);
Eli Friedman26a48482011-07-27 22:21:52 +00006410 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Cheng8740ee32010-11-03 06:34:55 +00006411 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilsone4191e72010-03-19 22:51:32 +00006412 case ISD::SINT_TO_FP:
6413 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
6414 case ISD::FP_TO_SINT:
6415 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006416 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng168ced92010-05-22 01:47:14 +00006417 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00006418 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006419 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbachc98892f2010-05-26 20:22:18 +00006420 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00006421 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha570d052010-02-08 23:22:00 +00006422 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
6423 Subtarget);
Evan Cheng383ecd82011-03-14 18:02:30 +00006424 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006425 case ISD::SHL:
Chris Lattnerf81d5882007-11-24 07:07:01 +00006426 case ISD::SRL:
Bob Wilson2e076c42009-06-22 23:27:02 +00006427 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng15b80e42009-11-12 07:13:11 +00006428 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00006429 case ISD::SRL_PARTS:
Evan Cheng15b80e42009-11-12 07:13:11 +00006430 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach8546ec92010-01-18 19:58:49 +00006431 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Evan Chengb4eae132012-12-04 22:41:50 +00006432 case ISD::CTPOP: return LowerCTPOP(Op.getNode(), DAG, Subtarget);
Duncan Sandsf2641e12011-09-06 19:07:46 +00006433 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Lang Hamesc35ee8b2012-03-15 18:49:02 +00006434 case ISD::ConstantFP: return LowerConstantFP(Op, DAG, Subtarget);
Dale Johannesen2bff5052010-07-29 20:10:08 +00006435 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +00006436 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Eli Friedmana5e244c2011-10-24 23:08:52 +00006437 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006438 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006439 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilson9a511c02010-08-20 04:54:02 +00006440 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilson38ab35a2010-09-01 23:50:19 +00006441 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanfa62d502011-02-11 20:53:29 +00006442 case ISD::SDIV: return LowerSDIV(Op, DAG);
6443 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenge8916542011-08-30 01:34:54 +00006444 case ISD::ADDC:
6445 case ISD::ADDE:
6446 case ISD::SUBC:
6447 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00006448 case ISD::SADDO:
6449 case ISD::UADDO:
6450 case ISD::SSUBO:
6451 case ISD::USUBO:
6452 return LowerXALUO(Op, DAG);
Eli Friedmanba912e02011-09-15 22:18:49 +00006453 case ISD::ATOMIC_LOAD:
Eli Friedman10f9ce22011-09-15 22:26:18 +00006454 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006455 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG);
Renato Golin87610692013-07-16 09:32:17 +00006456 case ISD::SDIVREM:
6457 case ISD::UDIVREM: return LowerDivRem(Op, DAG);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00006458 case ISD::DYNAMIC_STACKALLOC:
6459 if (Subtarget->getTargetTriple().isWindowsItaniumEnvironment())
6460 return LowerDYNAMIC_STACKALLOC(Op, DAG);
6461 llvm_unreachable("Don't know how to custom lower this!");
Oliver Stannard51b1d462014-08-21 12:50:31 +00006462 case ISD::FP_ROUND: return LowerFP_ROUND(Op, DAG);
6463 case ISD::FP_EXTEND: return LowerFP_EXTEND(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006464 }
Evan Cheng10043e22007-01-19 07:51:42 +00006465}
6466
Duncan Sands6ed40142008-12-01 11:39:25 +00006467/// ReplaceNodeResults - Replace the results of node with an illegal result
6468/// type with new values built out of custom code.
Duncan Sands6ed40142008-12-01 11:39:25 +00006469void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
6470 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006471 SelectionDAG &DAG) const {
Bob Wilsonc05b8872010-04-14 20:45:23 +00006472 SDValue Res;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006473 switch (N->getOpcode()) {
Duncan Sands6ed40142008-12-01 11:39:25 +00006474 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00006475 llvm_unreachable("Don't know how to custom expand this!");
Wesley Peck527da1b2010-11-23 03:31:01 +00006476 case ISD::BITCAST:
6477 Res = ExpandBITCAST(N, DAG);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006478 break;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006479 case ISD::SRL:
Bob Wilsonc05b8872010-04-14 20:45:23 +00006480 case ISD::SRA:
Bob Wilson7d471332010-11-18 21:16:28 +00006481 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006482 break;
Tim Northoverbc933082013-05-23 19:11:20 +00006483 case ISD::READCYCLECOUNTER:
6484 ReplaceREADCYCLECOUNTER(N, Results, DAG, Subtarget);
6485 return;
Duncan Sands6ed40142008-12-01 11:39:25 +00006486 }
Bob Wilsonc05b8872010-04-14 20:45:23 +00006487 if (Res.getNode())
6488 Results.push_back(Res);
Chris Lattnerf81d5882007-11-24 07:07:01 +00006489}
Chris Lattnerf81d5882007-11-24 07:07:01 +00006490
Evan Cheng10043e22007-01-19 07:51:42 +00006491//===----------------------------------------------------------------------===//
6492// ARM Scheduler Hooks
6493//===----------------------------------------------------------------------===//
6494
Bill Wendling030b58e2011-10-06 22:18:16 +00006495/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
6496/// registers the function context.
6497void ARMTargetLowering::
6498SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
6499 MachineBasicBlock *DispatchBB, int FI) const {
Eric Christopher1889fdc2015-01-29 00:19:39 +00006500 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Bill Wendling374ee192011-10-03 21:25:38 +00006501 DebugLoc dl = MI->getDebugLoc();
6502 MachineFunction *MF = MBB->getParent();
6503 MachineRegisterInfo *MRI = &MF->getRegInfo();
6504 MachineConstantPool *MCP = MF->getConstantPool();
6505 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6506 const Function *F = MF->getFunction();
Bill Wendling374ee192011-10-03 21:25:38 +00006507
Bill Wendling374ee192011-10-03 21:25:38 +00006508 bool isThumb = Subtarget->isThumb();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006509 bool isThumb2 = Subtarget->isThumb2();
Bill Wendling030b58e2011-10-06 22:18:16 +00006510
Bill Wendling374ee192011-10-03 21:25:38 +00006511 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006512 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendling374ee192011-10-03 21:25:38 +00006513 ARMConstantPoolValue *CPV =
6514 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
6515 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
6516
Craig Topper61e88f42014-11-21 05:58:21 +00006517 const TargetRegisterClass *TRC = isThumb ? &ARM::tGPRRegClass
6518 : &ARM::GPRRegClass;
Bill Wendling374ee192011-10-03 21:25:38 +00006519
Bill Wendling030b58e2011-10-06 22:18:16 +00006520 // Grab constant pool and fixed stack memory operands.
6521 MachineMemOperand *CPMMO =
6522 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
6523 MachineMemOperand::MOLoad, 4, 4);
6524
6525 MachineMemOperand *FIMMOSt =
6526 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
6527 MachineMemOperand::MOStore, 4, 4);
6528
6529 // Load the address of the dispatch MBB into the jump buffer.
6530 if (isThumb2) {
6531 // Incoming value: jbuf
6532 // ldr.n r5, LCPI1_1
6533 // orr r5, r5, #1
6534 // add r5, pc
6535 // str r5, [$jbuf, #+4] ; &jbuf[1]
6536 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6537 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
6538 .addConstantPoolIndex(CPI)
6539 .addMemOperand(CPMMO));
6540 // Set the low bit because of thumb mode.
6541 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6542 AddDefaultCC(
6543 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
6544 .addReg(NewVReg1, RegState::Kill)
6545 .addImm(0x01)));
6546 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6547 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
6548 .addReg(NewVReg2, RegState::Kill)
6549 .addImm(PCLabelId);
6550 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
6551 .addReg(NewVReg3, RegState::Kill)
6552 .addFrameIndex(FI)
6553 .addImm(36) // &jbuf[1] :: pc
6554 .addMemOperand(FIMMOSt));
6555 } else if (isThumb) {
6556 // Incoming value: jbuf
6557 // ldr.n r1, LCPI1_4
6558 // add r1, pc
6559 // mov r2, #1
6560 // orrs r1, r2
6561 // add r2, $jbuf, #+4 ; &jbuf[1]
6562 // str r1, [r2]
6563 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6564 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
6565 .addConstantPoolIndex(CPI)
6566 .addMemOperand(CPMMO));
6567 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6568 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
6569 .addReg(NewVReg1, RegState::Kill)
6570 .addImm(PCLabelId);
6571 // Set the low bit because of thumb mode.
6572 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6573 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
6574 .addReg(ARM::CPSR, RegState::Define)
6575 .addImm(1));
6576 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6577 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
6578 .addReg(ARM::CPSR, RegState::Define)
6579 .addReg(NewVReg2, RegState::Kill)
6580 .addReg(NewVReg3, RegState::Kill));
6581 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Tim Northover23075cc2014-10-20 21:28:41 +00006582 BuildMI(*MBB, MI, dl, TII->get(ARM::tADDframe), NewVReg5)
6583 .addFrameIndex(FI)
6584 .addImm(36); // &jbuf[1] :: pc
Bill Wendling030b58e2011-10-06 22:18:16 +00006585 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
6586 .addReg(NewVReg4, RegState::Kill)
6587 .addReg(NewVReg5, RegState::Kill)
6588 .addImm(0)
6589 .addMemOperand(FIMMOSt));
6590 } else {
6591 // Incoming value: jbuf
6592 // ldr r1, LCPI1_1
6593 // add r1, pc, r1
6594 // str r1, [$jbuf, #+4] ; &jbuf[1]
6595 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6596 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
6597 .addConstantPoolIndex(CPI)
6598 .addImm(0)
6599 .addMemOperand(CPMMO));
6600 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6601 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
6602 .addReg(NewVReg1, RegState::Kill)
6603 .addImm(PCLabelId));
6604 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
6605 .addReg(NewVReg2, RegState::Kill)
6606 .addFrameIndex(FI)
6607 .addImm(36) // &jbuf[1] :: pc
6608 .addMemOperand(FIMMOSt));
6609 }
6610}
6611
6612MachineBasicBlock *ARMTargetLowering::
6613EmitSjLjDispatchBlock(MachineInstr *MI, MachineBasicBlock *MBB) const {
Eric Christopher1889fdc2015-01-29 00:19:39 +00006614 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Bill Wendling030b58e2011-10-06 22:18:16 +00006615 DebugLoc dl = MI->getDebugLoc();
6616 MachineFunction *MF = MBB->getParent();
6617 MachineRegisterInfo *MRI = &MF->getRegInfo();
6618 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6619 MachineFrameInfo *MFI = MF->getFrameInfo();
6620 int FI = MFI->getFunctionContextIndex();
6621
Craig Topper61e88f42014-11-21 05:58:21 +00006622 const TargetRegisterClass *TRC = Subtarget->isThumb() ? &ARM::tGPRRegClass
6623 : &ARM::GPRnopcRegClass;
Bill Wendling030b58e2011-10-06 22:18:16 +00006624
Bill Wendling362c1b02011-10-06 21:29:56 +00006625 // Get a mapping of the call site numbers to all of the landing pads they're
6626 // associated with.
Bill Wendling202803e2011-10-05 00:02:33 +00006627 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
6628 unsigned MaxCSNum = 0;
6629 MachineModuleInfo &MMI = MF->getMMI();
Jim Grosbach0c509fa2012-04-06 23:43:50 +00006630 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E;
6631 ++BB) {
Bill Wendling202803e2011-10-05 00:02:33 +00006632 if (!BB->isLandingPad()) continue;
6633
6634 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
6635 // pad.
6636 for (MachineBasicBlock::iterator
6637 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
6638 if (!II->isEHLabel()) continue;
6639
6640 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006641 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling202803e2011-10-05 00:02:33 +00006642
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006643 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
6644 for (SmallVectorImpl<unsigned>::iterator
6645 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
6646 CSI != CSE; ++CSI) {
6647 CallSiteNumToLPad[*CSI].push_back(BB);
6648 MaxCSNum = std::max(MaxCSNum, *CSI);
6649 }
Bill Wendling202803e2011-10-05 00:02:33 +00006650 break;
6651 }
6652 }
6653
6654 // Get an ordered list of the machine basic blocks for the jump table.
6655 std::vector<MachineBasicBlock*> LPadList;
Bill Wendling883ec972011-10-07 23:18:02 +00006656 SmallPtrSet<MachineBasicBlock*, 64> InvokeBBs;
Bill Wendling202803e2011-10-05 00:02:33 +00006657 LPadList.reserve(CallSiteNumToLPad.size());
6658 for (unsigned I = 1; I <= MaxCSNum; ++I) {
6659 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
6660 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00006661 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling202803e2011-10-05 00:02:33 +00006662 LPadList.push_back(*II);
Bill Wendling883ec972011-10-07 23:18:02 +00006663 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
6664 }
Bill Wendling202803e2011-10-05 00:02:33 +00006665 }
6666
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006667 assert(!LPadList.empty() &&
6668 "No landing pad destinations for the dispatch jump table!");
6669
Bill Wendling362c1b02011-10-06 21:29:56 +00006670 // Create the jump table and associated information.
Bill Wendling202803e2011-10-05 00:02:33 +00006671 MachineJumpTableInfo *JTI =
6672 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
6673 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
6674 unsigned UId = AFI->createJumpTableUId();
Chad Rosier96603432013-03-01 18:30:38 +00006675 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Bill Wendling202803e2011-10-05 00:02:33 +00006676
Bill Wendling362c1b02011-10-06 21:29:56 +00006677 // Create the MBBs for the dispatch code.
Bill Wendling030b58e2011-10-06 22:18:16 +00006678
6679 // Shove the dispatch's address into the return slot in the function context.
6680 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
6681 DispatchBB->setIsLandingPad();
Bill Wendling030b58e2011-10-06 22:18:16 +00006682
Bill Wendling324be982011-10-05 00:39:32 +00006683 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006684 unsigned trap_opcode;
Chad Rosier11a98282013-02-28 18:54:27 +00006685 if (Subtarget->isThumb())
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006686 trap_opcode = ARM::tTRAP;
Chad Rosier11a98282013-02-28 18:54:27 +00006687 else
6688 trap_opcode = Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP;
6689
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006690 BuildMI(TrapBB, dl, TII->get(trap_opcode));
Bill Wendling324be982011-10-05 00:39:32 +00006691 DispatchBB->addSuccessor(TrapBB);
6692
6693 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
6694 DispatchBB->addSuccessor(DispContBB);
Bill Wendling202803e2011-10-05 00:02:33 +00006695
Bill Wendling510fbcd2011-10-17 21:32:56 +00006696 // Insert and MBBs.
Bill Wendling61346552011-10-06 00:53:33 +00006697 MF->insert(MF->end(), DispatchBB);
6698 MF->insert(MF->end(), DispContBB);
6699 MF->insert(MF->end(), TrapBB);
Bill Wendling61346552011-10-06 00:53:33 +00006700
Bill Wendling030b58e2011-10-06 22:18:16 +00006701 // Insert code into the entry block that creates and registers the function
6702 // context.
6703 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
6704
Bill Wendling030b58e2011-10-06 22:18:16 +00006705 MachineMemOperand *FIMMOLd =
Bill Wendling362c1b02011-10-06 21:29:56 +00006706 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Bill Wendlingb3d46782011-10-06 23:37:36 +00006707 MachineMemOperand::MOLoad |
6708 MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling61346552011-10-06 00:53:33 +00006709
Chad Rosier1ec8e402012-11-06 23:05:24 +00006710 MachineInstrBuilder MIB;
6711 MIB = BuildMI(DispatchBB, dl, TII->get(ARM::Int_eh_sjlj_dispatchsetup));
6712
6713 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
6714 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
6715
6716 // Add a register mask with no preserved registers. This results in all
6717 // registers being marked as clobbered.
6718 MIB.addRegMask(RI.getNoPreservedMask());
Bob Wilsonf6d17282011-11-16 07:11:57 +00006719
Bill Wendling85833f72011-10-18 22:49:07 +00006720 unsigned NumLPads = LPadList.size();
Bill Wendling5626c662011-10-06 22:53:00 +00006721 if (Subtarget->isThumb2()) {
6722 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6723 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
6724 .addFrameIndex(FI)
6725 .addImm(4)
6726 .addMemOperand(FIMMOLd));
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006727
Bill Wendling85833f72011-10-18 22:49:07 +00006728 if (NumLPads < 256) {
6729 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
6730 .addReg(NewVReg1)
6731 .addImm(LPadList.size()));
6732 } else {
6733 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6734 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00006735 .addImm(NumLPads & 0xFFFF));
6736
6737 unsigned VReg2 = VReg1;
6738 if ((NumLPads & 0xFFFF0000) != 0) {
6739 VReg2 = MRI->createVirtualRegister(TRC);
6740 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
6741 .addReg(VReg1)
6742 .addImm(NumLPads >> 16));
6743 }
6744
Bill Wendling85833f72011-10-18 22:49:07 +00006745 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
6746 .addReg(NewVReg1)
6747 .addReg(VReg2));
6748 }
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006749
Bill Wendling5626c662011-10-06 22:53:00 +00006750 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
6751 .addMBB(TrapBB)
6752 .addImm(ARMCC::HI)
6753 .addReg(ARM::CPSR);
Bill Wendling324be982011-10-05 00:39:32 +00006754
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006755 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6756 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00006757 .addJumpTableIndex(MJTI)
6758 .addImm(UId));
Bill Wendling202803e2011-10-05 00:02:33 +00006759
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006760 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00006761 AddDefaultCC(
6762 AddDefaultPred(
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006763 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
6764 .addReg(NewVReg3, RegState::Kill)
Bill Wendling5626c662011-10-06 22:53:00 +00006765 .addReg(NewVReg1)
6766 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
6767
6768 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006769 .addReg(NewVReg4, RegState::Kill)
Bill Wendling202803e2011-10-05 00:02:33 +00006770 .addReg(NewVReg1)
Bill Wendling5626c662011-10-06 22:53:00 +00006771 .addJumpTableIndex(MJTI)
6772 .addImm(UId);
6773 } else if (Subtarget->isThumb()) {
Bill Wendlingb3d46782011-10-06 23:37:36 +00006774 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6775 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
6776 .addFrameIndex(FI)
6777 .addImm(1)
6778 .addMemOperand(FIMMOLd));
Bill Wendlingf9f5e452011-10-07 22:08:37 +00006779
Bill Wendling64e6bfc2011-10-18 23:11:05 +00006780 if (NumLPads < 256) {
6781 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
6782 .addReg(NewVReg1)
6783 .addImm(NumLPads));
6784 } else {
6785 MachineConstantPool *ConstantPool = MF->getConstantPool();
Bill Wendling2977a152011-10-19 09:24:02 +00006786 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6787 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6788
6789 // MachineConstantPool wants an explicit alignment.
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006790 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00006791 if (Align == 0)
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006792 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00006793 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
Bill Wendling64e6bfc2011-10-18 23:11:05 +00006794
6795 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6796 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
6797 .addReg(VReg1, RegState::Define)
6798 .addConstantPoolIndex(Idx));
6799 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
6800 .addReg(NewVReg1)
6801 .addReg(VReg1));
6802 }
6803
Bill Wendlingb3d46782011-10-06 23:37:36 +00006804 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
6805 .addMBB(TrapBB)
6806 .addImm(ARMCC::HI)
6807 .addReg(ARM::CPSR);
6808
6809 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6810 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
6811 .addReg(ARM::CPSR, RegState::Define)
6812 .addReg(NewVReg1)
6813 .addImm(2));
6814
6815 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling8d50ea02011-10-06 23:41:14 +00006816 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Bill Wendlingb3d46782011-10-06 23:37:36 +00006817 .addJumpTableIndex(MJTI)
6818 .addImm(UId));
6819
6820 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6821 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
6822 .addReg(ARM::CPSR, RegState::Define)
6823 .addReg(NewVReg2, RegState::Kill)
6824 .addReg(NewVReg3));
6825
6826 MachineMemOperand *JTMMOLd =
6827 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6828 MachineMemOperand::MOLoad, 4, 4);
6829
6830 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6831 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
6832 .addReg(NewVReg4, RegState::Kill)
6833 .addImm(0)
6834 .addMemOperand(JTMMOLd));
6835
Chad Rosier96603432013-03-01 18:30:38 +00006836 unsigned NewVReg6 = NewVReg5;
6837 if (RelocM == Reloc::PIC_) {
6838 NewVReg6 = MRI->createVirtualRegister(TRC);
6839 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
6840 .addReg(ARM::CPSR, RegState::Define)
6841 .addReg(NewVReg5, RegState::Kill)
6842 .addReg(NewVReg3));
6843 }
Bill Wendlingb3d46782011-10-06 23:37:36 +00006844
6845 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
6846 .addReg(NewVReg6, RegState::Kill)
6847 .addJumpTableIndex(MJTI)
6848 .addImm(UId);
Bill Wendling5626c662011-10-06 22:53:00 +00006849 } else {
6850 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6851 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
6852 .addFrameIndex(FI)
6853 .addImm(4)
6854 .addMemOperand(FIMMOLd));
Bill Wendling973c8172011-10-18 22:11:18 +00006855
Bill Wendling4969dcd2011-10-18 22:52:20 +00006856 if (NumLPads < 256) {
6857 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
6858 .addReg(NewVReg1)
6859 .addImm(NumLPads));
Bill Wendling2977a152011-10-19 09:24:02 +00006860 } else if (Subtarget->hasV6T2Ops() && isUInt<16>(NumLPads)) {
Bill Wendling4969dcd2011-10-18 22:52:20 +00006861 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6862 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00006863 .addImm(NumLPads & 0xFFFF));
6864
6865 unsigned VReg2 = VReg1;
6866 if ((NumLPads & 0xFFFF0000) != 0) {
6867 VReg2 = MRI->createVirtualRegister(TRC);
6868 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
6869 .addReg(VReg1)
6870 .addImm(NumLPads >> 16));
6871 }
6872
Bill Wendling4969dcd2011-10-18 22:52:20 +00006873 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6874 .addReg(NewVReg1)
6875 .addReg(VReg2));
Bill Wendling2977a152011-10-19 09:24:02 +00006876 } else {
6877 MachineConstantPool *ConstantPool = MF->getConstantPool();
6878 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6879 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6880
6881 // MachineConstantPool wants an explicit alignment.
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006882 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00006883 if (Align == 0)
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006884 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00006885 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
6886
6887 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6888 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRcp))
6889 .addReg(VReg1, RegState::Define)
Bill Wendlingcf7bdf42011-10-20 20:37:11 +00006890 .addConstantPoolIndex(Idx)
6891 .addImm(0));
Bill Wendling2977a152011-10-19 09:24:02 +00006892 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6893 .addReg(NewVReg1)
6894 .addReg(VReg1, RegState::Kill));
Bill Wendling4969dcd2011-10-18 22:52:20 +00006895 }
6896
Bill Wendling5626c662011-10-06 22:53:00 +00006897 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
6898 .addMBB(TrapBB)
6899 .addImm(ARMCC::HI)
6900 .addReg(ARM::CPSR);
Bill Wendling202803e2011-10-05 00:02:33 +00006901
Bill Wendling973c8172011-10-18 22:11:18 +00006902 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00006903 AddDefaultCC(
Bill Wendling973c8172011-10-18 22:11:18 +00006904 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00006905 .addReg(NewVReg1)
6906 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling973c8172011-10-18 22:11:18 +00006907 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6908 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00006909 .addJumpTableIndex(MJTI)
6910 .addImm(UId));
6911
6912 MachineMemOperand *JTMMOLd =
6913 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6914 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling973c8172011-10-18 22:11:18 +00006915 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00006916 AddDefaultPred(
Bill Wendling973c8172011-10-18 22:11:18 +00006917 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
6918 .addReg(NewVReg3, RegState::Kill)
6919 .addReg(NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00006920 .addImm(0)
6921 .addMemOperand(JTMMOLd));
6922
Chad Rosier96603432013-03-01 18:30:38 +00006923 if (RelocM == Reloc::PIC_) {
6924 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
6925 .addReg(NewVReg5, RegState::Kill)
6926 .addReg(NewVReg4)
6927 .addJumpTableIndex(MJTI)
6928 .addImm(UId);
6929 } else {
6930 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTr))
6931 .addReg(NewVReg5, RegState::Kill)
6932 .addJumpTableIndex(MJTI)
6933 .addImm(UId);
6934 }
Bill Wendling5626c662011-10-06 22:53:00 +00006935 }
Bill Wendling202803e2011-10-05 00:02:33 +00006936
Bill Wendling324be982011-10-05 00:39:32 +00006937 // Add the jump table entries as successors to the MBB.
Jakob Stoklund Olesen710093e2012-08-20 20:52:03 +00006938 SmallPtrSet<MachineBasicBlock*, 8> SeenMBBs;
Bill Wendling324be982011-10-05 00:39:32 +00006939 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00006940 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
6941 MachineBasicBlock *CurMBB = *I;
David Blaikie70573dc2014-11-19 07:49:26 +00006942 if (SeenMBBs.insert(CurMBB).second)
Bill Wendling883ec972011-10-07 23:18:02 +00006943 DispContBB->addSuccessor(CurMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00006944 }
6945
Bill Wendling26d27802011-10-17 05:25:09 +00006946 // N.B. the order the invoke BBs are processed in doesn't matter here.
Craig Topper840beec2014-04-04 05:16:06 +00006947 const MCPhysReg *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendling617075f2011-10-18 18:30:49 +00006948 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Craig Topper46276792014-08-24 23:23:06 +00006949 for (MachineBasicBlock *BB : InvokeBBs) {
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006950
6951 // Remove the landing pad successor from the invoke block and replace it
6952 // with the new dispatch block.
Bill Wendling1414bc52011-10-26 07:16:18 +00006953 SmallVector<MachineBasicBlock*, 4> Successors(BB->succ_begin(),
6954 BB->succ_end());
6955 while (!Successors.empty()) {
6956 MachineBasicBlock *SMBB = Successors.pop_back_val();
Bill Wendling883ec972011-10-07 23:18:02 +00006957 if (SMBB->isLandingPad()) {
6958 BB->removeSuccessor(SMBB);
Bill Wendling617075f2011-10-18 18:30:49 +00006959 MBBLPads.push_back(SMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00006960 }
6961 }
6962
6963 BB->addSuccessor(DispatchBB);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006964
6965 // Find the invoke call and mark all of the callee-saved registers as
6966 // 'implicit defined' so that they're spilled. This prevents code from
6967 // moving instructions to before the EH block, where they will never be
6968 // executed.
6969 for (MachineBasicBlock::reverse_iterator
6970 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00006971 if (!II->isCall()) continue;
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006972
6973 DenseMap<unsigned, bool> DefRegs;
6974 for (MachineInstr::mop_iterator
6975 OI = II->operands_begin(), OE = II->operands_end();
6976 OI != OE; ++OI) {
6977 if (!OI->isReg()) continue;
6978 DefRegs[OI->getReg()] = true;
6979 }
6980
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +00006981 MachineInstrBuilder MIB(*MF, &*II);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006982
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00006983 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
Bill Wendling94e66432011-10-22 00:29:28 +00006984 unsigned Reg = SavedRegs[i];
6985 if (Subtarget->isThumb2() &&
Craig Topperc7242e02012-04-20 07:30:17 +00006986 !ARM::tGPRRegClass.contains(Reg) &&
6987 !ARM::hGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00006988 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00006989 if (Subtarget->isThumb1Only() && !ARM::tGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00006990 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00006991 if (!Subtarget->isThumb() && !ARM::GPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00006992 continue;
6993 if (!DefRegs[Reg])
6994 MIB.addReg(Reg, RegState::ImplicitDefine | RegState::Dead);
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00006995 }
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006996
6997 break;
6998 }
Bill Wendling883ec972011-10-07 23:18:02 +00006999 }
Bill Wendling324be982011-10-05 00:39:32 +00007000
Bill Wendling617075f2011-10-18 18:30:49 +00007001 // Mark all former landing pads as non-landing pads. The dispatch is the only
7002 // landing pad now.
7003 for (SmallVectorImpl<MachineBasicBlock*>::iterator
7004 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
7005 (*I)->setIsLandingPad(false);
7006
Bill Wendling324be982011-10-05 00:39:32 +00007007 // The instruction is gone now.
7008 MI->eraseFromParent();
7009
Bill Wendling374ee192011-10-03 21:25:38 +00007010 return MBB;
7011}
7012
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007013static
7014MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
7015 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
7016 E = MBB->succ_end(); I != E; ++I)
7017 if (*I != Succ)
7018 return *I;
7019 llvm_unreachable("Expecting a BB with two successors!");
7020}
7021
Manman Renb504f492013-10-29 22:27:32 +00007022/// Return the load opcode for a given load size. If load size >= 8,
7023/// neon opcode will be returned.
7024static unsigned getLdOpcode(unsigned LdSize, bool IsThumb1, bool IsThumb2) {
7025 if (LdSize >= 8)
7026 return LdSize == 16 ? ARM::VLD1q32wb_fixed
7027 : LdSize == 8 ? ARM::VLD1d32wb_fixed : 0;
7028 if (IsThumb1)
7029 return LdSize == 4 ? ARM::tLDRi
7030 : LdSize == 2 ? ARM::tLDRHi
7031 : LdSize == 1 ? ARM::tLDRBi : 0;
7032 if (IsThumb2)
7033 return LdSize == 4 ? ARM::t2LDR_POST
7034 : LdSize == 2 ? ARM::t2LDRH_POST
7035 : LdSize == 1 ? ARM::t2LDRB_POST : 0;
7036 return LdSize == 4 ? ARM::LDR_POST_IMM
7037 : LdSize == 2 ? ARM::LDRH_POST
7038 : LdSize == 1 ? ARM::LDRB_POST_IMM : 0;
7039}
7040
7041/// Return the store opcode for a given store size. If store size >= 8,
7042/// neon opcode will be returned.
7043static unsigned getStOpcode(unsigned StSize, bool IsThumb1, bool IsThumb2) {
7044 if (StSize >= 8)
7045 return StSize == 16 ? ARM::VST1q32wb_fixed
7046 : StSize == 8 ? ARM::VST1d32wb_fixed : 0;
7047 if (IsThumb1)
7048 return StSize == 4 ? ARM::tSTRi
7049 : StSize == 2 ? ARM::tSTRHi
7050 : StSize == 1 ? ARM::tSTRBi : 0;
7051 if (IsThumb2)
7052 return StSize == 4 ? ARM::t2STR_POST
7053 : StSize == 2 ? ARM::t2STRH_POST
7054 : StSize == 1 ? ARM::t2STRB_POST : 0;
7055 return StSize == 4 ? ARM::STR_POST_IMM
7056 : StSize == 2 ? ARM::STRH_POST
7057 : StSize == 1 ? ARM::STRB_POST_IMM : 0;
7058}
7059
7060/// Emit a post-increment load operation with given size. The instructions
7061/// will be added to BB at Pos.
7062static void emitPostLd(MachineBasicBlock *BB, MachineInstr *Pos,
7063 const TargetInstrInfo *TII, DebugLoc dl,
7064 unsigned LdSize, unsigned Data, unsigned AddrIn,
7065 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
7066 unsigned LdOpc = getLdOpcode(LdSize, IsThumb1, IsThumb2);
7067 assert(LdOpc != 0 && "Should have a load opcode");
7068 if (LdSize >= 8) {
7069 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7070 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7071 .addImm(0));
7072 } else if (IsThumb1) {
7073 // load + update AddrIn
7074 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7075 .addReg(AddrIn).addImm(0));
7076 MachineInstrBuilder MIB =
7077 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
7078 MIB = AddDefaultT1CC(MIB);
7079 MIB.addReg(AddrIn).addImm(LdSize);
7080 AddDefaultPred(MIB);
7081 } else if (IsThumb2) {
7082 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7083 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7084 .addImm(LdSize));
7085 } else { // arm
7086 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7087 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7088 .addReg(0).addImm(LdSize));
7089 }
7090}
7091
7092/// Emit a post-increment store operation with given size. The instructions
7093/// will be added to BB at Pos.
7094static void emitPostSt(MachineBasicBlock *BB, MachineInstr *Pos,
7095 const TargetInstrInfo *TII, DebugLoc dl,
7096 unsigned StSize, unsigned Data, unsigned AddrIn,
7097 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
7098 unsigned StOpc = getStOpcode(StSize, IsThumb1, IsThumb2);
7099 assert(StOpc != 0 && "Should have a store opcode");
7100 if (StSize >= 8) {
7101 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7102 .addReg(AddrIn).addImm(0).addReg(Data));
7103 } else if (IsThumb1) {
7104 // store + update AddrIn
7105 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc)).addReg(Data)
7106 .addReg(AddrIn).addImm(0));
7107 MachineInstrBuilder MIB =
7108 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
7109 MIB = AddDefaultT1CC(MIB);
7110 MIB.addReg(AddrIn).addImm(StSize);
7111 AddDefaultPred(MIB);
7112 } else if (IsThumb2) {
7113 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7114 .addReg(Data).addReg(AddrIn).addImm(StSize));
7115 } else { // arm
7116 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7117 .addReg(Data).addReg(AddrIn).addReg(0)
7118 .addImm(StSize));
7119 }
7120}
7121
David Peixottoc32e24a2013-10-17 19:49:22 +00007122MachineBasicBlock *
7123ARMTargetLowering::EmitStructByval(MachineInstr *MI,
7124 MachineBasicBlock *BB) const {
Manman Rene8735522012-06-01 19:33:18 +00007125 // This pseudo instruction has 3 operands: dst, src, size
7126 // We expand it to a loop if size > Subtarget->getMaxInlineSizeThreshold().
7127 // Otherwise, we will generate unrolled scalar copies.
Eric Christopher1889fdc2015-01-29 00:19:39 +00007128 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Manman Rene8735522012-06-01 19:33:18 +00007129 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7130 MachineFunction::iterator It = BB;
7131 ++It;
7132
7133 unsigned dest = MI->getOperand(0).getReg();
7134 unsigned src = MI->getOperand(1).getReg();
7135 unsigned SizeVal = MI->getOperand(2).getImm();
7136 unsigned Align = MI->getOperand(3).getImm();
7137 DebugLoc dl = MI->getDebugLoc();
7138
Manman Rene8735522012-06-01 19:33:18 +00007139 MachineFunction *MF = BB->getParent();
7140 MachineRegisterInfo &MRI = MF->getRegInfo();
David Peixottoc32e24a2013-10-17 19:49:22 +00007141 unsigned UnitSize = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00007142 const TargetRegisterClass *TRC = nullptr;
7143 const TargetRegisterClass *VecTRC = nullptr;
David Peixottob0653e532013-10-24 16:39:36 +00007144
7145 bool IsThumb1 = Subtarget->isThumb1Only();
7146 bool IsThumb2 = Subtarget->isThumb2();
Manman Rene8735522012-06-01 19:33:18 +00007147
7148 if (Align & 1) {
Manman Rene8735522012-06-01 19:33:18 +00007149 UnitSize = 1;
7150 } else if (Align & 2) {
Manman Rene8735522012-06-01 19:33:18 +00007151 UnitSize = 2;
7152 } else {
Manman Ren6e1fd462012-06-18 22:23:48 +00007153 // Check whether we can use NEON instructions.
Bill Wendling698e84f2012-12-30 10:32:01 +00007154 if (!MF->getFunction()->getAttributes().
7155 hasAttribute(AttributeSet::FunctionIndex,
7156 Attribute::NoImplicitFloat) &&
Manman Ren6e1fd462012-06-18 22:23:48 +00007157 Subtarget->hasNEON()) {
David Peixottoc32e24a2013-10-17 19:49:22 +00007158 if ((Align % 16 == 0) && SizeVal >= 16)
Manman Ren6e1fd462012-06-18 22:23:48 +00007159 UnitSize = 16;
David Peixottoc32e24a2013-10-17 19:49:22 +00007160 else if ((Align % 8 == 0) && SizeVal >= 8)
Manman Ren6e1fd462012-06-18 22:23:48 +00007161 UnitSize = 8;
Manman Ren6e1fd462012-06-18 22:23:48 +00007162 }
7163 // Can't use NEON instructions.
David Peixottoc32e24a2013-10-17 19:49:22 +00007164 if (UnitSize == 0)
Manman Ren6e1fd462012-06-18 22:23:48 +00007165 UnitSize = 4;
Manman Rene8735522012-06-01 19:33:18 +00007166 }
Manman Ren6e1fd462012-06-18 22:23:48 +00007167
David Peixottob0653e532013-10-24 16:39:36 +00007168 // Select the correct opcode and register class for unit size load/store
7169 bool IsNeon = UnitSize >= 8;
Craig Topper61e88f42014-11-21 05:58:21 +00007170 TRC = (IsThumb1 || IsThumb2) ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Manman Renb504f492013-10-29 22:27:32 +00007171 if (IsNeon)
Craig Topper61e88f42014-11-21 05:58:21 +00007172 VecTRC = UnitSize == 16 ? &ARM::DPairRegClass
7173 : UnitSize == 8 ? &ARM::DPRRegClass
7174 : nullptr;
David Peixottob0653e532013-10-24 16:39:36 +00007175
Manman Rene8735522012-06-01 19:33:18 +00007176 unsigned BytesLeft = SizeVal % UnitSize;
7177 unsigned LoopSize = SizeVal - BytesLeft;
7178
7179 if (SizeVal <= Subtarget->getMaxInlineSizeThreshold()) {
7180 // Use LDR and STR to copy.
7181 // [scratch, srcOut] = LDR_POST(srcIn, UnitSize)
7182 // [destOut] = STR_POST(scratch, destIn, UnitSize)
7183 unsigned srcIn = src;
7184 unsigned destIn = dest;
7185 for (unsigned i = 0; i < LoopSize; i+=UnitSize) {
David Peixottob0653e532013-10-24 16:39:36 +00007186 unsigned srcOut = MRI.createVirtualRegister(TRC);
7187 unsigned destOut = MRI.createVirtualRegister(TRC);
7188 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007189 emitPostLd(BB, MI, TII, dl, UnitSize, scratch, srcIn, srcOut,
7190 IsThumb1, IsThumb2);
7191 emitPostSt(BB, MI, TII, dl, UnitSize, scratch, destIn, destOut,
7192 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007193 srcIn = srcOut;
7194 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007195 }
7196
7197 // Handle the leftover bytes with LDRB and STRB.
7198 // [scratch, srcOut] = LDRB_POST(srcIn, 1)
7199 // [destOut] = STRB_POST(scratch, destIn, 1)
Manman Rene8735522012-06-01 19:33:18 +00007200 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007201 unsigned srcOut = MRI.createVirtualRegister(TRC);
7202 unsigned destOut = MRI.createVirtualRegister(TRC);
7203 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007204 emitPostLd(BB, MI, TII, dl, 1, scratch, srcIn, srcOut,
7205 IsThumb1, IsThumb2);
7206 emitPostSt(BB, MI, TII, dl, 1, scratch, destIn, destOut,
7207 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007208 srcIn = srcOut;
7209 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007210 }
7211 MI->eraseFromParent(); // The instruction is gone now.
7212 return BB;
7213 }
7214
7215 // Expand the pseudo op to a loop.
7216 // thisMBB:
7217 // ...
7218 // movw varEnd, # --> with thumb2
7219 // movt varEnd, #
7220 // ldrcp varEnd, idx --> without thumb2
7221 // fallthrough --> loopMBB
7222 // loopMBB:
7223 // PHI varPhi, varEnd, varLoop
7224 // PHI srcPhi, src, srcLoop
7225 // PHI destPhi, dst, destLoop
7226 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7227 // [destLoop] = STR_POST(scratch, destPhi, UnitSize)
7228 // subs varLoop, varPhi, #UnitSize
7229 // bne loopMBB
7230 // fallthrough --> exitMBB
7231 // exitMBB:
7232 // epilogue to handle left-over bytes
7233 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7234 // [destOut] = STRB_POST(scratch, destLoop, 1)
7235 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7236 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7237 MF->insert(It, loopMBB);
7238 MF->insert(It, exitMBB);
7239
7240 // Transfer the remainder of BB and its successor edges to exitMBB.
7241 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007242 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Manman Rene8735522012-06-01 19:33:18 +00007243 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
7244
7245 // Load an immediate to varEnd.
David Peixottob0653e532013-10-24 16:39:36 +00007246 unsigned varEnd = MRI.createVirtualRegister(TRC);
7247 if (IsThumb2) {
7248 unsigned Vtmp = varEnd;
7249 if ((LoopSize & 0xFFFF0000) != 0)
7250 Vtmp = MRI.createVirtualRegister(TRC);
7251 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVi16), Vtmp)
7252 .addImm(LoopSize & 0xFFFF));
7253
7254 if ((LoopSize & 0xFFFF0000) != 0)
7255 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVTi16), varEnd)
7256 .addReg(Vtmp).addImm(LoopSize >> 16));
7257 } else {
7258 MachineConstantPool *ConstantPool = MF->getConstantPool();
7259 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7260 const Constant *C = ConstantInt::get(Int32Ty, LoopSize);
7261
7262 // MachineConstantPool wants an explicit alignment.
7263 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
7264 if (Align == 0)
7265 Align = getDataLayout()->getTypeAllocSize(C->getType());
7266 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
7267
7268 if (IsThumb1)
7269 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::tLDRpci)).addReg(
7270 varEnd, RegState::Define).addConstantPoolIndex(Idx));
7271 else
7272 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::LDRcp)).addReg(
7273 varEnd, RegState::Define).addConstantPoolIndex(Idx).addImm(0));
7274 }
Manman Rene8735522012-06-01 19:33:18 +00007275 BB->addSuccessor(loopMBB);
7276
7277 // Generate the loop body:
7278 // varPhi = PHI(varLoop, varEnd)
7279 // srcPhi = PHI(srcLoop, src)
7280 // destPhi = PHI(destLoop, dst)
7281 MachineBasicBlock *entryBB = BB;
7282 BB = loopMBB;
David Peixottob0653e532013-10-24 16:39:36 +00007283 unsigned varLoop = MRI.createVirtualRegister(TRC);
7284 unsigned varPhi = MRI.createVirtualRegister(TRC);
7285 unsigned srcLoop = MRI.createVirtualRegister(TRC);
7286 unsigned srcPhi = MRI.createVirtualRegister(TRC);
7287 unsigned destLoop = MRI.createVirtualRegister(TRC);
7288 unsigned destPhi = MRI.createVirtualRegister(TRC);
Manman Rene8735522012-06-01 19:33:18 +00007289
7290 BuildMI(*BB, BB->begin(), dl, TII->get(ARM::PHI), varPhi)
7291 .addReg(varLoop).addMBB(loopMBB)
7292 .addReg(varEnd).addMBB(entryBB);
7293 BuildMI(BB, dl, TII->get(ARM::PHI), srcPhi)
7294 .addReg(srcLoop).addMBB(loopMBB)
7295 .addReg(src).addMBB(entryBB);
7296 BuildMI(BB, dl, TII->get(ARM::PHI), destPhi)
7297 .addReg(destLoop).addMBB(loopMBB)
7298 .addReg(dest).addMBB(entryBB);
7299
7300 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7301 // [destLoop] = STR_POST(scratch, destPhi, UnitSiz)
David Peixottob0653e532013-10-24 16:39:36 +00007302 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007303 emitPostLd(BB, BB->end(), TII, dl, UnitSize, scratch, srcPhi, srcLoop,
7304 IsThumb1, IsThumb2);
7305 emitPostSt(BB, BB->end(), TII, dl, UnitSize, scratch, destPhi, destLoop,
7306 IsThumb1, IsThumb2);
Manman Rene8735522012-06-01 19:33:18 +00007307
7308 // Decrement loop variable by UnitSize.
David Peixottob0653e532013-10-24 16:39:36 +00007309 if (IsThumb1) {
7310 MachineInstrBuilder MIB =
7311 BuildMI(*BB, BB->end(), dl, TII->get(ARM::tSUBi8), varLoop);
7312 MIB = AddDefaultT1CC(MIB);
7313 MIB.addReg(varPhi).addImm(UnitSize);
7314 AddDefaultPred(MIB);
7315 } else {
7316 MachineInstrBuilder MIB =
7317 BuildMI(*BB, BB->end(), dl,
7318 TII->get(IsThumb2 ? ARM::t2SUBri : ARM::SUBri), varLoop);
7319 AddDefaultCC(AddDefaultPred(MIB.addReg(varPhi).addImm(UnitSize)));
7320 MIB->getOperand(5).setReg(ARM::CPSR);
7321 MIB->getOperand(5).setIsDef(true);
7322 }
7323 BuildMI(*BB, BB->end(), dl,
7324 TII->get(IsThumb1 ? ARM::tBcc : IsThumb2 ? ARM::t2Bcc : ARM::Bcc))
7325 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Manman Rene8735522012-06-01 19:33:18 +00007326
7327 // loopMBB can loop back to loopMBB or fall through to exitMBB.
7328 BB->addSuccessor(loopMBB);
7329 BB->addSuccessor(exitMBB);
7330
7331 // Add epilogue to handle BytesLeft.
7332 BB = exitMBB;
7333 MachineInstr *StartOfExit = exitMBB->begin();
Manman Rene8735522012-06-01 19:33:18 +00007334
7335 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7336 // [destOut] = STRB_POST(scratch, destLoop, 1)
7337 unsigned srcIn = srcLoop;
7338 unsigned destIn = destLoop;
7339 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007340 unsigned srcOut = MRI.createVirtualRegister(TRC);
7341 unsigned destOut = MRI.createVirtualRegister(TRC);
7342 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007343 emitPostLd(BB, StartOfExit, TII, dl, 1, scratch, srcIn, srcOut,
7344 IsThumb1, IsThumb2);
7345 emitPostSt(BB, StartOfExit, TII, dl, 1, scratch, destIn, destOut,
7346 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007347 srcIn = srcOut;
7348 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007349 }
7350
7351 MI->eraseFromParent(); // The instruction is gone now.
7352 return BB;
7353}
7354
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007355MachineBasicBlock *
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007356ARMTargetLowering::EmitLowered__chkstk(MachineInstr *MI,
7357 MachineBasicBlock *MBB) const {
7358 const TargetMachine &TM = getTargetMachine();
Eric Christopher1889fdc2015-01-29 00:19:39 +00007359 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007360 DebugLoc DL = MI->getDebugLoc();
7361
7362 assert(Subtarget->isTargetWindows() &&
7363 "__chkstk is only supported on Windows");
7364 assert(Subtarget->isThumb2() && "Windows on ARM requires Thumb-2 mode");
7365
7366 // __chkstk takes the number of words to allocate on the stack in R4, and
7367 // returns the stack adjustment in number of bytes in R4. This will not
7368 // clober any other registers (other than the obvious lr).
7369 //
7370 // Although, technically, IP should be considered a register which may be
7371 // clobbered, the call itself will not touch it. Windows on ARM is a pure
7372 // thumb-2 environment, so there is no interworking required. As a result, we
7373 // do not expect a veneer to be emitted by the linker, clobbering IP.
7374 //
Alp Toker1d099d92014-06-19 19:41:26 +00007375 // Each module receives its own copy of __chkstk, so no import thunk is
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007376 // required, again, ensuring that IP is not clobbered.
7377 //
7378 // Finally, although some linkers may theoretically provide a trampoline for
7379 // out of range calls (which is quite common due to a 32M range limitation of
7380 // branches for Thumb), we can generate the long-call version via
7381 // -mcmodel=large, alleviating the need for the trampoline which may clobber
7382 // IP.
7383
7384 switch (TM.getCodeModel()) {
7385 case CodeModel::Small:
7386 case CodeModel::Medium:
7387 case CodeModel::Default:
7388 case CodeModel::Kernel:
7389 BuildMI(*MBB, MI, DL, TII.get(ARM::tBL))
7390 .addImm((unsigned)ARMCC::AL).addReg(0)
7391 .addExternalSymbol("__chkstk")
7392 .addReg(ARM::R4, RegState::Implicit | RegState::Kill)
7393 .addReg(ARM::R4, RegState::Implicit | RegState::Define)
7394 .addReg(ARM::R12, RegState::Implicit | RegState::Define | RegState::Dead);
7395 break;
7396 case CodeModel::Large:
7397 case CodeModel::JITDefault: {
7398 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
7399 unsigned Reg = MRI.createVirtualRegister(&ARM::rGPRRegClass);
7400
7401 BuildMI(*MBB, MI, DL, TII.get(ARM::t2MOVi32imm), Reg)
7402 .addExternalSymbol("__chkstk");
7403 BuildMI(*MBB, MI, DL, TII.get(ARM::tBLXr))
7404 .addImm((unsigned)ARMCC::AL).addReg(0)
7405 .addReg(Reg, RegState::Kill)
7406 .addReg(ARM::R4, RegState::Implicit | RegState::Kill)
7407 .addReg(ARM::R4, RegState::Implicit | RegState::Define)
7408 .addReg(ARM::R12, RegState::Implicit | RegState::Define | RegState::Dead);
7409 break;
7410 }
7411 }
7412
7413 AddDefaultCC(AddDefaultPred(BuildMI(*MBB, MI, DL, TII.get(ARM::t2SUBrr),
7414 ARM::SP)
Saleem Abdulrasoolc4e00282014-07-19 01:29:51 +00007415 .addReg(ARM::SP).addReg(ARM::R4)));
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007416
7417 MI->eraseFromParent();
7418 return MBB;
7419}
7420
7421MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007422ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007423 MachineBasicBlock *BB) const {
Eric Christopher1889fdc2015-01-29 00:19:39 +00007424 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Dale Johannesen7647da62009-02-13 02:25:56 +00007425 DebugLoc dl = MI->getDebugLoc();
Jim Grosbach57ccc192009-12-14 20:14:59 +00007426 bool isThumb2 = Subtarget->isThumb2();
Evan Cheng10043e22007-01-19 07:51:42 +00007427 switch (MI->getOpcode()) {
Andrew Trick0ed57782011-04-23 03:55:32 +00007428 default: {
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007429 MI->dump();
Evan Chengb972e562009-08-07 00:34:42 +00007430 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick0ed57782011-04-23 03:55:32 +00007431 }
Jim Grosbach9c0b86a2011-09-16 21:55:56 +00007432 // The Thumb2 pre-indexed stores have the same MI operands, they just
7433 // define them differently in the .td files from the isel patterns, so
7434 // they need pseudos.
7435 case ARM::t2STR_preidx:
7436 MI->setDesc(TII->get(ARM::t2STR_PRE));
7437 return BB;
7438 case ARM::t2STRB_preidx:
7439 MI->setDesc(TII->get(ARM::t2STRB_PRE));
7440 return BB;
7441 case ARM::t2STRH_preidx:
7442 MI->setDesc(TII->get(ARM::t2STRH_PRE));
7443 return BB;
7444
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007445 case ARM::STRi_preidx:
7446 case ARM::STRBi_preidx: {
Jim Grosbach5e80abb2011-08-09 21:22:41 +00007447 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007448 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
7449 // Decode the offset.
7450 unsigned Offset = MI->getOperand(4).getImm();
7451 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
7452 Offset = ARM_AM::getAM2Offset(Offset);
7453 if (isSub)
7454 Offset = -Offset;
7455
Jim Grosbachf402f692011-08-12 21:02:34 +00007456 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer61a1ff52011-08-27 17:36:14 +00007457 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007458 .addOperand(MI->getOperand(0)) // Rn_wb
7459 .addOperand(MI->getOperand(1)) // Rt
7460 .addOperand(MI->getOperand(2)) // Rn
7461 .addImm(Offset) // offset (skip GPR==zero_reg)
7462 .addOperand(MI->getOperand(5)) // pred
Jim Grosbachf402f692011-08-12 21:02:34 +00007463 .addOperand(MI->getOperand(6))
7464 .addMemOperand(MMO);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007465 MI->eraseFromParent();
7466 return BB;
7467 }
7468 case ARM::STRr_preidx:
Jim Grosbachd886f8c2011-08-11 21:17:22 +00007469 case ARM::STRBr_preidx:
7470 case ARM::STRH_preidx: {
7471 unsigned NewOpc;
7472 switch (MI->getOpcode()) {
7473 default: llvm_unreachable("unexpected opcode!");
7474 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
7475 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
7476 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
7477 }
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007478 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
7479 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
7480 MIB.addOperand(MI->getOperand(i));
7481 MI->eraseFromParent();
7482 return BB;
7483 }
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007484
Evan Chengbb2af352009-08-12 05:17:19 +00007485 case ARM::tMOVCCr_pseudo: {
Evan Cheng10043e22007-01-19 07:51:42 +00007486 // To "insert" a SELECT_CC instruction, we actually have to insert the
7487 // diamond control-flow pattern. The incoming instruction knows the
7488 // destination vreg to set, the condition code register to branch on, the
7489 // true/false values to select between, and a branch opcode to use.
7490 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007491 MachineFunction::iterator It = BB;
Evan Cheng10043e22007-01-19 07:51:42 +00007492 ++It;
7493
7494 // thisMBB:
7495 // ...
7496 // TrueVal = ...
7497 // cmpTY ccX, r1, r2
7498 // bCC copy1MBB
7499 // fallthrough --> copy0MBB
7500 MachineBasicBlock *thisMBB = BB;
Dan Gohman3b460302008-07-07 23:14:23 +00007501 MachineFunction *F = BB->getParent();
7502 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7503 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf4f04102010-07-06 15:49:48 +00007504 F->insert(It, copy0MBB);
7505 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007506
7507 // Transfer the remainder of BB and its successor edges to sinkMBB.
7508 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007509 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007510 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7511
Dan Gohmanf4f04102010-07-06 15:49:48 +00007512 BB->addSuccessor(copy0MBB);
7513 BB->addSuccessor(sinkMBB);
Dan Gohman12205642010-07-06 15:18:19 +00007514
Dan Gohman34396292010-07-06 20:24:04 +00007515 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
7516 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
7517
Evan Cheng10043e22007-01-19 07:51:42 +00007518 // copy0MBB:
7519 // %FalseValue = ...
7520 // # fallthrough to sinkMBB
7521 BB = copy0MBB;
7522
7523 // Update machine-CFG edges
7524 BB->addSuccessor(sinkMBB);
7525
7526 // sinkMBB:
7527 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7528 // ...
7529 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007530 BuildMI(*BB, BB->begin(), dl,
7531 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Cheng10043e22007-01-19 07:51:42 +00007532 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7533 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7534
Dan Gohman34396292010-07-06 20:24:04 +00007535 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng10043e22007-01-19 07:51:42 +00007536 return BB;
7537 }
Evan Chengb972e562009-08-07 00:34:42 +00007538
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007539 case ARM::BCCi64:
7540 case ARM::BCCZi64: {
Bob Wilson36be00c2010-12-23 22:45:49 +00007541 // If there is an unconditional branch to the other successor, remove it.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007542 BB->erase(std::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick5eb0a302011-01-19 02:26:13 +00007543
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007544 // Compare both parts that make up the double comparison separately for
7545 // equality.
7546 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
7547
7548 unsigned LHS1 = MI->getOperand(1).getReg();
7549 unsigned LHS2 = MI->getOperand(2).getReg();
7550 if (RHSisZero) {
7551 AddDefaultPred(BuildMI(BB, dl,
7552 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7553 .addReg(LHS1).addImm(0));
7554 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7555 .addReg(LHS2).addImm(0)
7556 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7557 } else {
7558 unsigned RHS1 = MI->getOperand(3).getReg();
7559 unsigned RHS2 = MI->getOperand(4).getReg();
7560 AddDefaultPred(BuildMI(BB, dl,
7561 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7562 .addReg(LHS1).addReg(RHS1));
7563 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7564 .addReg(LHS2).addReg(RHS2)
7565 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7566 }
7567
7568 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
7569 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
7570 if (MI->getOperand(0).getImm() == ARMCC::NE)
7571 std::swap(destMBB, exitMBB);
7572
7573 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
7574 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007575 if (isThumb2)
7576 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
7577 else
7578 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007579
7580 MI->eraseFromParent(); // The pseudo instruction is gone now.
7581 return BB;
7582 }
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007583
Bill Wendlingf7f223f2011-10-17 20:37:20 +00007584 case ARM::Int_eh_sjlj_setjmp:
7585 case ARM::Int_eh_sjlj_setjmp_nofp:
7586 case ARM::tInt_eh_sjlj_setjmp:
7587 case ARM::t2Int_eh_sjlj_setjmp:
7588 case ARM::t2Int_eh_sjlj_setjmp_nofp:
7589 EmitSjLjDispatchBlock(MI, BB);
7590 return BB;
7591
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007592 case ARM::ABS:
7593 case ARM::t2ABS: {
7594 // To insert an ABS instruction, we have to insert the
7595 // diamond control-flow pattern. The incoming instruction knows the
7596 // source vreg to test against 0, the destination vreg to set,
7597 // the condition code register to branch on, the
Andrew Trick3f07c422011-10-18 18:40:53 +00007598 // true/false values to select between, and a branch opcode to use.
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007599 // It transforms
7600 // V1 = ABS V0
7601 // into
7602 // V2 = MOVS V0
7603 // BCC (branch to SinkBB if V0 >= 0)
7604 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick3f07c422011-10-18 18:40:53 +00007605 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007606 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7607 MachineFunction::iterator BBI = BB;
7608 ++BBI;
7609 MachineFunction *Fn = BB->getParent();
7610 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7611 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7612 Fn->insert(BBI, RSBBB);
7613 Fn->insert(BBI, SinkBB);
7614
7615 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
7616 unsigned int ABSDstReg = MI->getOperand(0).getReg();
7617 bool isThumb2 = Subtarget->isThumb2();
7618 MachineRegisterInfo &MRI = Fn->getRegInfo();
7619 // In Thumb mode S must not be specified if source register is the SP or
7620 // PC and if destination register is the SP, so restrict register class
Craig Topper61e88f42014-11-21 05:58:21 +00007621 unsigned NewRsbDstReg =
7622 MRI.createVirtualRegister(isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007623
7624 // Transfer the remainder of BB and its successor edges to sinkMBB.
7625 SinkBB->splice(SinkBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007626 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007627 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
7628
7629 BB->addSuccessor(RSBBB);
7630 BB->addSuccessor(SinkBB);
7631
7632 // fall through to SinkMBB
7633 RSBBB->addSuccessor(SinkBB);
7634
Manman Rene0763c72012-06-15 21:32:12 +00007635 // insert a cmp at the end of BB
Andrew Trickbc325162012-07-18 18:34:24 +00007636 AddDefaultPred(BuildMI(BB, dl,
Manman Rene0763c72012-06-15 21:32:12 +00007637 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7638 .addReg(ABSSrcReg).addImm(0));
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007639
7640 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick3f07c422011-10-18 18:40:53 +00007641 BuildMI(BB, dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007642 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
7643 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
7644
7645 // insert rsbri in RSBBB
7646 // Note: BCC and rsbri will be converted into predicated rsbmi
7647 // by if-conversion pass
Andrew Trick3f07c422011-10-18 18:40:53 +00007648 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007649 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
Manman Rene0763c72012-06-15 21:32:12 +00007650 .addReg(ABSSrcReg, RegState::Kill)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007651 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
7652
Andrew Trick3f07c422011-10-18 18:40:53 +00007653 // insert PHI in SinkBB,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007654 // reuse ABSDstReg to not change uses of ABS instruction
7655 BuildMI(*SinkBB, SinkBB->begin(), dl,
7656 TII->get(ARM::PHI), ABSDstReg)
7657 .addReg(NewRsbDstReg).addMBB(RSBBB)
Manman Rene0763c72012-06-15 21:32:12 +00007658 .addReg(ABSSrcReg).addMBB(BB);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007659
7660 // remove ABS instruction
Andrew Trick3f07c422011-10-18 18:40:53 +00007661 MI->eraseFromParent();
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007662
7663 // return last added BB
7664 return SinkBB;
7665 }
Manman Rene8735522012-06-01 19:33:18 +00007666 case ARM::COPY_STRUCT_BYVAL_I32:
Manman Ren9f911162012-06-01 02:44:42 +00007667 ++NumLoopByVals;
Manman Rene8735522012-06-01 19:33:18 +00007668 return EmitStructByval(MI, BB);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007669 case ARM::WIN__CHKSTK:
7670 return EmitLowered__chkstk(MI, BB);
Evan Cheng10043e22007-01-19 07:51:42 +00007671 }
7672}
7673
Evan Chenge6fba772011-08-30 19:09:48 +00007674void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
7675 SDNode *Node) const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00007676 const MCInstrDesc *MCID = &MI->getDesc();
Andrew Trick8586e622011-09-20 03:17:40 +00007677 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
7678 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
7679 // operand is still set to noreg. If needed, set the optional operand's
7680 // register to CPSR, and remove the redundant implicit def.
Andrew Trick924123a2011-09-21 02:20:46 +00007681 //
Andrew Trick88b24502011-10-18 19:18:52 +00007682 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick8586e622011-09-20 03:17:40 +00007683
Andrew Trick924123a2011-09-21 02:20:46 +00007684 // Rename pseudo opcodes.
7685 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
7686 if (NewOpc) {
Eric Christopher1889fdc2015-01-29 00:19:39 +00007687 const ARMBaseInstrInfo *TII = Subtarget->getInstrInfo();
Andrew Trick88b24502011-10-18 19:18:52 +00007688 MCID = &TII->get(NewOpc);
7689
7690 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
7691 "converted opcode should be the same except for cc_out");
7692
7693 MI->setDesc(*MCID);
7694
7695 // Add the optional cc_out operand
7696 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick924123a2011-09-21 02:20:46 +00007697 }
Andrew Trick88b24502011-10-18 19:18:52 +00007698 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick8586e622011-09-20 03:17:40 +00007699
7700 // Any ARM instruction that sets the 's' bit should specify an optional
7701 // "cc_out" operand in the last operand position.
Evan Cheng7f8e5632011-12-07 07:15:52 +00007702 if (!MI->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick924123a2011-09-21 02:20:46 +00007703 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00007704 return;
7705 }
Andrew Trick924123a2011-09-21 02:20:46 +00007706 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
7707 // since we already have an optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00007708 bool definesCPSR = false;
7709 bool deadCPSR = false;
Andrew Trick88b24502011-10-18 19:18:52 +00007710 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick8586e622011-09-20 03:17:40 +00007711 i != e; ++i) {
7712 const MachineOperand &MO = MI->getOperand(i);
7713 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
7714 definesCPSR = true;
7715 if (MO.isDead())
7716 deadCPSR = true;
7717 MI->RemoveOperand(i);
7718 break;
Evan Chenge6fba772011-08-30 19:09:48 +00007719 }
7720 }
Andrew Trick8586e622011-09-20 03:17:40 +00007721 if (!definesCPSR) {
Andrew Trick924123a2011-09-21 02:20:46 +00007722 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00007723 return;
7724 }
7725 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick924123a2011-09-21 02:20:46 +00007726 if (deadCPSR) {
7727 assert(!MI->getOperand(ccOutIdx).getReg() &&
7728 "expect uninitialized optional cc_out operand");
Andrew Trick8586e622011-09-20 03:17:40 +00007729 return;
Andrew Trick924123a2011-09-21 02:20:46 +00007730 }
Andrew Trick8586e622011-09-20 03:17:40 +00007731
Andrew Trick924123a2011-09-21 02:20:46 +00007732 // If this instruction was defined with an optional CPSR def and its dag node
7733 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00007734 MachineOperand &MO = MI->getOperand(ccOutIdx);
7735 MO.setReg(ARM::CPSR);
7736 MO.setIsDef(true);
Evan Chenge6fba772011-08-30 19:09:48 +00007737}
7738
Evan Cheng10043e22007-01-19 07:51:42 +00007739//===----------------------------------------------------------------------===//
7740// ARM Optimization Hooks
7741//===----------------------------------------------------------------------===//
7742
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007743// Helper function that checks if N is a null or all ones constant.
7744static inline bool isZeroOrAllOnes(SDValue N, bool AllOnes) {
7745 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
7746 if (!C)
7747 return false;
7748 return AllOnes ? C->isAllOnesValue() : C->isNullValue();
7749}
7750
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007751// Return true if N is conditionally 0 or all ones.
7752// Detects these expressions where cc is an i1 value:
7753//
7754// (select cc 0, y) [AllOnes=0]
7755// (select cc y, 0) [AllOnes=0]
7756// (zext cc) [AllOnes=0]
7757// (sext cc) [AllOnes=0/1]
7758// (select cc -1, y) [AllOnes=1]
7759// (select cc y, -1) [AllOnes=1]
7760//
7761// Invert is set when N is the null/all ones constant when CC is false.
7762// OtherOp is set to the alternative value of N.
7763static bool isConditionalZeroOrAllOnes(SDNode *N, bool AllOnes,
7764 SDValue &CC, bool &Invert,
7765 SDValue &OtherOp,
7766 SelectionDAG &DAG) {
7767 switch (N->getOpcode()) {
7768 default: return false;
7769 case ISD::SELECT: {
7770 CC = N->getOperand(0);
7771 SDValue N1 = N->getOperand(1);
7772 SDValue N2 = N->getOperand(2);
7773 if (isZeroOrAllOnes(N1, AllOnes)) {
7774 Invert = false;
7775 OtherOp = N2;
7776 return true;
7777 }
7778 if (isZeroOrAllOnes(N2, AllOnes)) {
7779 Invert = true;
7780 OtherOp = N1;
7781 return true;
7782 }
7783 return false;
7784 }
7785 case ISD::ZERO_EXTEND:
7786 // (zext cc) can never be the all ones value.
7787 if (AllOnes)
7788 return false;
7789 // Fall through.
7790 case ISD::SIGN_EXTEND: {
7791 EVT VT = N->getValueType(0);
7792 CC = N->getOperand(0);
7793 if (CC.getValueType() != MVT::i1)
7794 return false;
7795 Invert = !AllOnes;
7796 if (AllOnes)
7797 // When looking for an AllOnes constant, N is an sext, and the 'other'
7798 // value is 0.
7799 OtherOp = DAG.getConstant(0, VT);
7800 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7801 // When looking for a 0 constant, N can be zext or sext.
7802 OtherOp = DAG.getConstant(1, VT);
7803 else
7804 OtherOp = DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT);
7805 return true;
7806 }
7807 }
7808}
7809
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007810// Combine a constant select operand into its use:
7811//
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007812// (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
7813// (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
7814// (and (select cc, -1, c), x) -> (select cc, x, (and, x, c)) [AllOnes=1]
7815// (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
7816// (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007817//
7818// The transform is rejected if the select doesn't have a constant operand that
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007819// is null, or all ones when AllOnes is set.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007820//
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007821// Also recognize sext/zext from i1:
7822//
7823// (add (zext cc), x) -> (select cc (add x, 1), x)
7824// (add (sext cc), x) -> (select cc (add x, -1), x)
7825//
7826// These transformations eventually create predicated instructions.
7827//
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007828// @param N The node to transform.
7829// @param Slct The N operand that is a select.
7830// @param OtherOp The other N operand (x above).
7831// @param DCI Context.
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007832// @param AllOnes Require the select constant to be all ones instead of null.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007833// @returns The new node, or SDValue() on failure.
Chris Lattner4147f082009-03-12 06:52:53 +00007834static
7835SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007836 TargetLowering::DAGCombinerInfo &DCI,
7837 bool AllOnes = false) {
Chris Lattner4147f082009-03-12 06:52:53 +00007838 SelectionDAG &DAG = DCI.DAG;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007839 EVT VT = N->getValueType(0);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007840 SDValue NonConstantVal;
7841 SDValue CCOp;
7842 bool SwapSelectOps;
7843 if (!isConditionalZeroOrAllOnes(Slct.getNode(), AllOnes, CCOp, SwapSelectOps,
7844 NonConstantVal, DAG))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007845 return SDValue();
7846
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007847 // Slct is now know to be the desired identity constant when CC is true.
7848 SDValue TrueVal = OtherOp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007849 SDValue FalseVal = DAG.getNode(N->getOpcode(), SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007850 OtherOp, NonConstantVal);
7851 // Unless SwapSelectOps says CC should be false.
7852 if (SwapSelectOps)
7853 std::swap(TrueVal, FalseVal);
7854
Andrew Trickef9de2a2013-05-25 02:42:55 +00007855 return DAG.getNode(ISD::SELECT, SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007856 CCOp, TrueVal, FalseVal);
Chris Lattner4147f082009-03-12 06:52:53 +00007857}
7858
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007859// Attempt combineSelectAndUse on each operand of a commutative operator N.
7860static
7861SDValue combineSelectAndUseCommutative(SDNode *N, bool AllOnes,
7862 TargetLowering::DAGCombinerInfo &DCI) {
7863 SDValue N0 = N->getOperand(0);
7864 SDValue N1 = N->getOperand(1);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007865 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007866 SDValue Result = combineSelectAndUse(N, N0, N1, DCI, AllOnes);
7867 if (Result.getNode())
7868 return Result;
7869 }
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007870 if (N1.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007871 SDValue Result = combineSelectAndUse(N, N1, N0, DCI, AllOnes);
7872 if (Result.getNode())
7873 return Result;
7874 }
7875 return SDValue();
7876}
7877
Eric Christopher1b8b94192011-06-29 21:10:36 +00007878// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattnere9e67052011-06-14 23:48:48 +00007879// (only after legalization).
7880static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
7881 TargetLowering::DAGCombinerInfo &DCI,
7882 const ARMSubtarget *Subtarget) {
7883
7884 // Only perform optimization if after legalize, and if NEON is available. We
7885 // also expected both operands to be BUILD_VECTORs.
7886 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
7887 || N0.getOpcode() != ISD::BUILD_VECTOR
7888 || N1.getOpcode() != ISD::BUILD_VECTOR)
7889 return SDValue();
7890
7891 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
7892 EVT VT = N->getValueType(0);
7893 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
7894 return SDValue();
7895
7896 // Check that the vector operands are of the right form.
7897 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
7898 // operands, where N is the size of the formed vector.
7899 // Each EXTRACT_VECTOR should have the same input vector and odd or even
7900 // index such that we have a pair wise add pattern.
Tanya Lattnere9e67052011-06-14 23:48:48 +00007901
7902 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson4b12a112011-06-15 06:04:34 +00007903 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattnere9e67052011-06-14 23:48:48 +00007904 return SDValue();
Bob Wilson4b12a112011-06-15 06:04:34 +00007905 SDValue Vec = N0->getOperand(0)->getOperand(0);
7906 SDNode *V = Vec.getNode();
7907 unsigned nextIndex = 0;
Tanya Lattnere9e67052011-06-14 23:48:48 +00007908
Eric Christopher1b8b94192011-06-29 21:10:36 +00007909 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattnere9e67052011-06-14 23:48:48 +00007910 // check to see if each of their operands are an EXTRACT_VECTOR with
7911 // the same vector and appropriate index.
7912 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
7913 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
7914 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopher1b8b94192011-06-29 21:10:36 +00007915
Tanya Lattnere9e67052011-06-14 23:48:48 +00007916 SDValue ExtVec0 = N0->getOperand(i);
7917 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopher1b8b94192011-06-29 21:10:36 +00007918
Tanya Lattnere9e67052011-06-14 23:48:48 +00007919 // First operand is the vector, verify its the same.
7920 if (V != ExtVec0->getOperand(0).getNode() ||
7921 V != ExtVec1->getOperand(0).getNode())
7922 return SDValue();
Eric Christopher1b8b94192011-06-29 21:10:36 +00007923
Tanya Lattnere9e67052011-06-14 23:48:48 +00007924 // Second is the constant, verify its correct.
7925 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
7926 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopher1b8b94192011-06-29 21:10:36 +00007927
Tanya Lattnere9e67052011-06-14 23:48:48 +00007928 // For the constant, we want to see all the even or all the odd.
7929 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
7930 || C1->getZExtValue() != nextIndex+1)
7931 return SDValue();
7932
7933 // Increment index.
7934 nextIndex+=2;
Eric Christopher1b8b94192011-06-29 21:10:36 +00007935 } else
Tanya Lattnere9e67052011-06-14 23:48:48 +00007936 return SDValue();
7937 }
7938
7939 // Create VPADDL node.
7940 SelectionDAG &DAG = DCI.DAG;
7941 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattnere9e67052011-06-14 23:48:48 +00007942
7943 // Build operand list.
7944 SmallVector<SDValue, 8> Ops;
7945 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
7946 TLI.getPointerTy()));
7947
7948 // Input is the vector.
7949 Ops.push_back(Vec);
Eric Christopher1b8b94192011-06-29 21:10:36 +00007950
Tanya Lattnere9e67052011-06-14 23:48:48 +00007951 // Get widened type and narrowed type.
7952 MVT widenType;
7953 unsigned numElem = VT.getVectorNumElements();
Silviu Barangaa3106e62014-04-03 10:44:27 +00007954
7955 EVT inputLaneType = Vec.getValueType().getVectorElementType();
7956 switch (inputLaneType.getSimpleVT().SimpleTy) {
Tanya Lattnere9e67052011-06-14 23:48:48 +00007957 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
7958 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
7959 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
7960 default:
Craig Toppere55c5562012-02-07 02:50:20 +00007961 llvm_unreachable("Invalid vector element type for padd optimization.");
Tanya Lattnere9e67052011-06-14 23:48:48 +00007962 }
7963
Craig Topper48d114b2014-04-26 18:35:24 +00007964 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N), widenType, Ops);
Silviu Barangaa3106e62014-04-03 10:44:27 +00007965 unsigned ExtOp = VT.bitsGT(tmp.getValueType()) ? ISD::ANY_EXTEND : ISD::TRUNCATE;
7966 return DAG.getNode(ExtOp, SDLoc(N), VT, tmp);
Tanya Lattnere9e67052011-06-14 23:48:48 +00007967}
7968
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007969static SDValue findMUL_LOHI(SDValue V) {
7970 if (V->getOpcode() == ISD::UMUL_LOHI ||
7971 V->getOpcode() == ISD::SMUL_LOHI)
7972 return V;
7973 return SDValue();
7974}
7975
7976static SDValue AddCombineTo64bitMLAL(SDNode *AddcNode,
7977 TargetLowering::DAGCombinerInfo &DCI,
7978 const ARMSubtarget *Subtarget) {
7979
7980 if (Subtarget->isThumb1Only()) return SDValue();
7981
7982 // Only perform the checks after legalize when the pattern is available.
7983 if (DCI.isBeforeLegalize()) return SDValue();
7984
7985 // Look for multiply add opportunities.
7986 // The pattern is a ISD::UMUL_LOHI followed by two add nodes, where
7987 // each add nodes consumes a value from ISD::UMUL_LOHI and there is
7988 // a glue link from the first add to the second add.
7989 // If we find this pattern, we can replace the U/SMUL_LOHI, ADDC, and ADDE by
7990 // a S/UMLAL instruction.
7991 // loAdd UMUL_LOHI
7992 // \ / :lo \ :hi
7993 // \ / \ [no multiline comment]
7994 // ADDC | hiAdd
7995 // \ :glue / /
7996 // \ / /
7997 // ADDE
7998 //
7999 assert(AddcNode->getOpcode() == ISD::ADDC && "Expect an ADDC");
8000 SDValue AddcOp0 = AddcNode->getOperand(0);
8001 SDValue AddcOp1 = AddcNode->getOperand(1);
8002
8003 // Check if the two operands are from the same mul_lohi node.
8004 if (AddcOp0.getNode() == AddcOp1.getNode())
8005 return SDValue();
8006
8007 assert(AddcNode->getNumValues() == 2 &&
8008 AddcNode->getValueType(0) == MVT::i32 &&
Michael Gottesmanb2a70562013-06-18 20:49:40 +00008009 "Expect ADDC with two result values. First: i32");
8010
8011 // Check that we have a glued ADDC node.
8012 if (AddcNode->getValueType(1) != MVT::Glue)
8013 return SDValue();
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008014
8015 // Check that the ADDC adds the low result of the S/UMUL_LOHI.
8016 if (AddcOp0->getOpcode() != ISD::UMUL_LOHI &&
8017 AddcOp0->getOpcode() != ISD::SMUL_LOHI &&
8018 AddcOp1->getOpcode() != ISD::UMUL_LOHI &&
8019 AddcOp1->getOpcode() != ISD::SMUL_LOHI)
8020 return SDValue();
8021
8022 // Look for the glued ADDE.
8023 SDNode* AddeNode = AddcNode->getGluedUser();
Craig Topper062a2ba2014-04-25 05:30:21 +00008024 if (!AddeNode)
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008025 return SDValue();
8026
8027 // Make sure it is really an ADDE.
8028 if (AddeNode->getOpcode() != ISD::ADDE)
8029 return SDValue();
8030
8031 assert(AddeNode->getNumOperands() == 3 &&
8032 AddeNode->getOperand(2).getValueType() == MVT::Glue &&
8033 "ADDE node has the wrong inputs");
8034
8035 // Check for the triangle shape.
8036 SDValue AddeOp0 = AddeNode->getOperand(0);
8037 SDValue AddeOp1 = AddeNode->getOperand(1);
8038
8039 // Make sure that the ADDE operands are not coming from the same node.
8040 if (AddeOp0.getNode() == AddeOp1.getNode())
8041 return SDValue();
8042
8043 // Find the MUL_LOHI node walking up ADDE's operands.
8044 bool IsLeftOperandMUL = false;
8045 SDValue MULOp = findMUL_LOHI(AddeOp0);
8046 if (MULOp == SDValue())
8047 MULOp = findMUL_LOHI(AddeOp1);
8048 else
8049 IsLeftOperandMUL = true;
8050 if (MULOp == SDValue())
Jyoti Allurf1d70502015-01-23 09:10:03 +00008051 return SDValue();
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008052
8053 // Figure out the right opcode.
8054 unsigned Opc = MULOp->getOpcode();
8055 unsigned FinalOpc = (Opc == ISD::SMUL_LOHI) ? ARMISD::SMLAL : ARMISD::UMLAL;
8056
8057 // Figure out the high and low input values to the MLAL node.
Craig Topper062a2ba2014-04-25 05:30:21 +00008058 SDValue* HiAdd = nullptr;
8059 SDValue* LoMul = nullptr;
8060 SDValue* LowAdd = nullptr;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008061
Jyoti Allurf1d70502015-01-23 09:10:03 +00008062 // Ensure that ADDE is from high result of ISD::SMUL_LOHI.
8063 if ((AddeOp0 != MULOp.getValue(1)) && (AddeOp1 != MULOp.getValue(1)))
8064 return SDValue();
8065
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008066 if (IsLeftOperandMUL)
8067 HiAdd = &AddeOp1;
8068 else
8069 HiAdd = &AddeOp0;
8070
8071
Jyoti Allurf1d70502015-01-23 09:10:03 +00008072 // Ensure that LoMul and LowAdd are taken from correct ISD::SMUL_LOHI node
8073 // whose low result is fed to the ADDC we are checking.
8074
8075 if (AddcOp0 == MULOp.getValue(0)) {
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008076 LoMul = &AddcOp0;
8077 LowAdd = &AddcOp1;
8078 }
Jyoti Allurf1d70502015-01-23 09:10:03 +00008079 if (AddcOp1 == MULOp.getValue(0)) {
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008080 LoMul = &AddcOp1;
8081 LowAdd = &AddcOp0;
8082 }
8083
Craig Topper062a2ba2014-04-25 05:30:21 +00008084 if (!LoMul)
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008085 return SDValue();
8086
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008087 // Create the merged node.
8088 SelectionDAG &DAG = DCI.DAG;
8089
8090 // Build operand list.
8091 SmallVector<SDValue, 8> Ops;
8092 Ops.push_back(LoMul->getOperand(0));
8093 Ops.push_back(LoMul->getOperand(1));
8094 Ops.push_back(*LowAdd);
8095 Ops.push_back(*HiAdd);
8096
Andrew Trickef9de2a2013-05-25 02:42:55 +00008097 SDValue MLALNode = DAG.getNode(FinalOpc, SDLoc(AddcNode),
Craig Topper48d114b2014-04-26 18:35:24 +00008098 DAG.getVTList(MVT::i32, MVT::i32), Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008099
8100 // Replace the ADDs' nodes uses by the MLA node's values.
8101 SDValue HiMLALResult(MLALNode.getNode(), 1);
8102 DAG.ReplaceAllUsesOfValueWith(SDValue(AddeNode, 0), HiMLALResult);
8103
8104 SDValue LoMLALResult(MLALNode.getNode(), 0);
8105 DAG.ReplaceAllUsesOfValueWith(SDValue(AddcNode, 0), LoMLALResult);
8106
8107 // Return original node to notify the driver to stop replacing.
8108 SDValue resNode(AddcNode, 0);
8109 return resNode;
8110}
8111
8112/// PerformADDCCombine - Target-specific dag combine transform from
8113/// ISD::ADDC, ISD::ADDE, and ISD::MUL_LOHI to MLAL.
8114static SDValue PerformADDCCombine(SDNode *N,
8115 TargetLowering::DAGCombinerInfo &DCI,
8116 const ARMSubtarget *Subtarget) {
8117
8118 return AddCombineTo64bitMLAL(N, DCI, Subtarget);
8119
8120}
8121
Bob Wilson728eb292010-07-29 20:34:14 +00008122/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
8123/// operands N0 and N1. This is a helper for PerformADDCombine that is
8124/// called with the default operands, and if that fails, with commuted
8125/// operands.
8126static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008127 TargetLowering::DAGCombinerInfo &DCI,
8128 const ARMSubtarget *Subtarget){
8129
8130 // Attempt to create vpaddl for this add.
8131 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
8132 if (Result.getNode())
8133 return Result;
Eric Christopher1b8b94192011-06-29 21:10:36 +00008134
Chris Lattner4147f082009-03-12 06:52:53 +00008135 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008136 if (N0.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00008137 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
8138 if (Result.getNode()) return Result;
8139 }
Chris Lattner4147f082009-03-12 06:52:53 +00008140 return SDValue();
8141}
8142
Bob Wilson728eb292010-07-29 20:34:14 +00008143/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
8144///
8145static SDValue PerformADDCombine(SDNode *N,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008146 TargetLowering::DAGCombinerInfo &DCI,
8147 const ARMSubtarget *Subtarget) {
Bob Wilson728eb292010-07-29 20:34:14 +00008148 SDValue N0 = N->getOperand(0);
8149 SDValue N1 = N->getOperand(1);
8150
8151 // First try with the default operand order.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008152 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00008153 if (Result.getNode())
8154 return Result;
8155
8156 // If that didn't work, try again with the operands commuted.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008157 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00008158}
8159
Chris Lattner4147f082009-03-12 06:52:53 +00008160/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson728eb292010-07-29 20:34:14 +00008161///
Chris Lattner4147f082009-03-12 06:52:53 +00008162static SDValue PerformSUBCombine(SDNode *N,
8163 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson728eb292010-07-29 20:34:14 +00008164 SDValue N0 = N->getOperand(0);
8165 SDValue N1 = N->getOperand(1);
Bob Wilson7117a912009-03-20 22:42:55 +00008166
Chris Lattner4147f082009-03-12 06:52:53 +00008167 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008168 if (N1.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00008169 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
8170 if (Result.getNode()) return Result;
8171 }
Bob Wilson7117a912009-03-20 22:42:55 +00008172
Chris Lattner4147f082009-03-12 06:52:53 +00008173 return SDValue();
8174}
8175
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008176/// PerformVMULCombine
8177/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
8178/// special multiplier accumulator forwarding.
8179/// vmul d3, d0, d2
8180/// vmla d3, d1, d2
8181/// is faster than
8182/// vadd d3, d0, d1
8183/// vmul d3, d3, d2
Weiming Zhao2052f482013-09-25 23:12:06 +00008184// However, for (A + B) * (A + B),
8185// vadd d2, d0, d1
8186// vmul d3, d0, d2
8187// vmla d3, d1, d2
8188// is slower than
8189// vadd d2, d0, d1
8190// vmul d3, d2, d2
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008191static SDValue PerformVMULCombine(SDNode *N,
8192 TargetLowering::DAGCombinerInfo &DCI,
8193 const ARMSubtarget *Subtarget) {
8194 if (!Subtarget->hasVMLxForwarding())
8195 return SDValue();
8196
8197 SelectionDAG &DAG = DCI.DAG;
8198 SDValue N0 = N->getOperand(0);
8199 SDValue N1 = N->getOperand(1);
8200 unsigned Opcode = N0.getOpcode();
8201 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8202 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier27301622011-06-16 01:21:54 +00008203 Opcode = N1.getOpcode();
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008204 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8205 Opcode != ISD::FADD && Opcode != ISD::FSUB)
8206 return SDValue();
8207 std::swap(N0, N1);
8208 }
8209
Weiming Zhao2052f482013-09-25 23:12:06 +00008210 if (N0 == N1)
8211 return SDValue();
8212
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008213 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008214 SDLoc DL(N);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008215 SDValue N00 = N0->getOperand(0);
8216 SDValue N01 = N0->getOperand(1);
8217 return DAG.getNode(Opcode, DL, VT,
8218 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
8219 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
8220}
8221
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008222static SDValue PerformMULCombine(SDNode *N,
8223 TargetLowering::DAGCombinerInfo &DCI,
8224 const ARMSubtarget *Subtarget) {
8225 SelectionDAG &DAG = DCI.DAG;
8226
8227 if (Subtarget->isThumb1Only())
8228 return SDValue();
8229
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008230 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8231 return SDValue();
8232
8233 EVT VT = N->getValueType(0);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008234 if (VT.is64BitVector() || VT.is128BitVector())
8235 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008236 if (VT != MVT::i32)
8237 return SDValue();
8238
8239 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8240 if (!C)
8241 return SDValue();
8242
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008243 int64_t MulAmt = C->getSExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008244 unsigned ShiftAmt = countTrailingZeros<uint64_t>(MulAmt);
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008245
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008246 ShiftAmt = ShiftAmt & (32 - 1);
8247 SDValue V = N->getOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008248 SDLoc DL(N);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008249
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008250 SDValue Res;
8251 MulAmt >>= ShiftAmt;
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008252
8253 if (MulAmt >= 0) {
8254 if (isPowerOf2_32(MulAmt - 1)) {
8255 // (mul x, 2^N + 1) => (add (shl x, N), x)
8256 Res = DAG.getNode(ISD::ADD, DL, VT,
8257 V,
8258 DAG.getNode(ISD::SHL, DL, VT,
8259 V,
8260 DAG.getConstant(Log2_32(MulAmt - 1),
8261 MVT::i32)));
8262 } else if (isPowerOf2_32(MulAmt + 1)) {
8263 // (mul x, 2^N - 1) => (sub (shl x, N), x)
8264 Res = DAG.getNode(ISD::SUB, DL, VT,
8265 DAG.getNode(ISD::SHL, DL, VT,
8266 V,
8267 DAG.getConstant(Log2_32(MulAmt + 1),
8268 MVT::i32)),
8269 V);
8270 } else
8271 return SDValue();
8272 } else {
8273 uint64_t MulAmtAbs = -MulAmt;
8274 if (isPowerOf2_32(MulAmtAbs + 1)) {
8275 // (mul x, -(2^N - 1)) => (sub x, (shl x, N))
8276 Res = DAG.getNode(ISD::SUB, DL, VT,
8277 V,
8278 DAG.getNode(ISD::SHL, DL, VT,
8279 V,
8280 DAG.getConstant(Log2_32(MulAmtAbs + 1),
8281 MVT::i32)));
8282 } else if (isPowerOf2_32(MulAmtAbs - 1)) {
8283 // (mul x, -(2^N + 1)) => - (add (shl x, N), x)
8284 Res = DAG.getNode(ISD::ADD, DL, VT,
8285 V,
8286 DAG.getNode(ISD::SHL, DL, VT,
8287 V,
8288 DAG.getConstant(Log2_32(MulAmtAbs-1),
8289 MVT::i32)));
8290 Res = DAG.getNode(ISD::SUB, DL, VT,
8291 DAG.getConstant(0, MVT::i32),Res);
8292
8293 } else
8294 return SDValue();
8295 }
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008296
8297 if (ShiftAmt != 0)
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008298 Res = DAG.getNode(ISD::SHL, DL, VT,
8299 Res, DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008300
8301 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008302 DCI.CombineTo(N, Res, false);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008303 return SDValue();
8304}
8305
Owen Anderson30c48922010-11-05 19:27:46 +00008306static SDValue PerformANDCombine(SDNode *N,
Evan Chenge87681c2012-02-23 01:19:06 +00008307 TargetLowering::DAGCombinerInfo &DCI,
8308 const ARMSubtarget *Subtarget) {
Owen Anderson77aa2662011-04-05 21:48:57 +00008309
Owen Anderson30c48922010-11-05 19:27:46 +00008310 // Attempt to use immediate-form VBIC
8311 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008312 SDLoc dl(N);
Owen Anderson30c48922010-11-05 19:27:46 +00008313 EVT VT = N->getValueType(0);
8314 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008315
Tanya Lattner266792a2011-04-07 15:24:20 +00008316 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8317 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008318
Owen Anderson30c48922010-11-05 19:27:46 +00008319 APInt SplatBits, SplatUndef;
8320 unsigned SplatBitSize;
8321 bool HasAnyUndefs;
8322 if (BVN &&
8323 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8324 if (SplatBitSize <= 64) {
8325 EVT VbicVT;
8326 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
8327 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peck527da1b2010-11-23 03:31:01 +00008328 DAG, VbicVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00008329 OtherModImm);
Owen Anderson30c48922010-11-05 19:27:46 +00008330 if (Val.getNode()) {
8331 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008332 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson30c48922010-11-05 19:27:46 +00008333 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008334 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson30c48922010-11-05 19:27:46 +00008335 }
8336 }
8337 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008338
Evan Chenge87681c2012-02-23 01:19:06 +00008339 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008340 // fold (and (select cc, -1, c), x) -> (select cc, x, (and, x, c))
8341 SDValue Result = combineSelectAndUseCommutative(N, true, DCI);
8342 if (Result.getNode())
8343 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008344 }
8345
Owen Anderson30c48922010-11-05 19:27:46 +00008346 return SDValue();
8347}
8348
Jim Grosbach11013ed2010-07-16 23:05:05 +00008349/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
8350static SDValue PerformORCombine(SDNode *N,
8351 TargetLowering::DAGCombinerInfo &DCI,
8352 const ARMSubtarget *Subtarget) {
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008353 // Attempt to use immediate-form VORR
8354 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008355 SDLoc dl(N);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008356 EVT VT = N->getValueType(0);
8357 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008358
Tanya Lattner266792a2011-04-07 15:24:20 +00008359 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8360 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008361
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008362 APInt SplatBits, SplatUndef;
8363 unsigned SplatBitSize;
8364 bool HasAnyUndefs;
8365 if (BVN && Subtarget->hasNEON() &&
8366 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8367 if (SplatBitSize <= 64) {
8368 EVT VorrVT;
8369 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
8370 SplatUndef.getZExtValue(), SplatBitSize,
Owen Andersona4076922010-11-05 21:57:54 +00008371 DAG, VorrVT, VT.is128BitVector(),
8372 OtherModImm);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008373 if (Val.getNode()) {
8374 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008375 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008376 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008377 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008378 }
8379 }
8380 }
8381
Evan Chenge87681c2012-02-23 01:19:06 +00008382 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008383 // fold (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8384 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8385 if (Result.getNode())
8386 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008387 }
8388
Nadav Rotem3a94c542012-08-13 18:52:44 +00008389 // The code below optimizes (or (and X, Y), Z).
8390 // The AND operand needs to have a single user to make these optimizations
8391 // profitable.
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008392 SDValue N0 = N->getOperand(0);
Nadav Rotem3a94c542012-08-13 18:52:44 +00008393 if (N0.getOpcode() != ISD::AND || !N0.hasOneUse())
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008394 return SDValue();
8395 SDValue N1 = N->getOperand(1);
8396
8397 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
8398 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
8399 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
8400 APInt SplatUndef;
8401 unsigned SplatBitSize;
8402 bool HasAnyUndefs;
8403
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008404 APInt SplatBits0, SplatBits1;
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008405 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008406 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
8407 // Ensure that the second operand of both ands are constants
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008408 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008409 HasAnyUndefs) && !HasAnyUndefs) {
8410 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
8411 HasAnyUndefs) && !HasAnyUndefs) {
8412 // Ensure that the bit width of the constants are the same and that
8413 // the splat arguments are logical inverses as per the pattern we
8414 // are trying to simplify.
8415 if (SplatBits0.getBitWidth() == SplatBits1.getBitWidth() &&
8416 SplatBits0 == ~SplatBits1) {
8417 // Canonicalize the vector type to make instruction selection
8418 // simpler.
8419 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
8420 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
8421 N0->getOperand(1),
8422 N0->getOperand(0),
8423 N1->getOperand(0));
8424 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
8425 }
8426 }
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008427 }
8428 }
8429
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008430 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
8431 // reasonable.
8432
Jim Grosbach11013ed2010-07-16 23:05:05 +00008433 // BFI is only available on V6T2+
8434 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
8435 return SDValue();
8436
Andrew Trickef9de2a2013-05-25 02:42:55 +00008437 SDLoc DL(N);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008438 // 1) or (and A, mask), val => ARMbfi A, val, mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008439 // iff (val & mask) == val
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008440 //
8441 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008442 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008443 // && mask == ~mask2
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008444 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008445 // && ~mask == mask2
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008446 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008447
Jim Grosbach11013ed2010-07-16 23:05:05 +00008448 if (VT != MVT::i32)
8449 return SDValue();
8450
Evan Cheng2e51bb42010-12-13 20:32:54 +00008451 SDValue N00 = N0.getOperand(0);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008452
Jim Grosbach11013ed2010-07-16 23:05:05 +00008453 // The value and the mask need to be constants so we can verify this is
8454 // actually a bitfield set. If the mask is 0xffff, we can do better
8455 // via a movt instruction, so don't use BFI in that case.
Evan Cheng2e51bb42010-12-13 20:32:54 +00008456 SDValue MaskOp = N0.getOperand(1);
8457 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
8458 if (!MaskC)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008459 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008460 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008461 if (Mask == 0xffff)
8462 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008463 SDValue Res;
8464 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008465 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8466 if (N1C) {
8467 unsigned Val = N1C->getZExtValue();
Evan Cheng34345752010-12-11 04:11:38 +00008468 if ((Val & ~Mask) != Val)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008469 return SDValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008470
Evan Cheng34345752010-12-11 04:11:38 +00008471 if (ARM::isBitFieldInvertedMask(Mask)) {
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008472 Val >>= countTrailingZeros(~Mask);
Jim Grosbach11013ed2010-07-16 23:05:05 +00008473
Evan Cheng2e51bb42010-12-13 20:32:54 +00008474 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Cheng34345752010-12-11 04:11:38 +00008475 DAG.getConstant(Val, MVT::i32),
8476 DAG.getConstant(Mask, MVT::i32));
8477
8478 // Do not add new nodes to DAG combiner worklist.
8479 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008480 return SDValue();
Evan Cheng34345752010-12-11 04:11:38 +00008481 }
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008482 } else if (N1.getOpcode() == ISD::AND) {
8483 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008484 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8485 if (!N11C)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008486 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008487 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008488
Eric Christopherd5530962011-03-26 01:21:03 +00008489 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
8490 // as is to match.
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008491 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008492 (Mask == ~Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008493 // The pack halfword instruction works better for masks that fit it,
8494 // so use that when it's available.
8495 if (Subtarget->hasT2ExtractPack() &&
8496 (Mask == 0xffff || Mask == 0xffff0000))
8497 return SDValue();
8498 // 2a
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008499 unsigned amt = countTrailingZeros(Mask2);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008500 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopherd5530962011-03-26 01:21:03 +00008501 DAG.getConstant(amt, MVT::i32));
Evan Cheng2e51bb42010-12-13 20:32:54 +00008502 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008503 DAG.getConstant(Mask, MVT::i32));
8504 // Do not add new nodes to DAG combiner worklist.
8505 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008506 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008507 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008508 (~Mask == Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008509 // The pack halfword instruction works better for masks that fit it,
8510 // so use that when it's available.
8511 if (Subtarget->hasT2ExtractPack() &&
8512 (Mask2 == 0xffff || Mask2 == 0xffff0000))
8513 return SDValue();
8514 // 2b
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008515 unsigned lsb = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008516 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008517 DAG.getConstant(lsb, MVT::i32));
8518 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopherd5530962011-03-26 01:21:03 +00008519 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008520 // Do not add new nodes to DAG combiner worklist.
8521 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008522 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008523 }
8524 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008525
Evan Cheng2e51bb42010-12-13 20:32:54 +00008526 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
8527 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
8528 ARM::isBitFieldInvertedMask(~Mask)) {
8529 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
8530 // where lsb(mask) == #shamt and masked bits of B are known zero.
8531 SDValue ShAmt = N00.getOperand(1);
8532 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008533 unsigned LSB = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008534 if (ShAmtC != LSB)
8535 return SDValue();
8536
8537 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
8538 DAG.getConstant(~Mask, MVT::i32));
8539
8540 // Do not add new nodes to DAG combiner worklist.
8541 DCI.CombineTo(N, Res, false);
8542 }
8543
Jim Grosbach11013ed2010-07-16 23:05:05 +00008544 return SDValue();
8545}
8546
Evan Chenge87681c2012-02-23 01:19:06 +00008547static SDValue PerformXORCombine(SDNode *N,
8548 TargetLowering::DAGCombinerInfo &DCI,
8549 const ARMSubtarget *Subtarget) {
8550 EVT VT = N->getValueType(0);
8551 SelectionDAG &DAG = DCI.DAG;
8552
8553 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8554 return SDValue();
8555
8556 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008557 // fold (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
8558 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8559 if (Result.getNode())
8560 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008561 }
8562
8563 return SDValue();
8564}
8565
Evan Cheng6d02d902011-06-15 01:12:31 +00008566/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
8567/// the bits being cleared by the AND are not demanded by the BFI.
Evan Chengc1778132010-12-14 03:22:07 +00008568static SDValue PerformBFICombine(SDNode *N,
8569 TargetLowering::DAGCombinerInfo &DCI) {
8570 SDValue N1 = N->getOperand(1);
8571 if (N1.getOpcode() == ISD::AND) {
8572 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8573 if (!N11C)
8574 return SDValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008575 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008576 unsigned LSB = countTrailingZeros(~InvMask);
8577 unsigned Width = (32 - countLeadingZeros(~InvMask)) - LSB;
Aaron Ballman0d6a0102014-12-16 14:04:11 +00008578 assert(Width <
8579 static_cast<unsigned>(std::numeric_limits<unsigned>::digits) &&
Michael Ilsemanaddddc42014-12-15 18:48:43 +00008580 "undefined behavior");
8581 unsigned Mask = (1u << Width) - 1;
Evan Chengc1778132010-12-14 03:22:07 +00008582 unsigned Mask2 = N11C->getZExtValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008583 if ((Mask & (~Mask2)) == 0)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008584 return DCI.DAG.getNode(ARMISD::BFI, SDLoc(N), N->getValueType(0),
Evan Chengc1778132010-12-14 03:22:07 +00008585 N->getOperand(0), N1.getOperand(0),
8586 N->getOperand(2));
8587 }
8588 return SDValue();
8589}
8590
Bob Wilson22806742010-09-22 22:09:21 +00008591/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
8592/// ARMISD::VMOVRRD.
8593static SDValue PerformVMOVRRDCombine(SDNode *N,
Oliver Stannard51b1d462014-08-21 12:50:31 +00008594 TargetLowering::DAGCombinerInfo &DCI,
8595 const ARMSubtarget *Subtarget) {
Bob Wilson22806742010-09-22 22:09:21 +00008596 // vmovrrd(vmovdrr x, y) -> x,y
8597 SDValue InDouble = N->getOperand(0);
Oliver Stannard51b1d462014-08-21 12:50:31 +00008598 if (InDouble.getOpcode() == ARMISD::VMOVDRR && !Subtarget->isFPOnlySP())
Bob Wilson22806742010-09-22 22:09:21 +00008599 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008600
8601 // vmovrrd(load f64) -> (load i32), (load i32)
8602 SDNode *InNode = InDouble.getNode();
8603 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
8604 InNode->getValueType(0) == MVT::f64 &&
8605 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
8606 !cast<LoadSDNode>(InNode)->isVolatile()) {
8607 // TODO: Should this be done for non-FrameIndex operands?
8608 LoadSDNode *LD = cast<LoadSDNode>(InNode);
8609
8610 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008611 SDLoc DL(LD);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008612 SDValue BasePtr = LD->getBasePtr();
8613 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
8614 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008615 LD->isNonTemporal(), LD->isInvariant(),
8616 LD->getAlignment());
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008617
8618 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8619 DAG.getConstant(4, MVT::i32));
8620 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
8621 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008622 LD->isNonTemporal(), LD->isInvariant(),
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008623 std::min(4U, LD->getAlignment() / 2));
8624
8625 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
Christian Pirker762b2c62014-06-01 09:30:52 +00008626 if (DCI.DAG.getTargetLoweringInfo().isBigEndian())
8627 std::swap (NewLD1, NewLD2);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008628 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008629 return Result;
8630 }
8631
Bob Wilson22806742010-09-22 22:09:21 +00008632 return SDValue();
8633}
8634
8635/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
8636/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
8637static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
8638 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
8639 SDValue Op0 = N->getOperand(0);
8640 SDValue Op1 = N->getOperand(1);
Wesley Peck527da1b2010-11-23 03:31:01 +00008641 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008642 Op0 = Op0.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00008643 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008644 Op1 = Op1.getOperand(0);
8645 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
8646 Op0.getNode() == Op1.getNode() &&
8647 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008648 return DAG.getNode(ISD::BITCAST, SDLoc(N),
Bob Wilson22806742010-09-22 22:09:21 +00008649 N->getValueType(0), Op0.getOperand(0));
8650 return SDValue();
8651}
8652
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008653/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
8654/// are normal, non-volatile loads. If so, it is profitable to bitcast an
8655/// i64 vector to have f64 elements, since the value can then be loaded
8656/// directly into a VFP register.
8657static bool hasNormalLoadOperand(SDNode *N) {
8658 unsigned NumElts = N->getValueType(0).getVectorNumElements();
8659 for (unsigned i = 0; i < NumElts; ++i) {
8660 SDNode *Elt = N->getOperand(i).getNode();
8661 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
8662 return true;
8663 }
8664 return false;
8665}
8666
Bob Wilsoncb6db982010-09-17 22:59:05 +00008667/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
8668/// ISD::BUILD_VECTOR.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008669static SDValue PerformBUILD_VECTORCombine(SDNode *N,
Oliver Stannard51b1d462014-08-21 12:50:31 +00008670 TargetLowering::DAGCombinerInfo &DCI,
8671 const ARMSubtarget *Subtarget) {
Bob Wilsoncb6db982010-09-17 22:59:05 +00008672 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
8673 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
8674 // into a pair of GPRs, which is fine when the value is used as a scalar,
8675 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008676 SelectionDAG &DAG = DCI.DAG;
8677 if (N->getNumOperands() == 2) {
8678 SDValue RV = PerformVMOVDRRCombine(N, DAG);
8679 if (RV.getNode())
8680 return RV;
8681 }
Bob Wilsoncb6db982010-09-17 22:59:05 +00008682
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008683 // Load i64 elements as f64 values so that type legalization does not split
8684 // them up into i32 values.
8685 EVT VT = N->getValueType(0);
8686 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
8687 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00008688 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008689 SmallVector<SDValue, 8> Ops;
8690 unsigned NumElts = VT.getVectorNumElements();
8691 for (unsigned i = 0; i < NumElts; ++i) {
8692 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
8693 Ops.push_back(V);
8694 // Make the DAGCombiner fold the bitcast.
8695 DCI.AddToWorklist(V.getNode());
8696 }
8697 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
Craig Topper48d114b2014-04-26 18:35:24 +00008698 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008699 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
8700}
8701
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00008702/// \brief Target-specific dag combine xforms for ARMISD::BUILD_VECTOR.
8703static SDValue
8704PerformARMBUILD_VECTORCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
8705 // ARMISD::BUILD_VECTOR is introduced when legalizing ISD::BUILD_VECTOR.
8706 // At that time, we may have inserted bitcasts from integer to float.
8707 // If these bitcasts have survived DAGCombine, change the lowering of this
8708 // BUILD_VECTOR in something more vector friendly, i.e., that does not
8709 // force to use floating point types.
8710
8711 // Make sure we can change the type of the vector.
8712 // This is possible iff:
8713 // 1. The vector is only used in a bitcast to a integer type. I.e.,
8714 // 1.1. Vector is used only once.
8715 // 1.2. Use is a bit convert to an integer type.
8716 // 2. The size of its operands are 32-bits (64-bits are not legal).
8717 EVT VT = N->getValueType(0);
8718 EVT EltVT = VT.getVectorElementType();
8719
8720 // Check 1.1. and 2.
8721 if (EltVT.getSizeInBits() != 32 || !N->hasOneUse())
8722 return SDValue();
8723
8724 // By construction, the input type must be float.
8725 assert(EltVT == MVT::f32 && "Unexpected type!");
8726
8727 // Check 1.2.
8728 SDNode *Use = *N->use_begin();
8729 if (Use->getOpcode() != ISD::BITCAST ||
8730 Use->getValueType(0).isFloatingPoint())
8731 return SDValue();
8732
8733 // Check profitability.
8734 // Model is, if more than half of the relevant operands are bitcast from
8735 // i32, turn the build_vector into a sequence of insert_vector_elt.
8736 // Relevant operands are everything that is not statically
8737 // (i.e., at compile time) bitcasted.
8738 unsigned NumOfBitCastedElts = 0;
8739 unsigned NumElts = VT.getVectorNumElements();
8740 unsigned NumOfRelevantElts = NumElts;
8741 for (unsigned Idx = 0; Idx < NumElts; ++Idx) {
8742 SDValue Elt = N->getOperand(Idx);
8743 if (Elt->getOpcode() == ISD::BITCAST) {
8744 // Assume only bit cast to i32 will go away.
8745 if (Elt->getOperand(0).getValueType() == MVT::i32)
8746 ++NumOfBitCastedElts;
8747 } else if (Elt.getOpcode() == ISD::UNDEF || isa<ConstantSDNode>(Elt))
8748 // Constants are statically casted, thus do not count them as
8749 // relevant operands.
8750 --NumOfRelevantElts;
8751 }
8752
8753 // Check if more than half of the elements require a non-free bitcast.
8754 if (NumOfBitCastedElts <= NumOfRelevantElts / 2)
8755 return SDValue();
8756
8757 SelectionDAG &DAG = DCI.DAG;
8758 // Create the new vector type.
8759 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
8760 // Check if the type is legal.
8761 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8762 if (!TLI.isTypeLegal(VecVT))
8763 return SDValue();
8764
8765 // Combine:
8766 // ARMISD::BUILD_VECTOR E1, E2, ..., EN.
8767 // => BITCAST INSERT_VECTOR_ELT
8768 // (INSERT_VECTOR_ELT (...), (BITCAST EN-1), N-1),
8769 // (BITCAST EN), N.
8770 SDValue Vec = DAG.getUNDEF(VecVT);
8771 SDLoc dl(N);
8772 for (unsigned Idx = 0 ; Idx < NumElts; ++Idx) {
8773 SDValue V = N->getOperand(Idx);
8774 if (V.getOpcode() == ISD::UNDEF)
8775 continue;
8776 if (V.getOpcode() == ISD::BITCAST &&
8777 V->getOperand(0).getValueType() == MVT::i32)
8778 // Fold obvious case.
8779 V = V.getOperand(0);
8780 else {
Jim Grosbach1a597112014-04-03 23:43:18 +00008781 V = DAG.getNode(ISD::BITCAST, SDLoc(V), MVT::i32, V);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00008782 // Make the DAGCombiner fold the bitcasts.
8783 DCI.AddToWorklist(V.getNode());
8784 }
8785 SDValue LaneIdx = DAG.getConstant(Idx, MVT::i32);
8786 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VecVT, Vec, V, LaneIdx);
8787 }
8788 Vec = DAG.getNode(ISD::BITCAST, dl, VT, Vec);
8789 // Make the DAGCombiner fold the bitcasts.
8790 DCI.AddToWorklist(Vec.getNode());
8791 return Vec;
8792}
8793
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008794/// PerformInsertEltCombine - Target-specific dag combine xforms for
8795/// ISD::INSERT_VECTOR_ELT.
8796static SDValue PerformInsertEltCombine(SDNode *N,
8797 TargetLowering::DAGCombinerInfo &DCI) {
8798 // Bitcast an i64 load inserted into a vector to f64.
8799 // Otherwise, the i64 value will be legalized to a pair of i32 values.
8800 EVT VT = N->getValueType(0);
8801 SDNode *Elt = N->getOperand(1).getNode();
8802 if (VT.getVectorElementType() != MVT::i64 ||
8803 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
8804 return SDValue();
8805
8806 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008807 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008808 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8809 VT.getVectorNumElements());
8810 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
8811 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
8812 // Make the DAGCombiner fold the bitcasts.
8813 DCI.AddToWorklist(Vec.getNode());
8814 DCI.AddToWorklist(V.getNode());
8815 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
8816 Vec, V, N->getOperand(2));
8817 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilsoncb6db982010-09-17 22:59:05 +00008818}
8819
Bob Wilsonc7334a12010-10-27 20:38:28 +00008820/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
8821/// ISD::VECTOR_SHUFFLE.
8822static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
8823 // The LLVM shufflevector instruction does not require the shuffle mask
8824 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
8825 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
8826 // operands do not match the mask length, they are extended by concatenating
8827 // them with undef vectors. That is probably the right thing for other
8828 // targets, but for NEON it is better to concatenate two double-register
8829 // size vector operands into a single quad-register size vector. Do that
8830 // transformation here:
8831 // shuffle(concat(v1, undef), concat(v2, undef)) ->
8832 // shuffle(concat(v1, v2), undef)
8833 SDValue Op0 = N->getOperand(0);
8834 SDValue Op1 = N->getOperand(1);
8835 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
8836 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
8837 Op0.getNumOperands() != 2 ||
8838 Op1.getNumOperands() != 2)
8839 return SDValue();
8840 SDValue Concat0Op1 = Op0.getOperand(1);
8841 SDValue Concat1Op1 = Op1.getOperand(1);
8842 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
8843 Concat1Op1.getOpcode() != ISD::UNDEF)
8844 return SDValue();
8845 // Skip the transformation if any of the types are illegal.
8846 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8847 EVT VT = N->getValueType(0);
8848 if (!TLI.isTypeLegal(VT) ||
8849 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
8850 !TLI.isTypeLegal(Concat1Op1.getValueType()))
8851 return SDValue();
8852
Andrew Trickef9de2a2013-05-25 02:42:55 +00008853 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT,
Bob Wilsonc7334a12010-10-27 20:38:28 +00008854 Op0.getOperand(0), Op1.getOperand(0));
8855 // Translate the shuffle mask.
8856 SmallVector<int, 16> NewMask;
8857 unsigned NumElts = VT.getVectorNumElements();
8858 unsigned HalfElts = NumElts/2;
8859 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8860 for (unsigned n = 0; n < NumElts; ++n) {
8861 int MaskElt = SVN->getMaskElt(n);
8862 int NewElt = -1;
Bob Wilson6c550072010-10-27 23:49:00 +00008863 if (MaskElt < (int)HalfElts)
Bob Wilsonc7334a12010-10-27 20:38:28 +00008864 NewElt = MaskElt;
Bob Wilson6c550072010-10-27 23:49:00 +00008865 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonc7334a12010-10-27 20:38:28 +00008866 NewElt = HalfElts + MaskElt - NumElts;
8867 NewMask.push_back(NewElt);
8868 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00008869 return DAG.getVectorShuffle(VT, SDLoc(N), NewConcat,
Bob Wilsonc7334a12010-10-27 20:38:28 +00008870 DAG.getUNDEF(VT), NewMask.data());
8871}
8872
Renato Golin2a5c0a52015-02-04 10:11:59 +00008873/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
8874/// NEON load/store intrinsics to merge base address updates.
Bob Wilson06fce872011-02-07 17:43:21 +00008875static SDValue CombineBaseUpdate(SDNode *N,
8876 TargetLowering::DAGCombinerInfo &DCI) {
Renato Golin2a5c0a52015-02-04 10:11:59 +00008877 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8878 return SDValue();
8879
Bob Wilson06fce872011-02-07 17:43:21 +00008880 SelectionDAG &DAG = DCI.DAG;
8881 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
8882 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
Renato Golin2a5c0a52015-02-04 10:11:59 +00008883 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
Bob Wilson06fce872011-02-07 17:43:21 +00008884 SDValue Addr = N->getOperand(AddrOpIdx);
8885
8886 // Search for a use of the address operand that is an increment.
8887 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
8888 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
8889 SDNode *User = *UI;
8890 if (User->getOpcode() != ISD::ADD ||
8891 UI.getUse().getResNo() != Addr.getResNo())
8892 continue;
8893
8894 // Check that the add is independent of the load/store. Otherwise, folding
8895 // it would create a cycle.
8896 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
8897 continue;
8898
8899 // Find the new opcode for the updating load/store.
8900 bool isLoad = true;
8901 bool isLaneOp = false;
8902 unsigned NewOpc = 0;
8903 unsigned NumVecs = 0;
8904 if (isIntrinsic) {
8905 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
8906 switch (IntNo) {
Craig Toppere55c5562012-02-07 02:50:20 +00008907 default: llvm_unreachable("unexpected intrinsic for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00008908 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
8909 NumVecs = 1; break;
8910 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
8911 NumVecs = 2; break;
8912 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
8913 NumVecs = 3; break;
8914 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
8915 NumVecs = 4; break;
8916 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
8917 NumVecs = 2; isLaneOp = true; break;
8918 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
8919 NumVecs = 3; isLaneOp = true; break;
8920 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
8921 NumVecs = 4; isLaneOp = true; break;
8922 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
8923 NumVecs = 1; isLoad = false; break;
8924 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
8925 NumVecs = 2; isLoad = false; break;
8926 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
8927 NumVecs = 3; isLoad = false; break;
8928 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
8929 NumVecs = 4; isLoad = false; break;
8930 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
8931 NumVecs = 2; isLoad = false; isLaneOp = true; break;
8932 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
8933 NumVecs = 3; isLoad = false; isLaneOp = true; break;
8934 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
8935 NumVecs = 4; isLoad = false; isLaneOp = true; break;
8936 }
8937 } else {
8938 isLaneOp = true;
8939 switch (N->getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00008940 default: llvm_unreachable("unexpected opcode for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00008941 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
8942 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
8943 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
8944 }
8945 }
8946
8947 // Find the size of memory referenced by the load/store.
8948 EVT VecTy;
8949 if (isLoad)
8950 VecTy = N->getValueType(0);
Ahmed Bougacha0cb86162014-12-13 23:22:12 +00008951 else
Renato Golin2a5c0a52015-02-04 10:11:59 +00008952 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
Bob Wilson06fce872011-02-07 17:43:21 +00008953 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
8954 if (isLaneOp)
8955 NumBytes /= VecTy.getVectorNumElements();
8956
8957 // If the increment is a constant, it must match the memory ref size.
8958 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
8959 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
8960 uint64_t IncVal = CInc->getZExtValue();
8961 if (IncVal != NumBytes)
8962 continue;
8963 } else if (NumBytes >= 3 * 16) {
8964 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
8965 // separate instructions that make it harder to use a non-constant update.
8966 continue;
8967 }
8968
8969 // Create the new updating load/store node.
8970 EVT Tys[6];
8971 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
8972 unsigned n;
8973 for (n = 0; n < NumResultVecs; ++n)
Renato Golin2a5c0a52015-02-04 10:11:59 +00008974 Tys[n] = VecTy;
Bob Wilson06fce872011-02-07 17:43:21 +00008975 Tys[n++] = MVT::i32;
8976 Tys[n] = MVT::Other;
Craig Toppere1d12942014-08-27 05:25:25 +00008977 SDVTList SDTys = DAG.getVTList(makeArrayRef(Tys, NumResultVecs+2));
Bob Wilson06fce872011-02-07 17:43:21 +00008978 SmallVector<SDValue, 8> Ops;
8979 Ops.push_back(N->getOperand(0)); // incoming chain
8980 Ops.push_back(N->getOperand(AddrOpIdx));
8981 Ops.push_back(Inc);
Renato Golin2a5c0a52015-02-04 10:11:59 +00008982 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
8983 Ops.push_back(N->getOperand(i));
Bob Wilson06fce872011-02-07 17:43:21 +00008984 }
Renato Golin2a5c0a52015-02-04 10:11:59 +00008985 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008986 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, SDLoc(N), SDTys,
Renato Golin2a5c0a52015-02-04 10:11:59 +00008987 Ops, MemInt->getMemoryVT(),
Bob Wilson06fce872011-02-07 17:43:21 +00008988 MemInt->getMemOperand());
8989
8990 // Update the uses.
8991 std::vector<SDValue> NewResults;
8992 for (unsigned i = 0; i < NumResultVecs; ++i) {
8993 NewResults.push_back(SDValue(UpdN.getNode(), i));
8994 }
8995 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
8996 DCI.CombineTo(N, NewResults);
8997 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
8998
8999 break;
Owen Anderson77aa2662011-04-05 21:48:57 +00009000 }
Bob Wilson06fce872011-02-07 17:43:21 +00009001 return SDValue();
9002}
9003
Bob Wilson2d790df2010-11-28 06:51:26 +00009004/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
9005/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
9006/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
9007/// return true.
9008static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
9009 SelectionDAG &DAG = DCI.DAG;
9010 EVT VT = N->getValueType(0);
9011 // vldN-dup instructions only support 64-bit vectors for N > 1.
9012 if (!VT.is64BitVector())
9013 return false;
9014
9015 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
9016 SDNode *VLD = N->getOperand(0).getNode();
9017 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
9018 return false;
9019 unsigned NumVecs = 0;
9020 unsigned NewOpc = 0;
9021 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
9022 if (IntNo == Intrinsic::arm_neon_vld2lane) {
9023 NumVecs = 2;
9024 NewOpc = ARMISD::VLD2DUP;
9025 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
9026 NumVecs = 3;
9027 NewOpc = ARMISD::VLD3DUP;
9028 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
9029 NumVecs = 4;
9030 NewOpc = ARMISD::VLD4DUP;
9031 } else {
9032 return false;
9033 }
9034
9035 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
9036 // numbers match the load.
9037 unsigned VLDLaneNo =
9038 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
9039 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9040 UI != UE; ++UI) {
9041 // Ignore uses of the chain result.
9042 if (UI.getUse().getResNo() == NumVecs)
9043 continue;
9044 SDNode *User = *UI;
9045 if (User->getOpcode() != ARMISD::VDUPLANE ||
9046 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
9047 return false;
9048 }
9049
9050 // Create the vldN-dup node.
9051 EVT Tys[5];
9052 unsigned n;
9053 for (n = 0; n < NumVecs; ++n)
9054 Tys[n] = VT;
9055 Tys[n] = MVT::Other;
Craig Toppere1d12942014-08-27 05:25:25 +00009056 SDVTList SDTys = DAG.getVTList(makeArrayRef(Tys, NumVecs+1));
Bob Wilson2d790df2010-11-28 06:51:26 +00009057 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
9058 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009059 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, SDLoc(VLD), SDTys,
Craig Topper206fcd42014-04-26 19:29:41 +00009060 Ops, VLDMemInt->getMemoryVT(),
Bob Wilson2d790df2010-11-28 06:51:26 +00009061 VLDMemInt->getMemOperand());
9062
9063 // Update the uses.
9064 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9065 UI != UE; ++UI) {
9066 unsigned ResNo = UI.getUse().getResNo();
9067 // Ignore uses of the chain result.
9068 if (ResNo == NumVecs)
9069 continue;
9070 SDNode *User = *UI;
9071 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
9072 }
9073
9074 // Now the vldN-lane intrinsic is dead except for its chain result.
9075 // Update uses of the chain.
9076 std::vector<SDValue> VLDDupResults;
9077 for (unsigned n = 0; n < NumVecs; ++n)
9078 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
9079 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
9080 DCI.CombineTo(VLD, VLDDupResults);
9081
9082 return true;
9083}
9084
Bob Wilson103a0dc2010-07-14 01:22:12 +00009085/// PerformVDUPLANECombine - Target-specific dag combine xforms for
9086/// ARMISD::VDUPLANE.
Bob Wilson2d790df2010-11-28 06:51:26 +00009087static SDValue PerformVDUPLANECombine(SDNode *N,
9088 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson103a0dc2010-07-14 01:22:12 +00009089 SDValue Op = N->getOperand(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009090
Bob Wilson2d790df2010-11-28 06:51:26 +00009091 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
9092 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
9093 if (CombineVLDDUP(N, DCI))
9094 return SDValue(N, 0);
9095
9096 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
9097 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peck527da1b2010-11-23 03:31:01 +00009098 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009099 Op = Op.getOperand(0);
Bob Wilsonbad47f62010-07-14 06:31:50 +00009100 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009101 return SDValue();
9102
9103 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
9104 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
9105 // The canonical VMOV for a zero vector uses a 32-bit element size.
9106 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9107 unsigned EltBits;
9108 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
9109 EltSize = 8;
Bob Wilson2d790df2010-11-28 06:51:26 +00009110 EVT VT = N->getValueType(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009111 if (EltSize > VT.getVectorElementType().getSizeInBits())
9112 return SDValue();
9113
Andrew Trickef9de2a2013-05-25 02:42:55 +00009114 return DCI.DAG.getNode(ISD::BITCAST, SDLoc(N), VT, Op);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009115}
9116
Ahmed Bougacha23167462014-12-09 21:26:53 +00009117/// PerformSTORECombine - Target-specific dag combine xforms for
9118/// ISD::STORE.
9119static SDValue PerformSTORECombine(SDNode *N,
9120 TargetLowering::DAGCombinerInfo &DCI) {
9121 StoreSDNode *St = cast<StoreSDNode>(N);
9122 if (St->isVolatile())
9123 return SDValue();
9124
9125 // Optimize trunc store (of multiple scalars) to shuffle and store. First,
9126 // pack all of the elements in one place. Next, store to memory in fewer
9127 // chunks.
9128 SDValue StVal = St->getValue();
9129 EVT VT = StVal.getValueType();
9130 if (St->isTruncatingStore() && VT.isVector()) {
9131 SelectionDAG &DAG = DCI.DAG;
9132 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9133 EVT StVT = St->getMemoryVT();
9134 unsigned NumElems = VT.getVectorNumElements();
9135 assert(StVT != VT && "Cannot truncate to the same type");
9136 unsigned FromEltSz = VT.getVectorElementType().getSizeInBits();
9137 unsigned ToEltSz = StVT.getVectorElementType().getSizeInBits();
9138
9139 // From, To sizes and ElemCount must be pow of two
9140 if (!isPowerOf2_32(NumElems * FromEltSz * ToEltSz)) return SDValue();
9141
9142 // We are going to use the original vector elt for storing.
9143 // Accumulated smaller vector elements must be a multiple of the store size.
9144 if (0 != (NumElems * FromEltSz) % ToEltSz) return SDValue();
9145
9146 unsigned SizeRatio = FromEltSz / ToEltSz;
9147 assert(SizeRatio * NumElems * ToEltSz == VT.getSizeInBits());
9148
9149 // Create a type on which we perform the shuffle.
9150 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), StVT.getScalarType(),
9151 NumElems*SizeRatio);
9152 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
9153
9154 SDLoc DL(St);
9155 SDValue WideVec = DAG.getNode(ISD::BITCAST, DL, WideVecVT, StVal);
9156 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
9157 for (unsigned i = 0; i < NumElems; ++i)
9158 ShuffleVec[i] = TLI.isBigEndian() ? (i+1) * SizeRatio - 1 : i * SizeRatio;
9159
9160 // Can't shuffle using an illegal type.
9161 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
9162
9163 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, DL, WideVec,
9164 DAG.getUNDEF(WideVec.getValueType()),
9165 ShuffleVec.data());
9166 // At this point all of the data is stored at the bottom of the
9167 // register. We now need to save it to mem.
9168
9169 // Find the largest store unit
9170 MVT StoreType = MVT::i8;
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +00009171 for (MVT Tp : MVT::integer_valuetypes()) {
Ahmed Bougacha23167462014-12-09 21:26:53 +00009172 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToEltSz)
9173 StoreType = Tp;
9174 }
9175 // Didn't find a legal store type.
9176 if (!TLI.isTypeLegal(StoreType))
9177 return SDValue();
9178
9179 // Bitcast the original vector into a vector of store-size units
9180 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
9181 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
9182 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
9183 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, DL, StoreVecVT, Shuff);
9184 SmallVector<SDValue, 8> Chains;
9185 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
9186 TLI.getPointerTy());
9187 SDValue BasePtr = St->getBasePtr();
9188
9189 // Perform one or more big stores into memory.
9190 unsigned E = (ToEltSz*NumElems)/StoreType.getSizeInBits();
9191 for (unsigned I = 0; I < E; I++) {
9192 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
9193 StoreType, ShuffWide,
9194 DAG.getIntPtrConstant(I));
9195 SDValue Ch = DAG.getStore(St->getChain(), DL, SubVec, BasePtr,
9196 St->getPointerInfo(), St->isVolatile(),
9197 St->isNonTemporal(), St->getAlignment());
9198 BasePtr = DAG.getNode(ISD::ADD, DL, BasePtr.getValueType(), BasePtr,
9199 Increment);
9200 Chains.push_back(Ch);
9201 }
9202 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
9203 }
9204
9205 if (!ISD::isNormalStore(St))
9206 return SDValue();
9207
9208 // Split a store of a VMOVDRR into two integer stores to avoid mixing NEON and
9209 // ARM stores of arguments in the same cache line.
9210 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
9211 StVal.getNode()->hasOneUse()) {
9212 SelectionDAG &DAG = DCI.DAG;
9213 bool isBigEndian = DAG.getTargetLoweringInfo().isBigEndian();
9214 SDLoc DL(St);
9215 SDValue BasePtr = St->getBasePtr();
9216 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
9217 StVal.getNode()->getOperand(isBigEndian ? 1 : 0 ),
9218 BasePtr, St->getPointerInfo(), St->isVolatile(),
9219 St->isNonTemporal(), St->getAlignment());
9220
9221 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
9222 DAG.getConstant(4, MVT::i32));
9223 return DAG.getStore(NewST1.getValue(0), DL,
9224 StVal.getNode()->getOperand(isBigEndian ? 0 : 1),
9225 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
9226 St->isNonTemporal(),
9227 std::min(4U, St->getAlignment() / 2));
9228 }
9229
9230 if (StVal.getValueType() == MVT::i64 &&
9231 StVal.getNode()->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
9232
9233 // Bitcast an i64 store extracted from a vector to f64.
9234 // Otherwise, the i64 value will be legalized to a pair of i32 values.
9235 SelectionDAG &DAG = DCI.DAG;
9236 SDLoc dl(StVal);
9237 SDValue IntVec = StVal.getOperand(0);
9238 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
9239 IntVec.getValueType().getVectorNumElements());
9240 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
9241 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
9242 Vec, StVal.getOperand(1));
9243 dl = SDLoc(N);
9244 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
9245 // Make the DAGCombiner fold the bitcasts.
9246 DCI.AddToWorklist(Vec.getNode());
9247 DCI.AddToWorklist(ExtElt.getNode());
9248 DCI.AddToWorklist(V.getNode());
9249 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
9250 St->getPointerInfo(), St->isVolatile(),
9251 St->isNonTemporal(), St->getAlignment(),
9252 St->getAAInfo());
9253 }
9254
9255 return SDValue();
9256}
9257
Eric Christopher1b8b94192011-06-29 21:10:36 +00009258// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosierfa8d8932011-06-24 19:23:04 +00009259// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
9260static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
9261{
Chad Rosier6b610b32011-06-28 17:26:57 +00009262 integerPart cN;
9263 integerPart c0 = 0;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009264 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
9265 I != E; I++) {
9266 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
9267 if (!C)
9268 return false;
9269
Eric Christopher1b8b94192011-06-29 21:10:36 +00009270 bool isExact;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009271 APFloat APF = C->getValueAPF();
9272 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
9273 != APFloat::opOK || !isExact)
9274 return false;
9275
9276 c0 = (I == 0) ? cN : c0;
9277 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
9278 return false;
9279 }
9280 C = c0;
9281 return true;
9282}
9283
9284/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
9285/// can replace combinations of VMUL and VCVT (floating-point to integer)
9286/// when the VMUL has a constant operand that is a power of 2.
9287///
9288/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9289/// vmul.f32 d16, d17, d16
9290/// vcvt.s32.f32 d16, d16
9291/// becomes:
9292/// vcvt.s32.f32 d16, d16, #3
9293static SDValue PerformVCVTCombine(SDNode *N,
9294 TargetLowering::DAGCombinerInfo &DCI,
9295 const ARMSubtarget *Subtarget) {
9296 SelectionDAG &DAG = DCI.DAG;
9297 SDValue Op = N->getOperand(0);
9298
9299 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
9300 Op.getOpcode() != ISD::FMUL)
9301 return SDValue();
9302
9303 uint64_t C;
9304 SDValue N0 = Op->getOperand(0);
9305 SDValue ConstVec = Op->getOperand(1);
9306 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
9307
Eric Christopher1b8b94192011-06-29 21:10:36 +00009308 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosierfa8d8932011-06-24 19:23:04 +00009309 !isConstVecPow2(ConstVec, isSigned, C))
9310 return SDValue();
9311
Tim Northover7cbc2152013-06-28 15:29:25 +00009312 MVT FloatTy = Op.getSimpleValueType().getVectorElementType();
9313 MVT IntTy = N->getSimpleValueType(0).getVectorElementType();
Bradley Smithececb7f2014-12-16 10:59:27 +00009314 unsigned NumLanes = Op.getValueType().getVectorNumElements();
9315 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32 ||
9316 NumLanes > 4) {
Tim Northover7cbc2152013-06-28 15:29:25 +00009317 // These instructions only exist converting from f32 to i32. We can handle
9318 // smaller integers by generating an extra truncate, but larger ones would
Bradley Smithececb7f2014-12-16 10:59:27 +00009319 // be lossy. We also can't handle more then 4 lanes, since these intructions
9320 // only support v2i32/v4i32 types.
Tim Northover7cbc2152013-06-28 15:29:25 +00009321 return SDValue();
9322 }
9323
Chad Rosierfa8d8932011-06-24 19:23:04 +00009324 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
9325 Intrinsic::arm_neon_vcvtfp2fxu;
Tim Northover7cbc2152013-06-28 15:29:25 +00009326 SDValue FixConv = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N),
9327 NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
9328 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
9329 DAG.getConstant(Log2_64(C), MVT::i32));
9330
9331 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
9332 FixConv = DAG.getNode(ISD::TRUNCATE, SDLoc(N), N->getValueType(0), FixConv);
9333
9334 return FixConv;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009335}
9336
9337/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
9338/// can replace combinations of VCVT (integer to floating-point) and VDIV
9339/// when the VDIV has a constant operand that is a power of 2.
9340///
9341/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9342/// vcvt.f32.s32 d16, d16
9343/// vdiv.f32 d16, d17, d16
9344/// becomes:
9345/// vcvt.f32.s32 d16, d16, #3
9346static SDValue PerformVDIVCombine(SDNode *N,
9347 TargetLowering::DAGCombinerInfo &DCI,
9348 const ARMSubtarget *Subtarget) {
9349 SelectionDAG &DAG = DCI.DAG;
9350 SDValue Op = N->getOperand(0);
9351 unsigned OpOpcode = Op.getNode()->getOpcode();
9352
9353 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
9354 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
9355 return SDValue();
9356
9357 uint64_t C;
9358 SDValue ConstVec = N->getOperand(1);
9359 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
9360
9361 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
9362 !isConstVecPow2(ConstVec, isSigned, C))
9363 return SDValue();
9364
Tim Northover7cbc2152013-06-28 15:29:25 +00009365 MVT FloatTy = N->getSimpleValueType(0).getVectorElementType();
9366 MVT IntTy = Op.getOperand(0).getSimpleValueType().getVectorElementType();
9367 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32) {
9368 // These instructions only exist converting from i32 to f32. We can handle
9369 // smaller integers by generating an extra extend, but larger ones would
9370 // be lossy.
9371 return SDValue();
9372 }
9373
9374 SDValue ConvInput = Op.getOperand(0);
9375 unsigned NumLanes = Op.getValueType().getVectorNumElements();
9376 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
9377 ConvInput = DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
9378 SDLoc(N), NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
9379 ConvInput);
9380
Eric Christopher1b8b94192011-06-29 21:10:36 +00009381 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosierfa8d8932011-06-24 19:23:04 +00009382 Intrinsic::arm_neon_vcvtfxu2fp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009383 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N),
Chad Rosierfa8d8932011-06-24 19:23:04 +00009384 Op.getValueType(),
Eric Christopher1b8b94192011-06-29 21:10:36 +00009385 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Tim Northover7cbc2152013-06-28 15:29:25 +00009386 ConvInput, DAG.getConstant(Log2_64(C), MVT::i32));
Chad Rosierfa8d8932011-06-24 19:23:04 +00009387}
9388
9389/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson2e076c42009-06-22 23:27:02 +00009390/// operand of a vector shift operation, where all the elements of the
9391/// build_vector must have the same constant integer value.
9392static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
9393 // Ignore bit_converts.
Wesley Peck527da1b2010-11-23 03:31:01 +00009394 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00009395 Op = Op.getOperand(0);
9396 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
9397 APInt SplatBits, SplatUndef;
9398 unsigned SplatBitSize;
9399 bool HasAnyUndefs;
9400 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
9401 HasAnyUndefs, ElementBits) ||
9402 SplatBitSize > ElementBits)
9403 return false;
9404 Cnt = SplatBits.getSExtValue();
9405 return true;
9406}
9407
9408/// isVShiftLImm - Check if this is a valid build_vector for the immediate
9409/// operand of a vector shift left operation. That value must be in the range:
9410/// 0 <= Value < ElementBits for a left shift; or
9411/// 0 <= Value <= ElementBits for a long left shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009412static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009413 assert(VT.isVector() && "vector shift count is not a vector type");
9414 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
9415 if (! getVShiftImm(Op, ElementBits, Cnt))
9416 return false;
9417 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
9418}
9419
9420/// isVShiftRImm - Check if this is a valid build_vector for the immediate
9421/// operand of a vector shift right operation. For a shift opcode, the value
9422/// is positive, but for an intrinsic the value count must be negative. The
9423/// absolute value must be in the range:
9424/// 1 <= |Value| <= ElementBits for a right shift; or
9425/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009426static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson2e076c42009-06-22 23:27:02 +00009427 int64_t &Cnt) {
9428 assert(VT.isVector() && "vector shift count is not a vector type");
9429 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
9430 if (! getVShiftImm(Op, ElementBits, Cnt))
9431 return false;
9432 if (isIntrinsic)
9433 Cnt = -Cnt;
9434 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
9435}
9436
9437/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
9438static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
9439 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
9440 switch (IntNo) {
9441 default:
9442 // Don't do anything for most intrinsics.
9443 break;
9444
9445 // Vector shifts: check for immediate versions and lower them.
9446 // Note: This is done during DAG combining instead of DAG legalizing because
9447 // the build_vectors for 64-bit vector element shift counts are generally
9448 // not legal, and it is hard to see their values after they get legalized to
9449 // loads from a constant pool.
9450 case Intrinsic::arm_neon_vshifts:
9451 case Intrinsic::arm_neon_vshiftu:
Bob Wilson2e076c42009-06-22 23:27:02 +00009452 case Intrinsic::arm_neon_vrshifts:
9453 case Intrinsic::arm_neon_vrshiftu:
9454 case Intrinsic::arm_neon_vrshiftn:
9455 case Intrinsic::arm_neon_vqshifts:
9456 case Intrinsic::arm_neon_vqshiftu:
9457 case Intrinsic::arm_neon_vqshiftsu:
9458 case Intrinsic::arm_neon_vqshiftns:
9459 case Intrinsic::arm_neon_vqshiftnu:
9460 case Intrinsic::arm_neon_vqshiftnsu:
9461 case Intrinsic::arm_neon_vqrshiftns:
9462 case Intrinsic::arm_neon_vqrshiftnu:
9463 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009464 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009465 int64_t Cnt;
9466 unsigned VShiftOpc = 0;
9467
9468 switch (IntNo) {
9469 case Intrinsic::arm_neon_vshifts:
9470 case Intrinsic::arm_neon_vshiftu:
9471 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
9472 VShiftOpc = ARMISD::VSHL;
9473 break;
9474 }
9475 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
9476 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
9477 ARMISD::VSHRs : ARMISD::VSHRu);
9478 break;
9479 }
9480 return SDValue();
9481
Bob Wilson2e076c42009-06-22 23:27:02 +00009482 case Intrinsic::arm_neon_vrshifts:
9483 case Intrinsic::arm_neon_vrshiftu:
9484 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
9485 break;
9486 return SDValue();
9487
9488 case Intrinsic::arm_neon_vqshifts:
9489 case Intrinsic::arm_neon_vqshiftu:
9490 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9491 break;
9492 return SDValue();
9493
9494 case Intrinsic::arm_neon_vqshiftsu:
9495 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9496 break;
Torok Edwinfbcc6632009-07-14 16:55:14 +00009497 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009498
Bob Wilson2e076c42009-06-22 23:27:02 +00009499 case Intrinsic::arm_neon_vrshiftn:
9500 case Intrinsic::arm_neon_vqshiftns:
9501 case Intrinsic::arm_neon_vqshiftnu:
9502 case Intrinsic::arm_neon_vqshiftnsu:
9503 case Intrinsic::arm_neon_vqrshiftns:
9504 case Intrinsic::arm_neon_vqrshiftnu:
9505 case Intrinsic::arm_neon_vqrshiftnsu:
9506 // Narrowing shifts require an immediate right shift.
9507 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
9508 break;
Jim Grosbach84511e12010-06-02 21:53:11 +00009509 llvm_unreachable("invalid shift count for narrowing vector shift "
9510 "intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009511
9512 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00009513 llvm_unreachable("unhandled vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00009514 }
9515
9516 switch (IntNo) {
9517 case Intrinsic::arm_neon_vshifts:
9518 case Intrinsic::arm_neon_vshiftu:
9519 // Opcode already set above.
9520 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00009521 case Intrinsic::arm_neon_vrshifts:
9522 VShiftOpc = ARMISD::VRSHRs; break;
9523 case Intrinsic::arm_neon_vrshiftu:
9524 VShiftOpc = ARMISD::VRSHRu; break;
9525 case Intrinsic::arm_neon_vrshiftn:
9526 VShiftOpc = ARMISD::VRSHRN; break;
9527 case Intrinsic::arm_neon_vqshifts:
9528 VShiftOpc = ARMISD::VQSHLs; break;
9529 case Intrinsic::arm_neon_vqshiftu:
9530 VShiftOpc = ARMISD::VQSHLu; break;
9531 case Intrinsic::arm_neon_vqshiftsu:
9532 VShiftOpc = ARMISD::VQSHLsu; break;
9533 case Intrinsic::arm_neon_vqshiftns:
9534 VShiftOpc = ARMISD::VQSHRNs; break;
9535 case Intrinsic::arm_neon_vqshiftnu:
9536 VShiftOpc = ARMISD::VQSHRNu; break;
9537 case Intrinsic::arm_neon_vqshiftnsu:
9538 VShiftOpc = ARMISD::VQSHRNsu; break;
9539 case Intrinsic::arm_neon_vqrshiftns:
9540 VShiftOpc = ARMISD::VQRSHRNs; break;
9541 case Intrinsic::arm_neon_vqrshiftnu:
9542 VShiftOpc = ARMISD::VQRSHRNu; break;
9543 case Intrinsic::arm_neon_vqrshiftnsu:
9544 VShiftOpc = ARMISD::VQRSHRNsu; break;
9545 }
9546
Andrew Trickef9de2a2013-05-25 02:42:55 +00009547 return DAG.getNode(VShiftOpc, SDLoc(N), N->getValueType(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009548 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009549 }
9550
9551 case Intrinsic::arm_neon_vshiftins: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009552 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009553 int64_t Cnt;
9554 unsigned VShiftOpc = 0;
9555
9556 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
9557 VShiftOpc = ARMISD::VSLI;
9558 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
9559 VShiftOpc = ARMISD::VSRI;
9560 else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009561 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009562 }
9563
Andrew Trickef9de2a2013-05-25 02:42:55 +00009564 return DAG.getNode(VShiftOpc, SDLoc(N), N->getValueType(0),
Bob Wilson2e076c42009-06-22 23:27:02 +00009565 N->getOperand(1), N->getOperand(2),
Owen Anderson9f944592009-08-11 20:47:22 +00009566 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009567 }
9568
9569 case Intrinsic::arm_neon_vqrshifts:
9570 case Intrinsic::arm_neon_vqrshiftu:
9571 // No immediate versions of these to check for.
9572 break;
9573 }
9574
9575 return SDValue();
9576}
9577
9578/// PerformShiftCombine - Checks for immediate versions of vector shifts and
9579/// lowers them. As with the vector shift intrinsics, this is done during DAG
9580/// combining instead of DAG legalizing because the build_vectors for 64-bit
9581/// vector element shift counts are generally not legal, and it is hard to see
9582/// their values after they get legalized to loads from a constant pool.
9583static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
9584 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009585 EVT VT = N->getValueType(0);
Evan Chengf258a152012-02-23 02:58:19 +00009586 if (N->getOpcode() == ISD::SRL && VT == MVT::i32 && ST->hasV6Ops()) {
9587 // Canonicalize (srl (bswap x), 16) to (rotr (bswap x), 16) if the high
9588 // 16-bits of x is zero. This optimizes rev + lsr 16 to rev16.
9589 SDValue N1 = N->getOperand(1);
9590 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
9591 SDValue N0 = N->getOperand(0);
9592 if (C->getZExtValue() == 16 && N0.getOpcode() == ISD::BSWAP &&
9593 DAG.MaskedValueIsZero(N0.getOperand(0),
9594 APInt::getHighBitsSet(32, 16)))
Andrew Trickef9de2a2013-05-25 02:42:55 +00009595 return DAG.getNode(ISD::ROTR, SDLoc(N), VT, N0, N1);
Evan Chengf258a152012-02-23 02:58:19 +00009596 }
9597 }
Bob Wilson2e076c42009-06-22 23:27:02 +00009598
9599 // Nothing to be done for scalar shifts.
Tanya Lattnercd680952010-11-18 22:06:46 +00009600 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9601 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson2e076c42009-06-22 23:27:02 +00009602 return SDValue();
9603
9604 assert(ST->hasNEON() && "unexpected vector shift");
9605 int64_t Cnt;
9606
9607 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009608 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +00009609
9610 case ISD::SHL:
9611 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
Andrew Trickef9de2a2013-05-25 02:42:55 +00009612 return DAG.getNode(ARMISD::VSHL, SDLoc(N), VT, N->getOperand(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009613 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009614 break;
9615
9616 case ISD::SRA:
9617 case ISD::SRL:
9618 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
9619 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
9620 ARMISD::VSHRs : ARMISD::VSHRu);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009621 return DAG.getNode(VShiftOpc, SDLoc(N), VT, N->getOperand(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009622 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009623 }
9624 }
9625 return SDValue();
9626}
9627
9628/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
9629/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
9630static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
9631 const ARMSubtarget *ST) {
9632 SDValue N0 = N->getOperand(0);
9633
9634 // Check for sign- and zero-extensions of vector extract operations of 8-
9635 // and 16-bit vector elements. NEON supports these directly. They are
9636 // handled during DAG combining because type legalization will promote them
9637 // to 32-bit types and it is messy to recognize the operations after that.
9638 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
9639 SDValue Vec = N0.getOperand(0);
9640 SDValue Lane = N0.getOperand(1);
Owen Anderson53aa7a92009-08-10 22:56:29 +00009641 EVT VT = N->getValueType(0);
9642 EVT EltVT = N0.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009643 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9644
Owen Anderson9f944592009-08-11 20:47:22 +00009645 if (VT == MVT::i32 &&
9646 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilsonceb49292010-11-03 16:24:50 +00009647 TLI.isTypeLegal(Vec.getValueType()) &&
9648 isa<ConstantSDNode>(Lane)) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009649
9650 unsigned Opc = 0;
9651 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009652 default: llvm_unreachable("unexpected opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +00009653 case ISD::SIGN_EXTEND:
9654 Opc = ARMISD::VGETLANEs;
9655 break;
9656 case ISD::ZERO_EXTEND:
9657 case ISD::ANY_EXTEND:
9658 Opc = ARMISD::VGETLANEu;
9659 break;
9660 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00009661 return DAG.getNode(Opc, SDLoc(N), VT, Vec, Lane);
Bob Wilson2e076c42009-06-22 23:27:02 +00009662 }
9663 }
9664
9665 return SDValue();
9666}
9667
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009668/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
9669/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
9670static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
9671 const ARMSubtarget *ST) {
9672 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng55f0c6b2010-07-15 22:07:12 +00009673 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009674 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
9675 // a NaN; only do the transformation when it matches that behavior.
9676
9677 // For now only do this when using NEON for FP operations; if using VFP, it
9678 // is not obvious that the benefit outweighs the cost of switching to the
9679 // NEON pipeline.
9680 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
9681 N->getValueType(0) != MVT::f32)
9682 return SDValue();
9683
9684 SDValue CondLHS = N->getOperand(0);
9685 SDValue CondRHS = N->getOperand(1);
9686 SDValue LHS = N->getOperand(2);
9687 SDValue RHS = N->getOperand(3);
9688 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
9689
9690 unsigned Opcode = 0;
9691 bool IsReversed;
Bob Wilsonba8ac742010-02-24 22:15:53 +00009692 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009693 IsReversed = false; // x CC y ? x : y
Bob Wilsonba8ac742010-02-24 22:15:53 +00009694 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009695 IsReversed = true ; // x CC y ? y : x
9696 } else {
9697 return SDValue();
9698 }
9699
Bob Wilsonba8ac742010-02-24 22:15:53 +00009700 bool IsUnordered;
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009701 switch (CC) {
9702 default: break;
9703 case ISD::SETOLT:
9704 case ISD::SETOLE:
9705 case ISD::SETLT:
9706 case ISD::SETLE:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009707 case ISD::SETULT:
9708 case ISD::SETULE:
Bob Wilsonba8ac742010-02-24 22:15:53 +00009709 // If LHS is NaN, an ordered comparison will be false and the result will
9710 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
9711 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9712 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
9713 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
9714 break;
9715 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
9716 // will return -0, so vmin can only be used for unsafe math or if one of
9717 // the operands is known to be nonzero.
9718 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00009719 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsonba8ac742010-02-24 22:15:53 +00009720 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9721 break;
9722 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009723 break;
9724
9725 case ISD::SETOGT:
9726 case ISD::SETOGE:
9727 case ISD::SETGT:
9728 case ISD::SETGE:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009729 case ISD::SETUGT:
9730 case ISD::SETUGE:
Bob Wilsonba8ac742010-02-24 22:15:53 +00009731 // If LHS is NaN, an ordered comparison will be false and the result will
9732 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
9733 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9734 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
9735 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
9736 break;
9737 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
9738 // will return +0, so vmax can only be used for unsafe math or if one of
9739 // the operands is known to be nonzero.
9740 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00009741 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsonba8ac742010-02-24 22:15:53 +00009742 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9743 break;
9744 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009745 break;
9746 }
9747
9748 if (!Opcode)
9749 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00009750 return DAG.getNode(Opcode, SDLoc(N), N->getValueType(0), LHS, RHS);
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009751}
9752
Evan Chengf863e3f2011-07-13 00:42:17 +00009753/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
9754SDValue
9755ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
9756 SDValue Cmp = N->getOperand(4);
9757 if (Cmp.getOpcode() != ARMISD::CMPZ)
9758 // Only looking at EQ and NE cases.
9759 return SDValue();
9760
9761 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009762 SDLoc dl(N);
Evan Chengf863e3f2011-07-13 00:42:17 +00009763 SDValue LHS = Cmp.getOperand(0);
9764 SDValue RHS = Cmp.getOperand(1);
9765 SDValue FalseVal = N->getOperand(0);
9766 SDValue TrueVal = N->getOperand(1);
9767 SDValue ARMcc = N->getOperand(2);
Jim Grosbache7e2aca2011-09-13 20:30:37 +00009768 ARMCC::CondCodes CC =
9769 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chengf863e3f2011-07-13 00:42:17 +00009770
9771 // Simplify
9772 // mov r1, r0
9773 // cmp r1, x
9774 // mov r0, y
9775 // moveq r0, x
9776 // to
9777 // cmp r0, x
9778 // movne r0, y
9779 //
9780 // mov r1, r0
9781 // cmp r1, x
9782 // mov r0, x
9783 // movne r0, y
9784 // to
9785 // cmp r0, x
9786 // movne r0, y
9787 /// FIXME: Turn this into a target neutral optimization?
9788 SDValue Res;
Evan Cheng81563762011-09-28 23:16:31 +00009789 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chengf863e3f2011-07-13 00:42:17 +00009790 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
9791 N->getOperand(3), Cmp);
9792 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
9793 SDValue ARMcc;
9794 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
9795 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
9796 N->getOperand(3), NewCmp);
9797 }
9798
9799 if (Res.getNode()) {
9800 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00009801 DAG.computeKnownBits(SDValue(N,0), KnownZero, KnownOne);
Evan Chengf863e3f2011-07-13 00:42:17 +00009802 // Capture demanded bits information that would be otherwise lost.
9803 if (KnownZero == 0xfffffffe)
9804 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9805 DAG.getValueType(MVT::i1));
9806 else if (KnownZero == 0xffffff00)
9807 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9808 DAG.getValueType(MVT::i8));
9809 else if (KnownZero == 0xffff0000)
9810 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9811 DAG.getValueType(MVT::i16));
9812 }
9813
9814 return Res;
9815}
9816
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009817SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson7117a912009-03-20 22:42:55 +00009818 DAGCombinerInfo &DCI) const {
Chris Lattnerf3f4ad92007-11-27 22:36:16 +00009819 switch (N->getOpcode()) {
9820 default: break;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00009821 case ISD::ADDC: return PerformADDCCombine(N, DCI, Subtarget);
Tanya Lattnere9e67052011-06-14 23:48:48 +00009822 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009823 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00009824 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach11013ed2010-07-16 23:05:05 +00009825 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Evan Chenge87681c2012-02-23 01:19:06 +00009826 case ISD::XOR: return PerformXORCombine(N, DCI, Subtarget);
9827 case ISD::AND: return PerformANDCombine(N, DCI, Subtarget);
Evan Chengc1778132010-12-14 03:22:07 +00009828 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Oliver Stannard51b1d462014-08-21 12:50:31 +00009829 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI, Subtarget);
Bob Wilson22806742010-09-22 22:09:21 +00009830 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009831 case ISD::STORE: return PerformSTORECombine(N, DCI);
Oliver Stannard51b1d462014-08-21 12:50:31 +00009832 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI, Subtarget);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009833 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonc7334a12010-10-27 20:38:28 +00009834 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilson2d790df2010-11-28 06:51:26 +00009835 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosierfa8d8932011-06-24 19:23:04 +00009836 case ISD::FP_TO_SINT:
9837 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
9838 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009839 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00009840 case ISD::SHL:
9841 case ISD::SRA:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009842 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +00009843 case ISD::SIGN_EXTEND:
9844 case ISD::ZERO_EXTEND:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009845 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
9846 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chengf863e3f2011-07-13 00:42:17 +00009847 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson06fce872011-02-07 17:43:21 +00009848 case ARMISD::VLD2DUP:
9849 case ARMISD::VLD3DUP:
9850 case ARMISD::VLD4DUP:
Renato Golin2a5c0a52015-02-04 10:11:59 +00009851 return CombineBaseUpdate(N, DCI);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00009852 case ARMISD::BUILD_VECTOR:
9853 return PerformARMBUILD_VECTORCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +00009854 case ISD::INTRINSIC_VOID:
9855 case ISD::INTRINSIC_W_CHAIN:
9856 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9857 case Intrinsic::arm_neon_vld1:
9858 case Intrinsic::arm_neon_vld2:
9859 case Intrinsic::arm_neon_vld3:
9860 case Intrinsic::arm_neon_vld4:
9861 case Intrinsic::arm_neon_vld2lane:
9862 case Intrinsic::arm_neon_vld3lane:
9863 case Intrinsic::arm_neon_vld4lane:
9864 case Intrinsic::arm_neon_vst1:
9865 case Intrinsic::arm_neon_vst2:
9866 case Intrinsic::arm_neon_vst3:
9867 case Intrinsic::arm_neon_vst4:
9868 case Intrinsic::arm_neon_vst2lane:
9869 case Intrinsic::arm_neon_vst3lane:
9870 case Intrinsic::arm_neon_vst4lane:
Renato Golin2a5c0a52015-02-04 10:11:59 +00009871 return CombineBaseUpdate(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +00009872 default: break;
9873 }
9874 break;
Chris Lattnerf3f4ad92007-11-27 22:36:16 +00009875 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009876 return SDValue();
Chris Lattnerf3f4ad92007-11-27 22:36:16 +00009877}
9878
Evan Chengd42641c2011-02-02 01:06:55 +00009879bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
9880 EVT VT) const {
9881 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
9882}
9883
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009884bool ARMTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9885 unsigned,
9886 unsigned,
9887 bool *Fast) const {
Evan Cheng90ae8f82012-09-18 01:42:45 +00009888 // The AllowsUnaliged flag models the SCTLR.A setting in ARM cpus
Chad Rosier66bb1782012-11-09 18:25:27 +00009889 bool AllowsUnaligned = Subtarget->allowsUnalignedMem();
Bill Wendlingbae6b2c2009-08-15 21:21:19 +00009890
9891 switch (VT.getSimpleVT().SimpleTy) {
9892 default:
9893 return false;
9894 case MVT::i8:
9895 case MVT::i16:
Evan Cheng79e2ca92012-12-10 23:21:26 +00009896 case MVT::i32: {
Evan Cheng90ae8f82012-09-18 01:42:45 +00009897 // Unaligned access can use (for example) LRDB, LRDH, LDR
Evan Cheng79e2ca92012-12-10 23:21:26 +00009898 if (AllowsUnaligned) {
9899 if (Fast)
9900 *Fast = Subtarget->hasV7Ops();
9901 return true;
9902 }
9903 return false;
9904 }
Evan Chengeec6bc62012-08-15 17:44:53 +00009905 case MVT::f64:
Evan Cheng79e2ca92012-12-10 23:21:26 +00009906 case MVT::v2f64: {
Evan Cheng90ae8f82012-09-18 01:42:45 +00009907 // For any little-endian targets with neon, we can support unaligned ld/st
9908 // of D and Q (e.g. {D0,D1}) registers by using vld1.i8/vst1.i8.
Alp Tokercb402912014-01-24 17:20:08 +00009909 // A big-endian target may also explicitly support unaligned accesses
Evan Cheng79e2ca92012-12-10 23:21:26 +00009910 if (Subtarget->hasNEON() && (AllowsUnaligned || isLittleEndian())) {
9911 if (Fast)
9912 *Fast = true;
9913 return true;
9914 }
9915 return false;
9916 }
Bill Wendlingbae6b2c2009-08-15 21:21:19 +00009917 }
9918}
9919
Lang Hames9929c422011-11-02 22:52:45 +00009920static bool memOpAlign(unsigned DstAlign, unsigned SrcAlign,
9921 unsigned AlignCheck) {
9922 return ((SrcAlign == 0 || SrcAlign % AlignCheck == 0) &&
9923 (DstAlign == 0 || DstAlign % AlignCheck == 0));
9924}
9925
9926EVT ARMTargetLowering::getOptimalMemOpType(uint64_t Size,
9927 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009928 bool IsMemset, bool ZeroMemset,
Lang Hames9929c422011-11-02 22:52:45 +00009929 bool MemcpyStrSrc,
9930 MachineFunction &MF) const {
9931 const Function *F = MF.getFunction();
9932
9933 // See if we can use NEON instructions for this...
Evan Cheng962711e2012-12-12 02:34:41 +00009934 if ((!IsMemset || ZeroMemset) &&
Evan Cheng79e2ca92012-12-10 23:21:26 +00009935 Subtarget->hasNEON() &&
Bill Wendling698e84f2012-12-30 10:32:01 +00009936 !F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
9937 Attribute::NoImplicitFloat)) {
Evan Cheng79e2ca92012-12-10 23:21:26 +00009938 bool Fast;
Evan Chengc2bd6202012-12-11 02:31:57 +00009939 if (Size >= 16 &&
9940 (memOpAlign(SrcAlign, DstAlign, 16) ||
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009941 (allowsMisalignedMemoryAccesses(MVT::v2f64, 0, 1, &Fast) && Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +00009942 return MVT::v2f64;
Evan Chengc2bd6202012-12-11 02:31:57 +00009943 } else if (Size >= 8 &&
9944 (memOpAlign(SrcAlign, DstAlign, 8) ||
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009945 (allowsMisalignedMemoryAccesses(MVT::f64, 0, 1, &Fast) &&
9946 Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +00009947 return MVT::f64;
Lang Hames9929c422011-11-02 22:52:45 +00009948 }
9949 }
9950
Lang Hamesb85fcd02011-11-08 18:56:23 +00009951 // Lowering to i32/i16 if the size permits.
Evan Chengc2bd6202012-12-11 02:31:57 +00009952 if (Size >= 4)
Lang Hamesb85fcd02011-11-08 18:56:23 +00009953 return MVT::i32;
Evan Chengc2bd6202012-12-11 02:31:57 +00009954 else if (Size >= 2)
Lang Hamesb85fcd02011-11-08 18:56:23 +00009955 return MVT::i16;
Lang Hamesb85fcd02011-11-08 18:56:23 +00009956
Lang Hames9929c422011-11-02 22:52:45 +00009957 // Let the target-independent logic figure it out.
9958 return MVT::Other;
9959}
9960
Evan Cheng9ec512d2012-12-06 19:13:27 +00009961bool ARMTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
9962 if (Val.getOpcode() != ISD::LOAD)
9963 return false;
9964
9965 EVT VT1 = Val.getValueType();
9966 if (!VT1.isSimple() || !VT1.isInteger() ||
9967 !VT2.isSimple() || !VT2.isInteger())
9968 return false;
9969
9970 switch (VT1.getSimpleVT().SimpleTy) {
9971 default: break;
9972 case MVT::i1:
9973 case MVT::i8:
9974 case MVT::i16:
9975 // 8-bit and 16-bit loads implicitly zero-extend to 32-bits.
9976 return true;
9977 }
9978
9979 return false;
9980}
9981
Tim Northovercc2e9032013-08-06 13:58:03 +00009982bool ARMTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
9983 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9984 return false;
9985
9986 if (!isTypeLegal(EVT::getEVT(Ty1)))
9987 return false;
9988
9989 assert(Ty1->getPrimitiveSizeInBits() <= 64 && "i128 is probably not a noop");
9990
9991 // Assuming the caller doesn't have a zeroext or signext return parameter,
9992 // truncation all the way down to i1 is valid.
9993 return true;
9994}
9995
9996
Evan Chengdc49a8d2009-08-14 20:09:37 +00009997static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
9998 if (V < 0)
9999 return false;
10000
10001 unsigned Scale = 1;
10002 switch (VT.getSimpleVT().SimpleTy) {
10003 default: return false;
10004 case MVT::i1:
10005 case MVT::i8:
10006 // Scale == 1;
10007 break;
10008 case MVT::i16:
10009 // Scale == 2;
10010 Scale = 2;
10011 break;
10012 case MVT::i32:
10013 // Scale == 4;
10014 Scale = 4;
10015 break;
10016 }
10017
10018 if ((V & (Scale - 1)) != 0)
10019 return false;
10020 V /= Scale;
10021 return V == (V & ((1LL << 5) - 1));
10022}
10023
10024static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
10025 const ARMSubtarget *Subtarget) {
10026 bool isNeg = false;
10027 if (V < 0) {
10028 isNeg = true;
10029 V = - V;
10030 }
10031
10032 switch (VT.getSimpleVT().SimpleTy) {
10033 default: return false;
10034 case MVT::i1:
10035 case MVT::i8:
10036 case MVT::i16:
10037 case MVT::i32:
10038 // + imm12 or - imm8
10039 if (isNeg)
10040 return V == (V & ((1LL << 8) - 1));
10041 return V == (V & ((1LL << 12) - 1));
10042 case MVT::f32:
10043 case MVT::f64:
10044 // Same as ARM mode. FIXME: NEON?
10045 if (!Subtarget->hasVFP2())
10046 return false;
10047 if ((V & 3) != 0)
10048 return false;
10049 V >>= 2;
10050 return V == (V & ((1LL << 8) - 1));
10051 }
10052}
10053
Evan Cheng2150b922007-03-12 23:30:29 +000010054/// isLegalAddressImmediate - Return true if the integer value can be used
10055/// as the offset of the target addressing mode for load / store of the
10056/// given type.
Owen Anderson53aa7a92009-08-10 22:56:29 +000010057static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010058 const ARMSubtarget *Subtarget) {
Evan Cheng507eefa2007-03-13 20:37:59 +000010059 if (V == 0)
10060 return true;
10061
Evan Chengce5dfb62009-03-09 19:15:00 +000010062 if (!VT.isSimple())
10063 return false;
10064
Evan Chengdc49a8d2009-08-14 20:09:37 +000010065 if (Subtarget->isThumb1Only())
10066 return isLegalT1AddressImmediate(V, VT);
10067 else if (Subtarget->isThumb2())
10068 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Cheng2150b922007-03-12 23:30:29 +000010069
Evan Chengdc49a8d2009-08-14 20:09:37 +000010070 // ARM mode.
Evan Cheng2150b922007-03-12 23:30:29 +000010071 if (V < 0)
10072 V = - V;
Owen Anderson9f944592009-08-11 20:47:22 +000010073 switch (VT.getSimpleVT().SimpleTy) {
Evan Cheng2150b922007-03-12 23:30:29 +000010074 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +000010075 case MVT::i1:
10076 case MVT::i8:
10077 case MVT::i32:
Evan Cheng2150b922007-03-12 23:30:29 +000010078 // +- imm12
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010079 return V == (V & ((1LL << 12) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +000010080 case MVT::i16:
Evan Cheng2150b922007-03-12 23:30:29 +000010081 // +- imm8
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010082 return V == (V & ((1LL << 8) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +000010083 case MVT::f32:
10084 case MVT::f64:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010085 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Cheng2150b922007-03-12 23:30:29 +000010086 return false;
Evan Chengbef131de2007-05-03 02:00:18 +000010087 if ((V & 3) != 0)
Evan Cheng2150b922007-03-12 23:30:29 +000010088 return false;
10089 V >>= 2;
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010090 return V == (V & ((1LL << 8) - 1));
Evan Cheng2150b922007-03-12 23:30:29 +000010091 }
Evan Cheng10043e22007-01-19 07:51:42 +000010092}
10093
Evan Chengdc49a8d2009-08-14 20:09:37 +000010094bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
10095 EVT VT) const {
10096 int Scale = AM.Scale;
10097 if (Scale < 0)
10098 return false;
10099
10100 switch (VT.getSimpleVT().SimpleTy) {
10101 default: return false;
10102 case MVT::i1:
10103 case MVT::i8:
10104 case MVT::i16:
10105 case MVT::i32:
10106 if (Scale == 1)
10107 return true;
10108 // r + r << imm
10109 Scale = Scale & ~1;
10110 return Scale == 2 || Scale == 4 || Scale == 8;
10111 case MVT::i64:
10112 // r + r
10113 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
10114 return true;
10115 return false;
10116 case MVT::isVoid:
10117 // Note, we allow "void" uses (basically, uses that aren't loads or
10118 // stores), because arm allows folding a scale into many arithmetic
10119 // operations. This should be made more precise and revisited later.
10120
10121 // Allow r << imm, but the imm has to be a multiple of two.
10122 if (Scale & 1) return false;
10123 return isPowerOf2_32(Scale);
10124 }
10125}
10126
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010127/// isLegalAddressingMode - Return true if the addressing mode represented
10128/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson7117a912009-03-20 22:42:55 +000010129bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +000010130 Type *Ty) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +000010131 EVT VT = getValueType(Ty, true);
Bob Wilson866c1742009-04-08 17:55:28 +000010132 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Cheng2150b922007-03-12 23:30:29 +000010133 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010134
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010135 // Can never fold addr of global into load/store.
Bob Wilson7117a912009-03-20 22:42:55 +000010136 if (AM.BaseGV)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010137 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010138
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010139 switch (AM.Scale) {
10140 case 0: // no scale reg, must be "r+i" or "r", or "i".
10141 break;
10142 case 1:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010143 if (Subtarget->isThumb1Only())
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010144 return false;
Chris Lattner502c3f42007-04-13 06:50:55 +000010145 // FALL THROUGH.
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010146 default:
Chris Lattner502c3f42007-04-13 06:50:55 +000010147 // ARM doesn't support any R+R*scale+imm addr modes.
10148 if (AM.BaseOffs)
10149 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010150
Bob Wilson866c1742009-04-08 17:55:28 +000010151 if (!VT.isSimple())
10152 return false;
10153
Evan Chengdc49a8d2009-08-14 20:09:37 +000010154 if (Subtarget->isThumb2())
10155 return isLegalT2ScaledAddressingMode(AM, VT);
10156
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010157 int Scale = AM.Scale;
Owen Anderson9f944592009-08-11 20:47:22 +000010158 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010159 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +000010160 case MVT::i1:
10161 case MVT::i8:
10162 case MVT::i32:
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010163 if (Scale < 0) Scale = -Scale;
10164 if (Scale == 1)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010165 return true;
10166 // r + r << imm
Chris Lattnerfe926e22007-04-11 16:17:12 +000010167 return isPowerOf2_32(Scale & ~1);
Owen Anderson9f944592009-08-11 20:47:22 +000010168 case MVT::i16:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010169 case MVT::i64:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010170 // r + r
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010171 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010172 return true;
Chris Lattnerfe926e22007-04-11 16:17:12 +000010173 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010174
Owen Anderson9f944592009-08-11 20:47:22 +000010175 case MVT::isVoid:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010176 // Note, we allow "void" uses (basically, uses that aren't loads or
10177 // stores), because arm allows folding a scale into many arithmetic
10178 // operations. This should be made more precise and revisited later.
Bob Wilson7117a912009-03-20 22:42:55 +000010179
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010180 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chengdc49a8d2009-08-14 20:09:37 +000010181 if (Scale & 1) return false;
10182 return isPowerOf2_32(Scale);
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010183 }
Evan Cheng2150b922007-03-12 23:30:29 +000010184 }
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010185 return true;
Evan Cheng2150b922007-03-12 23:30:29 +000010186}
10187
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010188/// isLegalICmpImmediate - Return true if the specified immediate is legal
10189/// icmp immediate, that is the target has icmp instructions which can compare
10190/// a register against the immediate without having to materialize the
10191/// immediate into a register.
Evan Cheng15b80e42009-11-12 07:13:11 +000010192bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000010193 // Thumb2 and ARM modes can use cmn for negative immediates.
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010194 if (!Subtarget->isThumb())
Chandler Carruth8a102c22012-04-06 20:10:52 +000010195 return ARM_AM::getSOImmVal(llvm::abs64(Imm)) != -1;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010196 if (Subtarget->isThumb2())
Chandler Carruth8a102c22012-04-06 20:10:52 +000010197 return ARM_AM::getT2SOImmVal(llvm::abs64(Imm)) != -1;
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000010198 // Thumb1 doesn't have cmn, and only 8-bit immediates.
Evan Cheng15b80e42009-11-12 07:13:11 +000010199 return Imm >= 0 && Imm <= 255;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010200}
10201
Andrew Tricka22cdb72012-07-18 18:34:27 +000010202/// isLegalAddImmediate - Return true if the specified immediate is a legal add
10203/// *or sub* immediate, that is the target has add or sub instructions which can
10204/// add a register with the immediate without having to materialize the
Dan Gohman6136e942011-05-03 00:46:49 +000010205/// immediate into a register.
10206bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
Andrew Tricka22cdb72012-07-18 18:34:27 +000010207 // Same encoding for add/sub, just flip the sign.
10208 int64_t AbsImm = llvm::abs64(Imm);
10209 if (!Subtarget->isThumb())
10210 return ARM_AM::getSOImmVal(AbsImm) != -1;
10211 if (Subtarget->isThumb2())
10212 return ARM_AM::getT2SOImmVal(AbsImm) != -1;
10213 // Thumb1 only has 8-bit unsigned immediate.
10214 return AbsImm >= 0 && AbsImm <= 255;
Dan Gohman6136e942011-05-03 00:46:49 +000010215}
10216
Owen Anderson53aa7a92009-08-10 22:56:29 +000010217static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000010218 bool isSEXTLoad, SDValue &Base,
10219 SDValue &Offset, bool &isInc,
10220 SelectionDAG &DAG) {
Evan Cheng10043e22007-01-19 07:51:42 +000010221 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
10222 return false;
10223
Owen Anderson9f944592009-08-11 20:47:22 +000010224 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Cheng10043e22007-01-19 07:51:42 +000010225 // AddressingMode 3
10226 Base = Ptr->getOperand(0);
10227 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010228 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000010229 if (RHSC < 0 && RHSC > -256) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010230 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000010231 isInc = false;
10232 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10233 return true;
10234 }
10235 }
10236 isInc = (Ptr->getOpcode() == ISD::ADD);
10237 Offset = Ptr->getOperand(1);
10238 return true;
Owen Anderson9f944592009-08-11 20:47:22 +000010239 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Cheng10043e22007-01-19 07:51:42 +000010240 // AddressingMode 2
10241 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010242 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000010243 if (RHSC < 0 && RHSC > -0x1000) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010244 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000010245 isInc = false;
10246 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10247 Base = Ptr->getOperand(0);
10248 return true;
10249 }
10250 }
10251
10252 if (Ptr->getOpcode() == ISD::ADD) {
10253 isInc = true;
Evan Chenga20cde32011-07-20 23:34:39 +000010254 ARM_AM::ShiftOpc ShOpcVal=
10255 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +000010256 if (ShOpcVal != ARM_AM::no_shift) {
10257 Base = Ptr->getOperand(1);
10258 Offset = Ptr->getOperand(0);
10259 } else {
10260 Base = Ptr->getOperand(0);
10261 Offset = Ptr->getOperand(1);
10262 }
10263 return true;
10264 }
10265
10266 isInc = (Ptr->getOpcode() == ISD::ADD);
10267 Base = Ptr->getOperand(0);
10268 Offset = Ptr->getOperand(1);
10269 return true;
10270 }
10271
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000010272 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Cheng10043e22007-01-19 07:51:42 +000010273 return false;
10274}
10275
Owen Anderson53aa7a92009-08-10 22:56:29 +000010276static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000010277 bool isSEXTLoad, SDValue &Base,
10278 SDValue &Offset, bool &isInc,
10279 SelectionDAG &DAG) {
10280 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
10281 return false;
10282
10283 Base = Ptr->getOperand(0);
10284 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
10285 int RHSC = (int)RHS->getZExtValue();
10286 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
10287 assert(Ptr->getOpcode() == ISD::ADD);
10288 isInc = false;
10289 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10290 return true;
10291 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
10292 isInc = Ptr->getOpcode() == ISD::ADD;
10293 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
10294 return true;
10295 }
10296 }
10297
10298 return false;
10299}
10300
Evan Cheng10043e22007-01-19 07:51:42 +000010301/// getPreIndexedAddressParts - returns true by value, base pointer and
10302/// offset pointer and addressing mode by reference if the node's address
10303/// can be legally represented as pre-indexed load / store address.
10304bool
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010305ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
10306 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000010307 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000010308 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010309 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000010310 return false;
10311
Owen Anderson53aa7a92009-08-10 22:56:29 +000010312 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010313 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000010314 bool isSEXTLoad = false;
10315 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
10316 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010317 VT = LD->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000010318 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10319 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
10320 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010321 VT = ST->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000010322 } else
10323 return false;
10324
10325 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000010326 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000010327 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000010328 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
10329 Offset, isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000010330 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000010331 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng844f0b42009-07-02 06:44:30 +000010332 Offset, isInc, DAG);
Evan Cheng84c6cda2009-07-02 07:28:31 +000010333 if (!isLegal)
10334 return false;
10335
10336 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
10337 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000010338}
10339
10340/// getPostIndexedAddressParts - returns true by value, base pointer and
10341/// offset pointer and addressing mode by reference if this node can be
10342/// combined with a load / store to form a post-indexed load / store.
10343bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010344 SDValue &Base,
10345 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000010346 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000010347 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010348 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000010349 return false;
10350
Owen Anderson53aa7a92009-08-10 22:56:29 +000010351 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010352 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000010353 bool isSEXTLoad = false;
10354 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010355 VT = LD->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000010356 Ptr = LD->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000010357 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10358 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010359 VT = ST->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000010360 Ptr = ST->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000010361 } else
10362 return false;
10363
10364 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000010365 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000010366 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000010367 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chengf19384d2010-05-18 21:31:17 +000010368 isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000010369 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000010370 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
10371 isInc, DAG);
10372 if (!isLegal)
10373 return false;
10374
Evan Chengf19384d2010-05-18 21:31:17 +000010375 if (Ptr != Base) {
10376 // Swap base ptr and offset to catch more post-index load / store when
10377 // it's legal. In Thumb2 mode, offset must be an immediate.
10378 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
10379 !Subtarget->isThumb2())
10380 std::swap(Base, Offset);
10381
10382 // Post-indexed load / store update the base pointer.
10383 if (Ptr != Base)
10384 return false;
10385 }
10386
Evan Cheng84c6cda2009-07-02 07:28:31 +000010387 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
10388 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000010389}
10390
Jay Foada0653a32014-05-14 21:14:37 +000010391void ARMTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
10392 APInt &KnownZero,
10393 APInt &KnownOne,
10394 const SelectionDAG &DAG,
10395 unsigned Depth) const {
Michael Gottesman696e44e2013-06-18 20:49:45 +000010396 unsigned BitWidth = KnownOne.getBitWidth();
10397 KnownZero = KnownOne = APInt(BitWidth, 0);
Evan Cheng10043e22007-01-19 07:51:42 +000010398 switch (Op.getOpcode()) {
10399 default: break;
Michael Gottesman696e44e2013-06-18 20:49:45 +000010400 case ARMISD::ADDC:
10401 case ARMISD::ADDE:
10402 case ARMISD::SUBC:
10403 case ARMISD::SUBE:
10404 // These nodes' second result is a boolean
10405 if (Op.getResNo() == 0)
10406 break;
10407 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
10408 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010409 case ARMISD::CMOV: {
10410 // Bits are known zero/one if known on the LHS and RHS.
Jay Foada0653a32014-05-14 21:14:37 +000010411 DAG.computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000010412 if (KnownZero == 0 && KnownOne == 0) return;
10413
Dan Gohmanf990faf2008-02-13 00:35:47 +000010414 APInt KnownZeroRHS, KnownOneRHS;
Jay Foada0653a32014-05-14 21:14:37 +000010415 DAG.computeKnownBits(Op.getOperand(1), KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000010416 KnownZero &= KnownZeroRHS;
10417 KnownOne &= KnownOneRHS;
10418 return;
10419 }
Tim Northover01b4aa92014-04-03 15:10:35 +000010420 case ISD::INTRINSIC_W_CHAIN: {
10421 ConstantSDNode *CN = cast<ConstantSDNode>(Op->getOperand(1));
10422 Intrinsic::ID IntID = static_cast<Intrinsic::ID>(CN->getZExtValue());
10423 switch (IntID) {
10424 default: return;
10425 case Intrinsic::arm_ldaex:
10426 case Intrinsic::arm_ldrex: {
10427 EVT VT = cast<MemIntrinsicSDNode>(Op)->getMemoryVT();
10428 unsigned MemBits = VT.getScalarType().getSizeInBits();
10429 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - MemBits);
10430 return;
10431 }
10432 }
10433 }
Evan Cheng10043e22007-01-19 07:51:42 +000010434 }
10435}
10436
10437//===----------------------------------------------------------------------===//
10438// ARM Inline Assembly Support
10439//===----------------------------------------------------------------------===//
10440
Evan Cheng078b0b02011-01-08 01:24:27 +000010441bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
10442 // Looking for "rev" which is V6+.
10443 if (!Subtarget->hasV6Ops())
10444 return false;
10445
10446 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10447 std::string AsmStr = IA->getAsmString();
10448 SmallVector<StringRef, 4> AsmPieces;
10449 SplitString(AsmStr, AsmPieces, ";\n");
10450
10451 switch (AsmPieces.size()) {
10452 default: return false;
10453 case 1:
10454 AsmStr = AsmPieces[0];
10455 AsmPieces.clear();
10456 SplitString(AsmStr, AsmPieces, " \t,");
10457
10458 // rev $0, $1
10459 if (AsmPieces.size() == 3 &&
10460 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
10461 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattner229907c2011-07-18 04:54:35 +000010462 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng078b0b02011-01-08 01:24:27 +000010463 if (Ty && Ty->getBitWidth() == 32)
10464 return IntrinsicLowering::LowerToByteSwap(CI);
10465 }
10466 break;
10467 }
10468
10469 return false;
10470}
10471
Evan Cheng10043e22007-01-19 07:51:42 +000010472/// getConstraintType - Given a constraint letter, return the type of
10473/// constraint it is for this target.
10474ARMTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +000010475ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
10476 if (Constraint.size() == 1) {
10477 switch (Constraint[0]) {
10478 default: break;
10479 case 'l': return C_RegisterClass;
Chris Lattner6223e832007-04-02 17:24:08 +000010480 case 'w': return C_RegisterClass;
Eric Christopherf45daac2011-06-30 23:23:01 +000010481 case 'h': return C_RegisterClass;
Eric Christopherf1c74592011-07-01 00:14:47 +000010482 case 'x': return C_RegisterClass;
Eric Christopherc011d312011-07-01 00:30:46 +000010483 case 't': return C_RegisterClass;
Eric Christopher29f1db82011-07-01 01:00:07 +000010484 case 'j': return C_Other; // Constant for movw.
Eric Christopheraa503002011-07-29 21:18:58 +000010485 // An address with a single base register. Due to the way we
10486 // currently handle addresses it is the same as an 'r' memory constraint.
10487 case 'Q': return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +000010488 }
Eric Christophere256cd02011-06-21 22:10:57 +000010489 } else if (Constraint.size() == 2) {
10490 switch (Constraint[0]) {
10491 default: break;
10492 // All 'U+' constraints are addresses.
10493 case 'U': return C_Memory;
10494 }
Evan Cheng10043e22007-01-19 07:51:42 +000010495 }
Chris Lattnerd6855142007-03-25 02:14:49 +000010496 return TargetLowering::getConstraintType(Constraint);
Evan Cheng10043e22007-01-19 07:51:42 +000010497}
10498
John Thompsone8360b72010-10-29 17:29:13 +000010499/// Examine constraint type and operand type and determine a weight value.
10500/// This object must already have been set up with the operand type
10501/// and the current alternative constraint selected.
10502TargetLowering::ConstraintWeight
10503ARMTargetLowering::getSingleConstraintMatchWeight(
10504 AsmOperandInfo &info, const char *constraint) const {
10505 ConstraintWeight weight = CW_Invalid;
10506 Value *CallOperandVal = info.CallOperandVal;
10507 // If we don't have a value, we can't do a match,
10508 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +000010509 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +000010510 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +000010511 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +000010512 // Look at the constraint type.
10513 switch (*constraint) {
10514 default:
10515 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
10516 break;
10517 case 'l':
10518 if (type->isIntegerTy()) {
10519 if (Subtarget->isThumb())
10520 weight = CW_SpecificReg;
10521 else
10522 weight = CW_Register;
10523 }
10524 break;
10525 case 'w':
10526 if (type->isFloatingPointTy())
10527 weight = CW_Register;
10528 break;
10529 }
10530 return weight;
10531}
10532
Eric Christophercf2007c2011-06-30 23:50:52 +000010533typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
10534RCPair
Evan Cheng10043e22007-01-19 07:51:42 +000010535ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +000010536 MVT VT) const {
Evan Cheng10043e22007-01-19 07:51:42 +000010537 if (Constraint.size() == 1) {
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010538 // GCC ARM Constraint Letters
Evan Cheng10043e22007-01-19 07:51:42 +000010539 switch (Constraint[0]) {
Eric Christopherf45daac2011-06-30 23:23:01 +000010540 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010541 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010542 return RCPair(0U, &ARM::tGPRRegClass);
10543 return RCPair(0U, &ARM::GPRRegClass);
Eric Christopherf45daac2011-06-30 23:23:01 +000010544 case 'h': // High regs or no regs.
10545 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010546 return RCPair(0U, &ARM::hGPRRegClass);
Eric Christopherf09b0f12011-07-01 00:19:27 +000010547 break;
Chris Lattner6223e832007-04-02 17:24:08 +000010548 case 'r':
Akira Hatanakab9615342014-11-03 20:37:04 +000010549 if (Subtarget->isThumb1Only())
10550 return RCPair(0U, &ARM::tGPRRegClass);
Craig Topperc7242e02012-04-20 07:30:17 +000010551 return RCPair(0U, &ARM::GPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010552 case 'w':
Tim Northover28adfbb2013-11-14 17:15:39 +000010553 if (VT == MVT::Other)
10554 break;
Owen Anderson9f944592009-08-11 20:47:22 +000010555 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010556 return RCPair(0U, &ARM::SPRRegClass);
Bob Wilson3152b0472009-12-18 01:03:29 +000010557 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010558 return RCPair(0U, &ARM::DPRRegClass);
Evan Cheng0c2544f2009-12-08 23:06:22 +000010559 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010560 return RCPair(0U, &ARM::QPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010561 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010562 case 'x':
Tim Northover28adfbb2013-11-14 17:15:39 +000010563 if (VT == MVT::Other)
10564 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010565 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010566 return RCPair(0U, &ARM::SPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010567 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010568 return RCPair(0U, &ARM::DPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010569 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010570 return RCPair(0U, &ARM::QPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010571 break;
Eric Christopherc011d312011-07-01 00:30:46 +000010572 case 't':
10573 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010574 return RCPair(0U, &ARM::SPRRegClass);
Eric Christopherc011d312011-07-01 00:30:46 +000010575 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010576 }
10577 }
Bob Wilson3f2293b2010-03-15 23:09:18 +000010578 if (StringRef("{cc}").equals_lower(Constraint))
Craig Topperc7242e02012-04-20 07:30:17 +000010579 return std::make_pair(unsigned(ARM::CPSR), &ARM::CCRRegClass);
Bob Wilson3f2293b2010-03-15 23:09:18 +000010580
Evan Cheng10043e22007-01-19 07:51:42 +000010581 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10582}
10583
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010584/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10585/// vector. If it is invalid, don't add anything to Ops.
10586void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +000010587 std::string &Constraint,
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010588 std::vector<SDValue>&Ops,
10589 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +000010590 SDValue Result;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010591
Eric Christopherde9399b2011-06-02 23:16:42 +000010592 // Currently only support length 1 constraints.
10593 if (Constraint.length() != 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +000010594
Eric Christopherde9399b2011-06-02 23:16:42 +000010595 char ConstraintLetter = Constraint[0];
10596 switch (ConstraintLetter) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010597 default: break;
Eric Christopher29f1db82011-07-01 01:00:07 +000010598 case 'j':
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010599 case 'I': case 'J': case 'K': case 'L':
10600 case 'M': case 'N': case 'O':
10601 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
10602 if (!C)
10603 return;
10604
10605 int64_t CVal64 = C->getSExtValue();
10606 int CVal = (int) CVal64;
10607 // None of these constraints allow values larger than 32 bits. Check
10608 // that the value fits in an int.
10609 if (CVal != CVal64)
10610 return;
10611
Eric Christopherde9399b2011-06-02 23:16:42 +000010612 switch (ConstraintLetter) {
Eric Christopher29f1db82011-07-01 01:00:07 +000010613 case 'j':
Andrew Trick53df4b62011-09-20 03:06:13 +000010614 // Constant suitable for movw, must be between 0 and
10615 // 65535.
10616 if (Subtarget->hasV6T2Ops())
10617 if (CVal >= 0 && CVal <= 65535)
10618 break;
10619 return;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010620 case 'I':
David Goodwin22c2fba2009-07-08 23:10:31 +000010621 if (Subtarget->isThumb1Only()) {
10622 // This must be a constant between 0 and 255, for ADD
10623 // immediates.
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010624 if (CVal >= 0 && CVal <= 255)
10625 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010626 } else if (Subtarget->isThumb2()) {
10627 // A constant that can be used as an immediate value in a
10628 // data-processing instruction.
10629 if (ARM_AM::getT2SOImmVal(CVal) != -1)
10630 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010631 } else {
10632 // A constant that can be used as an immediate value in a
10633 // data-processing instruction.
10634 if (ARM_AM::getSOImmVal(CVal) != -1)
10635 break;
10636 }
10637 return;
10638
10639 case 'J':
David Goodwin22c2fba2009-07-08 23:10:31 +000010640 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010641 // This must be a constant between -255 and -1, for negated ADD
10642 // immediates. This can be used in GCC with an "n" modifier that
10643 // prints the negated value, for use with SUB instructions. It is
10644 // not useful otherwise but is implemented for compatibility.
10645 if (CVal >= -255 && CVal <= -1)
10646 break;
10647 } else {
10648 // This must be a constant between -4095 and 4095. It is not clear
10649 // what this constraint is intended for. Implemented for
10650 // compatibility with GCC.
10651 if (CVal >= -4095 && CVal <= 4095)
10652 break;
10653 }
10654 return;
10655
10656 case 'K':
David Goodwin22c2fba2009-07-08 23:10:31 +000010657 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010658 // A 32-bit value where only one byte has a nonzero value. Exclude
10659 // zero to match GCC. This constraint is used by GCC internally for
10660 // constants that can be loaded with a move/shift combination.
10661 // It is not useful otherwise but is implemented for compatibility.
10662 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
10663 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010664 } else if (Subtarget->isThumb2()) {
10665 // A constant whose bitwise inverse can be used as an immediate
10666 // value in a data-processing instruction. This can be used in GCC
10667 // with a "B" modifier that prints the inverted value, for use with
10668 // BIC and MVN instructions. It is not useful otherwise but is
10669 // implemented for compatibility.
10670 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
10671 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010672 } else {
10673 // A constant whose bitwise inverse can be used as an immediate
10674 // value in a data-processing instruction. This can be used in GCC
10675 // with a "B" modifier that prints the inverted value, for use with
10676 // BIC and MVN instructions. It is not useful otherwise but is
10677 // implemented for compatibility.
10678 if (ARM_AM::getSOImmVal(~CVal) != -1)
10679 break;
10680 }
10681 return;
10682
10683 case 'L':
David Goodwin22c2fba2009-07-08 23:10:31 +000010684 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010685 // This must be a constant between -7 and 7,
10686 // for 3-operand ADD/SUB immediate instructions.
10687 if (CVal >= -7 && CVal < 7)
10688 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010689 } else if (Subtarget->isThumb2()) {
10690 // A constant whose negation can be used as an immediate value in a
10691 // data-processing instruction. This can be used in GCC with an "n"
10692 // modifier that prints the negated value, for use with SUB
10693 // instructions. It is not useful otherwise but is implemented for
10694 // compatibility.
10695 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
10696 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010697 } else {
10698 // A constant whose negation can be used as an immediate value in a
10699 // data-processing instruction. This can be used in GCC with an "n"
10700 // modifier that prints the negated value, for use with SUB
10701 // instructions. It is not useful otherwise but is implemented for
10702 // compatibility.
10703 if (ARM_AM::getSOImmVal(-CVal) != -1)
10704 break;
10705 }
10706 return;
10707
10708 case 'M':
David Goodwin22c2fba2009-07-08 23:10:31 +000010709 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010710 // This must be a multiple of 4 between 0 and 1020, for
10711 // ADD sp + immediate.
10712 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
10713 break;
10714 } else {
10715 // A power of two or a constant between 0 and 32. This is used in
10716 // GCC for the shift amount on shifted register operands, but it is
10717 // useful in general for any shift amounts.
10718 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
10719 break;
10720 }
10721 return;
10722
10723 case 'N':
David Goodwin22c2fba2009-07-08 23:10:31 +000010724 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010725 // This must be a constant between 0 and 31, for shift amounts.
10726 if (CVal >= 0 && CVal <= 31)
10727 break;
10728 }
10729 return;
10730
10731 case 'O':
David Goodwin22c2fba2009-07-08 23:10:31 +000010732 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010733 // This must be a multiple of 4 between -508 and 508, for
10734 // ADD/SUB sp = sp + immediate.
10735 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
10736 break;
10737 }
10738 return;
10739 }
10740 Result = DAG.getTargetConstant(CVal, Op.getValueType());
10741 break;
10742 }
10743
10744 if (Result.getNode()) {
10745 Ops.push_back(Result);
10746 return;
10747 }
Dale Johannesence97d552010-06-25 21:55:36 +000010748 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010749}
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000010750
Renato Golin87610692013-07-16 09:32:17 +000010751SDValue ARMTargetLowering::LowerDivRem(SDValue Op, SelectionDAG &DAG) const {
10752 assert(Subtarget->isTargetAEABI() && "Register-based DivRem lowering only");
10753 unsigned Opcode = Op->getOpcode();
10754 assert((Opcode == ISD::SDIVREM || Opcode == ISD::UDIVREM) &&
Saleem Abdulrasool740be892014-08-17 22:50:59 +000010755 "Invalid opcode for Div/Rem lowering");
Renato Golin87610692013-07-16 09:32:17 +000010756 bool isSigned = (Opcode == ISD::SDIVREM);
10757 EVT VT = Op->getValueType(0);
10758 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
10759
10760 RTLIB::Libcall LC;
10761 switch (VT.getSimpleVT().SimpleTy) {
10762 default: llvm_unreachable("Unexpected request for libcall!");
Saleem Abdulrasool740be892014-08-17 22:50:59 +000010763 case MVT::i8: LC = isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
10764 case MVT::i16: LC = isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
10765 case MVT::i32: LC = isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
10766 case MVT::i64: LC = isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
Renato Golin87610692013-07-16 09:32:17 +000010767 }
10768
10769 SDValue InChain = DAG.getEntryNode();
10770
10771 TargetLowering::ArgListTy Args;
10772 TargetLowering::ArgListEntry Entry;
10773 for (unsigned i = 0, e = Op->getNumOperands(); i != e; ++i) {
10774 EVT ArgVT = Op->getOperand(i).getValueType();
10775 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
10776 Entry.Node = Op->getOperand(i);
10777 Entry.Ty = ArgTy;
10778 Entry.isSExt = isSigned;
10779 Entry.isZExt = !isSigned;
10780 Args.push_back(Entry);
10781 }
10782
10783 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
10784 getPointerTy());
10785
Reid Kleckner343c3952014-11-20 23:51:47 +000010786 Type *RetTy = (Type*)StructType::get(Ty, Ty, nullptr);
Renato Golin87610692013-07-16 09:32:17 +000010787
10788 SDLoc dl(Op);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000010789 TargetLowering::CallLoweringInfo CLI(DAG);
10790 CLI.setDebugLoc(dl).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +000010791 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000010792 .setInRegister().setSExtResult(isSigned).setZExtResult(!isSigned);
Renato Golin87610692013-07-16 09:32:17 +000010793
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000010794 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
Renato Golin87610692013-07-16 09:32:17 +000010795 return CallInfo.first;
10796}
10797
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000010798SDValue
10799ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const {
10800 assert(Subtarget->isTargetWindows() && "unsupported target platform");
10801 SDLoc DL(Op);
10802
10803 // Get the inputs.
10804 SDValue Chain = Op.getOperand(0);
10805 SDValue Size = Op.getOperand(1);
10806
10807 SDValue Words = DAG.getNode(ISD::SRL, DL, MVT::i32, Size,
10808 DAG.getConstant(2, MVT::i32));
10809
10810 SDValue Flag;
10811 Chain = DAG.getCopyToReg(Chain, DL, ARM::R4, Words, Flag);
10812 Flag = Chain.getValue(1);
10813
Saleem Abdulrasoolc4e00282014-07-19 01:29:51 +000010814 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000010815 Chain = DAG.getNode(ARMISD::WIN__CHKSTK, DL, NodeTys, Chain, Flag);
10816
10817 SDValue NewSP = DAG.getCopyFromReg(Chain, DL, ARM::SP, MVT::i32);
10818 Chain = NewSP.getValue(1);
10819
10820 SDValue Ops[2] = { NewSP, Chain };
10821 return DAG.getMergeValues(Ops, DL);
10822}
10823
Oliver Stannard51b1d462014-08-21 12:50:31 +000010824SDValue ARMTargetLowering::LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) const {
10825 assert(Op.getValueType() == MVT::f64 && Subtarget->isFPOnlySP() &&
10826 "Unexpected type for custom-lowering FP_EXTEND");
10827
10828 RTLIB::Libcall LC;
10829 LC = RTLIB::getFPEXT(Op.getOperand(0).getValueType(), Op.getValueType());
10830
10831 SDValue SrcVal = Op.getOperand(0);
10832 return makeLibCall(DAG, LC, Op.getValueType(), &SrcVal, 1,
10833 /*isSigned*/ false, SDLoc(Op)).first;
10834}
10835
10836SDValue ARMTargetLowering::LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const {
10837 assert(Op.getOperand(0).getValueType() == MVT::f64 &&
10838 Subtarget->isFPOnlySP() &&
10839 "Unexpected type for custom-lowering FP_ROUND");
10840
10841 RTLIB::Libcall LC;
10842 LC = RTLIB::getFPROUND(Op.getOperand(0).getValueType(), Op.getValueType());
10843
10844 SDValue SrcVal = Op.getOperand(0);
10845 return makeLibCall(DAG, LC, Op.getValueType(), &SrcVal, 1,
10846 /*isSigned*/ false, SDLoc(Op)).first;
10847}
10848
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000010849bool
10850ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
10851 // The ARM target isn't yet aware of offsets.
10852 return false;
10853}
Evan Cheng4a609f3c2009-10-28 01:44:26 +000010854
Jim Grosbach11013ed2010-07-16 23:05:05 +000010855bool ARM::isBitFieldInvertedMask(unsigned v) {
10856 if (v == 0xffffffff)
Benjamin Kramer8bad66e2013-05-19 22:01:57 +000010857 return false;
10858
Jim Grosbach11013ed2010-07-16 23:05:05 +000010859 // there can be 1's on either or both "outsides", all the "inside"
10860 // bits must be 0's
Benjamin Kramer5f6a9072015-02-12 15:35:40 +000010861 return isShiftedMask_32(~v);
Jim Grosbach11013ed2010-07-16 23:05:05 +000010862}
10863
Evan Cheng4a609f3c2009-10-28 01:44:26 +000010864/// isFPImmLegal - Returns true if the target can instruction select the
10865/// specified FP immediate natively. If false, the legalizer will
10866/// materialize the FP immediate as a load from a constant pool.
10867bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
10868 if (!Subtarget->hasVFP3())
10869 return false;
10870 if (VT == MVT::f32)
Jim Grosbachefc761a2011-09-30 00:50:06 +000010871 return ARM_AM::getFP32Imm(Imm) != -1;
Oliver Stannard51b1d462014-08-21 12:50:31 +000010872 if (VT == MVT::f64 && !Subtarget->isFPOnlySP())
Jim Grosbachefc761a2011-09-30 00:50:06 +000010873 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng4a609f3c2009-10-28 01:44:26 +000010874 return false;
10875}
Bob Wilson5549d492010-09-21 17:56:22 +000010876
Wesley Peck527da1b2010-11-23 03:31:01 +000010877/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson5549d492010-09-21 17:56:22 +000010878/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
10879/// specified in the intrinsic calls.
10880bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
10881 const CallInst &I,
10882 unsigned Intrinsic) const {
10883 switch (Intrinsic) {
10884 case Intrinsic::arm_neon_vld1:
10885 case Intrinsic::arm_neon_vld2:
10886 case Intrinsic::arm_neon_vld3:
10887 case Intrinsic::arm_neon_vld4:
10888 case Intrinsic::arm_neon_vld2lane:
10889 case Intrinsic::arm_neon_vld3lane:
10890 case Intrinsic::arm_neon_vld4lane: {
10891 Info.opc = ISD::INTRINSIC_W_CHAIN;
10892 // Conservatively set memVT to the entire set of vectors loaded.
Micah Villmowcdfe20b2012-10-08 16:38:25 +000010893 uint64_t NumElts = getDataLayout()->getTypeAllocSize(I.getType()) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000010894 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
10895 Info.ptrVal = I.getArgOperand(0);
10896 Info.offset = 0;
10897 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
10898 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
10899 Info.vol = false; // volatile loads with NEON intrinsics not supported
10900 Info.readMem = true;
10901 Info.writeMem = false;
10902 return true;
10903 }
10904 case Intrinsic::arm_neon_vst1:
10905 case Intrinsic::arm_neon_vst2:
10906 case Intrinsic::arm_neon_vst3:
10907 case Intrinsic::arm_neon_vst4:
10908 case Intrinsic::arm_neon_vst2lane:
10909 case Intrinsic::arm_neon_vst3lane:
10910 case Intrinsic::arm_neon_vst4lane: {
10911 Info.opc = ISD::INTRINSIC_VOID;
10912 // Conservatively set memVT to the entire set of vectors stored.
10913 unsigned NumElts = 0;
10914 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattner229907c2011-07-18 04:54:35 +000010915 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson5549d492010-09-21 17:56:22 +000010916 if (!ArgTy->isVectorTy())
10917 break;
Micah Villmowcdfe20b2012-10-08 16:38:25 +000010918 NumElts += getDataLayout()->getTypeAllocSize(ArgTy) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000010919 }
10920 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
10921 Info.ptrVal = I.getArgOperand(0);
10922 Info.offset = 0;
10923 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
10924 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
10925 Info.vol = false; // volatile stores with NEON intrinsics not supported
10926 Info.readMem = false;
10927 Info.writeMem = true;
10928 return true;
10929 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010930 case Intrinsic::arm_ldaex:
Tim Northovera7ecd242013-07-16 09:46:55 +000010931 case Intrinsic::arm_ldrex: {
10932 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(0)->getType());
10933 Info.opc = ISD::INTRINSIC_W_CHAIN;
10934 Info.memVT = MVT::getVT(PtrTy->getElementType());
10935 Info.ptrVal = I.getArgOperand(0);
10936 Info.offset = 0;
10937 Info.align = getDataLayout()->getABITypeAlignment(PtrTy->getElementType());
10938 Info.vol = true;
10939 Info.readMem = true;
10940 Info.writeMem = false;
10941 return true;
10942 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010943 case Intrinsic::arm_stlex:
Tim Northovera7ecd242013-07-16 09:46:55 +000010944 case Intrinsic::arm_strex: {
10945 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(1)->getType());
10946 Info.opc = ISD::INTRINSIC_W_CHAIN;
10947 Info.memVT = MVT::getVT(PtrTy->getElementType());
10948 Info.ptrVal = I.getArgOperand(1);
10949 Info.offset = 0;
10950 Info.align = getDataLayout()->getABITypeAlignment(PtrTy->getElementType());
10951 Info.vol = true;
10952 Info.readMem = false;
10953 Info.writeMem = true;
10954 return true;
10955 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010956 case Intrinsic::arm_stlexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010957 case Intrinsic::arm_strexd: {
10958 Info.opc = ISD::INTRINSIC_W_CHAIN;
10959 Info.memVT = MVT::i64;
10960 Info.ptrVal = I.getArgOperand(2);
10961 Info.offset = 0;
10962 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000010963 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010964 Info.readMem = false;
10965 Info.writeMem = true;
10966 return true;
10967 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010968 case Intrinsic::arm_ldaexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010969 case Intrinsic::arm_ldrexd: {
10970 Info.opc = ISD::INTRINSIC_W_CHAIN;
10971 Info.memVT = MVT::i64;
10972 Info.ptrVal = I.getArgOperand(0);
10973 Info.offset = 0;
10974 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000010975 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010976 Info.readMem = true;
10977 Info.writeMem = false;
10978 return true;
10979 }
Bob Wilson5549d492010-09-21 17:56:22 +000010980 default:
10981 break;
10982 }
10983
10984 return false;
10985}
Juergen Ributzka659ce002014-01-28 01:20:14 +000010986
10987/// \brief Returns true if it is beneficial to convert a load of a constant
10988/// to just the constant itself.
10989bool ARMTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
10990 Type *Ty) const {
10991 assert(Ty->isIntegerTy());
10992
10993 unsigned Bits = Ty->getPrimitiveSizeInBits();
10994 if (Bits == 0 || Bits > 32)
10995 return false;
10996 return true;
10997}
Tim Northover037f26f22014-04-17 18:22:47 +000010998
Robin Morisset25c8e312014-09-17 00:06:58 +000010999bool ARMTargetLowering::hasLoadLinkedStoreConditional() const { return true; }
11000
Robin Morisset5349e8e2014-09-18 18:56:04 +000011001Instruction* ARMTargetLowering::makeDMB(IRBuilder<> &Builder,
11002 ARM_MB::MemBOpt Domain) const {
Robin Morisseta47cb412014-09-03 21:01:03 +000011003 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
Robin Morisset5349e8e2014-09-18 18:56:04 +000011004
11005 // First, if the target has no DMB, see what fallback we can use.
11006 if (!Subtarget->hasDataBarrier()) {
11007 // Some ARMv6 cpus can support data barriers with an mcr instruction.
11008 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
11009 // here.
11010 if (Subtarget->hasV6Ops() && !Subtarget->isThumb()) {
11011 Function *MCR = llvm::Intrinsic::getDeclaration(M, Intrinsic::arm_mcr);
11012 Value* args[6] = {Builder.getInt32(15), Builder.getInt32(0),
11013 Builder.getInt32(0), Builder.getInt32(7),
11014 Builder.getInt32(10), Builder.getInt32(5)};
11015 return Builder.CreateCall(MCR, args);
11016 } else {
11017 // Instead of using barriers, atomic accesses on these subtargets use
11018 // libcalls.
11019 llvm_unreachable("makeDMB on a target so old that it has no barriers");
11020 }
11021 } else {
11022 Function *DMB = llvm::Intrinsic::getDeclaration(M, Intrinsic::arm_dmb);
11023 // Only a full system barrier exists in the M-class architectures.
11024 Domain = Subtarget->isMClass() ? ARM_MB::SY : Domain;
11025 Constant *CDomain = Builder.getInt32(Domain);
11026 return Builder.CreateCall(DMB, CDomain);
11027 }
Robin Morisseta47cb412014-09-03 21:01:03 +000011028}
11029
11030// Based on http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
Robin Morissetdedef332014-09-23 20:31:14 +000011031Instruction* ARMTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
Robin Morisseta47cb412014-09-03 21:01:03 +000011032 AtomicOrdering Ord, bool IsStore,
11033 bool IsLoad) const {
11034 if (!getInsertFencesForAtomic())
Robin Morissetdedef332014-09-23 20:31:14 +000011035 return nullptr;
Robin Morisseta47cb412014-09-03 21:01:03 +000011036
11037 switch (Ord) {
11038 case NotAtomic:
11039 case Unordered:
11040 llvm_unreachable("Invalid fence: unordered/non-atomic");
11041 case Monotonic:
11042 case Acquire:
Robin Morissetdedef332014-09-23 20:31:14 +000011043 return nullptr; // Nothing to do
Robin Morisseta47cb412014-09-03 21:01:03 +000011044 case SequentiallyConsistent:
11045 if (!IsStore)
Robin Morissetdedef332014-09-23 20:31:14 +000011046 return nullptr; // Nothing to do
11047 /*FALLTHROUGH*/
Robin Morisseta47cb412014-09-03 21:01:03 +000011048 case Release:
11049 case AcquireRelease:
11050 if (Subtarget->isSwift())
Robin Morissetdedef332014-09-23 20:31:14 +000011051 return makeDMB(Builder, ARM_MB::ISHST);
Robin Morisseta47cb412014-09-03 21:01:03 +000011052 // FIXME: add a comment with a link to documentation justifying this.
11053 else
Robin Morissetdedef332014-09-23 20:31:14 +000011054 return makeDMB(Builder, ARM_MB::ISH);
Robin Morisseta47cb412014-09-03 21:01:03 +000011055 }
Robin Morissetdedef332014-09-23 20:31:14 +000011056 llvm_unreachable("Unknown fence ordering in emitLeadingFence");
Robin Morisseta47cb412014-09-03 21:01:03 +000011057}
11058
Robin Morissetdedef332014-09-23 20:31:14 +000011059Instruction* ARMTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
Robin Morisseta47cb412014-09-03 21:01:03 +000011060 AtomicOrdering Ord, bool IsStore,
11061 bool IsLoad) const {
11062 if (!getInsertFencesForAtomic())
Robin Morissetdedef332014-09-23 20:31:14 +000011063 return nullptr;
Robin Morisseta47cb412014-09-03 21:01:03 +000011064
11065 switch (Ord) {
11066 case NotAtomic:
11067 case Unordered:
11068 llvm_unreachable("Invalid fence: unordered/not-atomic");
11069 case Monotonic:
11070 case Release:
Robin Morissetdedef332014-09-23 20:31:14 +000011071 return nullptr; // Nothing to do
Robin Morisseta47cb412014-09-03 21:01:03 +000011072 case Acquire:
11073 case AcquireRelease:
Robin Morissetdedef332014-09-23 20:31:14 +000011074 case SequentiallyConsistent:
11075 return makeDMB(Builder, ARM_MB::ISH);
Robin Morisseta47cb412014-09-03 21:01:03 +000011076 }
Robin Morissetdedef332014-09-23 20:31:14 +000011077 llvm_unreachable("Unknown fence ordering in emitTrailingFence");
Robin Morisseta47cb412014-09-03 21:01:03 +000011078}
11079
Robin Morisseted3d48f2014-09-03 21:29:59 +000011080// Loads and stores less than 64-bits are already atomic; ones above that
11081// are doomed anyway, so defer to the default libcall and blame the OS when
11082// things go wrong. Cortex M doesn't have ldrexd/strexd though, so don't emit
11083// anything for those.
11084bool ARMTargetLowering::shouldExpandAtomicStoreInIR(StoreInst *SI) const {
11085 unsigned Size = SI->getValueOperand()->getType()->getPrimitiveSizeInBits();
11086 return (Size == 64) && !Subtarget->isMClass();
11087}
Tim Northover037f26f22014-04-17 18:22:47 +000011088
Robin Morisseted3d48f2014-09-03 21:29:59 +000011089// Loads and stores less than 64-bits are already atomic; ones above that
11090// are doomed anyway, so defer to the default libcall and blame the OS when
11091// things go wrong. Cortex M doesn't have ldrexd/strexd though, so don't emit
11092// anything for those.
Robin Morisseta7b357f2014-09-23 18:33:21 +000011093// FIXME: ldrd and strd are atomic if the CPU has LPAE (e.g. A15 has that
11094// guarantee, see DDI0406C ARM architecture reference manual,
11095// sections A8.8.72-74 LDRD)
Robin Morisseted3d48f2014-09-03 21:29:59 +000011096bool ARMTargetLowering::shouldExpandAtomicLoadInIR(LoadInst *LI) const {
11097 unsigned Size = LI->getType()->getPrimitiveSizeInBits();
11098 return (Size == 64) && !Subtarget->isMClass();
11099}
11100
11101// For the real atomic operations, we have ldrex/strex up to 32 bits,
11102// and up to 64 bits on the non-M profiles
11103bool ARMTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
11104 unsigned Size = AI->getType()->getPrimitiveSizeInBits();
Aaron Ballman169eeb912014-09-04 11:52:24 +000011105 return Size <= (Subtarget->isMClass() ? 32U : 64U);
Tim Northover037f26f22014-04-17 18:22:47 +000011106}
11107
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +000011108// This has so far only been implemented for MachO.
11109bool ARMTargetLowering::useLoadStackGuardNode() const {
Eric Christopher66322e82014-12-05 00:22:35 +000011110 return Subtarget->isTargetMachO();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +000011111}
11112
Quentin Colombetc32615d2014-10-31 17:52:53 +000011113bool ARMTargetLowering::canCombineStoreAndExtract(Type *VectorTy, Value *Idx,
11114 unsigned &Cost) const {
11115 // If we do not have NEON, vector types are not natively supported.
11116 if (!Subtarget->hasNEON())
11117 return false;
11118
11119 // Floating point values and vector values map to the same register file.
11120 // Therefore, althought we could do a store extract of a vector type, this is
11121 // better to leave at float as we have more freedom in the addressing mode for
11122 // those.
11123 if (VectorTy->isFPOrFPVectorTy())
11124 return false;
11125
11126 // If the index is unknown at compile time, this is very expensive to lower
11127 // and it is not possible to combine the store with the extract.
11128 if (!isa<ConstantInt>(Idx))
11129 return false;
11130
11131 assert(VectorTy->isVectorTy() && "VectorTy is not a vector type");
11132 unsigned BitWidth = cast<VectorType>(VectorTy)->getBitWidth();
11133 // We can do a store + vector extract on any vector that fits perfectly in a D
11134 // or Q register.
11135 if (BitWidth == 64 || BitWidth == 128) {
11136 Cost = 0;
11137 return true;
11138 }
11139 return false;
11140}
11141
Tim Northover037f26f22014-04-17 18:22:47 +000011142Value *ARMTargetLowering::emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
11143 AtomicOrdering Ord) const {
11144 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
11145 Type *ValTy = cast<PointerType>(Addr->getType())->getElementType();
Robin Morissetb155f522014-08-18 16:48:58 +000011146 bool IsAcquire = isAtLeastAcquire(Ord);
Tim Northover037f26f22014-04-17 18:22:47 +000011147
11148 // Since i64 isn't legal and intrinsics don't get type-lowered, the ldrexd
11149 // intrinsic must return {i32, i32} and we have to recombine them into a
11150 // single i64 here.
11151 if (ValTy->getPrimitiveSizeInBits() == 64) {
11152 Intrinsic::ID Int =
11153 IsAcquire ? Intrinsic::arm_ldaexd : Intrinsic::arm_ldrexd;
11154 Function *Ldrex = llvm::Intrinsic::getDeclaration(M, Int);
11155
11156 Addr = Builder.CreateBitCast(Addr, Type::getInt8PtrTy(M->getContext()));
11157 Value *LoHi = Builder.CreateCall(Ldrex, Addr, "lohi");
11158
11159 Value *Lo = Builder.CreateExtractValue(LoHi, 0, "lo");
11160 Value *Hi = Builder.CreateExtractValue(LoHi, 1, "hi");
Christian Pirkerb5728192014-05-08 14:06:24 +000011161 if (!Subtarget->isLittle())
11162 std::swap (Lo, Hi);
Tim Northover037f26f22014-04-17 18:22:47 +000011163 Lo = Builder.CreateZExt(Lo, ValTy, "lo64");
11164 Hi = Builder.CreateZExt(Hi, ValTy, "hi64");
11165 return Builder.CreateOr(
11166 Lo, Builder.CreateShl(Hi, ConstantInt::get(ValTy, 32)), "val64");
11167 }
11168
11169 Type *Tys[] = { Addr->getType() };
11170 Intrinsic::ID Int = IsAcquire ? Intrinsic::arm_ldaex : Intrinsic::arm_ldrex;
11171 Function *Ldrex = llvm::Intrinsic::getDeclaration(M, Int, Tys);
11172
11173 return Builder.CreateTruncOrBitCast(
11174 Builder.CreateCall(Ldrex, Addr),
11175 cast<PointerType>(Addr->getType())->getElementType());
11176}
11177
11178Value *ARMTargetLowering::emitStoreConditional(IRBuilder<> &Builder, Value *Val,
11179 Value *Addr,
11180 AtomicOrdering Ord) const {
11181 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
Robin Morissetb155f522014-08-18 16:48:58 +000011182 bool IsRelease = isAtLeastRelease(Ord);
Tim Northover037f26f22014-04-17 18:22:47 +000011183
11184 // Since the intrinsics must have legal type, the i64 intrinsics take two
11185 // parameters: "i32, i32". We must marshal Val into the appropriate form
11186 // before the call.
11187 if (Val->getType()->getPrimitiveSizeInBits() == 64) {
11188 Intrinsic::ID Int =
11189 IsRelease ? Intrinsic::arm_stlexd : Intrinsic::arm_strexd;
11190 Function *Strex = Intrinsic::getDeclaration(M, Int);
11191 Type *Int32Ty = Type::getInt32Ty(M->getContext());
11192
11193 Value *Lo = Builder.CreateTrunc(Val, Int32Ty, "lo");
11194 Value *Hi = Builder.CreateTrunc(Builder.CreateLShr(Val, 32), Int32Ty, "hi");
Christian Pirkerb5728192014-05-08 14:06:24 +000011195 if (!Subtarget->isLittle())
11196 std::swap (Lo, Hi);
Tim Northover037f26f22014-04-17 18:22:47 +000011197 Addr = Builder.CreateBitCast(Addr, Type::getInt8PtrTy(M->getContext()));
11198 return Builder.CreateCall3(Strex, Lo, Hi, Addr);
11199 }
11200
11201 Intrinsic::ID Int = IsRelease ? Intrinsic::arm_stlex : Intrinsic::arm_strex;
11202 Type *Tys[] = { Addr->getType() };
11203 Function *Strex = Intrinsic::getDeclaration(M, Int, Tys);
11204
11205 return Builder.CreateCall2(
11206 Strex, Builder.CreateZExtOrBitCast(
11207 Val, Strex->getFunctionType()->getParamType(0)),
11208 Addr);
11209}
Oliver Stannardc24f2172014-05-09 14:01:47 +000011210
11211enum HABaseType {
11212 HA_UNKNOWN = 0,
11213 HA_FLOAT,
11214 HA_DOUBLE,
11215 HA_VECT64,
11216 HA_VECT128
11217};
11218
11219static bool isHomogeneousAggregate(Type *Ty, HABaseType &Base,
11220 uint64_t &Members) {
11221 if (const StructType *ST = dyn_cast<StructType>(Ty)) {
11222 for (unsigned i = 0; i < ST->getNumElements(); ++i) {
11223 uint64_t SubMembers = 0;
11224 if (!isHomogeneousAggregate(ST->getElementType(i), Base, SubMembers))
11225 return false;
11226 Members += SubMembers;
11227 }
11228 } else if (const ArrayType *AT = dyn_cast<ArrayType>(Ty)) {
11229 uint64_t SubMembers = 0;
11230 if (!isHomogeneousAggregate(AT->getElementType(), Base, SubMembers))
11231 return false;
11232 Members += SubMembers * AT->getNumElements();
11233 } else if (Ty->isFloatTy()) {
11234 if (Base != HA_UNKNOWN && Base != HA_FLOAT)
11235 return false;
11236 Members = 1;
11237 Base = HA_FLOAT;
11238 } else if (Ty->isDoubleTy()) {
11239 if (Base != HA_UNKNOWN && Base != HA_DOUBLE)
11240 return false;
11241 Members = 1;
11242 Base = HA_DOUBLE;
11243 } else if (const VectorType *VT = dyn_cast<VectorType>(Ty)) {
11244 Members = 1;
11245 switch (Base) {
11246 case HA_FLOAT:
11247 case HA_DOUBLE:
11248 return false;
11249 case HA_VECT64:
11250 return VT->getBitWidth() == 64;
11251 case HA_VECT128:
11252 return VT->getBitWidth() == 128;
11253 case HA_UNKNOWN:
11254 switch (VT->getBitWidth()) {
11255 case 64:
11256 Base = HA_VECT64;
11257 return true;
11258 case 128:
11259 Base = HA_VECT128;
11260 return true;
11261 default:
11262 return false;
11263 }
11264 }
11265 }
11266
11267 return (Members > 0 && Members <= 4);
11268}
11269
11270/// \brief Return true if a type is an AAPCS-VFP homogeneous aggregate.
11271bool ARMTargetLowering::functionArgumentNeedsConsecutiveRegisters(
11272 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const {
Tim Northover4f1909f2014-05-27 10:43:38 +000011273 if (getEffectiveCallingConv(CallConv, isVarArg) !=
11274 CallingConv::ARM_AAPCS_VFP)
Oliver Stannardc24f2172014-05-09 14:01:47 +000011275 return false;
Tim Northover4f1909f2014-05-27 10:43:38 +000011276
11277 HABaseType Base = HA_UNKNOWN;
11278 uint64_t Members = 0;
11279 bool result = isHomogeneousAggregate(Ty, Base, Members);
Justin Bognerc0087f32014-08-12 03:24:59 +000011280 DEBUG(dbgs() << "isHA: " << result << " "; Ty->dump());
Tim Northover4f1909f2014-05-27 10:43:38 +000011281 return result;
Oliver Stannardc24f2172014-05-09 14:01:47 +000011282}