blob: f566d351b996377bb8f56e87208fe886263b2274 [file] [log] [blame]
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +00001//===-- X86InstComments.cpp - Generate verbose-asm comments for instrs ----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This defines functionality used to emit comments about X86 instructions to
11// an output stream for -fverbose-asm.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86InstComments.h"
16#include "MCTargetDesc/X86MCTargetDesc.h"
17#include "Utils/X86ShuffleDecode.h"
18#include "llvm/MC/MCInst.h"
19#include "llvm/CodeGen/MachineValueType.h"
20#include "llvm/Support/raw_ostream.h"
21
22using namespace llvm;
23
Simon Pilgrim41c05c02016-05-11 11:55:12 +000024#define CASE_SSE_INS_COMMON(Inst, src) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000025 case X86::Inst##src:
26
Simon Pilgrim41c05c02016-05-11 11:55:12 +000027#define CASE_AVX_INS_COMMON(Inst, Suffix, src) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000028 case X86::V##Inst##Suffix##src:
29
Simon Pilgrim41c05c02016-05-11 11:55:12 +000030#define CASE_MASK_INS_COMMON(Inst, Suffix, src) \
31 case X86::V##Inst##Suffix##src##k:
32
33#define CASE_MASKZ_INS_COMMON(Inst, Suffix, src) \
34 case X86::V##Inst##Suffix##src##kz:
35
36#define CASE_AVX512_INS_COMMON(Inst, Suffix, src) \
37 CASE_AVX_INS_COMMON(Inst, Suffix, src) \
38 CASE_MASK_INS_COMMON(Inst, Suffix, src) \
39 CASE_MASKZ_INS_COMMON(Inst, Suffix, src)
40
41#define CASE_MOVDUP(Inst, src) \
42 CASE_AVX512_INS_COMMON(Inst, Z, r##src) \
43 CASE_AVX512_INS_COMMON(Inst, Z256, r##src) \
44 CASE_AVX512_INS_COMMON(Inst, Z128, r##src) \
45 CASE_AVX_INS_COMMON(Inst, , r##src) \
46 CASE_AVX_INS_COMMON(Inst, Y, r##src) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000047 CASE_SSE_INS_COMMON(Inst, r##src)
48
Simon Pilgrim41c05c02016-05-11 11:55:12 +000049#define CASE_PMOVZX(Inst, src) \
50 CASE_AVX512_INS_COMMON(Inst, Z, r##src) \
51 CASE_AVX512_INS_COMMON(Inst, Z256, r##src) \
52 CASE_AVX512_INS_COMMON(Inst, Z128, r##src) \
53 CASE_AVX_INS_COMMON(Inst, , r##src) \
54 CASE_AVX_INS_COMMON(Inst, Y, r##src) \
Simon Pilgrim0acc32a2016-02-06 19:51:21 +000055 CASE_SSE_INS_COMMON(Inst, r##src)
56
Simon Pilgrim41c05c02016-05-11 11:55:12 +000057#define CASE_UNPCK(Inst, src) \
58 CASE_AVX512_INS_COMMON(Inst, Z, r##src) \
59 CASE_AVX512_INS_COMMON(Inst, Z256, r##src) \
60 CASE_AVX512_INS_COMMON(Inst, Z128, r##src) \
61 CASE_AVX_INS_COMMON(Inst, , r##src) \
62 CASE_AVX_INS_COMMON(Inst, Y, r##src) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000063 CASE_SSE_INS_COMMON(Inst, r##src)
64
Simon Pilgrim41c05c02016-05-11 11:55:12 +000065#define CASE_SHUF(Inst, src) \
66 CASE_AVX512_INS_COMMON(Inst, Z, r##src##i) \
67 CASE_AVX512_INS_COMMON(Inst, Z256, r##src##i) \
68 CASE_AVX512_INS_COMMON(Inst, Z128, r##src##i) \
69 CASE_AVX_INS_COMMON(Inst, , r##src##i) \
70 CASE_AVX_INS_COMMON(Inst, Y, r##src##i) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000071 CASE_SSE_INS_COMMON(Inst, r##src##i)
72
Simon Pilgrim41c05c02016-05-11 11:55:12 +000073#define CASE_VPERM(Inst, src) \
74 CASE_AVX512_INS_COMMON(Inst, Z, src##i) \
75 CASE_AVX512_INS_COMMON(Inst, Z256, src##i) \
76 CASE_AVX512_INS_COMMON(Inst, Z128, src##i) \
77 CASE_AVX_INS_COMMON(Inst, , src##i) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000078 CASE_AVX_INS_COMMON(Inst, Y, src##i)
79
80#define CASE_VSHUF(Inst, src) \
Simon Pilgrim41c05c02016-05-11 11:55:12 +000081 CASE_AVX512_INS_COMMON(SHUFF##Inst, Z, r##src##i) \
82 CASE_AVX512_INS_COMMON(SHUFI##Inst, Z, r##src##i) \
83 CASE_AVX512_INS_COMMON(SHUFF##Inst, Z256, r##src##i) \
84 CASE_AVX512_INS_COMMON(SHUFI##Inst, Z256, r##src##i)
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000085
Igor Breger24cab0f2015-11-16 07:22:00 +000086static unsigned getVectorRegSize(unsigned RegNo) {
Igor Breger24cab0f2015-11-16 07:22:00 +000087 if (X86::ZMM0 <= RegNo && RegNo <= X86::ZMM31)
88 return 512;
89 if (X86::YMM0 <= RegNo && RegNo <= X86::YMM31)
90 return 256;
91 if (X86::XMM0 <= RegNo && RegNo <= X86::XMM31)
92 return 128;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +000093 if (X86::MM0 <= RegNo && RegNo <= X86::MM7)
94 return 64;
Igor Breger24cab0f2015-11-16 07:22:00 +000095
96 llvm_unreachable("Unknown vector reg!");
Igor Breger24cab0f2015-11-16 07:22:00 +000097}
98
99static MVT getRegOperandVectorVT(const MCInst *MI, const MVT &ScalarVT,
100 unsigned OperandIndex) {
101 unsigned OpReg = MI->getOperand(OperandIndex).getReg();
102 return MVT::getVectorVT(ScalarVT,
103 getVectorRegSize(OpReg)/ScalarVT.getSizeInBits());
104}
105
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000106/// \brief Extracts the dst type for a given zero extension instruction.
107static MVT getZeroExtensionResultType(const MCInst *MI) {
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000108 switch (MI->getOpcode()) {
109 default:
110 llvm_unreachable("Unknown zero extension instruction");
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000111 // zero extension to i16
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000112 CASE_PMOVZX(PMOVZXBW, m)
113 CASE_PMOVZX(PMOVZXBW, r)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000114 return getRegOperandVectorVT(MI, MVT::i16, 0);
115 // zero extension to i32
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000116 CASE_PMOVZX(PMOVZXBD, m)
117 CASE_PMOVZX(PMOVZXBD, r)
118 CASE_PMOVZX(PMOVZXWD, m)
119 CASE_PMOVZX(PMOVZXWD, r)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000120 return getRegOperandVectorVT(MI, MVT::i32, 0);
121 // zero extension to i64
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000122 CASE_PMOVZX(PMOVZXBQ, m)
123 CASE_PMOVZX(PMOVZXBQ, r)
124 CASE_PMOVZX(PMOVZXWQ, m)
125 CASE_PMOVZX(PMOVZXWQ, r)
126 CASE_PMOVZX(PMOVZXDQ, m)
127 CASE_PMOVZX(PMOVZXDQ, r)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000128 return getRegOperandVectorVT(MI, MVT::i64, 0);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000129 }
130}
131
Igor Bregerd7bae452015-10-15 13:29:07 +0000132/// \brief Extracts the types and if it has memory operand for a given
133/// (SHUFF32x4/SHUFF64x2/SHUFI32x4/SHUFI64x2) instruction.
134static void getVSHUF64x2FamilyInfo(const MCInst *MI, MVT &VT, bool &HasMemOp) {
135 HasMemOp = false;
136 switch (MI->getOpcode()) {
137 default:
138 llvm_unreachable("Unknown VSHUF64x2 family instructions.");
139 break;
Igor Breger24cab0f2015-11-16 07:22:00 +0000140 CASE_VSHUF(64X2, m)
Igor Bregerd7bae452015-10-15 13:29:07 +0000141 HasMemOp = true; // FALL THROUGH.
Igor Breger24cab0f2015-11-16 07:22:00 +0000142 CASE_VSHUF(64X2, r)
143 VT = getRegOperandVectorVT(MI, MVT::i64, 0);
Igor Bregerd7bae452015-10-15 13:29:07 +0000144 break;
Igor Breger24cab0f2015-11-16 07:22:00 +0000145 CASE_VSHUF(32X4, m)
Igor Bregerd7bae452015-10-15 13:29:07 +0000146 HasMemOp = true; // FALL THROUGH.
Igor Breger24cab0f2015-11-16 07:22:00 +0000147 CASE_VSHUF(32X4, r)
148 VT = getRegOperandVectorVT(MI, MVT::i32, 0);
Igor Bregerd7bae452015-10-15 13:29:07 +0000149 break;
150 }
151}
152
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000153//===----------------------------------------------------------------------===//
154// Top Level Entrypoint
155//===----------------------------------------------------------------------===//
156
157/// EmitAnyX86InstComments - This function decodes x86 instructions and prints
158/// newline terminated strings to the specified string if desired. This
159/// information is shown in disassembly dumps when verbose assembly is enabled.
160bool llvm::EmitAnyX86InstComments(const MCInst *MI, raw_ostream &OS,
161 const char *(*getRegName)(unsigned)) {
162 // If this is a shuffle operation, the switch should fill in this state.
163 SmallVector<int, 8> ShuffleMask;
164 const char *DestName = nullptr, *Src1Name = nullptr, *Src2Name = nullptr;
165
166 switch (MI->getOpcode()) {
167 default:
168 // Not an instruction for which we can decode comments.
169 return false;
170
171 case X86::BLENDPDrri:
172 case X86::VBLENDPDrri:
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000173 case X86::VBLENDPDYrri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000174 Src2Name = getRegName(MI->getOperand(2).getReg());
175 // FALL THROUGH.
176 case X86::BLENDPDrmi:
177 case X86::VBLENDPDrmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000178 case X86::VBLENDPDYrmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000179 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000180 DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::f64, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000181 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000182 ShuffleMask);
183 Src1Name = getRegName(MI->getOperand(1).getReg());
184 DestName = getRegName(MI->getOperand(0).getReg());
185 break;
186
187 case X86::BLENDPSrri:
188 case X86::VBLENDPSrri:
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000189 case X86::VBLENDPSYrri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000190 Src2Name = getRegName(MI->getOperand(2).getReg());
191 // FALL THROUGH.
192 case X86::BLENDPSrmi:
193 case X86::VBLENDPSrmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000194 case X86::VBLENDPSYrmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000195 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000196 DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::f32, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000197 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000198 ShuffleMask);
199 Src1Name = getRegName(MI->getOperand(1).getReg());
200 DestName = getRegName(MI->getOperand(0).getReg());
201 break;
202
203 case X86::PBLENDWrri:
204 case X86::VPBLENDWrri:
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000205 case X86::VPBLENDWYrri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000206 Src2Name = getRegName(MI->getOperand(2).getReg());
207 // FALL THROUGH.
208 case X86::PBLENDWrmi:
209 case X86::VPBLENDWrmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000210 case X86::VPBLENDWYrmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000211 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000212 DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::i16, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000213 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000214 ShuffleMask);
215 Src1Name = getRegName(MI->getOperand(1).getReg());
216 DestName = getRegName(MI->getOperand(0).getReg());
217 break;
218
219 case X86::VPBLENDDrri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000220 case X86::VPBLENDDYrri:
221 Src2Name = getRegName(MI->getOperand(2).getReg());
222 // FALL THROUGH.
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000223 case X86::VPBLENDDrmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000224 case X86::VPBLENDDYrmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000225 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000226 DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::i32, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000227 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000228 ShuffleMask);
229 Src1Name = getRegName(MI->getOperand(1).getReg());
230 DestName = getRegName(MI->getOperand(0).getReg());
231 break;
232
233 case X86::INSERTPSrr:
234 case X86::VINSERTPSrr:
Simon Pilgrim025a3d852016-02-01 22:05:50 +0000235 case X86::VINSERTPSzrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000236 Src2Name = getRegName(MI->getOperand(2).getReg());
237 // FALL THROUGH.
238 case X86::INSERTPSrm:
239 case X86::VINSERTPSrm:
Simon Pilgrim025a3d852016-02-01 22:05:50 +0000240 case X86::VINSERTPSzrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000241 DestName = getRegName(MI->getOperand(0).getReg());
242 Src1Name = getRegName(MI->getOperand(1).getReg());
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000243 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
244 DecodeINSERTPSMask(MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000245 ShuffleMask);
246 break;
247
248 case X86::MOVLHPSrr:
249 case X86::VMOVLHPSrr:
Simon Pilgrimd5a15442015-11-21 13:04:42 +0000250 case X86::VMOVLHPSZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000251 Src2Name = getRegName(MI->getOperand(2).getReg());
252 Src1Name = getRegName(MI->getOperand(1).getReg());
253 DestName = getRegName(MI->getOperand(0).getReg());
254 DecodeMOVLHPSMask(2, ShuffleMask);
255 break;
256
257 case X86::MOVHLPSrr:
258 case X86::VMOVHLPSrr:
Simon Pilgrimd5a15442015-11-21 13:04:42 +0000259 case X86::VMOVHLPSZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000260 Src2Name = getRegName(MI->getOperand(2).getReg());
261 Src1Name = getRegName(MI->getOperand(1).getReg());
262 DestName = getRegName(MI->getOperand(0).getReg());
263 DecodeMOVHLPSMask(2, ShuffleMask);
264 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000265
Simon Pilgrima3d67442016-02-07 15:39:22 +0000266 case X86::MOVHPDrm:
267 case X86::VMOVHPDrm:
268 case X86::VMOVHPDZ128rm:
269 Src1Name = getRegName(MI->getOperand(1).getReg());
270 DestName = getRegName(MI->getOperand(0).getReg());
271 DecodeInsertElementMask(MVT::v2f64, 1, 1, ShuffleMask);
272 break;
273
274 case X86::MOVHPSrm:
275 case X86::VMOVHPSrm:
276 case X86::VMOVHPSZ128rm:
277 Src1Name = getRegName(MI->getOperand(1).getReg());
278 DestName = getRegName(MI->getOperand(0).getReg());
279 DecodeInsertElementMask(MVT::v4f32, 2, 2, ShuffleMask);
280 break;
281
282 case X86::MOVLPDrm:
283 case X86::VMOVLPDrm:
284 case X86::VMOVLPDZ128rm:
285 Src1Name = getRegName(MI->getOperand(1).getReg());
286 DestName = getRegName(MI->getOperand(0).getReg());
287 DecodeInsertElementMask(MVT::v2f64, 0, 1, ShuffleMask);
288 break;
289
290 case X86::MOVLPSrm:
291 case X86::VMOVLPSrm:
292 case X86::VMOVLPSZ128rm:
293 Src1Name = getRegName(MI->getOperand(1).getReg());
294 DestName = getRegName(MI->getOperand(0).getReg());
295 DecodeInsertElementMask(MVT::v4f32, 0, 2, ShuffleMask);
296 break;
297
Igor Breger24cab0f2015-11-16 07:22:00 +0000298 CASE_MOVDUP(MOVSLDUP, r)
299 Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000300 // FALL THROUGH.
Igor Breger1f782962015-11-19 08:26:56 +0000301 CASE_MOVDUP(MOVSLDUP, m)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000302 DestName = getRegName(MI->getOperand(0).getReg());
Igor Breger1f782962015-11-19 08:26:56 +0000303 DecodeMOVSLDUPMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000304 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000305
Igor Breger24cab0f2015-11-16 07:22:00 +0000306 CASE_MOVDUP(MOVSHDUP, r)
307 Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000308 // FALL THROUGH.
Igor Breger1f782962015-11-19 08:26:56 +0000309 CASE_MOVDUP(MOVSHDUP, m)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000310 DestName = getRegName(MI->getOperand(0).getReg());
Igor Breger1f782962015-11-19 08:26:56 +0000311 DecodeMOVSHDUPMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000312 break;
313
Igor Breger1f782962015-11-19 08:26:56 +0000314 CASE_MOVDUP(MOVDDUP, r)
315 Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000316 // FALL THROUGH.
Igor Breger1f782962015-11-19 08:26:56 +0000317 CASE_MOVDUP(MOVDDUP, m)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000318 DestName = getRegName(MI->getOperand(0).getReg());
Igor Breger1f782962015-11-19 08:26:56 +0000319 DecodeMOVDDUPMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000320 break;
321
322 case X86::PSLLDQri:
323 case X86::VPSLLDQri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000324 case X86::VPSLLDQYri:
325 Src1Name = getRegName(MI->getOperand(1).getReg());
326 DestName = getRegName(MI->getOperand(0).getReg());
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000327 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000328 DecodePSLLDQMask(getRegOperandVectorVT(MI, MVT::i8, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000329 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000330 ShuffleMask);
331 break;
332
333 case X86::PSRLDQri:
334 case X86::VPSRLDQri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000335 case X86::VPSRLDQYri:
336 Src1Name = getRegName(MI->getOperand(1).getReg());
337 DestName = getRegName(MI->getOperand(0).getReg());
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000338 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000339 DecodePSRLDQMask(getRegOperandVectorVT(MI, MVT::i8, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000340 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000341 ShuffleMask);
342 break;
343
344 case X86::PALIGNR128rr:
345 case X86::VPALIGNR128rr:
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000346 case X86::VPALIGNR256rr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000347 Src1Name = getRegName(MI->getOperand(2).getReg());
348 // FALL THROUGH.
349 case X86::PALIGNR128rm:
350 case X86::VPALIGNR128rm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000351 case X86::VPALIGNR256rm:
352 Src2Name = getRegName(MI->getOperand(1).getReg());
353 DestName = getRegName(MI->getOperand(0).getReg());
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000354 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000355 DecodePALIGNRMask(getRegOperandVectorVT(MI, MVT::i8, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000356 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000357 ShuffleMask);
358 break;
359
360 case X86::PSHUFDri:
361 case X86::VPSHUFDri:
Simon Pilgrim5883a732015-11-16 22:39:27 +0000362 case X86::VPSHUFDYri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000363 Src1Name = getRegName(MI->getOperand(1).getReg());
364 // FALL THROUGH.
365 case X86::PSHUFDmi:
366 case X86::VPSHUFDmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000367 case X86::VPSHUFDYmi:
368 DestName = getRegName(MI->getOperand(0).getReg());
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000369 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000370 DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::i32, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000371 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000372 ShuffleMask);
373 break;
374
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000375 case X86::PSHUFHWri:
376 case X86::VPSHUFHWri:
Simon Pilgrim5883a732015-11-16 22:39:27 +0000377 case X86::VPSHUFHWYri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000378 Src1Name = getRegName(MI->getOperand(1).getReg());
379 // FALL THROUGH.
380 case X86::PSHUFHWmi:
381 case X86::VPSHUFHWmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000382 case X86::VPSHUFHWYmi:
383 DestName = getRegName(MI->getOperand(0).getReg());
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000384 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000385 DecodePSHUFHWMask(getRegOperandVectorVT(MI, MVT::i16, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000386 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000387 ShuffleMask);
388 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000389
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000390 case X86::PSHUFLWri:
391 case X86::VPSHUFLWri:
Simon Pilgrim5883a732015-11-16 22:39:27 +0000392 case X86::VPSHUFLWYri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000393 Src1Name = getRegName(MI->getOperand(1).getReg());
394 // FALL THROUGH.
395 case X86::PSHUFLWmi:
396 case X86::VPSHUFLWmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000397 case X86::VPSHUFLWYmi:
398 DestName = getRegName(MI->getOperand(0).getReg());
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000399 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000400 DecodePSHUFLWMask(getRegOperandVectorVT(MI, MVT::i16, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000401 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000402 ShuffleMask);
403 break;
404
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000405 case X86::MMX_PSHUFWri:
406 Src1Name = getRegName(MI->getOperand(1).getReg());
407 // FALL THROUGH.
408 case X86::MMX_PSHUFWmi:
409 DestName = getRegName(MI->getOperand(0).getReg());
410 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
411 DecodePSHUFMask(MVT::v4i16,
412 MI->getOperand(MI->getNumOperands() - 1).getImm(),
413 ShuffleMask);
414 break;
415
416 case X86::PSWAPDrr:
417 Src1Name = getRegName(MI->getOperand(1).getReg());
418 // FALL THROUGH.
419 case X86::PSWAPDrm:
420 DestName = getRegName(MI->getOperand(0).getReg());
421 DecodePSWAPMask(MVT::v2i32, ShuffleMask);
422 break;
423
Simon Pilgrim8483df62015-11-17 22:35:45 +0000424 CASE_UNPCK(PUNPCKHBW, r)
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000425 case X86::MMX_PUNPCKHBWirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000426 Src2Name = getRegName(MI->getOperand(2).getReg());
427 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000428 CASE_UNPCK(PUNPCKHBW, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000429 case X86::MMX_PUNPCKHBWirm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000430 Src1Name = getRegName(MI->getOperand(1).getReg());
431 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000432 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i8, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000433 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000434
Simon Pilgrim8483df62015-11-17 22:35:45 +0000435 CASE_UNPCK(PUNPCKHWD, r)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000436 case X86::MMX_PUNPCKHWDirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000437 Src2Name = getRegName(MI->getOperand(2).getReg());
438 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000439 CASE_UNPCK(PUNPCKHWD, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000440 case X86::MMX_PUNPCKHWDirm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000441 Src1Name = getRegName(MI->getOperand(1).getReg());
442 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000443 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i16, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000444 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000445
Simon Pilgrim8483df62015-11-17 22:35:45 +0000446 CASE_UNPCK(PUNPCKHDQ, r)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000447 case X86::MMX_PUNPCKHDQirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000448 Src2Name = getRegName(MI->getOperand(2).getReg());
449 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000450 CASE_UNPCK(PUNPCKHDQ, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000451 case X86::MMX_PUNPCKHDQirm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000452 Src1Name = getRegName(MI->getOperand(1).getReg());
453 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000454 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000455 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000456
Simon Pilgrim8483df62015-11-17 22:35:45 +0000457 CASE_UNPCK(PUNPCKHQDQ, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000458 Src2Name = getRegName(MI->getOperand(2).getReg());
459 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000460 CASE_UNPCK(PUNPCKHQDQ, m)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000461 Src1Name = getRegName(MI->getOperand(1).getReg());
462 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000463 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000464 break;
465
Simon Pilgrim8483df62015-11-17 22:35:45 +0000466 CASE_UNPCK(PUNPCKLBW, r)
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000467 case X86::MMX_PUNPCKLBWirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000468 Src2Name = getRegName(MI->getOperand(2).getReg());
469 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000470 CASE_UNPCK(PUNPCKLBW, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000471 case X86::MMX_PUNPCKLBWirm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000472 Src1Name = getRegName(MI->getOperand(1).getReg());
473 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000474 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i8, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000475 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000476
Simon Pilgrim8483df62015-11-17 22:35:45 +0000477 CASE_UNPCK(PUNPCKLWD, r)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000478 case X86::MMX_PUNPCKLWDirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000479 Src2Name = getRegName(MI->getOperand(2).getReg());
480 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000481 CASE_UNPCK(PUNPCKLWD, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000482 case X86::MMX_PUNPCKLWDirm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000483 Src1Name = getRegName(MI->getOperand(1).getReg());
484 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000485 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i16, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000486 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000487
Simon Pilgrim8483df62015-11-17 22:35:45 +0000488 CASE_UNPCK(PUNPCKLDQ, r)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000489 case X86::MMX_PUNPCKLDQirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000490 Src2Name = getRegName(MI->getOperand(2).getReg());
491 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000492 CASE_UNPCK(PUNPCKLDQ, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000493 case X86::MMX_PUNPCKLDQirm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000494 Src1Name = getRegName(MI->getOperand(1).getReg());
495 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000496 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000497 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000498
Simon Pilgrim8483df62015-11-17 22:35:45 +0000499 CASE_UNPCK(PUNPCKLQDQ, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000500 Src2Name = getRegName(MI->getOperand(2).getReg());
501 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000502 CASE_UNPCK(PUNPCKLQDQ, m)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000503 Src1Name = getRegName(MI->getOperand(1).getReg());
504 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000505 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000506 break;
507
Simon Pilgrim2da41782015-11-17 23:29:49 +0000508 CASE_SHUF(SHUFPD, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000509 Src2Name = getRegName(MI->getOperand(2).getReg());
510 // FALL THROUGH.
Simon Pilgrim2da41782015-11-17 23:29:49 +0000511 CASE_SHUF(SHUFPD, m)
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000512 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000513 DecodeSHUFPMask(getRegOperandVectorVT(MI, MVT::f64, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000514 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000515 ShuffleMask);
516 Src1Name = getRegName(MI->getOperand(1).getReg());
517 DestName = getRegName(MI->getOperand(0).getReg());
518 break;
519
Simon Pilgrim2da41782015-11-17 23:29:49 +0000520 CASE_SHUF(SHUFPS, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000521 Src2Name = getRegName(MI->getOperand(2).getReg());
522 // FALL THROUGH.
Simon Pilgrim2da41782015-11-17 23:29:49 +0000523 CASE_SHUF(SHUFPS, m)
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000524 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000525 DecodeSHUFPMask(getRegOperandVectorVT(MI, MVT::f32, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000526 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000527 ShuffleMask);
528 Src1Name = getRegName(MI->getOperand(1).getReg());
529 DestName = getRegName(MI->getOperand(0).getReg());
530 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000531
Igor Breger24cab0f2015-11-16 07:22:00 +0000532 CASE_VSHUF(64X2, r)
533 CASE_VSHUF(64X2, m)
534 CASE_VSHUF(32X4, r)
535 CASE_VSHUF(32X4, m) {
Igor Bregerd7bae452015-10-15 13:29:07 +0000536 MVT VT;
537 bool HasMemOp;
538 unsigned NumOp = MI->getNumOperands();
539 getVSHUF64x2FamilyInfo(MI, VT, HasMemOp);
540 decodeVSHUF64x2FamilyMask(VT, MI->getOperand(NumOp - 1).getImm(),
541 ShuffleMask);
542 DestName = getRegName(MI->getOperand(0).getReg());
543 if (HasMemOp) {
544 assert((NumOp >= 8) && "Expected at least 8 operands!");
545 Src1Name = getRegName(MI->getOperand(NumOp - 7).getReg());
546 } else {
547 assert((NumOp >= 4) && "Expected at least 4 operands!");
548 Src2Name = getRegName(MI->getOperand(NumOp - 2).getReg());
549 Src1Name = getRegName(MI->getOperand(NumOp - 3).getReg());
550 }
551 break;
552 }
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000553
Simon Pilgrim8483df62015-11-17 22:35:45 +0000554 CASE_UNPCK(UNPCKLPD, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000555 Src2Name = getRegName(MI->getOperand(2).getReg());
556 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000557 CASE_UNPCK(UNPCKLPD, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000558 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000559 Src1Name = getRegName(MI->getOperand(1).getReg());
560 DestName = getRegName(MI->getOperand(0).getReg());
561 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000562
Simon Pilgrim8483df62015-11-17 22:35:45 +0000563 CASE_UNPCK(UNPCKLPS, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000564 Src2Name = getRegName(MI->getOperand(2).getReg());
565 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000566 CASE_UNPCK(UNPCKLPS, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000567 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000568 Src1Name = getRegName(MI->getOperand(1).getReg());
569 DestName = getRegName(MI->getOperand(0).getReg());
570 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000571
Simon Pilgrim8483df62015-11-17 22:35:45 +0000572 CASE_UNPCK(UNPCKHPD, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000573 Src2Name = getRegName(MI->getOperand(2).getReg());
574 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000575 CASE_UNPCK(UNPCKHPD, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000576 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000577 Src1Name = getRegName(MI->getOperand(1).getReg());
578 DestName = getRegName(MI->getOperand(0).getReg());
579 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000580
Simon Pilgrim8483df62015-11-17 22:35:45 +0000581 CASE_UNPCK(UNPCKHPS, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000582 Src2Name = getRegName(MI->getOperand(2).getReg());
583 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000584 CASE_UNPCK(UNPCKHPS, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000585 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000586 Src1Name = getRegName(MI->getOperand(1).getReg());
587 DestName = getRegName(MI->getOperand(0).getReg());
588 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000589
Simon Pilgrim2da41782015-11-17 23:29:49 +0000590 CASE_VPERM(PERMILPS, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000591 Src1Name = getRegName(MI->getOperand(1).getReg());
592 // FALL THROUGH.
Simon Pilgrim2da41782015-11-17 23:29:49 +0000593 CASE_VPERM(PERMILPS, m)
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000594 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000595 DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::f32, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000596 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000597 ShuffleMask);
598 DestName = getRegName(MI->getOperand(0).getReg());
599 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000600
Simon Pilgrim2da41782015-11-17 23:29:49 +0000601 CASE_VPERM(PERMILPD, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000602 Src1Name = getRegName(MI->getOperand(1).getReg());
603 // FALL THROUGH.
Simon Pilgrim2da41782015-11-17 23:29:49 +0000604 CASE_VPERM(PERMILPD, m)
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000605 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000606 DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::f64, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000607 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000608 ShuffleMask);
609 DestName = getRegName(MI->getOperand(0).getReg());
610 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000611
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000612 case X86::VPERM2F128rr:
613 case X86::VPERM2I128rr:
614 Src2Name = getRegName(MI->getOperand(2).getReg());
615 // FALL THROUGH.
616 case X86::VPERM2F128rm:
617 case X86::VPERM2I128rm:
618 // For instruction comments purpose, assume the 256-bit vector is v4i64.
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000619 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000620 DecodeVPERM2X128Mask(MVT::v4i64,
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000621 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000622 ShuffleMask);
623 Src1Name = getRegName(MI->getOperand(1).getReg());
624 DestName = getRegName(MI->getOperand(0).getReg());
625 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000626
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000627 case X86::VPERMQYri:
628 case X86::VPERMPDYri:
629 Src1Name = getRegName(MI->getOperand(1).getReg());
630 // FALL THROUGH.
631 case X86::VPERMQYmi:
632 case X86::VPERMPDYmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000633 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
634 DecodeVPERMMask(MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000635 ShuffleMask);
636 DestName = getRegName(MI->getOperand(0).getReg());
637 break;
638
639 case X86::MOVSDrr:
640 case X86::VMOVSDrr:
Simon Pilgrimf5c23ad2016-02-01 22:26:28 +0000641 case X86::VMOVSDZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000642 Src2Name = getRegName(MI->getOperand(2).getReg());
643 Src1Name = getRegName(MI->getOperand(1).getReg());
644 // FALL THROUGH.
645 case X86::MOVSDrm:
646 case X86::VMOVSDrm:
Simon Pilgrimf5c23ad2016-02-01 22:26:28 +0000647 case X86::VMOVSDZrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000648 DecodeScalarMoveMask(MVT::v2f64, nullptr == Src2Name, ShuffleMask);
649 DestName = getRegName(MI->getOperand(0).getReg());
650 break;
Simon Pilgrimd5a15442015-11-21 13:04:42 +0000651
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000652 case X86::MOVSSrr:
653 case X86::VMOVSSrr:
Simon Pilgrimf5c23ad2016-02-01 22:26:28 +0000654 case X86::VMOVSSZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000655 Src2Name = getRegName(MI->getOperand(2).getReg());
656 Src1Name = getRegName(MI->getOperand(1).getReg());
657 // FALL THROUGH.
658 case X86::MOVSSrm:
659 case X86::VMOVSSrm:
Simon Pilgrimf5c23ad2016-02-01 22:26:28 +0000660 case X86::VMOVSSZrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000661 DecodeScalarMoveMask(MVT::v4f32, nullptr == Src2Name, ShuffleMask);
662 DestName = getRegName(MI->getOperand(0).getReg());
663 break;
664
665 case X86::MOVPQI2QIrr:
Simon Pilgrim3e0c0222015-12-13 12:49:48 +0000666 case X86::MOVZPQILo2PQIrr:
667 case X86::VMOVPQI2QIrr:
668 case X86::VMOVZPQILo2PQIrr:
669 case X86::VMOVZPQILo2PQIZrr:
670 Src1Name = getRegName(MI->getOperand(1).getReg());
671 // FALL THROUGH.
672 case X86::MOVQI2PQIrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000673 case X86::MOVZQI2PQIrm:
674 case X86::MOVZPQILo2PQIrm:
Simon Pilgrim3e0c0222015-12-13 12:49:48 +0000675 case X86::VMOVQI2PQIrm:
Simon Pilgrim96fe4ef2016-02-02 13:32:56 +0000676 case X86::VMOVQI2PQIZrm:
Simon Pilgrim3e0c0222015-12-13 12:49:48 +0000677 case X86::VMOVZQI2PQIrm:
678 case X86::VMOVZPQILo2PQIrm:
679 case X86::VMOVZPQILo2PQIZrm:
680 DecodeZeroMoveLowMask(MVT::v2i64, ShuffleMask);
681 DestName = getRegName(MI->getOperand(0).getReg());
682 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000683
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000684 case X86::MOVDI2PDIrm:
685 case X86::VMOVDI2PDIrm:
Simon Pilgrim5be17b62016-02-01 23:04:05 +0000686 case X86::VMOVDI2PDIZrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000687 DecodeZeroMoveLowMask(MVT::v4i32, ShuffleMask);
688 DestName = getRegName(MI->getOperand(0).getReg());
689 break;
690
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000691 case X86::EXTRQI:
692 if (MI->getOperand(2).isImm() &&
693 MI->getOperand(3).isImm())
694 DecodeEXTRQIMask(MI->getOperand(2).getImm(),
695 MI->getOperand(3).getImm(),
696 ShuffleMask);
697
698 DestName = getRegName(MI->getOperand(0).getReg());
699 Src1Name = getRegName(MI->getOperand(1).getReg());
700 break;
701
702 case X86::INSERTQI:
703 if (MI->getOperand(3).isImm() &&
704 MI->getOperand(4).isImm())
705 DecodeINSERTQIMask(MI->getOperand(3).getImm(),
706 MI->getOperand(4).getImm(),
707 ShuffleMask);
708
709 DestName = getRegName(MI->getOperand(0).getReg());
710 Src1Name = getRegName(MI->getOperand(1).getReg());
711 Src2Name = getRegName(MI->getOperand(2).getReg());
712 break;
713
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000714 CASE_PMOVZX(PMOVZXBW, r)
715 CASE_PMOVZX(PMOVZXBD, r)
716 CASE_PMOVZX(PMOVZXBQ, r)
717 Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000718 // FALL THROUGH.
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000719 CASE_PMOVZX(PMOVZXBW, m)
720 CASE_PMOVZX(PMOVZXBD, m)
721 CASE_PMOVZX(PMOVZXBQ, m)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000722 DecodeZeroExtendMask(MVT::i8, getZeroExtensionResultType(MI), ShuffleMask);
723 DestName = getRegName(MI->getOperand(0).getReg());
724 break;
725
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000726 CASE_PMOVZX(PMOVZXWD, r)
727 CASE_PMOVZX(PMOVZXWQ, r)
728 Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg());
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000729 // FALL THROUGH.
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000730 CASE_PMOVZX(PMOVZXWD, m)
731 CASE_PMOVZX(PMOVZXWQ, m)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000732 DecodeZeroExtendMask(MVT::i16, getZeroExtensionResultType(MI), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000733 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000734 break;
735
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000736 CASE_PMOVZX(PMOVZXDQ, r)
737 Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg());
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000738 // FALL THROUGH.
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000739 CASE_PMOVZX(PMOVZXDQ, m)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000740 DecodeZeroExtendMask(MVT::i32, getZeroExtensionResultType(MI), ShuffleMask);
741 DestName = getRegName(MI->getOperand(0).getReg());
742 break;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000743 }
744
745 // The only comments we decode are shuffles, so give up if we were unable to
746 // decode a shuffle mask.
747 if (ShuffleMask.empty())
748 return false;
749
Simon Pilgrimaf742d52016-05-09 13:30:16 +0000750 // TODO: Add support for specifying an AVX512 style mask register in the comment.
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000751 if (!DestName) DestName = Src1Name;
752 OS << (DestName ? DestName : "mem") << " = ";
753
754 // If the two sources are the same, canonicalize the input elements to be
755 // from the first src so that we get larger element spans.
756 if (Src1Name == Src2Name) {
757 for (unsigned i = 0, e = ShuffleMask.size(); i != e; ++i) {
758 if ((int)ShuffleMask[i] >= 0 && // Not sentinel.
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000759 ShuffleMask[i] >= (int)e) // From second mask.
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000760 ShuffleMask[i] -= e;
761 }
762 }
763
764 // The shuffle mask specifies which elements of the src1/src2 fill in the
765 // destination, with a few sentinel values. Loop through and print them
766 // out.
767 for (unsigned i = 0, e = ShuffleMask.size(); i != e; ++i) {
768 if (i != 0)
769 OS << ',';
770 if (ShuffleMask[i] == SM_SentinelZero) {
771 OS << "zero";
772 continue;
773 }
774
775 // Otherwise, it must come from src1 or src2. Print the span of elements
776 // that comes from this src.
777 bool isSrc1 = ShuffleMask[i] < (int)ShuffleMask.size();
778 const char *SrcName = isSrc1 ? Src1Name : Src2Name;
779 OS << (SrcName ? SrcName : "mem") << '[';
780 bool IsFirst = true;
781 while (i != e && (int)ShuffleMask[i] != SM_SentinelZero &&
782 (ShuffleMask[i] < (int)ShuffleMask.size()) == isSrc1) {
783 if (!IsFirst)
784 OS << ',';
785 else
786 IsFirst = false;
787 if (ShuffleMask[i] == SM_SentinelUndef)
788 OS << "u";
789 else
790 OS << ShuffleMask[i] % ShuffleMask.size();
791 ++i;
792 }
793 OS << ']';
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000794 --i; // For loop increments element #.
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000795 }
796 //MI->print(OS, 0);
797 OS << "\n";
798
799 // We successfully added a comment to this instruction.
800 return true;
801}