NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 1 | //===-- X86InstComments.cpp - Generate verbose-asm comments for instrs ----===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This defines functionality used to emit comments about X86 instructions to |
| 11 | // an output stream for -fverbose-asm. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "X86InstComments.h" |
| 16 | #include "MCTargetDesc/X86MCTargetDesc.h" |
| 17 | #include "Utils/X86ShuffleDecode.h" |
| 18 | #include "llvm/MC/MCInst.h" |
| 19 | #include "llvm/CodeGen/MachineValueType.h" |
| 20 | #include "llvm/Support/raw_ostream.h" |
| 21 | |
| 22 | using namespace llvm; |
| 23 | |
Simon Pilgrim | 41c05c0 | 2016-05-11 11:55:12 +0000 | [diff] [blame] | 24 | #define CASE_SSE_INS_COMMON(Inst, src) \ |
Simon Pilgrim | bfa5f23 | 2016-02-06 17:02:15 +0000 | [diff] [blame] | 25 | case X86::Inst##src: |
| 26 | |
Simon Pilgrim | 41c05c0 | 2016-05-11 11:55:12 +0000 | [diff] [blame] | 27 | #define CASE_AVX_INS_COMMON(Inst, Suffix, src) \ |
Simon Pilgrim | bfa5f23 | 2016-02-06 17:02:15 +0000 | [diff] [blame] | 28 | case X86::V##Inst##Suffix##src: |
| 29 | |
Simon Pilgrim | 41c05c0 | 2016-05-11 11:55:12 +0000 | [diff] [blame] | 30 | #define CASE_MASK_INS_COMMON(Inst, Suffix, src) \ |
| 31 | case X86::V##Inst##Suffix##src##k: |
| 32 | |
| 33 | #define CASE_MASKZ_INS_COMMON(Inst, Suffix, src) \ |
| 34 | case X86::V##Inst##Suffix##src##kz: |
| 35 | |
| 36 | #define CASE_AVX512_INS_COMMON(Inst, Suffix, src) \ |
| 37 | CASE_AVX_INS_COMMON(Inst, Suffix, src) \ |
| 38 | CASE_MASK_INS_COMMON(Inst, Suffix, src) \ |
| 39 | CASE_MASKZ_INS_COMMON(Inst, Suffix, src) |
| 40 | |
| 41 | #define CASE_MOVDUP(Inst, src) \ |
| 42 | CASE_AVX512_INS_COMMON(Inst, Z, r##src) \ |
| 43 | CASE_AVX512_INS_COMMON(Inst, Z256, r##src) \ |
| 44 | CASE_AVX512_INS_COMMON(Inst, Z128, r##src) \ |
| 45 | CASE_AVX_INS_COMMON(Inst, , r##src) \ |
| 46 | CASE_AVX_INS_COMMON(Inst, Y, r##src) \ |
Simon Pilgrim | bfa5f23 | 2016-02-06 17:02:15 +0000 | [diff] [blame] | 47 | CASE_SSE_INS_COMMON(Inst, r##src) |
| 48 | |
Simon Pilgrim | 41c05c0 | 2016-05-11 11:55:12 +0000 | [diff] [blame] | 49 | #define CASE_PMOVZX(Inst, src) \ |
| 50 | CASE_AVX512_INS_COMMON(Inst, Z, r##src) \ |
| 51 | CASE_AVX512_INS_COMMON(Inst, Z256, r##src) \ |
| 52 | CASE_AVX512_INS_COMMON(Inst, Z128, r##src) \ |
| 53 | CASE_AVX_INS_COMMON(Inst, , r##src) \ |
| 54 | CASE_AVX_INS_COMMON(Inst, Y, r##src) \ |
Simon Pilgrim | 0acc32a | 2016-02-06 19:51:21 +0000 | [diff] [blame] | 55 | CASE_SSE_INS_COMMON(Inst, r##src) |
| 56 | |
Simon Pilgrim | 41c05c0 | 2016-05-11 11:55:12 +0000 | [diff] [blame] | 57 | #define CASE_UNPCK(Inst, src) \ |
| 58 | CASE_AVX512_INS_COMMON(Inst, Z, r##src) \ |
| 59 | CASE_AVX512_INS_COMMON(Inst, Z256, r##src) \ |
| 60 | CASE_AVX512_INS_COMMON(Inst, Z128, r##src) \ |
| 61 | CASE_AVX_INS_COMMON(Inst, , r##src) \ |
| 62 | CASE_AVX_INS_COMMON(Inst, Y, r##src) \ |
Simon Pilgrim | bfa5f23 | 2016-02-06 17:02:15 +0000 | [diff] [blame] | 63 | CASE_SSE_INS_COMMON(Inst, r##src) |
| 64 | |
Simon Pilgrim | 41c05c0 | 2016-05-11 11:55:12 +0000 | [diff] [blame] | 65 | #define CASE_SHUF(Inst, src) \ |
| 66 | CASE_AVX512_INS_COMMON(Inst, Z, r##src##i) \ |
| 67 | CASE_AVX512_INS_COMMON(Inst, Z256, r##src##i) \ |
| 68 | CASE_AVX512_INS_COMMON(Inst, Z128, r##src##i) \ |
| 69 | CASE_AVX_INS_COMMON(Inst, , r##src##i) \ |
| 70 | CASE_AVX_INS_COMMON(Inst, Y, r##src##i) \ |
Simon Pilgrim | bfa5f23 | 2016-02-06 17:02:15 +0000 | [diff] [blame] | 71 | CASE_SSE_INS_COMMON(Inst, r##src##i) |
| 72 | |
Simon Pilgrim | 41c05c0 | 2016-05-11 11:55:12 +0000 | [diff] [blame] | 73 | #define CASE_VPERM(Inst, src) \ |
| 74 | CASE_AVX512_INS_COMMON(Inst, Z, src##i) \ |
| 75 | CASE_AVX512_INS_COMMON(Inst, Z256, src##i) \ |
| 76 | CASE_AVX512_INS_COMMON(Inst, Z128, src##i) \ |
| 77 | CASE_AVX_INS_COMMON(Inst, , src##i) \ |
Simon Pilgrim | bfa5f23 | 2016-02-06 17:02:15 +0000 | [diff] [blame] | 78 | CASE_AVX_INS_COMMON(Inst, Y, src##i) |
| 79 | |
| 80 | #define CASE_VSHUF(Inst, src) \ |
Simon Pilgrim | 41c05c0 | 2016-05-11 11:55:12 +0000 | [diff] [blame] | 81 | CASE_AVX512_INS_COMMON(SHUFF##Inst, Z, r##src##i) \ |
| 82 | CASE_AVX512_INS_COMMON(SHUFI##Inst, Z, r##src##i) \ |
| 83 | CASE_AVX512_INS_COMMON(SHUFF##Inst, Z256, r##src##i) \ |
| 84 | CASE_AVX512_INS_COMMON(SHUFI##Inst, Z256, r##src##i) |
Simon Pilgrim | bfa5f23 | 2016-02-06 17:02:15 +0000 | [diff] [blame] | 85 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 86 | static unsigned getVectorRegSize(unsigned RegNo) { |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 87 | if (X86::ZMM0 <= RegNo && RegNo <= X86::ZMM31) |
| 88 | return 512; |
| 89 | if (X86::YMM0 <= RegNo && RegNo <= X86::YMM31) |
| 90 | return 256; |
| 91 | if (X86::XMM0 <= RegNo && RegNo <= X86::XMM31) |
| 92 | return 128; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 93 | if (X86::MM0 <= RegNo && RegNo <= X86::MM7) |
| 94 | return 64; |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 95 | |
| 96 | llvm_unreachable("Unknown vector reg!"); |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 97 | } |
| 98 | |
| 99 | static MVT getRegOperandVectorVT(const MCInst *MI, const MVT &ScalarVT, |
| 100 | unsigned OperandIndex) { |
| 101 | unsigned OpReg = MI->getOperand(OperandIndex).getReg(); |
| 102 | return MVT::getVectorVT(ScalarVT, |
| 103 | getVectorRegSize(OpReg)/ScalarVT.getSizeInBits()); |
| 104 | } |
| 105 | |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame] | 106 | /// \brief Extracts the dst type for a given zero extension instruction. |
| 107 | static MVT getZeroExtensionResultType(const MCInst *MI) { |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 108 | switch (MI->getOpcode()) { |
| 109 | default: |
| 110 | llvm_unreachable("Unknown zero extension instruction"); |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame] | 111 | // zero extension to i16 |
Simon Pilgrim | 0acc32a | 2016-02-06 19:51:21 +0000 | [diff] [blame] | 112 | CASE_PMOVZX(PMOVZXBW, m) |
| 113 | CASE_PMOVZX(PMOVZXBW, r) |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame] | 114 | return getRegOperandVectorVT(MI, MVT::i16, 0); |
| 115 | // zero extension to i32 |
Simon Pilgrim | 0acc32a | 2016-02-06 19:51:21 +0000 | [diff] [blame] | 116 | CASE_PMOVZX(PMOVZXBD, m) |
| 117 | CASE_PMOVZX(PMOVZXBD, r) |
| 118 | CASE_PMOVZX(PMOVZXWD, m) |
| 119 | CASE_PMOVZX(PMOVZXWD, r) |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame] | 120 | return getRegOperandVectorVT(MI, MVT::i32, 0); |
| 121 | // zero extension to i64 |
Simon Pilgrim | 0acc32a | 2016-02-06 19:51:21 +0000 | [diff] [blame] | 122 | CASE_PMOVZX(PMOVZXBQ, m) |
| 123 | CASE_PMOVZX(PMOVZXBQ, r) |
| 124 | CASE_PMOVZX(PMOVZXWQ, m) |
| 125 | CASE_PMOVZX(PMOVZXWQ, r) |
| 126 | CASE_PMOVZX(PMOVZXDQ, m) |
| 127 | CASE_PMOVZX(PMOVZXDQ, r) |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame] | 128 | return getRegOperandVectorVT(MI, MVT::i64, 0); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 129 | } |
| 130 | } |
| 131 | |
Igor Breger | d7bae45 | 2015-10-15 13:29:07 +0000 | [diff] [blame] | 132 | /// \brief Extracts the types and if it has memory operand for a given |
| 133 | /// (SHUFF32x4/SHUFF64x2/SHUFI32x4/SHUFI64x2) instruction. |
| 134 | static void getVSHUF64x2FamilyInfo(const MCInst *MI, MVT &VT, bool &HasMemOp) { |
| 135 | HasMemOp = false; |
| 136 | switch (MI->getOpcode()) { |
| 137 | default: |
| 138 | llvm_unreachable("Unknown VSHUF64x2 family instructions."); |
| 139 | break; |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 140 | CASE_VSHUF(64X2, m) |
Igor Breger | d7bae45 | 2015-10-15 13:29:07 +0000 | [diff] [blame] | 141 | HasMemOp = true; // FALL THROUGH. |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 142 | CASE_VSHUF(64X2, r) |
| 143 | VT = getRegOperandVectorVT(MI, MVT::i64, 0); |
Igor Breger | d7bae45 | 2015-10-15 13:29:07 +0000 | [diff] [blame] | 144 | break; |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 145 | CASE_VSHUF(32X4, m) |
Igor Breger | d7bae45 | 2015-10-15 13:29:07 +0000 | [diff] [blame] | 146 | HasMemOp = true; // FALL THROUGH. |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 147 | CASE_VSHUF(32X4, r) |
| 148 | VT = getRegOperandVectorVT(MI, MVT::i32, 0); |
Igor Breger | d7bae45 | 2015-10-15 13:29:07 +0000 | [diff] [blame] | 149 | break; |
| 150 | } |
| 151 | } |
| 152 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 153 | //===----------------------------------------------------------------------===// |
| 154 | // Top Level Entrypoint |
| 155 | //===----------------------------------------------------------------------===// |
| 156 | |
| 157 | /// EmitAnyX86InstComments - This function decodes x86 instructions and prints |
| 158 | /// newline terminated strings to the specified string if desired. This |
| 159 | /// information is shown in disassembly dumps when verbose assembly is enabled. |
| 160 | bool llvm::EmitAnyX86InstComments(const MCInst *MI, raw_ostream &OS, |
| 161 | const char *(*getRegName)(unsigned)) { |
| 162 | // If this is a shuffle operation, the switch should fill in this state. |
| 163 | SmallVector<int, 8> ShuffleMask; |
| 164 | const char *DestName = nullptr, *Src1Name = nullptr, *Src2Name = nullptr; |
| 165 | |
| 166 | switch (MI->getOpcode()) { |
| 167 | default: |
| 168 | // Not an instruction for which we can decode comments. |
| 169 | return false; |
| 170 | |
| 171 | case X86::BLENDPDrri: |
| 172 | case X86::VBLENDPDrri: |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 173 | case X86::VBLENDPDYrri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 174 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 175 | // FALL THROUGH. |
| 176 | case X86::BLENDPDrmi: |
| 177 | case X86::VBLENDPDrmi: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 178 | case X86::VBLENDPDYrmi: |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 179 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 180 | DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::f64, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 181 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 182 | ShuffleMask); |
| 183 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 184 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 185 | break; |
| 186 | |
| 187 | case X86::BLENDPSrri: |
| 188 | case X86::VBLENDPSrri: |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 189 | case X86::VBLENDPSYrri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 190 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 191 | // FALL THROUGH. |
| 192 | case X86::BLENDPSrmi: |
| 193 | case X86::VBLENDPSrmi: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 194 | case X86::VBLENDPSYrmi: |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 195 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 196 | DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::f32, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 197 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 198 | ShuffleMask); |
| 199 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 200 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 201 | break; |
| 202 | |
| 203 | case X86::PBLENDWrri: |
| 204 | case X86::VPBLENDWrri: |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 205 | case X86::VPBLENDWYrri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 206 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 207 | // FALL THROUGH. |
| 208 | case X86::PBLENDWrmi: |
| 209 | case X86::VPBLENDWrmi: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 210 | case X86::VPBLENDWYrmi: |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 211 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 212 | DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::i16, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 213 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 214 | ShuffleMask); |
| 215 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 216 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 217 | break; |
| 218 | |
| 219 | case X86::VPBLENDDrri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 220 | case X86::VPBLENDDYrri: |
| 221 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 222 | // FALL THROUGH. |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 223 | case X86::VPBLENDDrmi: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 224 | case X86::VPBLENDDYrmi: |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 225 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 226 | DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::i32, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 227 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 228 | ShuffleMask); |
| 229 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 230 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 231 | break; |
| 232 | |
| 233 | case X86::INSERTPSrr: |
| 234 | case X86::VINSERTPSrr: |
Simon Pilgrim | 025a3d85 | 2016-02-01 22:05:50 +0000 | [diff] [blame] | 235 | case X86::VINSERTPSzrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 236 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 237 | // FALL THROUGH. |
| 238 | case X86::INSERTPSrm: |
| 239 | case X86::VINSERTPSrm: |
Simon Pilgrim | 025a3d85 | 2016-02-01 22:05:50 +0000 | [diff] [blame] | 240 | case X86::VINSERTPSzrm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 241 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 242 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 243 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
| 244 | DecodeINSERTPSMask(MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 245 | ShuffleMask); |
| 246 | break; |
| 247 | |
| 248 | case X86::MOVLHPSrr: |
| 249 | case X86::VMOVLHPSrr: |
Simon Pilgrim | d5a1544 | 2015-11-21 13:04:42 +0000 | [diff] [blame] | 250 | case X86::VMOVLHPSZrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 251 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 252 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 253 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 254 | DecodeMOVLHPSMask(2, ShuffleMask); |
| 255 | break; |
| 256 | |
| 257 | case X86::MOVHLPSrr: |
| 258 | case X86::VMOVHLPSrr: |
Simon Pilgrim | d5a1544 | 2015-11-21 13:04:42 +0000 | [diff] [blame] | 259 | case X86::VMOVHLPSZrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 260 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 261 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 262 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 263 | DecodeMOVHLPSMask(2, ShuffleMask); |
| 264 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 265 | |
Simon Pilgrim | a3d6744 | 2016-02-07 15:39:22 +0000 | [diff] [blame] | 266 | case X86::MOVHPDrm: |
| 267 | case X86::VMOVHPDrm: |
| 268 | case X86::VMOVHPDZ128rm: |
| 269 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 270 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 271 | DecodeInsertElementMask(MVT::v2f64, 1, 1, ShuffleMask); |
| 272 | break; |
| 273 | |
| 274 | case X86::MOVHPSrm: |
| 275 | case X86::VMOVHPSrm: |
| 276 | case X86::VMOVHPSZ128rm: |
| 277 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 278 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 279 | DecodeInsertElementMask(MVT::v4f32, 2, 2, ShuffleMask); |
| 280 | break; |
| 281 | |
| 282 | case X86::MOVLPDrm: |
| 283 | case X86::VMOVLPDrm: |
| 284 | case X86::VMOVLPDZ128rm: |
| 285 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 286 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 287 | DecodeInsertElementMask(MVT::v2f64, 0, 1, ShuffleMask); |
| 288 | break; |
| 289 | |
| 290 | case X86::MOVLPSrm: |
| 291 | case X86::VMOVLPSrm: |
| 292 | case X86::VMOVLPSZ128rm: |
| 293 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 294 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 295 | DecodeInsertElementMask(MVT::v4f32, 0, 2, ShuffleMask); |
| 296 | break; |
| 297 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 298 | CASE_MOVDUP(MOVSLDUP, r) |
| 299 | Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg()); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 300 | // FALL THROUGH. |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 301 | CASE_MOVDUP(MOVSLDUP, m) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 302 | DestName = getRegName(MI->getOperand(0).getReg()); |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 303 | DecodeMOVSLDUPMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 304 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 305 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 306 | CASE_MOVDUP(MOVSHDUP, r) |
| 307 | Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg()); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 308 | // FALL THROUGH. |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 309 | CASE_MOVDUP(MOVSHDUP, m) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 310 | DestName = getRegName(MI->getOperand(0).getReg()); |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 311 | DecodeMOVSHDUPMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 312 | break; |
| 313 | |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 314 | CASE_MOVDUP(MOVDDUP, r) |
| 315 | Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg()); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 316 | // FALL THROUGH. |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 317 | CASE_MOVDUP(MOVDDUP, m) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 318 | DestName = getRegName(MI->getOperand(0).getReg()); |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 319 | DecodeMOVDDUPMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 320 | break; |
| 321 | |
| 322 | case X86::PSLLDQri: |
| 323 | case X86::VPSLLDQri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 324 | case X86::VPSLLDQYri: |
| 325 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 326 | DestName = getRegName(MI->getOperand(0).getReg()); |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 327 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | b9ada27 | 2015-11-16 22:54:41 +0000 | [diff] [blame] | 328 | DecodePSLLDQMask(getRegOperandVectorVT(MI, MVT::i8, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 329 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 330 | ShuffleMask); |
| 331 | break; |
| 332 | |
| 333 | case X86::PSRLDQri: |
| 334 | case X86::VPSRLDQri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 335 | case X86::VPSRLDQYri: |
| 336 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 337 | DestName = getRegName(MI->getOperand(0).getReg()); |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 338 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | b9ada27 | 2015-11-16 22:54:41 +0000 | [diff] [blame] | 339 | DecodePSRLDQMask(getRegOperandVectorVT(MI, MVT::i8, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 340 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 341 | ShuffleMask); |
| 342 | break; |
| 343 | |
| 344 | case X86::PALIGNR128rr: |
| 345 | case X86::VPALIGNR128rr: |
Simon Pilgrim | b9ada27 | 2015-11-16 22:54:41 +0000 | [diff] [blame] | 346 | case X86::VPALIGNR256rr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 347 | Src1Name = getRegName(MI->getOperand(2).getReg()); |
| 348 | // FALL THROUGH. |
| 349 | case X86::PALIGNR128rm: |
| 350 | case X86::VPALIGNR128rm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 351 | case X86::VPALIGNR256rm: |
| 352 | Src2Name = getRegName(MI->getOperand(1).getReg()); |
| 353 | DestName = getRegName(MI->getOperand(0).getReg()); |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 354 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | b9ada27 | 2015-11-16 22:54:41 +0000 | [diff] [blame] | 355 | DecodePALIGNRMask(getRegOperandVectorVT(MI, MVT::i8, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 356 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 357 | ShuffleMask); |
| 358 | break; |
| 359 | |
| 360 | case X86::PSHUFDri: |
| 361 | case X86::VPSHUFDri: |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 362 | case X86::VPSHUFDYri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 363 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 364 | // FALL THROUGH. |
| 365 | case X86::PSHUFDmi: |
| 366 | case X86::VPSHUFDmi: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 367 | case X86::VPSHUFDYmi: |
| 368 | DestName = getRegName(MI->getOperand(0).getReg()); |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 369 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 370 | DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::i32, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 371 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 372 | ShuffleMask); |
| 373 | break; |
| 374 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 375 | case X86::PSHUFHWri: |
| 376 | case X86::VPSHUFHWri: |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 377 | case X86::VPSHUFHWYri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 378 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 379 | // FALL THROUGH. |
| 380 | case X86::PSHUFHWmi: |
| 381 | case X86::VPSHUFHWmi: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 382 | case X86::VPSHUFHWYmi: |
| 383 | DestName = getRegName(MI->getOperand(0).getReg()); |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 384 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 385 | DecodePSHUFHWMask(getRegOperandVectorVT(MI, MVT::i16, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 386 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 387 | ShuffleMask); |
| 388 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 389 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 390 | case X86::PSHUFLWri: |
| 391 | case X86::VPSHUFLWri: |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 392 | case X86::VPSHUFLWYri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 393 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 394 | // FALL THROUGH. |
| 395 | case X86::PSHUFLWmi: |
| 396 | case X86::VPSHUFLWmi: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 397 | case X86::VPSHUFLWYmi: |
| 398 | DestName = getRegName(MI->getOperand(0).getReg()); |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 399 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 400 | DecodePSHUFLWMask(getRegOperandVectorVT(MI, MVT::i16, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 401 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 402 | ShuffleMask); |
| 403 | break; |
| 404 | |
Simon Pilgrim | f8f86ab | 2015-09-13 11:28:45 +0000 | [diff] [blame] | 405 | case X86::MMX_PSHUFWri: |
| 406 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 407 | // FALL THROUGH. |
| 408 | case X86::MMX_PSHUFWmi: |
| 409 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 410 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
| 411 | DecodePSHUFMask(MVT::v4i16, |
| 412 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
| 413 | ShuffleMask); |
| 414 | break; |
| 415 | |
| 416 | case X86::PSWAPDrr: |
| 417 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 418 | // FALL THROUGH. |
| 419 | case X86::PSWAPDrm: |
| 420 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 421 | DecodePSWAPMask(MVT::v2i32, ShuffleMask); |
| 422 | break; |
| 423 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 424 | CASE_UNPCK(PUNPCKHBW, r) |
Simon Pilgrim | f8f86ab | 2015-09-13 11:28:45 +0000 | [diff] [blame] | 425 | case X86::MMX_PUNPCKHBWirr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 426 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 427 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 428 | CASE_UNPCK(PUNPCKHBW, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 429 | case X86::MMX_PUNPCKHBWirm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 430 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 431 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 432 | DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i8, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 433 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 434 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 435 | CASE_UNPCK(PUNPCKHWD, r) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 436 | case X86::MMX_PUNPCKHWDirr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 437 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 438 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 439 | CASE_UNPCK(PUNPCKHWD, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 440 | case X86::MMX_PUNPCKHWDirm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 441 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 442 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 443 | DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i16, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 444 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 445 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 446 | CASE_UNPCK(PUNPCKHDQ, r) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 447 | case X86::MMX_PUNPCKHDQirr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 448 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 449 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 450 | CASE_UNPCK(PUNPCKHDQ, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 451 | case X86::MMX_PUNPCKHDQirm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 452 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 453 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 454 | DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i32, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 455 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 456 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 457 | CASE_UNPCK(PUNPCKHQDQ, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 458 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 459 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 460 | CASE_UNPCK(PUNPCKHQDQ, m) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 461 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 462 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 463 | DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i64, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 464 | break; |
| 465 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 466 | CASE_UNPCK(PUNPCKLBW, r) |
Simon Pilgrim | f8f86ab | 2015-09-13 11:28:45 +0000 | [diff] [blame] | 467 | case X86::MMX_PUNPCKLBWirr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 468 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 469 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 470 | CASE_UNPCK(PUNPCKLBW, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 471 | case X86::MMX_PUNPCKLBWirm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 472 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 473 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 474 | DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i8, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 475 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 476 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 477 | CASE_UNPCK(PUNPCKLWD, r) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 478 | case X86::MMX_PUNPCKLWDirr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 479 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 480 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 481 | CASE_UNPCK(PUNPCKLWD, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 482 | case X86::MMX_PUNPCKLWDirm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 483 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 484 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 485 | DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i16, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 486 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 487 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 488 | CASE_UNPCK(PUNPCKLDQ, r) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 489 | case X86::MMX_PUNPCKLDQirr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 490 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 491 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 492 | CASE_UNPCK(PUNPCKLDQ, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 493 | case X86::MMX_PUNPCKLDQirm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 494 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 495 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 496 | DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i32, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 497 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 498 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 499 | CASE_UNPCK(PUNPCKLQDQ, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 500 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 501 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 502 | CASE_UNPCK(PUNPCKLQDQ, m) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 503 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 504 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 505 | DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i64, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 506 | break; |
| 507 | |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 508 | CASE_SHUF(SHUFPD, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 509 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 510 | // FALL THROUGH. |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 511 | CASE_SHUF(SHUFPD, m) |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 512 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 513 | DecodeSHUFPMask(getRegOperandVectorVT(MI, MVT::f64, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 514 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 515 | ShuffleMask); |
| 516 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 517 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 518 | break; |
| 519 | |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 520 | CASE_SHUF(SHUFPS, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 521 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 522 | // FALL THROUGH. |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 523 | CASE_SHUF(SHUFPS, m) |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 524 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 525 | DecodeSHUFPMask(getRegOperandVectorVT(MI, MVT::f32, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 526 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 527 | ShuffleMask); |
| 528 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 529 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 530 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 531 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 532 | CASE_VSHUF(64X2, r) |
| 533 | CASE_VSHUF(64X2, m) |
| 534 | CASE_VSHUF(32X4, r) |
| 535 | CASE_VSHUF(32X4, m) { |
Igor Breger | d7bae45 | 2015-10-15 13:29:07 +0000 | [diff] [blame] | 536 | MVT VT; |
| 537 | bool HasMemOp; |
| 538 | unsigned NumOp = MI->getNumOperands(); |
| 539 | getVSHUF64x2FamilyInfo(MI, VT, HasMemOp); |
| 540 | decodeVSHUF64x2FamilyMask(VT, MI->getOperand(NumOp - 1).getImm(), |
| 541 | ShuffleMask); |
| 542 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 543 | if (HasMemOp) { |
| 544 | assert((NumOp >= 8) && "Expected at least 8 operands!"); |
| 545 | Src1Name = getRegName(MI->getOperand(NumOp - 7).getReg()); |
| 546 | } else { |
| 547 | assert((NumOp >= 4) && "Expected at least 4 operands!"); |
| 548 | Src2Name = getRegName(MI->getOperand(NumOp - 2).getReg()); |
| 549 | Src1Name = getRegName(MI->getOperand(NumOp - 3).getReg()); |
| 550 | } |
| 551 | break; |
| 552 | } |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 553 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 554 | CASE_UNPCK(UNPCKLPD, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 555 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 556 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 557 | CASE_UNPCK(UNPCKLPD, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 558 | DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 559 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 560 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 561 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 562 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 563 | CASE_UNPCK(UNPCKLPS, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 564 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 565 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 566 | CASE_UNPCK(UNPCKLPS, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 567 | DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 568 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 569 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 570 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 571 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 572 | CASE_UNPCK(UNPCKHPD, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 573 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 574 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 575 | CASE_UNPCK(UNPCKHPD, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 576 | DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 577 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 578 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 579 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 580 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 581 | CASE_UNPCK(UNPCKHPS, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 582 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 583 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 584 | CASE_UNPCK(UNPCKHPS, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 585 | DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 586 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 587 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 588 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 589 | |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 590 | CASE_VPERM(PERMILPS, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 591 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 592 | // FALL THROUGH. |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 593 | CASE_VPERM(PERMILPS, m) |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 594 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 595 | DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::f32, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 596 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 597 | ShuffleMask); |
| 598 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 599 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 600 | |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 601 | CASE_VPERM(PERMILPD, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 602 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 603 | // FALL THROUGH. |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 604 | CASE_VPERM(PERMILPD, m) |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 605 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 606 | DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::f64, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 607 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 608 | ShuffleMask); |
| 609 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 610 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 611 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 612 | case X86::VPERM2F128rr: |
| 613 | case X86::VPERM2I128rr: |
| 614 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 615 | // FALL THROUGH. |
| 616 | case X86::VPERM2F128rm: |
| 617 | case X86::VPERM2I128rm: |
| 618 | // For instruction comments purpose, assume the 256-bit vector is v4i64. |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 619 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 620 | DecodeVPERM2X128Mask(MVT::v4i64, |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 621 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 622 | ShuffleMask); |
| 623 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 624 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 625 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 626 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 627 | case X86::VPERMQYri: |
| 628 | case X86::VPERMPDYri: |
| 629 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 630 | // FALL THROUGH. |
| 631 | case X86::VPERMQYmi: |
| 632 | case X86::VPERMPDYmi: |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 633 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
| 634 | DecodeVPERMMask(MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 635 | ShuffleMask); |
| 636 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 637 | break; |
| 638 | |
| 639 | case X86::MOVSDrr: |
| 640 | case X86::VMOVSDrr: |
Simon Pilgrim | f5c23ad | 2016-02-01 22:26:28 +0000 | [diff] [blame] | 641 | case X86::VMOVSDZrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 642 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 643 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 644 | // FALL THROUGH. |
| 645 | case X86::MOVSDrm: |
| 646 | case X86::VMOVSDrm: |
Simon Pilgrim | f5c23ad | 2016-02-01 22:26:28 +0000 | [diff] [blame] | 647 | case X86::VMOVSDZrm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 648 | DecodeScalarMoveMask(MVT::v2f64, nullptr == Src2Name, ShuffleMask); |
| 649 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 650 | break; |
Simon Pilgrim | d5a1544 | 2015-11-21 13:04:42 +0000 | [diff] [blame] | 651 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 652 | case X86::MOVSSrr: |
| 653 | case X86::VMOVSSrr: |
Simon Pilgrim | f5c23ad | 2016-02-01 22:26:28 +0000 | [diff] [blame] | 654 | case X86::VMOVSSZrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 655 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 656 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 657 | // FALL THROUGH. |
| 658 | case X86::MOVSSrm: |
| 659 | case X86::VMOVSSrm: |
Simon Pilgrim | f5c23ad | 2016-02-01 22:26:28 +0000 | [diff] [blame] | 660 | case X86::VMOVSSZrm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 661 | DecodeScalarMoveMask(MVT::v4f32, nullptr == Src2Name, ShuffleMask); |
| 662 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 663 | break; |
| 664 | |
| 665 | case X86::MOVPQI2QIrr: |
Simon Pilgrim | 3e0c022 | 2015-12-13 12:49:48 +0000 | [diff] [blame] | 666 | case X86::MOVZPQILo2PQIrr: |
| 667 | case X86::VMOVPQI2QIrr: |
| 668 | case X86::VMOVZPQILo2PQIrr: |
| 669 | case X86::VMOVZPQILo2PQIZrr: |
| 670 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 671 | // FALL THROUGH. |
| 672 | case X86::MOVQI2PQIrm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 673 | case X86::MOVZQI2PQIrm: |
| 674 | case X86::MOVZPQILo2PQIrm: |
Simon Pilgrim | 3e0c022 | 2015-12-13 12:49:48 +0000 | [diff] [blame] | 675 | case X86::VMOVQI2PQIrm: |
Simon Pilgrim | 96fe4ef | 2016-02-02 13:32:56 +0000 | [diff] [blame] | 676 | case X86::VMOVQI2PQIZrm: |
Simon Pilgrim | 3e0c022 | 2015-12-13 12:49:48 +0000 | [diff] [blame] | 677 | case X86::VMOVZQI2PQIrm: |
| 678 | case X86::VMOVZPQILo2PQIrm: |
| 679 | case X86::VMOVZPQILo2PQIZrm: |
| 680 | DecodeZeroMoveLowMask(MVT::v2i64, ShuffleMask); |
| 681 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 682 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 683 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 684 | case X86::MOVDI2PDIrm: |
| 685 | case X86::VMOVDI2PDIrm: |
Simon Pilgrim | 5be17b6 | 2016-02-01 23:04:05 +0000 | [diff] [blame] | 686 | case X86::VMOVDI2PDIZrm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 687 | DecodeZeroMoveLowMask(MVT::v4i32, ShuffleMask); |
| 688 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 689 | break; |
| 690 | |
Simon Pilgrim | d85cae3 | 2015-07-06 20:46:41 +0000 | [diff] [blame] | 691 | case X86::EXTRQI: |
| 692 | if (MI->getOperand(2).isImm() && |
| 693 | MI->getOperand(3).isImm()) |
| 694 | DecodeEXTRQIMask(MI->getOperand(2).getImm(), |
| 695 | MI->getOperand(3).getImm(), |
| 696 | ShuffleMask); |
| 697 | |
| 698 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 699 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 700 | break; |
| 701 | |
| 702 | case X86::INSERTQI: |
| 703 | if (MI->getOperand(3).isImm() && |
| 704 | MI->getOperand(4).isImm()) |
| 705 | DecodeINSERTQIMask(MI->getOperand(3).getImm(), |
| 706 | MI->getOperand(4).getImm(), |
| 707 | ShuffleMask); |
| 708 | |
| 709 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 710 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 711 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 712 | break; |
| 713 | |
Simon Pilgrim | 0acc32a | 2016-02-06 19:51:21 +0000 | [diff] [blame] | 714 | CASE_PMOVZX(PMOVZXBW, r) |
| 715 | CASE_PMOVZX(PMOVZXBD, r) |
| 716 | CASE_PMOVZX(PMOVZXBQ, r) |
| 717 | Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg()); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 718 | // FALL THROUGH. |
Simon Pilgrim | 0acc32a | 2016-02-06 19:51:21 +0000 | [diff] [blame] | 719 | CASE_PMOVZX(PMOVZXBW, m) |
| 720 | CASE_PMOVZX(PMOVZXBD, m) |
| 721 | CASE_PMOVZX(PMOVZXBQ, m) |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame] | 722 | DecodeZeroExtendMask(MVT::i8, getZeroExtensionResultType(MI), ShuffleMask); |
| 723 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 724 | break; |
| 725 | |
Simon Pilgrim | 0acc32a | 2016-02-06 19:51:21 +0000 | [diff] [blame] | 726 | CASE_PMOVZX(PMOVZXWD, r) |
| 727 | CASE_PMOVZX(PMOVZXWQ, r) |
| 728 | Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg()); |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame] | 729 | // FALL THROUGH. |
Simon Pilgrim | 0acc32a | 2016-02-06 19:51:21 +0000 | [diff] [blame] | 730 | CASE_PMOVZX(PMOVZXWD, m) |
| 731 | CASE_PMOVZX(PMOVZXWQ, m) |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame] | 732 | DecodeZeroExtendMask(MVT::i16, getZeroExtensionResultType(MI), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 733 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame] | 734 | break; |
| 735 | |
Simon Pilgrim | 0acc32a | 2016-02-06 19:51:21 +0000 | [diff] [blame] | 736 | CASE_PMOVZX(PMOVZXDQ, r) |
| 737 | Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg()); |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame] | 738 | // FALL THROUGH. |
Simon Pilgrim | 0acc32a | 2016-02-06 19:51:21 +0000 | [diff] [blame] | 739 | CASE_PMOVZX(PMOVZXDQ, m) |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame] | 740 | DecodeZeroExtendMask(MVT::i32, getZeroExtensionResultType(MI), ShuffleMask); |
| 741 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 742 | break; |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 743 | } |
| 744 | |
| 745 | // The only comments we decode are shuffles, so give up if we were unable to |
| 746 | // decode a shuffle mask. |
| 747 | if (ShuffleMask.empty()) |
| 748 | return false; |
| 749 | |
Simon Pilgrim | af742d5 | 2016-05-09 13:30:16 +0000 | [diff] [blame] | 750 | // TODO: Add support for specifying an AVX512 style mask register in the comment. |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 751 | if (!DestName) DestName = Src1Name; |
| 752 | OS << (DestName ? DestName : "mem") << " = "; |
| 753 | |
| 754 | // If the two sources are the same, canonicalize the input elements to be |
| 755 | // from the first src so that we get larger element spans. |
| 756 | if (Src1Name == Src2Name) { |
| 757 | for (unsigned i = 0, e = ShuffleMask.size(); i != e; ++i) { |
| 758 | if ((int)ShuffleMask[i] >= 0 && // Not sentinel. |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 759 | ShuffleMask[i] >= (int)e) // From second mask. |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 760 | ShuffleMask[i] -= e; |
| 761 | } |
| 762 | } |
| 763 | |
| 764 | // The shuffle mask specifies which elements of the src1/src2 fill in the |
| 765 | // destination, with a few sentinel values. Loop through and print them |
| 766 | // out. |
| 767 | for (unsigned i = 0, e = ShuffleMask.size(); i != e; ++i) { |
| 768 | if (i != 0) |
| 769 | OS << ','; |
| 770 | if (ShuffleMask[i] == SM_SentinelZero) { |
| 771 | OS << "zero"; |
| 772 | continue; |
| 773 | } |
| 774 | |
| 775 | // Otherwise, it must come from src1 or src2. Print the span of elements |
| 776 | // that comes from this src. |
| 777 | bool isSrc1 = ShuffleMask[i] < (int)ShuffleMask.size(); |
| 778 | const char *SrcName = isSrc1 ? Src1Name : Src2Name; |
| 779 | OS << (SrcName ? SrcName : "mem") << '['; |
| 780 | bool IsFirst = true; |
| 781 | while (i != e && (int)ShuffleMask[i] != SM_SentinelZero && |
| 782 | (ShuffleMask[i] < (int)ShuffleMask.size()) == isSrc1) { |
| 783 | if (!IsFirst) |
| 784 | OS << ','; |
| 785 | else |
| 786 | IsFirst = false; |
| 787 | if (ShuffleMask[i] == SM_SentinelUndef) |
| 788 | OS << "u"; |
| 789 | else |
| 790 | OS << ShuffleMask[i] % ShuffleMask.size(); |
| 791 | ++i; |
| 792 | } |
| 793 | OS << ']'; |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 794 | --i; // For loop increments element #. |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 795 | } |
| 796 | //MI->print(OS, 0); |
| 797 | OS << "\n"; |
| 798 | |
| 799 | // We successfully added a comment to this instruction. |
| 800 | return true; |
| 801 | } |