blob: acb78bbce78c86d6d5ad3ec2a11377b5eff3eef3 [file] [log] [blame]
Akira Hatanakaecfb8282012-09-22 00:07:12 +00001//===- MipsDSPInstrInfo.td - DSP ASE instructions -*- tablegen ------------*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes Mips DSP ASE instructions.
11//
12//===----------------------------------------------------------------------===//
13
14// ImmLeaf
15def immZExt2 : ImmLeaf<i32, [{return isUInt<2>(Imm);}]>;
16def immZExt3 : ImmLeaf<i32, [{return isUInt<3>(Imm);}]>;
17def immZExt4 : ImmLeaf<i32, [{return isUInt<4>(Imm);}]>;
18def immZExt8 : ImmLeaf<i32, [{return isUInt<8>(Imm);}]>;
19def immZExt10 : ImmLeaf<i32, [{return isUInt<10>(Imm);}]>;
20def immSExt6 : ImmLeaf<i32, [{return isInt<6>(Imm);}]>;
Akira Hatanaka5eeac4f2012-09-27 01:50:59 +000021
Akira Hatanaka1babeaa2012-09-27 02:05:42 +000022// Mips-specific dsp nodes
23def SDT_MipsExtr : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>]>;
Akira Hatanaka9061a462012-09-27 02:11:20 +000024def SDT_MipsShilo : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
25def SDT_MipsDPA : SDTypeProfile<0, 2, [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>]>;
26
27class MipsDSPBase<string Opc, SDTypeProfile Prof> :
28 SDNode<!strconcat("MipsISD::", Opc), Prof,
29 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +000030
31class MipsDSPSideEffectBase<string Opc, SDTypeProfile Prof> :
32 SDNode<!strconcat("MipsISD::", Opc), Prof,
33 [SDNPHasChain, SDNPInGlue, SDNPOutGlue, SDNPSideEffect]>;
34
35def MipsEXTP : MipsDSPSideEffectBase<"EXTP", SDT_MipsExtr>;
36def MipsEXTPDP : MipsDSPSideEffectBase<"EXTPDP", SDT_MipsExtr>;
37def MipsEXTR_S_H : MipsDSPSideEffectBase<"EXTR_S_H", SDT_MipsExtr>;
38def MipsEXTR_W : MipsDSPSideEffectBase<"EXTR_W", SDT_MipsExtr>;
39def MipsEXTR_R_W : MipsDSPSideEffectBase<"EXTR_R_W", SDT_MipsExtr>;
40def MipsEXTR_RS_W : MipsDSPSideEffectBase<"EXTR_RS_W", SDT_MipsExtr>;
41
Akira Hatanaka9061a462012-09-27 02:11:20 +000042def MipsSHILO : MipsDSPBase<"SHILO", SDT_MipsShilo>;
43def MipsMTHLIP : MipsDSPBase<"MTHLIP", SDT_MipsShilo>;
44
45def MipsMULSAQ_S_W_PH : MipsDSPSideEffectBase<"MULSAQ_S_W_PH", SDT_MipsDPA>;
46def MipsMAQ_S_W_PHL : MipsDSPSideEffectBase<"MAQ_S_W_PHL", SDT_MipsDPA>;
47def MipsMAQ_S_W_PHR : MipsDSPSideEffectBase<"MAQ_S_W_PHR", SDT_MipsDPA>;
48def MipsMAQ_SA_W_PHL : MipsDSPSideEffectBase<"MAQ_SA_W_PHL", SDT_MipsDPA>;
49def MipsMAQ_SA_W_PHR : MipsDSPSideEffectBase<"MAQ_SA_W_PHR", SDT_MipsDPA>;
50
51def MipsDPAU_H_QBL : MipsDSPBase<"DPAU_H_QBL", SDT_MipsDPA>;
52def MipsDPAU_H_QBR : MipsDSPBase<"DPAU_H_QBR", SDT_MipsDPA>;
53def MipsDPSU_H_QBL : MipsDSPBase<"DPSU_H_QBL", SDT_MipsDPA>;
54def MipsDPSU_H_QBR : MipsDSPBase<"DPSU_H_QBR", SDT_MipsDPA>;
55def MipsDPAQ_S_W_PH : MipsDSPSideEffectBase<"DPAQ_S_W_PH", SDT_MipsDPA>;
56def MipsDPSQ_S_W_PH : MipsDSPSideEffectBase<"DPSQ_S_W_PH", SDT_MipsDPA>;
57def MipsDPAQ_SA_L_W : MipsDSPSideEffectBase<"DPAQ_SA_L_W", SDT_MipsDPA>;
58def MipsDPSQ_SA_L_W : MipsDSPSideEffectBase<"DPSQ_SA_L_W", SDT_MipsDPA>;
59
60def MipsDPA_W_PH : MipsDSPBase<"DPA_W_PH", SDT_MipsDPA>;
61def MipsDPS_W_PH : MipsDSPBase<"DPS_W_PH", SDT_MipsDPA>;
62def MipsDPAQX_S_W_PH : MipsDSPSideEffectBase<"DPAQX_S_W_PH", SDT_MipsDPA>;
63def MipsDPAQX_SA_W_PH : MipsDSPSideEffectBase<"DPAQX_SA_W_PH", SDT_MipsDPA>;
64def MipsDPAX_W_PH : MipsDSPBase<"DPAX_W_PH", SDT_MipsDPA>;
65def MipsDPSX_W_PH : MipsDSPBase<"DPSX_W_PH", SDT_MipsDPA>;
66def MipsDPSQX_S_W_PH : MipsDSPSideEffectBase<"DPSQX_S_W_PH", SDT_MipsDPA>;
67def MipsDPSQX_SA_W_PH : MipsDSPSideEffectBase<"DPSQX_SA_W_PH", SDT_MipsDPA>;
68def MipsMULSA_W_PH : MipsDSPBase<"MULSA_W_PH", SDT_MipsDPA>;
69
70def MipsMULT : MipsDSPBase<"MULT", SDT_MipsDPA>;
71def MipsMULTU : MipsDSPBase<"MULTU", SDT_MipsDPA>;
72def MipsMADD_DSP : MipsDSPBase<"MADD_DSP", SDT_MipsDPA>;
73def MipsMADDU_DSP : MipsDSPBase<"MADDU_DSP", SDT_MipsDPA>;
74def MipsMSUB_DSP : MipsDSPBase<"MSUB_DSP", SDT_MipsDPA>;
75def MipsMSUBU_DSP : MipsDSPBase<"MSUBU_DSP", SDT_MipsDPA>;
76
77// Flags.
78class IsCommutable {
79 bit isCommutable = 1;
80}
81
82class UseAC {
83 list<Register> Uses = [AC0];
84}
85
Akira Hatanakad09642b2012-09-27 03:13:59 +000086class UseDSPCtrl {
87 list<Register> Uses = [DSPCtrl];
88}
89
90class ClearDefs {
91 list<Register> Defs = [];
92}
93
Akira Hatanaka1babeaa2012-09-27 02:05:42 +000094// Instruction encoding.
Akira Hatanakad09642b2012-09-27 03:13:59 +000095class ADDU_QB_ENC : ADDU_QB_FMT<0b00000>;
96class ADDU_S_QB_ENC : ADDU_QB_FMT<0b00100>;
97class SUBU_QB_ENC : ADDU_QB_FMT<0b00001>;
98class SUBU_S_QB_ENC : ADDU_QB_FMT<0b00101>;
99class ADDQ_PH_ENC : ADDU_QB_FMT<0b01010>;
100class ADDQ_S_PH_ENC : ADDU_QB_FMT<0b01110>;
101class SUBQ_PH_ENC : ADDU_QB_FMT<0b01011>;
102class SUBQ_S_PH_ENC : ADDU_QB_FMT<0b01111>;
103class ADDQ_S_W_ENC : ADDU_QB_FMT<0b10110>;
104class SUBQ_S_W_ENC : ADDU_QB_FMT<0b10111>;
105class ADDSC_ENC : ADDU_QB_FMT<0b10000>;
106class ADDWC_ENC : ADDU_QB_FMT<0b10001>;
107class MODSUB_ENC : ADDU_QB_FMT<0b10010>;
108class RADDU_W_QB_ENC : RADDU_W_QB_FMT<0b10100>;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000109class ABSQ_S_PH_ENC : ABSQ_S_PH_R2_FMT<0b01001>;
110class ABSQ_S_W_ENC : ABSQ_S_PH_R2_FMT<0b10001>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000111class PRECRQ_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01100>;
112class PRECRQ_PH_W_ENC : CMP_EQ_QB_R3_FMT<0b10100>;
113class PRECRQ_RS_PH_W_ENC : CMP_EQ_QB_R3_FMT<0b10101>;
114class PRECRQU_S_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01111>;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000115class PRECEQ_W_PHL_ENC : ABSQ_S_PH_R2_FMT<0b01100>;
116class PRECEQ_W_PHR_ENC : ABSQ_S_PH_R2_FMT<0b01101>;
117class PRECEQU_PH_QBL_ENC : ABSQ_S_PH_R2_FMT<0b00100>;
118class PRECEQU_PH_QBR_ENC : ABSQ_S_PH_R2_FMT<0b00101>;
119class PRECEQU_PH_QBLA_ENC : ABSQ_S_PH_R2_FMT<0b00110>;
120class PRECEQU_PH_QBRA_ENC : ABSQ_S_PH_R2_FMT<0b00111>;
121class PRECEU_PH_QBL_ENC : ABSQ_S_PH_R2_FMT<0b11100>;
122class PRECEU_PH_QBR_ENC : ABSQ_S_PH_R2_FMT<0b11101>;
123class PRECEU_PH_QBLA_ENC : ABSQ_S_PH_R2_FMT<0b11110>;
124class PRECEU_PH_QBRA_ENC : ABSQ_S_PH_R2_FMT<0b11111>;
Akira Hatanaka892b1042012-09-27 19:05:08 +0000125class SHLL_QB_ENC : SHLL_QB_FMT<0b00000>;
126class SHLLV_QB_ENC : SHLL_QB_FMT<0b00010>;
127class SHRL_QB_ENC : SHLL_QB_FMT<0b00001>;
128class SHRLV_QB_ENC : SHLL_QB_FMT<0b00011>;
129class SHLL_PH_ENC : SHLL_QB_FMT<0b01000>;
130class SHLLV_PH_ENC : SHLL_QB_FMT<0b01010>;
131class SHLL_S_PH_ENC : SHLL_QB_FMT<0b01100>;
132class SHLLV_S_PH_ENC : SHLL_QB_FMT<0b01110>;
133class SHRA_PH_ENC : SHLL_QB_FMT<0b01001>;
134class SHRAV_PH_ENC : SHLL_QB_FMT<0b01011>;
135class SHRA_R_PH_ENC : SHLL_QB_FMT<0b01101>;
136class SHRAV_R_PH_ENC : SHLL_QB_FMT<0b01111>;
137class SHLL_S_W_ENC : SHLL_QB_FMT<0b10100>;
138class SHLLV_S_W_ENC : SHLL_QB_FMT<0b10110>;
139class SHRA_R_W_ENC : SHLL_QB_FMT<0b10101>;
140class SHRAV_R_W_ENC : SHLL_QB_FMT<0b10111>;
Akira Hatanakad09642b2012-09-27 03:13:59 +0000141class MULEU_S_PH_QBL_ENC : ADDU_QB_FMT<0b00110>;
142class MULEU_S_PH_QBR_ENC : ADDU_QB_FMT<0b00111>;
143class MULEQ_S_W_PHL_ENC : ADDU_QB_FMT<0b11100>;
144class MULEQ_S_W_PHR_ENC : ADDU_QB_FMT<0b11101>;
145class MULQ_RS_PH_ENC : ADDU_QB_FMT<0b11111>;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000146class MULSAQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00110>;
147class MAQ_S_W_PHL_ENC : DPA_W_PH_FMT<0b10100>;
148class MAQ_S_W_PHR_ENC : DPA_W_PH_FMT<0b10110>;
149class MAQ_SA_W_PHL_ENC : DPA_W_PH_FMT<0b10000>;
150class MAQ_SA_W_PHR_ENC : DPA_W_PH_FMT<0b10010>;
151class DPAU_H_QBL_ENC : DPA_W_PH_FMT<0b00011>;
152class DPAU_H_QBR_ENC : DPA_W_PH_FMT<0b00111>;
153class DPSU_H_QBL_ENC : DPA_W_PH_FMT<0b01011>;
154class DPSU_H_QBR_ENC : DPA_W_PH_FMT<0b01111>;
155class DPAQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00100>;
156class DPSQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00101>;
157class DPAQ_SA_L_W_ENC : DPA_W_PH_FMT<0b01100>;
158class DPSQ_SA_L_W_ENC : DPA_W_PH_FMT<0b01101>;
159class MULT_DSP_ENC : MULT_FMT<0b000000, 0b011000>;
160class MULTU_DSP_ENC : MULT_FMT<0b000000, 0b011001>;
161class MADD_DSP_ENC : MULT_FMT<0b011100, 0b000000>;
162class MADDU_DSP_ENC : MULT_FMT<0b011100, 0b000001>;
163class MSUB_DSP_ENC : MULT_FMT<0b011100, 0b000100>;
164class MSUBU_DSP_ENC : MULT_FMT<0b011100, 0b000101>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000165class CMPU_EQ_QB_ENC : CMP_EQ_QB_R2_FMT<0b00000>;
166class CMPU_LT_QB_ENC : CMP_EQ_QB_R2_FMT<0b00001>;
167class CMPU_LE_QB_ENC : CMP_EQ_QB_R2_FMT<0b00010>;
168class CMPGU_EQ_QB_ENC : CMP_EQ_QB_R3_FMT<0b00100>;
169class CMPGU_LT_QB_ENC : CMP_EQ_QB_R3_FMT<0b00101>;
170class CMPGU_LE_QB_ENC : CMP_EQ_QB_R3_FMT<0b00110>;
171class CMP_EQ_PH_ENC : CMP_EQ_QB_R2_FMT<0b01000>;
172class CMP_LT_PH_ENC : CMP_EQ_QB_R2_FMT<0b01001>;
173class CMP_LE_PH_ENC : CMP_EQ_QB_R2_FMT<0b01010>;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000174class BITREV_ENC : ABSQ_S_PH_R2_FMT<0b11011>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000175class PACKRL_PH_ENC : CMP_EQ_QB_R3_FMT<0b01110>;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000176class REPL_QB_ENC : REPL_FMT<0b00010>;
177class REPL_PH_ENC : REPL_FMT<0b01010>;
178class REPLV_QB_ENC : ABSQ_S_PH_R2_FMT<0b00011>;
179class REPLV_PH_ENC : ABSQ_S_PH_R2_FMT<0b01011>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000180class PICK_QB_ENC : CMP_EQ_QB_R3_FMT<0b00011>;
181class PICK_PH_ENC : CMP_EQ_QB_R3_FMT<0b01011>;
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000182class BPOSGE32_ENC : BPOSGE32_FMT<0b11100>;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000183
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000184class EXTP_ENC : EXTR_W_TY1_FMT<0b00010>;
185class EXTPV_ENC : EXTR_W_TY1_FMT<0b00011>;
186class EXTPDP_ENC : EXTR_W_TY1_FMT<0b01010>;
187class EXTPDPV_ENC : EXTR_W_TY1_FMT<0b01011>;
188class EXTR_W_ENC : EXTR_W_TY1_FMT<0b00000>;
189class EXTRV_W_ENC : EXTR_W_TY1_FMT<0b00001>;
190class EXTR_R_W_ENC : EXTR_W_TY1_FMT<0b00100>;
191class EXTRV_R_W_ENC : EXTR_W_TY1_FMT<0b00101>;
192class EXTR_RS_W_ENC : EXTR_W_TY1_FMT<0b00110>;
193class EXTRV_RS_W_ENC : EXTR_W_TY1_FMT<0b00111>;
194class EXTR_S_H_ENC : EXTR_W_TY1_FMT<0b01110>;
195class EXTRV_S_H_ENC : EXTR_W_TY1_FMT<0b01111>;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000196class SHILO_ENC : SHILO_R1_FMT<0b11010>;
197class SHILOV_ENC : SHILO_R2_FMT<0b11011>;
198class MTHLIP_ENC : SHILO_R2_FMT<0b11111>;
199
Akira Hatanaka314b43b2012-09-27 04:08:42 +0000200class RDDSP_ENC : RDDSP_FMT<0b10010>;
Akira Hatanakad09642b2012-09-27 03:13:59 +0000201class ADDU_PH_ENC : ADDU_QB_FMT<0b01000>;
202class ADDU_S_PH_ENC : ADDU_QB_FMT<0b01100>;
203class SUBU_PH_ENC : ADDU_QB_FMT<0b01001>;
204class SUBU_S_PH_ENC : ADDU_QB_FMT<0b01101>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000205class CMPGDU_EQ_QB_ENC : CMP_EQ_QB_R3_FMT<0b11000>;
206class CMPGDU_LT_QB_ENC : CMP_EQ_QB_R3_FMT<0b11001>;
207class CMPGDU_LE_QB_ENC : CMP_EQ_QB_R3_FMT<0b11010>;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000208class ABSQ_S_QB_ENC : ABSQ_S_PH_R2_FMT<0b00001>;
Akira Hatanaka334dad62012-09-28 20:16:04 +0000209class ADDUH_QB_ENC : ADDUH_QB_FMT<0b00000>;
210class ADDUH_R_QB_ENC : ADDUH_QB_FMT<0b00010>;
211class SUBUH_QB_ENC : ADDUH_QB_FMT<0b00001>;
212class SUBUH_R_QB_ENC : ADDUH_QB_FMT<0b00011>;
213class ADDQH_PH_ENC : ADDUH_QB_FMT<0b01000>;
214class ADDQH_R_PH_ENC : ADDUH_QB_FMT<0b01010>;
215class SUBQH_PH_ENC : ADDUH_QB_FMT<0b01001>;
216class SUBQH_R_PH_ENC : ADDUH_QB_FMT<0b01011>;
217class ADDQH_W_ENC : ADDUH_QB_FMT<0b10000>;
218class ADDQH_R_W_ENC : ADDUH_QB_FMT<0b10010>;
219class SUBQH_W_ENC : ADDUH_QB_FMT<0b10001>;
220class SUBQH_R_W_ENC : ADDUH_QB_FMT<0b10011>;
221class MUL_PH_ENC : ADDUH_QB_FMT<0b01100>;
222class MUL_S_PH_ENC : ADDUH_QB_FMT<0b01110>;
223class MULQ_S_W_ENC : ADDUH_QB_FMT<0b10110>;
224class MULQ_RS_W_ENC : ADDUH_QB_FMT<0b10111>;
Akira Hatanakad09642b2012-09-27 03:13:59 +0000225class MULQ_S_PH_ENC : ADDU_QB_FMT<0b11110>;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000226class DPA_W_PH_ENC : DPA_W_PH_FMT<0b00000>;
227class DPS_W_PH_ENC : DPA_W_PH_FMT<0b00001>;
228class DPAQX_S_W_PH_ENC : DPA_W_PH_FMT<0b11000>;
229class DPAQX_SA_W_PH_ENC : DPA_W_PH_FMT<0b11010>;
230class DPAX_W_PH_ENC : DPA_W_PH_FMT<0b01000>;
231class DPSX_W_PH_ENC : DPA_W_PH_FMT<0b01001>;
232class DPSQX_S_W_PH_ENC : DPA_W_PH_FMT<0b11001>;
233class DPSQX_SA_W_PH_ENC : DPA_W_PH_FMT<0b11011>;
234class MULSA_W_PH_ENC : DPA_W_PH_FMT<0b00010>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000235class PRECR_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01101>;
236class PRECR_SRA_PH_W_ENC : PRECR_SRA_PH_W_FMT<0b11110>;
237class PRECR_SRA_R_PH_W_ENC : PRECR_SRA_PH_W_FMT<0b11111>;
Akira Hatanaka892b1042012-09-27 19:05:08 +0000238class SHRA_QB_ENC : SHLL_QB_FMT<0b00100>;
239class SHRAV_QB_ENC : SHLL_QB_FMT<0b00110>;
240class SHRA_R_QB_ENC : SHLL_QB_FMT<0b00101>;
241class SHRAV_R_QB_ENC : SHLL_QB_FMT<0b00111>;
242class SHRL_PH_ENC : SHLL_QB_FMT<0b11001>;
243class SHRLV_PH_ENC : SHLL_QB_FMT<0b11011>;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000244
245// Instruction desc.
Akira Hatanakad09642b2012-09-27 03:13:59 +0000246class ADDU_QB_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
247 InstrItinClass itin, RegisterClass RCD,
248 RegisterClass RCS, RegisterClass RCT = RCS> {
249 dag OutOperandList = (outs RCD:$rd);
250 dag InOperandList = (ins RCS:$rs, RCT:$rt);
251 string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt");
252 list<dag> Pattern = [(set RCD:$rd, (OpNode RCS:$rs, RCT:$rt))];
253 InstrItinClass Itinerary = itin;
254 list<Register> Defs = [DSPCtrl];
255}
256
257class RADDU_W_QB_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
258 InstrItinClass itin, RegisterClass RCD,
259 RegisterClass RCS = RCD> {
260 dag OutOperandList = (outs RCD:$rd);
261 dag InOperandList = (ins RCS:$rs);
262 string AsmString = !strconcat(instr_asm, "\t$rd, $rs");
263 list<dag> Pattern = [(set RCD:$rd, (OpNode RCS:$rs))];
264 InstrItinClass Itinerary = itin;
265 list<Register> Defs = [DSPCtrl];
266}
267
Akira Hatanakab664ae62012-09-27 03:58:34 +0000268class CMP_EQ_QB_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
269 InstrItinClass itin, RegisterClass RCS,
270 RegisterClass RCT = RCS> {
271 dag OutOperandList = (outs);
272 dag InOperandList = (ins RCS:$rs, RCT:$rt);
273 string AsmString = !strconcat(instr_asm, "\t$rs, $rt");
274 list<dag> Pattern = [(OpNode RCS:$rs, RCT:$rt)];
275 InstrItinClass Itinerary = itin;
276 list<Register> Defs = [DSPCtrl];
277}
278
279class CMP_EQ_QB_R3_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
280 InstrItinClass itin, RegisterClass RCD,
281 RegisterClass RCS, RegisterClass RCT = RCS> {
282 dag OutOperandList = (outs RCD:$rd);
283 dag InOperandList = (ins RCS:$rs, RCT:$rt);
284 string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt");
285 list<dag> Pattern = [(set RCD:$rd, (OpNode RCS:$rs, RCT:$rt))];
286 InstrItinClass Itinerary = itin;
287 list<Register> Defs = [DSPCtrl];
288}
289
290class PRECR_SRA_PH_W_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
291 InstrItinClass itin, RegisterClass RCT,
292 RegisterClass RCS = RCT> {
293 dag OutOperandList = (outs RCT:$rt);
294 dag InOperandList = (ins RCS:$rs, shamt:$sa, RCS:$src);
295 string AsmString = !strconcat(instr_asm, "\t$rt, $rs, $sa");
296 list<dag> Pattern = [(set RCT:$rt, (OpNode RCS:$src, RCS:$rs, immZExt5:$sa))];
297 InstrItinClass Itinerary = itin;
298 list<Register> Defs = [DSPCtrl];
299 string Constraints = "$src = $rt";
300}
301
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000302class ABSQ_S_PH_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
303 InstrItinClass itin, RegisterClass RCD,
304 RegisterClass RCT = RCD> {
305 dag OutOperandList = (outs RCD:$rd);
306 dag InOperandList = (ins RCT:$rt);
307 string AsmString = !strconcat(instr_asm, "\t$rd, $rt");
308 list<dag> Pattern = [(set RCD:$rd, (OpNode RCT:$rt))];
309 InstrItinClass Itinerary = itin;
310 list<Register> Defs = [DSPCtrl];
311}
312
313class REPL_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
314 ImmLeaf immPat, InstrItinClass itin, RegisterClass RC> {
315 dag OutOperandList = (outs RC:$rd);
316 dag InOperandList = (ins uimm16:$imm);
317 string AsmString = !strconcat(instr_asm, "\t$rd, $imm");
318 list<dag> Pattern = [(set RC:$rd, (OpNode immPat:$imm))];
319 InstrItinClass Itinerary = itin;
320 list<Register> Defs = [DSPCtrl];
321}
322
Akira Hatanaka892b1042012-09-27 19:05:08 +0000323class SHLL_QB_R3_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
324 InstrItinClass itin, RegisterClass RC> {
325 dag OutOperandList = (outs RC:$rd);
326 dag InOperandList = (ins RC:$rt, CPURegs:$rs_sa);
327 string AsmString = !strconcat(instr_asm, "\t$rd, $rt, $rs_sa");
328 list<dag> Pattern = [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs_sa))];
329 InstrItinClass Itinerary = itin;
330 list<Register> Defs = [DSPCtrl];
331}
332
333class SHLL_QB_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
334 SDPatternOperator ImmPat, InstrItinClass itin,
335 RegisterClass RC> {
336 dag OutOperandList = (outs RC:$rd);
337 dag InOperandList = (ins RC:$rt, uimm16:$rs_sa);
338 string AsmString = !strconcat(instr_asm, "\t$rd, $rt, $rs_sa");
339 list<dag> Pattern = [(set RC:$rd, (OpNode RC:$rt, ImmPat:$rs_sa))];
340 InstrItinClass Itinerary = itin;
341 list<Register> Defs = [DSPCtrl];
342}
343
Akira Hatanaka334dad62012-09-28 20:16:04 +0000344class ADDUH_QB_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
345 InstrItinClass itin, RegisterClass RCD,
346 RegisterClass RCS = RCD, RegisterClass RCT = RCD> {
347 dag OutOperandList = (outs RCD:$rd);
348 dag InOperandList = (ins RCS:$rs, RCT:$rt);
349 string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt");
350 list<dag> Pattern = [(set RCD:$rd, (OpNode RCS:$rs, RCT:$rt))];
351 InstrItinClass Itinerary = itin;
352 list<Register> Defs = [DSPCtrl];
353}
354
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000355class EXTR_W_TY1_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
356 InstrItinClass itin> {
357 dag OutOperandList = (outs CPURegs:$rt);
358 dag InOperandList = (ins ACRegs:$ac, CPURegs:$shift_rs);
359 string AsmString = !strconcat(instr_asm, "\t$rt, $ac, $shift_rs");
360 InstrItinClass Itinerary = itin;
361 list<Register> Defs = [DSPCtrl];
362}
363
364class EXTR_W_TY1_R1_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
365 InstrItinClass itin> {
366 dag OutOperandList = (outs CPURegs:$rt);
367 dag InOperandList = (ins ACRegs:$ac, uimm16:$shift_rs);
368 string AsmString = !strconcat(instr_asm, "\t$rt, $ac, $shift_rs");
369 InstrItinClass Itinerary = itin;
370 list<Register> Defs = [DSPCtrl];
371}
372
Akira Hatanaka9061a462012-09-27 02:11:20 +0000373class SHILO_R1_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
374 Instruction realinst> :
375 PseudoDSP<(outs), (ins simm16:$shift), [(OpNode immSExt6:$shift)]>,
376 PseudoInstExpansion<(realinst AC0, simm16:$shift)> {
377 list<Register> Defs = [DSPCtrl, AC0];
378 list<Register> Uses = [AC0];
379 InstrItinClass Itinerary = itin;
380}
381
382class SHILO_R1_DESC_BASE<string instr_asm> {
383 dag OutOperandList = (outs ACRegs:$ac);
384 dag InOperandList = (ins simm16:$shift);
385 string AsmString = !strconcat(instr_asm, "\t$ac, $shift");
386}
387
388class SHILO_R2_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
389 Instruction realinst> :
390 PseudoDSP<(outs), (ins CPURegs:$rs), [(OpNode CPURegs:$rs)]>,
391 PseudoInstExpansion<(realinst AC0, CPURegs:$rs)> {
392 list<Register> Defs = [DSPCtrl, AC0];
393 list<Register> Uses = [AC0];
394 InstrItinClass Itinerary = itin;
395}
396
397class SHILO_R2_DESC_BASE<string instr_asm> {
398 dag OutOperandList = (outs ACRegs:$ac);
399 dag InOperandList = (ins CPURegs:$rs);
400 string AsmString = !strconcat(instr_asm, "\t$ac, $rs");
401}
402
403class MTHLIP_DESC_BASE<string instr_asm> {
404 dag OutOperandList = (outs ACRegs:$ac);
405 dag InOperandList = (ins CPURegs:$rs);
406 string AsmString = !strconcat(instr_asm, "\t$rs, $ac");
407}
408
Akira Hatanaka314b43b2012-09-27 04:08:42 +0000409class RDDSP_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
410 InstrItinClass itin> {
411 dag OutOperandList = (outs CPURegs:$rd);
412 dag InOperandList = (ins uimm16:$mask);
413 string AsmString = !strconcat(instr_asm, "\t$rd, $mask");
414 list<dag> Pattern = [(set CPURegs:$rd, (OpNode immZExt10:$mask))];
415 InstrItinClass Itinerary = itin;
416 list<Register> Uses = [DSPCtrl];
417}
418
Akira Hatanaka9061a462012-09-27 02:11:20 +0000419class DPA_W_PH_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
420 Instruction realinst> :
421 PseudoDSP<(outs), (ins CPURegs:$rs, CPURegs:$rt),
422 [(OpNode CPURegs:$rs, CPURegs:$rt)]>,
423 PseudoInstExpansion<(realinst AC0, CPURegs:$rs, CPURegs:$rt)> {
424 list<Register> Defs = [DSPCtrl, AC0];
425 list<Register> Uses = [AC0];
426 InstrItinClass Itinerary = itin;
427}
428
429class DPA_W_PH_DESC_BASE<string instr_asm> {
430 dag OutOperandList = (outs ACRegs:$ac);
431 dag InOperandList = (ins CPURegs:$rs, CPURegs:$rt);
432 string AsmString = !strconcat(instr_asm, "\t$ac, $rs, $rt");
433}
434
435class MULT_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
436 Instruction realinst> :
437 PseudoDSP<(outs), (ins CPURegs:$rs, CPURegs:$rt),
438 [(OpNode CPURegs:$rs, CPURegs:$rt)]>,
439 PseudoInstExpansion<(realinst AC0, CPURegs:$rs, CPURegs:$rt)> {
440 list<Register> Defs = [DSPCtrl, AC0];
441 InstrItinClass Itinerary = itin;
442}
443
444class MULT_DESC_BASE<string instr_asm> {
445 dag OutOperandList = (outs ACRegs:$ac);
446 dag InOperandList = (ins CPURegs:$rs, CPURegs:$rt);
447 string AsmString = !strconcat(instr_asm, "\t$ac, $rs, $rt");
448}
449
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000450class BPOSGE32_PSEUDO_DESC_BASE<SDPatternOperator OpNode, InstrItinClass itin> :
451 MipsPseudo<(outs CPURegs:$dst), (ins), "", [(set CPURegs:$dst, (OpNode))]> {
452 list<Register> Uses = [DSPCtrl];
453 bit usesCustomInserter = 1;
454}
455
456class BPOSGE32_DESC_BASE<string instr_asm, InstrItinClass itin> {
457 dag OutOperandList = (outs);
458 dag InOperandList = (ins brtarget:$offset);
459 string AsmString = !strconcat(instr_asm, "\t$offset");
460 InstrItinClass Itinerary = itin;
461 list<Register> Uses = [DSPCtrl];
462 bit isBranch = 1;
463 bit isTerminator = 1;
464 bit hasDelaySlot = 1;
465}
466
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000467//===----------------------------------------------------------------------===//
468// MIPS DSP Rev 1
469//===----------------------------------------------------------------------===//
470
Akira Hatanakad09642b2012-09-27 03:13:59 +0000471// Addition/subtraction
472class ADDU_QB_DESC : ADDU_QB_DESC_BASE<"addu.qb", int_mips_addu_qb, NoItinerary,
473 DSPRegs, DSPRegs>, IsCommutable;
474
475class ADDU_S_QB_DESC : ADDU_QB_DESC_BASE<"addu_s.qb", int_mips_addu_s_qb,
476 NoItinerary, DSPRegs, DSPRegs>,
477 IsCommutable;
478
479class SUBU_QB_DESC : ADDU_QB_DESC_BASE<"subu.qb", int_mips_subu_qb, NoItinerary,
480 DSPRegs, DSPRegs>;
481
482class SUBU_S_QB_DESC : ADDU_QB_DESC_BASE<"subu_s.qb", int_mips_subu_s_qb,
483 NoItinerary, DSPRegs, DSPRegs>;
484
485class ADDQ_PH_DESC : ADDU_QB_DESC_BASE<"addq.ph", int_mips_addq_ph, NoItinerary,
486 DSPRegs, DSPRegs>, IsCommutable;
487
488class ADDQ_S_PH_DESC : ADDU_QB_DESC_BASE<"addq_s.ph", int_mips_addq_s_ph,
489 NoItinerary, DSPRegs, DSPRegs>,
490 IsCommutable;
491
492class SUBQ_PH_DESC : ADDU_QB_DESC_BASE<"subq.ph", int_mips_subq_ph, NoItinerary,
493 DSPRegs, DSPRegs>;
494
495class SUBQ_S_PH_DESC : ADDU_QB_DESC_BASE<"subq_s.ph", int_mips_subq_s_ph,
496 NoItinerary, DSPRegs, DSPRegs>;
497
498class ADDQ_S_W_DESC : ADDU_QB_DESC_BASE<"addq_s.w", int_mips_addq_s_w,
499 NoItinerary, CPURegs, CPURegs>,
500 IsCommutable;
501
502class SUBQ_S_W_DESC : ADDU_QB_DESC_BASE<"subq_s.w", int_mips_subq_s_w,
503 NoItinerary, CPURegs, CPURegs>;
504
505class ADDSC_DESC : ADDU_QB_DESC_BASE<"addsc", int_mips_addsc, NoItinerary,
506 CPURegs, CPURegs>, IsCommutable;
507
508class ADDWC_DESC : ADDU_QB_DESC_BASE<"addwc", int_mips_addwc, NoItinerary,
509 CPURegs, CPURegs>,
510 IsCommutable, UseDSPCtrl;
511
512class MODSUB_DESC : ADDU_QB_DESC_BASE<"modsub", int_mips_modsub, NoItinerary,
513 CPURegs, CPURegs>, ClearDefs;
514
515class RADDU_W_QB_DESC : RADDU_W_QB_DESC_BASE<"raddu.w.qb", int_mips_raddu_w_qb,
516 NoItinerary, CPURegs, DSPRegs>,
517 ClearDefs;
518
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000519// Absolute value
520class ABSQ_S_PH_DESC : ABSQ_S_PH_R2_DESC_BASE<"absq_s.ph", int_mips_absq_s_ph,
521 NoItinerary, DSPRegs>;
522
523class ABSQ_S_W_DESC : ABSQ_S_PH_R2_DESC_BASE<"absq_s.w", int_mips_absq_s_w,
524 NoItinerary, CPURegs>;
525
Akira Hatanakab664ae62012-09-27 03:58:34 +0000526// Precision reduce/expand
527class PRECRQ_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq.qb.ph",
528 int_mips_precrq_qb_ph,
529 NoItinerary, DSPRegs, DSPRegs>,
530 ClearDefs;
531
532class PRECRQ_PH_W_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq.ph.w",
533 int_mips_precrq_ph_w,
534 NoItinerary, DSPRegs, CPURegs>,
535 ClearDefs;
536
537class PRECRQ_RS_PH_W_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq_rs.ph.w",
538 int_mips_precrq_rs_ph_w,
539 NoItinerary, DSPRegs,
540 CPURegs>;
541
542class PRECRQU_S_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrqu_s.qb.ph",
543 int_mips_precrqu_s_qb_ph,
544 NoItinerary, DSPRegs,
545 DSPRegs>;
546
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000547class PRECEQ_W_PHL_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceq.w.phl",
548 int_mips_preceq_w_phl,
549 NoItinerary, CPURegs, DSPRegs>,
550 ClearDefs;
551
552class PRECEQ_W_PHR_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceq.w.phr",
553 int_mips_preceq_w_phr,
554 NoItinerary, CPURegs, DSPRegs>,
555 ClearDefs;
556
557class PRECEQU_PH_QBL_DESC : ABSQ_S_PH_R2_DESC_BASE<"precequ.ph.qbl",
558 int_mips_precequ_ph_qbl,
559 NoItinerary, DSPRegs>,
560 ClearDefs;
561
562class PRECEQU_PH_QBR_DESC : ABSQ_S_PH_R2_DESC_BASE<"precequ.ph.qbr",
563 int_mips_precequ_ph_qbr,
564 NoItinerary, DSPRegs>,
565 ClearDefs;
566
567class PRECEQU_PH_QBLA_DESC : ABSQ_S_PH_R2_DESC_BASE<"precequ.ph.qbla",
568 int_mips_precequ_ph_qbla,
569 NoItinerary, DSPRegs>,
570 ClearDefs;
571
572class PRECEQU_PH_QBRA_DESC : ABSQ_S_PH_R2_DESC_BASE<"precequ.ph.qbra",
573 int_mips_precequ_ph_qbra,
574 NoItinerary, DSPRegs>,
575 ClearDefs;
576
577class PRECEU_PH_QBL_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceu.ph.qbl",
578 int_mips_preceu_ph_qbl,
579 NoItinerary, DSPRegs>,
580 ClearDefs;
581
582class PRECEU_PH_QBR_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceu.ph.qbr",
583 int_mips_preceu_ph_qbr,
584 NoItinerary, DSPRegs>,
585 ClearDefs;
586
587class PRECEU_PH_QBLA_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceu.ph.qbla",
588 int_mips_preceu_ph_qbla,
589 NoItinerary, DSPRegs>,
590 ClearDefs;
591
592class PRECEU_PH_QBRA_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceu.ph.qbra",
593 int_mips_preceu_ph_qbra,
594 NoItinerary, DSPRegs>,
595 ClearDefs;
596
Akira Hatanaka892b1042012-09-27 19:05:08 +0000597// Shift
598class SHLL_QB_DESC : SHLL_QB_R2_DESC_BASE<"shll.qb", int_mips_shll_qb, immZExt3,
599 NoItinerary, DSPRegs>;
600
601class SHLLV_QB_DESC : SHLL_QB_R3_DESC_BASE<"shllv.qb", int_mips_shll_qb,
602 NoItinerary, DSPRegs>;
603
604class SHRL_QB_DESC : SHLL_QB_R2_DESC_BASE<"shrl.qb", int_mips_shrl_qb, immZExt3,
605 NoItinerary, DSPRegs>, ClearDefs;
606
607class SHRLV_QB_DESC : SHLL_QB_R3_DESC_BASE<"shrlv.qb", int_mips_shrl_qb,
608 NoItinerary, DSPRegs>, ClearDefs;
609
610class SHLL_PH_DESC : SHLL_QB_R2_DESC_BASE<"shll.ph", int_mips_shll_ph, immZExt4,
611 NoItinerary, DSPRegs>;
612
613class SHLLV_PH_DESC : SHLL_QB_R3_DESC_BASE<"shllv.ph", int_mips_shll_ph,
614 NoItinerary, DSPRegs>;
615
616class SHLL_S_PH_DESC : SHLL_QB_R2_DESC_BASE<"shll_s.ph", int_mips_shll_s_ph,
617 immZExt4, NoItinerary, DSPRegs>;
618
619class SHLLV_S_PH_DESC : SHLL_QB_R3_DESC_BASE<"shllv_s.ph", int_mips_shll_s_ph,
620 NoItinerary, DSPRegs>;
621
622class SHRA_PH_DESC : SHLL_QB_R2_DESC_BASE<"shra.ph", int_mips_shra_ph, immZExt4,
623 NoItinerary, DSPRegs>, ClearDefs;
624
625class SHRAV_PH_DESC : SHLL_QB_R3_DESC_BASE<"shrav.ph", int_mips_shra_ph,
626 NoItinerary, DSPRegs>, ClearDefs;
627
628class SHRA_R_PH_DESC : SHLL_QB_R2_DESC_BASE<"shra_r.ph", int_mips_shra_r_ph,
629 immZExt4, NoItinerary, DSPRegs>,
630 ClearDefs;
631
632class SHRAV_R_PH_DESC : SHLL_QB_R3_DESC_BASE<"shrav_r.ph", int_mips_shra_r_ph,
633 NoItinerary, DSPRegs>, ClearDefs;
634
635class SHLL_S_W_DESC : SHLL_QB_R2_DESC_BASE<"shll_s.w", int_mips_shll_s_w,
636 immZExt5, NoItinerary, CPURegs>;
637
638class SHLLV_S_W_DESC : SHLL_QB_R3_DESC_BASE<"shllv_s.w", int_mips_shll_s_w,
639 NoItinerary, CPURegs>;
640
641class SHRA_R_W_DESC : SHLL_QB_R2_DESC_BASE<"shra_r.w", int_mips_shra_r_w,
642 immZExt5, NoItinerary, CPURegs>,
643 ClearDefs;
644
645class SHRAV_R_W_DESC : SHLL_QB_R3_DESC_BASE<"shrav_r.w", int_mips_shra_r_w,
646 NoItinerary, CPURegs>;
647
Akira Hatanaka9061a462012-09-27 02:11:20 +0000648// Multiplication
Akira Hatanakad09642b2012-09-27 03:13:59 +0000649class MULEU_S_PH_QBL_DESC : ADDU_QB_DESC_BASE<"muleu_s.ph.qbl",
650 int_mips_muleu_s_ph_qbl,
651 NoItinerary, DSPRegs, DSPRegs>;
652
653class MULEU_S_PH_QBR_DESC : ADDU_QB_DESC_BASE<"muleu_s.ph.qbr",
654 int_mips_muleu_s_ph_qbr,
655 NoItinerary, DSPRegs, DSPRegs>;
656
657class MULEQ_S_W_PHL_DESC : ADDU_QB_DESC_BASE<"muleq_s.w.phl",
658 int_mips_muleq_s_w_phl,
659 NoItinerary, CPURegs, DSPRegs>,
660 IsCommutable;
661
662class MULEQ_S_W_PHR_DESC : ADDU_QB_DESC_BASE<"muleq_s.w.phr",
663 int_mips_muleq_s_w_phr,
664 NoItinerary, CPURegs, DSPRegs>,
665 IsCommutable;
666
667class MULQ_RS_PH_DESC : ADDU_QB_DESC_BASE<"mulq_rs.ph", int_mips_mulq_rs_ph,
668 NoItinerary, DSPRegs, DSPRegs>,
669 IsCommutable;
670
Akira Hatanaka9061a462012-09-27 02:11:20 +0000671class MULSAQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"mulsaq_s.w.ph">;
672
673class MAQ_S_W_PHL_DESC : DPA_W_PH_DESC_BASE<"maq_s.w.phl">;
674
675class MAQ_S_W_PHR_DESC : DPA_W_PH_DESC_BASE<"maq_s.w.phr">;
676
677class MAQ_SA_W_PHL_DESC : DPA_W_PH_DESC_BASE<"maq_sa.w.phl">;
678
679class MAQ_SA_W_PHR_DESC : DPA_W_PH_DESC_BASE<"maq_sa.w.phr">;
680
681// Dot product with accumulate/subtract
682class DPAU_H_QBL_DESC : DPA_W_PH_DESC_BASE<"dpau.h.qbl">;
683
684class DPAU_H_QBR_DESC : DPA_W_PH_DESC_BASE<"dpau.h.qbr">;
685
686class DPSU_H_QBL_DESC : DPA_W_PH_DESC_BASE<"dpsu.h.qbl">;
687
688class DPSU_H_QBR_DESC : DPA_W_PH_DESC_BASE<"dpsu.h.qbr">;
689
690class DPAQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaq_s.w.ph">;
691
692class DPSQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsq_s.w.ph">;
693
694class DPAQ_SA_L_W_DESC : DPA_W_PH_DESC_BASE<"dpaq_sa.l.w">;
695
696class DPSQ_SA_L_W_DESC : DPA_W_PH_DESC_BASE<"dpsq_sa.l.w">;
697
698class MULT_DSP_DESC : MULT_DESC_BASE<"mult">;
699
700class MULTU_DSP_DESC : MULT_DESC_BASE<"multu">;
701
702class MADD_DSP_DESC : MULT_DESC_BASE<"madd">;
703
704class MADDU_DSP_DESC : MULT_DESC_BASE<"maddu">;
705
706class MSUB_DSP_DESC : MULT_DESC_BASE<"msub">;
707
708class MSUBU_DSP_DESC : MULT_DESC_BASE<"msubu">;
709
Akira Hatanakab664ae62012-09-27 03:58:34 +0000710// Comparison
711class CMPU_EQ_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.eq.qb",
712 int_mips_cmpu_eq_qb, NoItinerary,
713 DSPRegs>, IsCommutable;
714
715class CMPU_LT_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.lt.qb",
716 int_mips_cmpu_lt_qb, NoItinerary,
717 DSPRegs>, IsCommutable;
718
719class CMPU_LE_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.le.qb",
720 int_mips_cmpu_le_qb, NoItinerary,
721 DSPRegs>, IsCommutable;
722
723class CMPGU_EQ_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.eq.qb",
724 int_mips_cmpgu_eq_qb,
725 NoItinerary, CPURegs, DSPRegs>,
726 IsCommutable;
727
728class CMPGU_LT_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.lt.qb",
729 int_mips_cmpgu_lt_qb,
730 NoItinerary, CPURegs, DSPRegs>,
731 IsCommutable;
732
733class CMPGU_LE_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.le.qb",
734 int_mips_cmpgu_le_qb,
735 NoItinerary, CPURegs, DSPRegs>,
736 IsCommutable;
737
738class CMP_EQ_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.eq.ph", int_mips_cmp_eq_ph,
739 NoItinerary, DSPRegs>,
740 IsCommutable;
741
742class CMP_LT_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.lt.ph", int_mips_cmp_lt_ph,
743 NoItinerary, DSPRegs>,
744 IsCommutable;
745
746class CMP_LE_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.le.ph", int_mips_cmp_le_ph,
747 NoItinerary, DSPRegs>,
748 IsCommutable;
749
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000750// Misc
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000751class BITREV_DESC : ABSQ_S_PH_R2_DESC_BASE<"bitrev", int_mips_bitrev,
752 NoItinerary, CPURegs>, ClearDefs;
753
Akira Hatanakab664ae62012-09-27 03:58:34 +0000754class PACKRL_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"packrl.ph", int_mips_packrl_ph,
755 NoItinerary, DSPRegs, DSPRegs>,
756 ClearDefs;
757
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000758class REPL_QB_DESC : REPL_DESC_BASE<"repl.qb", int_mips_repl_qb, immZExt8,
759 NoItinerary, DSPRegs>, ClearDefs;
760
761class REPL_PH_DESC : REPL_DESC_BASE<"repl.ph", int_mips_repl_ph, immZExt10,
762 NoItinerary, DSPRegs>, ClearDefs;
763
764class REPLV_QB_DESC : ABSQ_S_PH_R2_DESC_BASE<"replv.qb", int_mips_repl_qb,
765 NoItinerary, DSPRegs, CPURegs>,
766 ClearDefs;
767
768class REPLV_PH_DESC : ABSQ_S_PH_R2_DESC_BASE<"replv.ph", int_mips_repl_ph,
769 NoItinerary, DSPRegs, CPURegs>,
770 ClearDefs;
771
Akira Hatanakab664ae62012-09-27 03:58:34 +0000772class PICK_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"pick.qb", int_mips_pick_qb,
773 NoItinerary, DSPRegs, DSPRegs>,
774 ClearDefs, UseDSPCtrl;
775
776class PICK_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"pick.ph", int_mips_pick_ph,
777 NoItinerary, DSPRegs, DSPRegs>,
778 ClearDefs, UseDSPCtrl;
779
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000780class BPOSGE32_DESC : BPOSGE32_DESC_BASE<"bposge32", NoItinerary>;
781
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000782// Extr
783class EXTP_DESC : EXTR_W_TY1_R1_DESC_BASE<"extp", MipsEXTP, NoItinerary>;
784
785class EXTPV_DESC : EXTR_W_TY1_R2_DESC_BASE<"extpv", MipsEXTP, NoItinerary>;
786
787class EXTPDP_DESC : EXTR_W_TY1_R1_DESC_BASE<"extpdp", MipsEXTPDP, NoItinerary>;
788
789class EXTPDPV_DESC : EXTR_W_TY1_R2_DESC_BASE<"extpdpv", MipsEXTPDP,
790 NoItinerary>;
791
792class EXTR_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr.w", MipsEXTR_W, NoItinerary>;
793
794class EXTRV_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv.w", MipsEXTR_W,
795 NoItinerary>;
796
797class EXTR_R_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_r.w", MipsEXTR_R_W,
798 NoItinerary>;
799
800class EXTRV_R_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_r.w", MipsEXTR_R_W,
801 NoItinerary>;
802
803class EXTR_RS_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_rs.w", MipsEXTR_RS_W,
804 NoItinerary>;
805
806class EXTRV_RS_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_rs.w", MipsEXTR_RS_W,
807 NoItinerary>;
808
809class EXTR_S_H_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_s.h", MipsEXTR_S_H,
810 NoItinerary>;
811
812class EXTRV_S_H_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_s.h", MipsEXTR_S_H,
813 NoItinerary>;
814
Akira Hatanaka9061a462012-09-27 02:11:20 +0000815class SHILO_DESC : SHILO_R1_DESC_BASE<"shilo">;
816
817class SHILOV_DESC : SHILO_R2_DESC_BASE<"shilov">;
818
819class MTHLIP_DESC : MTHLIP_DESC_BASE<"mthlip">;
820
Akira Hatanaka314b43b2012-09-27 04:08:42 +0000821class RDDSP_DESC : RDDSP_DESC_BASE<"rddsp", int_mips_rddsp, NoItinerary>;
822
Akira Hatanaka9061a462012-09-27 02:11:20 +0000823//===----------------------------------------------------------------------===//
824// MIPS DSP Rev 2
Akira Hatanakad09642b2012-09-27 03:13:59 +0000825// Addition/subtraction
826class ADDU_PH_DESC : ADDU_QB_DESC_BASE<"addu.ph", int_mips_addu_ph, NoItinerary,
827 DSPRegs, DSPRegs>, IsCommutable;
828
829class ADDU_S_PH_DESC : ADDU_QB_DESC_BASE<"addu_s.ph", int_mips_addu_s_ph,
830 NoItinerary, DSPRegs, DSPRegs>,
831 IsCommutable;
832
833class SUBU_PH_DESC : ADDU_QB_DESC_BASE<"subu.ph", int_mips_subu_ph, NoItinerary,
834 DSPRegs, DSPRegs>;
835
836class SUBU_S_PH_DESC : ADDU_QB_DESC_BASE<"subu_s.ph", int_mips_subu_s_ph,
837 NoItinerary, DSPRegs, DSPRegs>;
838
Akira Hatanaka334dad62012-09-28 20:16:04 +0000839class ADDUH_QB_DESC : ADDUH_QB_DESC_BASE<"adduh.qb", int_mips_adduh_qb,
840 NoItinerary, DSPRegs>,
841 ClearDefs, IsCommutable;
842
843class ADDUH_R_QB_DESC : ADDUH_QB_DESC_BASE<"adduh_r.qb", int_mips_adduh_r_qb,
844 NoItinerary, DSPRegs>,
845 ClearDefs, IsCommutable;
846
847class SUBUH_QB_DESC : ADDUH_QB_DESC_BASE<"subuh.qb", int_mips_subuh_qb,
848 NoItinerary, DSPRegs>, ClearDefs;
849
850class SUBUH_R_QB_DESC : ADDUH_QB_DESC_BASE<"subuh_r.qb", int_mips_subuh_r_qb,
851 NoItinerary, DSPRegs>, ClearDefs;
852
853class ADDQH_PH_DESC : ADDUH_QB_DESC_BASE<"addqh.ph", int_mips_addqh_ph,
854 NoItinerary, DSPRegs>,
855 ClearDefs, IsCommutable;
856
857class ADDQH_R_PH_DESC : ADDUH_QB_DESC_BASE<"addqh_r.ph", int_mips_addqh_r_ph,
858 NoItinerary, DSPRegs>,
859 ClearDefs, IsCommutable;
860
861class SUBQH_PH_DESC : ADDUH_QB_DESC_BASE<"subqh.ph", int_mips_subqh_ph,
862 NoItinerary, DSPRegs>, ClearDefs;
863
864class SUBQH_R_PH_DESC : ADDUH_QB_DESC_BASE<"subqh_r.ph", int_mips_subqh_r_ph,
865 NoItinerary, DSPRegs>, ClearDefs;
866
867class ADDQH_W_DESC : ADDUH_QB_DESC_BASE<"addqh.w", int_mips_addqh_w,
868 NoItinerary, CPURegs>,
869 ClearDefs, IsCommutable;
870
871class ADDQH_R_W_DESC : ADDUH_QB_DESC_BASE<"addqh_r.w", int_mips_addqh_r_w,
872 NoItinerary, CPURegs>,
873 ClearDefs, IsCommutable;
874
875class SUBQH_W_DESC : ADDUH_QB_DESC_BASE<"subqh.w", int_mips_subqh_w,
876 NoItinerary, CPURegs>, ClearDefs;
877
878class SUBQH_R_W_DESC : ADDUH_QB_DESC_BASE<"subqh_r.w", int_mips_subqh_r_w,
879 NoItinerary, CPURegs>, ClearDefs;
880
Akira Hatanakab664ae62012-09-27 03:58:34 +0000881// Comparison
882class CMPGDU_EQ_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.eq.qb",
883 int_mips_cmpgdu_eq_qb,
884 NoItinerary, CPURegs, DSPRegs>,
885 IsCommutable;
886
887class CMPGDU_LT_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.lt.qb",
888 int_mips_cmpgdu_lt_qb,
889 NoItinerary, CPURegs, DSPRegs>,
890 IsCommutable;
891
892class CMPGDU_LE_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.le.qb",
893 int_mips_cmpgdu_le_qb,
894 NoItinerary, CPURegs, DSPRegs>,
895 IsCommutable;
896
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000897// Absolute
898class ABSQ_S_QB_DESC : ABSQ_S_PH_R2_DESC_BASE<"absq_s.qb", int_mips_absq_s_qb,
899 NoItinerary, DSPRegs>;
900
Akira Hatanakad09642b2012-09-27 03:13:59 +0000901// Multiplication
Akira Hatanaka334dad62012-09-28 20:16:04 +0000902class MUL_PH_DESC : ADDUH_QB_DESC_BASE<"mul.ph", int_mips_mul_ph, NoItinerary,
903 DSPRegs>, IsCommutable;
904
905class MUL_S_PH_DESC : ADDUH_QB_DESC_BASE<"mul_s.ph", int_mips_mul_s_ph,
906 NoItinerary, DSPRegs>, IsCommutable;
907
908class MULQ_S_W_DESC : ADDUH_QB_DESC_BASE<"mulq_s.w", int_mips_mulq_s_w,
909 NoItinerary, CPURegs>, IsCommutable;
910
911class MULQ_RS_W_DESC : ADDUH_QB_DESC_BASE<"mulq_rs.w", int_mips_mulq_rs_w,
912 NoItinerary, CPURegs>, IsCommutable;
913
Akira Hatanakad09642b2012-09-27 03:13:59 +0000914class MULQ_S_PH_DESC : ADDU_QB_DESC_BASE<"mulq_s.ph", int_mips_mulq_s_ph,
915 NoItinerary, DSPRegs, DSPRegs>,
916 IsCommutable;
917
Akira Hatanaka9061a462012-09-27 02:11:20 +0000918// Dot product with accumulate/subtract
919class DPA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpa.w.ph">;
920
921class DPS_W_PH_DESC : DPA_W_PH_DESC_BASE<"dps.w.ph">;
922
923class DPAQX_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaqx_s.w.ph">;
924
925class DPAQX_SA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaqx_sa.w.ph">;
926
927class DPAX_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpax.w.ph">;
928
929class DPSX_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsx.w.ph">;
930
931class DPSQX_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsqx_s.w.ph">;
932
933class DPSQX_SA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsqx_sa.w.ph">;
934
935class MULSA_W_PH_DESC : DPA_W_PH_DESC_BASE<"mulsa.w.ph">;
936
Akira Hatanakab664ae62012-09-27 03:58:34 +0000937// Precision reduce/expand
938class PRECR_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precr.qb.ph",
939 int_mips_precr_qb_ph,
940 NoItinerary, DSPRegs, DSPRegs>;
941
942class PRECR_SRA_PH_W_DESC : PRECR_SRA_PH_W_DESC_BASE<"precr_sra.ph.w",
943 int_mips_precr_sra_ph_w,
944 NoItinerary, DSPRegs,
945 CPURegs>, ClearDefs;
946
947class PRECR_SRA_R_PH_W_DESC : PRECR_SRA_PH_W_DESC_BASE<"precr_sra_r.ph.w",
948 int_mips_precr_sra_r_ph_w,
949 NoItinerary, DSPRegs,
950 CPURegs>, ClearDefs;
951
Akira Hatanaka892b1042012-09-27 19:05:08 +0000952// Shift
953class SHRA_QB_DESC : SHLL_QB_R2_DESC_BASE<"shra.qb", int_mips_shra_qb, immZExt3,
954 NoItinerary, DSPRegs>, ClearDefs;
955
956class SHRAV_QB_DESC : SHLL_QB_R3_DESC_BASE<"shrav.qb", int_mips_shra_qb,
957 NoItinerary, DSPRegs>, ClearDefs;
958
959class SHRA_R_QB_DESC : SHLL_QB_R2_DESC_BASE<"shra_r.qb", int_mips_shra_r_qb,
960 immZExt3, NoItinerary, DSPRegs>,
961 ClearDefs;
962
963class SHRAV_R_QB_DESC : SHLL_QB_R3_DESC_BASE<"shrav_r.qb", int_mips_shra_r_qb,
964 NoItinerary, DSPRegs>, ClearDefs;
965
966class SHRL_PH_DESC : SHLL_QB_R2_DESC_BASE<"shrl.ph", int_mips_shrl_ph, immZExt4,
967 NoItinerary, DSPRegs>, ClearDefs;
968
969class SHRLV_PH_DESC : SHLL_QB_R3_DESC_BASE<"shrlv.ph", int_mips_shrl_ph,
970 NoItinerary, DSPRegs>, ClearDefs;
971
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000972// Pseudos.
973def BPOSGE32_PSEUDO : BPOSGE32_PSEUDO_DESC_BASE<int_mips_bposge32, NoItinerary>;
974
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000975// Instruction defs.
976// MIPS DSP Rev 1
Akira Hatanakad09642b2012-09-27 03:13:59 +0000977def ADDU_QB : ADDU_QB_ENC, ADDU_QB_DESC;
978def ADDU_S_QB : ADDU_S_QB_ENC, ADDU_S_QB_DESC;
979def SUBU_QB : SUBU_QB_ENC, SUBU_QB_DESC;
980def SUBU_S_QB : SUBU_S_QB_ENC, SUBU_S_QB_DESC;
981def ADDQ_PH : ADDQ_PH_ENC, ADDQ_PH_DESC;
982def ADDQ_S_PH : ADDQ_S_PH_ENC, ADDQ_S_PH_DESC;
983def SUBQ_PH : SUBQ_PH_ENC, SUBQ_PH_DESC;
984def SUBQ_S_PH : SUBQ_S_PH_ENC, SUBQ_S_PH_DESC;
985def ADDQ_S_W : ADDQ_S_W_ENC, ADDQ_S_W_DESC;
986def SUBQ_S_W : SUBQ_S_W_ENC, SUBQ_S_W_DESC;
987def ADDSC : ADDSC_ENC, ADDSC_DESC;
988def ADDWC : ADDWC_ENC, ADDWC_DESC;
989def MODSUB : MODSUB_ENC, MODSUB_DESC;
990def RADDU_W_QB : RADDU_W_QB_ENC, RADDU_W_QB_DESC;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000991def ABSQ_S_PH : ABSQ_S_PH_ENC, ABSQ_S_PH_DESC;
992def ABSQ_S_W : ABSQ_S_W_ENC, ABSQ_S_W_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000993def PRECRQ_QB_PH : PRECRQ_QB_PH_ENC, PRECRQ_QB_PH_DESC;
994def PRECRQ_PH_W : PRECRQ_PH_W_ENC, PRECRQ_PH_W_DESC;
995def PRECRQ_RS_PH_W : PRECRQ_RS_PH_W_ENC, PRECRQ_RS_PH_W_DESC;
996def PRECRQU_S_QB_PH : PRECRQU_S_QB_PH_ENC, PRECRQU_S_QB_PH_DESC;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000997def PRECEQ_W_PHL : PRECEQ_W_PHL_ENC, PRECEQ_W_PHL_DESC;
998def PRECEQ_W_PHR : PRECEQ_W_PHR_ENC, PRECEQ_W_PHR_DESC;
999def PRECEQU_PH_QBL : PRECEQU_PH_QBL_ENC, PRECEQU_PH_QBL_DESC;
1000def PRECEQU_PH_QBR : PRECEQU_PH_QBR_ENC, PRECEQU_PH_QBR_DESC;
1001def PRECEQU_PH_QBLA : PRECEQU_PH_QBLA_ENC, PRECEQU_PH_QBLA_DESC;
1002def PRECEQU_PH_QBRA : PRECEQU_PH_QBRA_ENC, PRECEQU_PH_QBRA_DESC;
1003def PRECEU_PH_QBL : PRECEU_PH_QBL_ENC, PRECEU_PH_QBL_DESC;
1004def PRECEU_PH_QBR : PRECEU_PH_QBR_ENC, PRECEU_PH_QBR_DESC;
1005def PRECEU_PH_QBLA : PRECEU_PH_QBLA_ENC, PRECEU_PH_QBLA_DESC;
1006def PRECEU_PH_QBRA : PRECEU_PH_QBRA_ENC, PRECEU_PH_QBRA_DESC;
Akira Hatanaka892b1042012-09-27 19:05:08 +00001007def SHLL_QB : SHLL_QB_ENC, SHLL_QB_DESC;
1008def SHLLV_QB : SHLLV_QB_ENC, SHLLV_QB_DESC;
1009def SHRL_QB : SHRL_QB_ENC, SHRL_QB_DESC;
1010def SHRLV_QB : SHRLV_QB_ENC, SHRLV_QB_DESC;
1011def SHLL_PH : SHLL_PH_ENC, SHLL_PH_DESC;
1012def SHLLV_PH : SHLLV_PH_ENC, SHLLV_PH_DESC;
1013def SHLL_S_PH : SHLL_S_PH_ENC, SHLL_S_PH_DESC;
1014def SHLLV_S_PH : SHLLV_S_PH_ENC, SHLLV_S_PH_DESC;
1015def SHRA_PH : SHRA_PH_ENC, SHRA_PH_DESC;
1016def SHRAV_PH : SHRAV_PH_ENC, SHRAV_PH_DESC;
1017def SHRA_R_PH : SHRA_R_PH_ENC, SHRA_R_PH_DESC;
1018def SHRAV_R_PH : SHRAV_R_PH_ENC, SHRAV_R_PH_DESC;
1019def SHLL_S_W : SHLL_S_W_ENC, SHLL_S_W_DESC;
1020def SHLLV_S_W : SHLLV_S_W_ENC, SHLLV_S_W_DESC;
1021def SHRA_R_W : SHRA_R_W_ENC, SHRA_R_W_DESC;
1022def SHRAV_R_W : SHRAV_R_W_ENC, SHRAV_R_W_DESC;
Akira Hatanakad09642b2012-09-27 03:13:59 +00001023def MULEU_S_PH_QBL : MULEU_S_PH_QBL_ENC, MULEU_S_PH_QBL_DESC;
1024def MULEU_S_PH_QBR : MULEU_S_PH_QBR_ENC, MULEU_S_PH_QBR_DESC;
1025def MULEQ_S_W_PHL : MULEQ_S_W_PHL_ENC, MULEQ_S_W_PHL_DESC;
1026def MULEQ_S_W_PHR : MULEQ_S_W_PHR_ENC, MULEQ_S_W_PHR_DESC;
1027def MULQ_RS_PH : MULQ_RS_PH_ENC, MULQ_RS_PH_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +00001028def MULSAQ_S_W_PH : MULSAQ_S_W_PH_ENC, MULSAQ_S_W_PH_DESC;
1029def MAQ_S_W_PHL : MAQ_S_W_PHL_ENC, MAQ_S_W_PHL_DESC;
1030def MAQ_S_W_PHR : MAQ_S_W_PHR_ENC, MAQ_S_W_PHR_DESC;
1031def MAQ_SA_W_PHL : MAQ_SA_W_PHL_ENC, MAQ_SA_W_PHL_DESC;
1032def MAQ_SA_W_PHR : MAQ_SA_W_PHR_ENC, MAQ_SA_W_PHR_DESC;
1033def DPAU_H_QBL : DPAU_H_QBL_ENC, DPAU_H_QBL_DESC;
1034def DPAU_H_QBR : DPAU_H_QBR_ENC, DPAU_H_QBR_DESC;
1035def DPSU_H_QBL : DPSU_H_QBL_ENC, DPSU_H_QBL_DESC;
1036def DPSU_H_QBR : DPSU_H_QBR_ENC, DPSU_H_QBR_DESC;
1037def DPAQ_S_W_PH : DPAQ_S_W_PH_ENC, DPAQ_S_W_PH_DESC;
1038def DPSQ_S_W_PH : DPSQ_S_W_PH_ENC, DPSQ_S_W_PH_DESC;
1039def DPAQ_SA_L_W : DPAQ_SA_L_W_ENC, DPAQ_SA_L_W_DESC;
1040def DPSQ_SA_L_W : DPSQ_SA_L_W_ENC, DPSQ_SA_L_W_DESC;
1041def MULT_DSP : MULT_DSP_ENC, MULT_DSP_DESC;
1042def MULTU_DSP : MULTU_DSP_ENC, MULTU_DSP_DESC;
1043def MADD_DSP : MADD_DSP_ENC, MADD_DSP_DESC;
1044def MADDU_DSP : MADDU_DSP_ENC, MADDU_DSP_DESC;
1045def MSUB_DSP : MSUB_DSP_ENC, MSUB_DSP_DESC;
1046def MSUBU_DSP : MSUBU_DSP_ENC, MSUBU_DSP_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +00001047def CMPU_EQ_QB : CMPU_EQ_QB_ENC, CMPU_EQ_QB_DESC;
1048def CMPU_LT_QB : CMPU_LT_QB_ENC, CMPU_LT_QB_DESC;
1049def CMPU_LE_QB : CMPU_LE_QB_ENC, CMPU_LE_QB_DESC;
1050def CMPGU_EQ_QB : CMPGU_EQ_QB_ENC, CMPGU_EQ_QB_DESC;
1051def CMPGU_LT_QB : CMPGU_LT_QB_ENC, CMPGU_LT_QB_DESC;
1052def CMPGU_LE_QB : CMPGU_LE_QB_ENC, CMPGU_LE_QB_DESC;
1053def CMP_EQ_PH : CMP_EQ_PH_ENC, CMP_EQ_PH_DESC;
1054def CMP_LT_PH : CMP_LT_PH_ENC, CMP_LT_PH_DESC;
1055def CMP_LE_PH : CMP_LE_PH_ENC, CMP_LE_PH_DESC;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +00001056def BITREV : BITREV_ENC, BITREV_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +00001057def PACKRL_PH : PACKRL_PH_ENC, PACKRL_PH_DESC;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +00001058def REPL_QB : REPL_QB_ENC, REPL_QB_DESC;
1059def REPL_PH : REPL_PH_ENC, REPL_PH_DESC;
1060def REPLV_QB : REPLV_QB_ENC, REPLV_QB_DESC;
1061def REPLV_PH : REPLV_PH_ENC, REPLV_PH_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +00001062def PICK_QB : PICK_QB_ENC, PICK_QB_DESC;
1063def PICK_PH : PICK_PH_ENC, PICK_PH_DESC;
Akira Hatanakae4bd0542012-09-27 02:15:57 +00001064def BPOSGE32 : BPOSGE32_ENC, BPOSGE32_DESC;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +00001065def EXTP : EXTP_ENC, EXTP_DESC;
1066def EXTPV : EXTPV_ENC, EXTPV_DESC;
1067def EXTPDP : EXTPDP_ENC, EXTPDP_DESC;
1068def EXTPDPV : EXTPDPV_ENC, EXTPDPV_DESC;
1069def EXTR_W : EXTR_W_ENC, EXTR_W_DESC;
1070def EXTRV_W : EXTRV_W_ENC, EXTRV_W_DESC;
1071def EXTR_R_W : EXTR_R_W_ENC, EXTR_R_W_DESC;
1072def EXTRV_R_W : EXTRV_R_W_ENC, EXTRV_R_W_DESC;
1073def EXTR_RS_W : EXTR_RS_W_ENC, EXTR_RS_W_DESC;
1074def EXTRV_RS_W : EXTRV_RS_W_ENC, EXTRV_RS_W_DESC;
1075def EXTR_S_H : EXTR_S_H_ENC, EXTR_S_H_DESC;
1076def EXTRV_S_H : EXTRV_S_H_ENC, EXTRV_S_H_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +00001077def SHILO : SHILO_ENC, SHILO_DESC;
1078def SHILOV : SHILOV_ENC, SHILOV_DESC;
1079def MTHLIP : MTHLIP_ENC, MTHLIP_DESC;
Akira Hatanaka314b43b2012-09-27 04:08:42 +00001080def RDDSP : RDDSP_ENC, RDDSP_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +00001081
1082// MIPS DSP Rev 2
1083let Predicates = [HasDSPR2] in {
1084
Akira Hatanakad09642b2012-09-27 03:13:59 +00001085def ADDU_PH : ADDU_PH_ENC, ADDU_PH_DESC;
1086def ADDU_S_PH : ADDU_S_PH_ENC, ADDU_S_PH_DESC;
1087def SUBU_PH : SUBU_PH_ENC, SUBU_PH_DESC;
1088def SUBU_S_PH : SUBU_S_PH_ENC, SUBU_S_PH_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +00001089def CMPGDU_EQ_QB : CMPGDU_EQ_QB_ENC, CMPGDU_EQ_QB_DESC;
1090def CMPGDU_LT_QB : CMPGDU_LT_QB_ENC, CMPGDU_LT_QB_DESC;
1091def CMPGDU_LE_QB : CMPGDU_LE_QB_ENC, CMPGDU_LE_QB_DESC;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +00001092def ABSQ_S_QB : ABSQ_S_QB_ENC, ABSQ_S_QB_DESC;
Akira Hatanaka334dad62012-09-28 20:16:04 +00001093def ADDUH_QB : ADDUH_QB_ENC, ADDUH_QB_DESC;
1094def ADDUH_R_QB : ADDUH_R_QB_ENC, ADDUH_R_QB_DESC;
1095def SUBUH_QB : SUBUH_QB_ENC, SUBUH_QB_DESC;
1096def SUBUH_R_QB : SUBUH_R_QB_ENC, SUBUH_R_QB_DESC;
1097def ADDQH_PH : ADDQH_PH_ENC, ADDQH_PH_DESC;
1098def ADDQH_R_PH : ADDQH_R_PH_ENC, ADDQH_R_PH_DESC;
1099def SUBQH_PH : SUBQH_PH_ENC, SUBQH_PH_DESC;
1100def SUBQH_R_PH : SUBQH_R_PH_ENC, SUBQH_R_PH_DESC;
1101def ADDQH_W : ADDQH_W_ENC, ADDQH_W_DESC;
1102def ADDQH_R_W : ADDQH_R_W_ENC, ADDQH_R_W_DESC;
1103def SUBQH_W : SUBQH_W_ENC, SUBQH_W_DESC;
1104def SUBQH_R_W : SUBQH_R_W_ENC, SUBQH_R_W_DESC;
1105def MUL_PH : MUL_PH_ENC, MUL_PH_DESC;
1106def MUL_S_PH : MUL_S_PH_ENC, MUL_S_PH_DESC;
1107def MULQ_S_W : MULQ_S_W_ENC, MULQ_S_W_DESC;
1108def MULQ_RS_W : MULQ_RS_W_ENC, MULQ_RS_W_DESC;
Akira Hatanakad09642b2012-09-27 03:13:59 +00001109def MULQ_S_PH : MULQ_S_PH_ENC, MULQ_S_PH_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +00001110def DPA_W_PH : DPA_W_PH_ENC, DPA_W_PH_DESC;
1111def DPS_W_PH : DPS_W_PH_ENC, DPS_W_PH_DESC;
1112def DPAQX_S_W_PH : DPAQX_S_W_PH_ENC, DPAQX_S_W_PH_DESC;
1113def DPAQX_SA_W_PH : DPAQX_SA_W_PH_ENC, DPAQX_SA_W_PH_DESC;
1114def DPAX_W_PH : DPAX_W_PH_ENC, DPAX_W_PH_DESC;
1115def DPSX_W_PH : DPSX_W_PH_ENC, DPSX_W_PH_DESC;
1116def DPSQX_S_W_PH : DPSQX_S_W_PH_ENC, DPSQX_S_W_PH_DESC;
1117def DPSQX_SA_W_PH : DPSQX_SA_W_PH_ENC, DPSQX_SA_W_PH_DESC;
1118def MULSA_W_PH : MULSA_W_PH_ENC, MULSA_W_PH_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +00001119def PRECR_QB_PH : PRECR_QB_PH_ENC, PRECR_QB_PH_DESC;
1120def PRECR_SRA_PH_W : PRECR_SRA_PH_W_ENC, PRECR_SRA_PH_W_DESC;
1121def PRECR_SRA_R_PH_W : PRECR_SRA_R_PH_W_ENC, PRECR_SRA_R_PH_W_DESC;
Akira Hatanaka892b1042012-09-27 19:05:08 +00001122def SHRA_QB : SHRA_QB_ENC, SHRA_QB_DESC;
1123def SHRAV_QB : SHRAV_QB_ENC, SHRAV_QB_DESC;
1124def SHRA_R_QB : SHRA_R_QB_ENC, SHRA_R_QB_DESC;
1125def SHRAV_R_QB : SHRAV_R_QB_ENC, SHRAV_R_QB_DESC;
1126def SHRL_PH : SHRL_PH_ENC, SHRL_PH_DESC;
1127def SHRLV_PH : SHRLV_PH_ENC, SHRLV_PH_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +00001128
1129}
1130
1131// Pseudos.
1132def MULSAQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMULSAQ_S_W_PH, NoItinerary,
1133 MULSAQ_S_W_PH>;
1134def MAQ_S_W_PHL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_S_W_PHL, NoItinerary,
1135 MAQ_S_W_PHL>;
1136def MAQ_S_W_PHR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_S_W_PHR, NoItinerary,
1137 MAQ_S_W_PHR>;
1138def MAQ_SA_W_PHL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_SA_W_PHL, NoItinerary,
1139 MAQ_SA_W_PHL>;
1140def MAQ_SA_W_PHR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_SA_W_PHR, NoItinerary,
1141 MAQ_SA_W_PHR>;
1142def DPAU_H_QBL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAU_H_QBL, NoItinerary,
1143 DPAU_H_QBL>;
1144def DPAU_H_QBR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAU_H_QBR, NoItinerary,
1145 DPAU_H_QBR>;
1146def DPSU_H_QBL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSU_H_QBL, NoItinerary,
1147 DPSU_H_QBL>;
1148def DPSU_H_QBR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSU_H_QBR, NoItinerary,
1149 DPSU_H_QBR>;
1150def DPAQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQ_S_W_PH, NoItinerary,
1151 DPAQ_S_W_PH>;
1152def DPSQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQ_S_W_PH, NoItinerary,
1153 DPSQ_S_W_PH>;
1154def DPAQ_SA_L_W_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQ_SA_L_W, NoItinerary,
1155 DPAQ_SA_L_W>;
1156def DPSQ_SA_L_W_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQ_SA_L_W, NoItinerary,
1157 DPSQ_SA_L_W>;
1158
1159def MULT_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMULT, NoItinerary, MULT_DSP>,
1160 IsCommutable;
1161def MULTU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMULTU, NoItinerary, MULTU_DSP>,
1162 IsCommutable;
1163def MADD_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMADD_DSP, NoItinerary, MADD_DSP>,
1164 IsCommutable, UseAC;
1165def MADDU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMADDU_DSP, NoItinerary, MADDU_DSP>,
1166 IsCommutable, UseAC;
1167def MSUB_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMSUB_DSP, NoItinerary, MSUB_DSP>,
1168 UseAC;
1169def MSUBU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMSUBU_DSP, NoItinerary, MSUBU_DSP>,
1170 UseAC;
1171
1172def SHILO_PSEUDO : SHILO_R1_PSEUDO_BASE<MipsSHILO, NoItinerary, SHILO>;
1173def SHILOV_PSEUDO : SHILO_R2_PSEUDO_BASE<MipsSHILO, NoItinerary, SHILOV>;
1174def MTHLIP_PSEUDO : SHILO_R2_PSEUDO_BASE<MipsMTHLIP, NoItinerary, MTHLIP>;
1175
1176let Predicates = [HasDSPR2] in {
1177
1178def DPA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPA_W_PH, NoItinerary, DPA_W_PH>;
1179def DPS_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPS_W_PH, NoItinerary, DPS_W_PH>;
1180def DPAQX_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQX_S_W_PH, NoItinerary,
1181 DPAQX_S_W_PH>;
1182def DPAQX_SA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQX_SA_W_PH, NoItinerary,
1183 DPAQX_SA_W_PH>;
1184def DPAX_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAX_W_PH, NoItinerary,
1185 DPAX_W_PH>;
1186def DPSX_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSX_W_PH, NoItinerary,
1187 DPSX_W_PH>;
1188def DPSQX_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQX_S_W_PH, NoItinerary,
1189 DPSQX_S_W_PH>;
1190def DPSQX_SA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQX_SA_W_PH, NoItinerary,
1191 DPSQX_SA_W_PH>;
1192def MULSA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMULSA_W_PH, NoItinerary,
1193 MULSA_W_PH>;
1194
1195}
Akira Hatanaka1babeaa2012-09-27 02:05:42 +00001196
Akira Hatanaka5eeac4f2012-09-27 01:50:59 +00001197// Patterns.
1198class DSPPat<dag pattern, dag result, Predicate pred = HasDSP> :
1199 Pat<pattern, result>, Requires<[pred]>;
1200
Akira Hatanakade8231ea2012-09-27 01:56:38 +00001201class BitconvertPat<ValueType DstVT, ValueType SrcVT, RegisterClass DstRC,
1202 RegisterClass SrcRC> :
1203 DSPPat<(DstVT (bitconvert (SrcVT SrcRC:$src))),
1204 (COPY_TO_REGCLASS SrcRC:$src, DstRC)>;
1205
1206def : BitconvertPat<i32, v2i16, CPURegs, DSPRegs>;
1207def : BitconvertPat<i32, v4i8, CPURegs, DSPRegs>;
1208def : BitconvertPat<v2i16, i32, DSPRegs, CPURegs>;
1209def : BitconvertPat<v4i8, i32, DSPRegs, CPURegs>;
1210
Akira Hatanaka5eeac4f2012-09-27 01:50:59 +00001211def : DSPPat<(v2i16 (load addr:$a)),
1212 (v2i16 (COPY_TO_REGCLASS (LW addr:$a), DSPRegs))>;
1213def : DSPPat<(v4i8 (load addr:$a)),
1214 (v4i8 (COPY_TO_REGCLASS (LW addr:$a), DSPRegs))>;
1215def : DSPPat<(store (v2i16 DSPRegs:$val), addr:$a),
1216 (SW (COPY_TO_REGCLASS DSPRegs:$val, CPURegs), addr:$a)>;
1217def : DSPPat<(store (v4i8 DSPRegs:$val), addr:$a),
1218 (SW (COPY_TO_REGCLASS DSPRegs:$val, CPURegs), addr:$a)>;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +00001219
1220// Extr patterns.
1221class EXTR_W_TY1_R2_Pat<SDPatternOperator OpNode, Instruction Instr> :
1222 DSPPat<(i32 (OpNode CPURegs:$rs)), (Instr AC0, CPURegs:$rs)>;
1223
1224class EXTR_W_TY1_R1_Pat<SDPatternOperator OpNode, Instruction Instr> :
1225 DSPPat<(i32 (OpNode immZExt5:$shift)), (Instr AC0, immZExt5:$shift)>;
1226
1227def : EXTR_W_TY1_R1_Pat<MipsEXTP, EXTP>;
1228def : EXTR_W_TY1_R2_Pat<MipsEXTP, EXTPV>;
1229def : EXTR_W_TY1_R1_Pat<MipsEXTPDP, EXTPDP>;
1230def : EXTR_W_TY1_R2_Pat<MipsEXTPDP, EXTPDPV>;
1231def : EXTR_W_TY1_R1_Pat<MipsEXTR_W, EXTR_W>;
1232def : EXTR_W_TY1_R2_Pat<MipsEXTR_W, EXTRV_W>;
1233def : EXTR_W_TY1_R1_Pat<MipsEXTR_R_W, EXTR_R_W>;
1234def : EXTR_W_TY1_R2_Pat<MipsEXTR_R_W, EXTRV_R_W>;
1235def : EXTR_W_TY1_R1_Pat<MipsEXTR_RS_W, EXTR_RS_W>;
1236def : EXTR_W_TY1_R2_Pat<MipsEXTR_RS_W, EXTRV_RS_W>;
1237def : EXTR_W_TY1_R1_Pat<MipsEXTR_S_H, EXTR_S_H>;
1238def : EXTR_W_TY1_R2_Pat<MipsEXTR_S_H, EXTRV_S_H>;