| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- SIInstructions.td - SI Instruction Defintions ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // This file was originally auto-generated from a GPU register header file and |
| 10 | // all the instruction definitions were originally commented out. Instructions |
| 11 | // that are not yet supported remain commented out. |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 14 | class InterpSlots { |
| 15 | int P0 = 2; |
| 16 | int P10 = 0; |
| 17 | int P20 = 1; |
| 18 | } |
| 19 | def INTERP : InterpSlots; |
| 20 | |
| 21 | def InterpSlot : Operand<i32> { |
| 22 | let PrintMethod = "printInterpSlot"; |
| 23 | } |
| 24 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 25 | def isSI : Predicate<"Subtarget.device()" |
| 26 | "->getGeneration() == AMDGPUDeviceInfo::HD7XXX">; |
| 27 | |
| 28 | let Predicates = [isSI] in { |
| 29 | |
| 30 | let neverHasSideEffects = 1 in { |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 31 | |
| 32 | let isMoveImm = 1 in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 33 | def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>; |
| 34 | def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>; |
| 35 | def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>; |
| 36 | def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 37 | } // End isMoveImm = 1 |
| 38 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 39 | def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", []>; |
| 40 | def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>; |
| 41 | def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>; |
| 42 | def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>; |
| 43 | def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>; |
| 44 | def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>; |
| 45 | } // End neverHasSideEffects = 1 |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 46 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 47 | ////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>; |
| 48 | ////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>; |
| 49 | ////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>; |
| 50 | ////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>; |
| 51 | ////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>; |
| 52 | ////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>; |
| 53 | ////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>; |
| 54 | ////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>; |
| 55 | //def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>; |
| 56 | //def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>; |
| 57 | def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>; |
| 58 | //def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>; |
| 59 | //def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>; |
| 60 | //def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>; |
| 61 | ////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>; |
| 62 | ////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>; |
| 63 | ////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>; |
| 64 | ////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>; |
| 65 | def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>; |
| 66 | def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>; |
| 67 | def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>; |
| 68 | def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>; |
| 69 | |
| 70 | let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in { |
| 71 | |
| 72 | def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>; |
| 73 | def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>; |
| 74 | def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>; |
| 75 | def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>; |
| 76 | def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>; |
| 77 | def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>; |
| 78 | def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>; |
| 79 | def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>; |
| 80 | |
| 81 | } // End hasSideEffects = 1 |
| 82 | |
| 83 | def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>; |
| 84 | def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>; |
| 85 | def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>; |
| 86 | def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>; |
| 87 | def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>; |
| 88 | def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>; |
| 89 | //def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>; |
| 90 | def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>; |
| 91 | def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>; |
| 92 | def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>; |
| 93 | def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>; |
| 94 | def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>; |
| 95 | |
| 96 | /* |
| 97 | This instruction is disabled for now until we can figure out how to teach |
| 98 | the instruction selector to correctly use the S_CMP* vs V_CMP* |
| 99 | instructions. |
| 100 | |
| 101 | When this instruction is enabled the code generator sometimes produces this |
| 102 | invalid sequence: |
| 103 | |
| 104 | SCC = S_CMPK_EQ_I32 SGPR0, imm |
| 105 | VCC = COPY SCC |
| 106 | VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1 |
| 107 | |
| 108 | def S_CMPK_EQ_I32 : SOPK < |
| 109 | 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1), |
| 110 | "S_CMPK_EQ_I32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 111 | [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 112 | >; |
| 113 | */ |
| 114 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 115 | let isCompare = 1 in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 116 | def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>; |
| 117 | def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>; |
| 118 | def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>; |
| 119 | def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>; |
| 120 | def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>; |
| 121 | def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>; |
| 122 | def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>; |
| 123 | def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>; |
| 124 | def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>; |
| 125 | def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>; |
| 126 | def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 127 | } // End isCompare = 1 |
| 128 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 129 | def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>; |
| 130 | def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>; |
| 131 | //def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>; |
| 132 | def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>; |
| 133 | def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>; |
| 134 | def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>; |
| 135 | //def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>; |
| 136 | //def EXP : EXP_ <0x00000000, "EXP", []>; |
| 137 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 138 | let isCompare = 1 in { |
| 139 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 140 | defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">; |
| 141 | defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_LT>; |
| 142 | defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_EQ>; |
| 143 | defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_LE>; |
| 144 | defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_GT>; |
| 145 | defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32", f32, COND_NE>; |
| 146 | defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_GE>; |
| 147 | defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32">; |
| 148 | defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32">; |
| 149 | defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">; |
| 150 | defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">; |
| 151 | defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">; |
| 152 | defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">; |
| 153 | defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_NE>; |
| 154 | defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">; |
| 155 | defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 156 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 157 | let hasSideEffects = 1, Defs = [EXEC] in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 158 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 159 | defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">; |
| 160 | defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">; |
| 161 | defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">; |
| 162 | defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">; |
| 163 | defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">; |
| 164 | defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">; |
| 165 | defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">; |
| 166 | defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">; |
| 167 | defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">; |
| 168 | defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">; |
| 169 | defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">; |
| 170 | defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">; |
| 171 | defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">; |
| 172 | defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">; |
| 173 | defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">; |
| 174 | defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 175 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 176 | } // End hasSideEffects = 1, Defs = [EXEC] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 177 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 178 | defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">; |
| 179 | defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64">; |
| 180 | defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64">; |
| 181 | defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64">; |
| 182 | defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64">; |
| 183 | defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">; |
| 184 | defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64">; |
| 185 | defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64">; |
| 186 | defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64">; |
| 187 | defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">; |
| 188 | defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">; |
| 189 | defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">; |
| 190 | defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">; |
| 191 | defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64">; |
| 192 | defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">; |
| 193 | defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 194 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 195 | let hasSideEffects = 1, Defs = [EXEC] in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 196 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 197 | defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">; |
| 198 | defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">; |
| 199 | defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">; |
| 200 | defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">; |
| 201 | defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">; |
| 202 | defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">; |
| 203 | defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">; |
| 204 | defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">; |
| 205 | defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">; |
| 206 | defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">; |
| 207 | defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">; |
| 208 | defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">; |
| 209 | defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">; |
| 210 | defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">; |
| 211 | defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">; |
| 212 | defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 213 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 214 | } // End hasSideEffects = 1, Defs = [EXEC] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 215 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 216 | defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">; |
| 217 | defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">; |
| 218 | defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">; |
| 219 | defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">; |
| 220 | defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">; |
| 221 | defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">; |
| 222 | defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">; |
| 223 | defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">; |
| 224 | defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">; |
| 225 | defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">; |
| 226 | defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">; |
| 227 | defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">; |
| 228 | defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">; |
| 229 | defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">; |
| 230 | defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">; |
| 231 | defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 232 | |
| 233 | let hasSideEffects = 1, Defs = [EXEC] in { |
| 234 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 235 | defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">; |
| 236 | defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">; |
| 237 | defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">; |
| 238 | defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">; |
| 239 | defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">; |
| 240 | defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">; |
| 241 | defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">; |
| 242 | defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">; |
| 243 | defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">; |
| 244 | defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">; |
| 245 | defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">; |
| 246 | defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">; |
| 247 | defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">; |
| 248 | defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">; |
| 249 | defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">; |
| 250 | defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 251 | |
| 252 | } // End hasSideEffects = 1, Defs = [EXEC] |
| 253 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 254 | defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">; |
| 255 | defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">; |
| 256 | defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">; |
| 257 | defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">; |
| 258 | defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">; |
| 259 | defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">; |
| 260 | defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">; |
| 261 | defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">; |
| 262 | defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">; |
| 263 | defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">; |
| 264 | defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">; |
| 265 | defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">; |
| 266 | defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">; |
| 267 | defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">; |
| 268 | defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">; |
| 269 | defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 270 | |
| 271 | let hasSideEffects = 1, Defs = [EXEC] in { |
| 272 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 273 | defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">; |
| 274 | defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">; |
| 275 | defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">; |
| 276 | defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">; |
| 277 | defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">; |
| 278 | defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">; |
| 279 | defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">; |
| 280 | defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">; |
| 281 | defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">; |
| 282 | defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">; |
| 283 | defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">; |
| 284 | defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">; |
| 285 | defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">; |
| 286 | defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">; |
| 287 | defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">; |
| 288 | defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 289 | |
| 290 | } // End hasSideEffects = 1, Defs = [EXEC] |
| 291 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 292 | defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">; |
| 293 | defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_LT>; |
| 294 | defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>; |
| 295 | defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_LE>; |
| 296 | defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_GT>; |
| 297 | defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>; |
| 298 | defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_GE>; |
| 299 | defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 300 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 301 | let hasSideEffects = 1, Defs = [EXEC] in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 302 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 303 | defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">; |
| 304 | defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">; |
| 305 | defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">; |
| 306 | defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">; |
| 307 | defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">; |
| 308 | defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">; |
| 309 | defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">; |
| 310 | defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 311 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 312 | } // End hasSideEffects = 1, Defs = [EXEC] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 313 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 314 | defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">; |
| 315 | defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64">; |
| 316 | defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64">; |
| 317 | defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64">; |
| 318 | defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64">; |
| 319 | defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64">; |
| 320 | defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64">; |
| 321 | defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 322 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 323 | let hasSideEffects = 1, Defs = [EXEC] in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 324 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 325 | defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">; |
| 326 | defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">; |
| 327 | defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">; |
| 328 | defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">; |
| 329 | defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">; |
| 330 | defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">; |
| 331 | defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">; |
| 332 | defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 333 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 334 | } // End hasSideEffects = 1, Defs = [EXEC] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 335 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 336 | defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">; |
| 337 | defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32">; |
| 338 | defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32">; |
| 339 | defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32">; |
| 340 | defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32">; |
| 341 | defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32">; |
| 342 | defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32">; |
| 343 | defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 344 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 345 | let hasSideEffects = 1, Defs = [EXEC] in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 346 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 347 | defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">; |
| 348 | defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">; |
| 349 | defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">; |
| 350 | defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">; |
| 351 | defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">; |
| 352 | defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">; |
| 353 | defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">; |
| 354 | defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 355 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 356 | } // End hasSideEffects = 1, Defs = [EXEC] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 357 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 358 | defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">; |
| 359 | defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64">; |
| 360 | defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64">; |
| 361 | defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64">; |
| 362 | defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64">; |
| 363 | defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64">; |
| 364 | defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64">; |
| 365 | defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 366 | |
| 367 | let hasSideEffects = 1, Defs = [EXEC] in { |
| 368 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 369 | defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">; |
| 370 | defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">; |
| 371 | defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">; |
| 372 | defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">; |
| 373 | defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">; |
| 374 | defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">; |
| 375 | defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">; |
| 376 | defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 377 | |
| 378 | } // End hasSideEffects = 1, Defs = [EXEC] |
| 379 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 380 | defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 381 | |
| 382 | let hasSideEffects = 1, Defs = [EXEC] in { |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 383 | defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 384 | } // End hasSideEffects = 1, Defs = [EXEC] |
| 385 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 386 | defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 387 | |
| 388 | let hasSideEffects = 1, Defs = [EXEC] in { |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 389 | defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 390 | } // End hasSideEffects = 1, Defs = [EXEC] |
| 391 | |
| 392 | } // End isCompare = 1 |
| 393 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 394 | //def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>; |
| 395 | //def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>; |
| 396 | //def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>; |
| 397 | def BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>; |
| 398 | //def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>; |
| 399 | //def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>; |
| 400 | //def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>; |
| 401 | //def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>; |
| 402 | //def BUFFER_LOAD_UBYTE : MUBUF_ <0x00000008, "BUFFER_LOAD_UBYTE", []>; |
| 403 | //def BUFFER_LOAD_SBYTE : MUBUF_ <0x00000009, "BUFFER_LOAD_SBYTE", []>; |
| 404 | //def BUFFER_LOAD_USHORT : MUBUF_ <0x0000000a, "BUFFER_LOAD_USHORT", []>; |
| 405 | //def BUFFER_LOAD_SSHORT : MUBUF_ <0x0000000b, "BUFFER_LOAD_SSHORT", []>; |
| Christian Konig | 7a14a47 | 2013-03-18 11:34:00 +0000 | [diff] [blame] | 406 | def BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>; |
| 407 | def BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>; |
| 408 | def BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 409 | //def BUFFER_STORE_BYTE : MUBUF_ <0x00000018, "BUFFER_STORE_BYTE", []>; |
| 410 | //def BUFFER_STORE_SHORT : MUBUF_ <0x0000001a, "BUFFER_STORE_SHORT", []>; |
| Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 411 | |
| 412 | def BUFFER_STORE_DWORD : MUBUF_Store_Helper < |
| 413 | 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32 |
| 414 | >; |
| 415 | |
| 416 | def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper < |
| 417 | 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, i64 |
| 418 | >; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 419 | //def BUFFER_STORE_DWORDX4 : MUBUF_DWORDX4 <0x0000001e, "BUFFER_STORE_DWORDX4", []>; |
| 420 | //def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>; |
| 421 | //def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>; |
| 422 | //def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>; |
| 423 | //def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>; |
| 424 | //def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>; |
| 425 | //def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>; |
| 426 | //def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>; |
| 427 | //def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>; |
| 428 | //def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>; |
| 429 | //def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>; |
| 430 | //def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>; |
| 431 | //def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>; |
| 432 | //def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>; |
| 433 | //def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>; |
| 434 | //def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>; |
| 435 | //def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>; |
| 436 | //def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>; |
| 437 | //def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>; |
| 438 | //def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>; |
| 439 | //def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>; |
| 440 | //def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>; |
| 441 | //def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>; |
| 442 | //def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>; |
| 443 | //def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>; |
| 444 | //def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>; |
| 445 | //def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>; |
| 446 | //def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>; |
| 447 | //def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>; |
| 448 | //def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>; |
| 449 | //def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>; |
| 450 | //def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>; |
| 451 | //def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>; |
| 452 | //def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>; |
| 453 | //def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>; |
| 454 | //def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>; |
| 455 | //def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>; |
| 456 | //def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>; |
| 457 | //def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>; |
| 458 | //def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>; |
| 459 | def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>; |
| 460 | //def TBUFFER_STORE_FORMAT_X : MTBUF_ <0x00000004, "TBUFFER_STORE_FORMAT_X", []>; |
| 461 | //def TBUFFER_STORE_FORMAT_XY : MTBUF_ <0x00000005, "TBUFFER_STORE_FORMAT_XY", []>; |
| 462 | //def TBUFFER_STORE_FORMAT_XYZ : MTBUF_ <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", []>; |
| 463 | //def TBUFFER_STORE_FORMAT_XYZW : MTBUF_ <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", []>; |
| 464 | |
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 465 | let mayLoad = 1 in { |
| 466 | |
| Christian Konig | 9c7afd1 | 2013-03-18 11:33:50 +0000 | [diff] [blame] | 467 | defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SReg_32>; |
| 468 | defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>; |
| 469 | defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>; |
| 470 | defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>; |
| 471 | defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 472 | |
| Christian Konig | 9c7afd1 | 2013-03-18 11:33:50 +0000 | [diff] [blame] | 473 | defm S_BUFFER_LOAD_DWORD : SMRD_Helper < |
| 474 | 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SReg_32 |
| 475 | >; |
| 476 | |
| 477 | defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper < |
| 478 | 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64 |
| 479 | >; |
| 480 | |
| 481 | defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper < |
| 482 | 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128 |
| 483 | >; |
| 484 | |
| 485 | defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper < |
| 486 | 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256 |
| 487 | >; |
| 488 | |
| 489 | defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper < |
| 490 | 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512 |
| 491 | >; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 492 | |
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 493 | } // mayLoad = 1 |
| 494 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 495 | //def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>; |
| 496 | //def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>; |
| 497 | //def IMAGE_LOAD : MIMG_NoPattern_ <"IMAGE_LOAD", 0x00000000>; |
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame^] | 498 | def IMAGE_LOAD_MIP : MIMG_NoSampler_Helper <0x00000001, "IMAGE_LOAD_MIP">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 499 | //def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>; |
| 500 | //def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>; |
| 501 | //def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>; |
| 502 | //def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>; |
| 503 | //def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>; |
| 504 | //def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>; |
| 505 | //def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>; |
| 506 | //def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>; |
| 507 | //def IMAGE_GET_RESINFO : MIMG_NoPattern_ <"IMAGE_GET_RESINFO", 0x0000000e>; |
| 508 | //def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>; |
| 509 | //def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>; |
| 510 | //def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>; |
| 511 | //def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>; |
| 512 | //def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>; |
| 513 | //def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>; |
| 514 | //def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>; |
| 515 | //def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>; |
| 516 | //def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>; |
| 517 | //def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>; |
| 518 | //def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>; |
| 519 | //def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>; |
| 520 | //def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>; |
| 521 | //def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>; |
| 522 | //def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>; |
| 523 | //def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>; |
| 524 | //def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>; |
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame^] | 525 | def IMAGE_SAMPLE : MIMG_Sampler_Helper <0x00000020, "IMAGE_SAMPLE">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 526 | //def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>; |
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame^] | 527 | def IMAGE_SAMPLE_D : MIMG_Sampler_Helper <0x00000022, "IMAGE_SAMPLE_D">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 528 | //def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>; |
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame^] | 529 | def IMAGE_SAMPLE_L : MIMG_Sampler_Helper <0x00000024, "IMAGE_SAMPLE_L">; |
| 530 | def IMAGE_SAMPLE_B : MIMG_Sampler_Helper <0x00000025, "IMAGE_SAMPLE_B">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 531 | //def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>; |
| 532 | //def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>; |
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame^] | 533 | def IMAGE_SAMPLE_C : MIMG_Sampler_Helper <0x00000028, "IMAGE_SAMPLE_C">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 534 | //def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>; |
| 535 | //def IMAGE_SAMPLE_C_D : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D", 0x0000002a>; |
| 536 | //def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>; |
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame^] | 537 | def IMAGE_SAMPLE_C_L : MIMG_Sampler_Helper <0x0000002c, "IMAGE_SAMPLE_C_L">; |
| 538 | def IMAGE_SAMPLE_C_B : MIMG_Sampler_Helper <0x0000002d, "IMAGE_SAMPLE_C_B">; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 539 | //def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>; |
| 540 | //def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>; |
| 541 | //def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>; |
| 542 | //def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>; |
| 543 | //def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>; |
| 544 | //def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>; |
| 545 | //def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>; |
| 546 | //def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>; |
| 547 | //def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>; |
| 548 | //def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>; |
| 549 | //def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>; |
| 550 | //def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>; |
| 551 | //def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>; |
| 552 | //def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>; |
| 553 | //def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>; |
| 554 | //def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>; |
| 555 | //def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>; |
| 556 | //def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>; |
| 557 | //def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>; |
| 558 | //def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>; |
| 559 | //def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>; |
| 560 | //def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>; |
| 561 | //def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>; |
| 562 | //def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>; |
| 563 | //def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>; |
| 564 | //def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>; |
| 565 | //def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>; |
| 566 | //def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>; |
| 567 | //def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>; |
| 568 | //def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>; |
| 569 | //def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>; |
| 570 | //def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>; |
| 571 | //def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>; |
| 572 | //def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>; |
| 573 | //def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>; |
| 574 | //def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>; |
| 575 | //def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>; |
| 576 | //def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>; |
| 577 | //def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>; |
| 578 | //def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>; |
| 579 | //def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>; |
| 580 | //def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>; |
| 581 | //def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>; |
| 582 | //def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>; |
| 583 | //def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>; |
| 584 | //def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>; |
| 585 | //def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>; |
| 586 | //def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>; |
| 587 | //def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>; |
| 588 | //def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>; |
| 589 | //def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>; |
| 590 | //def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>; |
| 591 | //def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>; |
| 592 | //def V_NOP : VOP1_ <0x00000000, "V_NOP", []>; |
| 593 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 594 | |
| 595 | let neverHasSideEffects = 1, isMoveImm = 1 in { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 596 | defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 597 | } // End neverHasSideEffects = 1, isMoveImm = 1 |
| 598 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 599 | defm V_READFIRSTLANE_B32 : VOP1_32 <0x00000002, "V_READFIRSTLANE_B32", []>; |
| 600 | //defm V_CVT_I32_F64 : VOP1_32 <0x00000003, "V_CVT_I32_F64", []>; |
| 601 | //defm V_CVT_F64_I32 : VOP1_64 <0x00000004, "V_CVT_F64_I32", []>; |
| 602 | defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 603 | [(set f32:$dst, (sint_to_fp i32:$src0))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 604 | >; |
| Tom Stellard | c932d73 | 2013-05-06 23:02:07 +0000 | [diff] [blame] | 605 | defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32", |
| 606 | [(set f32:$dst, (uint_to_fp i32:$src0))] |
| 607 | >; |
| Michel Danzer | 8caa904 | 2013-04-10 17:17:56 +0000 | [diff] [blame] | 608 | defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32", []>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 609 | defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 610 | [(set i32:$dst, (fp_to_sint f32:$src0))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 611 | >; |
| 612 | defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>; |
| 613 | ////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>; |
| 614 | //defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>; |
| 615 | //defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>; |
| 616 | //defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>; |
| 617 | //defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>; |
| 618 | //defm V_CVT_F32_F64 : VOP1_32 <0x0000000f, "V_CVT_F32_F64", []>; |
| 619 | //defm V_CVT_F64_F32 : VOP1_64 <0x00000010, "V_CVT_F64_F32", []>; |
| 620 | //defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>; |
| 621 | //defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>; |
| 622 | //defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>; |
| 623 | //defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>; |
| 624 | //defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>; |
| 625 | //defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>; |
| 626 | defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 627 | [(set f32:$dst, (AMDGPUfract f32:$src0))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 628 | >; |
| Tom Stellard | 9b3d253 | 2013-05-06 23:02:00 +0000 | [diff] [blame] | 629 | defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32", |
| 630 | [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))] |
| 631 | >; |
| Michel Danzer | c3ea404 | 2013-02-22 11:22:49 +0000 | [diff] [blame] | 632 | defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 633 | [(set f32:$dst, (fceil f32:$src0))] |
| Michel Danzer | c3ea404 | 2013-02-22 11:22:49 +0000 | [diff] [blame] | 634 | >; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 635 | defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 636 | [(set f32:$dst, (frint f32:$src0))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 637 | >; |
| 638 | defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 639 | [(set f32:$dst, (ffloor f32:$src0))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 640 | >; |
| 641 | defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 642 | [(set f32:$dst, (fexp2 f32:$src0))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 643 | >; |
| 644 | defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>; |
| Michel Danzer | 349cabe | 2013-02-07 14:55:16 +0000 | [diff] [blame] | 645 | defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 646 | [(set f32:$dst, (flog2 f32:$src0))] |
| Michel Danzer | 349cabe | 2013-02-07 14:55:16 +0000 | [diff] [blame] | 647 | >; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 648 | defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>; |
| 649 | defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>; |
| 650 | defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 651 | [(set f32:$dst, (fdiv FP_ONE, f32:$src0))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 652 | >; |
| 653 | defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>; |
| 654 | defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>; |
| 655 | defm V_RSQ_LEGACY_F32 : VOP1_32 < |
| 656 | 0x0000002d, "V_RSQ_LEGACY_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 657 | [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 658 | >; |
| 659 | defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>; |
| 660 | defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64", []>; |
| 661 | defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>; |
| 662 | defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>; |
| 663 | defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>; |
| 664 | defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32", []>; |
| 665 | defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64", []>; |
| 666 | defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>; |
| 667 | defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>; |
| 668 | defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>; |
| 669 | defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>; |
| 670 | defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>; |
| 671 | defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>; |
| 672 | defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>; |
| 673 | //defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>; |
| 674 | defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>; |
| 675 | defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>; |
| 676 | //defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>; |
| 677 | defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>; |
| 678 | //def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>; |
| 679 | defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>; |
| 680 | defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>; |
| 681 | defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>; |
| 682 | |
| 683 | def V_INTERP_P1_F32 : VINTRP < |
| 684 | 0x00000000, |
| 685 | (outs VReg_32:$dst), |
| 686 | (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 687 | "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]", |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 688 | []> { |
| 689 | let DisableEncoding = "$m0"; |
| 690 | } |
| 691 | |
| 692 | def V_INTERP_P2_F32 : VINTRP < |
| 693 | 0x00000001, |
| 694 | (outs VReg_32:$dst), |
| 695 | (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 696 | "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]", |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 697 | []> { |
| 698 | |
| 699 | let Constraints = "$src0 = $dst"; |
| 700 | let DisableEncoding = "$src0,$m0"; |
| 701 | |
| 702 | } |
| 703 | |
| 704 | def V_INTERP_MOV_F32 : VINTRP < |
| 705 | 0x00000002, |
| 706 | (outs VReg_32:$dst), |
| Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 707 | (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 708 | "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]", |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 709 | []> { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 710 | let DisableEncoding = "$m0"; |
| 711 | } |
| 712 | |
| 713 | //def S_NOP : SOPP_ <0x00000000, "S_NOP", []>; |
| 714 | |
| 715 | let isTerminator = 1 in { |
| 716 | |
| 717 | def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM", |
| 718 | [(IL_retflag)]> { |
| 719 | let SIMM16 = 0; |
| 720 | let isBarrier = 1; |
| 721 | let hasCtrlDep = 1; |
| 722 | } |
| 723 | |
| 724 | let isBranch = 1 in { |
| 725 | def S_BRANCH : SOPP < |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 726 | 0x00000002, (ins brtarget:$target), "S_BRANCH $target", |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 727 | [(br bb:$target)]> { |
| 728 | let isBarrier = 1; |
| 729 | } |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 730 | |
| 731 | let DisableEncoding = "$scc" in { |
| 732 | def S_CBRANCH_SCC0 : SOPP < |
| 733 | 0x00000004, (ins brtarget:$target, SCCReg:$scc), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 734 | "S_CBRANCH_SCC0 $target", [] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 735 | >; |
| 736 | def S_CBRANCH_SCC1 : SOPP < |
| 737 | 0x00000005, (ins brtarget:$target, SCCReg:$scc), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 738 | "S_CBRANCH_SCC1 $target", |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 739 | [] |
| 740 | >; |
| 741 | } // End DisableEncoding = "$scc" |
| 742 | |
| 743 | def S_CBRANCH_VCCZ : SOPP < |
| 744 | 0x00000006, (ins brtarget:$target, VCCReg:$vcc), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 745 | "S_CBRANCH_VCCZ $target", |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 746 | [] |
| 747 | >; |
| 748 | def S_CBRANCH_VCCNZ : SOPP < |
| 749 | 0x00000007, (ins brtarget:$target, VCCReg:$vcc), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 750 | "S_CBRANCH_VCCNZ $target", |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 751 | [] |
| 752 | >; |
| 753 | |
| 754 | let DisableEncoding = "$exec" in { |
| 755 | def S_CBRANCH_EXECZ : SOPP < |
| 756 | 0x00000008, (ins brtarget:$target, EXECReg:$exec), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 757 | "S_CBRANCH_EXECZ $target", |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 758 | [] |
| 759 | >; |
| 760 | def S_CBRANCH_EXECNZ : SOPP < |
| 761 | 0x00000009, (ins brtarget:$target, EXECReg:$exec), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 762 | "S_CBRANCH_EXECNZ $target", |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 763 | [] |
| 764 | >; |
| 765 | } // End DisableEncoding = "$exec" |
| 766 | |
| 767 | |
| 768 | } // End isBranch = 1 |
| 769 | } // End isTerminator = 1 |
| 770 | |
| 771 | //def S_BARRIER : SOPP_ <0x0000000a, "S_BARRIER", []>; |
| 772 | let hasSideEffects = 1 in { |
| 773 | def S_WAITCNT : SOPP <0x0000000c, (ins i32imm:$simm16), "S_WAITCNT $simm16", |
| 774 | [] |
| 775 | >; |
| 776 | } // End hasSideEffects |
| 777 | //def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>; |
| 778 | //def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>; |
| 779 | //def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>; |
| 780 | //def S_SENDMSG : SOPP_ <0x00000010, "S_SENDMSG", []>; |
| 781 | //def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>; |
| 782 | //def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>; |
| 783 | //def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>; |
| 784 | //def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>; |
| 785 | //def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>; |
| 786 | //def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>; |
| 787 | |
| 788 | def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 789 | (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc), |
| 790 | "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]", |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 791 | [] |
| 792 | >{ |
| 793 | let DisableEncoding = "$vcc"; |
| 794 | } |
| 795 | |
| 796 | def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst), |
| Christian Konig | f82901a | 2013-02-26 17:52:23 +0000 | [diff] [blame] | 797 | (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2, |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 798 | InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg), |
| 799 | "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 800 | [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 801 | >; |
| 802 | |
| 803 | //f32 pattern for V_CNDMASK_B32_e64 |
| 804 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 805 | (f32 (select i1:$src2, f32:$src1, f32:$src0)), |
| 806 | (V_CNDMASK_B32_e64 $src0, $src1, $src2) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 807 | >; |
| 808 | |
| 809 | defm V_READLANE_B32 : VOP2_32 <0x00000001, "V_READLANE_B32", []>; |
| 810 | defm V_WRITELANE_B32 : VOP2_32 <0x00000002, "V_WRITELANE_B32", []>; |
| 811 | |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 812 | let isCommutable = 1 in { |
| Christian Konig | 71088e6 | 2013-02-21 15:17:41 +0000 | [diff] [blame] | 813 | defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 814 | [(set f32:$dst, (fadd f32:$src0, f32:$src1))] |
| Christian Konig | 71088e6 | 2013-02-21 15:17:41 +0000 | [diff] [blame] | 815 | >; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 816 | |
| Christian Konig | 71088e6 | 2013-02-21 15:17:41 +0000 | [diff] [blame] | 817 | defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 818 | [(set f32:$dst, (fsub f32:$src0, f32:$src1))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 819 | >; |
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 820 | defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">; |
| 821 | } // End isCommutable = 1 |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 822 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 823 | defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 824 | |
| 825 | let isCommutable = 1 in { |
| 826 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 827 | defm V_MUL_LEGACY_F32 : VOP2_32 < |
| 828 | 0x00000007, "V_MUL_LEGACY_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 829 | [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 830 | >; |
| 831 | |
| 832 | defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 833 | [(set f32:$dst, (fmul f32:$src0, f32:$src1))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 834 | >; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 835 | |
| 836 | } // End isCommutable = 1 |
| 837 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 838 | //defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24", []>; |
| 839 | //defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>; |
| 840 | //defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24", []>; |
| 841 | //defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 842 | |
| 843 | let isCommutable = 1 in { |
| 844 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 845 | defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 846 | [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 847 | >; |
| 848 | |
| 849 | defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 850 | [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 851 | >; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 852 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 853 | defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>; |
| 854 | defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>; |
| Tom Stellard | cf6452c | 2013-05-06 23:02:04 +0000 | [diff] [blame] | 855 | defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32", |
| 856 | [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))] |
| 857 | >; |
| 858 | defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32", |
| 859 | [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))] |
| 860 | >; |
| 861 | defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32", |
| 862 | [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))] |
| 863 | >; |
| 864 | defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32", |
| 865 | [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))] |
| 866 | >; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 867 | |
| Christian Konig | 20a7e6b | 2013-03-27 09:12:44 +0000 | [diff] [blame] | 868 | defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 869 | [(set i32:$dst, (srl i32:$src0, i32:$src1))] |
| Christian Konig | 20a7e6b | 2013-03-27 09:12:44 +0000 | [diff] [blame] | 870 | >; |
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 871 | defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">; |
| 872 | |
| Christian Konig | 20a7e6b | 2013-03-27 09:12:44 +0000 | [diff] [blame] | 873 | defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 874 | [(set i32:$dst, (sra i32:$src0, i32:$src1))] |
| Christian Konig | 20a7e6b | 2013-03-27 09:12:44 +0000 | [diff] [blame] | 875 | >; |
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 876 | defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">; |
| 877 | |
| Christian Konig | 082a14a | 2013-03-18 11:34:05 +0000 | [diff] [blame] | 878 | defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 879 | [(set i32:$dst, (shl i32:$src0, i32:$src1))] |
| Christian Konig | 082a14a | 2013-03-18 11:34:05 +0000 | [diff] [blame] | 880 | >; |
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 881 | defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 882 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 883 | defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 884 | [(set i32:$dst, (and i32:$src0, i32:$src1))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 885 | >; |
| 886 | defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 887 | [(set i32:$dst, (or i32:$src0, i32:$src1))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 888 | >; |
| 889 | defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 890 | [(set i32:$dst, (xor i32:$src0, i32:$src1))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 891 | >; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 892 | |
| 893 | } // End isCommutable = 1 |
| 894 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 895 | defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32", []>; |
| 896 | defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>; |
| 897 | defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>; |
| 898 | defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>; |
| 899 | //defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>; |
| 900 | //defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>; |
| 901 | //defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 902 | |
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 903 | let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC |
| Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 904 | defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 905 | [(set i32:$dst, (add (i32 VSrc_32:$src0), (i32 VReg_32:$src1)))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 906 | >; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 907 | |
| Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 908 | defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 909 | [(set i32:$dst, (sub i32:$src0, i32:$src1))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 910 | >; |
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 911 | defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], "V_SUB_I32">; |
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 912 | |
| Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 913 | let Uses = [VCC] in { // Carry-out comes from VCC |
| 914 | defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", []>; |
| 915 | defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", []>; |
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 916 | defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], "V_SUBB_U32">; |
| Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 917 | } // End Uses = [VCC] |
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 918 | } // End isCommutable = 1, Defs = [VCC] |
| 919 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 920 | defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>; |
| 921 | ////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>; |
| 922 | ////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>; |
| 923 | ////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>; |
| 924 | defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 925 | [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 926 | >; |
| 927 | ////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>; |
| 928 | ////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>; |
| 929 | def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32", []>; |
| 930 | def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32", []>; |
| 931 | def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32", []>; |
| 932 | def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32", []>; |
| 933 | def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32", []>; |
| 934 | def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32", []>; |
| 935 | def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32", []>; |
| 936 | def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32", []>; |
| 937 | def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32", []>; |
| 938 | def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32", []>; |
| 939 | def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32", []>; |
| 940 | def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32", []>; |
| 941 | ////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>; |
| 942 | ////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>; |
| 943 | ////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>; |
| 944 | ////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>; |
| 945 | //def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>; |
| 946 | |
| 947 | let neverHasSideEffects = 1 in { |
| 948 | |
| 949 | def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>; |
| 950 | def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>; |
| 951 | //def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24", []>; |
| 952 | //def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24", []>; |
| 953 | |
| 954 | } // End neverHasSideEffects |
| 955 | def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>; |
| 956 | def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>; |
| 957 | def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>; |
| 958 | def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>; |
| 959 | def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32", []>; |
| 960 | def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32", []>; |
| 961 | def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32", []>; |
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 962 | defm : BFIPatterns <V_BFI_B32>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 963 | def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32", []>; |
| 964 | def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64", []>; |
| 965 | //def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>; |
| 966 | def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>; |
| 967 | def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>; |
| 968 | def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>; |
| 969 | ////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>; |
| 970 | ////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>; |
| 971 | ////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>; |
| 972 | ////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>; |
| 973 | ////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>; |
| 974 | ////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>; |
| 975 | ////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>; |
| 976 | ////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>; |
| 977 | ////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>; |
| 978 | //def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>; |
| 979 | //def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>; |
| 980 | //def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>; |
| 981 | def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>; |
| 982 | ////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>; |
| 983 | def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>; |
| 984 | def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>; |
| 985 | def V_LSHL_B64 : VOP3_64 <0x00000161, "V_LSHL_B64", []>; |
| 986 | def V_LSHR_B64 : VOP3_64 <0x00000162, "V_LSHR_B64", []>; |
| 987 | def V_ASHR_I64 : VOP3_64 <0x00000163, "V_ASHR_I64", []>; |
| 988 | def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>; |
| 989 | def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>; |
| 990 | def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>; |
| 991 | def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>; |
| 992 | def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>; |
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 993 | |
| 994 | let isCommutable = 1 in { |
| 995 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 996 | def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>; |
| 997 | def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>; |
| 998 | def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>; |
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 999 | def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>; |
| 1000 | |
| 1001 | } // isCommutable = 1 |
| 1002 | |
| Tom Stellard | ecacb80 | 2013-02-07 19:39:42 +0000 | [diff] [blame] | 1003 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1004 | (mul i32:$src0, i32:$src1), |
| 1005 | (V_MUL_LO_I32 $src0, $src1, (i32 0)) |
| Tom Stellard | ecacb80 | 2013-02-07 19:39:42 +0000 | [diff] [blame] | 1006 | >; |
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1007 | |
| 1008 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1009 | (mulhu i32:$src0, i32:$src1), |
| 1010 | (V_MUL_HI_U32 $src0, $src1, (i32 0)) |
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1011 | >; |
| 1012 | |
| 1013 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1014 | (mulhs i32:$src0, i32:$src1), |
| 1015 | (V_MUL_HI_I32 $src0, $src1, (i32 0)) |
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1016 | >; |
| 1017 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1018 | def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>; |
| 1019 | def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>; |
| 1020 | def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>; |
| 1021 | def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>; |
| 1022 | //def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>; |
| 1023 | //def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>; |
| 1024 | //def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>; |
| 1025 | def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>; |
| 1026 | def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>; |
| 1027 | def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>; |
| 1028 | def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32", []>; |
| 1029 | def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32", []>; |
| 1030 | def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32", []>; |
| 1031 | def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32", []>; |
| 1032 | def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", []>; |
| 1033 | def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", []>; |
| 1034 | def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", []>; |
| 1035 | def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", []>; |
| 1036 | |
| 1037 | def S_CSELECT_B32 : SOP2 < |
| 1038 | 0x0000000a, (outs SReg_32:$dst), |
| 1039 | (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32", |
| Tom Stellard | 5447ae2 | 2013-05-02 15:30:07 +0000 | [diff] [blame] | 1040 | [] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1041 | >; |
| 1042 | |
| 1043 | def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>; |
| 1044 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1045 | def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", []>; |
| 1046 | |
| 1047 | def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1048 | [(set i64:$dst, (and i64:$src0, i64:$src1))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1049 | >; |
| Christian Konig | a881179 | 2013-02-16 11:28:30 +0000 | [diff] [blame] | 1050 | |
| 1051 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1052 | (i1 (and i1:$src0, i1:$src1)), |
| 1053 | (S_AND_B64 $src0, $src1) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1054 | >; |
| Christian Konig | a881179 | 2013-02-16 11:28:30 +0000 | [diff] [blame] | 1055 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1056 | def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", []>; |
| 1057 | def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", []>; |
| Michel Danzer | 00fb283 | 2013-02-22 11:22:54 +0000 | [diff] [blame] | 1058 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1059 | (i1 (or i1:$src0, i1:$src1)), |
| 1060 | (S_OR_B64 $src0, $src1) |
| Michel Danzer | 00fb283 | 2013-02-22 11:22:54 +0000 | [diff] [blame] | 1061 | >; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1062 | def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", []>; |
| 1063 | def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64", []>; |
| Tom Stellard | 5a68794 | 2012-12-17 15:14:56 +0000 | [diff] [blame] | 1064 | def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>; |
| 1065 | def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>; |
| 1066 | def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>; |
| 1067 | def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1068 | def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>; |
| 1069 | def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>; |
| 1070 | def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>; |
| 1071 | def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>; |
| 1072 | def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>; |
| 1073 | def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>; |
| 1074 | def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32", []>; |
| 1075 | def S_LSHL_B64 : SOP2_64 <0x0000001f, "S_LSHL_B64", []>; |
| 1076 | def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32", []>; |
| 1077 | def S_LSHR_B64 : SOP2_64 <0x00000021, "S_LSHR_B64", []>; |
| 1078 | def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32", []>; |
| 1079 | def S_ASHR_I64 : SOP2_64 <0x00000023, "S_ASHR_I64", []>; |
| 1080 | def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>; |
| 1081 | def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>; |
| 1082 | def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>; |
| 1083 | def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>; |
| 1084 | def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>; |
| 1085 | def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>; |
| 1086 | def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>; |
| 1087 | //def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>; |
| 1088 | def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>; |
| 1089 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1090 | let isCodeGenOnly = 1, isPseudo = 1 in { |
| 1091 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1092 | def LOAD_CONST : AMDGPUShaderInst < |
| 1093 | (outs GPRF32:$dst), |
| 1094 | (ins i32imm:$src), |
| 1095 | "LOAD_CONST $dst, $src", |
| 1096 | [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))] |
| 1097 | >; |
| 1098 | |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1099 | // SI Psuedo instructions. These are used by the CFG structurizer pass |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1100 | // and should be lowered to ISA instructions prior to codegen. |
| 1101 | |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1102 | let mayLoad = 1, mayStore = 1, hasSideEffects = 1, |
| 1103 | Uses = [EXEC], Defs = [EXEC] in { |
| 1104 | |
| 1105 | let isBranch = 1, isTerminator = 1 in { |
| 1106 | |
| 1107 | def SI_IF : InstSI < |
| 1108 | (outs SReg_64:$dst), |
| Christian Konig | a881179 | 2013-02-16 11:28:30 +0000 | [diff] [blame] | 1109 | (ins SReg_64:$vcc, brtarget:$target), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1110 | "SI_IF $dst, $vcc, $target", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1111 | [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1112 | >; |
| 1113 | |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1114 | def SI_ELSE : InstSI < |
| 1115 | (outs SReg_64:$dst), |
| 1116 | (ins SReg_64:$src, brtarget:$target), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1117 | "SI_ELSE $dst, $src, $target", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1118 | [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]> { |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1119 | |
| 1120 | let Constraints = "$src = $dst"; |
| 1121 | } |
| 1122 | |
| 1123 | def SI_LOOP : InstSI < |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1124 | (outs), |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1125 | (ins SReg_64:$saved, brtarget:$target), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1126 | "SI_LOOP $saved, $target", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1127 | [(int_SI_loop i64:$saved, bb:$target)] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1128 | >; |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1129 | |
| 1130 | } // end isBranch = 1, isTerminator = 1 |
| 1131 | |
| 1132 | def SI_BREAK : InstSI < |
| 1133 | (outs SReg_64:$dst), |
| 1134 | (ins SReg_64:$src), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1135 | "SI_ELSE $dst, $src", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1136 | [(set i64:$dst, (int_SI_break i64:$src))] |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1137 | >; |
| 1138 | |
| 1139 | def SI_IF_BREAK : InstSI < |
| 1140 | (outs SReg_64:$dst), |
| Christian Konig | a881179 | 2013-02-16 11:28:30 +0000 | [diff] [blame] | 1141 | (ins SReg_64:$vcc, SReg_64:$src), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1142 | "SI_IF_BREAK $dst, $vcc, $src", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1143 | [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))] |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1144 | >; |
| 1145 | |
| 1146 | def SI_ELSE_BREAK : InstSI < |
| 1147 | (outs SReg_64:$dst), |
| 1148 | (ins SReg_64:$src0, SReg_64:$src1), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1149 | "SI_ELSE_BREAK $dst, $src0, $src1", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1150 | [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))] |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1151 | >; |
| 1152 | |
| 1153 | def SI_END_CF : InstSI < |
| 1154 | (outs), |
| 1155 | (ins SReg_64:$saved), |
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1156 | "SI_END_CF $saved", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1157 | [(int_SI_end_cf i64:$saved)] |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1158 | >; |
| 1159 | |
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 1160 | def SI_KILL : InstSI < |
| 1161 | (outs), |
| 1162 | (ins VReg_32:$src), |
| 1163 | "SI_KIL $src", |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1164 | [(int_AMDGPU_kill f32:$src)] |
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 1165 | >; |
| 1166 | |
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1167 | } // end mayLoad = 1, mayStore = 1, hasSideEffects = 1 |
| 1168 | // Uses = [EXEC], Defs = [EXEC] |
| 1169 | |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1170 | let Uses = [EXEC], Defs = [EXEC,VCC,M0] in { |
| 1171 | |
| 1172 | def SI_INDIRECT_SRC : InstSI < |
| 1173 | (outs VReg_32:$dst, SReg_64:$temp), |
| 1174 | (ins unknown:$src, VSrc_32:$idx, i32imm:$off), |
| 1175 | "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off", |
| 1176 | [] |
| 1177 | >; |
| 1178 | |
| 1179 | class SI_INDIRECT_DST<RegisterClass rc> : InstSI < |
| 1180 | (outs rc:$dst, SReg_64:$temp), |
| 1181 | (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val), |
| 1182 | "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val", |
| 1183 | [] |
| 1184 | > { |
| 1185 | let Constraints = "$src = $dst"; |
| 1186 | } |
| 1187 | |
| 1188 | def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>; |
| 1189 | def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>; |
| 1190 | def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>; |
| 1191 | def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>; |
| 1192 | |
| 1193 | } // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0] |
| 1194 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1195 | } // end IsCodeGenOnly, isPseudo |
| 1196 | |
| Christian Konig | 2aca043 | 2013-02-21 15:17:32 +0000 | [diff] [blame] | 1197 | def : Pat< |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1198 | (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2), |
| 1199 | (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0)) |
| Christian Konig | 2aca043 | 2013-02-21 15:17:32 +0000 | [diff] [blame] | 1200 | >; |
| 1201 | |
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 1202 | def : Pat < |
| 1203 | (int_AMDGPU_kilp), |
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 1204 | (SI_KILL (V_MOV_B32_e32 0xbf800000)) |
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 1205 | >; |
| 1206 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1207 | /* int_SI_vs_load_input */ |
| 1208 | def : Pat< |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1209 | (int_SI_vs_load_input v16i8:$tlst, IMM12bit:$attr_offset, |
| 1210 | i32:$buf_idx_vgpr), |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1211 | (BUFFER_LOAD_FORMAT_XYZW imm:$attr_offset, 0, 1, 0, 0, 0, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1212 | $buf_idx_vgpr, $tlst, 0, 0, 0) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1213 | >; |
| 1214 | |
| 1215 | /* int_SI_export */ |
| 1216 | def : Pat < |
| 1217 | (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1218 | f32:$src0, f32:$src1, f32:$src2, f32:$src3), |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1219 | (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1220 | $src0, $src1, $src2, $src3) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1221 | >; |
| 1222 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1223 | /********** ======================= **********/ |
| 1224 | /********** Image sampling patterns **********/ |
| 1225 | /********** ======================= **********/ |
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 1226 | |
| 1227 | /* int_SI_sample for simple 1D texture lookup */ |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1228 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1229 | (int_SI_sample v1i32:$addr, v32i8:$rsrc, v16i8:$sampler, imm), |
| 1230 | (IMAGE_SAMPLE 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1231 | >; |
| 1232 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1233 | class SamplePattern<Intrinsic name, MIMG opcode, ValueType vt> : Pat < |
| 1234 | (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, imm), |
| 1235 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) |
| Tom Stellard | c9b9031 | 2013-01-21 15:40:48 +0000 | [diff] [blame] | 1236 | >; |
| 1237 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1238 | class SampleRectPattern<Intrinsic name, MIMG opcode, ValueType vt> : Pat < |
| 1239 | (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_RECT), |
| 1240 | (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1241 | >; |
| 1242 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1243 | class SampleArrayPattern<Intrinsic name, MIMG opcode, ValueType vt> : Pat < |
| 1244 | (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_ARRAY), |
| 1245 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler) |
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 1246 | >; |
| 1247 | |
| 1248 | class SampleShadowPattern<Intrinsic name, MIMG opcode, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1249 | ValueType vt> : Pat < |
| 1250 | (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_SHADOW), |
| 1251 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) |
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 1252 | >; |
| 1253 | |
| 1254 | class SampleShadowArrayPattern<Intrinsic name, MIMG opcode, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1255 | ValueType vt> : Pat < |
| 1256 | (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_SHADOW_ARRAY), |
| 1257 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler) |
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 1258 | >; |
| 1259 | |
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 1260 | /* int_SI_sample* for texture lookups consuming more address parameters */ |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1261 | multiclass SamplePatterns<ValueType addr_type> { |
| 1262 | def : SamplePattern <int_SI_sample, IMAGE_SAMPLE, addr_type>; |
| 1263 | def : SampleRectPattern <int_SI_sample, IMAGE_SAMPLE, addr_type>; |
| 1264 | def : SampleArrayPattern <int_SI_sample, IMAGE_SAMPLE, addr_type>; |
| 1265 | def : SampleShadowPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_type>; |
| 1266 | def : SampleShadowArrayPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_type>; |
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 1267 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1268 | def : SamplePattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_type>; |
| 1269 | def : SampleArrayPattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_type>; |
| 1270 | def : SampleShadowPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_type>; |
| 1271 | def : SampleShadowArrayPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_type>; |
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 1272 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1273 | def : SamplePattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_type>; |
| 1274 | def : SampleArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_type>; |
| 1275 | def : SampleShadowPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_type>; |
| 1276 | def : SampleShadowArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_type>; |
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 1277 | } |
| 1278 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1279 | defm : SamplePatterns<v2i32>; |
| 1280 | defm : SamplePatterns<v4i32>; |
| 1281 | defm : SamplePatterns<v8i32>; |
| 1282 | defm : SamplePatterns<v16i32>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1283 | |
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame^] | 1284 | /* int_SI_imageload for texture fetches consuming varying address parameters */ |
| 1285 | class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat < |
| 1286 | (name addr_type:$addr, v32i8:$rsrc, imm), |
| 1287 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc) |
| 1288 | >; |
| 1289 | |
| 1290 | class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat < |
| 1291 | (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY), |
| 1292 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc) |
| 1293 | >; |
| 1294 | |
| 1295 | multiclass ImageLoadPatterns<ValueType addr_type> { |
| 1296 | def : ImageLoadPattern <int_SI_imageload, IMAGE_LOAD_MIP, addr_type>; |
| 1297 | def : ImageLoadArrayPattern <int_SI_imageload, IMAGE_LOAD_MIP, addr_type>; |
| 1298 | } |
| 1299 | |
| 1300 | defm : ImageLoadPatterns<v2i32>; |
| 1301 | defm : ImageLoadPatterns<v4i32>; |
| 1302 | |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1303 | /********** ============================================ **********/ |
| 1304 | /********** Extraction, Insertion, Building and Casting **********/ |
| 1305 | /********** ============================================ **********/ |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1306 | |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1307 | foreach Index = 0-2 in { |
| 1308 | def Extract_Element_v2i32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1309 | i32, v2i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1310 | >; |
| 1311 | def Insert_Element_v2i32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1312 | i32, v2i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1313 | >; |
| 1314 | |
| 1315 | def Extract_Element_v2f32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1316 | f32, v2f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1317 | >; |
| 1318 | def Insert_Element_v2f32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1319 | f32, v2f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1320 | >; |
| 1321 | } |
| 1322 | |
| 1323 | foreach Index = 0-3 in { |
| 1324 | def Extract_Element_v4i32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1325 | i32, v4i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1326 | >; |
| 1327 | def Insert_Element_v4i32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1328 | i32, v4i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1329 | >; |
| 1330 | |
| 1331 | def Extract_Element_v4f32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1332 | f32, v4f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1333 | >; |
| 1334 | def Insert_Element_v4f32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1335 | f32, v4f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1336 | >; |
| 1337 | } |
| 1338 | |
| 1339 | foreach Index = 0-7 in { |
| 1340 | def Extract_Element_v8i32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1341 | i32, v8i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1342 | >; |
| 1343 | def Insert_Element_v8i32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1344 | i32, v8i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1345 | >; |
| 1346 | |
| 1347 | def Extract_Element_v8f32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1348 | f32, v8f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1349 | >; |
| 1350 | def Insert_Element_v8f32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1351 | f32, v8f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1352 | >; |
| 1353 | } |
| 1354 | |
| 1355 | foreach Index = 0-15 in { |
| 1356 | def Extract_Element_v16i32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1357 | i32, v16i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1358 | >; |
| 1359 | def Insert_Element_v16i32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1360 | i32, v16i32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1361 | >; |
| 1362 | |
| 1363 | def Extract_Element_v16f32_#Index : Extract_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1364 | f32, v16f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1365 | >; |
| 1366 | def Insert_Element_v16f32_#Index : Insert_Element < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1367 | f32, v16f32, Index, !cast<SubRegIndex>(sub#Index) |
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 1368 | >; |
| 1369 | } |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1370 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1371 | def : Vector1_Build <v1i32, i32, VReg_32>; |
| 1372 | def : Vector2_Build <v2i32, i32>; |
| 1373 | def : Vector2_Build <v2f32, f32>; |
| 1374 | def : Vector4_Build <v4i32, i32>; |
| 1375 | def : Vector4_Build <v4f32, f32>; |
| 1376 | def : Vector8_Build <v8i32, i32>; |
| 1377 | def : Vector8_Build <v8f32, f32>; |
| 1378 | def : Vector16_Build <v16i32, i32>; |
| 1379 | def : Vector16_Build <v16f32, f32>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1380 | |
| 1381 | def : BitConvert <i32, f32, SReg_32>; |
| 1382 | def : BitConvert <i32, f32, VReg_32>; |
| 1383 | |
| 1384 | def : BitConvert <f32, i32, SReg_32>; |
| 1385 | def : BitConvert <f32, i32, VReg_32>; |
| 1386 | |
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 1387 | /********** =================== **********/ |
| 1388 | /********** Src & Dst modifiers **********/ |
| 1389 | /********** =================== **********/ |
| 1390 | |
| 1391 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1392 | (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)), |
| 1393 | (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */), |
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 1394 | 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */) |
| 1395 | >; |
| 1396 | |
| 1397 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1398 | (fabs f32:$src), |
| 1399 | (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */), |
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 1400 | 1 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */) |
| 1401 | >; |
| 1402 | |
| 1403 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1404 | (fneg f32:$src), |
| 1405 | (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */), |
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 1406 | 0 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 1 /* NEG */) |
| 1407 | >; |
| 1408 | |
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 1409 | /********** ================== **********/ |
| 1410 | /********** Immediate Patterns **********/ |
| 1411 | /********** ================== **********/ |
| 1412 | |
| 1413 | def : Pat < |
| 1414 | (i32 imm:$imm), |
| 1415 | (V_MOV_B32_e32 imm:$imm) |
| 1416 | >; |
| 1417 | |
| 1418 | def : Pat < |
| 1419 | (f32 fpimm:$imm), |
| 1420 | (V_MOV_B32_e32 fpimm:$imm) |
| 1421 | >; |
| 1422 | |
| 1423 | def : Pat < |
| Christian Konig | 1f344cd | 2013-03-01 09:46:22 +0000 | [diff] [blame] | 1424 | (i1 imm:$imm), |
| 1425 | (S_MOV_B64 imm:$imm) |
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 1426 | >; |
| 1427 | |
| Christian Konig | b559b07 | 2013-02-16 11:28:36 +0000 | [diff] [blame] | 1428 | def : Pat < |
| 1429 | (i64 InlineImm<i64>:$imm), |
| 1430 | (S_MOV_B64 InlineImm<i64>:$imm) |
| 1431 | >; |
| 1432 | |
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 1433 | // i64 immediates aren't supported in hardware, split it into two 32bit values |
| 1434 | def : Pat < |
| 1435 | (i64 imm:$imm), |
| 1436 | (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), |
| 1437 | (S_MOV_B32 (i32 (LO32 imm:$imm))), sub0), |
| 1438 | (S_MOV_B32 (i32 (HI32 imm:$imm))), sub1) |
| 1439 | >; |
| 1440 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1441 | /********** ===================== **********/ |
| 1442 | /********** Interpolation Paterns **********/ |
| 1443 | /********** ===================== **********/ |
| 1444 | |
| 1445 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1446 | (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params), |
| 1447 | (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params) |
| Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 1448 | >; |
| 1449 | |
| 1450 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1451 | (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij), |
| 1452 | (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0), |
| 1453 | imm:$attr_chan, imm:$attr, i32:$params), |
| 1454 | (EXTRACT_SUBREG $ij, sub1), |
| 1455 | imm:$attr_chan, imm:$attr, $params) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1456 | >; |
| 1457 | |
| 1458 | /********** ================== **********/ |
| 1459 | /********** Intrinsic Patterns **********/ |
| 1460 | /********** ================== **********/ |
| 1461 | |
| 1462 | /* llvm.AMDGPU.pow */ |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1463 | def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1464 | |
| 1465 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1466 | (int_AMDGPU_div f32:$src0, f32:$src1), |
| 1467 | (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1)) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1468 | >; |
| 1469 | |
| 1470 | def : Pat< |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1471 | (fdiv f32:$src0, f32:$src1), |
| 1472 | (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1)) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1473 | >; |
| 1474 | |
| 1475 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1476 | (fcos f32:$src0), |
| 1477 | (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV))) |
| Tom Stellard | 836cdd9 | 2013-02-05 17:09:10 +0000 | [diff] [blame] | 1478 | >; |
| 1479 | |
| 1480 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1481 | (fsin f32:$src0), |
| 1482 | (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV))) |
| Tom Stellard | 836cdd9 | 2013-02-05 17:09:10 +0000 | [diff] [blame] | 1483 | >; |
| 1484 | |
| 1485 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1486 | (int_AMDGPU_cube v4f32:$src), |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1487 | (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1488 | (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0), |
| 1489 | (EXTRACT_SUBREG $src, sub1), |
| 1490 | (EXTRACT_SUBREG $src, sub2)), |
| Tom Stellard | ea977bc | 2013-04-19 02:11:00 +0000 | [diff] [blame] | 1491 | sub0), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1492 | (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0), |
| 1493 | (EXTRACT_SUBREG $src, sub1), |
| 1494 | (EXTRACT_SUBREG $src, sub2)), |
| Tom Stellard | ea977bc | 2013-04-19 02:11:00 +0000 | [diff] [blame] | 1495 | sub1), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1496 | (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0), |
| 1497 | (EXTRACT_SUBREG $src, sub1), |
| 1498 | (EXTRACT_SUBREG $src, sub2)), |
| Tom Stellard | ea977bc | 2013-04-19 02:11:00 +0000 | [diff] [blame] | 1499 | sub2), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1500 | (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0), |
| 1501 | (EXTRACT_SUBREG $src, sub1), |
| 1502 | (EXTRACT_SUBREG $src, sub2)), |
| Tom Stellard | ea977bc | 2013-04-19 02:11:00 +0000 | [diff] [blame] | 1503 | sub3) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1504 | >; |
| 1505 | |
| Michel Danzer | 0cc991e | 2013-02-22 11:22:58 +0000 | [diff] [blame] | 1506 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1507 | (i32 (sext i1:$src0)), |
| 1508 | (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0) |
| Michel Danzer | 0cc991e | 2013-02-22 11:22:58 +0000 | [diff] [blame] | 1509 | >; |
| 1510 | |
| Christian Konig | 4937408 | 2013-03-18 11:33:55 +0000 | [diff] [blame] | 1511 | // 1. Offset as 8bit DWORD immediate |
| 1512 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1513 | (int_SI_load_const v16i8:$sbase, IMM8bitDWORD:$offset), |
| 1514 | (S_BUFFER_LOAD_DWORD_IMM $sbase, IMM8bitDWORD:$offset) |
| Christian Konig | 4937408 | 2013-03-18 11:33:55 +0000 | [diff] [blame] | 1515 | >; |
| 1516 | |
| 1517 | // 2. Offset loaded in an 32bit SGPR |
| 1518 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1519 | (int_SI_load_const v16i8:$sbase, imm:$offset), |
| 1520 | (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset)) |
| Christian Konig | 4937408 | 2013-03-18 11:33:55 +0000 | [diff] [blame] | 1521 | >; |
| 1522 | |
| Christian Konig | 7a14a47 | 2013-03-18 11:34:00 +0000 | [diff] [blame] | 1523 | // 3. Offset in an 32Bit VGPR |
| 1524 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1525 | (int_SI_load_const v16i8:$sbase, i32:$voff), |
| 1526 | (BUFFER_LOAD_DWORD 0, 1, 0, 0, 0, 0, $voff, $sbase, 0, 0, 0) |
| Christian Konig | 7a14a47 | 2013-03-18 11:34:00 +0000 | [diff] [blame] | 1527 | >; |
| 1528 | |
| Michel Danzer | 8caa904 | 2013-04-10 17:17:56 +0000 | [diff] [blame] | 1529 | // The multiplication scales from [0,1] to the unsigned integer range |
| 1530 | def : Pat < |
| 1531 | (AMDGPUurecip i32:$src0), |
| 1532 | (V_CVT_U32_F32_e32 |
| 1533 | (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1, |
| 1534 | (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0)))) |
| 1535 | >; |
| 1536 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1537 | /********** ================== **********/ |
| 1538 | /********** VOP3 Patterns **********/ |
| 1539 | /********** ================== **********/ |
| 1540 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1541 | def : Pat < |
| 1542 | (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)), |
| 1543 | (V_MAD_F32 $src0, $src1, $src2) |
| 1544 | >; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1545 | |
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 1546 | /********** ================== **********/ |
| 1547 | /********** SMRD Patterns **********/ |
| 1548 | /********** ================== **********/ |
| 1549 | |
| 1550 | multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> { |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1551 | |
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 1552 | // 1. Offset as 8bit DWORD immediate |
| 1553 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1554 | (constant_load (SIadd64bit32bit i64:$sbase, IMM8bitDWORD:$offset)), |
| 1555 | (vt (Instr_IMM $sbase, IMM8bitDWORD:$offset)) |
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 1556 | >; |
| 1557 | |
| 1558 | // 2. Offset loaded in an 32bit SGPR |
| 1559 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1560 | (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)), |
| 1561 | (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset))) |
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 1562 | >; |
| 1563 | |
| 1564 | // 3. No offset at all |
| 1565 | def : Pat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1566 | (constant_load i64:$sbase), |
| 1567 | (vt (Instr_IMM $sbase, 0)) |
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 1568 | >; |
| 1569 | } |
| 1570 | |
| 1571 | defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>; |
| 1572 | defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>; |
| Christian Konig | 2214f14 | 2013-03-07 09:03:38 +0000 | [diff] [blame] | 1573 | defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v16i8>; |
| 1574 | defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>; |
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 1575 | |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1576 | /********** ====================== **********/ |
| 1577 | /********** Indirect adressing **********/ |
| 1578 | /********** ====================== **********/ |
| 1579 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1580 | multiclass SI_INDIRECT_Pattern <ValueType vt, SI_INDIRECT_DST IndDst> { |
| 1581 | |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1582 | // 1. Extract with offset |
| 1583 | def : Pat< |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1584 | (vector_extract vt:$vec, (i64 (zext (add i32:$idx, imm:$off)))), |
| 1585 | (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off)) |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1586 | >; |
| 1587 | |
| 1588 | // 2. Extract without offset |
| 1589 | def : Pat< |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1590 | (vector_extract vt:$vec, (i64 (zext i32:$idx))), |
| 1591 | (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0)) |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1592 | >; |
| 1593 | |
| 1594 | // 3. Insert with offset |
| 1595 | def : Pat< |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1596 | (vector_insert vt:$vec, f32:$val, (i64 (zext (add i32:$idx, imm:$off)))), |
| 1597 | (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val) |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1598 | >; |
| 1599 | |
| 1600 | // 4. Insert without offset |
| 1601 | def : Pat< |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1602 | (vector_insert vt:$vec, f32:$val, (i64 (zext i32:$idx))), |
| 1603 | (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val) |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1604 | >; |
| 1605 | } |
| 1606 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1607 | defm : SI_INDIRECT_Pattern <v2f32, SI_INDIRECT_DST_V2>; |
| 1608 | defm : SI_INDIRECT_Pattern <v4f32, SI_INDIRECT_DST_V4>; |
| 1609 | defm : SI_INDIRECT_Pattern <v8f32, SI_INDIRECT_DST_V8>; |
| 1610 | defm : SI_INDIRECT_Pattern <v16f32, SI_INDIRECT_DST_V16>; |
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1611 | |
| Christian Konig | 08f5929 | 2013-03-27 15:27:31 +0000 | [diff] [blame] | 1612 | /********** =============== **********/ |
| 1613 | /********** Conditions **********/ |
| 1614 | /********** =============== **********/ |
| 1615 | |
| 1616 | def : Pat< |
| 1617 | (i1 (setcc f32:$src0, f32:$src1, SETO)), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1618 | (V_CMP_O_F32_e64 $src0, $src1) |
| Christian Konig | 08f5929 | 2013-03-27 15:27:31 +0000 | [diff] [blame] | 1619 | >; |
| 1620 | |
| 1621 | def : Pat< |
| 1622 | (i1 (setcc f32:$src0, f32:$src1, SETUO)), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1623 | (V_CMP_U_F32_e64 $src0, $src1) |
| Christian Konig | 08f5929 | 2013-03-27 15:27:31 +0000 | [diff] [blame] | 1624 | >; |
| 1625 | |
| Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 1626 | //============================================================================// |
| 1627 | // Miscellaneous Optimization Patterns |
| 1628 | //============================================================================// |
| 1629 | |
| 1630 | def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>; |
| 1631 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1632 | } // End isSI predicate |