blob: 34c72c9d74050dbc6576a70695cefb624a9ed79a [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner76ac0682005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Chengcde9e302006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov383a3242007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen92319582008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Evan Cheng8703c412010-01-26 19:04:47 +000022#include "llvm/Target/TargetOptions.h"
Ted Kremenek2175b552008-09-03 02:54:11 +000023#include "llvm/CodeGen/FastISel.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindolae636fc02007-08-31 15:06:30 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000026
27namespace llvm {
Chris Lattner76ac0682005-11-15 00:40:23 +000028 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000029 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000030 enum NodeType {
31 // Start the numbering where the builtin ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000033
Evan Chenge9fbc3f2007-12-14 02:13:44 +000034 /// BSF - Bit scan forward.
35 /// BSR - Bit scan reverse.
36 BSF,
37 BSR,
38
Evan Cheng9c249c32006-01-09 18:33:28 +000039 /// SHLD, SHRD - Double shift instructions. These correspond to
40 /// X86::SHLDxx and X86::SHRDxx instructions.
41 SHLD,
42 SHRD,
43
Evan Cheng2dd217b2006-01-31 03:14:29 +000044 /// FAND - Bitwise logical AND of floating point values. This corresponds
45 /// to X86::ANDPS or X86::ANDPD.
46 FAND,
47
Evan Cheng4363e882007-01-05 07:55:56 +000048 /// FOR - Bitwise logical OR of floating point values. This corresponds
49 /// to X86::ORPS or X86::ORPD.
50 FOR,
51
Evan Cheng72d5c252006-01-31 22:28:30 +000052 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
53 /// to X86::XORPS or X86::XORPD.
54 FXOR,
55
Evan Cheng82241c82007-01-05 21:37:56 +000056 /// FSRL - Bitwise logical right shift of floating point values. These
57 /// corresponds to X86::PSRLDQ.
Evan Cheng4363e882007-01-05 07:55:56 +000058 FSRL,
59
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000060 /// CALL - These operations represent an abstract X86 call
Chris Lattner76ac0682005-11-15 00:40:23 +000061 /// instruction, which includes a bunch of information. In particular the
62 /// operands of these node are:
63 ///
64 /// #0 - The incoming token chain
65 /// #1 - The callee
66 /// #2 - The number of arg bytes the caller pushes on the stack.
67 /// #3 - The number of arg bytes the callee pops off the stack.
68 /// #4 - The value to pass in AL/AX/EAX (optional)
69 /// #5 - The value to pass in DL/DX/EDX (optional)
70 ///
71 /// The result values of these nodes are:
72 ///
73 /// #0 - The outgoing token chain
74 /// #1 - The first register result value (optional)
75 /// #2 - The second register result value (optional)
76 ///
Chris Lattner76ac0682005-11-15 00:40:23 +000077 CALL,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000078
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +000079 /// RDTSC_DAG - This operation implements the lowering for
80 /// readcyclecounter
81 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +000082
83 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +000084 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +000085
Dan Gohman25a767d2008-12-23 22:45:23 +000086 /// X86 bit-test instructions.
87 BT,
88
Dan Gohman4a683472009-03-23 15:40:10 +000089 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the flag
Evan Chengc1583db2005-12-21 20:21:51 +000090 /// operand produced by a CMP instruction.
91 SETCC,
92
Evan Cheng0e8b9e32009-12-15 00:53:42 +000093 // Same as SETCC except it's materialized with a sbb and the value is all
94 // one's or all zero's.
95 SETCC_CARRY,
96
Chris Lattnera492d292009-03-12 06:46:02 +000097 /// X86 conditional moves. Operand 0 and operand 1 are the two values
98 /// to select from. Operand 2 is the condition code, and operand 3 is the
99 /// flag operand produced by a CMP or TEST instruction. It also writes a
100 /// flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000101 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000102
Dan Gohman4a683472009-03-23 15:40:10 +0000103 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
104 /// is the block to branch if condition is true, operand 2 is the
105 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengc1583db2005-12-21 20:21:51 +0000106 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000107 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000108
Dan Gohman4a683472009-03-23 15:40:10 +0000109 /// Return with a flag operand. Operand 0 is the chain operand, operand
110 /// 1 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000111 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000112
113 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
114 REP_STOS,
115
116 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
117 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000118
Evan Cheng5588de92006-02-18 00:15:05 +0000119 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
120 /// at function entry, used for PIC code.
121 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000122
Bill Wendling24c79f22008-09-16 21:48:12 +0000123 /// Wrapper - A wrapper node for TargetConstantPool,
124 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000125 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000126
Evan Chengae1cd752006-11-30 21:55:46 +0000127 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
128 /// relative displacements.
129 WrapperRIP,
130
Dale Johannesendd224d22010-09-30 23:57:10 +0000131 /// MOVQ2DQ - Copies a 64-bit value from an MMX vector to the low word
132 /// of an XMM vector, with the high word zero filled.
Mon P Wang586d9972010-01-24 00:05:03 +0000133 MOVQ2DQ,
134
Dale Johannesendd224d22010-09-30 23:57:10 +0000135 /// MOVDQ2Q - Copies a 64-bit value from the low word of an XMM vector
136 /// to an MMX vector. If you think this is too close to the previous
137 /// mnemonic, so do I; blame Intel.
138 MOVDQ2Q,
139
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000140 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
141 /// i32, corresponds to X86::PEXTRB.
142 PEXTRB,
143
Evan Chengcbffa462006-03-31 19:22:53 +0000144 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000145 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000146 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000147
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000148 /// INSERTPS - Insert any element of a 4 x float vector into any element
149 /// of a destination 4 x floatvector.
150 INSERTPS,
151
152 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
153 /// corresponds to X86::PINSRB.
154 PINSRB,
155
Evan Cheng5fd7c692006-03-31 21:55:24 +0000156 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
157 /// corresponds to X86::PINSRW.
Chris Lattnera8288502010-02-23 02:07:48 +0000158 PINSRW, MMX_PINSRW,
Evan Cheng49683ba2006-11-10 21:43:37 +0000159
Nate Begemane684da32009-02-23 08:49:38 +0000160 /// PSHUFB - Shuffle 16 8-bit values within a vector.
161 PSHUFB,
162
Evan Cheng49683ba2006-11-10 21:43:37 +0000163 /// FMAX, FMIN - Floating point max and min.
164 ///
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000165 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000166
167 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
168 /// approximation. Note that these typically require refinement
169 /// in order to obtain suitable precision.
170 FRSQRT, FRCP,
171
Rafael Espindola3b2df102009-04-08 21:14:34 +0000172 // TLSADDR - Thread Local Storage.
173 TLSADDR,
Eric Christopherb0e1a452010-06-03 04:07:48 +0000174
175 // TLSCALL - Thread Local Storage. When calling to an OS provided
176 // thunk at the address from an earlier relocation.
177 TLSCALL,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000178
Evan Cheng78af38c2008-05-08 00:57:18 +0000179 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000180 EH_RETURN,
181
Arnold Schwaighofer7da2bce2008-03-19 16:39:45 +0000182 /// TC_RETURN - Tail call return.
183 /// operand #0 chain
184 /// operand #1 callee (register or absolute)
185 /// operand #2 stack adjustment
186 /// operand #3 optional in flag
Anton Korobeynikov91460e42007-11-16 01:31:51 +0000187 TC_RETURN,
188
Evan Cheng961339b2008-05-09 21:53:03 +0000189 // VZEXT_MOVL - Vector move low and zero extend.
190 VZEXT_MOVL,
191
Evan Cheng5e28227d2008-05-29 08:22:04 +0000192 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman55b7bec2008-07-17 16:51:19 +0000193 VSHL, VSRL,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000194
195 // CMPPD, CMPPS - Vector double/float comparison.
Nate Begeman55b7bec2008-07-17 16:51:19 +0000196 // CMPPD, CMPPS - Vector double/float comparison.
197 CMPPD, CMPPS,
198
199 // PCMP* - Vector integer comparisons.
200 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
Bill Wendling1a317672008-12-12 00:56:36 +0000201 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
202
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000203 // ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results.
204 ADD, SUB, SMUL, UMUL,
Dan Gohman722b1ee2009-09-18 19:59:53 +0000205 INC, DEC, OR, XOR, AND,
Evan Chenga84a3182009-03-30 21:36:47 +0000206
207 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopherf7802a32009-07-29 00:28:05 +0000208 MUL_IMM,
209
210 // PTEST - Vector bitwise comparisons
Dan Gohman0700a562009-08-15 01:38:56 +0000211 PTEST,
212
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000213 // TESTP - Vector packed fp sign bitwise comparisons
214 TESTP,
215
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000216 // Several flavors of instructions with vector shuffle behaviors.
217 PALIGN,
218 PSHUFD,
219 PSHUFHW,
220 PSHUFLW,
221 PSHUFHW_LD,
222 PSHUFLW_LD,
223 SHUFPD,
224 SHUFPS,
225 MOVDDUP,
226 MOVSHDUP,
227 MOVSLDUP,
228 MOVSHDUP_LD,
229 MOVSLDUP_LD,
230 MOVLHPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000231 MOVLHPD,
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000232 MOVHLPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000233 MOVHLPD,
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000234 MOVLPS,
235 MOVLPD,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000236 MOVSD,
237 MOVSS,
238 UNPCKLPS,
239 UNPCKLPD,
240 UNPCKHPS,
241 UNPCKHPD,
242 PUNPCKLBW,
243 PUNPCKLWD,
244 PUNPCKLDQ,
245 PUNPCKLQDQ,
246 PUNPCKHBW,
247 PUNPCKHWD,
248 PUNPCKHDQ,
249 PUNPCKHQDQ,
250
Dan Gohman0700a562009-08-15 01:38:56 +0000251 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
252 // according to %al. An operator is needed so that this can be expanded
253 // with control flow.
Dan Gohman48b185d2009-09-25 20:36:54 +0000254 VASTART_SAVE_XMM_REGS,
255
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000256 // MINGW_ALLOCA - MingW's __alloca call to do stack probing.
257 MINGW_ALLOCA,
258
Dan Gohman48b185d2009-09-25 20:36:54 +0000259 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
260 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
261 // Atomic 64-bit binary operations.
262 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
263 ATOMSUB64_DAG,
264 ATOMOR64_DAG,
265 ATOMXOR64_DAG,
266 ATOMAND64_DAG,
267 ATOMNAND64_DAG,
Eric Christopher9a773822010-07-22 02:48:34 +0000268 ATOMSWAP64_DAG,
269
270 // Memory barrier
271 MEMBARRIER,
272 MFENCE,
273 SFENCE,
Chris Lattnere479e962010-09-21 23:59:42 +0000274 LFENCE,
275
276 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
277 LCMPXCHG_DAG,
Chris Lattner54e53292010-09-22 00:34:38 +0000278 LCMPXCHG8_DAG,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000279
Chris Lattner54e53292010-09-22 00:34:38 +0000280 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Chris Lattner78f518b2010-09-22 01:05:16 +0000281 VZEXT_LOAD,
282
Chris Lattnered85da52010-09-22 01:11:26 +0000283 // FNSTCW16m - Store FP control world into i16 memory.
284 FNSTCW16m,
Chris Lattner78f518b2010-09-22 01:05:16 +0000285
286 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
287 /// integer destination in memory and a FP reg source. This corresponds
288 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
289 /// has two inputs (token chain and address) and two outputs (int value
290 /// and token chain).
291 FP_TO_INT16_IN_MEM,
292 FP_TO_INT32_IN_MEM,
Chris Lattnera5156c32010-09-22 01:28:21 +0000293 FP_TO_INT64_IN_MEM,
294
295 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
296 /// integer source in memory and FP reg result. This corresponds to the
297 /// X86::FILD*m instructions. It has three inputs (token chain, address,
298 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
299 /// also produces a flag).
300 FILD,
301 FILD_FLAG,
302
303 /// FLD - This instruction implements an extending load to FP stack slots.
304 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
305 /// operand, ptr to load from, and a ValueType node indicating the type
306 /// to load to.
307 FLD,
308
309 /// FST - This instruction implements a truncating store to FP stack
310 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
311 /// chain operand, value to store, address, and a ValueType to store it
312 /// as.
Dan Gohman395a8982010-10-12 18:00:49 +0000313 FST,
314
315 /// VAARG_64 - This instruction grabs the address of the next argument
316 /// from a va_list. (reads and modifies the va_list in memory)
317 VAARG_64
Chris Lattner54e53292010-09-22 00:34:38 +0000318
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000319 // WARNING: Do not add anything in the end unless you want the node to
320 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
321 // thought as target memory ops!
Chris Lattner76ac0682005-11-15 00:40:23 +0000322 };
323 }
324
Evan Cheng084a1cd2008-01-29 19:34:22 +0000325 /// Define some predicates that are used for node matching.
326 namespace X86 {
327 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
328 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000329 bool isPSHUFDMask(ShuffleVectorSDNode *N);
Evan Cheng68ad48b2006-03-22 18:59:22 +0000330
Evan Cheng084a1cd2008-01-29 19:34:22 +0000331 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
332 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000333 bool isPSHUFHWMask(ShuffleVectorSDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000334
Evan Cheng084a1cd2008-01-29 19:34:22 +0000335 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
336 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000337 bool isPSHUFLWMask(ShuffleVectorSDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000338
Evan Cheng084a1cd2008-01-29 19:34:22 +0000339 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
340 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000341 bool isSHUFPMask(ShuffleVectorSDNode *N);
Evan Chengd27fb3e2006-03-24 01:18:28 +0000342
Evan Cheng084a1cd2008-01-29 19:34:22 +0000343 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
344 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000345 bool isMOVHLPSMask(ShuffleVectorSDNode *N);
Evan Cheng2595a682006-03-24 02:58:06 +0000346
Evan Cheng084a1cd2008-01-29 19:34:22 +0000347 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
348 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
349 /// <2, 3, 2, 3>
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000350 bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Cheng922e1912006-11-07 22:14:24 +0000351
Evan Cheng084a1cd2008-01-29 19:34:22 +0000352 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000353 /// specifies a shuffle of elements that is suitable for MOVLP{S|D}.
354 bool isMOVLPMask(ShuffleVectorSDNode *N);
Evan Chengc995b452006-04-06 23:23:56 +0000355
Evan Cheng084a1cd2008-01-29 19:34:22 +0000356 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000357 /// specifies a shuffle of elements that is suitable for MOVHP{S|D}.
Evan Cheng084a1cd2008-01-29 19:34:22 +0000358 /// as well as MOVLHPS.
Nate Begeman3a313df2009-11-07 23:17:15 +0000359 bool isMOVLHPSMask(ShuffleVectorSDNode *N);
Evan Chengc995b452006-04-06 23:23:56 +0000360
Evan Cheng084a1cd2008-01-29 19:34:22 +0000361 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
362 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000363 bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng5df75882006-03-28 00:39:58 +0000364
Evan Cheng084a1cd2008-01-29 19:34:22 +0000365 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
366 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000367 bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng2bc32802006-03-28 02:43:26 +0000368
Evan Cheng084a1cd2008-01-29 19:34:22 +0000369 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
370 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
371 /// <0, 0, 1, 1>
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000372 bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Chengf3b52c82006-04-05 07:20:06 +0000373
Evan Cheng084a1cd2008-01-29 19:34:22 +0000374 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
375 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
376 /// <2, 2, 3, 3>
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000377 bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N);
Bill Wendling591eab82007-04-24 21:16:55 +0000378
Evan Cheng084a1cd2008-01-29 19:34:22 +0000379 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
380 /// specifies a shuffle of elements that is suitable for input to MOVSS,
381 /// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000382 bool isMOVLMask(ShuffleVectorSDNode *N);
Evan Cheng12ba3e22006-04-11 00:19:04 +0000383
Evan Cheng084a1cd2008-01-29 19:34:22 +0000384 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
385 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000386 bool isMOVSHDUPMask(ShuffleVectorSDNode *N);
Evan Cheng5d247f82006-04-14 21:59:03 +0000387
Evan Cheng084a1cd2008-01-29 19:34:22 +0000388 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
389 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000390 bool isMOVSLDUPMask(ShuffleVectorSDNode *N);
Evan Chenge056dd52006-10-27 21:08:32 +0000391
Evan Cheng74c9ed92008-09-25 20:50:48 +0000392 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
393 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000394 bool isMOVDDUPMask(ShuffleVectorSDNode *N);
Evan Cheng74c9ed92008-09-25 20:50:48 +0000395
Nate Begeman18df82a2009-10-19 02:17:23 +0000396 /// isPALIGNRMask - Return true if the specified VECTOR_SHUFFLE operand
397 /// specifies a shuffle of elements that is suitable for input to PALIGNR.
398 bool isPALIGNRMask(ShuffleVectorSDNode *N);
399
Evan Cheng084a1cd2008-01-29 19:34:22 +0000400 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
401 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
402 /// instructions.
403 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000404
Evan Cheng084a1cd2008-01-29 19:34:22 +0000405 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begeman18df82a2009-10-19 02:17:23 +0000406 /// the specified VECTOR_SHUFFLE mask with PSHUFHW instruction.
Evan Cheng084a1cd2008-01-29 19:34:22 +0000407 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000408
Nate Begeman18df82a2009-10-19 02:17:23 +0000409 /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
410 /// the specified VECTOR_SHUFFLE mask with PSHUFLW instruction.
Evan Cheng084a1cd2008-01-29 19:34:22 +0000411 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Chenge62288f2009-07-30 08:33:02 +0000412
Nate Begeman18df82a2009-10-19 02:17:23 +0000413 /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
414 /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
415 unsigned getShufflePALIGNRImmediate(SDNode *N);
416
Evan Chenge62288f2009-07-30 08:33:02 +0000417 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
418 /// constant +0.0.
419 bool isZeroNode(SDValue Elt);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000420
421 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
422 /// fit into displacement field of the instruction.
423 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
424 bool hasSymbolicDisplacement = true);
Evan Cheng084a1cd2008-01-29 19:34:22 +0000425 }
426
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000427 //===--------------------------------------------------------------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +0000428 // X86TargetLowering - X86 Implementation of the TargetLowering interface
429 class X86TargetLowering : public TargetLowering {
Chris Lattner76ac0682005-11-15 00:40:23 +0000430 public:
Dan Gohmaneabd6472008-05-14 01:58:56 +0000431 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattner76ac0682005-11-15 00:40:23 +0000432
Chris Lattner8a785d72010-01-26 06:28:43 +0000433 /// getPICBaseSymbol - Return the X86-32 PIC base.
434 MCSymbol *getPICBaseSymbol(const MachineFunction *MF, MCContext &Ctx) const;
435
Chris Lattner4bfbe932010-01-26 05:02:42 +0000436 virtual unsigned getJumpTableEncoding() const;
Chris Lattner9c1efcd2010-01-25 23:38:14 +0000437
Chris Lattner4bfbe932010-01-26 05:02:42 +0000438 virtual const MCExpr *
439 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
440 const MachineBasicBlock *MBB, unsigned uid,
441 MCContext &Ctx) const;
442
Evan Cheng797d56f2007-11-09 01:32:10 +0000443 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
444 /// jumptable.
Chris Lattner4bfbe932010-01-26 05:02:42 +0000445 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
446 SelectionDAG &DAG) const;
Chris Lattner8a785d72010-01-26 06:28:43 +0000447 virtual const MCExpr *
448 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
449 unsigned JTI, MCContext &Ctx) const;
450
Chris Lattner74f5bcf2007-02-26 04:01:25 +0000451 /// getStackPtrReg - Return the stack pointer register we are using: either
452 /// ESP or RSP.
453 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng35abd842008-01-23 23:17:41 +0000454
455 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
456 /// function arguments in the caller parameter area. For X86, aggregates
457 /// that contains are placed at 16-byte boundaries while the rest are at
458 /// 4-byte boundaries.
459 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Chengef377ad2008-05-15 08:39:06 +0000460
461 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000462 /// and store operations as a result of memset, memcpy, and memmove
463 /// lowering. If DstAlign is zero that means it's safe to destination
464 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
465 /// means there isn't a need to check it against alignment requirement,
466 /// probably because the source does not need to be loaded. If
467 /// 'NonScalarIntSafe' is true, that means it's safe to return a
468 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengebe47c82010-04-08 07:37:57 +0000469 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
470 /// constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000471 /// It returns EVT::Other if the type should be determined using generic
472 /// target-independent logic.
Evan Cheng61399372010-04-02 19:36:14 +0000473 virtual EVT
Evan Chengebe47c82010-04-08 07:37:57 +0000474 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
475 bool NonScalarIntSafe, bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +0000476 MachineFunction &MF) const;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000477
478 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
479 /// unaligned memory accesses. of the specified type.
480 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
481 return true;
482 }
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000483
Chris Lattner76ac0682005-11-15 00:40:23 +0000484 /// LowerOperation - Provide custom lowering hooks for some operations.
485 ///
Dan Gohman21cea8a2010-04-17 15:26:15 +0000486 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000487
Duncan Sands6ed40142008-12-01 11:39:25 +0000488 /// ReplaceNodeResults - Replace the results of node with an illegal result
489 /// type with new values built out of custom code.
Chris Lattnerf81d5882007-11-24 07:07:01 +0000490 ///
Duncan Sands6ed40142008-12-01 11:39:25 +0000491 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000492 SelectionDAG &DAG) const;
Chris Lattnerf81d5882007-11-24 07:07:01 +0000493
494
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000495 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng5987cfb2006-07-07 08:33:52 +0000496
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000497 /// isTypeDesirableForOp - Return true if the target has native support for
498 /// the specified value type and it is 'desirable' to use the type for the
499 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
500 /// instruction encodings are longer and some i16 instructions are slow.
501 virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const;
502
503 /// isTypeDesirable - Return true if the target has native support for the
504 /// specified value type and it is 'desirable' to use the type. e.g. On x86
505 /// i16 is legal, but undesirable since i16 instruction encodings are longer
506 /// and some i16 instructions are slow.
507 virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const;
Evan Chengaf56fac2010-04-16 06:14:10 +0000508
Dan Gohman25c16532010-05-01 00:01:06 +0000509 virtual MachineBasicBlock *
510 EmitInstrWithCustomInserter(MachineInstr *MI,
511 MachineBasicBlock *MBB) const;
Evan Cheng339edad2006-01-11 00:33:36 +0000512
Mon P Wang3e583932008-05-05 19:05:59 +0000513
Evan Cheng6af02632005-12-20 06:22:03 +0000514 /// getTargetNodeName - This method returns the name of a target specific
515 /// DAG node.
516 virtual const char *getTargetNodeName(unsigned Opcode) const;
517
Scott Michela6729e82008-03-10 15:42:14 +0000518 /// getSetCCResultType - Return the ISD::SETCC ValueType
Owen Anderson9f944592009-08-11 20:47:22 +0000519 virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000520
Nate Begeman8a77efe2006-02-16 21:11:51 +0000521 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
522 /// in Mask are known to be either zero or one and return them in the
523 /// KnownZero/KnownOne bitsets.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000524 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmane1d9ee62008-02-13 22:28:48 +0000525 const APInt &Mask,
Dan Gohmanf990faf2008-02-13 00:35:47 +0000526 APInt &KnownZero,
527 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000528 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000529 unsigned Depth = 0) const;
Evan Cheng2609d5e2008-05-12 19:56:52 +0000530
Owen Anderson5e65dfb2010-09-21 20:42:50 +0000531 // ComputeNumSignBitsForTargetNode - Determine the number of bits in the
532 // operation that are sign bits.
533 virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
534 unsigned Depth) const;
535
Evan Cheng2609d5e2008-05-12 19:56:52 +0000536 virtual bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000537 isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000538
Dan Gohman21cea8a2010-04-17 15:26:15 +0000539 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000540
Chris Lattner5849d222009-07-20 17:51:36 +0000541 virtual bool ExpandInlineAsm(CallInst *CI) const;
542
Chris Lattnerd6855142007-03-25 02:14:49 +0000543 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompson1094c802010-09-13 18:15:37 +0000544
545 /// Examine constraint string and operand type and determine a weight value,
546 /// where: -1 = invalid match, and 0 = so-so match to 3 = good match.
547 /// The operand object must already have been set up with the operand type.
548 virtual int getSingleConstraintMatchWeight(
549 AsmOperandInfo &info, const char *constraint) const;
Chris Lattner298ef372006-07-11 02:54:03 +0000550
Chris Lattnerc642aa52006-01-31 19:43:35 +0000551 std::vector<unsigned>
Chris Lattner7ad77df2006-02-22 00:56:39 +0000552 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000553 EVT VT) const;
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000554
Owen Anderson53aa7a92009-08-10 22:56:29 +0000555 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
Dale Johannesen2b3bc302008-01-29 02:21:21 +0000556
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000557 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chenge0add202008-09-24 00:05:32 +0000558 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
559 /// true it means one of the asm constraint of the inline asm instruction
560 /// being processed is 'm'.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000561 virtual void LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000562 char ConstraintLetter,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000563 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +0000564 SelectionDAG &DAG) const;
Chris Lattner44daa502006-10-31 20:13:11 +0000565
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000566 /// getRegForInlineAsmConstraint - Given a physical register constraint
567 /// (e.g. {edx}), return the register number and the register class for the
568 /// register. This should only be used for C_Register constraints. On
569 /// error, this returns a register number of 0.
Chris Lattner524129d2006-07-31 23:26:50 +0000570 std::pair<unsigned, const TargetRegisterClass*>
571 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000572 EVT VT) const;
Chris Lattner524129d2006-07-31 23:26:50 +0000573
Chris Lattner1eb94d92007-03-30 23:15:24 +0000574 /// isLegalAddressingMode - Return true if the addressing mode represented
575 /// by AM is legal for this target, for a load/store of the specified type.
576 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
577
Evan Cheng7f3d0242007-10-26 01:56:11 +0000578 /// isTruncateFree - Return true if it's free to truncate a value of
579 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
580 /// register EAX to i16 by referencing its sub-register AX.
581 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000582 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000583
584 /// isZExtFree - Return true if any actual instruction that defines a
585 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
586 /// register. This does not necessarily include registers defined in
587 /// unknown ways, such as incoming arguments, or copies from unknown
588 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
589 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
590 /// all instructions that define 32-bit values implicit zero-extend the
591 /// result out to 64 bits.
592 virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000593 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000594
Evan Chenga9cda8a2009-05-28 00:35:15 +0000595 /// isNarrowingProfitable - Return true if it's profitable to narrow
596 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
597 /// from i32 to i8 but not from i32 to i16.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000598 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
Evan Chenga9cda8a2009-05-28 00:35:15 +0000599
Evan Cheng16993aa2009-10-27 19:56:55 +0000600 /// isFPImmLegal - Returns true if the target can instruction select the
601 /// specified FP immediate natively. If false, the legalizer will
602 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000603 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000604
Evan Cheng68ad48b2006-03-22 18:59:22 +0000605 /// isShuffleMaskLegal - Targets can use this to indicate that they only
606 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000607 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
608 /// values are assumed to be legal.
Nate Begeman5f829d82009-04-29 05:20:52 +0000609 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000610 EVT VT) const;
Evan Cheng60f0b892006-04-20 08:58:49 +0000611
612 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
613 /// used by Targets can use this to indicate if there is a suitable
614 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
615 /// pool entry.
Nate Begeman5f829d82009-04-29 05:20:52 +0000616 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000617 EVT VT) const;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000618
619 /// ShouldShrinkFPConstant - If true, then instruction selection should
620 /// seek to shrink the FP constant of the specified type to a smaller type
621 /// in order to save space and / or reduce runtime.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000622 virtual bool ShouldShrinkFPConstant(EVT VT) const {
Evan Cheng0a62cb42008-03-05 01:30:59 +0000623 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
624 // expensive than a straight movsd. On the other hand, it's important to
625 // shrink long double fp constant since fldt is very slow.
Owen Anderson9f944592009-08-11 20:47:22 +0000626 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000627 }
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000628
Dan Gohman4df9d9c2010-05-11 16:21:03 +0000629 const X86Subtarget* getSubtarget() const {
Dan Gohman544ab2c2008-04-12 04:36:06 +0000630 return Subtarget;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000631 }
632
Chris Lattner7dc00e82008-01-18 06:52:41 +0000633 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
634 /// computed in an SSE register, not on the X87 floating point stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000635 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson9f944592009-08-11 20:47:22 +0000636 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
637 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner7dc00e82008-01-18 06:52:41 +0000638 }
Dan Gohman4619e932008-08-19 21:32:53 +0000639
640 /// createFastISel - This method returns a target specific FastISel object,
641 /// or null if the target does not support "fast" ISel.
Dan Gohman87fb4e82010-07-07 16:29:44 +0000642 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo) const;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000643
Bill Wendling512ff732009-07-01 18:50:55 +0000644 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000645 virtual unsigned getFunctionAlignment(const Function *F) const;
646
Evan Cheng37b740c2010-07-24 00:39:05 +0000647 unsigned getRegPressureLimit(const TargetRegisterClass *RC,
648 MachineFunction &MF) const;
649
Eric Christopher2ad0c772010-07-06 05:18:56 +0000650 /// getStackCookieLocation - Return true if the target stores stack
651 /// protector cookies at a fixed offset in some non-standard address
652 /// space, and populates the address space and offset as
653 /// appropriate.
654 virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const;
655
Evan Chengd4218b82010-07-26 21:50:05 +0000656 protected:
657 std::pair<const TargetRegisterClass*, uint8_t>
658 findRepresentativeClass(EVT VT) const;
659
Chris Lattner76ac0682005-11-15 00:40:23 +0000660 private:
Evan Chenga9467aa2006-04-25 20:13:52 +0000661 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
662 /// make the right decision when generating code for different targets.
663 const X86Subtarget *Subtarget;
Dan Gohmaneabd6472008-05-14 01:58:56 +0000664 const X86RegisterInfo *RegInfo;
Anton Korobeynikov6acb2212008-09-09 18:22:57 +0000665 const TargetData *TD;
Evan Chenga9467aa2006-04-25 20:13:52 +0000666
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000667 /// X86StackPtr - X86 physical register used as stack ptr.
668 unsigned X86StackPtr;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000669
Dale Johannesene36c4002007-09-23 14:52:20 +0000670 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
671 /// floating point ops.
672 /// When SSE is available, use it for f32 operations.
673 /// When SSE2 is available, use it for f64 operations.
674 bool X86ScalarSSEf32;
675 bool X86ScalarSSEf64;
Evan Cheng084a1cd2008-01-29 19:34:22 +0000676
Evan Cheng16993aa2009-10-27 19:56:55 +0000677 /// LegalFPImmediates - A list of legal fp immediates.
678 std::vector<APFloat> LegalFPImmediates;
679
680 /// addLegalFPImmediate - Indicate that this x86 target can instruction
681 /// select the specified FP immediate natively.
682 void addLegalFPImmediate(const APFloat& Imm) {
683 LegalFPImmediates.push_back(Imm);
684 }
685
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000686 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000687 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000688 const SmallVectorImpl<ISD::InputArg> &Ins,
689 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000690 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000691 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000692 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000693 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
694 DebugLoc dl, SelectionDAG &DAG,
695 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000696 unsigned i) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000697 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
698 DebugLoc dl, SelectionDAG &DAG,
699 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000700 ISD::ArgFlagsTy Flags) const;
Rafael Espindolae636fc02007-08-31 15:06:30 +0000701
Gordon Henriksen92319582008-01-05 16:56:59 +0000702 // Call lowering helpers.
Evan Cheng67a69dd2010-01-27 00:07:07 +0000703
704 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
705 /// for tail call optimization. Targets which want to do tail call
706 /// optimization should implement this function.
Evan Cheng6f36a082010-02-02 23:55:14 +0000707 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000708 CallingConv::ID CalleeCC,
709 bool isVarArg,
Evan Chengae5edee2010-03-15 18:54:48 +0000710 bool isCalleeStructRet,
711 bool isCallerStructRet,
Evan Cheng85476f32010-01-27 06:25:16 +0000712 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000713 const SmallVectorImpl<SDValue> &OutVals,
Evan Cheng85476f32010-01-27 06:25:16 +0000714 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000715 SelectionDAG& DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000716 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000717 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
718 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000719 int FPDiff, DebugLoc dl) const;
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +0000720
Sandeep Patel68c5f472009-09-02 08:44:58 +0000721 CCAssignFn *CCAssignFnForNode(CallingConv::ID CallConv) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000722 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
723 SelectionDAG &DAG) const;
Evan Chengcde9e302006-01-27 08:10:46 +0000724
Eli Friedmandfe4f252009-05-23 09:59:16 +0000725 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000726 bool isSigned) const;
Evan Cheng493b8822009-12-09 21:00:30 +0000727
728 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000729 SelectionDAG &DAG) const;
730 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
731 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
732 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
733 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
734 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
735 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
736 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
737 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
738 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
739 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Dale Johannesen021052a2009-02-04 20:06:27 +0000740 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
741 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000742 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
743 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
744 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
745 SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000746 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000747 SelectionDAG &DAG) const;
Dale Johannesenb3b9c8a2010-05-21 00:52:33 +0000748 SDValue LowerBIT_CONVERT(SDValue op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000749 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
750 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
751 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
752 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
753 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
754 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
755 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
756 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const;
757 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng9c8cd8c2010-04-21 01:47:12 +0000758 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
759 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000760 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
761 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) const;
762 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
763 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
764 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
765 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
766 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
767 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
768 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
769 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
770 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
771 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
772 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
773 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
774 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
775 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
776 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
777 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const;
778 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) const;
779 SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const;
Nate Begeman269a6da2010-07-27 22:37:06 +0000780 SDValue LowerSHL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000781 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) const;
Bill Wendling66835472008-11-24 19:21:46 +0000782
Dan Gohman21cea8a2010-04-17 15:26:15 +0000783 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const;
784 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const;
785 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG) const;
Eric Christopher9a773822010-07-22 02:48:34 +0000786 SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000787
Bruno Cardoso Lopes9f20e7a2010-08-21 01:32:18 +0000788 // Utility functions to help LowerVECTOR_SHUFFLE
789 SDValue LowerVECTOR_SHUFFLEv8i16(SDValue Op, SelectionDAG &DAG) const;
790
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000791 virtual SDValue
792 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000793 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000794 const SmallVectorImpl<ISD::InputArg> &Ins,
795 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000796 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000797 virtual SDValue
Evan Cheng6f36a082010-02-02 23:55:14 +0000798 LowerCall(SDValue Chain, SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000799 CallingConv::ID CallConv, bool isVarArg, bool &isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000800 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000801 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000802 const SmallVectorImpl<ISD::InputArg> &Ins,
803 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000804 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000805
806 virtual SDValue
807 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000808 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000809 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000810 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000811 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000812
Kenneth Uildriks07119732009-11-07 02:11:54 +0000813 virtual bool
814 CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000815 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanee0cb702010-07-06 22:19:37 +0000816 LLVMContext &Context) const;
Kenneth Uildriks07119732009-11-07 02:11:54 +0000817
Duncan Sands6ed40142008-12-01 11:39:25 +0000818 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000819 SelectionDAG &DAG, unsigned NewOp) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000820
Eric Christopher9fe912d2009-08-18 22:50:32 +0000821 /// Utility function to emit string processing sse4.2 instructions
822 /// that return in xmm0.
Evan Chengb82b5512009-09-19 10:09:15 +0000823 /// This takes the instruction to expand, the associated machine basic
824 /// block, the number of args, and whether or not the second arg is
825 /// in memory or not.
Eric Christopher9fe912d2009-08-18 22:50:32 +0000826 MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
Mon P Wangc576ee92010-04-04 03:10:48 +0000827 unsigned argNum, bool inMem) const;
Eric Christopher9fe912d2009-08-18 22:50:32 +0000828
Mon P Wang3e583932008-05-05 19:05:59 +0000829 /// Utility function to emit atomic bitwise operations (and, or, xor).
Evan Chengb82b5512009-09-19 10:09:15 +0000830 /// It takes the bitwise instruction to expand, the associated machine basic
831 /// block, and the associated X86 opcodes for reg/reg and reg/imm.
Mon P Wang3e583932008-05-05 19:05:59 +0000832 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
833 MachineInstr *BInstr,
834 MachineBasicBlock *BB,
835 unsigned regOpc,
Andrew Lenharthf88d50b2008-06-14 05:48:15 +0000836 unsigned immOpc,
Dale Johannesen5afbf512008-08-19 18:47:28 +0000837 unsigned loadOpc,
838 unsigned cxchgOpc,
Dale Johannesen5afbf512008-08-19 18:47:28 +0000839 unsigned notOpc,
840 unsigned EAXreg,
841 TargetRegisterClass *RC,
Dan Gohman747e55b2009-02-07 16:15:20 +0000842 bool invSrc = false) const;
Dale Johannesen867d5492008-10-02 18:53:47 +0000843
844 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
845 MachineInstr *BInstr,
846 MachineBasicBlock *BB,
847 unsigned regOpcL,
848 unsigned regOpcH,
849 unsigned immOpcL,
850 unsigned immOpcH,
Dan Gohman747e55b2009-02-07 16:15:20 +0000851 bool invSrc = false) const;
Mon P Wang3e583932008-05-05 19:05:59 +0000852
853 /// Utility function to emit atomic min and max. It takes the min/max
Bill Wendling189d6712009-03-26 01:46:56 +0000854 /// instruction to expand, the associated basic block, and the associated
855 /// cmov opcode for moving the min or max value.
Mon P Wang3e583932008-05-05 19:05:59 +0000856 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
857 MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +0000858 unsigned cmovOpc) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000859
Dan Gohman395a8982010-10-12 18:00:49 +0000860 // Utility function to emit the low-level va_arg code for X86-64.
861 MachineBasicBlock *EmitVAARG64WithCustomInserter(
862 MachineInstr *MI,
863 MachineBasicBlock *MBB) const;
864
Dan Gohman0700a562009-08-15 01:38:56 +0000865 /// Utility function to emit the xmm reg save portion of va_start.
866 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
867 MachineInstr *BInstr,
868 MachineBasicBlock *BB) const;
869
Chris Lattnerd5f4fcc2009-09-02 05:57:00 +0000870 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohman25c16532010-05-01 00:01:06 +0000871 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000872
873 MachineBasicBlock *EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000874 MachineBasicBlock *BB) const;
Eric Christopherb0e1a452010-06-03 04:07:48 +0000875
876 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
877 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000878
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000879 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000880 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000881 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000882
883 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000884 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000885 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000886 SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000887 };
Evan Cheng24422d42008-09-03 00:03:49 +0000888
889 namespace X86 {
Dan Gohman87fb4e82010-07-07 16:29:44 +0000890 FastISel *createFastISel(FunctionLoweringInfo &funcInfo);
Evan Cheng24422d42008-09-03 00:03:49 +0000891 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000892}
893
Chris Lattner76ac0682005-11-15 00:40:23 +0000894#endif // X86ISELLOWERING_H