blob: ae62a6f876fd56f15d7933e4bc54a4907616a803 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMSUBTARGET_H
15#define ARMSUBTARGET_H
16
Eric Christopher3d19f132014-06-18 22:48:09 +000017#include "ARMJITInfo.h"
Eric Christopher030294e2014-06-13 00:20:39 +000018#include "ARMSelectionDAGInfo.h"
Evan Cheng2bd65362011-07-07 00:08:19 +000019#include "MCTargetDesc/ARMMCTargetDesc.h"
Evan Chenge45d6852011-01-11 21:46:47 +000020#include "llvm/ADT/Triple.h"
Eric Christophera47f6802014-06-13 00:20:35 +000021#include "llvm/IR/DataLayout.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000022#include "llvm/MC/MCInstrItineraries.h"
23#include "llvm/Target/TargetSubtargetInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000024#include <string>
25
Evan Cheng54b68e32011-07-01 20:45:01 +000026#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000027#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000028
Evan Cheng10043e22007-01-19 07:51:42 +000029namespace llvm {
Evan Cheng43b9ca62009-08-28 23:18:09 +000030class GlobalValue;
Evan Cheng1a72add62011-07-07 07:07:08 +000031class StringRef;
Renato Golinb4dd6c52013-03-21 18:47:47 +000032class TargetOptions;
Evan Cheng10043e22007-01-19 07:51:42 +000033
Evan Cheng54b68e32011-07-01 20:45:01 +000034class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Cheng10043e22007-01-19 07:51:42 +000035protected:
Evan Chengbf407072010-09-10 01:29:16 +000036 enum ARMProcFamilyEnum {
Jim Grosbach1a597112014-04-03 23:43:18 +000037 Others, CortexA5, CortexA7, CortexA8, CortexA9, CortexA12, CortexA15,
Ana Pazos93a07c22013-12-06 22:48:17 +000038 CortexR5, Swift, CortexA53, CortexA57, Krait
Evan Chengbf407072010-09-10 01:29:16 +000039 };
Amara Emerson330afb52013-09-23 14:26:15 +000040 enum ARMProcClassEnum {
41 None, AClass, RClass, MClass
42 };
Evan Chengbf407072010-09-10 01:29:16 +000043
Evan Chengbf407072010-09-10 01:29:16 +000044 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
45 ARMProcFamilyEnum ARMProcFamily;
46
Amara Emerson330afb52013-09-23 14:26:15 +000047 /// ARMProcClass - ARM processor class: None, AClass, RClass or MClass.
48 ARMProcClassEnum ARMProcClass;
49
Joey Goulyb3f550e2013-06-26 16:58:26 +000050 /// HasV4TOps, HasV5TOps, HasV5TEOps,
Tim Northoverf86d1f02013-10-07 11:10:47 +000051 /// HasV6Ops, HasV6MOps, HasV6T2Ops, HasV7Ops, HasV8Ops -
Evan Cheng8b2bda02011-07-07 03:55:05 +000052 /// Specify whether target support specific ARM ISA variants.
53 bool HasV4TOps;
54 bool HasV5TOps;
55 bool HasV5TEOps;
56 bool HasV6Ops;
Tim Northoverf86d1f02013-10-07 11:10:47 +000057 bool HasV6MOps;
Evan Cheng8b2bda02011-07-07 03:55:05 +000058 bool HasV6T2Ops;
59 bool HasV7Ops;
Joey Goulyb3f550e2013-06-26 16:58:26 +000060 bool HasV8Ops;
Evan Cheng8b2bda02011-07-07 03:55:05 +000061
Joey Goulyccd04892013-09-13 13:46:57 +000062 /// HasVFPv2, HasVFPv3, HasVFPv4, HasFPARMv8, HasNEON - Specify what
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +000063 /// floating point ISAs are supported.
Evan Cheng8b2bda02011-07-07 03:55:05 +000064 bool HasVFPv2;
65 bool HasVFPv3;
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +000066 bool HasVFPv4;
Joey Goulyccd04892013-09-13 13:46:57 +000067 bool HasFPARMv8;
Evan Cheng8b2bda02011-07-07 03:55:05 +000068 bool HasNEON;
Evan Cheng10043e22007-01-19 07:51:42 +000069
Tim Northoverdee86042013-12-02 14:46:26 +000070 /// MinSize - True if the function being compiled has the "minsize" attribute
71 /// and should be optimised for size at the expense of speed.
72 bool MinSize;
73
David Goodwina307edb2009-08-05 16:01:19 +000074 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
75 /// specified. Use the method useNEONForSinglePrecisionFP() to
76 /// determine if NEON should actually be used.
David Goodwin3b9c52c2009-08-04 17:53:06 +000077 bool UseNEONForSinglePrecisionFP;
78
Bob Wilsone8a549c2012-09-29 21:43:49 +000079 /// UseMulOps - True if non-microcoded fused integer multiply-add and
80 /// multiply-subtract instructions should be used.
81 bool UseMulOps;
82
Evan Cheng62c7b5b2010-12-05 22:04:16 +000083 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
84 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
85 bool SlowFPVMLx;
Jim Grosbach34de7762010-03-24 22:31:46 +000086
Evan Cheng38bf5ad2011-03-31 19:38:48 +000087 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
88 /// forwarding to allow mul + mla being issued back to back.
89 bool HasVMLxForwarding;
90
Evan Cheng58066e32010-07-13 19:21:50 +000091 /// SlowFPBrcc - True if floating point compare + branch is slow.
92 bool SlowFPBrcc;
93
Evan Cheng6dbe7132011-07-07 19:09:06 +000094 /// InThumbMode - True if compiling for Thumb, false for ARM.
Evan Cheng1834f5d2011-07-07 19:05:12 +000095 bool InThumbMode;
Anton Korobeynikov12694bd2009-06-01 20:00:48 +000096
Evan Cheng2bd65362011-07-07 00:08:19 +000097 /// HasThumb2 - True if Thumb2 instructions are supported.
98 bool HasThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000099
Evan Cheng5190f092010-08-11 07:17:46 +0000100 /// NoARM - True if subtarget does not support ARM mode execution.
101 bool NoARM;
102
David Goodwin17199b52009-09-30 00:10:16 +0000103 /// PostRAScheduler - True if using post-register-allocation scheduler.
104 bool PostRAScheduler;
105
Evan Cheng10043e22007-01-19 07:51:42 +0000106 /// IsR9Reserved - True if R9 is a not available as general purpose register.
107 bool IsR9Reserved;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000108
Anton Korobeynikov25229082009-11-24 00:44:37 +0000109 /// UseMovt - True if MOVT / MOVW pairs are used for materialization of 32-bit
110 /// imms (including global addresses).
111 bool UseMovt;
112
Bob Wilson8decdc42011-10-07 17:17:49 +0000113 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
114 /// must be able to synthesize call stubs for interworking between ARM and
115 /// Thumb.
116 bool SupportsTailCall;
117
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000118 /// HasFP16 - True if subtarget supports half-precision FP (We support VFP+HF
119 /// only so far)
120 bool HasFP16;
121
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000122 /// HasD16 - True if subtarget is limited to 16 double precision
123 /// FP registers for VFPv3.
124 bool HasD16;
125
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000126 /// HasHardwareDivide - True if subtarget supports [su]div
127 bool HasHardwareDivide;
128
Bob Wilsone8a549c2012-09-29 21:43:49 +0000129 /// HasHardwareDivideInARM - True if subtarget supports [su]div in ARM mode
130 bool HasHardwareDivideInARM;
131
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000132 /// HasT2ExtractPack - True if subtarget supports thumb2 extract/pack
133 /// instructions.
134 bool HasT2ExtractPack;
135
Evan Cheng6e809de2010-08-11 06:22:01 +0000136 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
137 /// instructions.
138 bool HasDataBarrier;
139
Evan Chengce8fb682010-08-09 18:35:19 +0000140 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
141 /// over 16-bit ones.
142 bool Pref32BitThumb;
143
Bob Wilsona2881ee2011-04-19 18:11:49 +0000144 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
145 /// that partially update CPSR and add false dependency on the previous
146 /// CPSR setting instruction.
147 bool AvoidCPSRPartialUpdate;
148
Evan Chengddc0cb62012-12-20 19:59:30 +0000149 /// AvoidMOVsShifterOperand - If true, codegen should avoid using flag setting
150 /// movs with shifter operand (i.e. asr, lsl, lsr).
151 bool AvoidMOVsShifterOperand;
152
Evan Cheng65f9d192012-02-28 18:51:51 +0000153 /// HasRAS - Some processors perform return stack prediction. CodeGen should
154 /// avoid issue "normal" call instructions to callees which do not return.
155 bool HasRAS;
156
Evan Cheng8740ee32010-11-03 06:34:55 +0000157 /// HasMPExtension - True if the subtarget supports Multiprocessing
158 /// extension (ARMv7 only).
159 bool HasMPExtension;
160
Bradley Smith25219752013-11-01 13:27:35 +0000161 /// HasVirtualization - True if the subtarget supports the Virtualization
162 /// extension.
163 bool HasVirtualization;
164
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000165 /// FPOnlySP - If true, the floating point unit only supports single
166 /// precision.
167 bool FPOnlySP;
168
Tim Northovercedd4812013-05-23 19:11:14 +0000169 /// If true, the processor supports the Performance Monitor Extensions. These
170 /// include a generic cycle-counter as well as more fine-grained (often
171 /// implementation-specific) events.
172 bool HasPerfMon;
173
Tim Northoverc6047652013-04-10 12:08:35 +0000174 /// HasTrustZone - if true, processor supports TrustZone security extensions
175 bool HasTrustZone;
176
Amara Emerson33089092013-09-19 11:59:01 +0000177 /// HasCrypto - if true, processor supports Cryptography extensions
178 bool HasCrypto;
179
Bernard Ogdenee87e852013-10-29 09:47:35 +0000180 /// HasCRC - if true, processor supports CRC instructions
181 bool HasCRC;
182
Tim Northover13510302014-04-01 13:22:02 +0000183 /// If true, the instructions "vmov.i32 d0, #0" and "vmov.i32 q0, #0" are
184 /// particularly effective at zeroing a VFP register.
185 bool HasZeroCycleZeroing;
186
Bob Wilson3dc97322010-09-28 04:09:35 +0000187 /// AllowsUnalignedMem - If true, the subtarget allows unaligned memory
188 /// accesses for some types. For details, see
189 /// ARMTargetLowering::allowsUnalignedMemoryAccesses().
190 bool AllowsUnalignedMem;
191
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000192 /// RestrictIT - If true, the subtarget disallows generation of deprecated IT
193 /// blocks to conform to ARMv8 rule.
194 bool RestrictIT;
195
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000196 /// Thumb2DSP - If true, the subtarget supports the v7 DSP (saturating arith
197 /// and such) instructions in Thumb2 code.
198 bool Thumb2DSP;
199
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000200 /// NaCl TRAP instruction is generated instead of the regular TRAP.
201 bool UseNaClTrap;
202
Renato Golinb4dd6c52013-03-21 18:47:47 +0000203 /// Target machine allowed unsafe FP math (such as use of NEON fp)
204 bool UnsafeFPMath;
205
Evan Cheng10043e22007-01-19 07:51:42 +0000206 /// stackAlignment - The minimum alignment known to hold of the stack frame on
207 /// entry to the function and which must be maintained by every function.
208 unsigned stackAlignment;
209
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000210 /// CPUString - String name of used CPU.
211 std::string CPUString;
212
Christian Pirker2a111602014-03-28 14:35:30 +0000213 /// IsLittle - The target is Little Endian
214 bool IsLittle;
215
Evan Chenge45d6852011-01-11 21:46:47 +0000216 /// TargetTriple - What processor and OS we're targeting.
217 Triple TargetTriple;
218
Andrew Trick352abc12012-08-08 02:44:16 +0000219 /// SchedModel - Processor specific instruction costs.
220 const MCSchedModel *SchedModel;
221
Evan Cheng4e712de2009-06-19 01:51:50 +0000222 /// Selected instruction itineraries (one entry per itinerary class.)
223 InstrItineraryData InstrItins;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000224
Renato Golinb4dd6c52013-03-21 18:47:47 +0000225 /// Options passed via command line that could influence the target
226 const TargetOptions &Options;
227
Evan Cheng10043e22007-01-19 07:51:42 +0000228 public:
Evan Cheng181fe362007-01-19 19:22:40 +0000229 enum {
Rafael Espindolad89b16d2014-01-02 13:40:08 +0000230 ARM_ABI_UNKNOWN,
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000231 ARM_ABI_APCS,
232 ARM_ABI_AAPCS // ARM EABI
233 } TargetABI;
234
Evan Cheng10043e22007-01-19 07:51:42 +0000235 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000236 /// of the specified triple.
Evan Cheng10043e22007-01-19 07:51:42 +0000237 ///
Evan Chengfe6e4052011-06-30 01:53:36 +0000238 ARMSubtarget(const std::string &TT, const std::string &CPU,
Christian Pirker2a111602014-03-28 14:35:30 +0000239 const std::string &FS, bool IsLittle,
240 const TargetOptions &Options);
Evan Cheng10043e22007-01-19 07:51:42 +0000241
Dan Gohman544ab2c2008-04-12 04:36:06 +0000242 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
243 /// that still makes it profitable to inline the call.
Rafael Espindola419b6d72007-10-31 14:39:58 +0000244 unsigned getMaxInlineSizeThreshold() const {
James Molloya70697e2014-05-16 14:24:22 +0000245 return 64;
Rafael Espindola419b6d72007-10-31 14:39:58 +0000246 }
Anton Korobeynikov0b91cc42009-05-23 19:51:43 +0000247 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Cheng10043e22007-01-19 07:51:42 +0000248 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000249 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Cheng10043e22007-01-19 07:51:42 +0000250
Renato Golinb2603ed2013-02-16 19:14:59 +0000251 /// \brief Reset the features for the ARM target.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000252 void resetSubtargetFeatures(const MachineFunction *MF) override;
Eric Christophera47f6802014-06-13 00:20:35 +0000253
254 /// initializeSubtargetDependencies - Initializes using a CPU and feature string
255 /// so that we can use initializer lists for subtarget initialization.
256 ARMSubtarget &initializeSubtargetDependencies(StringRef CPU, StringRef FS);
257
258 const DataLayout *getDataLayout() const { return &DL; }
Eric Christopher030294e2014-06-13 00:20:39 +0000259 const ARMSelectionDAGInfo *getSelectionDAGInfo() const { return &TSInfo; }
Eric Christopher3d19f132014-06-18 22:48:09 +0000260 ARMJITInfo *getJITInfo() { return &JITInfo; }
Eric Christophera47f6802014-06-13 00:20:35 +0000261
Bill Wendling61375d82013-02-16 01:36:26 +0000262private:
Eric Christophera47f6802014-06-13 00:20:35 +0000263 const DataLayout DL;
Eric Christopher030294e2014-06-13 00:20:39 +0000264 ARMSelectionDAGInfo TSInfo;
Eric Christopher3d19f132014-06-18 22:48:09 +0000265 ARMJITInfo JITInfo;
Eric Christophera47f6802014-06-13 00:20:35 +0000266
Bill Wendling61375d82013-02-16 01:36:26 +0000267 void initializeEnvironment();
Bill Wendling5a92eec2013-02-15 22:41:25 +0000268 void resetSubtargetFeatures(StringRef CPU, StringRef FS);
Bill Wendling61375d82013-02-16 01:36:26 +0000269public:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000270 void computeIssueWidth();
271
Evan Cheng8b2bda02011-07-07 03:55:05 +0000272 bool hasV4TOps() const { return HasV4TOps; }
273 bool hasV5TOps() const { return HasV5TOps; }
274 bool hasV5TEOps() const { return HasV5TEOps; }
275 bool hasV6Ops() const { return HasV6Ops; }
Amara Emerson5035ee02013-10-07 16:55:23 +0000276 bool hasV6MOps() const { return HasV6MOps; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000277 bool hasV6T2Ops() const { return HasV6T2Ops; }
278 bool hasV7Ops() const { return HasV7Ops; }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000279 bool hasV8Ops() const { return HasV8Ops; }
Evan Cheng10043e22007-01-19 07:51:42 +0000280
Quentin Colombet13cd5212012-11-29 19:48:01 +0000281 bool isCortexA5() const { return ARMProcFamily == CortexA5; }
Tim Northover0feb91e2014-04-01 14:10:07 +0000282 bool isCortexA7() const { return ARMProcFamily == CortexA7; }
Evan Chengbf407072010-09-10 01:29:16 +0000283 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
284 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Silviu Barangab47bb942012-09-13 15:05:10 +0000285 bool isCortexA15() const { return ARMProcFamily == CortexA15; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000286 bool isSwift() const { return ARMProcFamily == Swift; }
Evan Cheng94307f62011-11-09 01:57:03 +0000287 bool isCortexM3() const { return CPUString == "cortex-m3"; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000288 bool isLikeA9() const { return isCortexA9() || isCortexA15() || isKrait(); }
Quentin Colombetb1b66e72012-12-21 04:35:05 +0000289 bool isCortexR5() const { return ARMProcFamily == CortexR5; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000290 bool isKrait() const { return ARMProcFamily == Krait; }
Evan Chengbf407072010-09-10 01:29:16 +0000291
Evan Cheng5190f092010-08-11 07:17:46 +0000292 bool hasARMOps() const { return !NoARM; }
293
Evan Cheng8b2bda02011-07-07 03:55:05 +0000294 bool hasVFP2() const { return HasVFPv2; }
295 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000296 bool hasVFP4() const { return HasVFPv4; }
Joey Goulyccd04892013-09-13 13:46:57 +0000297 bool hasFPARMv8() const { return HasFPARMv8; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000298 bool hasNEON() const { return HasNEON; }
Amara Emerson33089092013-09-19 11:59:01 +0000299 bool hasCrypto() const { return HasCrypto; }
Bernard Ogdenee87e852013-10-29 09:47:35 +0000300 bool hasCRC() const { return HasCRC; }
Bradley Smith25219752013-11-01 13:27:35 +0000301 bool hasVirtualization() const { return HasVirtualization; }
Tim Northoverdee86042013-12-02 14:46:26 +0000302 bool isMinSize() const { return MinSize; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000303 bool useNEONForSinglePrecisionFP() const {
David Goodwin3b9c52c2009-08-04 17:53:06 +0000304 return hasNEON() && UseNEONForSinglePrecisionFP; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000305
Shantonu Sen94231ee2010-05-06 14:57:47 +0000306 bool hasDivide() const { return HasHardwareDivide; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000307 bool hasDivideInARMMode() const { return HasHardwareDivideInARM; }
Shantonu Sen94231ee2010-05-06 14:57:47 +0000308 bool hasT2ExtractPack() const { return HasT2ExtractPack; }
Evan Cheng6e809de2010-08-11 06:22:01 +0000309 bool hasDataBarrier() const { return HasDataBarrier; }
Tim Northoverc7ea8042013-10-25 09:30:24 +0000310 bool hasAnyDataBarrier() const {
311 return HasDataBarrier || (hasV6Ops() && !isThumb());
312 }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000313 bool useMulOps() const { return UseMulOps; }
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000314 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000315 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng58066e32010-07-13 19:21:50 +0000316 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000317 bool isFPOnlySP() const { return FPOnlySP; }
Tim Northovercedd4812013-05-23 19:11:14 +0000318 bool hasPerfMon() const { return HasPerfMon; }
Tim Northoverc6047652013-04-10 12:08:35 +0000319 bool hasTrustZone() const { return HasTrustZone; }
Tim Northover13510302014-04-01 13:22:02 +0000320 bool hasZeroCycleZeroing() const { return HasZeroCycleZeroing; }
Evan Chengce8fb682010-08-09 18:35:19 +0000321 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilsona2881ee2011-04-19 18:11:49 +0000322 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Evan Chengddc0cb62012-12-20 19:59:30 +0000323 bool avoidMOVsShifterOperand() const { return AvoidMOVsShifterOperand; }
Evan Cheng65f9d192012-02-28 18:51:51 +0000324 bool hasRAS() const { return HasRAS; }
Evan Cheng8740ee32010-11-03 06:34:55 +0000325 bool hasMPExtension() const { return HasMPExtension; }
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000326 bool hasThumb2DSP() const { return Thumb2DSP; }
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000327 bool useNaClTrap() const { return UseNaClTrap; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000328
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000329 bool hasFP16() const { return HasFP16; }
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000330 bool hasD16() const { return HasD16; }
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000331
Evan Cheng5f1ba4c2011-04-20 22:20:12 +0000332 const Triple &getTargetTriple() const { return TargetTriple; }
333
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000334 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000335 bool isTargetIOS() const { return TargetTriple.isiOS(); }
Cameron Esfahani943908b2013-08-29 20:23:14 +0000336 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000337 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
338 bool isTargetNetBSD() const { return TargetTriple.getOS() == Triple::NetBSD; }
339 bool isTargetWindows() const { return TargetTriple.isOSWindows(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000340
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000341 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
Tim Northover9653eb52013-12-10 16:57:43 +0000342 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000343 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
344
Renato Golin87610692013-07-16 09:32:17 +0000345 // ARM EABI is the bare-metal EABI described in ARM ABI documents and
346 // can be accessed via -target arm-none-eabi. This is NOT GNUEABI.
347 // FIXME: Add a flag for bare-metal for that target and set Triple::EABI
348 // even for GNUEABI, so we can make a distinction here and still conform to
349 // the EABI on GNU (and Android) mode. This requires change in Clang, too.
Tim Northover7649eba2014-01-06 12:00:44 +0000350 // FIXME: The Darwin exception is temporary, while we move users to
351 // "*-*-*-macho" triples as quickly as possible.
Renato Golin87610692013-07-16 09:32:17 +0000352 bool isTargetAEABI() const {
Tim Northover7649eba2014-01-06 12:00:44 +0000353 return (TargetTriple.getEnvironment() == Triple::EABI ||
354 TargetTriple.getEnvironment() == Triple::EABIHF) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000355 !isTargetDarwin() && !isTargetWindows();
Renato Golin87610692013-07-16 09:32:17 +0000356 }
Evan Cheng181fe362007-01-19 19:22:40 +0000357
Renato Golin8cea6e82014-01-29 11:50:56 +0000358 // ARM Targets that support EHABI exception handling standard
359 // Darwin uses SjLj. Other targets might need more checks.
360 bool isTargetEHABICompatible() const {
361 return (TargetTriple.getEnvironment() == Triple::EABI ||
362 TargetTriple.getEnvironment() == Triple::GNUEABI ||
363 TargetTriple.getEnvironment() == Triple::EABIHF ||
Evgeniy Stepanov02bc78b2014-01-30 14:18:25 +0000364 TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
365 TargetTriple.getEnvironment() == Triple::Android) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000366 !isTargetDarwin() && !isTargetWindows();
Renato Golin8cea6e82014-01-29 11:50:56 +0000367 }
368
Tim Northover44594ad2013-12-18 09:27:33 +0000369 bool isTargetHardFloat() const {
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000370 // FIXME: this is invalid for WindowsCE
Tim Northover44594ad2013-12-18 09:27:33 +0000371 return TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000372 TargetTriple.getEnvironment() == Triple::EABIHF ||
373 isTargetWindows();
Tim Northover44594ad2013-12-18 09:27:33 +0000374 }
Oliver Stannardb14c6252014-04-02 16:10:33 +0000375 bool isTargetAndroid() const {
376 return TargetTriple.getEnvironment() == Triple::Android;
377 }
Tim Northover44594ad2013-12-18 09:27:33 +0000378
Rafael Espindolad89b16d2014-01-02 13:40:08 +0000379 bool isAPCS_ABI() const {
380 assert(TargetABI != ARM_ABI_UNKNOWN);
381 return TargetABI == ARM_ABI_APCS;
382 }
383 bool isAAPCS_ABI() const {
384 assert(TargetABI != ARM_ABI_UNKNOWN);
385 return TargetABI == ARM_ABI_AAPCS;
386 }
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000387
Evan Cheng1834f5d2011-07-07 19:05:12 +0000388 bool isThumb() const { return InThumbMode; }
389 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
390 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng2bd65362011-07-07 00:08:19 +0000391 bool hasThumb2() const { return HasThumb2; }
Amara Emerson330afb52013-09-23 14:26:15 +0000392 bool isMClass() const { return ARMProcClass == MClass; }
393 bool isRClass() const { return ARMProcClass == RClass; }
394 bool isAClass() const { return ARMProcClass == AClass; }
Evan Cheng10043e22007-01-19 07:51:42 +0000395
Evan Cheng10043e22007-01-19 07:51:42 +0000396 bool isR9Reserved() const { return IsR9Reserved; }
397
Saleem Abdulrasool65ca57a2014-06-12 20:06:33 +0000398 bool useMovt() const {
399 // NOTE Windows on ARM needs to use mov.w/mov.t pairs to materialise 32-bit
400 // immediates as it is inherently position independent, and may be out of
401 // range otherwise.
402 return UseMovt && (isTargetWindows() || !isMinSize());
403 }
Bob Wilson8decdc42011-10-07 17:17:49 +0000404 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000405
Bob Wilson3dc97322010-09-28 04:09:35 +0000406 bool allowsUnalignedMem() const { return AllowsUnalignedMem; }
407
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000408 bool restrictIT() const { return RestrictIT; }
409
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000410 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000411
Christian Pirker2a111602014-03-28 14:35:30 +0000412 bool isLittle() const { return IsLittle; }
413
Owen Andersona3181e22010-09-28 21:57:50 +0000414 unsigned getMispredictionPenalty() const;
Jim Grosbach1a597112014-04-03 23:43:18 +0000415
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000416 /// This function returns true if the target has sincos() routine in its
417 /// compiler runtime or math libraries.
418 bool hasSinCos() const;
Andrew Trickc416ba62010-12-24 04:28:06 +0000419
Andrew Trick8d2ee372014-06-04 07:06:27 +0000420 /// True for some subtargets at > -O0.
421 bool enablePostMachineScheduler() const;
422
David Goodwin0d412c22009-11-10 00:48:55 +0000423 /// enablePostRAScheduler - True at 'More' optimization.
David Goodwin02ad4cb2009-10-22 23:19:17 +0000424 bool enablePostRAScheduler(CodeGenOpt::Level OptLevel,
Evan Cheng0d639a22011-07-01 21:01:15 +0000425 TargetSubtargetInfo::AntiDepBreakMode& Mode,
Craig Topper6bc27bf2014-03-10 02:09:33 +0000426 RegClassVector& CriticalPathRCs) const override;
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000427
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000428 /// getInstrItins - Return the instruction itineraies based on subtarget
Evan Cheng4e712de2009-06-19 01:51:50 +0000429 /// selection.
430 const InstrItineraryData &getInstrItineraryData() const { return InstrItins; }
431
Evan Cheng10043e22007-01-19 07:51:42 +0000432 /// getStackAlignment - Returns the minimum alignment known to hold of the
433 /// stack frame on entry to the function and which must be maintained by every
434 /// function for this subtarget.
435 unsigned getStackAlignment() const { return stackAlignment; }
Evan Cheng43b9ca62009-08-28 23:18:09 +0000436
437 /// GVIsIndirectSymbol - true if the GV will be accessed via an indirect
438 /// symbol.
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000439 bool GVIsIndirectSymbol(const GlobalValue *GV, Reloc::Model RelocM) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000440};
441} // End llvm namespace
442
443#endif // ARMSUBTARGET_H