blob: 05f78a48badfcf4ade1863cb4409f6d93414a8e1 [file] [log] [blame]
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001//===-- SparcAsmParser.cpp - Parse Sparc assembly to MCInst instructions --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000010#include "MCTargetDesc/SparcMCExpr.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000011#include "MCTargetDesc/SparcMCTargetDesc.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000012#include "llvm/ADT/STLExtras.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000013#include "llvm/ADT/SmallVector.h"
Eugene Zelenko3f37f072017-02-04 00:36:49 +000014#include "llvm/ADT/StringRef.h"
15#include "llvm/ADT/Triple.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000016#include "llvm/MC/MCContext.h"
Eugene Zelenko3f37f072017-02-04 00:36:49 +000017#include "llvm/MC/MCExpr.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000018#include "llvm/MC/MCInst.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000019#include "llvm/MC/MCObjectFileInfo.h"
Eugene Zelenko3f37f072017-02-04 00:36:49 +000020#include "llvm/MC/MCParser/MCAsmLexer.h"
21#include "llvm/MC/MCParser/MCAsmParser.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000022#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000023#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Craig Topper92cfdd72015-10-18 05:29:05 +000024#include "llvm/MC/MCRegisterInfo.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000025#include "llvm/MC/MCStreamer.h"
26#include "llvm/MC/MCSubtargetInfo.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000027#include "llvm/MC/MCSymbol.h"
Eugene Zelenko3f37f072017-02-04 00:36:49 +000028#include "llvm/Support/Casting.h"
29#include "llvm/Support/ErrorHandling.h"
30#include "llvm/Support/SMLoc.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000031#include "llvm/Support/TargetRegistry.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000032#include "llvm/Support/raw_ostream.h"
Eugene Zelenko3f37f072017-02-04 00:36:49 +000033#include <algorithm>
34#include <cassert>
35#include <cstdint>
36#include <memory>
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000037
38using namespace llvm;
39
40// The generated AsmMatcher SparcGenAsmMatcher uses "Sparc" as the target
41// namespace. But SPARC backend uses "SP" as its namespace.
42namespace llvm {
Eugene Zelenko3f37f072017-02-04 00:36:49 +000043namespace Sparc {
44
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000045 using namespace SP;
Eugene Zelenko3f37f072017-02-04 00:36:49 +000046
47} // end namespace Sparc
48} // end namespace llvm
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000049
50namespace {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000051
Eugene Zelenko3f37f072017-02-04 00:36:49 +000052class SparcOperand;
53
54class SparcAsmParser : public MCTargetAsmParser {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000055 MCAsmParser &Parser;
56
57 /// @name Auto-generated Match Functions
58 /// {
59
60#define GET_ASSEMBLER_HEADER
61#include "SparcGenAsmMatcher.inc"
62
63 /// }
64
65 // public interface of the MCTargetAsmParser.
66 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +000067 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +000068 uint64_t &ErrorInfo,
Craig Topperb0c941b2014-04-29 07:57:13 +000069 bool MatchingInlineAsm) override;
70 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000071 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +000072 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperb0c941b2014-04-29 07:57:13 +000073 bool ParseDirective(AsmToken DirectiveID) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000074
David Blaikie960ea3f2014-06-08 16:18:35 +000075 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperb0c941b2014-04-29 07:57:13 +000076 unsigned Kind) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000077
78 // Custom parse functions for Sparc specific operands.
David Blaikie960ea3f2014-06-08 16:18:35 +000079 OperandMatchResultTy parseMEMOperand(OperandVector &Operands);
80
81 OperandMatchResultTy parseOperand(OperandVector &Operands, StringRef Name);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000082
83 OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +000084 parseSparcAsmOperand(std::unique_ptr<SparcOperand> &Operand,
85 bool isCall = false);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000086
David Blaikie960ea3f2014-06-08 16:18:35 +000087 OperandMatchResultTy parseBranchModifiers(OperandVector &Operands);
Venkatraman Govindaraju22868742014-03-01 20:08:48 +000088
Joerg Sonnenbergerc8d50d62015-10-01 22:08:20 +000089 // Helper function for dealing with %lo / %hi in PIC mode.
90 const SparcMCExpr *adjustPICRelocation(SparcMCExpr::VariantKind VK,
91 const MCExpr *subExpr);
92
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000093 // returns true if Tok is matched to a register and returns register in RegNo.
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +000094 bool matchRegisterName(const AsmToken &Tok, unsigned &RegNo,
95 unsigned &RegKind);
96
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000097 bool matchSparcAsmModifiers(const MCExpr *&EVal, SMLoc &EndLoc);
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +000098 bool parseDirectiveWord(unsigned Size, SMLoc L);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000099
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000100 bool is64Bit() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000101 return getSTI().getTargetTriple().getArch() == Triple::sparcv9;
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000102 }
James Y Knightc49e7882015-05-18 16:43:33 +0000103
Nirav Dave2364748a2016-09-16 18:30:20 +0000104 bool expandSET(MCInst &Inst, SMLoc IDLoc,
James Y Knightc49e7882015-05-18 16:43:33 +0000105 SmallVectorImpl<MCInst> &Instructions);
106
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000107public:
Akira Hatanakab11ef082015-11-14 06:35:56 +0000108 SparcAsmParser(const MCSubtargetInfo &sti, MCAsmParser &parser,
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000109 const MCInstrInfo &MII,
110 const MCTargetOptions &Options)
Oliver Stannard4191b9e2017-10-11 09:17:43 +0000111 : MCTargetAsmParser(Options, sti, MII), Parser(parser) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000112 // Initialize the set of available features.
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000113 setAvailableFeatures(ComputeAvailableFeatures(getSTI().getFeatureBits()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000114 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000115};
116
Eugene Zelenko3f37f072017-02-04 00:36:49 +0000117} // end anonymous namespace
118
Craig Topper92cfdd72015-10-18 05:29:05 +0000119 static const MCPhysReg IntRegs[32] = {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000120 Sparc::G0, Sparc::G1, Sparc::G2, Sparc::G3,
121 Sparc::G4, Sparc::G5, Sparc::G6, Sparc::G7,
122 Sparc::O0, Sparc::O1, Sparc::O2, Sparc::O3,
123 Sparc::O4, Sparc::O5, Sparc::O6, Sparc::O7,
124 Sparc::L0, Sparc::L1, Sparc::L2, Sparc::L3,
125 Sparc::L4, Sparc::L5, Sparc::L6, Sparc::L7,
126 Sparc::I0, Sparc::I1, Sparc::I2, Sparc::I3,
127 Sparc::I4, Sparc::I5, Sparc::I6, Sparc::I7 };
128
Craig Topper92cfdd72015-10-18 05:29:05 +0000129 static const MCPhysReg FloatRegs[32] = {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000130 Sparc::F0, Sparc::F1, Sparc::F2, Sparc::F3,
131 Sparc::F4, Sparc::F5, Sparc::F6, Sparc::F7,
132 Sparc::F8, Sparc::F9, Sparc::F10, Sparc::F11,
133 Sparc::F12, Sparc::F13, Sparc::F14, Sparc::F15,
134 Sparc::F16, Sparc::F17, Sparc::F18, Sparc::F19,
135 Sparc::F20, Sparc::F21, Sparc::F22, Sparc::F23,
136 Sparc::F24, Sparc::F25, Sparc::F26, Sparc::F27,
137 Sparc::F28, Sparc::F29, Sparc::F30, Sparc::F31 };
138
Craig Topper92cfdd72015-10-18 05:29:05 +0000139 static const MCPhysReg DoubleRegs[32] = {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000140 Sparc::D0, Sparc::D1, Sparc::D2, Sparc::D3,
141 Sparc::D4, Sparc::D5, Sparc::D6, Sparc::D7,
Daniel Cedermanef62c592016-12-02 15:05:26 +0000142 Sparc::D8, Sparc::D9, Sparc::D10, Sparc::D11,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000143 Sparc::D12, Sparc::D13, Sparc::D14, Sparc::D15,
144 Sparc::D16, Sparc::D17, Sparc::D18, Sparc::D19,
145 Sparc::D20, Sparc::D21, Sparc::D22, Sparc::D23,
146 Sparc::D24, Sparc::D25, Sparc::D26, Sparc::D27,
147 Sparc::D28, Sparc::D29, Sparc::D30, Sparc::D31 };
148
Craig Topper92cfdd72015-10-18 05:29:05 +0000149 static const MCPhysReg QuadFPRegs[32] = {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000150 Sparc::Q0, Sparc::Q1, Sparc::Q2, Sparc::Q3,
151 Sparc::Q4, Sparc::Q5, Sparc::Q6, Sparc::Q7,
Venkatraman Govindaraju98aa7fa2014-01-24 05:24:01 +0000152 Sparc::Q8, Sparc::Q9, Sparc::Q10, Sparc::Q11,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000153 Sparc::Q12, Sparc::Q13, Sparc::Q14, Sparc::Q15 };
154
Craig Topper92cfdd72015-10-18 05:29:05 +0000155 static const MCPhysReg ASRRegs[32] = {
James Y Knight807563d2015-05-18 16:29:48 +0000156 SP::Y, SP::ASR1, SP::ASR2, SP::ASR3,
157 SP::ASR4, SP::ASR5, SP::ASR6, SP::ASR7,
158 SP::ASR8, SP::ASR9, SP::ASR10, SP::ASR11,
159 SP::ASR12, SP::ASR13, SP::ASR14, SP::ASR15,
160 SP::ASR16, SP::ASR17, SP::ASR18, SP::ASR19,
161 SP::ASR20, SP::ASR21, SP::ASR22, SP::ASR23,
162 SP::ASR24, SP::ASR25, SP::ASR26, SP::ASR27,
163 SP::ASR28, SP::ASR29, SP::ASR30, SP::ASR31};
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000164
Craig Topper92cfdd72015-10-18 05:29:05 +0000165 static const MCPhysReg IntPairRegs[] = {
James Y Knight3994be82015-08-10 19:11:39 +0000166 Sparc::G0_G1, Sparc::G2_G3, Sparc::G4_G5, Sparc::G6_G7,
167 Sparc::O0_O1, Sparc::O2_O3, Sparc::O4_O5, Sparc::O6_O7,
168 Sparc::L0_L1, Sparc::L2_L3, Sparc::L4_L5, Sparc::L6_L7,
169 Sparc::I0_I1, Sparc::I2_I3, Sparc::I4_I5, Sparc::I6_I7};
170
Chris Dewhurst053826a2016-02-27 12:49:59 +0000171 static const MCPhysReg CoprocRegs[32] = {
172 Sparc::C0, Sparc::C1, Sparc::C2, Sparc::C3,
173 Sparc::C4, Sparc::C5, Sparc::C6, Sparc::C7,
174 Sparc::C8, Sparc::C9, Sparc::C10, Sparc::C11,
175 Sparc::C12, Sparc::C13, Sparc::C14, Sparc::C15,
176 Sparc::C16, Sparc::C17, Sparc::C18, Sparc::C19,
177 Sparc::C20, Sparc::C21, Sparc::C22, Sparc::C23,
178 Sparc::C24, Sparc::C25, Sparc::C26, Sparc::C27,
179 Sparc::C28, Sparc::C29, Sparc::C30, Sparc::C31 };
180
181 static const MCPhysReg CoprocPairRegs[] = {
182 Sparc::C0_C1, Sparc::C2_C3, Sparc::C4_C5, Sparc::C6_C7,
183 Sparc::C8_C9, Sparc::C10_C11, Sparc::C12_C13, Sparc::C14_C15,
184 Sparc::C16_C17, Sparc::C18_C19, Sparc::C20_C21, Sparc::C22_C23,
185 Sparc::C24_C25, Sparc::C26_C27, Sparc::C28_C29, Sparc::C30_C31};
186
Eugene Zelenko3f37f072017-02-04 00:36:49 +0000187namespace {
188
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000189/// SparcOperand - Instances of this class represent a parsed Sparc machine
190/// instruction.
191class SparcOperand : public MCParsedAsmOperand {
192public:
193 enum RegisterKind {
194 rk_None,
195 rk_IntReg,
James Y Knight3994be82015-08-10 19:11:39 +0000196 rk_IntPairReg,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000197 rk_FloatReg,
198 rk_DoubleReg,
199 rk_QuadReg,
Chris Dewhurst053826a2016-02-27 12:49:59 +0000200 rk_CoprocReg,
201 rk_CoprocPairReg,
James Y Knightf7e70172015-05-18 16:38:47 +0000202 rk_Special,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000203 };
James Y Knightf7e70172015-05-18 16:38:47 +0000204
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000205private:
206 enum KindTy {
207 k_Token,
208 k_Register,
209 k_Immediate,
210 k_MemoryReg,
211 k_MemoryImm
212 } Kind;
213
214 SMLoc StartLoc, EndLoc;
215
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000216 struct Token {
217 const char *Data;
218 unsigned Length;
219 };
220
221 struct RegOp {
222 unsigned RegNum;
223 RegisterKind Kind;
224 };
225
226 struct ImmOp {
227 const MCExpr *Val;
228 };
229
230 struct MemOp {
231 unsigned Base;
232 unsigned OffsetReg;
233 const MCExpr *Off;
234 };
235
236 union {
237 struct Token Tok;
238 struct RegOp Reg;
239 struct ImmOp Imm;
240 struct MemOp Mem;
241 };
Eugene Zelenko3f37f072017-02-04 00:36:49 +0000242
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000243public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000244 SparcOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
245
Craig Topperb0c941b2014-04-29 07:57:13 +0000246 bool isToken() const override { return Kind == k_Token; }
247 bool isReg() const override { return Kind == k_Register; }
248 bool isImm() const override { return Kind == k_Immediate; }
249 bool isMem() const override { return isMEMrr() || isMEMri(); }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000250 bool isMEMrr() const { return Kind == k_MemoryReg; }
251 bool isMEMri() const { return Kind == k_MemoryImm; }
252
James Y Knight3994be82015-08-10 19:11:39 +0000253 bool isIntReg() const {
254 return (Kind == k_Register && Reg.Kind == rk_IntReg);
255 }
256
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000257 bool isFloatReg() const {
258 return (Kind == k_Register && Reg.Kind == rk_FloatReg);
259 }
260
261 bool isFloatOrDoubleReg() const {
262 return (Kind == k_Register && (Reg.Kind == rk_FloatReg
263 || Reg.Kind == rk_DoubleReg));
264 }
265
Chris Dewhurst053826a2016-02-27 12:49:59 +0000266 bool isCoprocReg() const {
267 return (Kind == k_Register && Reg.Kind == rk_CoprocReg);
268 }
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000269
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000270 StringRef getToken() const {
271 assert(Kind == k_Token && "Invalid access!");
272 return StringRef(Tok.Data, Tok.Length);
273 }
274
Craig Topperb0c941b2014-04-29 07:57:13 +0000275 unsigned getReg() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000276 assert((Kind == k_Register) && "Invalid access!");
277 return Reg.RegNum;
278 }
279
280 const MCExpr *getImm() const {
281 assert((Kind == k_Immediate) && "Invalid access!");
282 return Imm.Val;
283 }
284
285 unsigned getMemBase() const {
286 assert((Kind == k_MemoryReg || Kind == k_MemoryImm) && "Invalid access!");
287 return Mem.Base;
288 }
289
290 unsigned getMemOffsetReg() const {
291 assert((Kind == k_MemoryReg) && "Invalid access!");
292 return Mem.OffsetReg;
293 }
294
295 const MCExpr *getMemOff() const {
296 assert((Kind == k_MemoryImm) && "Invalid access!");
297 return Mem.Off;
298 }
299
300 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000301 SMLoc getStartLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000302 return StartLoc;
303 }
304 /// getEndLoc - Get the location of the last token of this operand.
Peter Collingbourne0da86302016-10-10 22:49:37 +0000305 SMLoc getEndLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000306 return EndLoc;
307 }
308
Craig Topperb0c941b2014-04-29 07:57:13 +0000309 void print(raw_ostream &OS) const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000310 switch (Kind) {
311 case k_Token: OS << "Token: " << getToken() << "\n"; break;
312 case k_Register: OS << "Reg: #" << getReg() << "\n"; break;
313 case k_Immediate: OS << "Imm: " << getImm() << "\n"; break;
314 case k_MemoryReg: OS << "Mem: " << getMemBase() << "+"
315 << getMemOffsetReg() << "\n"; break;
Craig Toppere73658d2014-04-28 04:05:08 +0000316 case k_MemoryImm: assert(getMemOff() != nullptr);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000317 OS << "Mem: " << getMemBase()
318 << "+" << *getMemOff()
319 << "\n"; break;
320 }
321 }
322
323 void addRegOperands(MCInst &Inst, unsigned N) const {
324 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000325 Inst.addOperand(MCOperand::createReg(getReg()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000326 }
327
328 void addImmOperands(MCInst &Inst, unsigned N) const {
329 assert(N == 1 && "Invalid number of operands!");
330 const MCExpr *Expr = getImm();
331 addExpr(Inst, Expr);
332 }
333
334 void addExpr(MCInst &Inst, const MCExpr *Expr) const{
335 // Add as immediate when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +0000336 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +0000337 Inst.addOperand(MCOperand::createImm(0));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000338 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +0000339 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000340 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000341 Inst.addOperand(MCOperand::createExpr(Expr));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000342 }
343
344 void addMEMrrOperands(MCInst &Inst, unsigned N) const {
345 assert(N == 2 && "Invalid number of operands!");
346
Jim Grosbache9119e42015-05-13 18:37:00 +0000347 Inst.addOperand(MCOperand::createReg(getMemBase()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000348
349 assert(getMemOffsetReg() != 0 && "Invalid offset");
Jim Grosbache9119e42015-05-13 18:37:00 +0000350 Inst.addOperand(MCOperand::createReg(getMemOffsetReg()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000351 }
352
353 void addMEMriOperands(MCInst &Inst, unsigned N) const {
354 assert(N == 2 && "Invalid number of operands!");
355
Jim Grosbache9119e42015-05-13 18:37:00 +0000356 Inst.addOperand(MCOperand::createReg(getMemBase()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000357
358 const MCExpr *Expr = getMemOff();
359 addExpr(Inst, Expr);
360 }
361
David Blaikie960ea3f2014-06-08 16:18:35 +0000362 static std::unique_ptr<SparcOperand> CreateToken(StringRef Str, SMLoc S) {
363 auto Op = make_unique<SparcOperand>(k_Token);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000364 Op->Tok.Data = Str.data();
365 Op->Tok.Length = Str.size();
366 Op->StartLoc = S;
367 Op->EndLoc = S;
368 return Op;
369 }
370
David Blaikie960ea3f2014-06-08 16:18:35 +0000371 static std::unique_ptr<SparcOperand> CreateReg(unsigned RegNum, unsigned Kind,
372 SMLoc S, SMLoc E) {
373 auto Op = make_unique<SparcOperand>(k_Register);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000374 Op->Reg.RegNum = RegNum;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000375 Op->Reg.Kind = (SparcOperand::RegisterKind)Kind;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000376 Op->StartLoc = S;
377 Op->EndLoc = E;
378 return Op;
379 }
380
David Blaikie960ea3f2014-06-08 16:18:35 +0000381 static std::unique_ptr<SparcOperand> CreateImm(const MCExpr *Val, SMLoc S,
382 SMLoc E) {
383 auto Op = make_unique<SparcOperand>(k_Immediate);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000384 Op->Imm.Val = Val;
385 Op->StartLoc = S;
386 Op->EndLoc = E;
387 return Op;
388 }
389
James Y Knight3994be82015-08-10 19:11:39 +0000390 static bool MorphToIntPairReg(SparcOperand &Op) {
391 unsigned Reg = Op.getReg();
392 assert(Op.Reg.Kind == rk_IntReg);
393 unsigned regIdx = 32;
394 if (Reg >= Sparc::G0 && Reg <= Sparc::G7)
395 regIdx = Reg - Sparc::G0;
396 else if (Reg >= Sparc::O0 && Reg <= Sparc::O7)
397 regIdx = Reg - Sparc::O0 + 8;
398 else if (Reg >= Sparc::L0 && Reg <= Sparc::L7)
399 regIdx = Reg - Sparc::L0 + 16;
400 else if (Reg >= Sparc::I0 && Reg <= Sparc::I7)
401 regIdx = Reg - Sparc::I0 + 24;
402 if (regIdx % 2 || regIdx > 31)
403 return false;
404 Op.Reg.RegNum = IntPairRegs[regIdx / 2];
405 Op.Reg.Kind = rk_IntPairReg;
406 return true;
407 }
408
David Blaikie960ea3f2014-06-08 16:18:35 +0000409 static bool MorphToDoubleReg(SparcOperand &Op) {
410 unsigned Reg = Op.getReg();
411 assert(Op.Reg.Kind == rk_FloatReg);
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000412 unsigned regIdx = Reg - Sparc::F0;
413 if (regIdx % 2 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000414 return false;
415 Op.Reg.RegNum = DoubleRegs[regIdx / 2];
416 Op.Reg.Kind = rk_DoubleReg;
417 return true;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000418 }
419
David Blaikie960ea3f2014-06-08 16:18:35 +0000420 static bool MorphToQuadReg(SparcOperand &Op) {
421 unsigned Reg = Op.getReg();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000422 unsigned regIdx = 0;
David Blaikie960ea3f2014-06-08 16:18:35 +0000423 switch (Op.Reg.Kind) {
Craig Topper2a30d782014-06-18 05:05:13 +0000424 default: llvm_unreachable("Unexpected register kind!");
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000425 case rk_FloatReg:
426 regIdx = Reg - Sparc::F0;
427 if (regIdx % 4 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000428 return false;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000429 Reg = QuadFPRegs[regIdx / 4];
430 break;
431 case rk_DoubleReg:
432 regIdx = Reg - Sparc::D0;
433 if (regIdx % 2 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000434 return false;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000435 Reg = QuadFPRegs[regIdx / 2];
436 break;
437 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000438 Op.Reg.RegNum = Reg;
439 Op.Reg.Kind = rk_QuadReg;
440 return true;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000441 }
442
Chris Dewhurst053826a2016-02-27 12:49:59 +0000443 static bool MorphToCoprocPairReg(SparcOperand &Op) {
444 unsigned Reg = Op.getReg();
445 assert(Op.Reg.Kind == rk_CoprocReg);
446 unsigned regIdx = 32;
447 if (Reg >= Sparc::C0 && Reg <= Sparc::C31)
448 regIdx = Reg - Sparc::C0;
449 if (regIdx % 2 || regIdx > 31)
450 return false;
451 Op.Reg.RegNum = CoprocPairRegs[regIdx / 2];
452 Op.Reg.Kind = rk_CoprocPairReg;
453 return true;
454 }
455
David Blaikie960ea3f2014-06-08 16:18:35 +0000456 static std::unique_ptr<SparcOperand>
457 MorphToMEMrr(unsigned Base, std::unique_ptr<SparcOperand> Op) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000458 unsigned offsetReg = Op->getReg();
459 Op->Kind = k_MemoryReg;
460 Op->Mem.Base = Base;
461 Op->Mem.OffsetReg = offsetReg;
Craig Topper062a2ba2014-04-25 05:30:21 +0000462 Op->Mem.Off = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000463 return Op;
464 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000465
David Blaikie960ea3f2014-06-08 16:18:35 +0000466 static std::unique_ptr<SparcOperand>
James Y Knightc09bdfa2015-04-29 14:54:44 +0000467 CreateMEMr(unsigned Base, SMLoc S, SMLoc E) {
468 auto Op = make_unique<SparcOperand>(k_MemoryReg);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000469 Op->Mem.Base = Base;
James Y Knightc09bdfa2015-04-29 14:54:44 +0000470 Op->Mem.OffsetReg = Sparc::G0; // always 0
471 Op->Mem.Off = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000472 Op->StartLoc = S;
473 Op->EndLoc = E;
474 return Op;
475 }
476
David Blaikie960ea3f2014-06-08 16:18:35 +0000477 static std::unique_ptr<SparcOperand>
478 MorphToMEMri(unsigned Base, std::unique_ptr<SparcOperand> Op) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000479 const MCExpr *Imm = Op->getImm();
480 Op->Kind = k_MemoryImm;
481 Op->Mem.Base = Base;
482 Op->Mem.OffsetReg = 0;
483 Op->Mem.Off = Imm;
484 return Op;
485 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000486};
487
Eugene Zelenko3f37f072017-02-04 00:36:49 +0000488} // end anonymous namespace
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000489
Nirav Dave2364748a2016-09-16 18:30:20 +0000490bool SparcAsmParser::expandSET(MCInst &Inst, SMLoc IDLoc,
James Y Knightc49e7882015-05-18 16:43:33 +0000491 SmallVectorImpl<MCInst> &Instructions) {
492 MCOperand MCRegOp = Inst.getOperand(0);
493 MCOperand MCValOp = Inst.getOperand(1);
494 assert(MCRegOp.isReg());
495 assert(MCValOp.isImm() || MCValOp.isExpr());
496
497 // the imm operand can be either an expression or an immediate.
498 bool IsImm = Inst.getOperand(1).isImm();
Douglas Katzman58195a22015-08-20 16:16:16 +0000499 int64_t RawImmValue = IsImm ? MCValOp.getImm() : 0;
500
501 // Allow either a signed or unsigned 32-bit immediate.
NAKAMURA Takumicf61aae2015-08-21 01:12:19 +0000502 if (RawImmValue < -2147483648LL || RawImmValue > 4294967295LL) {
Nirav Dave2364748a2016-09-16 18:30:20 +0000503 return Error(IDLoc,
504 "set: argument must be between -2147483648 and 4294967295");
Douglas Katzman58195a22015-08-20 16:16:16 +0000505 }
506
507 // If the value was expressed as a large unsigned number, that's ok.
508 // We want to see if it "looks like" a small signed number.
509 int32_t ImmValue = RawImmValue;
510 // For 'set' you can't use 'or' with a negative operand on V9 because
511 // that would splat the sign bit across the upper half of the destination
512 // register, whereas 'set' is defined to zero the high 32 bits.
513 bool IsEffectivelyImm13 =
514 IsImm && ((is64Bit() ? 0 : -4096) <= ImmValue && ImmValue < 4096);
James Y Knightc49e7882015-05-18 16:43:33 +0000515 const MCExpr *ValExpr;
516 if (IsImm)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000517 ValExpr = MCConstantExpr::create(ImmValue, getContext());
James Y Knightc49e7882015-05-18 16:43:33 +0000518 else
519 ValExpr = MCValOp.getExpr();
520
521 MCOperand PrevReg = MCOperand::createReg(Sparc::G0);
522
Douglas Katzman58195a22015-08-20 16:16:16 +0000523 // If not just a signed imm13 value, then either we use a 'sethi' with a
524 // following 'or', or a 'sethi' by itself if there are no more 1 bits.
525 // In either case, start with the 'sethi'.
526 if (!IsEffectivelyImm13) {
James Y Knightc49e7882015-05-18 16:43:33 +0000527 MCInst TmpInst;
Joerg Sonnenbergerc8d50d62015-10-01 22:08:20 +0000528 const MCExpr *Expr = adjustPICRelocation(SparcMCExpr::VK_Sparc_HI, ValExpr);
James Y Knightc49e7882015-05-18 16:43:33 +0000529 TmpInst.setLoc(IDLoc);
530 TmpInst.setOpcode(SP::SETHIi);
531 TmpInst.addOperand(MCRegOp);
532 TmpInst.addOperand(MCOperand::createExpr(Expr));
533 Instructions.push_back(TmpInst);
534 PrevReg = MCRegOp;
535 }
536
Douglas Katzman58195a22015-08-20 16:16:16 +0000537 // The low bits require touching in 3 cases:
538 // * A non-immediate value will always require both instructions.
539 // * An effectively imm13 value needs only an 'or' instruction.
540 // * Otherwise, an immediate that is not effectively imm13 requires the
541 // 'or' only if bits remain after clearing the 22 bits that 'sethi' set.
542 // If the low bits are known zeros, there's nothing to do.
543 // In the second case, and only in that case, must we NOT clear
544 // bits of the immediate value via the %lo() assembler function.
545 // Note also, the 'or' instruction doesn't mind a large value in the case
546 // where the operand to 'set' was 0xFFFFFzzz - it does exactly what you mean.
547 if (!IsImm || IsEffectivelyImm13 || (ImmValue & 0x3ff)) {
James Y Knightc49e7882015-05-18 16:43:33 +0000548 MCInst TmpInst;
Douglas Katzman58195a22015-08-20 16:16:16 +0000549 const MCExpr *Expr;
550 if (IsEffectivelyImm13)
551 Expr = ValExpr;
552 else
Joerg Sonnenbergerc8d50d62015-10-01 22:08:20 +0000553 Expr = adjustPICRelocation(SparcMCExpr::VK_Sparc_LO, ValExpr);
James Y Knightc49e7882015-05-18 16:43:33 +0000554 TmpInst.setLoc(IDLoc);
555 TmpInst.setOpcode(SP::ORri);
556 TmpInst.addOperand(MCRegOp);
557 TmpInst.addOperand(PrevReg);
558 TmpInst.addOperand(MCOperand::createExpr(Expr));
559 Instructions.push_back(TmpInst);
560 }
Nirav Dave2364748a2016-09-16 18:30:20 +0000561 return false;
James Y Knightc49e7882015-05-18 16:43:33 +0000562}
563
David Blaikie960ea3f2014-06-08 16:18:35 +0000564bool SparcAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
565 OperandVector &Operands,
566 MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000567 uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +0000568 bool MatchingInlineAsm) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000569 MCInst Inst;
570 SmallVector<MCInst, 8> Instructions;
571 unsigned MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
572 MatchingInlineAsm);
573 switch (MatchResult) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000574 case Match_Success: {
James Y Knightc49e7882015-05-18 16:43:33 +0000575 switch (Inst.getOpcode()) {
576 default:
577 Inst.setLoc(IDLoc);
578 Instructions.push_back(Inst);
579 break;
580 case SP::SET:
Nirav Dave2364748a2016-09-16 18:30:20 +0000581 if (expandSET(Inst, IDLoc, Instructions))
582 return true;
James Y Knightc49e7882015-05-18 16:43:33 +0000583 break;
584 }
585
586 for (const MCInst &I : Instructions) {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000587 Out.EmitInstruction(I, getSTI());
James Y Knightc49e7882015-05-18 16:43:33 +0000588 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000589 return false;
590 }
591
592 case Match_MissingFeature:
593 return Error(IDLoc,
594 "instruction requires a CPU feature not currently enabled");
595
596 case Match_InvalidOperand: {
597 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +0000598 if (ErrorInfo != ~0ULL) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000599 if (ErrorInfo >= Operands.size())
600 return Error(IDLoc, "too few operands for instruction");
601
David Blaikie960ea3f2014-06-08 16:18:35 +0000602 ErrorLoc = ((SparcOperand &)*Operands[ErrorInfo]).getStartLoc();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000603 if (ErrorLoc == SMLoc())
604 ErrorLoc = IDLoc;
605 }
606
607 return Error(ErrorLoc, "invalid operand for instruction");
608 }
609 case Match_MnemonicFail:
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000610 return Error(IDLoc, "invalid instruction mnemonic");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000611 }
Craig Topper589ceee2015-01-03 08:16:34 +0000612 llvm_unreachable("Implement any new match types added!");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000613}
614
Eugene Zelenko3f37f072017-02-04 00:36:49 +0000615bool SparcAsmParser::ParseRegister(unsigned &RegNo, SMLoc &StartLoc,
616 SMLoc &EndLoc) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000617 const AsmToken &Tok = Parser.getTok();
618 StartLoc = Tok.getLoc();
619 EndLoc = Tok.getEndLoc();
620 RegNo = 0;
621 if (getLexer().getKind() != AsmToken::Percent)
622 return false;
623 Parser.Lex();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000624 unsigned regKind = SparcOperand::rk_None;
625 if (matchRegisterName(Tok, RegNo, regKind)) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000626 Parser.Lex();
627 return false;
628 }
629
630 return Error(StartLoc, "invalid register name");
631}
632
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000633static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000634 unsigned VariantID);
635
David Blaikie960ea3f2014-06-08 16:18:35 +0000636bool SparcAsmParser::ParseInstruction(ParseInstructionInfo &Info,
637 StringRef Name, SMLoc NameLoc,
638 OperandVector &Operands) {
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000639
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000640 // First operand in MCInst is instruction mnemonic.
641 Operands.push_back(SparcOperand::CreateToken(Name, NameLoc));
642
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000643 // apply mnemonic aliases, if any, so that we can parse operands correctly.
644 applyMnemonicAliases(Name, getAvailableFeatures(), 0);
645
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000646 if (getLexer().isNot(AsmToken::EndOfStatement)) {
647 // Read the first operand.
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000648 if (getLexer().is(AsmToken::Comma)) {
649 if (parseBranchModifiers(Operands) != MatchOperand_Success) {
650 SMLoc Loc = getLexer().getLoc();
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000651 return Error(Loc, "unexpected token");
652 }
653 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000654 if (parseOperand(Operands, Name) != MatchOperand_Success) {
655 SMLoc Loc = getLexer().getLoc();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000656 return Error(Loc, "unexpected token");
657 }
658
Chris Dewhurst52adb572016-03-09 18:20:21 +0000659 while (getLexer().is(AsmToken::Comma) || getLexer().is(AsmToken::Plus)) {
660 if (getLexer().is(AsmToken::Plus)) {
661 // Plus tokens are significant in software_traps (p83, sparcv8.pdf). We must capture them.
662 Operands.push_back(SparcOperand::CreateToken("+", Parser.getTok().getLoc()));
663 }
664 Parser.Lex(); // Eat the comma or plus.
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000665 // Parse and remember the operand.
666 if (parseOperand(Operands, Name) != MatchOperand_Success) {
667 SMLoc Loc = getLexer().getLoc();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000668 return Error(Loc, "unexpected token");
669 }
670 }
671 }
672 if (getLexer().isNot(AsmToken::EndOfStatement)) {
673 SMLoc Loc = getLexer().getLoc();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000674 return Error(Loc, "unexpected token");
675 }
676 Parser.Lex(); // Consume the EndOfStatement.
677 return false;
678}
679
680bool SparcAsmParser::
681ParseDirective(AsmToken DirectiveID)
682{
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +0000683 StringRef IDVal = DirectiveID.getString();
684
685 if (IDVal == ".byte")
686 return parseDirectiveWord(1, DirectiveID.getLoc());
687
688 if (IDVal == ".half")
689 return parseDirectiveWord(2, DirectiveID.getLoc());
690
691 if (IDVal == ".word")
692 return parseDirectiveWord(4, DirectiveID.getLoc());
693
694 if (IDVal == ".nword")
695 return parseDirectiveWord(is64Bit() ? 8 : 4, DirectiveID.getLoc());
696
697 if (is64Bit() && IDVal == ".xword")
698 return parseDirectiveWord(8, DirectiveID.getLoc());
699
700 if (IDVal == ".register") {
701 // For now, ignore .register directive.
702 Parser.eatToEndOfStatement();
703 return false;
704 }
Douglas Katzmand0c11cf2016-03-28 14:00:11 +0000705 if (IDVal == ".proc") {
706 // For compatibility, ignore this directive.
707 // (It's supposed to be an "optimization" in the Sun assembler)
708 Parser.eatToEndOfStatement();
709 return false;
710 }
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +0000711
712 // Let the MC layer to handle other directives.
713 return true;
714}
715
716bool SparcAsmParser:: parseDirectiveWord(unsigned Size, SMLoc L) {
717 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Eugene Zelenko3f37f072017-02-04 00:36:49 +0000718 while (true) {
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +0000719 const MCExpr *Value;
720 if (getParser().parseExpression(Value))
721 return true;
722
723 getParser().getStreamer().EmitValue(Value, Size);
724
725 if (getLexer().is(AsmToken::EndOfStatement))
726 break;
727
728 // FIXME: Improve diagnostic.
729 if (getLexer().isNot(AsmToken::Comma))
730 return Error(L, "unexpected token in directive");
731 Parser.Lex();
732 }
733 }
734 Parser.Lex();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000735 return false;
736}
737
Alex Bradbury58eba092016-11-01 16:32:05 +0000738OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +0000739SparcAsmParser::parseMEMOperand(OperandVector &Operands) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000740 SMLoc S, E;
741 unsigned BaseReg = 0;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000742
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000743 if (ParseRegister(BaseReg, S, E)) {
744 return MatchOperand_NoMatch;
745 }
746
747 switch (getLexer().getKind()) {
748 default: return MatchOperand_NoMatch;
749
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +0000750 case AsmToken::Comma:
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000751 case AsmToken::RBrac:
752 case AsmToken::EndOfStatement:
James Y Knightc09bdfa2015-04-29 14:54:44 +0000753 Operands.push_back(SparcOperand::CreateMEMr(BaseReg, S, E));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000754 return MatchOperand_Success;
755
756 case AsmToken:: Plus:
757 Parser.Lex(); // Eat the '+'
758 break;
759 case AsmToken::Minus:
760 break;
761 }
762
David Blaikie960ea3f2014-06-08 16:18:35 +0000763 std::unique_ptr<SparcOperand> Offset;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000764 OperandMatchResultTy ResTy = parseSparcAsmOperand(Offset);
765 if (ResTy != MatchOperand_Success || !Offset)
766 return MatchOperand_NoMatch;
767
David Blaikie960ea3f2014-06-08 16:18:35 +0000768 Operands.push_back(
769 Offset->isImm() ? SparcOperand::MorphToMEMri(BaseReg, std::move(Offset))
770 : SparcOperand::MorphToMEMrr(BaseReg, std::move(Offset)));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000771
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000772 return MatchOperand_Success;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000773}
774
Alex Bradbury58eba092016-11-01 16:32:05 +0000775OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +0000776SparcAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000777
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000778 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000779
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000780 // If there wasn't a custom match, try the generic matcher below. Otherwise,
781 // there was a match, but an error occurred, in which case, just return that
782 // the operand parsing failed.
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000783 if (ResTy == MatchOperand_Success || ResTy == MatchOperand_ParseFail)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000784 return ResTy;
785
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000786 if (getLexer().is(AsmToken::LBrac)) {
787 // Memory operand
788 Operands.push_back(SparcOperand::CreateToken("[",
789 Parser.getTok().getLoc()));
790 Parser.Lex(); // Eat the [
791
Chris Dewhurst7d8412f2016-05-16 11:02:00 +0000792 if (Mnemonic == "cas" || Mnemonic == "casx" || Mnemonic == "casa") {
Venkatraman Govindarajuced92262014-02-07 07:34:49 +0000793 SMLoc S = Parser.getTok().getLoc();
794 if (getLexer().getKind() != AsmToken::Percent)
795 return MatchOperand_NoMatch;
796 Parser.Lex(); // eat %
797
798 unsigned RegNo, RegKind;
799 if (!matchRegisterName(Parser.getTok(), RegNo, RegKind))
800 return MatchOperand_NoMatch;
801
802 Parser.Lex(); // Eat the identifier token.
803 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer()-1);
804 Operands.push_back(SparcOperand::CreateReg(RegNo, RegKind, S, E));
805 ResTy = MatchOperand_Success;
806 } else {
807 ResTy = parseMEMOperand(Operands);
808 }
809
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000810 if (ResTy != MatchOperand_Success)
811 return ResTy;
812
813 if (!getLexer().is(AsmToken::RBrac))
814 return MatchOperand_ParseFail;
815
816 Operands.push_back(SparcOperand::CreateToken("]",
817 Parser.getTok().getLoc()));
818 Parser.Lex(); // Eat the ]
James Y Knight24060be2015-05-18 16:35:04 +0000819
820 // Parse an optional address-space identifier after the address.
821 if (getLexer().is(AsmToken::Integer)) {
822 std::unique_ptr<SparcOperand> Op;
823 ResTy = parseSparcAsmOperand(Op, false);
824 if (ResTy != MatchOperand_Success || !Op)
825 return MatchOperand_ParseFail;
826 Operands.push_back(std::move(Op));
827 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000828 return MatchOperand_Success;
829 }
830
David Blaikie960ea3f2014-06-08 16:18:35 +0000831 std::unique_ptr<SparcOperand> Op;
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000832
Venkatraman Govindaraju600f3902014-03-02 06:28:15 +0000833 ResTy = parseSparcAsmOperand(Op, (Mnemonic == "call"));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000834 if (ResTy != MatchOperand_Success || !Op)
835 return MatchOperand_ParseFail;
836
837 // Push the parsed operand into the list of operands
David Blaikie960ea3f2014-06-08 16:18:35 +0000838 Operands.push_back(std::move(Op));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000839
840 return MatchOperand_Success;
841}
842
Alex Bradbury58eba092016-11-01 16:32:05 +0000843OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +0000844SparcAsmParser::parseSparcAsmOperand(std::unique_ptr<SparcOperand> &Op,
845 bool isCall) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000846 SMLoc S = Parser.getTok().getLoc();
847 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
848 const MCExpr *EVal;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000849
Craig Topper062a2ba2014-04-25 05:30:21 +0000850 Op = nullptr;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000851 switch (getLexer().getKind()) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000852 default: break;
853
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000854 case AsmToken::Percent:
855 Parser.Lex(); // Eat the '%'.
856 unsigned RegNo;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000857 unsigned RegKind;
858 if (matchRegisterName(Parser.getTok(), RegNo, RegKind)) {
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000859 StringRef name = Parser.getTok().getString();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000860 Parser.Lex(); // Eat the identifier token.
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000861 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000862 switch (RegNo) {
863 default:
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000864 Op = SparcOperand::CreateReg(RegNo, RegKind, S, E);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000865 break;
James Y Knightf7e70172015-05-18 16:38:47 +0000866 case Sparc::PSR:
867 Op = SparcOperand::CreateToken("%psr", S);
868 break;
Douglas Katzmane5485c62015-08-19 18:34:48 +0000869 case Sparc::FSR:
870 Op = SparcOperand::CreateToken("%fsr", S);
871 break;
Chris Dewhurst053826a2016-02-27 12:49:59 +0000872 case Sparc::FQ:
873 Op = SparcOperand::CreateToken("%fq", S);
874 break;
875 case Sparc::CPSR:
876 Op = SparcOperand::CreateToken("%csr", S);
877 break;
878 case Sparc::CPQ:
879 Op = SparcOperand::CreateToken("%cq", S);
880 break;
James Y Knightf7e70172015-05-18 16:38:47 +0000881 case Sparc::WIM:
882 Op = SparcOperand::CreateToken("%wim", S);
883 break;
884 case Sparc::TBR:
885 Op = SparcOperand::CreateToken("%tbr", S);
886 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000887 case Sparc::ICC:
888 if (name == "xcc")
889 Op = SparcOperand::CreateToken("%xcc", S);
890 else
891 Op = SparcOperand::CreateToken("%icc", S);
892 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000893 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000894 break;
895 }
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000896 if (matchSparcAsmModifiers(EVal, E)) {
897 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
898 Op = SparcOperand::CreateImm(EVal, S, E);
899 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000900 break;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000901
902 case AsmToken::Minus:
903 case AsmToken::Integer:
Douglas Katzman9cb88b72015-04-29 18:48:29 +0000904 case AsmToken::LParen:
Douglas Katzman685a7d12015-08-17 19:55:01 +0000905 case AsmToken::Dot:
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000906 if (!getParser().parseExpression(EVal, E))
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000907 Op = SparcOperand::CreateImm(EVal, S, E);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000908 break;
909
910 case AsmToken::Identifier: {
911 StringRef Identifier;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000912 if (!getParser().parseIdentifier(Identifier)) {
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000913 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Jim Grosbach6f482002015-05-18 18:43:14 +0000914 MCSymbol *Sym = getContext().getOrCreateSymbol(Identifier);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000915
Jim Grosbach13760bd2015-05-30 01:25:56 +0000916 const MCExpr *Res = MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_None,
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000917 getContext());
Rafael Espindola699281c2016-05-18 11:58:50 +0000918 if (isCall && getContext().getObjectFileInfo()->isPositionIndependent())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000919 Res = SparcMCExpr::create(SparcMCExpr::VK_Sparc_WPLT30, Res,
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000920 getContext());
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000921 Op = SparcOperand::CreateImm(Res, S, E);
922 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000923 break;
924 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000925 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000926 return (Op) ? MatchOperand_Success : MatchOperand_ParseFail;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000927}
928
Alex Bradbury58eba092016-11-01 16:32:05 +0000929OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +0000930SparcAsmParser::parseBranchModifiers(OperandVector &Operands) {
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000931 // parse (,a|,pn|,pt)+
932
933 while (getLexer().is(AsmToken::Comma)) {
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000934 Parser.Lex(); // Eat the comma
935
936 if (!getLexer().is(AsmToken::Identifier))
937 return MatchOperand_ParseFail;
938 StringRef modName = Parser.getTok().getString();
939 if (modName == "a" || modName == "pn" || modName == "pt") {
940 Operands.push_back(SparcOperand::CreateToken(modName,
941 Parser.getTok().getLoc()));
942 Parser.Lex(); // eat the identifier.
943 }
944 }
945 return MatchOperand_Success;
946}
947
Eugene Zelenko3f37f072017-02-04 00:36:49 +0000948bool SparcAsmParser::matchRegisterName(const AsmToken &Tok, unsigned &RegNo,
949 unsigned &RegKind) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000950 int64_t intVal = 0;
951 RegNo = 0;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000952 RegKind = SparcOperand::rk_None;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000953 if (Tok.is(AsmToken::Identifier)) {
954 StringRef name = Tok.getString();
955
956 // %fp
957 if (name.equals("fp")) {
958 RegNo = Sparc::I6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000959 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000960 return true;
961 }
962 // %sp
963 if (name.equals("sp")) {
964 RegNo = Sparc::O6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000965 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000966 return true;
967 }
968
969 if (name.equals("y")) {
970 RegNo = Sparc::Y;
James Y Knightf7e70172015-05-18 16:38:47 +0000971 RegKind = SparcOperand::rk_Special;
James Y Knight807563d2015-05-18 16:29:48 +0000972 return true;
973 }
974
975 if (name.substr(0, 3).equals_lower("asr")
976 && !name.substr(3).getAsInteger(10, intVal)
977 && intVal > 0 && intVal < 32) {
978 RegNo = ASRRegs[intVal];
James Y Knightf7e70172015-05-18 16:38:47 +0000979 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000980 return true;
981 }
982
Joerg Sonnenberger7d180c52015-08-19 13:55:14 +0000983 // %fprs is an alias of %asr6.
984 if (name.equals("fprs")) {
985 RegNo = ASRRegs[6];
986 RegKind = SparcOperand::rk_Special;
987 return true;
988 }
989
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000990 if (name.equals("icc")) {
991 RegNo = Sparc::ICC;
James Y Knightf7e70172015-05-18 16:38:47 +0000992 RegKind = SparcOperand::rk_Special;
993 return true;
994 }
995
996 if (name.equals("psr")) {
997 RegNo = Sparc::PSR;
998 RegKind = SparcOperand::rk_Special;
999 return true;
1000 }
1001
Douglas Katzmane5485c62015-08-19 18:34:48 +00001002 if (name.equals("fsr")) {
1003 RegNo = Sparc::FSR;
1004 RegKind = SparcOperand::rk_Special;
1005 return true;
1006 }
1007
Chris Dewhurst053826a2016-02-27 12:49:59 +00001008 if (name.equals("fq")) {
1009 RegNo = Sparc::FQ;
1010 RegKind = SparcOperand::rk_Special;
1011 return true;
1012 }
1013
1014 if (name.equals("csr")) {
1015 RegNo = Sparc::CPSR;
1016 RegKind = SparcOperand::rk_Special;
1017 return true;
1018 }
1019
1020 if (name.equals("cq")) {
1021 RegNo = Sparc::CPQ;
1022 RegKind = SparcOperand::rk_Special;
1023 return true;
1024 }
1025
James Y Knightf7e70172015-05-18 16:38:47 +00001026 if (name.equals("wim")) {
1027 RegNo = Sparc::WIM;
1028 RegKind = SparcOperand::rk_Special;
1029 return true;
1030 }
1031
1032 if (name.equals("tbr")) {
1033 RegNo = Sparc::TBR;
1034 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001035 return true;
1036 }
1037
1038 if (name.equals("xcc")) {
1039 // FIXME:: check 64bit.
1040 RegNo = Sparc::ICC;
James Y Knightf7e70172015-05-18 16:38:47 +00001041 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001042 return true;
1043 }
1044
1045 // %fcc0 - %fcc3
1046 if (name.substr(0, 3).equals_lower("fcc")
1047 && !name.substr(3).getAsInteger(10, intVal)
1048 && intVal < 4) {
1049 // FIXME: check 64bit and handle %fcc1 - %fcc3
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +00001050 RegNo = Sparc::FCC0 + intVal;
James Y Knightf7e70172015-05-18 16:38:47 +00001051 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001052 return true;
1053 }
1054
1055 // %g0 - %g7
1056 if (name.substr(0, 1).equals_lower("g")
1057 && !name.substr(1).getAsInteger(10, intVal)
1058 && intVal < 8) {
1059 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001060 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001061 return true;
1062 }
1063 // %o0 - %o7
1064 if (name.substr(0, 1).equals_lower("o")
1065 && !name.substr(1).getAsInteger(10, intVal)
1066 && intVal < 8) {
1067 RegNo = IntRegs[8 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001068 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001069 return true;
1070 }
1071 if (name.substr(0, 1).equals_lower("l")
1072 && !name.substr(1).getAsInteger(10, intVal)
1073 && intVal < 8) {
1074 RegNo = IntRegs[16 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001075 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001076 return true;
1077 }
1078 if (name.substr(0, 1).equals_lower("i")
1079 && !name.substr(1).getAsInteger(10, intVal)
1080 && intVal < 8) {
1081 RegNo = IntRegs[24 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001082 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001083 return true;
1084 }
1085 // %f0 - %f31
1086 if (name.substr(0, 1).equals_lower("f")
1087 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 32) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001088 RegNo = FloatRegs[intVal];
1089 RegKind = SparcOperand::rk_FloatReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001090 return true;
1091 }
1092 // %f32 - %f62
1093 if (name.substr(0, 1).equals_lower("f")
1094 && !name.substr(1, 2).getAsInteger(10, intVal)
1095 && intVal >= 32 && intVal <= 62 && (intVal % 2 == 0)) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001096 // FIXME: Check V9
Eric Christopher7383d4a2014-01-23 21:41:10 +00001097 RegNo = DoubleRegs[intVal/2];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001098 RegKind = SparcOperand::rk_DoubleReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001099 return true;
1100 }
1101
1102 // %r0 - %r31
1103 if (name.substr(0, 1).equals_lower("r")
1104 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 31) {
1105 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001106 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001107 return true;
1108 }
Joerg Sonnenberger726e6242015-10-04 09:11:22 +00001109
Chris Dewhurst053826a2016-02-27 12:49:59 +00001110 // %c0 - %c31
1111 if (name.substr(0, 1).equals_lower("c")
1112 && !name.substr(1).getAsInteger(10, intVal)
1113 && intVal < 32) {
1114 RegNo = CoprocRegs[intVal];
1115 RegKind = SparcOperand::rk_CoprocReg;
1116 return true;
1117 }
1118
Joerg Sonnenberger726e6242015-10-04 09:11:22 +00001119 if (name.equals("tpc")) {
1120 RegNo = Sparc::TPC;
1121 RegKind = SparcOperand::rk_Special;
1122 return true;
1123 }
1124 if (name.equals("tnpc")) {
1125 RegNo = Sparc::TNPC;
1126 RegKind = SparcOperand::rk_Special;
1127 return true;
1128 }
1129 if (name.equals("tstate")) {
1130 RegNo = Sparc::TSTATE;
1131 RegKind = SparcOperand::rk_Special;
1132 return true;
1133 }
1134 if (name.equals("tt")) {
1135 RegNo = Sparc::TT;
1136 RegKind = SparcOperand::rk_Special;
1137 return true;
1138 }
1139 if (name.equals("tick")) {
1140 RegNo = Sparc::TICK;
1141 RegKind = SparcOperand::rk_Special;
1142 return true;
1143 }
1144 if (name.equals("tba")) {
1145 RegNo = Sparc::TBA;
1146 RegKind = SparcOperand::rk_Special;
1147 return true;
1148 }
1149 if (name.equals("pstate")) {
1150 RegNo = Sparc::PSTATE;
1151 RegKind = SparcOperand::rk_Special;
1152 return true;
1153 }
1154 if (name.equals("tl")) {
1155 RegNo = Sparc::TL;
1156 RegKind = SparcOperand::rk_Special;
1157 return true;
1158 }
1159 if (name.equals("pil")) {
1160 RegNo = Sparc::PIL;
1161 RegKind = SparcOperand::rk_Special;
1162 return true;
1163 }
1164 if (name.equals("cwp")) {
1165 RegNo = Sparc::CWP;
1166 RegKind = SparcOperand::rk_Special;
1167 return true;
1168 }
1169 if (name.equals("cansave")) {
1170 RegNo = Sparc::CANSAVE;
1171 RegKind = SparcOperand::rk_Special;
1172 return true;
1173 }
1174 if (name.equals("canrestore")) {
1175 RegNo = Sparc::CANRESTORE;
1176 RegKind = SparcOperand::rk_Special;
1177 return true;
1178 }
1179 if (name.equals("cleanwin")) {
1180 RegNo = Sparc::CLEANWIN;
1181 RegKind = SparcOperand::rk_Special;
1182 return true;
1183 }
1184 if (name.equals("otherwin")) {
1185 RegNo = Sparc::OTHERWIN;
1186 RegKind = SparcOperand::rk_Special;
1187 return true;
1188 }
1189 if (name.equals("wstate")) {
1190 RegNo = Sparc::WSTATE;
1191 RegKind = SparcOperand::rk_Special;
1192 return true;
1193 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001194 }
1195 return false;
1196}
1197
James Y Knightf90346f2015-06-18 15:05:15 +00001198// Determine if an expression contains a reference to the symbol
1199// "_GLOBAL_OFFSET_TABLE_".
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +00001200static bool hasGOTReference(const MCExpr *Expr) {
1201 switch (Expr->getKind()) {
1202 case MCExpr::Target:
1203 if (const SparcMCExpr *SE = dyn_cast<SparcMCExpr>(Expr))
1204 return hasGOTReference(SE->getSubExpr());
1205 break;
1206
1207 case MCExpr::Constant:
1208 break;
1209
1210 case MCExpr::Binary: {
1211 const MCBinaryExpr *BE = cast<MCBinaryExpr>(Expr);
1212 return hasGOTReference(BE->getLHS()) || hasGOTReference(BE->getRHS());
1213 }
1214
1215 case MCExpr::SymbolRef: {
1216 const MCSymbolRefExpr &SymRef = *cast<MCSymbolRefExpr>(Expr);
1217 return (SymRef.getSymbol().getName() == "_GLOBAL_OFFSET_TABLE_");
1218 }
1219
1220 case MCExpr::Unary:
1221 return hasGOTReference(cast<MCUnaryExpr>(Expr)->getSubExpr());
1222 }
1223 return false;
1224}
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001225
Joerg Sonnenbergerc8d50d62015-10-01 22:08:20 +00001226const SparcMCExpr *
1227SparcAsmParser::adjustPICRelocation(SparcMCExpr::VariantKind VK,
Eugene Zelenko3f37f072017-02-04 00:36:49 +00001228 const MCExpr *subExpr) {
Joerg Sonnenbergerc8d50d62015-10-01 22:08:20 +00001229 // When in PIC mode, "%lo(...)" and "%hi(...)" behave differently.
1230 // If the expression refers contains _GLOBAL_OFFSETE_TABLE, it is
1231 // actually a %pc10 or %pc22 relocation. Otherwise, they are interpreted
1232 // as %got10 or %got22 relocation.
1233
Rafael Espindola699281c2016-05-18 11:58:50 +00001234 if (getContext().getObjectFileInfo()->isPositionIndependent()) {
Joerg Sonnenbergerc8d50d62015-10-01 22:08:20 +00001235 switch(VK) {
1236 default: break;
1237 case SparcMCExpr::VK_Sparc_LO:
1238 VK = (hasGOTReference(subExpr) ? SparcMCExpr::VK_Sparc_PC10
1239 : SparcMCExpr::VK_Sparc_GOT10);
1240 break;
1241 case SparcMCExpr::VK_Sparc_HI:
1242 VK = (hasGOTReference(subExpr) ? SparcMCExpr::VK_Sparc_PC22
1243 : SparcMCExpr::VK_Sparc_GOT22);
1244 break;
1245 }
1246 }
1247
1248 return SparcMCExpr::create(VK, subExpr, getContext());
1249}
1250
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +00001251bool SparcAsmParser::matchSparcAsmModifiers(const MCExpr *&EVal,
Eugene Zelenko3f37f072017-02-04 00:36:49 +00001252 SMLoc &EndLoc) {
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +00001253 AsmToken Tok = Parser.getTok();
1254 if (!Tok.is(AsmToken::Identifier))
1255 return false;
1256
1257 StringRef name = Tok.getString();
1258
1259 SparcMCExpr::VariantKind VK = SparcMCExpr::parseVariantKind(name);
1260
1261 if (VK == SparcMCExpr::VK_Sparc_None)
1262 return false;
1263
1264 Parser.Lex(); // Eat the identifier.
1265 if (Parser.getTok().getKind() != AsmToken::LParen)
1266 return false;
1267
1268 Parser.Lex(); // Eat the LParen token.
1269 const MCExpr *subExpr;
1270 if (Parser.parseParenExpression(subExpr, EndLoc))
1271 return false;
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +00001272
Joerg Sonnenbergerc8d50d62015-10-01 22:08:20 +00001273 EVal = adjustPICRelocation(VK, subExpr);
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +00001274 return true;
1275}
1276
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001277extern "C" void LLVMInitializeSparcAsmParser() {
Mehdi Aminif42454b2016-10-09 23:00:34 +00001278 RegisterMCAsmParser<SparcAsmParser> A(getTheSparcTarget());
1279 RegisterMCAsmParser<SparcAsmParser> B(getTheSparcV9Target());
1280 RegisterMCAsmParser<SparcAsmParser> C(getTheSparcelTarget());
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001281}
1282
1283#define GET_REGISTER_MATCHER
1284#define GET_MATCHER_IMPLEMENTATION
1285#include "SparcGenAsmMatcher.inc"
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001286
David Blaikie960ea3f2014-06-08 16:18:35 +00001287unsigned SparcAsmParser::validateTargetOperandClass(MCParsedAsmOperand &GOp,
1288 unsigned Kind) {
1289 SparcOperand &Op = (SparcOperand &)GOp;
1290 if (Op.isFloatOrDoubleReg()) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001291 switch (Kind) {
1292 default: break;
1293 case MCK_DFPRegs:
David Blaikie960ea3f2014-06-08 16:18:35 +00001294 if (!Op.isFloatReg() || SparcOperand::MorphToDoubleReg(Op))
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001295 return MCTargetAsmParser::Match_Success;
1296 break;
1297 case MCK_QFPRegs:
1298 if (SparcOperand::MorphToQuadReg(Op))
1299 return MCTargetAsmParser::Match_Success;
1300 break;
1301 }
1302 }
James Y Knight3994be82015-08-10 19:11:39 +00001303 if (Op.isIntReg() && Kind == MCK_IntPair) {
1304 if (SparcOperand::MorphToIntPairReg(Op))
1305 return MCTargetAsmParser::Match_Success;
1306 }
Chris Dewhurst053826a2016-02-27 12:49:59 +00001307 if (Op.isCoprocReg() && Kind == MCK_CoprocPair) {
1308 if (SparcOperand::MorphToCoprocPairReg(Op))
1309 return MCTargetAsmParser::Match_Success;
1310 }
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001311 return Match_InvalidOperand;
1312}