blob: fcf9eca80e96ff94bdab8d21894851eb364c3244 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000011#ifndef LLVM_LIB_TARGET_R600_AMDGPU_H
12#define LLVM_LIB_TARGET_R600_AMDGPU_H
Tom Stellard75aadc22012-12-11 21:25:42 +000013
Tom Stellard75aadc22012-12-11 21:25:42 +000014#include "llvm/Support/TargetRegistry.h"
15#include "llvm/Target/TargetMachine.h"
16
17namespace llvm {
18
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000019class AMDGPUInstrPrinter;
Tom Stellard880a80a2014-06-17 16:53:14 +000020class AMDGPUSubtarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000021class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000022class FunctionPass;
23class MCAsmInfo;
24class raw_ostream;
25class Target;
26class TargetMachine;
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28// R600 Passes
Vincent Lejeunedec18752013-06-05 21:38:04 +000029FunctionPass *createR600VectorRegMerger(TargetMachine &tm);
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000030FunctionPass *createR600TextureIntrinsicsReplacer();
Tom Stellard75aadc22012-12-11 21:25:42 +000031FunctionPass *createR600ExpandSpecialInstrsPass(TargetMachine &tm);
Tom Stellard1de55822013-12-11 17:51:41 +000032FunctionPass *createR600EmitClauseMarkers();
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +000033FunctionPass *createR600ClauseMergePass(TargetMachine &tm);
Vincent Lejeune147700b2013-04-30 00:14:27 +000034FunctionPass *createR600Packetizer(TargetMachine &tm);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000035FunctionPass *createR600ControlFlowFinalizer(TargetMachine &tm);
Tom Stellardf2ba9722013-12-11 17:51:47 +000036FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000037
38// SI Passes
Tom Stellard9fa17912013-08-14 23:24:45 +000039FunctionPass *createSITypeRewriter();
Tom Stellardf8794352012-12-19 22:10:31 +000040FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard6596ba72014-11-21 22:06:37 +000041FunctionPass *createSIFoldOperandsPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000042FunctionPass *createSILowerI1CopiesPass();
Tom Stellard1aaad692014-07-21 16:55:33 +000043FunctionPass *createSIShrinkInstructionsPass();
Matt Arsenault41033282014-10-10 22:01:59 +000044FunctionPass *createSILoadStoreOptimizerPass(TargetMachine &tm);
Tom Stellard75aadc22012-12-11 21:25:42 +000045FunctionPass *createSILowerControlFlowPass(TargetMachine &tm);
Tom Stellard2f7cdda2013-08-06 23:08:28 +000046FunctionPass *createSIFixSGPRCopiesPass(TargetMachine &tm);
Tom Stellardb2de94e2014-07-02 20:53:48 +000047FunctionPass *createSIFixSGPRLiveRangesPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000048FunctionPass *createSICodeEmitterPass(formatted_raw_ostream &OS);
Tom Stellardc4cabef2013-01-18 21:15:53 +000049FunctionPass *createSIInsertWaits(TargetMachine &tm);
Tom Stellard42fb60e2015-01-14 15:42:31 +000050FunctionPass *createSIPrepareScratchRegs();
Tom Stellard75aadc22012-12-11 21:25:42 +000051
Tom Stellard6596ba72014-11-21 22:06:37 +000052void initializeSIFoldOperandsPass(PassRegistry &);
53extern char &SIFoldOperandsID;
54
Tom Stellard1bd80722014-04-30 15:31:33 +000055void initializeSILowerI1CopiesPass(PassRegistry &);
56extern char &SILowerI1CopiesID;
57
Matt Arsenault41033282014-10-10 22:01:59 +000058void initializeSILoadStoreOptimizerPass(PassRegistry &);
59extern char &SILoadStoreOptimizerID;
60
Tom Stellard75aadc22012-12-11 21:25:42 +000061// Passes common to R600 and SI
Tom Stellard880a80a2014-06-17 16:53:14 +000062FunctionPass *createAMDGPUPromoteAlloca(const AMDGPUSubtarget &ST);
Tom Stellardf8794352012-12-19 22:10:31 +000063Pass *createAMDGPUStructurizeCFGPass();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000064FunctionPass *createAMDGPUISelDag(TargetMachine &tm);
Tom Stellard5cbb53c2014-11-03 19:49:05 +000065ModulePass *createAMDGPUAlwaysInlinePass();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000066
Tom Stellard8b1e0212013-07-27 00:01:07 +000067/// \brief Creates an AMDGPU-specific Target Transformation Info pass.
68ImmutablePass *
69createAMDGPUTargetTransformInfoPass(const AMDGPUTargetMachine *TM);
70
Tom Stellardb2de94e2014-07-02 20:53:48 +000071void initializeSIFixSGPRLiveRangesPass(PassRegistry&);
72extern char &SIFixSGPRLiveRangesID;
73
74
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000075extern Target TheAMDGPUTarget;
Tom Stellard49f8bfd2015-01-06 18:00:21 +000076extern Target TheGCNTarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000077
Tom Stellard067c8152014-07-21 14:01:14 +000078namespace AMDGPU {
79enum TargetIndex {
80 TI_CONSTDATA_START
81};
82}
83
84#define END_OF_TEXT_LABEL_NAME "EndOfTextLabel"
85
Tom Stellard75aadc22012-12-11 21:25:42 +000086} // End namespace llvm
87
88namespace ShaderType {
89 enum Type {
90 PIXEL = 0,
91 VERTEX = 1,
92 GEOMETRY = 2,
93 COMPUTE = 3
94 };
95}
96
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000097/// OpenCL uses address spaces to differentiate between
98/// various memory regions on the hardware. On the CPU
99/// all of the address spaces point to the same memory,
100/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +0000101/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000102/// memory locations.
103namespace AMDGPUAS {
104enum AddressSpaces {
105 PRIVATE_ADDRESS = 0, ///< Address space for private memory.
106 GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0).
107 CONSTANT_ADDRESS = 2, ///< Address space for constant memory
108 LOCAL_ADDRESS = 3, ///< Address space for local memory.
Matt Arsenault46b51b72014-05-22 18:27:07 +0000109 FLAT_ADDRESS = 4, ///< Address space for flat memory.
110 REGION_ADDRESS = 5, ///< Address space for region memory.
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000111 PARAM_D_ADDRESS = 6, ///< Address space for direct addressible parameter memory (CONST0)
112 PARAM_I_ADDRESS = 7, ///< Address space for indirect addressible parameter memory (VTX1)
Tom Stellard1e803092013-07-23 01:48:18 +0000113
114 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on this
115 // order to be able to dynamically index a constant buffer, for example:
116 //
117 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
118
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000119 CONSTANT_BUFFER_0 = 8,
120 CONSTANT_BUFFER_1 = 9,
121 CONSTANT_BUFFER_2 = 10,
122 CONSTANT_BUFFER_3 = 11,
123 CONSTANT_BUFFER_4 = 12,
124 CONSTANT_BUFFER_5 = 13,
125 CONSTANT_BUFFER_6 = 14,
126 CONSTANT_BUFFER_7 = 15,
127 CONSTANT_BUFFER_8 = 16,
128 CONSTANT_BUFFER_9 = 17,
129 CONSTANT_BUFFER_10 = 18,
130 CONSTANT_BUFFER_11 = 19,
131 CONSTANT_BUFFER_12 = 20,
132 CONSTANT_BUFFER_13 = 21,
133 CONSTANT_BUFFER_14 = 22,
134 CONSTANT_BUFFER_15 = 23,
Matt Arsenault46b51b72014-05-22 18:27:07 +0000135 ADDRESS_NONE = 24, ///< Address space for unknown memory.
136 LAST_ADDRESS = ADDRESS_NONE
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000137};
138
139} // namespace AMDGPUAS
140
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000141#endif