blob: 46b31c350a00ad240fb4d6b140d0e110416e0702 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- Thumb1FrameLowering.cpp - Thumb1 Frame Information ----------------===//
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov2f931282011-01-10 12:39:04 +000010// This file contains the Thumb1 implementation of TargetFrameLowering class.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov2f931282011-01-10 12:39:04 +000014#include "Thumb1FrameLowering.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000015#include "ARMMachineFunctionInfo.h"
Quentin Colombet71a71482015-07-20 21:42:14 +000016#include "llvm/CodeGen/LivePhysRegs.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Artyom Skrobovf6830f42014-02-14 17:19:07 +000020#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Chengeb56dca2010-11-22 18:12:04 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000022
23using namespace llvm;
24
Eric Christopher45fb7b62014-06-26 19:29:59 +000025Thumb1FrameLowering::Thumb1FrameLowering(const ARMSubtarget &sti)
26 : ARMFrameLowering(sti) {}
27
Jim Grosbache7e2aca2011-09-13 20:30:37 +000028bool Thumb1FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const{
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000029 const MachineFrameInfo *FFI = MF.getFrameInfo();
30 unsigned CFSize = FFI->getMaxCallFrameSize();
31 // It's not always a good idea to include the call frame as part of the
32 // stack frame. ARM (especially Thumb) has small immediate offset to
33 // address the stack frame. So a large call frame can cause poor codegen
34 // and may even makes it impossible to scavenge a register.
35 if (CFSize >= ((1 << 8) - 1) * 4 / 2) // Half of imm8 * 4
36 return false;
37
38 return !MF.getFrameInfo()->hasVarSizedObjects();
39}
40
Anton Korobeynikova8d177b2011-03-05 18:43:50 +000041static void
42emitSPUpdate(MachineBasicBlock &MBB,
43 MachineBasicBlock::iterator &MBBI,
44 const TargetInstrInfo &TII, DebugLoc dl,
Eric Christopherae326492015-03-12 22:48:50 +000045 const ThumbRegisterInfo &MRI,
Anton Korobeynikova8d177b2011-03-05 18:43:50 +000046 int NumBytes, unsigned MIFlags = MachineInstr::NoFlags) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000047 emitThumbRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes, TII,
Anton Korobeynikova8d177b2011-03-05 18:43:50 +000048 MRI, MIFlags);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000049}
50
Eli Bendersky8da87162013-02-21 20:05:00 +000051
52void Thumb1FrameLowering::
53eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
54 MachineBasicBlock::iterator I) const {
55 const Thumb1InstrInfo &TII =
Eric Christopher1b21f002015-01-29 00:19:33 +000056 *static_cast<const Thumb1InstrInfo *>(STI.getInstrInfo());
Eric Christopherae326492015-03-12 22:48:50 +000057 const ThumbRegisterInfo *RegInfo =
58 static_cast<const ThumbRegisterInfo *>(STI.getRegisterInfo());
Eli Bendersky8da87162013-02-21 20:05:00 +000059 if (!hasReservedCallFrame(MF)) {
60 // If we have alloca, convert as follows:
61 // ADJCALLSTACKDOWN -> sub, sp, sp, amount
62 // ADJCALLSTACKUP -> add, sp, sp, amount
63 MachineInstr *Old = I;
64 DebugLoc dl = Old->getDebugLoc();
65 unsigned Amount = Old->getOperand(0).getImm();
66 if (Amount != 0) {
67 // We need to keep the stack aligned properly. To do this, we round the
68 // amount of space needed for the outgoing arguments up to the next
69 // alignment boundary.
70 unsigned Align = getStackAlignment();
71 Amount = (Amount+Align-1)/Align*Align;
72
73 // Replace the pseudo instruction with a new instruction...
74 unsigned Opc = Old->getOpcode();
75 if (Opc == ARM::ADJCALLSTACKDOWN || Opc == ARM::tADJCALLSTACKDOWN) {
76 emitSPUpdate(MBB, I, TII, dl, *RegInfo, -Amount);
77 } else {
78 assert(Opc == ARM::ADJCALLSTACKUP || Opc == ARM::tADJCALLSTACKUP);
79 emitSPUpdate(MBB, I, TII, dl, *RegInfo, Amount);
80 }
81 }
82 }
83 MBB.erase(I);
84}
85
Quentin Colombet61b305e2015-05-05 17:38:16 +000086void Thumb1FrameLowering::emitPrologue(MachineFunction &MF,
87 MachineBasicBlock &MBB) const {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000088 MachineBasicBlock::iterator MBBI = MBB.begin();
89 MachineFrameInfo *MFI = MF.getFrameInfo();
90 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Artyom Skrobovf6830f42014-02-14 17:19:07 +000091 MachineModuleInfo &MMI = MF.getMMI();
92 const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo();
Eric Christopherae326492015-03-12 22:48:50 +000093 const ThumbRegisterInfo *RegInfo =
94 static_cast<const ThumbRegisterInfo *>(STI.getRegisterInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000095 const Thumb1InstrInfo &TII =
Eric Christopher1b21f002015-01-29 00:19:33 +000096 *static_cast<const Thumb1InstrInfo *>(STI.getInstrInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000097
Tim Northover8cda34f2015-03-11 18:54:22 +000098 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000099 unsigned NumBytes = MFI->getStackSize();
Oliver Stannardd55e1152014-03-05 15:25:27 +0000100 assert(NumBytes >= ArgRegsSaveSize &&
101 "ArgRegsSaveSize is included in NumBytes");
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000102 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
103 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
104 unsigned FramePtr = RegInfo->getFrameRegister(MF);
105 unsigned BasePtr = RegInfo->getBaseRegister();
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000106 int CFAOffset = 0;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000107
108 // Thumb add/sub sp, imm8 instructions implicitly multiply the offset by 4.
109 NumBytes = (NumBytes + 3) & ~3;
110 MFI->setStackSize(NumBytes);
111
112 // Determine the sizes of each callee-save spill areas and record which frame
113 // belongs to which callee-save spill areas.
114 unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0;
115 int FramePtrSpillFI = 0;
116
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000117 if (ArgRegsSaveSize) {
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000118 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -ArgRegsSaveSize,
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000119 MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000120 CFAOffset -= ArgRegsSaveSize;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000121 unsigned CFIIndex = MMI.addFrameInst(
122 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
123 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000124 .addCFIIndex(CFIIndex)
125 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000126 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000127
128 if (!AFI->hasStackFrame()) {
Oliver Stannardd55e1152014-03-05 15:25:27 +0000129 if (NumBytes - ArgRegsSaveSize != 0) {
130 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -(NumBytes - ArgRegsSaveSize),
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000131 MachineInstr::FrameSetup);
Oliver Stannardd55e1152014-03-05 15:25:27 +0000132 CFAOffset -= NumBytes - ArgRegsSaveSize;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000133 unsigned CFIIndex = MMI.addFrameInst(
134 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
135 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000136 .addCFIIndex(CFIIndex)
137 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000138 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000139 return;
140 }
141
142 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
143 unsigned Reg = CSI[i].getReg();
144 int FI = CSI[i].getFrameIdx();
145 switch (Reg) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000146 case ARM::R8:
147 case ARM::R9:
148 case ARM::R10:
149 case ARM::R11:
150 if (STI.isTargetMachO()) {
151 GPRCS2Size += 4;
152 break;
153 }
154 // fallthrough
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000155 case ARM::R4:
156 case ARM::R5:
157 case ARM::R6:
158 case ARM::R7:
159 case ARM::LR:
160 if (Reg == FramePtr)
161 FramePtrSpillFI = FI;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000162 GPRCS1Size += 4;
163 break;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000164 default:
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000165 DPRCSSize += 8;
166 }
167 }
168
169 if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tPUSH) {
170 ++MBBI;
171 if (MBBI != MBB.end())
172 dl = MBBI->getDebugLoc();
173 }
174
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000175 // Determine starting offsets of spill areas.
Oliver Stannardd55e1152014-03-05 15:25:27 +0000176 unsigned DPRCSOffset = NumBytes - ArgRegsSaveSize - (GPRCS1Size + GPRCS2Size + DPRCSSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000177 unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize;
178 unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size;
Logan Chien53c18d82013-02-20 12:21:33 +0000179 bool HasFP = hasFP(MF);
180 if (HasFP)
181 AFI->setFramePtrSpillOffset(MFI->getObjectOffset(FramePtrSpillFI) +
182 NumBytes);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000183 AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset);
184 AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset);
185 AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000186 NumBytes = DPRCSOffset;
Evan Chengeb56dca2010-11-22 18:12:04 +0000187
Tim Northover93bcc662013-11-08 17:18:07 +0000188 int FramePtrOffsetInBlock = 0;
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000189 unsigned adjustedGPRCS1Size = GPRCS1Size;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000190 if (tryFoldSPUpdateIntoPushPop(STI, MF, std::prev(MBBI), NumBytes)) {
Tim Northover93bcc662013-11-08 17:18:07 +0000191 FramePtrOffsetInBlock = NumBytes;
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000192 adjustedGPRCS1Size += NumBytes;
Tim Northover93bcc662013-11-08 17:18:07 +0000193 NumBytes = 0;
194 }
195
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000196 if (adjustedGPRCS1Size) {
197 CFAOffset -= adjustedGPRCS1Size;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000198 unsigned CFIIndex = MMI.addFrameInst(
199 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
200 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000201 .addCFIIndex(CFIIndex)
202 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000203 }
204 for (std::vector<CalleeSavedInfo>::const_iterator I = CSI.begin(),
205 E = CSI.end(); I != E; ++I) {
206 unsigned Reg = I->getReg();
207 int FI = I->getFrameIdx();
208 switch (Reg) {
209 case ARM::R8:
210 case ARM::R9:
211 case ARM::R10:
212 case ARM::R11:
213 case ARM::R12:
214 if (STI.isTargetMachO())
215 break;
216 // fallthough
217 case ARM::R0:
218 case ARM::R1:
219 case ARM::R2:
220 case ARM::R3:
221 case ARM::R4:
222 case ARM::R5:
223 case ARM::R6:
224 case ARM::R7:
225 case ARM::LR:
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000226 unsigned CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset(
227 nullptr, MRI->getDwarfRegNum(Reg, true), MFI->getObjectOffset(FI)));
228 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000229 .addCFIIndex(CFIIndex)
230 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000231 break;
232 }
233 }
234
235
Evan Chengeb56dca2010-11-22 18:12:04 +0000236 // Adjust FP so it point to the stack slot that contains the previous FP.
Logan Chien53c18d82013-02-20 12:21:33 +0000237 if (HasFP) {
Oliver Stannardd55e1152014-03-05 15:25:27 +0000238 FramePtrOffsetInBlock += MFI->getObjectOffset(FramePtrSpillFI)
239 + GPRCS1Size + ArgRegsSaveSize;
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000240 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tADDrSPi), FramePtr)
Tim Northover93bcc662013-11-08 17:18:07 +0000241 .addReg(ARM::SP).addImm(FramePtrOffsetInBlock / 4)
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000242 .setMIFlags(MachineInstr::FrameSetup));
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000243 if(FramePtrOffsetInBlock) {
244 CFAOffset += FramePtrOffsetInBlock;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000245 unsigned CFIIndex = MMI.addFrameInst(MCCFIInstruction::createDefCfa(
246 nullptr, MRI->getDwarfRegNum(FramePtr, true), CFAOffset));
247 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000248 .addCFIIndex(CFIIndex)
249 .setMIFlags(MachineInstr::FrameSetup);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000250 } else {
251 unsigned CFIIndex =
252 MMI.addFrameInst(MCCFIInstruction::createDefCfaRegister(
253 nullptr, MRI->getDwarfRegNum(FramePtr, true)));
254 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000255 .addCFIIndex(CFIIndex)
256 .setMIFlags(MachineInstr::FrameSetup);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000257 }
Jim Grosbachdca85312011-06-13 21:18:25 +0000258 if (NumBytes > 508)
259 // If offset is > 508 then sp cannot be adjusted in a single instruction,
Evan Chengeb56dca2010-11-22 18:12:04 +0000260 // try restoring from fp instead.
261 AFI->setShouldRestoreSPFromFP(true);
262 }
263
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000264 if (NumBytes) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000265 // Insert it after all the callee-save spills.
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000266 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -NumBytes,
267 MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000268 if (!HasFP) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000269 CFAOffset -= NumBytes;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000270 unsigned CFIIndex = MMI.addFrameInst(
271 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
272 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000273 .addCFIIndex(CFIIndex)
274 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000275 }
276 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000277
Logan Chien53c18d82013-02-20 12:21:33 +0000278 if (STI.isTargetELF() && HasFP)
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000279 MFI->setOffsetAdjustment(MFI->getOffsetAdjustment() -
280 AFI->getFramePtrSpillOffset());
281
282 AFI->setGPRCalleeSavedArea1Size(GPRCS1Size);
283 AFI->setGPRCalleeSavedArea2Size(GPRCS2Size);
284 AFI->setDPRCalleeSavedAreaSize(DPRCSSize);
285
Chad Rosieradd38c12011-10-20 00:07:12 +0000286 // Thumb1 does not currently support dynamic stack realignment. Report a
287 // fatal error rather then silently generate bad code.
288 if (RegInfo->needsStackRealignment(MF))
289 report_fatal_error("Dynamic stack realignment not supported for thumb1.");
Chad Rosier1809d6c2011-10-15 00:28:24 +0000290
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000291 // If we need a base pointer, set it up here. It's whatever the value
292 // of the stack pointer is at this point. Any variable size objects
293 // will be allocated after this, so we can still use the base pointer
294 // to reference locals.
295 if (RegInfo->hasBasePointer(MF))
Jim Grosbache9cc9012011-06-30 23:38:17 +0000296 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), BasePtr)
Jim Grosbachb98ab912011-06-30 22:10:46 +0000297 .addReg(ARM::SP));
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000298
Eric Christopher39043432011-01-11 00:16:04 +0000299 // If the frame has variable sized objects then the epilogue must restore
300 // the sp from fp. We can assume there's an FP here since hasFP already
301 // checks for hasVarSizedObjects.
302 if (MFI->hasVarSizedObjects())
303 AFI->setShouldRestoreSPFromFP(true);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000304}
305
Craig Topper840beec2014-04-04 05:16:06 +0000306static bool isCSRestore(MachineInstr *MI, const MCPhysReg *CSRegs) {
Jim Grosbachd86f34d2011-06-29 20:26:39 +0000307 if (MI->getOpcode() == ARM::tLDRspi &&
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000308 MI->getOperand(1).isFI() &&
309 isCalleeSavedRegister(MI->getOperand(0).getReg(), CSRegs))
310 return true;
311 else if (MI->getOpcode() == ARM::tPOP) {
312 // The first two operands are predicates. The last two are
313 // imp-def and imp-use of SP. Check everything in between.
314 for (int i = 2, e = MI->getNumOperands() - 2; i != e; ++i)
315 if (!isCalleeSavedRegister(MI->getOperand(i).getReg(), CSRegs))
316 return false;
317 return true;
318 }
319 return false;
320}
321
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000322void Thumb1FrameLowering::emitEpilogue(MachineFunction &MF,
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000323 MachineBasicBlock &MBB) const {
Quentin Colombet71a71482015-07-20 21:42:14 +0000324 MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
325 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000326 MachineFrameInfo *MFI = MF.getFrameInfo();
327 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Eric Christopherae326492015-03-12 22:48:50 +0000328 const ThumbRegisterInfo *RegInfo =
329 static_cast<const ThumbRegisterInfo *>(STI.getRegisterInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000330 const Thumb1InstrInfo &TII =
Eric Christopher1b21f002015-01-29 00:19:33 +0000331 *static_cast<const Thumb1InstrInfo *>(STI.getInstrInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000332
Tim Northover8cda34f2015-03-11 18:54:22 +0000333 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000334 int NumBytes = (int)MFI->getStackSize();
David Blaikie7f4a52e2014-03-05 18:53:36 +0000335 assert((unsigned)NumBytes >= ArgRegsSaveSize &&
Oliver Stannardd55e1152014-03-05 15:25:27 +0000336 "ArgRegsSaveSize is included in NumBytes");
Eric Christopher7af952872015-03-11 21:41:28 +0000337 const MCPhysReg *CSRegs = RegInfo->getCalleeSavedRegs(&MF);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000338 unsigned FramePtr = RegInfo->getFrameRegister(MF);
339
340 if (!AFI->hasStackFrame()) {
Oliver Stannardd55e1152014-03-05 15:25:27 +0000341 if (NumBytes - ArgRegsSaveSize != 0)
342 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, NumBytes - ArgRegsSaveSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000343 } else {
344 // Unwind MBBI to point to first LDR / VLDRD.
345 if (MBBI != MBB.begin()) {
346 do
347 --MBBI;
348 while (MBBI != MBB.begin() && isCSRestore(MBBI, CSRegs));
349 if (!isCSRestore(MBBI, CSRegs))
350 ++MBBI;
351 }
352
353 // Move SP to start of FP callee save spill area.
354 NumBytes -= (AFI->getGPRCalleeSavedArea1Size() +
355 AFI->getGPRCalleeSavedArea2Size() +
Oliver Stannardd55e1152014-03-05 15:25:27 +0000356 AFI->getDPRCalleeSavedAreaSize() +
357 ArgRegsSaveSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000358
359 if (AFI->shouldRestoreSPFromFP()) {
360 NumBytes = AFI->getFramePtrSpillOffset() - NumBytes;
361 // Reset SP based on frame pointer only if the stack frame extends beyond
Eric Christopher39043432011-01-11 00:16:04 +0000362 // frame pointer stack slot, the target is ELF and the function has FP, or
363 // the target uses var sized objects.
Evan Chengeb56dca2010-11-22 18:12:04 +0000364 if (NumBytes) {
Matthias Braun02564862015-07-14 17:17:13 +0000365 assert(!MFI->getPristineRegs(MF).test(ARM::R4) &&
Evan Chengeb56dca2010-11-22 18:12:04 +0000366 "No scratch register to restore SP from FP!");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000367 emitThumbRegPlusImmediate(MBB, MBBI, dl, ARM::R4, FramePtr, -NumBytes,
368 TII, *RegInfo);
Jim Grosbache9cc9012011-06-30 23:38:17 +0000369 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbachb98ab912011-06-30 22:10:46 +0000370 ARM::SP)
371 .addReg(ARM::R4));
Evan Chengeb56dca2010-11-22 18:12:04 +0000372 } else
Jim Grosbache9cc9012011-06-30 23:38:17 +0000373 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbachb98ab912011-06-30 22:10:46 +0000374 ARM::SP)
375 .addReg(FramePtr));
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000376 } else {
Quentin Colombet71a71482015-07-20 21:42:14 +0000377 if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tBX_RET &&
378 &MBB.front() != MBBI && std::prev(MBBI)->getOpcode() == ARM::tPOP) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000379 MachineBasicBlock::iterator PMBBI = std::prev(MBBI);
Tim Northoverdee86042013-12-02 14:46:26 +0000380 if (!tryFoldSPUpdateIntoPushPop(STI, MF, PMBBI, NumBytes))
Tim Northover93bcc662013-11-08 17:18:07 +0000381 emitSPUpdate(MBB, PMBBI, TII, dl, *RegInfo, NumBytes);
Tim Northoverdee86042013-12-02 14:46:26 +0000382 } else if (!tryFoldSPUpdateIntoPushPop(STI, MF, MBBI, NumBytes))
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000383 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, NumBytes);
384 }
385 }
386
Quentin Colombet48b77202015-07-22 16:34:37 +0000387 if (needPopSpecialFixUp(MF)) {
388 bool Done = emitPopSpecialFixUp(MBB, /* DoIt */ true);
389 (void)Done;
390 assert(Done && "Emission of the special fixup failed!?");
391 }
392}
393
394bool Thumb1FrameLowering::canUseAsEpilogue(const MachineBasicBlock &MBB) const {
395 if (!needPopSpecialFixUp(*MBB.getParent()))
396 return true;
397
398 MachineBasicBlock *TmpMBB = const_cast<MachineBasicBlock *>(&MBB);
399 return emitPopSpecialFixUp(*TmpMBB, /* DoIt */ false);
400}
401
402bool Thumb1FrameLowering::needPopSpecialFixUp(const MachineFunction &MF) const {
403 ARMFunctionInfo *AFI =
404 const_cast<MachineFunction *>(&MF)->getInfo<ARMFunctionInfo>();
405 if (AFI->getArgRegsSaveSize())
406 return true;
407
Jonathan Roelofsef84bda2014-08-05 21:32:21 +0000408 bool IsV4PopReturn = false;
Quentin Colombet48b77202015-07-22 16:34:37 +0000409 for (const CalleeSavedInfo &CSI : MF.getFrameInfo()->getCalleeSavedInfo())
Jonathan Roelofsef84bda2014-08-05 21:32:21 +0000410 if (CSI.getReg() == ARM::LR)
411 IsV4PopReturn = true;
Quentin Colombet48b77202015-07-22 16:34:37 +0000412 return IsV4PopReturn && STI.hasV4TOps() && !STI.hasV5TOps();
413}
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000414
Quentin Colombet48b77202015-07-22 16:34:37 +0000415bool Thumb1FrameLowering::emitPopSpecialFixUp(MachineBasicBlock &MBB,
416 bool DoIt) const {
417 MachineFunction &MF = *MBB.getParent();
418 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
419 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize();
420 const TargetInstrInfo &TII = *STI.getInstrInfo();
421 const ThumbRegisterInfo *RegInfo =
422 static_cast<const ThumbRegisterInfo *>(STI.getRegisterInfo());
Quentin Colombet71a71482015-07-20 21:42:14 +0000423
Quentin Colombet48b77202015-07-22 16:34:37 +0000424 // If MBBI is a return instruction, we may be able to directly restore
425 // LR in the PC.
426 // This is possible if we do not need to emit any SP update.
427 // Otherwise, we need a temporary register to pop the value
428 // and copy that value into LR.
429 auto MBBI = MBB.getFirstTerminator();
430 if (!ArgRegsSaveSize && MBBI != MBB.end() &&
431 MBBI->getOpcode() == ARM::tBX_RET) {
432 if (!DoIt)
433 return true;
434 MachineInstrBuilder MIB =
435 AddDefaultPred(
436 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII.get(ARM::tPOP_RET)))
437 .addReg(ARM::PC, RegState::Define);
438 MIB.copyImplicitOps(&*MBBI);
439 // erase the old tBX_RET instruction
440 MBB.erase(MBBI);
441 return true;
442 }
Quentin Colombet71a71482015-07-20 21:42:14 +0000443
Quentin Colombet48b77202015-07-22 16:34:37 +0000444 // Look for a temporary register to use.
445 // First, compute the liveness information.
446 LivePhysRegs UsedRegs(STI.getRegisterInfo());
447 UsedRegs.addLiveOuts(&MBB, /*AddPristines*/ true);
448 // The semantic of pristines changed recently and now,
449 // the callee-saved registers that are touched in the function
450 // are not part of the pristines set anymore.
451 // Add those callee-saved now.
452 const TargetRegisterInfo *TRI = STI.getRegisterInfo();
453 const MCPhysReg *CSRegs = TRI->getCalleeSavedRegs(&MF);
454 for (unsigned i = 0; CSRegs[i]; ++i)
455 UsedRegs.addReg(CSRegs[i]);
Quentin Colombet71a71482015-07-20 21:42:14 +0000456
Quentin Colombet48b77202015-07-22 16:34:37 +0000457 DebugLoc dl = DebugLoc();
458 if (MBBI != MBB.end()) {
459 dl = MBBI->getDebugLoc();
460 auto InstUpToMBBI = MBB.end();
461 // The post-decrement is on purpose here.
462 // We want to have the liveness right before MBBI.
463 while (InstUpToMBBI-- != MBBI)
464 UsedRegs.stepBackward(*InstUpToMBBI);
465 }
466
467 // Look for a register that can be directly use in the POP.
468 unsigned PopReg = 0;
469 // And some temporary register, just in case.
470 unsigned TemporaryReg = 0;
471 BitVector PopFriendly =
472 TRI->getAllocatableSet(MF, TRI->getRegClass(ARM::tGPRRegClassID));
473 assert(PopFriendly.any() && "No allocatable pop-friendly register?!");
474 // Rebuild the GPRs from the high registers because they are removed
475 // form the GPR reg class for thumb1.
476 BitVector GPRsNoLRSP =
477 TRI->getAllocatableSet(MF, TRI->getRegClass(ARM::hGPRRegClassID));
478 GPRsNoLRSP |= PopFriendly;
479 GPRsNoLRSP.reset(ARM::LR);
480 GPRsNoLRSP.reset(ARM::SP);
481 GPRsNoLRSP.reset(ARM::PC);
482 for (int Register = GPRsNoLRSP.find_first(); Register != -1;
483 Register = GPRsNoLRSP.find_next(Register)) {
484 if (!UsedRegs.contains(Register)) {
485 // Remember the first pop-friendly register and exit.
486 if (PopFriendly.test(Register)) {
487 PopReg = Register;
488 TemporaryReg = 0;
489 break;
Quentin Colombet71a71482015-07-20 21:42:14 +0000490 }
Quentin Colombet48b77202015-07-22 16:34:37 +0000491 // Otherwise, remember that the register will be available to
492 // save a pop-friendly register.
493 TemporaryReg = Register;
Jonathan Roelofsef84bda2014-08-05 21:32:21 +0000494 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000495 }
Quentin Colombet48b77202015-07-22 16:34:37 +0000496
497 if (!DoIt && !PopReg && !TemporaryReg)
498 return false;
499
500 assert((PopReg || TemporaryReg) && "Cannot get LR");
501
502 if (TemporaryReg) {
503 assert(!PopReg && "Unnecessary MOV is about to be inserted");
504 PopReg = PopFriendly.find_first();
505 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr))
506 .addReg(TemporaryReg, RegState::Define)
507 .addReg(PopReg, RegState::Kill));
508 }
509
510 assert(PopReg && "Do not know how to get LR");
511 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tPOP)))
512 .addReg(PopReg, RegState::Define);
513
514 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, ArgRegsSaveSize);
515
516 if (!TemporaryReg && MBBI != MBB.end() && MBBI->getOpcode() == ARM::tBX_RET) {
517 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(ARM::tBX))
518 .addReg(PopReg, RegState::Kill);
519 AddDefaultPred(MIB);
520 MIB.copyImplicitOps(&*MBBI);
521 // erase the old tBX_RET instruction
522 MBB.erase(MBBI);
523 return true;
524 }
525
526 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr))
527 .addReg(ARM::LR, RegState::Define)
528 .addReg(PopReg, RegState::Kill));
529
530 if (TemporaryReg) {
531 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr))
532 .addReg(PopReg, RegState::Define)
533 .addReg(TemporaryReg, RegState::Kill));
534 }
535
536 return true;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000537}
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000538
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000539bool Thumb1FrameLowering::
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000540spillCalleeSavedRegisters(MachineBasicBlock &MBB,
541 MachineBasicBlock::iterator MI,
542 const std::vector<CalleeSavedInfo> &CSI,
543 const TargetRegisterInfo *TRI) const {
544 if (CSI.empty())
545 return false;
546
547 DebugLoc DL;
Eric Christopher1b21f002015-01-29 00:19:33 +0000548 const TargetInstrInfo &TII = *STI.getInstrInfo();
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000549
550 if (MI != MBB.end()) DL = MI->getDebugLoc();
551
552 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(ARM::tPUSH));
553 AddDefaultPred(MIB);
554 for (unsigned i = CSI.size(); i != 0; --i) {
555 unsigned Reg = CSI[i-1].getReg();
556 bool isKill = true;
557
558 // Add the callee-saved register as live-in unless it's LR and
559 // @llvm.returnaddress is called. If LR is returned for @llvm.returnaddress
560 // then it's already added to the function and entry block live-in sets.
561 if (Reg == ARM::LR) {
562 MachineFunction &MF = *MBB.getParent();
563 if (MF.getFrameInfo()->isReturnAddressTaken() &&
564 MF.getRegInfo().isLiveIn(Reg))
565 isKill = false;
566 }
567
568 if (isKill)
569 MBB.addLiveIn(Reg);
570
571 MIB.addReg(Reg, getKillRegState(isKill));
572 }
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000573 MIB.setMIFlags(MachineInstr::FrameSetup);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000574 return true;
575}
576
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000577bool Thumb1FrameLowering::
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000578restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
579 MachineBasicBlock::iterator MI,
580 const std::vector<CalleeSavedInfo> &CSI,
581 const TargetRegisterInfo *TRI) const {
582 if (CSI.empty())
583 return false;
584
585 MachineFunction &MF = *MBB.getParent();
586 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +0000587 const TargetInstrInfo &TII = *STI.getInstrInfo();
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000588
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000589 bool isVarArg = AFI->getArgRegsSaveSize() > 0;
Quentin Colombet48b77202015-07-22 16:34:37 +0000590 DebugLoc DL = MI != MBB.end() ? MI->getDebugLoc() : DebugLoc();
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000591 MachineInstrBuilder MIB = BuildMI(MF, DL, TII.get(ARM::tPOP));
592 AddDefaultPred(MIB);
593
594 bool NumRegs = false;
595 for (unsigned i = CSI.size(); i != 0; --i) {
596 unsigned Reg = CSI[i-1].getReg();
Quentin Colombet71a71482015-07-20 21:42:14 +0000597 if (Reg == ARM::LR && MBB.succ_empty()) {
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000598 // Special epilogue for vararg functions. See emitEpilogue
599 if (isVarArg)
600 continue;
Jonathan Roelofsef84bda2014-08-05 21:32:21 +0000601 // ARMv4T requires BX, see emitEpilogue
602 if (STI.hasV4TOps() && !STI.hasV5TOps())
603 continue;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000604 Reg = ARM::PC;
605 (*MIB).setDesc(TII.get(ARM::tPOP_RET));
Quentin Colombet71a71482015-07-20 21:42:14 +0000606 if (MI != MBB.end())
607 MIB.copyImplicitOps(&*MI);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000608 MI = MBB.erase(MI);
609 }
610 MIB.addReg(Reg, getDefRegState(true));
611 NumRegs = true;
612 }
613
614 // It's illegal to emit pop instruction without operands.
615 if (NumRegs)
616 MBB.insert(MI, &*MIB);
617 else
618 MF.DeleteMachineInstr(MIB);
619
620 return true;
621}