blob: 22751694bb3fca52968ecb82725c7183f41dec76 [file] [log] [blame]
Akira Hatanakae2489122011-04-15 21:51:11 +00001//===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
15#ifndef MipsISELLOWERING_H
16#define MipsISELLOWERING_H
17
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000018#include "Mips.h"
19#include "MipsSubtarget.h"
Akira Hatanaka4a3711d2012-10-26 23:56:38 +000020#include "llvm/CodeGen/CallingConvLower.h"
Craig Topperb25fda92012-03-17 18:46:09 +000021#include "llvm/CodeGen/SelectionDAG.h"
Akira Hatanaka4b634fa2013-03-05 22:13:04 +000022#include "llvm/IR/Function.h"
Craig Topperb25fda92012-03-17 18:46:09 +000023#include "llvm/Target/TargetLowering.h"
Akira Hatanakaf7d16d02013-01-22 20:05:56 +000024#include <deque>
Reed Kotlera2d76bc2013-01-24 04:24:02 +000025#include <string>
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000026
27namespace llvm {
28 namespace MipsISD {
29 enum NodeType {
30 // Start the numbering from where ISD NodeType finishes.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000032
33 // Jump and link (call)
34 JmpLink,
35
Akira Hatanaka91318df2012-10-19 20:59:39 +000036 // Tail call
37 TailCall,
38
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000039 // Get the Higher 16 bits from a 32-bit immediate
40 // No relation with Mips Hi register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000041 Hi,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000042
43 // Get the Lower 16 bits from a 32-bit immediate
44 // No relation with Mips Lo register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000045 Lo,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000046
Bruno Cardoso Lopese5d1fcf2008-07-21 18:52:34 +000047 // Handle gp_rel (small data/bss sections) relocation.
48 GPRel,
49
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +000050 // Thread Pointer
51 ThreadPointer,
52
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000053 // Floating Point Branch Conditional
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000054 FPBrcond,
55
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000056 // Floating Point Compare
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000057 FPCmp,
58
Akira Hatanakaa5352702011-03-31 18:26:17 +000059 // Floating Point Conditional Moves
60 CMovFP_T,
61 CMovFP_F,
62
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +000063 // Floating Point Rounding
64 FPRound,
65
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000066 // Return
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000067 Ret,
68
Akira Hatanakac0b02062013-01-30 00:26:49 +000069 EH_RETURN,
70
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000071 // MAdd/Sub nodes
72 MAdd,
73 MAddu,
74 MSub,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000075 MSubu,
76
77 // DivRem(u)
78 DivRem,
Akira Hatanaka27916972011-04-15 19:52:08 +000079 DivRemU,
80
81 BuildPairF64,
Akira Hatanakab4068432011-05-28 01:07:07 +000082 ExtractElementF64,
83
Akira Hatanaka5ee84642011-12-09 01:53:17 +000084 Wrapper,
Akira Hatanaka4c406e72011-06-21 00:40:49 +000085
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +000086 DynAlloc,
87
Akira Hatanaka5360f882011-08-17 02:05:42 +000088 Sync,
89
90 Ext,
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +000091 Ins,
92
Akira Hatanaka233ac532012-09-21 23:52:47 +000093 // EXTR.W instrinsic nodes.
94 EXTP,
95 EXTPDP,
96 EXTR_S_H,
97 EXTR_W,
98 EXTR_R_W,
99 EXTR_RS_W,
100 SHILO,
101 MTHLIP,
102
103 // DPA.W intrinsic nodes.
104 MULSAQ_S_W_PH,
105 MAQ_S_W_PHL,
106 MAQ_S_W_PHR,
107 MAQ_SA_W_PHL,
108 MAQ_SA_W_PHR,
109 DPAU_H_QBL,
110 DPAU_H_QBR,
111 DPSU_H_QBL,
112 DPSU_H_QBR,
113 DPAQ_S_W_PH,
114 DPSQ_S_W_PH,
115 DPAQ_SA_L_W,
116 DPSQ_SA_L_W,
117 DPA_W_PH,
118 DPS_W_PH,
119 DPAQX_S_W_PH,
120 DPAQX_SA_W_PH,
121 DPAX_W_PH,
122 DPSX_W_PH,
123 DPSQX_S_W_PH,
124 DPSQX_SA_W_PH,
125 MULSA_W_PH,
126
127 MULT,
128 MULTU,
129 MADD_DSP,
130 MADDU_DSP,
131 MSUB_DSP,
132 MSUBU_DSP,
133
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000134 // Load/Store Left/Right nodes.
135 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE,
136 LWR,
137 SWL,
138 SWR,
139 LDL,
140 LDR,
141 SDL,
142 SDR
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000143 };
144 }
145
Akira Hatanakae2489122011-04-15 21:51:11 +0000146 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000147 // TargetLowering Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +0000148 //===--------------------------------------------------------------------===//
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000149 class MipsFunctionInfo;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000150
Chris Lattner58e8be82009-08-13 05:41:27 +0000151 class MipsTargetLowering : public TargetLowering {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000152 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +0000153 explicit MipsTargetLowering(MipsTargetMachine &TM);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000154
Michael Liao6af16fc2013-03-01 18:40:30 +0000155 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
Akira Hatanaka770f0642011-11-07 18:59:49 +0000156
Evan Cheng79e2ca92012-12-10 23:21:26 +0000157 virtual bool allowsUnalignedMemoryAccesses (EVT VT, bool *Fast) const;
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000158
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000159 virtual void LowerOperationWrapper(SDNode *N,
160 SmallVectorImpl<SDValue> &Results,
161 SelectionDAG &DAG) const;
162
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000163 /// LowerOperation - Provide custom lowering hooks for some operations.
Dan Gohman21cea8a2010-04-17 15:26:15 +0000164 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000165
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000166 /// ReplaceNodeResults - Replace the results of node with an illegal result
167 /// type with new values built out of custom code.
168 ///
169 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
170 SelectionDAG &DAG) const;
171
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000172 /// getTargetNodeName - This method returns the name of a target specific
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000173 // DAG node.
174 virtual const char *getTargetNodeName(unsigned Opcode) const;
175
Scott Michela6729e82008-03-10 15:42:14 +0000176 /// getSetCCResultType - get the ISD::SETCC result ValueType
Duncan Sandsf2641e12011-09-06 19:07:46 +0000177 EVT getSetCCResultType(EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000178
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000179 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000180 private:
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000181
Reed Kotler97f8e2f2013-01-28 02:46:49 +0000182 void SetMips16LibcallName(RTLIB::Libcall, const char *Name);
183
Reed Kotler5fdeb212012-12-15 00:20:05 +0000184 void setMips16HardFloatLibCalls();
185
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000186 unsigned int
187 getMips16HelperFunctionStubNumber(ArgListTy &Args) const;
188
189 const char *getMips16HelperFunction
190 (Type* RetTy, ArgListTy &Args, bool &needHelper) const;
191
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000192 /// ByValArgInfo - Byval argument information.
193 struct ByValArgInfo {
194 unsigned FirstIdx; // Index of the first register used.
195 unsigned NumRegs; // Number of registers used for this argument.
196 unsigned Address; // Offset of the stack area used to pass this argument.
197
198 ByValArgInfo() : FirstIdx(0), NumRegs(0), Address(0) {}
199 };
200
201 /// MipsCC - This class provides methods used to analyze formal and call
202 /// arguments and inquire about calling convention information.
203 class MipsCC {
204 public:
Akira Hatanaka5001be52013-02-15 21:45:11 +0000205 MipsCC(CallingConv::ID CallConv, bool IsO32, CCState &Info);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000206
Akira Hatanaka5001be52013-02-15 21:45:11 +0000207 void analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Outs,
208 bool IsVarArg);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +0000209 void analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Ins,
210 bool IsSoftFloat,
211 Function::const_arg_iterator FuncArg);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000212 const CCState &getCCInfo() const { return CCInfo; }
213
214 /// hasByValArg - Returns true if function has byval arguments.
215 bool hasByValArg() const { return !ByValArgs.empty(); }
216
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000217 /// regSize - Size (in number of bits) of integer registers.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000218 unsigned regSize() const { return IsO32 ? 4 : 8; }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000219
220 /// numIntArgRegs - Number of integer registers available for calls.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000221 unsigned numIntArgRegs() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000222
223 /// reservedArgArea - The size of the area the caller reserves for
224 /// register arguments. This is 16-byte if ABI is O32.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000225 unsigned reservedArgArea() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000226
Akira Hatanaka5001be52013-02-15 21:45:11 +0000227 /// Return pointer to array of integer argument registers.
228 const uint16_t *intArgRegs() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000229
230 typedef SmallVector<ByValArgInfo, 2>::const_iterator byval_iterator;
231 byval_iterator byval_begin() const { return ByValArgs.begin(); }
232 byval_iterator byval_end() const { return ByValArgs.end(); }
233
234 private:
Akira Hatanaka5001be52013-02-15 21:45:11 +0000235 void handleByValArg(unsigned ValNo, MVT ValVT, MVT LocVT,
236 CCValAssign::LocInfo LocInfo,
237 ISD::ArgFlagsTy ArgFlags);
238
239 /// useRegsForByval - Returns true if the calling convention allows the
240 /// use of registers to pass byval arguments.
241 bool useRegsForByval() const { return CallConv != CallingConv::Fast; }
242
243 /// Return the function that analyzes fixed argument list functions.
244 llvm::CCAssignFn *fixedArgFn() const;
245
246 /// Return the function that analyzes variable argument list functions.
247 llvm::CCAssignFn *varArgFn() const;
248
249 const uint16_t *shadowRegs() const;
250
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000251 void allocateRegs(ByValArgInfo &ByVal, unsigned ByValSize,
252 unsigned Align);
253
Akira Hatanaka4b634fa2013-03-05 22:13:04 +0000254 /// Return the type of the register which is used to pass an argument or
255 /// return a value. This function returns f64 if the argument is an i64
256 /// value which has been generated as a result of softening an f128 value.
257 /// Otherwise, it just returns VT.
258 MVT getRegVT(MVT VT, const Type *OrigTy, const SDNode *CallNode,
259 bool IsSoftFloat) const;
260
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000261 CCState &CCInfo;
Akira Hatanaka5001be52013-02-15 21:45:11 +0000262 CallingConv::ID CallConv;
263 bool IsO32;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000264 SmallVector<ByValArgInfo, 2> ByValArgs;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000265 };
266
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000267 // Subtarget Info
268 const MipsSubtarget *Subtarget;
Jia Liuf54f60f2012-02-28 07:46:26 +0000269
Akira Hatanaka7989f152011-10-28 18:47:24 +0000270 bool HasMips64, IsN64, IsO32;
Chris Lattner58e8be82009-08-13 05:41:27 +0000271
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000272 // Lower Operand helpers
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000273 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000274 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000275 const SmallVectorImpl<ISD::InputArg> &Ins,
276 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000277 SmallVectorImpl<SDValue> &InVals) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000278
279 // Lower Operand specifics
Dan Gohman21cea8a2010-04-17 15:26:15 +0000280 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
281 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000282 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000283 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000284 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
285 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
286 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000287 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanakab7f78592012-03-09 23:46:03 +0000288 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000289 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka44eba3a2011-05-25 19:32:07 +0000290 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +0000291 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka66277522011-06-02 00:24:44 +0000292 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +0000293 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanakac0b02062013-01-30 00:26:49 +0000294 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000295 SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const;
Eli Friedman26a48482011-07-27 22:21:52 +0000296 SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000297 SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const;
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000298 SDValue LowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
299 bool IsSRA) const;
Akira Hatanaka8f1db772012-06-02 00:03:49 +0000300 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
301 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000302 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
303 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000304 SDValue LowerADD(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes4eed3af2008-06-06 00:58:26 +0000305
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000306 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
307 /// for tail call optimization.
Akira Hatanaka6a124a82012-10-27 00:56:56 +0000308 bool IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000309 unsigned NextStackOffset,
310 const MipsFunctionInfo& FI) const;
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000311
Akira Hatanaka25dad192012-10-27 00:10:18 +0000312 /// copyByValArg - Copy argument registers which were used to pass a byval
313 /// argument to the stack. Create a stack frame object for the byval
314 /// argument.
315 void copyByValRegs(SDValue Chain, DebugLoc DL,
316 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
317 const ISD::ArgFlagsTy &Flags,
318 SmallVectorImpl<SDValue> &InVals,
319 const Argument *FuncArg,
320 const MipsCC &CC, const ByValArgInfo &ByVal) const;
321
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000322 /// passByValArg - Pass a byval argument in registers or on stack.
323 void passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +0000324 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000325 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
326 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
327 const MipsCC &CC, const ByValArgInfo &ByVal,
328 const ISD::ArgFlagsTy &Flags, bool isLittle) const;
329
Akira Hatanaka2a134022012-10-27 00:21:13 +0000330 /// writeVarArgRegs - Write variable function arguments passed in registers
331 /// to the stack. Also create a stack frame object for the first variable
332 /// argument.
333 void writeVarArgRegs(std::vector<SDValue> &OutChains, const MipsCC &CC,
334 SDValue Chain, DebugLoc DL, SelectionDAG &DAG) const;
335
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000336 virtual SDValue
337 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000338 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000339 const SmallVectorImpl<ISD::InputArg> &Ins,
340 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000341 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000342
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000343 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain,
344 SDValue Arg, DebugLoc DL, bool IsTailCall,
345 SelectionDAG &DAG) const;
346
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000347 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000348 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000349 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000350
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +0000351 virtual bool
352 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
353 bool isVarArg,
354 const SmallVectorImpl<ISD::OutputArg> &Outs,
355 LLVMContext &Context) const;
356
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000357 virtual SDValue
358 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000359 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000360 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000361 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000362 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000363
Dan Gohman25c16532010-05-01 00:01:06 +0000364 virtual MachineBasicBlock *
365 EmitInstrWithCustomInserter(MachineInstr *MI,
366 MachineBasicBlock *MBB) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000367
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000368 // Inline asm support
369 ConstraintType getConstraintType(const std::string &Constraint) const;
370
Akira Hatanakae2489122011-04-15 21:51:11 +0000371 /// Examine constraint string and operand type and determine a weight value.
372 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000373 ConstraintWeight getSingleConstraintMatchWeight(
374 AsmOperandInfo &info, const char *constraint) const;
375
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000376 std::pair<unsigned, const TargetRegisterClass*>
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000377 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000378 EVT VT) const;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000379
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000380 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
381 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
382 /// true it means one of the asm constraint of the inline asm instruction
383 /// being processed is 'm'.
384 virtual void LowerAsmOperandForConstraint(SDValue Op,
385 std::string &Constraint,
386 std::vector<SDValue> &Ops,
387 SelectionDAG &DAG) const;
388
Akira Hatanakaef839192012-11-17 00:25:41 +0000389 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const;
390
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000391 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000392
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000393 virtual EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000394 unsigned SrcAlign,
395 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000396 bool MemcpyStrSrc,
397 MachineFunction &MF) const;
398
Evan Cheng16993aa2009-10-27 19:56:55 +0000399 /// isFPImmLegal - Returns true if the target can instruction select the
400 /// specified FP immediate natively. If false, the legalizer will
401 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000402 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000403
Akira Hatanakaf0b08442012-02-03 04:33:00 +0000404 virtual unsigned getJumpTableEncoding() const;
405
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000406 MachineBasicBlock *EmitBPOSGE32(MachineInstr *MI,
407 MachineBasicBlock *BB) const;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000408 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
409 unsigned Size, unsigned BinOpcode, bool Nand = false) const;
410 MachineBasicBlock *EmitAtomicBinaryPartword(MachineInstr *MI,
411 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
412 bool Nand = false) const;
413 MachineBasicBlock *EmitAtomicCmpSwap(MachineInstr *MI,
414 MachineBasicBlock *BB, unsigned Size) const;
415 MachineBasicBlock *EmitAtomicCmpSwapPartword(MachineInstr *MI,
416 MachineBasicBlock *BB, unsigned Size) const;
Reed Kotler97ba5f22013-02-21 04:22:38 +0000417 MachineBasicBlock *EmitSel16(unsigned Opc, MachineInstr *MI,
418 MachineBasicBlock *BB) const;
Reed Kotlerfbe4e862013-02-22 05:59:39 +0000419 MachineBasicBlock *EmitSeliT16(unsigned Opc1, unsigned Opc2,
Reed Kotler4416cda2013-02-22 05:10:51 +0000420 MachineInstr *MI,
421 MachineBasicBlock *BB) const;
Reed Kotler97ba5f22013-02-21 04:22:38 +0000422
Reed Kotlerdacee2b2013-02-23 03:09:56 +0000423 MachineBasicBlock *EmitSelT16(unsigned Opc1, unsigned Opc2,
424 MachineInstr *MI,
425 MachineBasicBlock *BB) const;
Reed Kotlere2bead72013-02-24 06:16:39 +0000426 MachineBasicBlock *EmitFEXT_T8I816_ins(unsigned BtOpc, unsigned CmpOpc,
427 MachineInstr *MI,
428 MachineBasicBlock *BB) const;
Reed Kotler7a86b3d2013-02-24 23:17:51 +0000429 MachineBasicBlock *EmitFEXT_T8I8I16_ins(
430 unsigned BtOpc, unsigned CmpiOpc, unsigned CmpiXOpc,
431 MachineInstr *MI, MachineBasicBlock *BB) const;
Reed Kotlerbd1058a2013-02-25 02:25:47 +0000432 MachineBasicBlock *EmitFEXT_CCRX16_ins(
433 unsigned SltOpc,
434 MachineInstr *MI, MachineBasicBlock *BB) const;
435 MachineBasicBlock *EmitFEXT_CCRXI16_ins(
436 unsigned SltiOpc, unsigned SltiXOpc,
437 MachineInstr *MI, MachineBasicBlock *BB )const;
438
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000439 };
440}
441
442#endif // MipsISELLOWERING_H