blob: 74e4e66c6e704ebdd64fccfb8bfbc44037d23155 [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Logan Chien8cbb80d2013-10-28 17:51:12 +000010#include "ARMFPUName.h"
Amara Emerson52cfb6a2013-10-03 09:31:51 +000011#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000012#include "MCTargetDesc/ARMAddressingModes.h"
Logan Chien439e8f92013-12-11 17:16:25 +000013#include "MCTargetDesc/ARMArchName.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "MCTargetDesc/ARMBaseInfo.h"
15#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach5c932b22011-08-22 18:50:36 +000016#include "llvm/ADT/BitVector.h"
David Peixotto52303f62013-12-19 22:41:56 +000017#include "llvm/ADT/MapVector.h"
Benjamin Kramerdebe69f2011-07-08 21:06:23 +000018#include "llvm/ADT/OwningPtr.h"
Evan Cheng11424442011-07-26 00:24:13 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000020#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000021#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000022#include "llvm/ADT/StringSwitch.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000023#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000025#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCContext.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000027#include "llvm/MC/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000028#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/MC/MCExpr.h"
30#include "llvm/MC/MCInst.h"
31#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000032#include "llvm/MC/MCInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/MC/MCParser/MCAsmLexer.h"
34#include "llvm/MC/MCParser/MCAsmParser.h"
35#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
36#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000037#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/MC/MCStreamer.h"
39#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000040#include "llvm/MC/MCSymbol.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000041#include "llvm/MC/MCTargetAsmParser.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000042#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000043#include "llvm/Support/ARMEHABI.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000044#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000045#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000046#include "llvm/Support/MathExtras.h"
47#include "llvm/Support/SourceMgr.h"
48#include "llvm/Support/TargetRegistry.h"
49#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000050
Kevin Enderbyccab3172009-09-15 00:27:25 +000051using namespace llvm;
52
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000053namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000054
55class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000056
Jim Grosbach04945c42011-12-02 00:35:16 +000057enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000058
David Peixottoe407d092013-12-19 18:12:36 +000059// A class to keep track of assembler-generated constant pools that are use to
60// implement the ldr-pseudo.
61class ConstantPool {
62 typedef SmallVector<std::pair<MCSymbol *, const MCExpr *>, 4> EntryVecTy;
63 EntryVecTy Entries;
64
65public:
66 // Initialize a new empty constant pool
67 ConstantPool() { }
68
69 // Add a new entry to the constant pool in the next slot.
70 // \param Value is the new entry to put in the constant pool.
71 //
72 // \returns a MCExpr that references the newly inserted value
73 const MCExpr *addEntry(const MCExpr *Value, MCContext &Context) {
74 MCSymbol *CPEntryLabel = Context.CreateTempSymbol();
75
76 Entries.push_back(std::make_pair(CPEntryLabel, Value));
77 return MCSymbolRefExpr::Create(CPEntryLabel, Context);
78 }
79
80 // Emit the contents of the constant pool using the provided streamer.
David Peixotto52303f62013-12-19 22:41:56 +000081 void emitEntries(MCStreamer &Streamer) {
82 if (Entries.empty())
83 return;
David Peixottoe407d092013-12-19 18:12:36 +000084 Streamer.EmitCodeAlignment(4); // align to 4-byte address
85 Streamer.EmitDataRegion(MCDR_DataRegion);
86 for (EntryVecTy::const_iterator I = Entries.begin(), E = Entries.end();
87 I != E; ++I) {
88 Streamer.EmitLabel(I->first);
89 Streamer.EmitValue(I->second, 4);
90 }
91 Streamer.EmitDataRegion(MCDR_DataRegionEnd);
David Peixotto52303f62013-12-19 22:41:56 +000092 Entries.clear();
93 }
94
95 // Return true if the constant pool is empty
96 bool empty() {
97 return Entries.empty();
David Peixottoe407d092013-12-19 18:12:36 +000098 }
99};
100
101// Map type used to keep track of per-Section constant pools used by the
102// ldr-pseudo opcode. The map associates a section to its constant pool. The
103// constant pool is a vector of (label, value) pairs. When the ldr
104// pseudo is parsed we insert a new (label, value) pair into the constant pool
105// for the current section and add MCSymbolRefExpr to the new label as
106// an opcode to the ldr. After we have parsed all the user input we
107// output the (label, value) pairs in each constant pool at the end of the
108// section.
David Peixotto52303f62013-12-19 22:41:56 +0000109//
110// We use the MapVector for the map type to ensure stable iteration of
111// the sections at the end of the parse. We need to iterate over the
112// sections in a stable order to ensure that we have print the
113// constant pools in a deterministic order when printing an assembly
114// file.
115typedef MapVector<const MCSection *, ConstantPool> ConstantPoolMapTy;
David Peixottoe407d092013-12-19 18:12:36 +0000116
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000117class UnwindContext {
118 MCAsmParser &Parser;
119
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000120 typedef SmallVector<SMLoc, 4> Locs;
121
122 Locs FnStartLocs;
123 Locs CantUnwindLocs;
124 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000125 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000126 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000127 int FPReg;
128
129public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000130 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000131
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000132 bool hasFnStart() const { return !FnStartLocs.empty(); }
133 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
134 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000135 bool hasPersonality() const {
136 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
137 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000138
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000139 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
140 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
141 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
142 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000143 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000144
145 void saveFPReg(int Reg) { FPReg = Reg; }
146 int getFPReg() const { return FPReg; }
147
148 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000149 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
150 FI != FE; ++FI)
151 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000152 }
153 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000154 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
155 UE = CantUnwindLocs.end(); UI != UE; ++UI)
156 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000157 }
158 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000159 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
160 HE = HandlerDataLocs.end(); HI != HE; ++HI)
161 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000162 }
163 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000164 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000165 PE = PersonalityLocs.end(),
166 PII = PersonalityIndexLocs.begin(),
167 PIE = PersonalityIndexLocs.end();
168 PI != PE || PII != PIE;) {
169 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
170 Parser.Note(*PI++, ".personality was specified here");
171 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
172 Parser.Note(*PII++, ".personalityindex was specified here");
173 else
174 llvm_unreachable(".personality and .personalityindex cannot be "
175 "at the same location");
176 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000177 }
178
179 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000180 FnStartLocs = Locs();
181 CantUnwindLocs = Locs();
182 PersonalityLocs = Locs();
183 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000184 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000185 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000186 }
187};
188
Evan Cheng11424442011-07-26 00:24:13 +0000189class ARMAsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +0000190 MCSubtargetInfo &STI;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000191 MCAsmParser &Parser;
Joey Gouly0e76fa72013-09-12 10:28:05 +0000192 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000193 const MCRegisterInfo *MRI;
David Peixottoe407d092013-12-19 18:12:36 +0000194 ConstantPoolMapTy ConstantPools;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000195 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000196
197 // Assembler created constant pools for ldr pseudo
198 ConstantPool *getConstantPool(const MCSection *Section) {
199 ConstantPoolMapTy::iterator CP = ConstantPools.find(Section);
200 if (CP == ConstantPools.end())
201 return 0;
202
203 return &CP->second;
204 }
205
206 ConstantPool &getOrCreateConstantPool(const MCSection *Section) {
207 return ConstantPools[Section];
208 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000209
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000210 ARMTargetStreamer &getTargetStreamer() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000211 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000212 return static_cast<ARMTargetStreamer &>(TS);
213 }
214
Jim Grosbachab5830e2011-12-14 02:16:11 +0000215 // Map of register aliases registers via the .req directive.
216 StringMap<unsigned> RegisterReqs;
217
Tim Northover1744d0a2013-10-25 12:49:50 +0000218 bool NextSymbolIsThumb;
219
Jim Grosbached16ec42011-08-29 22:24:09 +0000220 struct {
221 ARMCC::CondCodes Cond; // Condition for IT block.
222 unsigned Mask:4; // Condition mask for instructions.
223 // Starting at first 1 (from lsb).
224 // '1' condition as indicated in IT.
225 // '0' inverse of condition (else).
226 // Count of instructions in IT block is
227 // 4 - trailingzeroes(mask)
228
229 bool FirstCond; // Explicit flag for when we're parsing the
230 // First instruction in the IT block. It's
231 // implied in the mask, so needs special
232 // handling.
233
234 unsigned CurPosition; // Current position in parsing of IT
235 // block. In range [0,3]. Initialized
236 // according to count of instructions in block.
237 // ~0U if no active IT block.
238 } ITState;
239 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000240 void forwardITPosition() {
241 if (!inITBlock()) return;
242 // Move to the next instruction in the IT block, if there is one. If not,
243 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000244 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000245 if (++ITState.CurPosition == 5 - TZ)
246 ITState.CurPosition = ~0U; // Done with the IT block after this.
247 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000248
249
Kevin Enderbyccab3172009-09-15 00:27:25 +0000250 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000251 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
252
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000253 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
254 return Parser.Note(L, Msg, Ranges);
255 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000256 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000257 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000258 return Parser.Warning(L, Msg, Ranges);
259 }
260 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000261 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000262 return Parser.Error(L, Msg, Ranges);
263 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000264
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000265 int tryParseRegister();
266 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d6022d2011-07-26 20:41:24 +0000267 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000268 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachd3595712011-08-03 23:50:40 +0000269 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000270 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
271 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000272 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
273 unsigned &ShiftAmount);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000274 bool parseDirectiveWord(unsigned Size, SMLoc L);
275 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000276 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000277 bool parseDirectiveThumbFunc(SMLoc L);
278 bool parseDirectiveCode(SMLoc L);
279 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000280 bool parseDirectiveReq(StringRef Name, SMLoc L);
281 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000282 bool parseDirectiveArch(SMLoc L);
283 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000284 bool parseDirectiveCPU(SMLoc L);
285 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000286 bool parseDirectiveFnStart(SMLoc L);
287 bool parseDirectiveFnEnd(SMLoc L);
288 bool parseDirectiveCantUnwind(SMLoc L);
289 bool parseDirectivePersonality(SMLoc L);
290 bool parseDirectiveHandlerData(SMLoc L);
291 bool parseDirectiveSetFP(SMLoc L);
292 bool parseDirectivePad(SMLoc L);
293 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000294 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000295 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000296 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000297 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000298 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000299 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000300 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000301 bool parseDirectiveObjectArch(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000302
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000303 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000304 bool &CarrySetting, unsigned &ProcessorIMod,
305 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000306 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
307 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000308 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000309
Evan Cheng4d1ca962011-07-08 01:53:10 +0000310 bool isThumb() const {
311 // FIXME: Can tablegen auto-generate this?
Evan Cheng91111d22011-07-09 05:47:46 +0000312 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000313 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000314 bool isThumbOne() const {
Evan Cheng91111d22011-07-09 05:47:46 +0000315 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000316 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000317 bool isThumbTwo() const {
318 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
319 }
Tim Northovera2292d02013-06-10 23:20:58 +0000320 bool hasThumb() const {
321 return STI.getFeatureBits() & ARM::HasV4TOps;
322 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000323 bool hasV6Ops() const {
324 return STI.getFeatureBits() & ARM::HasV6Ops;
325 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000326 bool hasV6MOps() const {
327 return STI.getFeatureBits() & ARM::HasV6MOps;
328 }
James Molloy21efa7d2011-09-28 14:21:38 +0000329 bool hasV7Ops() const {
330 return STI.getFeatureBits() & ARM::HasV7Ops;
331 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000332 bool hasV8Ops() const {
333 return STI.getFeatureBits() & ARM::HasV8Ops;
334 }
Tim Northovera2292d02013-06-10 23:20:58 +0000335 bool hasARM() const {
336 return !(STI.getFeatureBits() & ARM::FeatureNoARM);
337 }
338
Evan Cheng284b4672011-07-08 22:36:29 +0000339 void SwitchMode() {
Evan Cheng91111d22011-07-09 05:47:46 +0000340 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
341 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000342 }
James Molloy21efa7d2011-09-28 14:21:38 +0000343 bool isMClass() const {
344 return STI.getFeatureBits() & ARM::FeatureMClass;
345 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000346
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000347 /// @name Auto-generated Match Functions
348 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000349
Chris Lattner3e4582a2010-09-06 19:11:01 +0000350#define GET_ASSEMBLER_HEADER
351#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000352
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000353 /// }
354
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000355 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000356 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000357 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000358 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000359 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach48399582011-10-12 17:34:41 +0000360 OperandMatchResultTy parseCoprocOptionOperand(
361 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000362 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000363 SmallVectorImpl<MCParsedAsmOperand*>&);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000364 OperandMatchResultTy parseInstSyncBarrierOptOperand(
365 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000366 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000367 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000368 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000369 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach27c1e252011-07-21 17:23:04 +0000370 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
371 StringRef Op, int Low, int High);
372 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
373 return parsePKHImm(O, "lsl", 0, 31);
374 }
375 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
376 return parsePKHImm(O, "asr", 1, 32);
377 }
Jim Grosbach0a547702011-07-22 17:44:50 +0000378 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000379 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach833b9d32011-07-27 20:15:40 +0000380 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach864b6092011-07-28 21:34:26 +0000381 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachd3595712011-08-03 23:50:40 +0000382 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach1d9d5e92011-08-10 21:56:18 +0000383 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbache7fbce72011-10-03 23:38:36 +0000384 OperandMatchResultTy parseFPImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000385 OperandMatchResultTy parseVectorList(SmallVectorImpl<MCParsedAsmOperand*>&);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000386 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
387 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000388
389 // Asm Match Converter Methods
Chad Rosier451ef132012-08-31 22:12:31 +0000390 void cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +0000391 const SmallVectorImpl<MCParsedAsmOperand*> &);
Mihai Popaad18d3c2013-08-09 10:38:32 +0000392 void cvtThumbBranches(MCInst &Inst,
393 const SmallVectorImpl<MCParsedAsmOperand*> &);
394
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000395 bool validateInstruction(MCInst &Inst,
396 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachafad0532011-11-10 23:42:14 +0000397 bool processInstruction(MCInst &Inst,
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000398 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbach7283da92011-08-16 21:12:37 +0000399 bool shouldOmitCCOutOperand(StringRef Mnemonic,
400 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Joey Goulye8602552013-07-19 16:34:16 +0000401 bool shouldOmitPredicateOperand(StringRef Mnemonic,
402 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyccab3172009-09-15 00:27:25 +0000403public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000404 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000405 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000406 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000407 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000408 Match_RequiresThumb2,
409#define GET_OPERAND_DIAGNOSTIC_TYPES
410#include "ARMGenAsmMatcher.inc"
411
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000412 };
413
Joey Gouly0e76fa72013-09-12 10:28:05 +0000414 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser,
415 const MCInstrInfo &MII)
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000416 : MCTargetAsmParser(), STI(_STI), Parser(_Parser), MII(MII), UC(_Parser) {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000417 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000418
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000419 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000420 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000421
Evan Cheng4d1ca962011-07-08 01:53:10 +0000422 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000423 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000424
425 // Not in an ITBlock to start with.
426 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000427
428 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000429 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000430
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000431 // Implementation of the MCTargetAsmParser interface:
432 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Chad Rosierf0e87202012-10-25 20:41:34 +0000433 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
434 SMLoc NameLoc,
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000435 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000436 bool ParseDirective(AsmToken DirectiveID);
437
Jim Grosbach231e7aa2013-02-06 06:00:11 +0000438 unsigned validateTargetOperandClass(MCParsedAsmOperand *Op, unsigned Kind);
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000439 unsigned checkTargetMatchPredicate(MCInst &Inst);
440
Chad Rosier49963552012-10-13 00:26:04 +0000441 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000442 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +0000443 MCStreamer &Out, unsigned &ErrorInfo,
444 bool MatchingInlineAsm);
Tim Northover1744d0a2013-10-25 12:49:50 +0000445 void onLabelParsed(MCSymbol *Symbol);
David Peixottoe407d092013-12-19 18:12:36 +0000446 void finishParse();
Kevin Enderbyccab3172009-09-15 00:27:25 +0000447};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000448} // end anonymous namespace
449
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000450namespace {
451
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000452/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000453/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000454class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000455 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000456 k_CondCode,
457 k_CCOut,
458 k_ITCondMask,
459 k_CoprocNum,
460 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000461 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000462 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000463 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000464 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000465 k_Memory,
466 k_PostIndexRegister,
467 k_MSRMask,
468 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000469 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000470 k_Register,
471 k_RegisterList,
472 k_DPRRegisterList,
473 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000474 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000475 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000476 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000477 k_ShiftedRegister,
478 k_ShiftedImmediate,
479 k_ShifterImmediate,
480 k_RotateImmediate,
481 k_BitfieldDescriptor,
482 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000483 } Kind;
484
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000485 SMLoc StartLoc, EndLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000486 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000487
Eric Christopher8996c5d2013-03-15 00:42:55 +0000488 struct CCOp {
489 ARMCC::CondCodes Val;
490 };
491
492 struct CopOp {
493 unsigned Val;
494 };
495
496 struct CoprocOptionOp {
497 unsigned Val;
498 };
499
500 struct ITMaskOp {
501 unsigned Mask:4;
502 };
503
504 struct MBOptOp {
505 ARM_MB::MemBOpt Val;
506 };
507
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000508 struct ISBOptOp {
509 ARM_ISB::InstSyncBOpt Val;
510 };
511
Eric Christopher8996c5d2013-03-15 00:42:55 +0000512 struct IFlagsOp {
513 ARM_PROC::IFlags Val;
514 };
515
516 struct MMaskOp {
517 unsigned Val;
518 };
519
520 struct TokOp {
521 const char *Data;
522 unsigned Length;
523 };
524
525 struct RegOp {
526 unsigned RegNum;
527 };
528
529 // A vector register list is a sequential list of 1 to 4 registers.
530 struct VectorListOp {
531 unsigned RegNum;
532 unsigned Count;
533 unsigned LaneIndex;
534 bool isDoubleSpaced;
535 };
536
537 struct VectorIndexOp {
538 unsigned Val;
539 };
540
541 struct ImmOp {
542 const MCExpr *Val;
543 };
544
545 /// Combined record for all forms of ARM address expressions.
546 struct MemoryOp {
547 unsigned BaseRegNum;
548 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
549 // was specified.
550 const MCConstantExpr *OffsetImm; // Offset immediate value
551 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
552 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
553 unsigned ShiftImm; // shift for OffsetReg.
554 unsigned Alignment; // 0 = no alignment specified
555 // n = alignment in bytes (2, 4, 8, 16, or 32)
556 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
557 };
558
559 struct PostIdxRegOp {
560 unsigned RegNum;
561 bool isAdd;
562 ARM_AM::ShiftOpc ShiftTy;
563 unsigned ShiftImm;
564 };
565
566 struct ShifterImmOp {
567 bool isASR;
568 unsigned Imm;
569 };
570
571 struct RegShiftedRegOp {
572 ARM_AM::ShiftOpc ShiftTy;
573 unsigned SrcReg;
574 unsigned ShiftReg;
575 unsigned ShiftImm;
576 };
577
578 struct RegShiftedImmOp {
579 ARM_AM::ShiftOpc ShiftTy;
580 unsigned SrcReg;
581 unsigned ShiftImm;
582 };
583
584 struct RotImmOp {
585 unsigned Imm;
586 };
587
588 struct BitfieldOp {
589 unsigned LSB;
590 unsigned Width;
591 };
592
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000593 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000594 struct CCOp CC;
595 struct CopOp Cop;
596 struct CoprocOptionOp CoprocOption;
597 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000598 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000599 struct ITMaskOp ITMask;
600 struct IFlagsOp IFlags;
601 struct MMaskOp MMask;
602 struct TokOp Tok;
603 struct RegOp Reg;
604 struct VectorListOp VectorList;
605 struct VectorIndexOp VectorIndex;
606 struct ImmOp Imm;
607 struct MemoryOp Memory;
608 struct PostIdxRegOp PostIdxReg;
609 struct ShifterImmOp ShifterImm;
610 struct RegShiftedRegOp RegShiftedReg;
611 struct RegShiftedImmOp RegShiftedImm;
612 struct RotImmOp RotImm;
613 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000614 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000615
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000616 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
617public:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000618 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
619 Kind = o.Kind;
620 StartLoc = o.StartLoc;
621 EndLoc = o.EndLoc;
622 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000623 case k_CondCode:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000624 CC = o.CC;
625 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000626 case k_ITCondMask:
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000627 ITMask = o.ITMask;
628 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000629 case k_Token:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000630 Tok = o.Tok;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000631 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000632 case k_CCOut:
633 case k_Register:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000634 Reg = o.Reg;
635 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000636 case k_RegisterList:
637 case k_DPRRegisterList:
638 case k_SPRRegisterList:
Bill Wendling0ab0f672010-11-18 21:50:54 +0000639 Registers = o.Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000640 break;
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000641 case k_VectorList:
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000642 case k_VectorListAllLanes:
Jim Grosbach04945c42011-12-02 00:35:16 +0000643 case k_VectorListIndexed:
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000644 VectorList = o.VectorList;
645 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000646 case k_CoprocNum:
647 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000648 Cop = o.Cop;
649 break;
Jim Grosbach48399582011-10-12 17:34:41 +0000650 case k_CoprocOption:
651 CoprocOption = o.CoprocOption;
652 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000653 case k_Immediate:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000654 Imm = o.Imm;
655 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000656 case k_MemBarrierOpt:
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000657 MBOpt = o.MBOpt;
658 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000659 case k_InstSyncBarrierOpt:
660 ISBOpt = o.ISBOpt;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000661 case k_Memory:
Jim Grosbach871dff72011-10-11 15:59:20 +0000662 Memory = o.Memory;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000663 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000664 case k_PostIndexRegister:
Jim Grosbachd3595712011-08-03 23:50:40 +0000665 PostIdxReg = o.PostIdxReg;
666 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000667 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000668 MMask = o.MMask;
669 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000670 case k_ProcIFlags:
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000671 IFlags = o.IFlags;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000672 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000673 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000674 ShifterImm = o.ShifterImm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000675 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000676 case k_ShiftedRegister:
Jim Grosbachac798e12011-07-25 20:49:51 +0000677 RegShiftedReg = o.RegShiftedReg;
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000678 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000679 case k_ShiftedImmediate:
Jim Grosbachac798e12011-07-25 20:49:51 +0000680 RegShiftedImm = o.RegShiftedImm;
Owen Andersonb595ed02011-07-21 18:54:16 +0000681 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000682 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +0000683 RotImm = o.RotImm;
684 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000685 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +0000686 Bitfield = o.Bitfield;
687 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000688 case k_VectorIndex:
689 VectorIndex = o.VectorIndex;
690 break;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000691 }
692 }
Jim Grosbach624bcc72010-10-29 14:46:02 +0000693
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000694 /// getStartLoc - Get the location of the first token of this operand.
695 SMLoc getStartLoc() const { return StartLoc; }
696 /// getEndLoc - Get the location of the last token of this operand.
697 SMLoc getEndLoc() const { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000698 /// getLocRange - Get the range between the first and last token of this
699 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000700 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
701
Daniel Dunbard8042b72010-08-11 06:36:53 +0000702 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000703 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000704 return CC.Val;
705 }
706
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000707 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000708 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000709 return Cop.Val;
710 }
711
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000712 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000713 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000714 return StringRef(Tok.Data, Tok.Length);
715 }
716
717 unsigned getReg() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000718 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000719 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000720 }
721
Bill Wendlingbed94652010-11-09 23:28:44 +0000722 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000723 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
724 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000725 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000726 }
727
Kevin Enderbyf5079942009-10-13 22:19:02 +0000728 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000729 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000730 return Imm.Val;
731 }
732
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000733 unsigned getVectorIndex() const {
734 assert(Kind == k_VectorIndex && "Invalid access!");
735 return VectorIndex.Val;
736 }
737
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000738 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000739 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000740 return MBOpt.Val;
741 }
742
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000743 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
744 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
745 return ISBOpt.Val;
746 }
747
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000748 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000749 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000750 return IFlags.Val;
751 }
752
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000753 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000754 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000755 return MMask.Val;
756 }
757
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000758 bool isCoprocNum() const { return Kind == k_CoprocNum; }
759 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000760 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000761 bool isCondCode() const { return Kind == k_CondCode; }
762 bool isCCOut() const { return Kind == k_CCOut; }
763 bool isITMask() const { return Kind == k_ITCondMask; }
764 bool isITCondCode() const { return Kind == k_CondCode; }
765 bool isImm() const { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000766 // checks whether this operand is an unsigned offset which fits is a field
767 // of specified width and scaled by a specific number of bits
768 template<unsigned width, unsigned scale>
769 bool isUnsignedOffset() const {
770 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000771 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000772 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
773 int64_t Val = CE->getValue();
774 int64_t Align = 1LL << scale;
775 int64_t Max = Align * ((1LL << width) - 1);
776 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
777 }
778 return false;
779 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000780 // checks whether this operand is an signed offset which fits is a field
781 // of specified width and scaled by a specific number of bits
782 template<unsigned width, unsigned scale>
783 bool isSignedOffset() const {
784 if (!isImm()) return false;
785 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
786 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
787 int64_t Val = CE->getValue();
788 int64_t Align = 1LL << scale;
789 int64_t Max = Align * ((1LL << (width-1)) - 1);
790 int64_t Min = -Align * (1LL << (width-1));
791 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
792 }
793 return false;
794 }
795
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000796 // checks whether this operand is a memory operand computed as an offset
797 // applied to PC. the offset may have 8 bits of magnitude and is represented
798 // with two bits of shift. textually it may be either [pc, #imm], #imm or
799 // relocable expression...
800 bool isThumbMemPC() const {
801 int64_t Val = 0;
802 if (isImm()) {
803 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
804 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
805 if (!CE) return false;
806 Val = CE->getValue();
807 }
808 else if (isMem()) {
809 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
810 if(Memory.BaseRegNum != ARM::PC) return false;
811 Val = Memory.OffsetImm->getValue();
812 }
813 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000814 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000815 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000816 bool isFPImm() const {
817 if (!isImm()) return false;
818 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
819 if (!CE) return false;
820 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
821 return Val != -1;
822 }
Jim Grosbachea231912011-12-22 22:19:05 +0000823 bool isFBits16() const {
824 if (!isImm()) return false;
825 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
826 if (!CE) return false;
827 int64_t Value = CE->getValue();
828 return Value >= 0 && Value <= 16;
829 }
830 bool isFBits32() const {
831 if (!isImm()) return false;
832 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
833 if (!CE) return false;
834 int64_t Value = CE->getValue();
835 return Value >= 1 && Value <= 32;
836 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000837 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000838 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000839 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
840 if (!CE) return false;
841 int64_t Value = CE->getValue();
842 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
843 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000844 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000845 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000846 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
847 if (!CE) return false;
848 int64_t Value = CE->getValue();
849 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
850 }
851 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000852 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000853 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
854 if (!CE) return false;
855 int64_t Value = CE->getValue();
856 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
857 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000858 bool isImm0_508s4Neg() const {
859 if (!isImm()) return false;
860 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
861 if (!CE) return false;
862 int64_t Value = -CE->getValue();
863 // explicitly exclude zero. we want that to use the normal 0_508 version.
864 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
865 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000866 bool isImm0_239() const {
867 if (!isImm()) return false;
868 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
869 if (!CE) return false;
870 int64_t Value = CE->getValue();
871 return Value >= 0 && Value < 240;
872 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000873 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000874 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000875 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
876 if (!CE) return false;
877 int64_t Value = CE->getValue();
878 return Value >= 0 && Value < 256;
879 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000880 bool isImm0_4095() const {
881 if (!isImm()) return false;
882 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
883 if (!CE) return false;
884 int64_t Value = CE->getValue();
885 return Value >= 0 && Value < 4096;
886 }
887 bool isImm0_4095Neg() const {
888 if (!isImm()) return false;
889 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
890 if (!CE) return false;
891 int64_t Value = -CE->getValue();
892 return Value > 0 && Value < 4096;
893 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000894 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000895 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000896 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
897 if (!CE) return false;
898 int64_t Value = CE->getValue();
899 return Value >= 0 && Value < 2;
900 }
901 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000902 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000903 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
904 if (!CE) return false;
905 int64_t Value = CE->getValue();
906 return Value >= 0 && Value < 4;
907 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000908 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000909 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000910 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
911 if (!CE) return false;
912 int64_t Value = CE->getValue();
913 return Value >= 0 && Value < 8;
914 }
915 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000916 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000917 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
918 if (!CE) return false;
919 int64_t Value = CE->getValue();
920 return Value >= 0 && Value < 16;
921 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000922 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000923 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000924 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
925 if (!CE) return false;
926 int64_t Value = CE->getValue();
927 return Value >= 0 && Value < 32;
928 }
Jim Grosbach00326402011-12-08 01:30:04 +0000929 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000930 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000931 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
932 if (!CE) return false;
933 int64_t Value = CE->getValue();
934 return Value >= 0 && Value < 64;
935 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000936 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000937 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000938 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
939 if (!CE) return false;
940 int64_t Value = CE->getValue();
941 return Value == 8;
942 }
943 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000944 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000945 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
946 if (!CE) return false;
947 int64_t Value = CE->getValue();
948 return Value == 16;
949 }
950 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000951 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000952 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
953 if (!CE) return false;
954 int64_t Value = CE->getValue();
955 return Value == 32;
956 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000957 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000958 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000959 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
960 if (!CE) return false;
961 int64_t Value = CE->getValue();
962 return Value > 0 && Value <= 8;
963 }
964 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000965 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000966 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
967 if (!CE) return false;
968 int64_t Value = CE->getValue();
969 return Value > 0 && Value <= 16;
970 }
971 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000972 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000973 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
974 if (!CE) return false;
975 int64_t Value = CE->getValue();
976 return Value > 0 && Value <= 32;
977 }
978 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000979 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000980 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
981 if (!CE) return false;
982 int64_t Value = CE->getValue();
983 return Value > 0 && Value <= 64;
984 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000985 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000986 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000987 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
988 if (!CE) return false;
989 int64_t Value = CE->getValue();
990 return Value > 0 && Value < 8;
991 }
992 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000993 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000994 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
995 if (!CE) return false;
996 int64_t Value = CE->getValue();
997 return Value > 0 && Value < 16;
998 }
999 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001000 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +00001001 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1002 if (!CE) return false;
1003 int64_t Value = CE->getValue();
1004 return Value > 0 && Value < 32;
1005 }
Jim Grosbach475c6db2011-07-25 23:09:14 +00001006 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001007 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +00001008 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1009 if (!CE) return false;
1010 int64_t Value = CE->getValue();
1011 return Value > 0 && Value < 17;
1012 }
Jim Grosbach801e0a32011-07-22 23:16:18 +00001013 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001014 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +00001015 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1016 if (!CE) return false;
1017 int64_t Value = CE->getValue();
1018 return Value > 0 && Value < 33;
1019 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00001020 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001021 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +00001022 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1023 if (!CE) return false;
1024 int64_t Value = CE->getValue();
1025 return Value >= 0 && Value < 33;
1026 }
Jim Grosbach975b6412011-07-13 20:10:10 +00001027 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001028 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +00001029 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1030 if (!CE) return false;
1031 int64_t Value = CE->getValue();
1032 return Value >= 0 && Value < 65536;
1033 }
Mihai Popaae1112b2013-08-21 13:14:58 +00001034 bool isImm256_65535Expr() const {
1035 if (!isImm()) return false;
1036 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1037 // If it's not a constant expression, it'll generate a fixup and be
1038 // handled later.
1039 if (!CE) return true;
1040 int64_t Value = CE->getValue();
1041 return Value >= 256 && Value < 65536;
1042 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00001043 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001044 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00001045 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1046 // If it's not a constant expression, it'll generate a fixup and be
1047 // handled later.
1048 if (!CE) return true;
1049 int64_t Value = CE->getValue();
1050 return Value >= 0 && Value < 65536;
1051 }
Jim Grosbachf1637842011-07-26 16:24:27 +00001052 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001053 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +00001054 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1055 if (!CE) return false;
1056 int64_t Value = CE->getValue();
1057 return Value >= 0 && Value <= 0xffffff;
1058 }
Jim Grosbach46dd4132011-08-17 21:51:27 +00001059 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001060 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +00001061 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1062 if (!CE) return false;
1063 int64_t Value = CE->getValue();
1064 return Value > 0 && Value < 33;
1065 }
Jim Grosbach27c1e252011-07-21 17:23:04 +00001066 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001067 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001068 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1069 if (!CE) return false;
1070 int64_t Value = CE->getValue();
1071 return Value >= 0 && Value < 32;
1072 }
1073 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001074 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001075 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1076 if (!CE) return false;
1077 int64_t Value = CE->getValue();
1078 return Value > 0 && Value <= 32;
1079 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001080 bool isAdrLabel() const {
1081 // If we have an immediate that's not a constant, treat it as a label
1082 // reference needing a fixup. If it is a constant, but it can't fit
1083 // into shift immediate encoding, we reject it.
1084 if (isImm() && !isa<MCConstantExpr>(getImm())) return true;
1085 else return (isARMSOImm() || isARMSOImmNeg());
1086 }
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001087 bool isARMSOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001088 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001089 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1090 if (!CE) return false;
1091 int64_t Value = CE->getValue();
1092 return ARM_AM::getSOImmVal(Value) != -1;
1093 }
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001094 bool isARMSOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001095 if (!isImm()) return false;
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001096 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1097 if (!CE) return false;
1098 int64_t Value = CE->getValue();
1099 return ARM_AM::getSOImmVal(~Value) != -1;
1100 }
Jim Grosbach30506252011-12-08 00:31:07 +00001101 bool isARMSOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001102 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001103 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1104 if (!CE) return false;
1105 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001106 // Only use this when not representable as a plain so_imm.
1107 return ARM_AM::getSOImmVal(Value) == -1 &&
1108 ARM_AM::getSOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001109 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001110 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001111 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001112 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1113 if (!CE) return false;
1114 int64_t Value = CE->getValue();
1115 return ARM_AM::getT2SOImmVal(Value) != -1;
1116 }
Jim Grosbachb009a872011-10-28 22:36:30 +00001117 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001118 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001119 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1120 if (!CE) return false;
1121 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001122 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1123 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001124 }
Jim Grosbach30506252011-12-08 00:31:07 +00001125 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001126 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001127 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1128 if (!CE) return false;
1129 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001130 // Only use this when not representable as a plain so_imm.
1131 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1132 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001133 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001134 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001135 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001136 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1137 if (!CE) return false;
1138 int64_t Value = CE->getValue();
1139 return Value == 1 || Value == 0;
1140 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001141 bool isReg() const { return Kind == k_Register; }
1142 bool isRegList() const { return Kind == k_RegisterList; }
1143 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1144 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
1145 bool isToken() const { return Kind == k_Token; }
1146 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001147 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Chad Rosier41099832012-09-11 23:02:35 +00001148 bool isMem() const { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001149 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1150 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1151 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1152 bool isRotImm() const { return Kind == k_RotateImmediate; }
1153 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1154 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001155 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001156 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001157 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001158 bool isMemNoOffset(bool alignOK = false) const {
Chad Rosier41099832012-09-11 23:02:35 +00001159 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001160 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001161 // No offset of any kind.
Jim Grosbacha95ec992011-10-11 17:29:55 +00001162 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == 0 &&
1163 (alignOK || Memory.Alignment == 0);
1164 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001165 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001166 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001167 return false;
1168 // Base register must be PC.
1169 if (Memory.BaseRegNum != ARM::PC)
1170 return false;
1171 // Immediate offset in range [-4095, 4095].
1172 if (!Memory.OffsetImm) return true;
1173 int64_t Val = Memory.OffsetImm->getValue();
1174 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1175 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001176 bool isAlignedMemory() const {
1177 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001178 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001179 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001180 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001181 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001182 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001183 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001184 if (!Memory.OffsetImm) return true;
1185 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001186 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001187 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001188 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001189 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001190 // Immediate offset in range [-4095, 4095].
1191 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1192 if (!CE) return false;
1193 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001194 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001195 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001196 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001197 // If we have an immediate that's not a constant, treat it as a label
1198 // reference needing a fixup. If it is a constant, it's something else
1199 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001200 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001201 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001202 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001203 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001204 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001205 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001206 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001207 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001208 if (!Memory.OffsetImm) return true;
1209 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001210 // The #-0 offset is encoded as INT32_MIN, and we have to check
1211 // for this too.
1212 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001213 }
1214 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001215 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001216 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001217 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001218 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1219 // Immediate offset in range [-255, 255].
1220 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1221 if (!CE) return false;
1222 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001223 // Special case, #-0 is INT32_MIN.
1224 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001225 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001226 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001227 // If we have an immediate that's not a constant, treat it as a label
1228 // reference needing a fixup. If it is a constant, it's something else
1229 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001230 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001231 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001232 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001233 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001234 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001235 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001236 if (!Memory.OffsetImm) return true;
1237 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001238 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001239 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001240 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001241 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001242 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001243 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001244 return false;
1245 return true;
1246 }
1247 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001248 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001249 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1250 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001251 return false;
1252 return true;
1253 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001254 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001255 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001256 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001257 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001258 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001259 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001260 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001261 Memory.Alignment != 0)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001262 return false;
1263 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001264 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001265 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001266 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001267 return false;
1268 return true;
1269 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001270 bool isMemThumbRR() const {
1271 // Thumb reg+reg addressing is simple. Just two registers, a base and
1272 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001273 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001274 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001275 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001276 return isARMLowRegister(Memory.BaseRegNum) &&
1277 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001278 }
1279 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001280 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001281 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001282 return false;
1283 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001284 if (!Memory.OffsetImm) return true;
1285 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001286 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1287 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001288 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001289 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001290 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001291 return false;
1292 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001293 if (!Memory.OffsetImm) return true;
1294 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001295 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1296 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001297 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001298 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001299 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001300 return false;
1301 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001302 if (!Memory.OffsetImm) return true;
1303 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001304 return Val >= 0 && Val <= 31;
1305 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001306 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001307 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001308 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001309 return false;
1310 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001311 if (!Memory.OffsetImm) return true;
1312 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001313 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001314 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001315 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001316 // If we have an immediate that's not a constant, treat it as a label
1317 // reference needing a fixup. If it is a constant, it's something else
1318 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001319 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001320 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001321 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001322 return false;
1323 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001324 if (!Memory.OffsetImm) return true;
1325 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001326 // Special case, #-0 is INT32_MIN.
1327 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001328 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001329 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001330 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001331 return false;
1332 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001333 if (!Memory.OffsetImm) return true;
1334 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001335 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1336 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001337 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001338 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001339 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001340 // Base reg of PC isn't allowed for these encodings.
1341 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001342 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001343 if (!Memory.OffsetImm) return true;
1344 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001345 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001346 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001347 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001348 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001349 return false;
1350 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001351 if (!Memory.OffsetImm) return true;
1352 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001353 return Val >= 0 && Val < 256;
1354 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001355 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001356 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001357 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001358 // Base reg of PC isn't allowed for these encodings.
1359 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001360 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001361 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001362 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001363 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001364 }
1365 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001366 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001367 return false;
1368 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001369 if (!Memory.OffsetImm) return true;
1370 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001371 return (Val >= 0 && Val < 4096);
1372 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001373 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001374 // If we have an immediate that's not a constant, treat it as a label
1375 // reference needing a fixup. If it is a constant, it's something else
1376 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001377 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001378 return true;
1379
Chad Rosier41099832012-09-11 23:02:35 +00001380 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001381 return false;
1382 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001383 if (!Memory.OffsetImm) return true;
1384 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001385 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001386 }
1387 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001388 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001389 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1390 if (!CE) return false;
1391 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001392 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001393 }
Jim Grosbach93981412011-10-11 21:55:36 +00001394 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001395 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001396 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1397 if (!CE) return false;
1398 int64_t Val = CE->getValue();
1399 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1400 (Val == INT32_MIN);
1401 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001402
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001403 bool isMSRMask() const { return Kind == k_MSRMask; }
1404 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001405
Jim Grosbach741cd732011-10-17 22:26:03 +00001406 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001407 bool isSingleSpacedVectorList() const {
1408 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1409 }
1410 bool isDoubleSpacedVectorList() const {
1411 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1412 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001413 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001414 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001415 return VectorList.Count == 1;
1416 }
1417
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001418 bool isVecListDPair() const {
1419 if (!isSingleSpacedVectorList()) return false;
1420 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1421 .contains(VectorList.RegNum));
1422 }
1423
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001424 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001425 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001426 return VectorList.Count == 3;
1427 }
1428
Jim Grosbach846bcff2011-10-21 20:35:01 +00001429 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001430 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001431 return VectorList.Count == 4;
1432 }
1433
Jim Grosbache5307f92012-03-05 21:43:40 +00001434 bool isVecListDPairSpaced() const {
Kevin Enderby816ca272012-03-20 17:41:51 +00001435 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001436 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1437 .contains(VectorList.RegNum));
1438 }
1439
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001440 bool isVecListThreeQ() const {
1441 if (!isDoubleSpacedVectorList()) return false;
1442 return VectorList.Count == 3;
1443 }
1444
Jim Grosbach1e946a42012-01-24 00:43:12 +00001445 bool isVecListFourQ() const {
1446 if (!isDoubleSpacedVectorList()) return false;
1447 return VectorList.Count == 4;
1448 }
1449
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001450 bool isSingleSpacedVectorAllLanes() const {
1451 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1452 }
1453 bool isDoubleSpacedVectorAllLanes() const {
1454 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1455 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001456 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001457 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001458 return VectorList.Count == 1;
1459 }
1460
Jim Grosbach13a292c2012-03-06 22:01:44 +00001461 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001462 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001463 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1464 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001465 }
1466
Jim Grosbached428bc2012-03-06 23:10:38 +00001467 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001468 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001469 return VectorList.Count == 2;
1470 }
1471
Jim Grosbachb78403c2012-01-24 23:47:04 +00001472 bool isVecListThreeDAllLanes() const {
1473 if (!isSingleSpacedVectorAllLanes()) return false;
1474 return VectorList.Count == 3;
1475 }
1476
1477 bool isVecListThreeQAllLanes() const {
1478 if (!isDoubleSpacedVectorAllLanes()) return false;
1479 return VectorList.Count == 3;
1480 }
1481
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001482 bool isVecListFourDAllLanes() const {
1483 if (!isSingleSpacedVectorAllLanes()) return false;
1484 return VectorList.Count == 4;
1485 }
1486
1487 bool isVecListFourQAllLanes() const {
1488 if (!isDoubleSpacedVectorAllLanes()) return false;
1489 return VectorList.Count == 4;
1490 }
1491
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001492 bool isSingleSpacedVectorIndexed() const {
1493 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1494 }
1495 bool isDoubleSpacedVectorIndexed() const {
1496 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1497 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001498 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001499 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001500 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1501 }
1502
Jim Grosbachda511042011-12-14 23:35:06 +00001503 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001504 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001505 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1506 }
1507
1508 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001509 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001510 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1511 }
1512
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001513 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001514 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001515 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1516 }
1517
Jim Grosbachda511042011-12-14 23:35:06 +00001518 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001519 if (!isSingleSpacedVectorIndexed()) return false;
1520 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1521 }
1522
1523 bool isVecListTwoQWordIndexed() const {
1524 if (!isDoubleSpacedVectorIndexed()) return false;
1525 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1526 }
1527
1528 bool isVecListTwoQHWordIndexed() const {
1529 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001530 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1531 }
1532
1533 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001534 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001535 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1536 }
1537
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001538 bool isVecListThreeDByteIndexed() const {
1539 if (!isSingleSpacedVectorIndexed()) return false;
1540 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1541 }
1542
1543 bool isVecListThreeDHWordIndexed() const {
1544 if (!isSingleSpacedVectorIndexed()) return false;
1545 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1546 }
1547
1548 bool isVecListThreeQWordIndexed() const {
1549 if (!isDoubleSpacedVectorIndexed()) return false;
1550 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1551 }
1552
1553 bool isVecListThreeQHWordIndexed() const {
1554 if (!isDoubleSpacedVectorIndexed()) return false;
1555 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1556 }
1557
1558 bool isVecListThreeDWordIndexed() const {
1559 if (!isSingleSpacedVectorIndexed()) return false;
1560 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1561 }
1562
Jim Grosbach14952a02012-01-24 18:37:25 +00001563 bool isVecListFourDByteIndexed() const {
1564 if (!isSingleSpacedVectorIndexed()) return false;
1565 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1566 }
1567
1568 bool isVecListFourDHWordIndexed() const {
1569 if (!isSingleSpacedVectorIndexed()) return false;
1570 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1571 }
1572
1573 bool isVecListFourQWordIndexed() const {
1574 if (!isDoubleSpacedVectorIndexed()) return false;
1575 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1576 }
1577
1578 bool isVecListFourQHWordIndexed() const {
1579 if (!isDoubleSpacedVectorIndexed()) return false;
1580 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1581 }
1582
1583 bool isVecListFourDWordIndexed() const {
1584 if (!isSingleSpacedVectorIndexed()) return false;
1585 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1586 }
1587
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001588 bool isVectorIndex8() const {
1589 if (Kind != k_VectorIndex) return false;
1590 return VectorIndex.Val < 8;
1591 }
1592 bool isVectorIndex16() const {
1593 if (Kind != k_VectorIndex) return false;
1594 return VectorIndex.Val < 4;
1595 }
1596 bool isVectorIndex32() const {
1597 if (Kind != k_VectorIndex) return false;
1598 return VectorIndex.Val < 2;
1599 }
1600
Jim Grosbach741cd732011-10-17 22:26:03 +00001601 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001602 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001603 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1604 // Must be a constant.
1605 if (!CE) return false;
1606 int64_t Value = CE->getValue();
1607 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1608 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001609 return Value >= 0 && Value < 256;
1610 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001611
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001612 bool isNEONi16splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001613 if (!isImm()) return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001614 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1615 // Must be a constant.
1616 if (!CE) return false;
1617 int64_t Value = CE->getValue();
1618 // i16 value in the range [0,255] or [0x0100, 0xff00]
1619 return (Value >= 0 && Value < 256) || (Value >= 0x0100 && Value <= 0xff00);
1620 }
1621
Jim Grosbach8211c052011-10-18 00:22:00 +00001622 bool isNEONi32splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001623 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001624 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1625 // Must be a constant.
1626 if (!CE) return false;
1627 int64_t Value = CE->getValue();
1628 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X.
1629 return (Value >= 0 && Value < 256) ||
1630 (Value >= 0x0100 && Value <= 0xff00) ||
1631 (Value >= 0x010000 && Value <= 0xff0000) ||
1632 (Value >= 0x01000000 && Value <= 0xff000000);
1633 }
1634
1635 bool isNEONi32vmov() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001636 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001637 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1638 // Must be a constant.
1639 if (!CE) return false;
1640 int64_t Value = CE->getValue();
1641 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1642 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1643 return (Value >= 0 && Value < 256) ||
1644 (Value >= 0x0100 && Value <= 0xff00) ||
1645 (Value >= 0x010000 && Value <= 0xff0000) ||
1646 (Value >= 0x01000000 && Value <= 0xff000000) ||
1647 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1648 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1649 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001650 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001651 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001652 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1653 // Must be a constant.
1654 if (!CE) return false;
1655 int64_t Value = ~CE->getValue();
1656 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1657 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1658 return (Value >= 0 && Value < 256) ||
1659 (Value >= 0x0100 && Value <= 0xff00) ||
1660 (Value >= 0x010000 && Value <= 0xff0000) ||
1661 (Value >= 0x01000000 && Value <= 0xff000000) ||
1662 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1663 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1664 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001665
Jim Grosbache4454e02011-10-18 16:18:11 +00001666 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001667 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001668 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1669 // Must be a constant.
1670 if (!CE) return false;
1671 uint64_t Value = CE->getValue();
1672 // i64 value with each byte being either 0 or 0xff.
1673 for (unsigned i = 0; i < 8; ++i)
1674 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1675 return true;
1676 }
1677
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001678 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001679 // Add as immediates when possible. Null MCExpr = 0.
1680 if (Expr == 0)
1681 Inst.addOperand(MCOperand::CreateImm(0));
1682 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001683 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1684 else
1685 Inst.addOperand(MCOperand::CreateExpr(Expr));
1686 }
1687
Daniel Dunbard8042b72010-08-11 06:36:53 +00001688 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001689 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbard8042b72010-08-11 06:36:53 +00001690 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001691 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
1692 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001693 }
1694
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001695 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1696 assert(N == 1 && "Invalid number of operands!");
1697 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1698 }
1699
Jim Grosbach48399582011-10-12 17:34:41 +00001700 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1701 assert(N == 1 && "Invalid number of operands!");
1702 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1703 }
1704
1705 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1706 assert(N == 1 && "Invalid number of operands!");
1707 Inst.addOperand(MCOperand::CreateImm(CoprocOption.Val));
1708 }
1709
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001710 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1711 assert(N == 1 && "Invalid number of operands!");
1712 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
1713 }
1714
1715 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1716 assert(N == 1 && "Invalid number of operands!");
1717 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
1718 }
1719
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001720 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1721 assert(N == 1 && "Invalid number of operands!");
1722 Inst.addOperand(MCOperand::CreateReg(getReg()));
1723 }
1724
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001725 void addRegOperands(MCInst &Inst, unsigned N) const {
1726 assert(N == 1 && "Invalid number of operands!");
1727 Inst.addOperand(MCOperand::CreateReg(getReg()));
1728 }
1729
Jim Grosbachac798e12011-07-25 20:49:51 +00001730 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001731 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001732 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001733 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001734 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
1735 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001736 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001737 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001738 }
1739
Jim Grosbachac798e12011-07-25 20:49:51 +00001740 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001741 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001742 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001743 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001744 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001745 // Shift of #32 is encoded as 0 where permitted
1746 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Owen Andersonb595ed02011-07-21 18:54:16 +00001747 Inst.addOperand(MCOperand::CreateImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001748 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001749 }
1750
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001751 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001752 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001753 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
1754 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001755 }
1756
Bill Wendling8d2aa032010-11-08 23:49:57 +00001757 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001758 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001759 const SmallVectorImpl<unsigned> &RegList = getRegList();
1760 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001761 I = RegList.begin(), E = RegList.end(); I != E; ++I)
1762 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001763 }
1764
Bill Wendling9898ac92010-11-17 04:32:08 +00001765 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1766 addRegListOperands(Inst, N);
1767 }
1768
1769 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1770 addRegListOperands(Inst, N);
1771 }
1772
Jim Grosbach833b9d32011-07-27 20:15:40 +00001773 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1774 assert(N == 1 && "Invalid number of operands!");
1775 // Encoded as val>>3. The printer handles display as 8, 16, 24.
1776 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
1777 }
1778
Jim Grosbach864b6092011-07-28 21:34:26 +00001779 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1780 assert(N == 1 && "Invalid number of operands!");
1781 // Munge the lsb/width into a bitfield mask.
1782 unsigned lsb = Bitfield.LSB;
1783 unsigned width = Bitfield.Width;
1784 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1785 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1786 (32 - (lsb + width)));
1787 Inst.addOperand(MCOperand::CreateImm(Mask));
1788 }
1789
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001790 void addImmOperands(MCInst &Inst, unsigned N) const {
1791 assert(N == 1 && "Invalid number of operands!");
1792 addExpr(Inst, getImm());
1793 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001794
Jim Grosbachea231912011-12-22 22:19:05 +00001795 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1796 assert(N == 1 && "Invalid number of operands!");
1797 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1798 Inst.addOperand(MCOperand::CreateImm(16 - CE->getValue()));
1799 }
1800
1801 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1802 assert(N == 1 && "Invalid number of operands!");
1803 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1804 Inst.addOperand(MCOperand::CreateImm(32 - CE->getValue()));
1805 }
1806
Jim Grosbache7fbce72011-10-03 23:38:36 +00001807 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1808 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001809 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1810 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
1811 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001812 }
1813
Jim Grosbach7db8d692011-09-08 22:07:06 +00001814 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1815 assert(N == 1 && "Invalid number of operands!");
1816 // FIXME: We really want to scale the value here, but the LDRD/STRD
1817 // instruction don't encode operands that way yet.
1818 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1819 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1820 }
1821
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001822 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1823 assert(N == 1 && "Invalid number of operands!");
1824 // The immediate is scaled by four in the encoding and is stored
1825 // in the MCInst as such. Lop off the low two bits here.
1826 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1827 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1828 }
1829
Jim Grosbach930f2f62012-04-05 20:57:13 +00001830 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1831 assert(N == 1 && "Invalid number of operands!");
1832 // The immediate is scaled by four in the encoding and is stored
1833 // in the MCInst as such. Lop off the low two bits here.
1834 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1835 Inst.addOperand(MCOperand::CreateImm(-(CE->getValue() / 4)));
1836 }
1837
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001838 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1839 assert(N == 1 && "Invalid number of operands!");
1840 // The immediate is scaled by four in the encoding and is stored
1841 // in the MCInst as such. Lop off the low two bits here.
1842 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1843 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1844 }
1845
Jim Grosbach475c6db2011-07-25 23:09:14 +00001846 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1847 assert(N == 1 && "Invalid number of operands!");
1848 // The constant encodes as the immediate-1, and we store in the instruction
1849 // the bits as encoded, so subtract off one here.
1850 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1851 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1852 }
1853
Jim Grosbach801e0a32011-07-22 23:16:18 +00001854 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1855 assert(N == 1 && "Invalid number of operands!");
1856 // The constant encodes as the immediate-1, and we store in the instruction
1857 // the bits as encoded, so subtract off one here.
1858 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1859 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1860 }
1861
Jim Grosbach46dd4132011-08-17 21:51:27 +00001862 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1863 assert(N == 1 && "Invalid number of operands!");
1864 // The constant encodes as the immediate, except for 32, which encodes as
1865 // zero.
1866 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1867 unsigned Imm = CE->getValue();
1868 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1869 }
1870
Jim Grosbach27c1e252011-07-21 17:23:04 +00001871 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1872 assert(N == 1 && "Invalid number of operands!");
1873 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1874 // the instruction as well.
1875 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1876 int Val = CE->getValue();
1877 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1878 }
1879
Jim Grosbachb009a872011-10-28 22:36:30 +00001880 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1881 assert(N == 1 && "Invalid number of operands!");
1882 // The operand is actually a t2_so_imm, but we have its bitwise
1883 // negation in the assembly source, so twiddle it here.
1884 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1885 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1886 }
1887
Jim Grosbach30506252011-12-08 00:31:07 +00001888 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1889 assert(N == 1 && "Invalid number of operands!");
1890 // The operand is actually a t2_so_imm, but we have its
1891 // negation in the assembly source, so twiddle it here.
1892 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1893 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1894 }
1895
Jim Grosbach930f2f62012-04-05 20:57:13 +00001896 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1897 assert(N == 1 && "Invalid number of operands!");
1898 // The operand is actually an imm0_4095, but we have its
1899 // negation in the assembly source, so twiddle it here.
1900 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1901 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1902 }
1903
Mihai Popad36cbaa2013-07-03 09:21:44 +00001904 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1905 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
1906 Inst.addOperand(MCOperand::CreateImm(CE->getValue() >> 2));
1907 return;
1908 }
1909
1910 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1911 assert(SR && "Unknown value type!");
1912 Inst.addOperand(MCOperand::CreateExpr(SR));
1913 }
1914
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001915 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1916 assert(N == 1 && "Invalid number of operands!");
1917 if (isImm()) {
1918 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1919 if (CE) {
1920 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1921 return;
1922 }
1923
1924 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1925 assert(SR && "Unknown value type!");
1926 Inst.addOperand(MCOperand::CreateExpr(SR));
1927 return;
1928 }
1929
1930 assert(isMem() && "Unknown value type!");
1931 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
1932 Inst.addOperand(MCOperand::CreateImm(Memory.OffsetImm->getValue()));
1933 }
1934
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001935 void addARMSOImmNotOperands(MCInst &Inst, unsigned N) const {
1936 assert(N == 1 && "Invalid number of operands!");
1937 // The operand is actually a so_imm, but we have its bitwise
1938 // negation in the assembly source, so twiddle it here.
1939 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1940 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1941 }
1942
Jim Grosbach30506252011-12-08 00:31:07 +00001943 void addARMSOImmNegOperands(MCInst &Inst, unsigned N) const {
1944 assert(N == 1 && "Invalid number of operands!");
1945 // The operand is actually a so_imm, but we have its
1946 // negation in the assembly source, so twiddle it here.
1947 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1948 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1949 }
1950
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001951 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1952 assert(N == 1 && "Invalid number of operands!");
1953 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1954 }
1955
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001956 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
1957 assert(N == 1 && "Invalid number of operands!");
1958 Inst.addOperand(MCOperand::CreateImm(unsigned(getInstSyncBarrierOpt())));
1959 }
1960
Jim Grosbachd3595712011-08-03 23:50:40 +00001961 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1962 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001963 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00001964 }
1965
Jim Grosbach94298a92012-01-18 22:46:46 +00001966 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
1967 assert(N == 1 && "Invalid number of operands!");
1968 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbach94298a92012-01-18 22:46:46 +00001969 Inst.addOperand(MCOperand::CreateImm(Imm));
1970 }
1971
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001972 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1973 assert(N == 1 && "Invalid number of operands!");
1974 assert(isImm() && "Not an immediate!");
1975
1976 // If we have an immediate that's not a constant, treat it as a label
1977 // reference needing a fixup.
1978 if (!isa<MCConstantExpr>(getImm())) {
1979 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1980 return;
1981 }
1982
1983 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1984 int Val = CE->getValue();
1985 Inst.addOperand(MCOperand::CreateImm(Val));
1986 }
1987
Jim Grosbacha95ec992011-10-11 17:29:55 +00001988 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
1989 assert(N == 2 && "Invalid number of operands!");
1990 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1991 Inst.addOperand(MCOperand::CreateImm(Memory.Alignment));
1992 }
1993
Jim Grosbachd3595712011-08-03 23:50:40 +00001994 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1995 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001996 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1997 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00001998 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1999 // Special case for #-0
2000 if (Val == INT32_MIN) Val = 0;
2001 if (Val < 0) Val = -Val;
2002 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2003 } else {
2004 // For register offset, we encode the shift type and negation flag
2005 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002006 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2007 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002008 }
Jim Grosbach871dff72011-10-11 15:59:20 +00002009 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2010 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002011 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002012 }
2013
Jim Grosbachcd17c122011-08-04 23:01:30 +00002014 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
2015 assert(N == 2 && "Invalid number of operands!");
2016 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2017 assert(CE && "non-constant AM2OffsetImm operand!");
2018 int32_t Val = CE->getValue();
2019 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2020 // Special case for #-0
2021 if (Val == INT32_MIN) Val = 0;
2022 if (Val < 0) Val = -Val;
2023 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2024 Inst.addOperand(MCOperand::CreateReg(0));
2025 Inst.addOperand(MCOperand::CreateImm(Val));
2026 }
2027
Jim Grosbach5b96b802011-08-10 20:29:19 +00002028 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
2029 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002030 // If we have an immediate that's not a constant, treat it as a label
2031 // reference needing a fixup. If it is a constant, it's something else
2032 // and we reject it.
2033 if (isImm()) {
2034 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2035 Inst.addOperand(MCOperand::CreateReg(0));
2036 Inst.addOperand(MCOperand::CreateImm(0));
2037 return;
2038 }
2039
Jim Grosbach871dff72011-10-11 15:59:20 +00002040 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2041 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002042 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2043 // Special case for #-0
2044 if (Val == INT32_MIN) Val = 0;
2045 if (Val < 0) Val = -Val;
2046 Val = ARM_AM::getAM3Opc(AddSub, Val);
2047 } else {
2048 // For register offset, we encode the shift type and negation flag
2049 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002050 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002051 }
Jim Grosbach871dff72011-10-11 15:59:20 +00002052 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2053 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002054 Inst.addOperand(MCOperand::CreateImm(Val));
2055 }
2056
2057 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
2058 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002059 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002060 int32_t Val =
2061 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
2062 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2063 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002064 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002065 }
2066
2067 // Constant offset.
2068 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2069 int32_t Val = CE->getValue();
2070 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2071 // Special case for #-0
2072 if (Val == INT32_MIN) Val = 0;
2073 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002074 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002075 Inst.addOperand(MCOperand::CreateReg(0));
2076 Inst.addOperand(MCOperand::CreateImm(Val));
2077 }
2078
Jim Grosbachd3595712011-08-03 23:50:40 +00002079 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2080 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002081 // If we have an immediate that's not a constant, treat it as a label
2082 // reference needing a fixup. If it is a constant, it's something else
2083 // and we reject it.
2084 if (isImm()) {
2085 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2086 Inst.addOperand(MCOperand::CreateImm(0));
2087 return;
2088 }
2089
Jim Grosbachd3595712011-08-03 23:50:40 +00002090 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002091 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002092 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2093 // Special case for #-0
2094 if (Val == INT32_MIN) Val = 0;
2095 if (Val < 0) Val = -Val;
2096 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbach871dff72011-10-11 15:59:20 +00002097 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002098 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002099 }
2100
Jim Grosbach7db8d692011-09-08 22:07:06 +00002101 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2102 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002103 // If we have an immediate that's not a constant, treat it as a label
2104 // reference needing a fixup. If it is a constant, it's something else
2105 // and we reject it.
2106 if (isImm()) {
2107 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2108 Inst.addOperand(MCOperand::CreateImm(0));
2109 return;
2110 }
2111
Jim Grosbach871dff72011-10-11 15:59:20 +00002112 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2113 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002114 Inst.addOperand(MCOperand::CreateImm(Val));
2115 }
2116
Jim Grosbacha05627e2011-09-09 18:37:27 +00002117 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2118 assert(N == 2 && "Invalid number of operands!");
2119 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002120 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
2121 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002122 Inst.addOperand(MCOperand::CreateImm(Val));
2123 }
2124
Jim Grosbachd3595712011-08-03 23:50:40 +00002125 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2126 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002127 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2128 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002129 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002130 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002131
Jim Grosbach2392c532011-09-07 23:39:14 +00002132 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2133 addMemImm8OffsetOperands(Inst, N);
2134 }
2135
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002136 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002137 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002138 }
2139
2140 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2141 assert(N == 2 && "Invalid number of operands!");
2142 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002143 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002144 addExpr(Inst, getImm());
2145 Inst.addOperand(MCOperand::CreateImm(0));
2146 return;
2147 }
2148
2149 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002150 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2151 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002152 Inst.addOperand(MCOperand::CreateImm(Val));
2153 }
2154
Jim Grosbachd3595712011-08-03 23:50:40 +00002155 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2156 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002157 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002158 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002159 addExpr(Inst, getImm());
2160 Inst.addOperand(MCOperand::CreateImm(0));
2161 return;
2162 }
2163
2164 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002165 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2166 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002167 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002168 }
Bill Wendling811c9362010-11-30 07:44:32 +00002169
Jim Grosbach05541f42011-09-19 22:21:13 +00002170 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2171 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002172 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2173 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002174 }
2175
2176 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2177 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002178 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2179 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002180 }
2181
Jim Grosbachd3595712011-08-03 23:50:40 +00002182 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2183 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002184 unsigned Val =
2185 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2186 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbach871dff72011-10-11 15:59:20 +00002187 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2188 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002189 Inst.addOperand(MCOperand::CreateImm(Val));
2190 }
2191
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002192 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2193 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002194 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2195 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
2196 Inst.addOperand(MCOperand::CreateImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002197 }
2198
Jim Grosbachd3595712011-08-03 23:50:40 +00002199 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2200 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002201 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2202 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002203 }
2204
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002205 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2206 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002207 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2208 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002209 Inst.addOperand(MCOperand::CreateImm(Val));
2210 }
2211
Jim Grosbach26d35872011-08-19 18:55:51 +00002212 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2213 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002214 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
2215 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach26d35872011-08-19 18:55:51 +00002216 Inst.addOperand(MCOperand::CreateImm(Val));
2217 }
2218
Jim Grosbacha32c7532011-08-19 18:49:59 +00002219 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2220 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002221 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
2222 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002223 Inst.addOperand(MCOperand::CreateImm(Val));
2224 }
2225
Jim Grosbach23983d62011-08-19 18:13:48 +00002226 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2227 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002228 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2229 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach23983d62011-08-19 18:13:48 +00002230 Inst.addOperand(MCOperand::CreateImm(Val));
2231 }
2232
Jim Grosbachd3595712011-08-03 23:50:40 +00002233 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2234 assert(N == 1 && "Invalid number of operands!");
2235 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2236 assert(CE && "non-constant post-idx-imm8 operand!");
2237 int Imm = CE->getValue();
2238 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002239 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002240 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
2241 Inst.addOperand(MCOperand::CreateImm(Imm));
2242 }
2243
Jim Grosbach93981412011-10-11 21:55:36 +00002244 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2245 assert(N == 1 && "Invalid number of operands!");
2246 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2247 assert(CE && "non-constant post-idx-imm8s4 operand!");
2248 int Imm = CE->getValue();
2249 bool isAdd = Imm >= 0;
2250 if (Imm == INT32_MIN) Imm = 0;
2251 // Immediate is scaled by 4.
2252 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
2253 Inst.addOperand(MCOperand::CreateImm(Imm));
2254 }
2255
Jim Grosbachd3595712011-08-03 23:50:40 +00002256 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2257 assert(N == 2 && "Invalid number of operands!");
2258 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002259 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
2260 }
2261
2262 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2263 assert(N == 2 && "Invalid number of operands!");
2264 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2265 // The sign, shift type, and shift amount are encoded in a single operand
2266 // using the AM2 encoding helpers.
2267 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2268 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2269 PostIdxReg.ShiftTy);
2270 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002271 }
2272
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002273 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2274 assert(N == 1 && "Invalid number of operands!");
2275 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
2276 }
2277
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002278 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2279 assert(N == 1 && "Invalid number of operands!");
2280 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
2281 }
2282
Jim Grosbach182b6a02011-11-29 23:51:09 +00002283 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002284 assert(N == 1 && "Invalid number of operands!");
2285 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2286 }
2287
Jim Grosbach04945c42011-12-02 00:35:16 +00002288 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2289 assert(N == 2 && "Invalid number of operands!");
2290 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2291 Inst.addOperand(MCOperand::CreateImm(VectorList.LaneIndex));
2292 }
2293
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002294 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2295 assert(N == 1 && "Invalid number of operands!");
2296 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2297 }
2298
2299 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2300 assert(N == 1 && "Invalid number of operands!");
2301 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2302 }
2303
2304 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2305 assert(N == 1 && "Invalid number of operands!");
2306 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2307 }
2308
Jim Grosbach741cd732011-10-17 22:26:03 +00002309 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2310 assert(N == 1 && "Invalid number of operands!");
2311 // The immediate encodes the type of constant as well as the value.
2312 // Mask in that this is an i8 splat.
2313 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2314 Inst.addOperand(MCOperand::CreateImm(CE->getValue() | 0xe00));
2315 }
2316
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002317 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2318 assert(N == 1 && "Invalid number of operands!");
2319 // The immediate encodes the type of constant as well as the value.
2320 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2321 unsigned Value = CE->getValue();
2322 if (Value >= 256)
2323 Value = (Value >> 8) | 0xa00;
2324 else
2325 Value |= 0x800;
2326 Inst.addOperand(MCOperand::CreateImm(Value));
2327 }
2328
Jim Grosbach8211c052011-10-18 00:22:00 +00002329 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2330 assert(N == 1 && "Invalid number of operands!");
2331 // The immediate encodes the type of constant as well as the value.
2332 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2333 unsigned Value = CE->getValue();
2334 if (Value >= 256 && Value <= 0xff00)
2335 Value = (Value >> 8) | 0x200;
2336 else if (Value > 0xffff && Value <= 0xff0000)
2337 Value = (Value >> 16) | 0x400;
2338 else if (Value > 0xffffff)
2339 Value = (Value >> 24) | 0x600;
2340 Inst.addOperand(MCOperand::CreateImm(Value));
2341 }
2342
2343 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2344 assert(N == 1 && "Invalid number of operands!");
2345 // The immediate encodes the type of constant as well as the value.
2346 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2347 unsigned Value = CE->getValue();
2348 if (Value >= 256 && Value <= 0xffff)
2349 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2350 else if (Value > 0xffff && Value <= 0xffffff)
2351 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2352 else if (Value > 0xffffff)
2353 Value = (Value >> 24) | 0x600;
2354 Inst.addOperand(MCOperand::CreateImm(Value));
2355 }
2356
Jim Grosbach045b6c72011-12-19 23:51:07 +00002357 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2358 assert(N == 1 && "Invalid number of operands!");
2359 // The immediate encodes the type of constant as well as the value.
2360 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2361 unsigned Value = ~CE->getValue();
2362 if (Value >= 256 && Value <= 0xffff)
2363 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2364 else if (Value > 0xffff && Value <= 0xffffff)
2365 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2366 else if (Value > 0xffffff)
2367 Value = (Value >> 24) | 0x600;
2368 Inst.addOperand(MCOperand::CreateImm(Value));
2369 }
2370
Jim Grosbache4454e02011-10-18 16:18:11 +00002371 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2372 assert(N == 1 && "Invalid number of operands!");
2373 // The immediate encodes the type of constant as well as the value.
2374 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2375 uint64_t Value = CE->getValue();
2376 unsigned Imm = 0;
2377 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2378 Imm |= (Value & 1) << i;
2379 }
2380 Inst.addOperand(MCOperand::CreateImm(Imm | 0x1e00));
2381 }
2382
Jim Grosbach602aa902011-07-13 15:34:57 +00002383 virtual void print(raw_ostream &OS) const;
Daniel Dunbarebace222010-08-11 06:37:04 +00002384
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002385 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002386 ARMOperand *Op = new ARMOperand(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002387 Op->ITMask.Mask = Mask;
2388 Op->StartLoc = S;
2389 Op->EndLoc = S;
2390 return Op;
2391 }
2392
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002393 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002394 ARMOperand *Op = new ARMOperand(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002395 Op->CC.Val = CC;
2396 Op->StartLoc = S;
2397 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002398 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002399 }
2400
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002401 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002402 ARMOperand *Op = new ARMOperand(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002403 Op->Cop.Val = CopVal;
2404 Op->StartLoc = S;
2405 Op->EndLoc = S;
2406 return Op;
2407 }
2408
2409 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002410 ARMOperand *Op = new ARMOperand(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002411 Op->Cop.Val = CopVal;
2412 Op->StartLoc = S;
2413 Op->EndLoc = S;
2414 return Op;
2415 }
2416
Jim Grosbach48399582011-10-12 17:34:41 +00002417 static ARMOperand *CreateCoprocOption(unsigned Val, SMLoc S, SMLoc E) {
2418 ARMOperand *Op = new ARMOperand(k_CoprocOption);
2419 Op->Cop.Val = Val;
2420 Op->StartLoc = S;
2421 Op->EndLoc = E;
2422 return Op;
2423 }
2424
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002425 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002426 ARMOperand *Op = new ARMOperand(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002427 Op->Reg.RegNum = RegNum;
2428 Op->StartLoc = S;
2429 Op->EndLoc = S;
2430 return Op;
2431 }
2432
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002433 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002434 ARMOperand *Op = new ARMOperand(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002435 Op->Tok.Data = Str.data();
2436 Op->Tok.Length = Str.size();
2437 Op->StartLoc = S;
2438 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002439 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002440 }
2441
Bill Wendling2063b842010-11-18 23:43:05 +00002442 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002443 ARMOperand *Op = new ARMOperand(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002444 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002445 Op->StartLoc = S;
2446 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002447 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002448 }
2449
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002450 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
2451 unsigned SrcReg,
2452 unsigned ShiftReg,
2453 unsigned ShiftImm,
2454 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002455 ARMOperand *Op = new ARMOperand(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002456 Op->RegShiftedReg.ShiftTy = ShTy;
2457 Op->RegShiftedReg.SrcReg = SrcReg;
2458 Op->RegShiftedReg.ShiftReg = ShiftReg;
2459 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002460 Op->StartLoc = S;
2461 Op->EndLoc = E;
2462 return Op;
2463 }
2464
Owen Andersonb595ed02011-07-21 18:54:16 +00002465 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
2466 unsigned SrcReg,
2467 unsigned ShiftImm,
2468 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002469 ARMOperand *Op = new ARMOperand(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002470 Op->RegShiftedImm.ShiftTy = ShTy;
2471 Op->RegShiftedImm.SrcReg = SrcReg;
2472 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002473 Op->StartLoc = S;
2474 Op->EndLoc = E;
2475 return Op;
2476 }
2477
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002478 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002479 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002480 ARMOperand *Op = new ARMOperand(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002481 Op->ShifterImm.isASR = isASR;
2482 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002483 Op->StartLoc = S;
2484 Op->EndLoc = E;
2485 return Op;
2486 }
2487
Jim Grosbach833b9d32011-07-27 20:15:40 +00002488 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002489 ARMOperand *Op = new ARMOperand(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002490 Op->RotImm.Imm = Imm;
2491 Op->StartLoc = S;
2492 Op->EndLoc = E;
2493 return Op;
2494 }
2495
Jim Grosbach864b6092011-07-28 21:34:26 +00002496 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
2497 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002498 ARMOperand *Op = new ARMOperand(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002499 Op->Bitfield.LSB = LSB;
2500 Op->Bitfield.Width = Width;
2501 Op->StartLoc = S;
2502 Op->EndLoc = E;
2503 return Op;
2504 }
2505
Bill Wendling2cae3272010-11-09 22:44:22 +00002506 static ARMOperand *
Chad Rosierfa705ee2013-07-01 20:49:23 +00002507 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned> > &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002508 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002509 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002510 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002511
Chad Rosierfa705ee2013-07-01 20:49:23 +00002512 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002513 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002514 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002515 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002516 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002517
Chad Rosierfa705ee2013-07-01 20:49:23 +00002518 // Sort based on the register encoding values.
2519 array_pod_sort(Regs.begin(), Regs.end());
2520
Bill Wendling9898ac92010-11-17 04:32:08 +00002521 ARMOperand *Op = new ARMOperand(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002522 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002523 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002524 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002525 Op->StartLoc = StartLoc;
2526 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002527 return Op;
2528 }
2529
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002530 static ARMOperand *CreateVectorList(unsigned RegNum, unsigned Count,
Jim Grosbach2f50e922011-12-15 21:44:33 +00002531 bool isDoubleSpaced, SMLoc S, SMLoc E) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002532 ARMOperand *Op = new ARMOperand(k_VectorList);
2533 Op->VectorList.RegNum = RegNum;
2534 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002535 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002536 Op->StartLoc = S;
2537 Op->EndLoc = E;
2538 return Op;
2539 }
2540
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002541 static ARMOperand *CreateVectorListAllLanes(unsigned RegNum, unsigned Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002542 bool isDoubleSpaced,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002543 SMLoc S, SMLoc E) {
2544 ARMOperand *Op = new ARMOperand(k_VectorListAllLanes);
2545 Op->VectorList.RegNum = RegNum;
2546 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002547 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002548 Op->StartLoc = S;
2549 Op->EndLoc = E;
2550 return Op;
2551 }
2552
Jim Grosbach04945c42011-12-02 00:35:16 +00002553 static ARMOperand *CreateVectorListIndexed(unsigned RegNum, unsigned Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002554 unsigned Index,
2555 bool isDoubleSpaced,
2556 SMLoc S, SMLoc E) {
Jim Grosbach04945c42011-12-02 00:35:16 +00002557 ARMOperand *Op = new ARMOperand(k_VectorListIndexed);
2558 Op->VectorList.RegNum = RegNum;
2559 Op->VectorList.Count = Count;
2560 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002561 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002562 Op->StartLoc = S;
2563 Op->EndLoc = E;
2564 return Op;
2565 }
2566
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002567 static ARMOperand *CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E,
2568 MCContext &Ctx) {
2569 ARMOperand *Op = new ARMOperand(k_VectorIndex);
2570 Op->VectorIndex.Val = Idx;
2571 Op->StartLoc = S;
2572 Op->EndLoc = E;
2573 return Op;
2574 }
2575
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002576 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002577 ARMOperand *Op = new ARMOperand(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002578 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002579 Op->StartLoc = S;
2580 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002581 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002582 }
2583
Jim Grosbachd3595712011-08-03 23:50:40 +00002584 static ARMOperand *CreateMem(unsigned BaseRegNum,
2585 const MCConstantExpr *OffsetImm,
2586 unsigned OffsetRegNum,
2587 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00002588 unsigned ShiftImm,
Jim Grosbacha95ec992011-10-11 17:29:55 +00002589 unsigned Alignment,
Jim Grosbachd3595712011-08-03 23:50:40 +00002590 bool isNegative,
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002591 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002592 ARMOperand *Op = new ARMOperand(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002593 Op->Memory.BaseRegNum = BaseRegNum;
2594 Op->Memory.OffsetImm = OffsetImm;
2595 Op->Memory.OffsetRegNum = OffsetRegNum;
2596 Op->Memory.ShiftType = ShiftType;
2597 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002598 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002599 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002600 Op->StartLoc = S;
2601 Op->EndLoc = E;
2602 return Op;
2603 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002604
Jim Grosbachc320c852011-08-05 21:28:30 +00002605 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
2606 ARM_AM::ShiftOpc ShiftTy,
2607 unsigned ShiftImm,
Jim Grosbachd3595712011-08-03 23:50:40 +00002608 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002609 ARMOperand *Op = new ARMOperand(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002610 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002611 Op->PostIdxReg.isAdd = isAdd;
2612 Op->PostIdxReg.ShiftTy = ShiftTy;
2613 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002614 Op->StartLoc = S;
2615 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002616 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002617 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002618
2619 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002620 ARMOperand *Op = new ARMOperand(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002621 Op->MBOpt.Val = Opt;
2622 Op->StartLoc = S;
2623 Op->EndLoc = S;
2624 return Op;
2625 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002626
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002627 static ARMOperand *CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt,
2628 SMLoc S) {
2629 ARMOperand *Op = new ARMOperand(k_InstSyncBarrierOpt);
2630 Op->ISBOpt.Val = Opt;
2631 Op->StartLoc = S;
2632 Op->EndLoc = S;
2633 return Op;
2634 }
2635
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002636 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002637 ARMOperand *Op = new ARMOperand(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002638 Op->IFlags.Val = IFlags;
2639 Op->StartLoc = S;
2640 Op->EndLoc = S;
2641 return Op;
2642 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002643
2644 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002645 ARMOperand *Op = new ARMOperand(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002646 Op->MMask.Val = MMask;
2647 Op->StartLoc = S;
2648 Op->EndLoc = S;
2649 return Op;
2650 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002651};
2652
2653} // end anonymous namespace.
2654
Jim Grosbach602aa902011-07-13 15:34:57 +00002655void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002656 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002657 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002658 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002659 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002660 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002661 OS << "<ccout " << getReg() << ">";
2662 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002663 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002664 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002665 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2666 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2667 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002668 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2669 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2670 break;
2671 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002672 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002673 OS << "<coprocessor number: " << getCoproc() << ">";
2674 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002675 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002676 OS << "<coprocessor register: " << getCoproc() << ">";
2677 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002678 case k_CoprocOption:
2679 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2680 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002681 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002682 OS << "<mask: " << getMSRMask() << ">";
2683 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002684 case k_Immediate:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002685 getImm()->print(OS);
2686 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002687 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002688 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002689 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002690 case k_InstSyncBarrierOpt:
2691 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2692 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002693 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002694 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002695 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002696 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002697 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002698 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002699 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2700 << PostIdxReg.RegNum;
2701 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2702 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2703 << PostIdxReg.ShiftImm;
2704 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002705 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002706 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002707 OS << "<ARM_PROC::";
2708 unsigned IFlags = getProcIFlags();
2709 for (int i=2; i >= 0; --i)
2710 if (IFlags & (1 << i))
2711 OS << ARM_PROC::IFlagsToString(1 << i);
2712 OS << ">";
2713 break;
2714 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002715 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002716 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002717 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002718 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002719 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2720 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002721 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002722 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002723 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002724 << RegShiftedReg.SrcReg << " "
2725 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2726 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002727 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002728 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002729 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002730 << RegShiftedImm.SrcReg << " "
2731 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2732 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002733 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002734 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002735 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2736 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002737 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002738 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2739 << ", width: " << Bitfield.Width << ">";
2740 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002741 case k_RegisterList:
2742 case k_DPRRegisterList:
2743 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002744 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002745
Bill Wendlingbed94652010-11-09 23:28:44 +00002746 const SmallVectorImpl<unsigned> &RegList = getRegList();
2747 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002748 I = RegList.begin(), E = RegList.end(); I != E; ) {
2749 OS << *I;
2750 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002751 }
2752
2753 OS << ">";
2754 break;
2755 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002756 case k_VectorList:
2757 OS << "<vector_list " << VectorList.Count << " * "
2758 << VectorList.RegNum << ">";
2759 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002760 case k_VectorListAllLanes:
2761 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2762 << VectorList.RegNum << ">";
2763 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002764 case k_VectorListIndexed:
2765 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2766 << VectorList.Count << " * " << VectorList.RegNum << ">";
2767 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002768 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002769 OS << "'" << getToken() << "'";
2770 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002771 case k_VectorIndex:
2772 OS << "<vectorindex " << getVectorIndex() << ">";
2773 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002774 }
2775}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002776
2777/// @name Auto-generated Match Functions
2778/// {
2779
2780static unsigned MatchRegisterName(StringRef Name);
2781
2782/// }
2783
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002784bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2785 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbachab5830e2011-12-14 02:16:11 +00002786 StartLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002787 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002788 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002789
2790 return (RegNo == (unsigned)-1);
2791}
2792
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002793/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002794/// and if it is a register name the token is eaten and the register number is
2795/// returned. Otherwise return -1.
2796///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002797int ARMAsmParser::tryParseRegister() {
Chris Lattner44e5981c2010-10-30 04:09:10 +00002798 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002799 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002800
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002801 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002802 unsigned RegNum = MatchRegisterName(lowerCase);
2803 if (!RegNum) {
2804 RegNum = StringSwitch<unsigned>(lowerCase)
2805 .Case("r13", ARM::SP)
2806 .Case("r14", ARM::LR)
2807 .Case("r15", ARM::PC)
2808 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00002809 // Additional register name aliases for 'gas' compatibility.
2810 .Case("a1", ARM::R0)
2811 .Case("a2", ARM::R1)
2812 .Case("a3", ARM::R2)
2813 .Case("a4", ARM::R3)
2814 .Case("v1", ARM::R4)
2815 .Case("v2", ARM::R5)
2816 .Case("v3", ARM::R6)
2817 .Case("v4", ARM::R7)
2818 .Case("v5", ARM::R8)
2819 .Case("v6", ARM::R9)
2820 .Case("v7", ARM::R10)
2821 .Case("v8", ARM::R11)
2822 .Case("sb", ARM::R9)
2823 .Case("sl", ARM::R10)
2824 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00002825 .Default(0);
2826 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00002827 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00002828 // Check for aliases registered via .req. Canonicalize to lower case.
2829 // That's more consistent since register names are case insensitive, and
2830 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2831 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00002832 // If no match, return failure.
2833 if (Entry == RegisterReqs.end())
2834 return -1;
2835 Parser.Lex(); // Eat identifier token.
2836 return Entry->getValue();
2837 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002838
Chris Lattner44e5981c2010-10-30 04:09:10 +00002839 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002840
Chris Lattner44e5981c2010-10-30 04:09:10 +00002841 return RegNum;
2842}
Jim Grosbach99710a82010-11-01 16:44:21 +00002843
Jim Grosbachbb24c592011-07-13 18:49:30 +00002844// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
2845// If a recoverable error occurs, return 1. If an irrecoverable error
2846// occurs, return -1. An irrecoverable error is one where tokens have been
2847// consumed in the process of trying to parse the shifter (i.e., when it is
2848// indeed a shifter operand, but malformed).
Jim Grosbach0d6022d2011-07-26 20:41:24 +00002849int ARMAsmParser::tryParseShiftRegister(
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002850 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2851 SMLoc S = Parser.getTok().getLoc();
2852 const AsmToken &Tok = Parser.getTok();
2853 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2854
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002855 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002856 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00002857 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002858 .Case("lsl", ARM_AM::lsl)
2859 .Case("lsr", ARM_AM::lsr)
2860 .Case("asr", ARM_AM::asr)
2861 .Case("ror", ARM_AM::ror)
2862 .Case("rrx", ARM_AM::rrx)
2863 .Default(ARM_AM::no_shift);
2864
2865 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00002866 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002867
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002868 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002869
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002870 // The source register for the shift has already been added to the
2871 // operand list, so we need to pop it off and combine it into the shifted
2872 // register operand instead.
Benjamin Kramer1757e7a2011-07-14 18:41:22 +00002873 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002874 if (!PrevOp->isReg())
2875 return Error(PrevOp->getStartLoc(), "shift must be of a register");
2876 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002877
2878 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002879 int64_t Imm = 0;
2880 int ShiftReg = 0;
2881 if (ShiftTy == ARM_AM::rrx) {
2882 // RRX Doesn't have an explicit shift amount. The encoder expects
2883 // the shift register to be the same as the source register. Seems odd,
2884 // but OK.
2885 ShiftReg = SrcReg;
2886 } else {
2887 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00002888 if (Parser.getTok().is(AsmToken::Hash) ||
2889 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002890 Parser.Lex(); // Eat hash.
2891 SMLoc ImmLoc = Parser.getTok().getLoc();
2892 const MCExpr *ShiftExpr = 0;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002893 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002894 Error(ImmLoc, "invalid immediate shift value");
2895 return -1;
2896 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002897 // The expression must be evaluatable as an immediate.
2898 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00002899 if (!CE) {
2900 Error(ImmLoc, "invalid immediate shift value");
2901 return -1;
2902 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002903 // Range check the immediate.
2904 // lsl, ror: 0 <= imm <= 31
2905 // lsr, asr: 0 <= imm <= 32
2906 Imm = CE->getValue();
2907 if (Imm < 0 ||
2908 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
2909 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002910 Error(ImmLoc, "immediate shift value out of range");
2911 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002912 }
Jim Grosbach21488b82011-12-22 17:37:00 +00002913 // shift by zero is a nop. Always send it through as lsl.
2914 // ('as' compatibility)
2915 if (Imm == 0)
2916 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002917 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002918 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002919 EndLoc = Parser.getTok().getEndLoc();
2920 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00002921 if (ShiftReg == -1) {
2922 Error (L, "expected immediate or register in shift operand");
2923 return -1;
2924 }
2925 } else {
2926 Error (Parser.getTok().getLoc(),
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002927 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00002928 return -1;
2929 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002930 }
2931
Owen Andersonb595ed02011-07-21 18:54:16 +00002932 if (ShiftReg && ShiftTy != ARM_AM::rrx)
2933 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00002934 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002935 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00002936 else
2937 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002938 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002939
Jim Grosbachbb24c592011-07-13 18:49:30 +00002940 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002941}
2942
2943
Bill Wendling2063b842010-11-18 23:43:05 +00002944/// Try to parse a register name. The token must be an Identifier when called.
2945/// If it's a register, an AsmOperand is created. Another AsmOperand is created
2946/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002947///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002948/// TODO this is likely to change to allow different register types and or to
2949/// parse for a specific register type.
Bill Wendling2063b842010-11-18 23:43:05 +00002950bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002951tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002952 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002953 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00002954 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00002955 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00002956
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002957 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
2958 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002959
Chris Lattner44e5981c2010-10-30 04:09:10 +00002960 const AsmToken &ExclaimTok = Parser.getTok();
2961 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00002962 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
2963 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00002964 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002965 return false;
2966 }
2967
2968 // Also check for an index operand. This is only legal for vector registers,
2969 // but that'll get caught OK in operand matching, so we don't need to
2970 // explicitly filter everything else out here.
2971 if (Parser.getTok().is(AsmToken::LBrac)) {
2972 SMLoc SIdx = Parser.getTok().getLoc();
2973 Parser.Lex(); // Eat left bracket token.
2974
2975 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002976 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00002977 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002978 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002979 if (!MCE)
2980 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002981
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002982 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002983 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002984
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002985 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002986 Parser.Lex(); // Eat right bracket token.
2987
2988 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
2989 SIdx, E,
2990 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00002991 }
2992
Bill Wendling2063b842010-11-18 23:43:05 +00002993 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002994}
2995
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002996/// MatchCoprocessorOperandName - Try to parse an coprocessor related
2997/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
2998/// "c5", ...
2999static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003000 // Use the same layout as the tablegen'erated register name matcher. Ugly,
3001 // but efficient.
3002 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003003 default: return -1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003004 case 2:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003005 if (Name[0] != CoprocOp)
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003006 return -1;
3007 switch (Name[1]) {
3008 default: return -1;
3009 case '0': return 0;
3010 case '1': return 1;
3011 case '2': return 2;
3012 case '3': return 3;
3013 case '4': return 4;
3014 case '5': return 5;
3015 case '6': return 6;
3016 case '7': return 7;
3017 case '8': return 8;
3018 case '9': return 9;
3019 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003020 case 3:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003021 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003022 return -1;
3023 switch (Name[2]) {
3024 default: return -1;
Artyom Skrobov86534432013-11-08 09:16:31 +00003025 // p10 and p11 are invalid for coproc instructions (reserved for FP/NEON)
3026 case '0': return CoprocOp == 'p'? -1: 10;
3027 case '1': return CoprocOp == 'p'? -1: 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003028 case '2': return 12;
3029 case '3': return 13;
3030 case '4': return 14;
3031 case '5': return 15;
3032 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003033 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003034}
3035
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003036/// parseITCondCode - Try to parse a condition code for an IT instruction.
3037ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3038parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3039 SMLoc S = Parser.getTok().getLoc();
3040 const AsmToken &Tok = Parser.getTok();
3041 if (!Tok.is(AsmToken::Identifier))
3042 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00003043 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003044 .Case("eq", ARMCC::EQ)
3045 .Case("ne", ARMCC::NE)
3046 .Case("hs", ARMCC::HS)
3047 .Case("cs", ARMCC::HS)
3048 .Case("lo", ARMCC::LO)
3049 .Case("cc", ARMCC::LO)
3050 .Case("mi", ARMCC::MI)
3051 .Case("pl", ARMCC::PL)
3052 .Case("vs", ARMCC::VS)
3053 .Case("vc", ARMCC::VC)
3054 .Case("hi", ARMCC::HI)
3055 .Case("ls", ARMCC::LS)
3056 .Case("ge", ARMCC::GE)
3057 .Case("lt", ARMCC::LT)
3058 .Case("gt", ARMCC::GT)
3059 .Case("le", ARMCC::LE)
3060 .Case("al", ARMCC::AL)
3061 .Default(~0U);
3062 if (CC == ~0U)
3063 return MatchOperand_NoMatch;
3064 Parser.Lex(); // Eat the token.
3065
3066 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3067
3068 return MatchOperand_Success;
3069}
3070
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003071/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003072/// token must be an Identifier when called, and if it is a coprocessor
3073/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003074ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003075parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003076 SMLoc S = Parser.getTok().getLoc();
3077 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003078 if (Tok.isNot(AsmToken::Identifier))
3079 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003080
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003081 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003082 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003083 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003084
3085 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003086 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003087 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003088}
3089
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003090/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003091/// token must be an Identifier when called, and if it is a coprocessor
3092/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003093ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003094parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003095 SMLoc S = Parser.getTok().getLoc();
3096 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003097 if (Tok.isNot(AsmToken::Identifier))
3098 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003099
3100 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3101 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003102 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003103
3104 Parser.Lex(); // Eat identifier token.
3105 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003106 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003107}
3108
Jim Grosbach48399582011-10-12 17:34:41 +00003109/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3110/// coproc_option : '{' imm0_255 '}'
3111ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3112parseCoprocOptionOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3113 SMLoc S = Parser.getTok().getLoc();
3114
3115 // If this isn't a '{', this isn't a coprocessor immediate operand.
3116 if (Parser.getTok().isNot(AsmToken::LCurly))
3117 return MatchOperand_NoMatch;
3118 Parser.Lex(); // Eat the '{'
3119
3120 const MCExpr *Expr;
3121 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003122 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003123 Error(Loc, "illegal expression");
3124 return MatchOperand_ParseFail;
3125 }
3126 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3127 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3128 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3129 return MatchOperand_ParseFail;
3130 }
3131 int Val = CE->getValue();
3132
3133 // Check for and consume the closing '}'
3134 if (Parser.getTok().isNot(AsmToken::RCurly))
3135 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003136 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003137 Parser.Lex(); // Eat the '}'
3138
3139 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3140 return MatchOperand_Success;
3141}
3142
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003143// For register list parsing, we need to map from raw GPR register numbering
3144// to the enumeration values. The enumeration values aren't sorted by
3145// register number due to our using "sp", "lr" and "pc" as canonical names.
3146static unsigned getNextRegister(unsigned Reg) {
3147 // If this is a GPR, we need to do it manually, otherwise we can rely
3148 // on the sort ordering of the enumeration since the other reg-classes
3149 // are sane.
3150 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3151 return Reg + 1;
3152 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003153 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003154 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3155 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3156 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3157 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3158 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3159 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3160 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3161 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3162 }
3163}
3164
Jim Grosbach85a23432011-11-11 21:27:40 +00003165// Return the low-subreg of a given Q register.
3166static unsigned getDRegFromQReg(unsigned QReg) {
3167 switch (QReg) {
3168 default: llvm_unreachable("expected a Q register!");
3169 case ARM::Q0: return ARM::D0;
3170 case ARM::Q1: return ARM::D2;
3171 case ARM::Q2: return ARM::D4;
3172 case ARM::Q3: return ARM::D6;
3173 case ARM::Q4: return ARM::D8;
3174 case ARM::Q5: return ARM::D10;
3175 case ARM::Q6: return ARM::D12;
3176 case ARM::Q7: return ARM::D14;
3177 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003178 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003179 case ARM::Q10: return ARM::D20;
3180 case ARM::Q11: return ARM::D22;
3181 case ARM::Q12: return ARM::D24;
3182 case ARM::Q13: return ARM::D26;
3183 case ARM::Q14: return ARM::D28;
3184 case ARM::Q15: return ARM::D30;
3185 }
3186}
3187
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003188/// Parse a register list.
Bill Wendling2063b842010-11-18 23:43:05 +00003189bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003190parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan936b0d32010-01-19 21:44:56 +00003191 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003192 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003193 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003194 Parser.Lex(); // Eat '{' token.
3195 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003196
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003197 // Check the first register in the list to see what register class
3198 // this is a list of.
3199 int Reg = tryParseRegister();
3200 if (Reg == -1)
3201 return Error(RegLoc, "register expected");
3202
Jim Grosbach85a23432011-11-11 21:27:40 +00003203 // The reglist instructions have at most 16 registers, so reserve
3204 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003205 int EReg = 0;
3206 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003207
3208 // Allow Q regs and just interpret them as the two D sub-registers.
3209 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3210 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003211 EReg = MRI->getEncodingValue(Reg);
3212 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003213 ++Reg;
3214 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003215 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003216 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3217 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3218 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3219 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3220 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3221 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3222 else
3223 return Error(RegLoc, "invalid register in register list");
3224
Jim Grosbach85a23432011-11-11 21:27:40 +00003225 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003226 EReg = MRI->getEncodingValue(Reg);
3227 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003228
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003229 // This starts immediately after the first register token in the list,
3230 // so we can see either a comma or a minus (range separator) as a legal
3231 // next token.
3232 while (Parser.getTok().is(AsmToken::Comma) ||
3233 Parser.getTok().is(AsmToken::Minus)) {
3234 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003235 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003236 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003237 int EndReg = tryParseRegister();
3238 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003239 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003240 // Allow Q regs and just interpret them as the two D sub-registers.
3241 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3242 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003243 // If the register is the same as the start reg, there's nothing
3244 // more to do.
3245 if (Reg == EndReg)
3246 continue;
3247 // The register must be in the same register class as the first.
3248 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003249 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003250 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003251 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003252 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003253
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003254 // Add all the registers in the range to the register list.
3255 while (Reg != EndReg) {
3256 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003257 EReg = MRI->getEncodingValue(Reg);
3258 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003259 }
3260 continue;
3261 }
3262 Parser.Lex(); // Eat the comma.
3263 RegLoc = Parser.getTok().getLoc();
3264 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003265 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003266 Reg = tryParseRegister();
3267 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003268 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003269 // Allow Q regs and just interpret them as the two D sub-registers.
3270 bool isQReg = false;
3271 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3272 Reg = getDRegFromQReg(Reg);
3273 isQReg = true;
3274 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003275 // The register must be in the same register class as the first.
3276 if (!RC->contains(Reg))
3277 return Error(RegLoc, "invalid register in register list");
3278 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003279 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003280 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3281 Warning(RegLoc, "register list not in ascending order");
3282 else
3283 return Error(RegLoc, "register list not in ascending order");
3284 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003285 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003286 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3287 ") in register list");
3288 continue;
3289 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003290 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003291 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3292 Reg != OldReg + 1)
3293 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003294 EReg = MRI->getEncodingValue(Reg);
3295 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3296 if (isQReg) {
3297 EReg = MRI->getEncodingValue(++Reg);
3298 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3299 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003300 }
3301
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003302 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003303 return Error(Parser.getTok().getLoc(), "'}' expected");
3304 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003305 Parser.Lex(); // Eat '}' token.
3306
Jim Grosbach18bf3632011-12-13 21:48:29 +00003307 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003308 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003309
3310 // The ARM system instruction variants for LDM/STM have a '^' token here.
3311 if (Parser.getTok().is(AsmToken::Caret)) {
3312 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3313 Parser.Lex(); // Eat '^' token.
3314 }
3315
Bill Wendling2063b842010-11-18 23:43:05 +00003316 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003317}
3318
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003319// Helper function to parse the lane index for vector lists.
3320ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003321parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Jim Grosbach04945c42011-12-02 00:35:16 +00003322 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003323 if (Parser.getTok().is(AsmToken::LBrac)) {
3324 Parser.Lex(); // Eat the '['.
3325 if (Parser.getTok().is(AsmToken::RBrac)) {
3326 // "Dn[]" is the 'all lanes' syntax.
3327 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003328 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003329 Parser.Lex(); // Eat the ']'.
3330 return MatchOperand_Success;
3331 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003332
3333 // There's an optional '#' token here. Normally there wouldn't be, but
3334 // inline assemble puts one in, and it's friendly to accept that.
3335 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003336 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003337
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003338 const MCExpr *LaneIndex;
3339 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003340 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003341 Error(Loc, "illegal expression");
3342 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003343 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003344 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3345 if (!CE) {
3346 Error(Loc, "lane index must be empty or an integer");
3347 return MatchOperand_ParseFail;
3348 }
3349 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3350 Error(Parser.getTok().getLoc(), "']' expected");
3351 return MatchOperand_ParseFail;
3352 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003353 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003354 Parser.Lex(); // Eat the ']'.
3355 int64_t Val = CE->getValue();
3356
3357 // FIXME: Make this range check context sensitive for .8, .16, .32.
3358 if (Val < 0 || Val > 7) {
3359 Error(Parser.getTok().getLoc(), "lane index out of range");
3360 return MatchOperand_ParseFail;
3361 }
3362 Index = Val;
3363 LaneKind = IndexedLane;
3364 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003365 }
3366 LaneKind = NoLanes;
3367 return MatchOperand_Success;
3368}
3369
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003370// parse a vector register list
3371ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3372parseVectorList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003373 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003374 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003375 SMLoc S = Parser.getTok().getLoc();
3376 // As an extension (to match gas), support a plain D register or Q register
3377 // (without encosing curly braces) as a single or double entry list,
3378 // respectively.
3379 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003380 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003381 int Reg = tryParseRegister();
3382 if (Reg == -1)
3383 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003384 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003385 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003386 if (Res != MatchOperand_Success)
3387 return Res;
3388 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003389 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003390 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003391 break;
3392 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003393 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3394 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003395 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003396 case IndexedLane:
3397 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003398 LaneIndex,
3399 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003400 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003401 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003402 return MatchOperand_Success;
3403 }
3404 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3405 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003406 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003407 if (Res != MatchOperand_Success)
3408 return Res;
3409 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003410 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003411 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003412 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003413 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003414 break;
3415 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003416 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3417 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003418 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3419 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003420 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003421 case IndexedLane:
3422 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003423 LaneIndex,
3424 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003425 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003426 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003427 return MatchOperand_Success;
3428 }
3429 Error(S, "vector register expected");
3430 return MatchOperand_ParseFail;
3431 }
3432
3433 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003434 return MatchOperand_NoMatch;
3435
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003436 Parser.Lex(); // Eat '{' token.
3437 SMLoc RegLoc = Parser.getTok().getLoc();
3438
3439 int Reg = tryParseRegister();
3440 if (Reg == -1) {
3441 Error(RegLoc, "register expected");
3442 return MatchOperand_ParseFail;
3443 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003444 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003445 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003446 unsigned FirstReg = Reg;
3447 // The list is of D registers, but we also allow Q regs and just interpret
3448 // them as the two D sub-registers.
3449 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3450 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003451 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3452 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003453 ++Reg;
3454 ++Count;
3455 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003456
3457 SMLoc E;
3458 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003459 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003460
Jim Grosbache891fe82011-11-15 23:19:15 +00003461 while (Parser.getTok().is(AsmToken::Comma) ||
3462 Parser.getTok().is(AsmToken::Minus)) {
3463 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003464 if (!Spacing)
3465 Spacing = 1; // Register range implies a single spaced list.
3466 else if (Spacing == 2) {
3467 Error(Parser.getTok().getLoc(),
3468 "sequential registers in double spaced list");
3469 return MatchOperand_ParseFail;
3470 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003471 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003472 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003473 int EndReg = tryParseRegister();
3474 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003475 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003476 return MatchOperand_ParseFail;
3477 }
3478 // Allow Q regs and just interpret them as the two D sub-registers.
3479 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3480 EndReg = getDRegFromQReg(EndReg) + 1;
3481 // If the register is the same as the start reg, there's nothing
3482 // more to do.
3483 if (Reg == EndReg)
3484 continue;
3485 // The register must be in the same register class as the first.
3486 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003487 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003488 return MatchOperand_ParseFail;
3489 }
3490 // Ranges must go from low to high.
3491 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003492 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003493 return MatchOperand_ParseFail;
3494 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003495 // Parse the lane specifier if present.
3496 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003497 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003498 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3499 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003500 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003501 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003502 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003503 return MatchOperand_ParseFail;
3504 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003505
3506 // Add all the registers in the range to the register list.
3507 Count += EndReg - Reg;
3508 Reg = EndReg;
3509 continue;
3510 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003511 Parser.Lex(); // Eat the comma.
3512 RegLoc = Parser.getTok().getLoc();
3513 int OldReg = Reg;
3514 Reg = tryParseRegister();
3515 if (Reg == -1) {
3516 Error(RegLoc, "register expected");
3517 return MatchOperand_ParseFail;
3518 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003519 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003520 // It's OK to use the enumeration values directly here rather, as the
3521 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003522 //
3523 // The list is of D registers, but we also allow Q regs and just interpret
3524 // them as the two D sub-registers.
3525 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003526 if (!Spacing)
3527 Spacing = 1; // Register range implies a single spaced list.
3528 else if (Spacing == 2) {
3529 Error(RegLoc,
3530 "invalid register in double-spaced list (must be 'D' register')");
3531 return MatchOperand_ParseFail;
3532 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003533 Reg = getDRegFromQReg(Reg);
3534 if (Reg != OldReg + 1) {
3535 Error(RegLoc, "non-contiguous register range");
3536 return MatchOperand_ParseFail;
3537 }
3538 ++Reg;
3539 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003540 // Parse the lane specifier if present.
3541 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003542 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003543 SMLoc LaneLoc = Parser.getTok().getLoc();
3544 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3545 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003546 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003547 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003548 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003549 return MatchOperand_ParseFail;
3550 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003551 continue;
3552 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003553 // Normal D register.
3554 // Figure out the register spacing (single or double) of the list if
3555 // we don't know it already.
3556 if (!Spacing)
3557 Spacing = 1 + (Reg == OldReg + 2);
3558
3559 // Just check that it's contiguous and keep going.
3560 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003561 Error(RegLoc, "non-contiguous register range");
3562 return MatchOperand_ParseFail;
3563 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003564 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003565 // Parse the lane specifier if present.
3566 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003567 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003568 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003569 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003570 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003571 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003572 Error(EndLoc, "mismatched lane index in register list");
3573 return MatchOperand_ParseFail;
3574 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003575 }
3576
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003577 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003578 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003579 return MatchOperand_ParseFail;
3580 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003581 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003582 Parser.Lex(); // Eat '}' token.
3583
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003584 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003585 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003586 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003587 // composite register classes.
3588 if (Count == 2) {
3589 const MCRegisterClass *RC = (Spacing == 1) ?
3590 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3591 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3592 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3593 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003594
Jim Grosbach2f50e922011-12-15 21:44:33 +00003595 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3596 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003597 break;
3598 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003599 // Two-register operands have been converted to the
3600 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003601 if (Count == 2) {
3602 const MCRegisterClass *RC = (Spacing == 1) ?
3603 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3604 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003605 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3606 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003607 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003608 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003609 S, E));
3610 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003611 case IndexedLane:
3612 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003613 LaneIndex,
3614 (Spacing == 2),
3615 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003616 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003617 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003618 return MatchOperand_Success;
3619}
3620
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003621/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003622ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003623parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003624 SMLoc S = Parser.getTok().getLoc();
3625 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003626 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003627
Jiangning Liu288e1af2012-08-02 08:21:27 +00003628 if (Tok.is(AsmToken::Identifier)) {
3629 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003630
Jiangning Liu288e1af2012-08-02 08:21:27 +00003631 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3632 .Case("sy", ARM_MB::SY)
3633 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003634 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003635 .Case("sh", ARM_MB::ISH)
3636 .Case("ish", ARM_MB::ISH)
3637 .Case("shst", ARM_MB::ISHST)
3638 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003639 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003640 .Case("nsh", ARM_MB::NSH)
3641 .Case("un", ARM_MB::NSH)
3642 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003643 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003644 .Case("unst", ARM_MB::NSHST)
3645 .Case("osh", ARM_MB::OSH)
3646 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003647 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003648 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003649
Joey Gouly926d3f52013-09-05 15:35:24 +00003650 // ishld, oshld, nshld and ld are only available from ARMv8.
3651 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3652 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3653 Opt = ~0U;
3654
Jiangning Liu288e1af2012-08-02 08:21:27 +00003655 if (Opt == ~0U)
3656 return MatchOperand_NoMatch;
3657
3658 Parser.Lex(); // Eat identifier token.
3659 } else if (Tok.is(AsmToken::Hash) ||
3660 Tok.is(AsmToken::Dollar) ||
3661 Tok.is(AsmToken::Integer)) {
3662 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003663 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003664 SMLoc Loc = Parser.getTok().getLoc();
3665
3666 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003667 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003668 Error(Loc, "illegal expression");
3669 return MatchOperand_ParseFail;
3670 }
3671
3672 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3673 if (!CE) {
3674 Error(Loc, "constant expression expected");
3675 return MatchOperand_ParseFail;
3676 }
3677
3678 int Val = CE->getValue();
3679 if (Val & ~0xf) {
3680 Error(Loc, "immediate value out of range");
3681 return MatchOperand_ParseFail;
3682 }
3683
3684 Opt = ARM_MB::RESERVED_0 + Val;
3685 } else
3686 return MatchOperand_ParseFail;
3687
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003688 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003689 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003690}
3691
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003692/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
3693ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3694parseInstSyncBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3695 SMLoc S = Parser.getTok().getLoc();
3696 const AsmToken &Tok = Parser.getTok();
3697 unsigned Opt;
3698
3699 if (Tok.is(AsmToken::Identifier)) {
3700 StringRef OptStr = Tok.getString();
3701
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003702 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003703 Opt = ARM_ISB::SY;
3704 else
3705 return MatchOperand_NoMatch;
3706
3707 Parser.Lex(); // Eat identifier token.
3708 } else if (Tok.is(AsmToken::Hash) ||
3709 Tok.is(AsmToken::Dollar) ||
3710 Tok.is(AsmToken::Integer)) {
3711 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003712 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003713 SMLoc Loc = Parser.getTok().getLoc();
3714
3715 const MCExpr *ISBarrierID;
3716 if (getParser().parseExpression(ISBarrierID)) {
3717 Error(Loc, "illegal expression");
3718 return MatchOperand_ParseFail;
3719 }
3720
3721 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3722 if (!CE) {
3723 Error(Loc, "constant expression expected");
3724 return MatchOperand_ParseFail;
3725 }
3726
3727 int Val = CE->getValue();
3728 if (Val & ~0xf) {
3729 Error(Loc, "immediate value out of range");
3730 return MatchOperand_ParseFail;
3731 }
3732
3733 Opt = ARM_ISB::RESERVED_0 + Val;
3734 } else
3735 return MatchOperand_ParseFail;
3736
3737 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3738 (ARM_ISB::InstSyncBOpt)Opt, S));
3739 return MatchOperand_Success;
3740}
3741
3742
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003743/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003744ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003745parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003746 SMLoc S = Parser.getTok().getLoc();
3747 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003748 if (!Tok.is(AsmToken::Identifier))
3749 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003750 StringRef IFlagsStr = Tok.getString();
3751
Owen Anderson10c5b122011-10-05 17:16:40 +00003752 // An iflags string of "none" is interpreted to mean that none of the AIF
3753 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003754 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003755 if (IFlagsStr != "none") {
3756 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3757 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3758 .Case("a", ARM_PROC::A)
3759 .Case("i", ARM_PROC::I)
3760 .Case("f", ARM_PROC::F)
3761 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003762
Owen Anderson10c5b122011-10-05 17:16:40 +00003763 // If some specific iflag is already set, it means that some letter is
3764 // present more than once, this is not acceptable.
3765 if (Flag == ~0U || (IFlags & Flag))
3766 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003767
Owen Anderson10c5b122011-10-05 17:16:40 +00003768 IFlags |= Flag;
3769 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003770 }
3771
3772 Parser.Lex(); // Eat identifier token.
3773 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3774 return MatchOperand_Success;
3775}
3776
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003777/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003778ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003779parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003780 SMLoc S = Parser.getTok().getLoc();
3781 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00003782 if (!Tok.is(AsmToken::Identifier))
3783 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003784 StringRef Mask = Tok.getString();
3785
James Molloy21efa7d2011-09-28 14:21:38 +00003786 if (isMClass()) {
3787 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00003788 std::string Name = Mask.lower();
3789 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003790 // Note: in the documentation:
3791 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3792 // for MSR APSR_nzcvq.
3793 // but we do make it an alias here. This is so to get the "mask encoding"
3794 // bits correct on MSR APSR writes.
3795 //
3796 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3797 // should really only be allowed when writing a special register. Note
3798 // they get dropped in the MRS instruction reading a special register as
3799 // the SYSm field is only 8 bits.
3800 //
3801 // FIXME: the _g and _nzcvqg versions are only allowed if the processor
3802 // includes the DSP extension but that is not checked.
3803 .Case("apsr", 0x800)
3804 .Case("apsr_nzcvq", 0x800)
3805 .Case("apsr_g", 0x400)
3806 .Case("apsr_nzcvqg", 0xc00)
3807 .Case("iapsr", 0x801)
3808 .Case("iapsr_nzcvq", 0x801)
3809 .Case("iapsr_g", 0x401)
3810 .Case("iapsr_nzcvqg", 0xc01)
3811 .Case("eapsr", 0x802)
3812 .Case("eapsr_nzcvq", 0x802)
3813 .Case("eapsr_g", 0x402)
3814 .Case("eapsr_nzcvqg", 0xc02)
3815 .Case("xpsr", 0x803)
3816 .Case("xpsr_nzcvq", 0x803)
3817 .Case("xpsr_g", 0x403)
3818 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003819 .Case("ipsr", 0x805)
3820 .Case("epsr", 0x806)
3821 .Case("iepsr", 0x807)
3822 .Case("msp", 0x808)
3823 .Case("psp", 0x809)
3824 .Case("primask", 0x810)
3825 .Case("basepri", 0x811)
3826 .Case("basepri_max", 0x812)
3827 .Case("faultmask", 0x813)
3828 .Case("control", 0x814)
James Molloy21efa7d2011-09-28 14:21:38 +00003829 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00003830
James Molloy21efa7d2011-09-28 14:21:38 +00003831 if (FlagsVal == ~0U)
3832 return MatchOperand_NoMatch;
3833
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003834 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00003835 // basepri, basepri_max and faultmask only valid for V7m.
3836 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00003837
James Molloy21efa7d2011-09-28 14:21:38 +00003838 Parser.Lex(); // Eat identifier token.
3839 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3840 return MatchOperand_Success;
3841 }
3842
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003843 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
3844 size_t Start = 0, Next = Mask.find('_');
3845 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003846 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003847 if (Next != StringRef::npos)
3848 Flags = Mask.slice(Next+1, Mask.size());
3849
3850 // FlagsVal contains the complete mask:
3851 // 3-0: Mask
3852 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3853 unsigned FlagsVal = 0;
3854
3855 if (SpecReg == "apsr") {
3856 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00003857 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003858 .Case("g", 0x4) // same as CPSR_s
3859 .Case("nzcvqg", 0xc) // same as CPSR_fs
3860 .Default(~0U);
3861
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003862 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003863 if (!Flags.empty())
3864 return MatchOperand_NoMatch;
3865 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00003866 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003867 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003868 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00003869 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
3870 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00003871 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003872 for (int i = 0, e = Flags.size(); i != e; ++i) {
3873 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
3874 .Case("c", 1)
3875 .Case("x", 2)
3876 .Case("s", 4)
3877 .Case("f", 8)
3878 .Default(~0U);
3879
3880 // If some specific flag is already set, it means that some letter is
3881 // present more than once, this is not acceptable.
3882 if (FlagsVal == ~0U || (FlagsVal & Flag))
3883 return MatchOperand_NoMatch;
3884 FlagsVal |= Flag;
3885 }
3886 } else // No match for special register.
3887 return MatchOperand_NoMatch;
3888
Owen Anderson03a173e2011-10-21 18:43:28 +00003889 // Special register without flags is NOT equivalent to "fc" flags.
3890 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
3891 // two lines would enable gas compatibility at the expense of breaking
3892 // round-tripping.
3893 //
3894 // if (!FlagsVal)
3895 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003896
3897 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3898 if (SpecReg == "spsr")
3899 FlagsVal |= 16;
3900
3901 Parser.Lex(); // Eat identifier token.
3902 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3903 return MatchOperand_Success;
3904}
3905
Jim Grosbach27c1e252011-07-21 17:23:04 +00003906ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3907parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
3908 int Low, int High) {
3909 const AsmToken &Tok = Parser.getTok();
3910 if (Tok.isNot(AsmToken::Identifier)) {
3911 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3912 return MatchOperand_ParseFail;
3913 }
3914 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003915 std::string LowerOp = Op.lower();
3916 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00003917 if (ShiftName != LowerOp && ShiftName != UpperOp) {
3918 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3919 return MatchOperand_ParseFail;
3920 }
3921 Parser.Lex(); // Eat shift type token.
3922
3923 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003924 if (Parser.getTok().isNot(AsmToken::Hash) &&
3925 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003926 Error(Parser.getTok().getLoc(), "'#' expected");
3927 return MatchOperand_ParseFail;
3928 }
3929 Parser.Lex(); // Eat hash token.
3930
3931 const MCExpr *ShiftAmount;
3932 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003933 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003934 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003935 Error(Loc, "illegal expression");
3936 return MatchOperand_ParseFail;
3937 }
3938 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3939 if (!CE) {
3940 Error(Loc, "constant expression expected");
3941 return MatchOperand_ParseFail;
3942 }
3943 int Val = CE->getValue();
3944 if (Val < Low || Val > High) {
3945 Error(Loc, "immediate value out of range");
3946 return MatchOperand_ParseFail;
3947 }
3948
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003949 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00003950
3951 return MatchOperand_Success;
3952}
3953
Jim Grosbach0a547702011-07-22 17:44:50 +00003954ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3955parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3956 const AsmToken &Tok = Parser.getTok();
3957 SMLoc S = Tok.getLoc();
3958 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003959 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003960 return MatchOperand_ParseFail;
3961 }
Tim Northover4d141442013-05-31 15:58:45 +00003962 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00003963 .Case("be", 1)
3964 .Case("le", 0)
3965 .Default(-1);
3966 Parser.Lex(); // Eat the token.
3967
3968 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003969 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003970 return MatchOperand_ParseFail;
3971 }
3972 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
3973 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003974 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00003975 return MatchOperand_Success;
3976}
3977
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003978/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
3979/// instructions. Legal values are:
3980/// lsl #n 'n' in [0,31]
3981/// asr #n 'n' in [1,32]
3982/// n == 32 encoded as n == 0.
3983ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3984parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3985 const AsmToken &Tok = Parser.getTok();
3986 SMLoc S = Tok.getLoc();
3987 if (Tok.isNot(AsmToken::Identifier)) {
3988 Error(S, "shift operator 'asr' or 'lsl' expected");
3989 return MatchOperand_ParseFail;
3990 }
3991 StringRef ShiftName = Tok.getString();
3992 bool isASR;
3993 if (ShiftName == "lsl" || ShiftName == "LSL")
3994 isASR = false;
3995 else if (ShiftName == "asr" || ShiftName == "ASR")
3996 isASR = true;
3997 else {
3998 Error(S, "shift operator 'asr' or 'lsl' expected");
3999 return MatchOperand_ParseFail;
4000 }
4001 Parser.Lex(); // Eat the operator.
4002
4003 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004004 if (Parser.getTok().isNot(AsmToken::Hash) &&
4005 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004006 Error(Parser.getTok().getLoc(), "'#' expected");
4007 return MatchOperand_ParseFail;
4008 }
4009 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004010 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004011
4012 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004013 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004014 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004015 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004016 return MatchOperand_ParseFail;
4017 }
4018 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4019 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004020 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004021 return MatchOperand_ParseFail;
4022 }
4023
4024 int64_t Val = CE->getValue();
4025 if (isASR) {
4026 // Shift amount must be in [1,32]
4027 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004028 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004029 return MatchOperand_ParseFail;
4030 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00004031 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
4032 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004033 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00004034 return MatchOperand_ParseFail;
4035 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004036 if (Val == 32) Val = 0;
4037 } else {
4038 // Shift amount must be in [1,32]
4039 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004040 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004041 return MatchOperand_ParseFail;
4042 }
4043 }
4044
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004045 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004046
4047 return MatchOperand_Success;
4048}
4049
Jim Grosbach833b9d32011-07-27 20:15:40 +00004050/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
4051/// of instructions. Legal values are:
4052/// ror #n 'n' in {0, 8, 16, 24}
4053ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4054parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4055 const AsmToken &Tok = Parser.getTok();
4056 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00004057 if (Tok.isNot(AsmToken::Identifier))
4058 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004059 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00004060 if (ShiftName != "ror" && ShiftName != "ROR")
4061 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004062 Parser.Lex(); // Eat the operator.
4063
4064 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004065 if (Parser.getTok().isNot(AsmToken::Hash) &&
4066 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004067 Error(Parser.getTok().getLoc(), "'#' expected");
4068 return MatchOperand_ParseFail;
4069 }
4070 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004071 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004072
4073 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004074 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004075 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004076 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004077 return MatchOperand_ParseFail;
4078 }
4079 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4080 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004081 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004082 return MatchOperand_ParseFail;
4083 }
4084
4085 int64_t Val = CE->getValue();
4086 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4087 // normally, zero is represented in asm by omitting the rotate operand
4088 // entirely.
4089 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004090 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004091 return MatchOperand_ParseFail;
4092 }
4093
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004094 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004095
4096 return MatchOperand_Success;
4097}
4098
Jim Grosbach864b6092011-07-28 21:34:26 +00004099ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4100parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4101 SMLoc S = Parser.getTok().getLoc();
4102 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004103 if (Parser.getTok().isNot(AsmToken::Hash) &&
4104 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004105 Error(Parser.getTok().getLoc(), "'#' expected");
4106 return MatchOperand_ParseFail;
4107 }
4108 Parser.Lex(); // Eat hash token.
4109
4110 const MCExpr *LSBExpr;
4111 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004112 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004113 Error(E, "malformed immediate expression");
4114 return MatchOperand_ParseFail;
4115 }
4116 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4117 if (!CE) {
4118 Error(E, "'lsb' operand must be an immediate");
4119 return MatchOperand_ParseFail;
4120 }
4121
4122 int64_t LSB = CE->getValue();
4123 // The LSB must be in the range [0,31]
4124 if (LSB < 0 || LSB > 31) {
4125 Error(E, "'lsb' operand must be in the range [0,31]");
4126 return MatchOperand_ParseFail;
4127 }
4128 E = Parser.getTok().getLoc();
4129
4130 // Expect another immediate operand.
4131 if (Parser.getTok().isNot(AsmToken::Comma)) {
4132 Error(Parser.getTok().getLoc(), "too few operands");
4133 return MatchOperand_ParseFail;
4134 }
4135 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004136 if (Parser.getTok().isNot(AsmToken::Hash) &&
4137 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004138 Error(Parser.getTok().getLoc(), "'#' expected");
4139 return MatchOperand_ParseFail;
4140 }
4141 Parser.Lex(); // Eat hash token.
4142
4143 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004144 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004145 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004146 Error(E, "malformed immediate expression");
4147 return MatchOperand_ParseFail;
4148 }
4149 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4150 if (!CE) {
4151 Error(E, "'width' operand must be an immediate");
4152 return MatchOperand_ParseFail;
4153 }
4154
4155 int64_t Width = CE->getValue();
4156 // The LSB must be in the range [1,32-lsb]
4157 if (Width < 1 || Width > 32 - LSB) {
4158 Error(E, "'width' operand must be in the range [1,32-lsb]");
4159 return MatchOperand_ParseFail;
4160 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004161
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004162 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004163
4164 return MatchOperand_Success;
4165}
4166
Jim Grosbachd3595712011-08-03 23:50:40 +00004167ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4168parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4169 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004170 // postidx_reg := '+' register {, shift}
4171 // | '-' register {, shift}
4172 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004173
4174 // This method must return MatchOperand_NoMatch without consuming any tokens
4175 // in the case where there is no match, as other alternatives take other
4176 // parse methods.
4177 AsmToken Tok = Parser.getTok();
4178 SMLoc S = Tok.getLoc();
4179 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004180 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004181 if (Tok.is(AsmToken::Plus)) {
4182 Parser.Lex(); // Eat the '+' token.
4183 haveEaten = true;
4184 } else if (Tok.is(AsmToken::Minus)) {
4185 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004186 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004187 haveEaten = true;
4188 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004189
4190 SMLoc E = Parser.getTok().getEndLoc();
4191 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004192 if (Reg == -1) {
4193 if (!haveEaten)
4194 return MatchOperand_NoMatch;
4195 Error(Parser.getTok().getLoc(), "register expected");
4196 return MatchOperand_ParseFail;
4197 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004198
Jim Grosbachc320c852011-08-05 21:28:30 +00004199 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4200 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004201 if (Parser.getTok().is(AsmToken::Comma)) {
4202 Parser.Lex(); // Eat the ','.
4203 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4204 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004205
4206 // FIXME: Only approximates end...may include intervening whitespace.
4207 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004208 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004209
4210 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4211 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004212
4213 return MatchOperand_Success;
4214}
4215
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004216ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4217parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4218 // Check for a post-index addressing register operand. Specifically:
4219 // am3offset := '+' register
4220 // | '-' register
4221 // | register
4222 // | # imm
4223 // | # + imm
4224 // | # - imm
4225
4226 // This method must return MatchOperand_NoMatch without consuming any tokens
4227 // in the case where there is no match, as other alternatives take other
4228 // parse methods.
4229 AsmToken Tok = Parser.getTok();
4230 SMLoc S = Tok.getLoc();
4231
4232 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004233 if (Parser.getTok().is(AsmToken::Hash) ||
4234 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004235 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004236 // Explicitly look for a '-', as we need to encode negative zero
4237 // differently.
4238 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4239 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004240 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004241 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004242 return MatchOperand_ParseFail;
4243 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4244 if (!CE) {
4245 Error(S, "constant expression expected");
4246 return MatchOperand_ParseFail;
4247 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004248 // Negative zero is encoded as the flag value INT32_MIN.
4249 int32_t Val = CE->getValue();
4250 if (isNegative && Val == 0)
4251 Val = INT32_MIN;
4252
4253 Operands.push_back(
4254 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
4255
4256 return MatchOperand_Success;
4257 }
4258
4259
4260 bool haveEaten = false;
4261 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004262 if (Tok.is(AsmToken::Plus)) {
4263 Parser.Lex(); // Eat the '+' token.
4264 haveEaten = true;
4265 } else if (Tok.is(AsmToken::Minus)) {
4266 Parser.Lex(); // Eat the '-' token.
4267 isAdd = false;
4268 haveEaten = true;
4269 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004270
4271 Tok = Parser.getTok();
4272 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004273 if (Reg == -1) {
4274 if (!haveEaten)
4275 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004276 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004277 return MatchOperand_ParseFail;
4278 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004279
4280 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004281 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004282
4283 return MatchOperand_Success;
4284}
4285
Tim Northovereb5e4d52013-07-22 09:06:12 +00004286/// Convert parsed operands to MCInst. Needed here because this instruction
4287/// only has two register operands, but multiplication is commutative so
4288/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
Chad Rosier98cfa102012-08-31 00:03:31 +00004289void ARMAsmParser::
Chad Rosier451ef132012-08-31 22:12:31 +00004290cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +00004291 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach8e048492011-08-19 22:07:46 +00004292 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
4293 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004294 // If we have a three-operand form, make sure to set Rn to be the operand
4295 // that isn't the same as Rd.
4296 unsigned RegOp = 4;
4297 if (Operands.size() == 6 &&
4298 ((ARMOperand*)Operands[4])->getReg() ==
4299 ((ARMOperand*)Operands[3])->getReg())
4300 RegOp = 5;
4301 ((ARMOperand*)Operands[RegOp])->addRegOperands(Inst, 1);
4302 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach8e048492011-08-19 22:07:46 +00004303 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004304}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004305
Mihai Popaad18d3c2013-08-09 10:38:32 +00004306void ARMAsmParser::
4307cvtThumbBranches(MCInst &Inst,
4308 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4309 int CondOp = -1, ImmOp = -1;
4310 switch(Inst.getOpcode()) {
4311 case ARM::tB:
4312 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4313
4314 case ARM::t2B:
4315 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4316
4317 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4318 }
4319 // first decide whether or not the branch should be conditional
4320 // by looking at it's location relative to an IT block
4321 if(inITBlock()) {
4322 // inside an IT block we cannot have any conditional branches. any
4323 // such instructions needs to be converted to unconditional form
4324 switch(Inst.getOpcode()) {
4325 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4326 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4327 }
4328 } else {
4329 // outside IT blocks we can only have unconditional branches with AL
4330 // condition code or conditional branches with non-AL condition code
4331 unsigned Cond = static_cast<ARMOperand*>(Operands[CondOp])->getCondCode();
4332 switch(Inst.getOpcode()) {
4333 case ARM::tB:
4334 case ARM::tBcc:
4335 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4336 break;
4337 case ARM::t2B:
4338 case ARM::t2Bcc:
4339 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4340 break;
4341 }
4342 }
4343
4344 // now decide on encoding size based on branch target range
4345 switch(Inst.getOpcode()) {
4346 // classify tB as either t2B or t1B based on range of immediate operand
4347 case ARM::tB: {
4348 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4349 if(!op->isSignedOffset<11, 1>() && isThumbTwo())
4350 Inst.setOpcode(ARM::t2B);
4351 break;
4352 }
4353 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4354 case ARM::tBcc: {
4355 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4356 if(!op->isSignedOffset<8, 1>() && isThumbTwo())
4357 Inst.setOpcode(ARM::t2Bcc);
4358 break;
4359 }
4360 }
4361 ((ARMOperand*)Operands[ImmOp])->addImmOperands(Inst, 1);
4362 ((ARMOperand*)Operands[CondOp])->addCondCodeOperands(Inst, 2);
4363}
4364
Bill Wendlinge18980a2010-11-06 22:36:58 +00004365/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004366/// or an error. The first token must be a '[' when called.
Bill Wendling2063b842010-11-18 23:43:05 +00004367bool ARMAsmParser::
Jim Grosbachd3595712011-08-03 23:50:40 +00004368parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004369 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004370 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004371 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004372 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004373 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004374
Sean Callanan936b0d32010-01-19 21:44:56 +00004375 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004376 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004377 if (BaseRegNum == -1)
4378 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004379
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004380 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004381 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004382 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4383 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004384 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004385
Jim Grosbachd3595712011-08-03 23:50:40 +00004386 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004387 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004388 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004389
Jim Grosbachd3595712011-08-03 23:50:40 +00004390 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004391 0, 0, false, S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004392
Jim Grosbach40700e02011-09-19 18:42:21 +00004393 // If there's a pre-indexing writeback marker, '!', just add it as a token
4394 // operand. It's rather odd, but syntactically valid.
4395 if (Parser.getTok().is(AsmToken::Exclaim)) {
4396 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4397 Parser.Lex(); // Eat the '!'.
4398 }
4399
Jim Grosbachd3595712011-08-03 23:50:40 +00004400 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004401 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004402
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004403 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4404 "Lost colon or comma in memory operand?!");
4405 if (Tok.is(AsmToken::Comma)) {
4406 Parser.Lex(); // Eat the comma.
4407 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004408
Jim Grosbacha95ec992011-10-11 17:29:55 +00004409 // If we have a ':', it's an alignment specifier.
4410 if (Parser.getTok().is(AsmToken::Colon)) {
4411 Parser.Lex(); // Eat the ':'.
4412 E = Parser.getTok().getLoc();
4413
4414 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004415 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004416 return true;
4417
4418 // The expression has to be a constant. Memory references with relocations
4419 // don't come through here, as they use the <label> forms of the relevant
4420 // instructions.
4421 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4422 if (!CE)
4423 return Error (E, "constant expression expected");
4424
4425 unsigned Align = 0;
4426 switch (CE->getValue()) {
4427 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004428 return Error(E,
4429 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4430 case 16: Align = 2; break;
4431 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004432 case 64: Align = 8; break;
4433 case 128: Align = 16; break;
4434 case 256: Align = 32; break;
4435 }
4436
4437 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004438 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004439 return Error(Parser.getTok().getLoc(), "']' expected");
4440 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004441 Parser.Lex(); // Eat right bracket token.
4442
4443 // Don't worry about range checking the value here. That's handled by
4444 // the is*() predicates.
4445 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0,
4446 ARM_AM::no_shift, 0, Align,
4447 false, S, E));
4448
4449 // If there's a pre-indexing writeback marker, '!', just add it as a token
4450 // operand.
4451 if (Parser.getTok().is(AsmToken::Exclaim)) {
4452 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4453 Parser.Lex(); // Eat the '!'.
4454 }
4455
4456 return false;
4457 }
4458
4459 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004460 // offset. Be friendly and also accept a plain integer (without a leading
4461 // hash) for gas compatibility.
4462 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004463 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004464 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004465 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004466 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004467 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004468
Owen Anderson967674d2011-08-29 19:36:44 +00004469 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004470 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004471 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004472 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004473
4474 // The expression has to be a constant. Memory references with relocations
4475 // don't come through here, as they use the <label> forms of the relevant
4476 // instructions.
4477 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4478 if (!CE)
4479 return Error (E, "constant expression expected");
4480
Owen Anderson967674d2011-08-29 19:36:44 +00004481 // If the constant was #-0, represent it as INT32_MIN.
4482 int32_t Val = CE->getValue();
4483 if (isNegative && Val == 0)
4484 CE = MCConstantExpr::Create(INT32_MIN, getContext());
4485
Jim Grosbachd3595712011-08-03 23:50:40 +00004486 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004487 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004488 return Error(Parser.getTok().getLoc(), "']' expected");
4489 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004490 Parser.Lex(); // Eat right bracket token.
4491
4492 // Don't worry about range checking the value here. That's handled by
4493 // the is*() predicates.
4494 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004495 ARM_AM::no_shift, 0, 0,
4496 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004497
4498 // If there's a pre-indexing writeback marker, '!', just add it as a token
4499 // operand.
4500 if (Parser.getTok().is(AsmToken::Exclaim)) {
4501 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4502 Parser.Lex(); // Eat the '!'.
4503 }
4504
4505 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004506 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004507
4508 // The register offset is optionally preceded by a '+' or '-'
4509 bool isNegative = false;
4510 if (Parser.getTok().is(AsmToken::Minus)) {
4511 isNegative = true;
4512 Parser.Lex(); // Eat the '-'.
4513 } else if (Parser.getTok().is(AsmToken::Plus)) {
4514 // Nothing to do.
4515 Parser.Lex(); // Eat the '+'.
4516 }
4517
4518 E = Parser.getTok().getLoc();
4519 int OffsetRegNum = tryParseRegister();
4520 if (OffsetRegNum == -1)
4521 return Error(E, "register expected");
4522
4523 // If there's a shift operator, handle it.
4524 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004525 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004526 if (Parser.getTok().is(AsmToken::Comma)) {
4527 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004528 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004529 return true;
4530 }
4531
4532 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004533 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004534 return Error(Parser.getTok().getLoc(), "']' expected");
4535 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004536 Parser.Lex(); // Eat right bracket token.
4537
4538 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004539 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004540 S, E));
4541
Jim Grosbachc320c852011-08-05 21:28:30 +00004542 // If there's a pre-indexing writeback marker, '!', just add it as a token
4543 // operand.
4544 if (Parser.getTok().is(AsmToken::Exclaim)) {
4545 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4546 Parser.Lex(); // Eat the '!'.
4547 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004548
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004549 return false;
4550}
4551
Jim Grosbachd3595712011-08-03 23:50:40 +00004552/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004553/// ( lsl | lsr | asr | ror ) , # shift_amount
4554/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004555/// return true if it parses a shift otherwise it returns false.
4556bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4557 unsigned &Amount) {
4558 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004559 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004560 if (Tok.isNot(AsmToken::Identifier))
4561 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004562 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004563 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4564 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004565 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004566 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004567 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004568 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004569 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004570 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004571 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004572 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004573 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004574 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004575 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004576 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004577
Jim Grosbachd3595712011-08-03 23:50:40 +00004578 // rrx stands alone.
4579 Amount = 0;
4580 if (St != ARM_AM::rrx) {
4581 Loc = Parser.getTok().getLoc();
4582 // A '#' and a shift amount.
4583 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004584 if (HashTok.isNot(AsmToken::Hash) &&
4585 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004586 return Error(HashTok.getLoc(), "'#' expected");
4587 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004588
Jim Grosbachd3595712011-08-03 23:50:40 +00004589 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004590 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00004591 return true;
4592 // Range check the immediate.
4593 // lsl, ror: 0 <= imm <= 31
4594 // lsr, asr: 0 <= imm <= 32
4595 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4596 if (!CE)
4597 return Error(Loc, "shift amount must be an immediate");
4598 int64_t Imm = CE->getValue();
4599 if (Imm < 0 ||
4600 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4601 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4602 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00004603 // If <ShiftTy> #0, turn it into a no_shift.
4604 if (Imm == 0)
4605 St = ARM_AM::lsl;
4606 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
4607 if (Imm == 32)
4608 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004609 Amount = Imm;
4610 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004611
4612 return false;
4613}
4614
Jim Grosbache7fbce72011-10-03 23:38:36 +00004615/// parseFPImm - A floating point immediate expression operand.
4616ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4617parseFPImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004618 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004619 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004620 // integer only.
4621 //
4622 // This routine still creates a generic Immediate operand, containing
4623 // a bitcast of the 64-bit floating point value. The various operands
4624 // that accept floats can check whether the value is valid for them
4625 // via the standard is*() predicates.
4626
Jim Grosbache7fbce72011-10-03 23:38:36 +00004627 SMLoc S = Parser.getTok().getLoc();
4628
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004629 if (Parser.getTok().isNot(AsmToken::Hash) &&
4630 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00004631 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00004632
4633 // Disambiguate the VMOV forms that can accept an FP immediate.
4634 // vmov.f32 <sreg>, #imm
4635 // vmov.f64 <dreg>, #imm
4636 // vmov.f32 <dreg>, #imm @ vector f32x2
4637 // vmov.f32 <qreg>, #imm @ vector f32x4
4638 //
4639 // There are also the NEON VMOV instructions which expect an
4640 // integer constant. Make sure we don't try to parse an FPImm
4641 // for these:
4642 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
4643 ARMOperand *TyOp = static_cast<ARMOperand*>(Operands[2]);
David Peixottoa872e0e2014-01-07 18:19:23 +00004644 bool isVmovf = TyOp->isToken() && (TyOp->getToken() == ".f32" ||
4645 TyOp->getToken() == ".f64");
4646 ARMOperand *Mnemonic = static_cast<ARMOperand*>(Operands[0]);
4647 bool isFconst = Mnemonic->isToken() && (Mnemonic->getToken() == "fconstd" ||
4648 Mnemonic->getToken() == "fconsts");
4649 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00004650 return MatchOperand_NoMatch;
4651
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004652 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004653
4654 // Handle negation, as that still comes through as a separate token.
4655 bool isNegative = false;
4656 if (Parser.getTok().is(AsmToken::Minus)) {
4657 isNegative = true;
4658 Parser.Lex();
4659 }
4660 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00004661 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00004662 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004663 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00004664 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
4665 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004666 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00004667 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004668 Operands.push_back(ARMOperand::CreateImm(
4669 MCConstantExpr::Create(IntVal, getContext()),
4670 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004671 return MatchOperand_Success;
4672 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004673 // Also handle plain integers. Instructions which allow floating point
4674 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00004675 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00004676 int64_t Val = Tok.getIntVal();
4677 Parser.Lex(); // Eat the token.
4678 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00004679 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004680 return MatchOperand_ParseFail;
4681 }
David Peixottoa872e0e2014-01-07 18:19:23 +00004682 float RealVal = ARM_AM::getFPImmFloat(Val);
4683 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
4684
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004685 Operands.push_back(ARMOperand::CreateImm(
4686 MCConstantExpr::Create(Val, getContext()), S,
4687 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004688 return MatchOperand_Success;
4689 }
4690
Jim Grosbach235c8d22012-01-19 02:47:30 +00004691 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004692 return MatchOperand_ParseFail;
4693}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004694
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004695/// Parse a arm instruction operand. For now this parses the operand regardless
4696/// of the mnemonic.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004697bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004698 StringRef Mnemonic) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004699 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004700
4701 // Check if the current operand has a custom associated parser, if so, try to
4702 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00004703 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
4704 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004705 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00004706 // If there wasn't a custom match, try the generic matcher below. Otherwise,
4707 // there was a match, but an error occurred, in which case, just return that
4708 // the operand parsing failed.
4709 if (ResTy == MatchOperand_ParseFail)
4710 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004711
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004712 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00004713 default:
4714 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00004715 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00004716 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00004717 // If we've seen a branch mnemonic, the next operand must be a label. This
4718 // is true even if the label is a register name. So "br r1" means branch to
4719 // label "r1".
4720 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
4721 if (!ExpectLabel) {
4722 if (!tryParseRegisterWithWriteBack(Operands))
4723 return false;
4724 int Res = tryParseShiftRegister(Operands);
4725 if (Res == 0) // success
4726 return false;
4727 else if (Res == -1) // irrecoverable error
4728 return true;
4729 // If this is VMRS, check for the apsr_nzcv operand.
4730 if (Mnemonic == "vmrs" &&
4731 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
4732 S = Parser.getTok().getLoc();
4733 Parser.Lex();
4734 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
4735 return false;
4736 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00004737 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004738
4739 // Fall though for the Identifier case that is not a register or a
4740 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00004741 }
Jim Grosbach4e380352011-10-26 21:14:08 +00004742 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00004743 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00004744 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00004745 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00004746 // This was not a register so parse other operands that start with an
4747 // identifier (like labels) as expressions and create them as immediates.
4748 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004749 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004750 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00004751 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004752 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00004753 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
4754 return false;
4755 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004756 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004757 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00004758 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004759 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004760 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00004761 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00004762 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004763 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004764 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00004765
4766 if (Parser.getTok().isNot(AsmToken::Colon)) {
4767 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4768 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004769 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00004770 return true;
4771 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
4772 if (CE) {
4773 int32_t Val = CE->getValue();
4774 if (isNegative && Val == 0)
4775 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
4776 }
4777 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4778 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00004779
4780 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00004781 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00004782 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
4783 if (Parser.getTok().is(AsmToken::Exclaim)) {
4784 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
4785 Parser.getTok().getLoc()));
4786 Parser.Lex(); // Eat exclaim token
4787 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004788 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00004789 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004790 // w/ a ':' after the '#', it's just like a plain ':'.
4791 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00004792 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004793 case AsmToken::Colon: {
4794 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00004795 // FIXME: Check it's an expression prefix,
4796 // e.g. (FOO - :lower16:BAR) isn't legal.
4797 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004798 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004799 return true;
4800
Evan Cheng965b3c72011-01-13 07:58:56 +00004801 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004802 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004803 return true;
4804
Evan Cheng965b3c72011-01-13 07:58:56 +00004805 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00004806 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00004807 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00004808 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00004809 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004810 }
David Peixottoe407d092013-12-19 18:12:36 +00004811 case AsmToken::Equal: {
4812 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
4813 return Error(Parser.getTok().getLoc(), "unexpected token in operand");
4814
4815 const MCSection *Section =
4816 getParser().getStreamer().getCurrentSection().first;
4817 assert(Section);
4818 Parser.Lex(); // Eat '='
4819 const MCExpr *SubExprVal;
4820 if (getParser().parseExpression(SubExprVal))
4821 return true;
4822 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4823
4824 const MCExpr *CPLoc =
4825 getOrCreateConstantPool(Section).addEntry(SubExprVal, getContext());
4826 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
4827 return false;
4828 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004829 }
4830}
4831
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004832// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00004833// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004834bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng965b3c72011-01-13 07:58:56 +00004835 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004836
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00004837 // consume an optional '#' (GNU compatibility)
4838 if (getLexer().is(AsmToken::Hash))
4839 Parser.Lex();
4840
Jason W Kim1f7bc072011-01-11 23:53:41 +00004841 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00004842 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00004843 Parser.Lex(); // Eat ':'
4844
4845 if (getLexer().isNot(AsmToken::Identifier)) {
4846 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
4847 return true;
4848 }
4849
4850 StringRef IDVal = Parser.getTok().getIdentifier();
4851 if (IDVal == "lower16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004852 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004853 } else if (IDVal == "upper16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004854 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004855 } else {
4856 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
4857 return true;
4858 }
4859 Parser.Lex();
4860
4861 if (getLexer().isNot(AsmToken::Colon)) {
4862 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
4863 return true;
4864 }
4865 Parser.Lex(); // Eat the last ':'
4866 return false;
4867}
4868
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004869/// \brief Given a mnemonic, split out possible predication code and carry
4870/// setting letters to form a canonical mnemonic and flags.
4871//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004872// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004873// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004874StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004875 unsigned &PredicationCode,
4876 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004877 unsigned &ProcessorIMod,
4878 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004879 PredicationCode = ARMCC::AL;
4880 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004881 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004882
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004883 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004884 //
4885 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004886 if ((Mnemonic == "movs" && isThumb()) ||
4887 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
4888 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
4889 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
4890 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00004891 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004892 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
4893 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00004894 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00004895 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004896 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
4897 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
4898 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic.startswith("vsel"))
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004899 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00004900
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004901 // First, split out any predication code. Ignore mnemonics we know aren't
4902 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00004903 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00004904 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00004905 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00004906 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004907 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
4908 .Case("eq", ARMCC::EQ)
4909 .Case("ne", ARMCC::NE)
4910 .Case("hs", ARMCC::HS)
4911 .Case("cs", ARMCC::HS)
4912 .Case("lo", ARMCC::LO)
4913 .Case("cc", ARMCC::LO)
4914 .Case("mi", ARMCC::MI)
4915 .Case("pl", ARMCC::PL)
4916 .Case("vs", ARMCC::VS)
4917 .Case("vc", ARMCC::VC)
4918 .Case("hi", ARMCC::HI)
4919 .Case("ls", ARMCC::LS)
4920 .Case("ge", ARMCC::GE)
4921 .Case("lt", ARMCC::LT)
4922 .Case("gt", ARMCC::GT)
4923 .Case("le", ARMCC::LE)
4924 .Case("al", ARMCC::AL)
4925 .Default(~0U);
4926 if (CC != ~0U) {
4927 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
4928 PredicationCode = CC;
4929 }
Bill Wendling193961b2010-10-29 23:50:21 +00004930 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00004931
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004932 // Next, determine if we have a carry setting bit. We explicitly ignore all
4933 // the instructions we know end in 's'.
4934 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00004935 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004936 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
4937 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
4938 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00004939 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00004940 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00004941 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00004942 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00004943 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00004944 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004945 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
4946 CarrySetting = true;
4947 }
4948
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004949 // The "cps" instruction can have a interrupt mode operand which is glued into
4950 // the mnemonic. Check if this is the case, split it and parse the imod op
4951 if (Mnemonic.startswith("cps")) {
4952 // Split out any imod code.
4953 unsigned IMod =
4954 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
4955 .Case("ie", ARM_PROC::IE)
4956 .Case("id", ARM_PROC::ID)
4957 .Default(~0U);
4958 if (IMod != ~0U) {
4959 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
4960 ProcessorIMod = IMod;
4961 }
4962 }
4963
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004964 // The "it" instruction has the condition mask on the end of the mnemonic.
4965 if (Mnemonic.startswith("it")) {
4966 ITMask = Mnemonic.slice(2, Mnemonic.size());
4967 Mnemonic = Mnemonic.slice(0, 2);
4968 }
4969
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004970 return Mnemonic;
4971}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004972
4973/// \brief Given a canonical mnemonic, determine if the instruction ever allows
4974/// inclusion of carry set or predication code operands.
4975//
4976// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +00004977void ARMAsmParser::
Amara Emerson33089092013-09-19 11:59:01 +00004978getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
4979 bool &CanAcceptCarrySet, bool &CanAcceptPredicationCode) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004980 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
4981 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004982 Mnemonic == "add" || Mnemonic == "adc" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004983 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004984 Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004985 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004986 Mnemonic == "sbc" || Mnemonic == "eor" || Mnemonic == "neg" ||
Evan Chengaca6c822012-04-11 00:13:00 +00004987 Mnemonic == "vfm" || Mnemonic == "vfnm" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004988 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004989 Mnemonic == "mla" || Mnemonic == "smlal" ||
4990 Mnemonic == "umlal" || Mnemonic == "umull"))) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004991 CanAcceptCarrySet = true;
Jim Grosbach6c45b752011-09-16 16:39:25 +00004992 } else
Daniel Dunbar09264122011-01-11 19:06:29 +00004993 CanAcceptCarrySet = false;
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004994
Tim Northover2c45a382013-06-26 16:52:40 +00004995 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
4996 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Joey Gouly2f8890e2013-09-18 09:45:55 +00004997 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic.startswith("crc32") ||
Joey Gouly2d0175e2013-07-09 09:59:04 +00004998 Mnemonic.startswith("cps") || Mnemonic.startswith("vsel") ||
4999 Mnemonic == "vmaxnm" || Mnemonic == "vminnm" || Mnemonic == "vcvta" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00005000 Mnemonic == "vcvtn" || Mnemonic == "vcvtp" || Mnemonic == "vcvtm" ||
5001 Mnemonic == "vrinta" || Mnemonic == "vrintn" || Mnemonic == "vrintp" ||
Amara Emerson33089092013-09-19 11:59:01 +00005002 Mnemonic == "vrintm" || Mnemonic.startswith("aes") ||
5003 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
5004 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) {
Tim Northover2c45a382013-06-26 16:52:40 +00005005 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005006 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00005007 } else if (!isThumb()) {
5008 // Some instructions are only predicable in Thumb mode
5009 CanAcceptPredicationCode
5010 = Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
5011 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
5012 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
5013 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
5014 Mnemonic != "ldc2" && Mnemonic != "ldc2l" &&
5015 Mnemonic != "stc2" && Mnemonic != "stc2l" &&
5016 !Mnemonic.startswith("rfe") && !Mnemonic.startswith("srs");
5017 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00005018 if (hasV6MOps())
5019 CanAcceptPredicationCode = Mnemonic != "movs";
5020 else
5021 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00005022 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005023 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005024}
5025
Jim Grosbach7283da92011-08-16 21:12:37 +00005026bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
5027 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005028 // FIXME: This is all horribly hacky. We really need a better way to deal
5029 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00005030
5031 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
5032 // another does not. Specifically, the MOVW instruction does not. So we
5033 // special case it here and remove the defaulted (non-setting) cc_out
5034 // operand if that's the instruction we're trying to match.
5035 //
5036 // We do this as post-processing of the explicit operands rather than just
5037 // conditionally adding the cc_out in the first place because we need
5038 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00005039 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Jim Grosbach7283da92011-08-16 21:12:37 +00005040 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
5041 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
5042 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
5043 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005044
5045 // Register-register 'add' for thumb does not have a cc_out operand
5046 // when there are only two register operands.
5047 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
5048 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5049 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5050 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
5051 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005052 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005053 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
5054 // have to check the immediate range here since Thumb2 has a variant
5055 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005056 if (((isThumb() && Mnemonic == "add") ||
5057 (isThumbTwo() && Mnemonic == "sub")) &&
5058 Operands.size() == 6 &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005059 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5060 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5061 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005062 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005063 ((Mnemonic == "add" &&static_cast<ARMOperand*>(Operands[5])->isReg()) ||
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005064 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005065 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005066 // For Thumb2, add/sub immediate does not have a cc_out operand for the
5067 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005068 // selecting via the generic "add" mnemonic, so to know that we
5069 // should remove the cc_out operand, we have to explicitly check that
5070 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005071 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
5072 Operands.size() == 6 &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005073 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5074 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5075 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5076 // Nest conditions rather than one big 'if' statement for readability.
5077 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005078 // If both registers are low, we're in an IT block, and the immediate is
5079 // in range, we should use encoding T1 instead, which has a cc_out.
5080 if (inITBlock() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005081 isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005082 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
5083 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
5084 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005085 // Check against T3. If the second register is the PC, this is an
5086 // alternate form of ADR, which uses encoding T4, so check for that too.
5087 if (static_cast<ARMOperand*>(Operands[4])->getReg() != ARM::PC &&
5088 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
5089 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005090
5091 // Otherwise, we use encoding T4, which does not have a cc_out
5092 // operand.
5093 return true;
5094 }
5095
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005096 // The thumb2 multiply instruction doesn't have a CCOut register, so
5097 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5098 // use the 16-bit encoding or not.
5099 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
5100 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5101 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5102 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5103 static_cast<ARMOperand*>(Operands[5])->isReg() &&
5104 // If the registers aren't low regs, the destination reg isn't the
5105 // same as one of the source regs, or the cc_out operand is zero
5106 // outside of an IT block, we have to use the 32-bit encoding, so
5107 // remove the cc_out operand.
5108 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5109 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
Jim Grosbach6efa7b92011-11-15 19:29:45 +00005110 !isARMLowRegister(static_cast<ARMOperand*>(Operands[5])->getReg()) ||
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005111 !inITBlock() ||
5112 (static_cast<ARMOperand*>(Operands[3])->getReg() !=
5113 static_cast<ARMOperand*>(Operands[5])->getReg() &&
5114 static_cast<ARMOperand*>(Operands[3])->getReg() !=
5115 static_cast<ARMOperand*>(Operands[4])->getReg())))
5116 return true;
5117
Jim Grosbachefa7e952011-11-15 19:55:16 +00005118 // Also check the 'mul' syntax variant that doesn't specify an explicit
5119 // destination register.
5120 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
5121 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5122 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5123 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5124 // If the registers aren't low regs or the cc_out operand is zero
5125 // outside of an IT block, we have to use the 32-bit encoding, so
5126 // remove the cc_out operand.
5127 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5128 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
5129 !inITBlock()))
5130 return true;
5131
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005132
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005133
Jim Grosbach4b701af2011-08-24 21:42:27 +00005134 // Register-register 'add/sub' for thumb does not have a cc_out operand
5135 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5136 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5137 // right, this will result in better diagnostics (which operand is off)
5138 // anyway.
5139 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5140 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005141 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5142 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005143 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5144 (static_cast<ARMOperand*>(Operands[4])->isImm() ||
5145 (Operands.size() == 6 &&
5146 static_cast<ARMOperand*>(Operands[5])->isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005147 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005148
Jim Grosbach7283da92011-08-16 21:12:37 +00005149 return false;
5150}
5151
Joey Goulye8602552013-07-19 16:34:16 +00005152bool ARMAsmParser::shouldOmitPredicateOperand(
5153 StringRef Mnemonic, SmallVectorImpl<MCParsedAsmOperand *> &Operands) {
5154 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5155 unsigned RegIdx = 3;
5156 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
5157 static_cast<ARMOperand *>(Operands[2])->getToken() == ".f32") {
5158 if (static_cast<ARMOperand *>(Operands[3])->isToken() &&
5159 static_cast<ARMOperand *>(Operands[3])->getToken() == ".f32")
5160 RegIdx = 4;
5161
5162 if (static_cast<ARMOperand *>(Operands[RegIdx])->isReg() &&
5163 (ARMMCRegisterClasses[ARM::DPRRegClassID]
5164 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg()) ||
5165 ARMMCRegisterClasses[ARM::QPRRegClassID]
5166 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg())))
5167 return true;
5168 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005169 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005170}
5171
Jim Grosbach12952fe2011-11-11 23:08:10 +00005172static bool isDataTypeToken(StringRef Tok) {
5173 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5174 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5175 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5176 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5177 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5178 Tok == ".f" || Tok == ".d";
5179}
5180
5181// FIXME: This bit should probably be handled via an explicit match class
5182// in the .td files that matches the suffix instead of having it be
5183// a literal string token the way it is now.
5184static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5185 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5186}
Chad Rosier9f7a2212013-04-18 22:35:36 +00005187static void applyMnemonicAliases(StringRef &Mnemonic, unsigned Features,
5188 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005189
5190static bool RequiresVFPRegListValidation(StringRef Inst,
5191 bool &AcceptSinglePrecisionOnly,
5192 bool &AcceptDoublePrecisionOnly) {
5193 if (Inst.size() < 7)
5194 return false;
5195
5196 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5197 StringRef AddressingMode = Inst.substr(4, 2);
5198 if (AddressingMode == "ia" || AddressingMode == "db" ||
5199 AddressingMode == "ea" || AddressingMode == "fd") {
5200 AcceptSinglePrecisionOnly = Inst[6] == 's';
5201 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5202 return true;
5203 }
5204 }
5205
5206 return false;
5207}
5208
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005209/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005210bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
5211 SMLoc NameLoc,
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005212 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005213 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005214 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005215 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005216 bool AcceptDoublePrecisionOnly;
5217 RequireVFPRegisterListCheck =
5218 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5219 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005220
Jim Grosbach8be2f652011-12-09 23:34:09 +00005221 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005222 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005223 // The generic tblgen'erated code does this later, at the start of
5224 // MatchInstructionImpl(), but that's too late for aliases that include
5225 // any sort of suffix.
5226 unsigned AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005227 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5228 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005229
Jim Grosbachab5830e2011-12-14 02:16:11 +00005230 // First check for the ARM-specific .req directive.
5231 if (Parser.getTok().is(AsmToken::Identifier) &&
5232 Parser.getTok().getIdentifier() == ".req") {
5233 parseDirectiveReq(Name, NameLoc);
5234 // We always return 'error' for this, as we're done with this
5235 // statement and don't need to match the 'instruction."
5236 return true;
5237 }
5238
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005239 // Create the leading tokens for the mnemonic, split by '.' characters.
5240 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005241 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005242
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005243 // Split out the predication code and carry setting flag from the mnemonic.
5244 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005245 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005246 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005247 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005248 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005249 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005250
Jim Grosbach1c171b12011-08-25 17:23:55 +00005251 // In Thumb1, only the branch (B) instruction can be predicated.
5252 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005253 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005254 return Error(NameLoc, "conditional execution not supported in Thumb1");
5255 }
5256
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005257 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5258
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005259 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5260 // is the mask as it will be for the IT encoding if the conditional
5261 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5262 // where the conditional bit0 is zero, the instruction post-processing
5263 // will adjust the mask accordingly.
5264 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005265 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5266 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005267 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005268 return Error(Loc, "too many conditions on IT instruction");
5269 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005270 unsigned Mask = 8;
5271 for (unsigned i = ITMask.size(); i != 0; --i) {
5272 char pos = ITMask[i - 1];
5273 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005274 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005275 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005276 }
5277 Mask >>= 1;
5278 if (ITMask[i - 1] == 't')
5279 Mask |= 8;
5280 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005281 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005282 }
5283
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005284 // FIXME: This is all a pretty gross hack. We should automatically handle
5285 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005286
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005287 // Next, add the CCOut and ConditionCode operands, if needed.
5288 //
5289 // For mnemonics which can ever incorporate a carry setting bit or predication
5290 // code, our matching model involves us always generating CCOut and
5291 // ConditionCode operands to match the mnemonic "as written" and then we let
5292 // the matcher deal with finding the right instruction or generating an
5293 // appropriate error.
5294 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005295 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005296
Jim Grosbach03a8a162011-07-14 22:04:21 +00005297 // If we had a carry-set on an instruction that can't do that, issue an
5298 // error.
5299 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005300 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005301 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005302 "' can not set flags, but 's' suffix specified");
5303 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005304 // If we had a predication code on an instruction that can't do that, issue an
5305 // error.
5306 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005307 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005308 return Error(NameLoc, "instruction '" + Mnemonic +
5309 "' is not predicable, but condition code specified");
5310 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005311
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005312 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005313 if (CanAcceptCarrySet) {
5314 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005315 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005316 Loc));
5317 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005318
5319 // Add the predication code operand, if necessary.
5320 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005321 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5322 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005323 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005324 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005325 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005326
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005327 // Add the processor imod operand, if necessary.
5328 if (ProcessorIMod) {
5329 Operands.push_back(ARMOperand::CreateImm(
5330 MCConstantExpr::Create(ProcessorIMod, getContext()),
5331 NameLoc, NameLoc));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005332 }
5333
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005334 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005335 while (Next != StringRef::npos) {
5336 Start = Next;
5337 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005338 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005339
Jim Grosbach12952fe2011-11-11 23:08:10 +00005340 // Some NEON instructions have an optional datatype suffix that is
5341 // completely ignored. Check for that.
5342 if (isDataTypeToken(ExtraToken) &&
5343 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5344 continue;
5345
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005346 // For for ARM mode generate an error if the .n qualifier is used.
5347 if (ExtraToken == ".n" && !isThumb()) {
5348 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
Saleem Abdulrasoolbdae4b82014-01-12 05:25:44 +00005349 Parser.eatToEndOfStatement();
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005350 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5351 "arm mode");
5352 }
5353
5354 // The .n qualifier is always discarded as that is what the tables
5355 // and matcher expect. In ARM mode the .w qualifier has no effect,
5356 // so discard it to avoid errors that can be caused by the matcher.
5357 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005358 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5359 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5360 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005361 }
5362
5363 // Read the remaining operands.
5364 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005365 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005366 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005367 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005368 return true;
5369 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005370
5371 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005372 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005373
5374 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005375 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005376 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005377 return true;
5378 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005379 }
5380 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005381
Chris Lattnera2a9d162010-09-11 16:18:25 +00005382 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005383 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005384 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005385 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005386 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005387
Chris Lattner91689c12010-09-08 05:10:46 +00005388 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005389
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005390 if (RequireVFPRegisterListCheck) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005391 ARMOperand *Op = static_cast<ARMOperand*>(Operands.back());
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005392 if (AcceptSinglePrecisionOnly && !Op->isSPRRegList())
5393 return Error(Op->getStartLoc(),
5394 "VFP/Neon single precision register expected");
5395 if (AcceptDoublePrecisionOnly && !Op->isDPRRegList())
5396 return Error(Op->getStartLoc(),
5397 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005398 }
5399
Jim Grosbach7283da92011-08-16 21:12:37 +00005400 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5401 // do and don't have a cc_out optional-def operand. With some spot-checks
5402 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005403 // parse and adjust accordingly before actually matching. We shouldn't ever
5404 // try to remove a cc_out operand that was explicitly set on the the
5405 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5406 // table driven matcher doesn't fit well with the ARM instruction set.
5407 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005408 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5409 Operands.erase(Operands.begin() + 1);
5410 delete Op;
5411 }
5412
Joey Goulye8602552013-07-19 16:34:16 +00005413 // Some instructions have the same mnemonic, but don't always
5414 // have a predicate. Distinguish them here and delete the
5415 // predicate if needed.
5416 if (shouldOmitPredicateOperand(Mnemonic, Operands)) {
5417 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5418 Operands.erase(Operands.begin() + 1);
5419 delete Op;
5420 }
5421
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005422 // ARM mode 'blx' need special handling, as the register operand version
5423 // is predicable, but the label operand version is not. So, we can't rely
5424 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005425 // a k_CondCode operand in the list. If we're trying to match the label
5426 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005427 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
5428 static_cast<ARMOperand*>(Operands[2])->isImm()) {
5429 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5430 Operands.erase(Operands.begin() + 1);
5431 delete Op;
5432 }
Jim Grosbach8cffa282011-08-11 23:51:13 +00005433
Weiming Zhao8f56f882012-11-16 21:55:34 +00005434 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5435 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5436 // a single GPRPair reg operand is used in the .td file to replace the two
5437 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5438 // expressed as a GPRPair, so we have to manually merge them.
5439 // FIXME: We would really like to be able to tablegen'erate this.
5440 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005441 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5442 Mnemonic == "stlexd")) {
5443 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005444 unsigned Idx = isLoad ? 2 : 3;
5445 ARMOperand* Op1 = static_cast<ARMOperand*>(Operands[Idx]);
5446 ARMOperand* Op2 = static_cast<ARMOperand*>(Operands[Idx+1]);
5447
5448 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5449 // Adjust only if Op1 and Op2 are GPRs.
5450 if (Op1->isReg() && Op2->isReg() && MRC.contains(Op1->getReg()) &&
5451 MRC.contains(Op2->getReg())) {
5452 unsigned Reg1 = Op1->getReg();
5453 unsigned Reg2 = Op2->getReg();
5454 unsigned Rt = MRI->getEncodingValue(Reg1);
5455 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5456
5457 // Rt2 must be Rt + 1 and Rt must be even.
5458 if (Rt + 1 != Rt2 || (Rt & 1)) {
5459 Error(Op2->getStartLoc(), isLoad ?
5460 "destination operands must be sequential" :
5461 "source operands must be sequential");
5462 return true;
5463 }
5464 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5465 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
5466 Operands.erase(Operands.begin() + Idx, Operands.begin() + Idx + 2);
5467 Operands.insert(Operands.begin() + Idx, ARMOperand::CreateReg(
5468 NewReg, Op1->getStartLoc(), Op2->getEndLoc()));
5469 delete Op1;
5470 delete Op2;
5471 }
5472 }
5473
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005474 // GNU Assembler extension (compatibility)
5475 if ((Mnemonic == "ldrd" || Mnemonic == "strd") && !isThumb() &&
5476 Operands.size() == 4) {
5477 ARMOperand *Op = static_cast<ARMOperand *>(Operands[2]);
5478 assert(Op->isReg() && "expected register argument");
5479 assert(MRI->getMatchingSuperReg(Op->getReg(), ARM::gsub_0,
5480 &MRI->getRegClass(ARM::GPRPairRegClassID))
5481 && "expected register pair");
5482 Operands.insert(Operands.begin() + 3,
5483 ARMOperand::CreateReg(Op->getReg() + 1, Op->getStartLoc(),
5484 Op->getEndLoc()));
5485 }
5486
Kevin Enderby78f95722013-07-31 21:05:30 +00005487 // FIXME: As said above, this is all a pretty gross hack. This instruction
5488 // does not fit with other "subs" and tblgen.
5489 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
5490 // so the Mnemonic is the original name "subs" and delete the predicate
5491 // operand so it will match the table entry.
5492 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
5493 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5494 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::PC &&
5495 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5496 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::LR &&
5497 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5498 ARMOperand *Op0 = static_cast<ARMOperand*>(Operands[0]);
5499 Operands.erase(Operands.begin());
5500 delete Op0;
5501 Operands.insert(Operands.begin(), ARMOperand::CreateToken(Name, NameLoc));
5502
5503 ARMOperand *Op1 = static_cast<ARMOperand*>(Operands[1]);
5504 Operands.erase(Operands.begin() + 1);
5505 delete Op1;
5506 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00005507 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00005508}
5509
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005510// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00005511
5512// return 'true' if register list contains non-low GPR registers,
5513// 'false' otherwise. If Reg is in the register list or is HiReg, set
5514// 'containsReg' to true.
5515static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
5516 unsigned HiReg, bool &containsReg) {
5517 containsReg = false;
5518 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5519 unsigned OpReg = Inst.getOperand(i).getReg();
5520 if (OpReg == Reg)
5521 containsReg = true;
5522 // Anything other than a low register isn't legal here.
5523 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5524 return true;
5525 }
5526 return false;
5527}
5528
Jim Grosbacha31f2232011-09-07 18:05:34 +00005529// Check if the specified regisgter is in the register list of the inst,
5530// starting at the indicated operand number.
5531static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
5532 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5533 unsigned OpReg = Inst.getOperand(i).getReg();
5534 if (OpReg == Reg)
5535 return true;
5536 }
5537 return false;
5538}
5539
Richard Barton8d519fe2013-09-05 14:14:19 +00005540// Return true if instruction has the interesting property of being
5541// allowed in IT blocks, but not being predicable.
5542static bool instIsBreakpoint(const MCInst &Inst) {
5543 return Inst.getOpcode() == ARM::tBKPT ||
5544 Inst.getOpcode() == ARM::BKPT ||
5545 Inst.getOpcode() == ARM::tHLT ||
5546 Inst.getOpcode() == ARM::HLT;
5547
5548}
5549
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005550// FIXME: We would really like to be able to tablegen'erate this.
5551bool ARMAsmParser::
5552validateInstruction(MCInst &Inst,
5553 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00005554 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00005555 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00005556
Jim Grosbached16ec42011-08-29 22:24:09 +00005557 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00005558 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00005559 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00005560 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005561 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005562 if (ITState.FirstCond)
5563 ITState.FirstCond = false;
5564 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00005565 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005566 // The instruction must be predicable.
5567 if (!MCID.isPredicable())
5568 return Error(Loc, "instructions in IT block must be predicable");
5569 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005570 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00005571 ARMCC::getOppositeCondition(ITState.Cond);
5572 if (Cond != ITCond) {
5573 // Find the condition code Operand to get its SMLoc information.
5574 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005575 for (unsigned I = 1; I < Operands.size(); ++I)
5576 if (static_cast<ARMOperand*>(Operands[I])->isCondCode())
5577 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00005578 return Error(CondLoc, "incorrect condition in IT block; got '" +
5579 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
5580 "', but expected '" +
5581 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
5582 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00005583 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00005584 } else if (isThumbTwo() && MCID.isPredicable() &&
5585 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00005586 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
5587 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00005588 return Error(Loc, "predicated instructions must be in IT block");
5589
Tilmann Scheller255722b2013-09-30 16:11:48 +00005590 const unsigned Opcode = Inst.getOpcode();
5591 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00005592 case ARM::LDRD:
5593 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005594 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00005595 const unsigned RtReg = Inst.getOperand(0).getReg();
5596
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005597 // Rt can't be R14.
5598 if (RtReg == ARM::LR)
5599 return Error(Operands[3]->getStartLoc(),
5600 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005601
5602 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005603 // Rt must be even-numbered.
5604 if ((Rt & 1) == 1)
5605 return Error(Operands[3]->getStartLoc(),
5606 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005607
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005608 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00005609 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005610 if (Rt2 != Rt + 1)
5611 return Error(Operands[3]->getStartLoc(),
5612 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005613
5614 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
5615 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
5616 // For addressing modes with writeback, the base register needs to be
5617 // different from the destination registers.
5618 if (Rn == Rt || Rn == Rt2)
5619 return Error(Operands[3]->getStartLoc(),
5620 "base register needs to be different from destination "
5621 "registers");
5622 }
5623
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005624 return false;
5625 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005626 case ARM::t2LDRDi8:
5627 case ARM::t2LDRD_PRE:
5628 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00005629 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005630 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5631 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5632 if (Rt2 == Rt)
5633 return Error(Operands[3]->getStartLoc(),
5634 "destination operands can't be identical");
5635 return false;
5636 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00005637 case ARM::STRD: {
5638 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005639 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5640 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00005641 if (Rt2 != Rt + 1)
5642 return Error(Operands[3]->getStartLoc(),
5643 "source operands must be sequential");
5644 return false;
5645 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00005646 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005647 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005648 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005649 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5650 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005651 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00005652 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005653 "source operands must be sequential");
5654 return false;
5655 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00005656 case ARM::SBFX:
5657 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005658 // Width must be in range [1, 32-lsb].
5659 unsigned LSB = Inst.getOperand(2).getImm();
5660 unsigned Widthm1 = Inst.getOperand(3).getImm();
5661 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00005662 return Error(Operands[5]->getStartLoc(),
5663 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00005664 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00005665 }
Tim Northover08a86602013-10-22 19:00:39 +00005666 // Notionally handles ARM::tLDMIA_UPD too.
Jim Grosbach90103cc2011-08-18 21:50:53 +00005667 case ARM::tLDMIA: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005668 // If we're parsing Thumb2, the .w variant is available and handles
Tilmann Schellerbe904772013-09-30 17:57:30 +00005669 // most cases that are normally illegal for a Thumb1 LDM instruction.
5670 // We'll make the transformation in processInstruction() if necessary.
Jim Grosbacha31f2232011-09-07 18:05:34 +00005671 //
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00005672 // Thumb LDM instructions are writeback iff the base register is not
Jim Grosbach90103cc2011-08-18 21:50:53 +00005673 // in the register list.
5674 unsigned Rn = Inst.getOperand(0).getReg();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005675 bool HasWritebackToken =
Jim Grosbach139acd22011-08-22 23:01:07 +00005676 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
5677 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Tilmann Schellerbe904772013-09-30 17:57:30 +00005678 bool ListContainsBase;
5679 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
5680 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
Jim Grosbach169b2be2011-08-23 18:13:04 +00005681 "registers must be in range r0-r7");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005682 // If we should have writeback, then there should be a '!' token.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005683 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
Jim Grosbach90103cc2011-08-18 21:50:53 +00005684 return Error(Operands[2]->getStartLoc(),
5685 "writeback operator '!' expected");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005686 // If we should not have writeback, there must not be a '!'. This is
5687 // true even for the 32-bit wide encodings.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005688 if (ListContainsBase && HasWritebackToken)
Jim Grosbach139acd22011-08-22 23:01:07 +00005689 return Error(Operands[3]->getStartLoc(),
5690 "writeback operator '!' not allowed when base register "
5691 "in register list");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005692
5693 break;
5694 }
Tim Northover08a86602013-10-22 19:00:39 +00005695 case ARM::LDMIA_UPD:
5696 case ARM::LDMDB_UPD:
5697 case ARM::LDMIB_UPD:
5698 case ARM::LDMDA_UPD:
5699 // ARM variants loading and updating the same register are only officially
5700 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
5701 if (!hasV7Ops())
5702 break;
5703 // Fallthrough
5704 case ARM::t2LDMIA_UPD:
5705 case ARM::t2LDMDB_UPD:
5706 case ARM::t2STMIA_UPD:
5707 case ARM::t2STMDB_UPD: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005708 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
Tim Northover741e6ef2013-10-24 09:37:18 +00005709 return Error(Operands.back()->getStartLoc(),
5710 "writeback register not allowed in register list");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005711 break;
5712 }
Tim Northover8eaf1542013-11-12 21:32:41 +00005713 case ARM::sysLDMIA_UPD:
5714 case ARM::sysLDMDA_UPD:
5715 case ARM::sysLDMDB_UPD:
5716 case ARM::sysLDMIB_UPD:
5717 if (!listContainsReg(Inst, 3, ARM::PC))
5718 return Error(Operands[4]->getStartLoc(),
5719 "writeback register only allowed on system LDM "
5720 "if PC in register-list");
5721 break;
5722 case ARM::sysSTMIA_UPD:
5723 case ARM::sysSTMDA_UPD:
5724 case ARM::sysSTMDB_UPD:
5725 case ARM::sysSTMIB_UPD:
5726 return Error(Operands[2]->getStartLoc(),
5727 "system STM cannot have writeback register");
5728 break;
Chad Rosier8513ffb2012-08-30 23:20:38 +00005729 case ARM::tMUL: {
5730 // The second source operand must be the same register as the destination
5731 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00005732 //
5733 // In this case, we must directly check the parsed operands because the
5734 // cvtThumbMultiply() function is written in such a way that it guarantees
5735 // this first statement is always true for the new Inst. Essentially, the
5736 // destination is unconditionally copied into the second source operand
5737 // without checking to see if it matches what we actually parsed.
Chad Rosier8513ffb2012-08-30 23:20:38 +00005738 if (Operands.size() == 6 &&
5739 (((ARMOperand*)Operands[3])->getReg() !=
5740 ((ARMOperand*)Operands[5])->getReg()) &&
5741 (((ARMOperand*)Operands[3])->getReg() !=
5742 ((ARMOperand*)Operands[4])->getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00005743 return Error(Operands[3]->getStartLoc(),
5744 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00005745 }
5746 break;
5747 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005748 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
5749 // so only issue a diagnostic for thumb1. The instructions will be
5750 // switched to the t2 encodings in processInstruction() if necessary.
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005751 case ARM::tPOP: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005752 bool ListContainsBase;
5753 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005754 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005755 return Error(Operands[2]->getStartLoc(),
5756 "registers must be in range r0-r7 or pc");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005757 break;
5758 }
5759 case ARM::tPUSH: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005760 bool ListContainsBase;
5761 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005762 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005763 return Error(Operands[2]->getStartLoc(),
5764 "registers must be in range r0-r7 or lr");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005765 break;
5766 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00005767 case ARM::tSTMIA_UPD: {
Tim Northover08a86602013-10-22 19:00:39 +00005768 bool ListContainsBase, InvalidLowList;
5769 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
5770 0, ListContainsBase);
5771 if (InvalidLowList && !isThumbTwo())
Jim Grosbachd80d1692011-08-23 18:15:37 +00005772 return Error(Operands[4]->getStartLoc(),
5773 "registers must be in range r0-r7");
Tim Northover08a86602013-10-22 19:00:39 +00005774
5775 // This would be converted to a 32-bit stm, but that's not valid if the
5776 // writeback register is in the list.
5777 if (InvalidLowList && ListContainsBase)
5778 return Error(Operands[4]->getStartLoc(),
5779 "writeback operator '!' not allowed when base register "
5780 "in register list");
Jim Grosbachd80d1692011-08-23 18:15:37 +00005781 break;
5782 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00005783 case ARM::tADDrSP: {
5784 // If the non-SP source operand and the destination operand are not the
5785 // same, we need thumb2 (for the wide encoding), or we have an error.
5786 if (!isThumbTwo() &&
5787 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
5788 return Error(Operands[4]->getStartLoc(),
5789 "source register must be the same as destination");
5790 }
5791 break;
5792 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005793 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005794 case ARM::tB:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005795 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<11, 1>())
5796 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005797 break;
5798 case ARM::t2B: {
5799 int op = (Operands[2]->isImm()) ? 2 : 3;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005800 if (!(static_cast<ARMOperand*>(Operands[op]))->isSignedOffset<24, 1>())
5801 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005802 break;
5803 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005804 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005805 case ARM::tBcc:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005806 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<8, 1>())
5807 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005808 break;
5809 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005810 int Op = (Operands[2]->isImm()) ? 2 : 3;
5811 if (!(static_cast<ARMOperand*>(Operands[Op]))->isSignedOffset<20, 1>())
5812 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005813 break;
5814 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005815 }
5816
5817 return false;
5818}
5819
Jim Grosbach1a747242012-01-23 23:45:44 +00005820static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00005821 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005822 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005823 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005824 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5825 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5826 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5827 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5828 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5829 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5830 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
5831 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
5832 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005833
5834 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005835 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5836 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5837 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5838 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5839 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005840
Jim Grosbach1e946a42012-01-24 00:43:12 +00005841 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5842 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5843 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5844 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5845 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005846
Jim Grosbach1e946a42012-01-24 00:43:12 +00005847 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
5848 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
5849 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
5850 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
5851 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00005852
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005853 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005854 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5855 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5856 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5857 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
5858 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5859 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5860 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5861 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5862 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
5863 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5864 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
5865 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
5866 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
5867 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
5868 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005869
Jim Grosbach1a747242012-01-23 23:45:44 +00005870 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005871 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5872 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5873 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5874 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5875 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5876 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5877 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5878 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5879 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5880 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5881 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5882 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5883 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
5884 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
5885 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
5886 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
5887 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
5888 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00005889
Jim Grosbach8e2722c2012-01-24 18:53:13 +00005890 // VST4LN
5891 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5892 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5893 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5894 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
5895 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5896 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5897 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5898 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5899 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
5900 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5901 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
5902 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
5903 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
5904 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
5905 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
5906
Jim Grosbachda70eac2012-01-24 00:58:13 +00005907 // VST4
5908 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5909 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5910 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5911 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5912 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5913 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5914 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5915 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5916 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5917 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5918 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5919 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5920 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
5921 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
5922 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
5923 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
5924 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
5925 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00005926 }
5927}
5928
Jim Grosbach1a747242012-01-23 23:45:44 +00005929static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00005930 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005931 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005932 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005933 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5934 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5935 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5936 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5937 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5938 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5939 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
5940 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
5941 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005942
5943 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005944 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5945 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5946 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5947 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
5948 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5949 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5950 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5951 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5952 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
5953 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5954 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
5955 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
5956 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
5957 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
5958 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005959
Jim Grosbachb78403c2012-01-24 23:47:04 +00005960 // VLD3DUP
5961 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5962 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5963 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5964 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
5965 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPq16_UPD;
5966 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5967 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5968 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5969 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5970 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
5971 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
5972 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5973 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
5974 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
5975 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
5976 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
5977 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
5978 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
5979
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005980 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005981 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5982 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5983 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5984 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
5985 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5986 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5987 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5988 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5989 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
5990 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5991 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
5992 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
5993 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
5994 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
5995 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00005996
5997 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005998 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5999 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6000 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6001 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6002 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6003 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6004 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6005 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6006 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6007 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6008 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6009 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6010 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
6011 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
6012 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
6013 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
6014 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
6015 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00006016
Jim Grosbach14952a02012-01-24 18:37:25 +00006017 // VLD4LN
6018 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6019 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6020 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
6021 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNq16_UPD;
6022 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6023 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6024 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6025 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
6026 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
6027 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6028 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
6029 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
6030 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
6031 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
6032 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
6033
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006034 // VLD4DUP
6035 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6036 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6037 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6038 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
6039 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
6040 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6041 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6042 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6043 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6044 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
6045 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
6046 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6047 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
6048 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
6049 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
6050 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
6051 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
6052 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
6053
Jim Grosbached561fc2012-01-24 00:43:17 +00006054 // VLD4
6055 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6056 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6057 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6058 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6059 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6060 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6061 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6062 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6063 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6064 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6065 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6066 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6067 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
6068 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
6069 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6070 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6071 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6072 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006073 }
6074}
6075
Jim Grosbachafad0532011-11-10 23:42:14 +00006076bool ARMAsmParser::
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006077processInstruction(MCInst &Inst,
6078 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
6079 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006080 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6081 case ARM::LDRT_POST:
6082 case ARM::LDRBT_POST: {
6083 const unsigned Opcode =
6084 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6085 : ARM::LDRBT_POST_IMM;
6086 MCInst TmpInst;
6087 TmpInst.setOpcode(Opcode);
6088 TmpInst.addOperand(Inst.getOperand(0));
6089 TmpInst.addOperand(Inst.getOperand(1));
6090 TmpInst.addOperand(Inst.getOperand(1));
6091 TmpInst.addOperand(MCOperand::CreateReg(0));
6092 TmpInst.addOperand(MCOperand::CreateImm(0));
6093 TmpInst.addOperand(Inst.getOperand(2));
6094 TmpInst.addOperand(Inst.getOperand(3));
6095 Inst = TmpInst;
6096 return true;
6097 }
6098 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6099 case ARM::STRT_POST:
6100 case ARM::STRBT_POST: {
6101 const unsigned Opcode =
6102 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6103 : ARM::STRBT_POST_IMM;
6104 MCInst TmpInst;
6105 TmpInst.setOpcode(Opcode);
6106 TmpInst.addOperand(Inst.getOperand(1));
6107 TmpInst.addOperand(Inst.getOperand(0));
6108 TmpInst.addOperand(Inst.getOperand(1));
6109 TmpInst.addOperand(MCOperand::CreateReg(0));
6110 TmpInst.addOperand(MCOperand::CreateImm(0));
6111 TmpInst.addOperand(Inst.getOperand(2));
6112 TmpInst.addOperand(Inst.getOperand(3));
6113 Inst = TmpInst;
6114 return true;
6115 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006116 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6117 case ARM::ADDri: {
6118 if (Inst.getOperand(1).getReg() != ARM::PC ||
6119 Inst.getOperand(5).getReg() != 0)
6120 return false;
6121 MCInst TmpInst;
6122 TmpInst.setOpcode(ARM::ADR);
6123 TmpInst.addOperand(Inst.getOperand(0));
6124 TmpInst.addOperand(Inst.getOperand(2));
6125 TmpInst.addOperand(Inst.getOperand(3));
6126 TmpInst.addOperand(Inst.getOperand(4));
6127 Inst = TmpInst;
6128 return true;
6129 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006130 // Aliases for alternate PC+imm syntax of LDR instructions.
6131 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006132 // Select the narrow version if the immediate will fit.
6133 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006134 Inst.getOperand(1).getImm() <= 0xff &&
6135 !(static_cast<ARMOperand*>(Operands[2])->isToken() &&
6136 static_cast<ARMOperand*>(Operands[2])->getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006137 Inst.setOpcode(ARM::tLDRpci);
6138 else
6139 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006140 return true;
6141 case ARM::t2LDRBpcrel:
6142 Inst.setOpcode(ARM::t2LDRBpci);
6143 return true;
6144 case ARM::t2LDRHpcrel:
6145 Inst.setOpcode(ARM::t2LDRHpci);
6146 return true;
6147 case ARM::t2LDRSBpcrel:
6148 Inst.setOpcode(ARM::t2LDRSBpci);
6149 return true;
6150 case ARM::t2LDRSHpcrel:
6151 Inst.setOpcode(ARM::t2LDRSHpci);
6152 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006153 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006154 case ARM::VST1LNdWB_register_Asm_8:
6155 case ARM::VST1LNdWB_register_Asm_16:
6156 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006157 MCInst TmpInst;
6158 // Shuffle the operands around so the lane index operand is in the
6159 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006160 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006161 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006162 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6163 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6164 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6165 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6166 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6167 TmpInst.addOperand(Inst.getOperand(1)); // lane
6168 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6169 TmpInst.addOperand(Inst.getOperand(6));
6170 Inst = TmpInst;
6171 return true;
6172 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006173
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006174 case ARM::VST2LNdWB_register_Asm_8:
6175 case ARM::VST2LNdWB_register_Asm_16:
6176 case ARM::VST2LNdWB_register_Asm_32:
6177 case ARM::VST2LNqWB_register_Asm_16:
6178 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006179 MCInst TmpInst;
6180 // Shuffle the operands around so the lane index operand is in the
6181 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006182 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006183 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006184 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6185 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6186 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6187 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6188 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006189 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6190 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006191 TmpInst.addOperand(Inst.getOperand(1)); // lane
6192 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6193 TmpInst.addOperand(Inst.getOperand(6));
6194 Inst = TmpInst;
6195 return true;
6196 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006197
6198 case ARM::VST3LNdWB_register_Asm_8:
6199 case ARM::VST3LNdWB_register_Asm_16:
6200 case ARM::VST3LNdWB_register_Asm_32:
6201 case ARM::VST3LNqWB_register_Asm_16:
6202 case ARM::VST3LNqWB_register_Asm_32: {
6203 MCInst TmpInst;
6204 // Shuffle the operands around so the lane index operand is in the
6205 // right place.
6206 unsigned Spacing;
6207 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6208 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6209 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6210 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6211 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6212 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6213 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6214 Spacing));
6215 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6216 Spacing * 2));
6217 TmpInst.addOperand(Inst.getOperand(1)); // lane
6218 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6219 TmpInst.addOperand(Inst.getOperand(6));
6220 Inst = TmpInst;
6221 return true;
6222 }
6223
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006224 case ARM::VST4LNdWB_register_Asm_8:
6225 case ARM::VST4LNdWB_register_Asm_16:
6226 case ARM::VST4LNdWB_register_Asm_32:
6227 case ARM::VST4LNqWB_register_Asm_16:
6228 case ARM::VST4LNqWB_register_Asm_32: {
6229 MCInst TmpInst;
6230 // Shuffle the operands around so the lane index operand is in the
6231 // right place.
6232 unsigned Spacing;
6233 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6234 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6235 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6236 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6237 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6238 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6239 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6240 Spacing));
6241 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6242 Spacing * 2));
6243 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6244 Spacing * 3));
6245 TmpInst.addOperand(Inst.getOperand(1)); // lane
6246 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6247 TmpInst.addOperand(Inst.getOperand(6));
6248 Inst = TmpInst;
6249 return true;
6250 }
6251
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006252 case ARM::VST1LNdWB_fixed_Asm_8:
6253 case ARM::VST1LNdWB_fixed_Asm_16:
6254 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006255 MCInst TmpInst;
6256 // Shuffle the operands around so the lane index operand is in the
6257 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006258 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006259 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006260 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6261 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6262 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6263 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6264 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6265 TmpInst.addOperand(Inst.getOperand(1)); // lane
6266 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6267 TmpInst.addOperand(Inst.getOperand(5));
6268 Inst = TmpInst;
6269 return true;
6270 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006271
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006272 case ARM::VST2LNdWB_fixed_Asm_8:
6273 case ARM::VST2LNdWB_fixed_Asm_16:
6274 case ARM::VST2LNdWB_fixed_Asm_32:
6275 case ARM::VST2LNqWB_fixed_Asm_16:
6276 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006277 MCInst TmpInst;
6278 // Shuffle the operands around so the lane index operand is in the
6279 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006280 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006281 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006282 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6283 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6284 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6285 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6286 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006287 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6288 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006289 TmpInst.addOperand(Inst.getOperand(1)); // lane
6290 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6291 TmpInst.addOperand(Inst.getOperand(5));
6292 Inst = TmpInst;
6293 return true;
6294 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006295
6296 case ARM::VST3LNdWB_fixed_Asm_8:
6297 case ARM::VST3LNdWB_fixed_Asm_16:
6298 case ARM::VST3LNdWB_fixed_Asm_32:
6299 case ARM::VST3LNqWB_fixed_Asm_16:
6300 case ARM::VST3LNqWB_fixed_Asm_32: {
6301 MCInst TmpInst;
6302 // Shuffle the operands around so the lane index operand is in the
6303 // right place.
6304 unsigned Spacing;
6305 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6306 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6307 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6308 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6309 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6310 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6311 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6312 Spacing));
6313 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6314 Spacing * 2));
6315 TmpInst.addOperand(Inst.getOperand(1)); // lane
6316 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6317 TmpInst.addOperand(Inst.getOperand(5));
6318 Inst = TmpInst;
6319 return true;
6320 }
6321
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006322 case ARM::VST4LNdWB_fixed_Asm_8:
6323 case ARM::VST4LNdWB_fixed_Asm_16:
6324 case ARM::VST4LNdWB_fixed_Asm_32:
6325 case ARM::VST4LNqWB_fixed_Asm_16:
6326 case ARM::VST4LNqWB_fixed_Asm_32: {
6327 MCInst TmpInst;
6328 // Shuffle the operands around so the lane index operand is in the
6329 // right place.
6330 unsigned Spacing;
6331 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6332 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6333 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6334 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6335 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6336 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6337 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6338 Spacing));
6339 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6340 Spacing * 2));
6341 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6342 Spacing * 3));
6343 TmpInst.addOperand(Inst.getOperand(1)); // lane
6344 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6345 TmpInst.addOperand(Inst.getOperand(5));
6346 Inst = TmpInst;
6347 return true;
6348 }
6349
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006350 case ARM::VST1LNdAsm_8:
6351 case ARM::VST1LNdAsm_16:
6352 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006353 MCInst TmpInst;
6354 // Shuffle the operands around so the lane index operand is in the
6355 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006356 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006357 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006358 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6359 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6360 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6361 TmpInst.addOperand(Inst.getOperand(1)); // lane
6362 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6363 TmpInst.addOperand(Inst.getOperand(5));
6364 Inst = TmpInst;
6365 return true;
6366 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006367
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006368 case ARM::VST2LNdAsm_8:
6369 case ARM::VST2LNdAsm_16:
6370 case ARM::VST2LNdAsm_32:
6371 case ARM::VST2LNqAsm_16:
6372 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006373 MCInst TmpInst;
6374 // Shuffle the operands around so the lane index operand is in the
6375 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006376 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006377 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006378 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6379 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6380 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006381 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6382 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006383 TmpInst.addOperand(Inst.getOperand(1)); // lane
6384 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6385 TmpInst.addOperand(Inst.getOperand(5));
6386 Inst = TmpInst;
6387 return true;
6388 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006389
6390 case ARM::VST3LNdAsm_8:
6391 case ARM::VST3LNdAsm_16:
6392 case ARM::VST3LNdAsm_32:
6393 case ARM::VST3LNqAsm_16:
6394 case ARM::VST3LNqAsm_32: {
6395 MCInst TmpInst;
6396 // Shuffle the operands around so the lane index operand is in the
6397 // right place.
6398 unsigned Spacing;
6399 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6400 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6401 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6402 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6403 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6404 Spacing));
6405 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6406 Spacing * 2));
6407 TmpInst.addOperand(Inst.getOperand(1)); // lane
6408 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6409 TmpInst.addOperand(Inst.getOperand(5));
6410 Inst = TmpInst;
6411 return true;
6412 }
6413
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006414 case ARM::VST4LNdAsm_8:
6415 case ARM::VST4LNdAsm_16:
6416 case ARM::VST4LNdAsm_32:
6417 case ARM::VST4LNqAsm_16:
6418 case ARM::VST4LNqAsm_32: {
6419 MCInst TmpInst;
6420 // Shuffle the operands around so the lane index operand is in the
6421 // right place.
6422 unsigned Spacing;
6423 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6424 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6425 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6426 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6427 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6428 Spacing));
6429 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6430 Spacing * 2));
6431 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6432 Spacing * 3));
6433 TmpInst.addOperand(Inst.getOperand(1)); // lane
6434 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6435 TmpInst.addOperand(Inst.getOperand(5));
6436 Inst = TmpInst;
6437 return true;
6438 }
6439
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006440 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006441 case ARM::VLD1LNdWB_register_Asm_8:
6442 case ARM::VLD1LNdWB_register_Asm_16:
6443 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006444 MCInst TmpInst;
6445 // Shuffle the operands around so the lane index operand is in the
6446 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006447 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006448 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006449 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6450 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6451 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6452 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6453 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6454 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6455 TmpInst.addOperand(Inst.getOperand(1)); // lane
6456 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6457 TmpInst.addOperand(Inst.getOperand(6));
6458 Inst = TmpInst;
6459 return true;
6460 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006461
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006462 case ARM::VLD2LNdWB_register_Asm_8:
6463 case ARM::VLD2LNdWB_register_Asm_16:
6464 case ARM::VLD2LNdWB_register_Asm_32:
6465 case ARM::VLD2LNqWB_register_Asm_16:
6466 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006467 MCInst TmpInst;
6468 // Shuffle the operands around so the lane index operand is in the
6469 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006470 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006471 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006472 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006473 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6474 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006475 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6476 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6477 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6478 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6479 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006480 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6481 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006482 TmpInst.addOperand(Inst.getOperand(1)); // lane
6483 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6484 TmpInst.addOperand(Inst.getOperand(6));
6485 Inst = TmpInst;
6486 return true;
6487 }
6488
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006489 case ARM::VLD3LNdWB_register_Asm_8:
6490 case ARM::VLD3LNdWB_register_Asm_16:
6491 case ARM::VLD3LNdWB_register_Asm_32:
6492 case ARM::VLD3LNqWB_register_Asm_16:
6493 case ARM::VLD3LNqWB_register_Asm_32: {
6494 MCInst TmpInst;
6495 // Shuffle the operands around so the lane index operand is in the
6496 // right place.
6497 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006498 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006499 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6500 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6501 Spacing));
6502 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006503 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006504 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6505 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6506 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6507 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6508 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6509 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6510 Spacing));
6511 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006512 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006513 TmpInst.addOperand(Inst.getOperand(1)); // lane
6514 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6515 TmpInst.addOperand(Inst.getOperand(6));
6516 Inst = TmpInst;
6517 return true;
6518 }
6519
Jim Grosbach14952a02012-01-24 18:37:25 +00006520 case ARM::VLD4LNdWB_register_Asm_8:
6521 case ARM::VLD4LNdWB_register_Asm_16:
6522 case ARM::VLD4LNdWB_register_Asm_32:
6523 case ARM::VLD4LNqWB_register_Asm_16:
6524 case ARM::VLD4LNqWB_register_Asm_32: {
6525 MCInst TmpInst;
6526 // Shuffle the operands around so the lane index operand is in the
6527 // right place.
6528 unsigned Spacing;
6529 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6530 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6531 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6532 Spacing));
6533 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6534 Spacing * 2));
6535 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6536 Spacing * 3));
6537 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6538 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6539 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6540 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6541 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6542 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6543 Spacing));
6544 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6545 Spacing * 2));
6546 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6547 Spacing * 3));
6548 TmpInst.addOperand(Inst.getOperand(1)); // lane
6549 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6550 TmpInst.addOperand(Inst.getOperand(6));
6551 Inst = TmpInst;
6552 return true;
6553 }
6554
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006555 case ARM::VLD1LNdWB_fixed_Asm_8:
6556 case ARM::VLD1LNdWB_fixed_Asm_16:
6557 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006558 MCInst TmpInst;
6559 // Shuffle the operands around so the lane index operand is in the
6560 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006561 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006562 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006563 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6564 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6565 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6566 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6567 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6568 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6569 TmpInst.addOperand(Inst.getOperand(1)); // lane
6570 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6571 TmpInst.addOperand(Inst.getOperand(5));
6572 Inst = TmpInst;
6573 return true;
6574 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006575
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006576 case ARM::VLD2LNdWB_fixed_Asm_8:
6577 case ARM::VLD2LNdWB_fixed_Asm_16:
6578 case ARM::VLD2LNdWB_fixed_Asm_32:
6579 case ARM::VLD2LNqWB_fixed_Asm_16:
6580 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006581 MCInst TmpInst;
6582 // Shuffle the operands around so the lane index operand is in the
6583 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006584 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006585 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006586 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006587 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6588 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006589 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6590 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6591 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6592 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6593 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006594 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6595 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006596 TmpInst.addOperand(Inst.getOperand(1)); // lane
6597 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6598 TmpInst.addOperand(Inst.getOperand(5));
6599 Inst = TmpInst;
6600 return true;
6601 }
6602
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006603 case ARM::VLD3LNdWB_fixed_Asm_8:
6604 case ARM::VLD3LNdWB_fixed_Asm_16:
6605 case ARM::VLD3LNdWB_fixed_Asm_32:
6606 case ARM::VLD3LNqWB_fixed_Asm_16:
6607 case ARM::VLD3LNqWB_fixed_Asm_32: {
6608 MCInst TmpInst;
6609 // Shuffle the operands around so the lane index operand is in the
6610 // right place.
6611 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006612 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006613 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6614 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6615 Spacing));
6616 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006617 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006618 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6619 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6620 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6621 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6622 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6623 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6624 Spacing));
6625 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006626 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006627 TmpInst.addOperand(Inst.getOperand(1)); // lane
6628 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6629 TmpInst.addOperand(Inst.getOperand(5));
6630 Inst = TmpInst;
6631 return true;
6632 }
6633
Jim Grosbach14952a02012-01-24 18:37:25 +00006634 case ARM::VLD4LNdWB_fixed_Asm_8:
6635 case ARM::VLD4LNdWB_fixed_Asm_16:
6636 case ARM::VLD4LNdWB_fixed_Asm_32:
6637 case ARM::VLD4LNqWB_fixed_Asm_16:
6638 case ARM::VLD4LNqWB_fixed_Asm_32: {
6639 MCInst TmpInst;
6640 // Shuffle the operands around so the lane index operand is in the
6641 // right place.
6642 unsigned Spacing;
6643 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6644 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6645 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6646 Spacing));
6647 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6648 Spacing * 2));
6649 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6650 Spacing * 3));
6651 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6652 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6653 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6654 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6655 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6656 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6657 Spacing));
6658 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6659 Spacing * 2));
6660 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6661 Spacing * 3));
6662 TmpInst.addOperand(Inst.getOperand(1)); // lane
6663 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6664 TmpInst.addOperand(Inst.getOperand(5));
6665 Inst = TmpInst;
6666 return true;
6667 }
6668
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006669 case ARM::VLD1LNdAsm_8:
6670 case ARM::VLD1LNdAsm_16:
6671 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00006672 MCInst TmpInst;
6673 // Shuffle the operands around so the lane index operand is in the
6674 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006675 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006676 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00006677 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6678 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6679 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6680 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6681 TmpInst.addOperand(Inst.getOperand(1)); // lane
6682 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6683 TmpInst.addOperand(Inst.getOperand(5));
6684 Inst = TmpInst;
6685 return true;
6686 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006687
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006688 case ARM::VLD2LNdAsm_8:
6689 case ARM::VLD2LNdAsm_16:
6690 case ARM::VLD2LNdAsm_32:
6691 case ARM::VLD2LNqAsm_16:
6692 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006693 MCInst TmpInst;
6694 // Shuffle the operands around so the lane index operand is in the
6695 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006696 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006697 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006698 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006699 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6700 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006701 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6702 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6703 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006704 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6705 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006706 TmpInst.addOperand(Inst.getOperand(1)); // lane
6707 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6708 TmpInst.addOperand(Inst.getOperand(5));
6709 Inst = TmpInst;
6710 return true;
6711 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006712
6713 case ARM::VLD3LNdAsm_8:
6714 case ARM::VLD3LNdAsm_16:
6715 case ARM::VLD3LNdAsm_32:
6716 case ARM::VLD3LNqAsm_16:
6717 case ARM::VLD3LNqAsm_32: {
6718 MCInst TmpInst;
6719 // Shuffle the operands around so the lane index operand is in the
6720 // right place.
6721 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006722 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006723 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6724 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6725 Spacing));
6726 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006727 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006728 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6729 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6730 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6731 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6732 Spacing));
6733 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006734 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006735 TmpInst.addOperand(Inst.getOperand(1)); // lane
6736 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6737 TmpInst.addOperand(Inst.getOperand(5));
6738 Inst = TmpInst;
6739 return true;
6740 }
6741
Jim Grosbach14952a02012-01-24 18:37:25 +00006742 case ARM::VLD4LNdAsm_8:
6743 case ARM::VLD4LNdAsm_16:
6744 case ARM::VLD4LNdAsm_32:
6745 case ARM::VLD4LNqAsm_16:
6746 case ARM::VLD4LNqAsm_32: {
6747 MCInst TmpInst;
6748 // Shuffle the operands around so the lane index operand is in the
6749 // right place.
6750 unsigned Spacing;
6751 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6752 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6753 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6754 Spacing));
6755 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6756 Spacing * 2));
6757 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6758 Spacing * 3));
6759 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6760 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6761 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6762 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6763 Spacing));
6764 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6765 Spacing * 2));
6766 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6767 Spacing * 3));
6768 TmpInst.addOperand(Inst.getOperand(1)); // lane
6769 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6770 TmpInst.addOperand(Inst.getOperand(5));
6771 Inst = TmpInst;
6772 return true;
6773 }
6774
Jim Grosbachb78403c2012-01-24 23:47:04 +00006775 // VLD3DUP single 3-element structure to all lanes instructions.
6776 case ARM::VLD3DUPdAsm_8:
6777 case ARM::VLD3DUPdAsm_16:
6778 case ARM::VLD3DUPdAsm_32:
6779 case ARM::VLD3DUPqAsm_8:
6780 case ARM::VLD3DUPqAsm_16:
6781 case ARM::VLD3DUPqAsm_32: {
6782 MCInst TmpInst;
6783 unsigned Spacing;
6784 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6785 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6786 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6787 Spacing));
6788 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6789 Spacing * 2));
6790 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6791 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6792 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6793 TmpInst.addOperand(Inst.getOperand(4));
6794 Inst = TmpInst;
6795 return true;
6796 }
6797
6798 case ARM::VLD3DUPdWB_fixed_Asm_8:
6799 case ARM::VLD3DUPdWB_fixed_Asm_16:
6800 case ARM::VLD3DUPdWB_fixed_Asm_32:
6801 case ARM::VLD3DUPqWB_fixed_Asm_8:
6802 case ARM::VLD3DUPqWB_fixed_Asm_16:
6803 case ARM::VLD3DUPqWB_fixed_Asm_32: {
6804 MCInst TmpInst;
6805 unsigned Spacing;
6806 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6807 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6808 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6809 Spacing));
6810 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6811 Spacing * 2));
6812 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6813 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6814 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6815 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6816 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6817 TmpInst.addOperand(Inst.getOperand(4));
6818 Inst = TmpInst;
6819 return true;
6820 }
6821
6822 case ARM::VLD3DUPdWB_register_Asm_8:
6823 case ARM::VLD3DUPdWB_register_Asm_16:
6824 case ARM::VLD3DUPdWB_register_Asm_32:
6825 case ARM::VLD3DUPqWB_register_Asm_8:
6826 case ARM::VLD3DUPqWB_register_Asm_16:
6827 case ARM::VLD3DUPqWB_register_Asm_32: {
6828 MCInst TmpInst;
6829 unsigned Spacing;
6830 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6831 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6832 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6833 Spacing));
6834 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6835 Spacing * 2));
6836 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6837 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6838 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6839 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6840 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6841 TmpInst.addOperand(Inst.getOperand(5));
6842 Inst = TmpInst;
6843 return true;
6844 }
6845
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006846 // VLD3 multiple 3-element structure instructions.
6847 case ARM::VLD3dAsm_8:
6848 case ARM::VLD3dAsm_16:
6849 case ARM::VLD3dAsm_32:
6850 case ARM::VLD3qAsm_8:
6851 case ARM::VLD3qAsm_16:
6852 case ARM::VLD3qAsm_32: {
6853 MCInst TmpInst;
6854 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006855 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006856 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6857 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6858 Spacing));
6859 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6860 Spacing * 2));
6861 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6862 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6863 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6864 TmpInst.addOperand(Inst.getOperand(4));
6865 Inst = TmpInst;
6866 return true;
6867 }
6868
6869 case ARM::VLD3dWB_fixed_Asm_8:
6870 case ARM::VLD3dWB_fixed_Asm_16:
6871 case ARM::VLD3dWB_fixed_Asm_32:
6872 case ARM::VLD3qWB_fixed_Asm_8:
6873 case ARM::VLD3qWB_fixed_Asm_16:
6874 case ARM::VLD3qWB_fixed_Asm_32: {
6875 MCInst TmpInst;
6876 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006877 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006878 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6879 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6880 Spacing));
6881 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6882 Spacing * 2));
6883 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6884 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6885 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6886 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6887 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6888 TmpInst.addOperand(Inst.getOperand(4));
6889 Inst = TmpInst;
6890 return true;
6891 }
6892
6893 case ARM::VLD3dWB_register_Asm_8:
6894 case ARM::VLD3dWB_register_Asm_16:
6895 case ARM::VLD3dWB_register_Asm_32:
6896 case ARM::VLD3qWB_register_Asm_8:
6897 case ARM::VLD3qWB_register_Asm_16:
6898 case ARM::VLD3qWB_register_Asm_32: {
6899 MCInst TmpInst;
6900 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006901 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006902 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6903 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6904 Spacing));
6905 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6906 Spacing * 2));
6907 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6908 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6909 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6910 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6911 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6912 TmpInst.addOperand(Inst.getOperand(5));
6913 Inst = TmpInst;
6914 return true;
6915 }
6916
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006917 // VLD4DUP single 3-element structure to all lanes instructions.
6918 case ARM::VLD4DUPdAsm_8:
6919 case ARM::VLD4DUPdAsm_16:
6920 case ARM::VLD4DUPdAsm_32:
6921 case ARM::VLD4DUPqAsm_8:
6922 case ARM::VLD4DUPqAsm_16:
6923 case ARM::VLD4DUPqAsm_32: {
6924 MCInst TmpInst;
6925 unsigned Spacing;
6926 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6927 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6928 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6929 Spacing));
6930 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6931 Spacing * 2));
6932 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6933 Spacing * 3));
6934 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6935 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6936 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6937 TmpInst.addOperand(Inst.getOperand(4));
6938 Inst = TmpInst;
6939 return true;
6940 }
6941
6942 case ARM::VLD4DUPdWB_fixed_Asm_8:
6943 case ARM::VLD4DUPdWB_fixed_Asm_16:
6944 case ARM::VLD4DUPdWB_fixed_Asm_32:
6945 case ARM::VLD4DUPqWB_fixed_Asm_8:
6946 case ARM::VLD4DUPqWB_fixed_Asm_16:
6947 case ARM::VLD4DUPqWB_fixed_Asm_32: {
6948 MCInst TmpInst;
6949 unsigned Spacing;
6950 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6951 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6952 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6953 Spacing));
6954 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6955 Spacing * 2));
6956 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6957 Spacing * 3));
6958 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6959 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6960 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6961 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6962 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6963 TmpInst.addOperand(Inst.getOperand(4));
6964 Inst = TmpInst;
6965 return true;
6966 }
6967
6968 case ARM::VLD4DUPdWB_register_Asm_8:
6969 case ARM::VLD4DUPdWB_register_Asm_16:
6970 case ARM::VLD4DUPdWB_register_Asm_32:
6971 case ARM::VLD4DUPqWB_register_Asm_8:
6972 case ARM::VLD4DUPqWB_register_Asm_16:
6973 case ARM::VLD4DUPqWB_register_Asm_32: {
6974 MCInst TmpInst;
6975 unsigned Spacing;
6976 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6977 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6978 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6979 Spacing));
6980 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6981 Spacing * 2));
6982 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6983 Spacing * 3));
6984 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6985 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6986 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6987 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6988 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6989 TmpInst.addOperand(Inst.getOperand(5));
6990 Inst = TmpInst;
6991 return true;
6992 }
6993
6994 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00006995 case ARM::VLD4dAsm_8:
6996 case ARM::VLD4dAsm_16:
6997 case ARM::VLD4dAsm_32:
6998 case ARM::VLD4qAsm_8:
6999 case ARM::VLD4qAsm_16:
7000 case ARM::VLD4qAsm_32: {
7001 MCInst TmpInst;
7002 unsigned Spacing;
7003 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7004 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7005 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7006 Spacing));
7007 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7008 Spacing * 2));
7009 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7010 Spacing * 3));
7011 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7012 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7013 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7014 TmpInst.addOperand(Inst.getOperand(4));
7015 Inst = TmpInst;
7016 return true;
7017 }
7018
7019 case ARM::VLD4dWB_fixed_Asm_8:
7020 case ARM::VLD4dWB_fixed_Asm_16:
7021 case ARM::VLD4dWB_fixed_Asm_32:
7022 case ARM::VLD4qWB_fixed_Asm_8:
7023 case ARM::VLD4qWB_fixed_Asm_16:
7024 case ARM::VLD4qWB_fixed_Asm_32: {
7025 MCInst TmpInst;
7026 unsigned Spacing;
7027 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7028 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7029 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7030 Spacing));
7031 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7032 Spacing * 2));
7033 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7034 Spacing * 3));
7035 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7036 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7037 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7038 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7039 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7040 TmpInst.addOperand(Inst.getOperand(4));
7041 Inst = TmpInst;
7042 return true;
7043 }
7044
7045 case ARM::VLD4dWB_register_Asm_8:
7046 case ARM::VLD4dWB_register_Asm_16:
7047 case ARM::VLD4dWB_register_Asm_32:
7048 case ARM::VLD4qWB_register_Asm_8:
7049 case ARM::VLD4qWB_register_Asm_16:
7050 case ARM::VLD4qWB_register_Asm_32: {
7051 MCInst TmpInst;
7052 unsigned Spacing;
7053 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7054 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7055 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7056 Spacing));
7057 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7058 Spacing * 2));
7059 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7060 Spacing * 3));
7061 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7062 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7063 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7064 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7065 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7066 TmpInst.addOperand(Inst.getOperand(5));
7067 Inst = TmpInst;
7068 return true;
7069 }
7070
Jim Grosbach1a747242012-01-23 23:45:44 +00007071 // VST3 multiple 3-element structure instructions.
7072 case ARM::VST3dAsm_8:
7073 case ARM::VST3dAsm_16:
7074 case ARM::VST3dAsm_32:
7075 case ARM::VST3qAsm_8:
7076 case ARM::VST3qAsm_16:
7077 case ARM::VST3qAsm_32: {
7078 MCInst TmpInst;
7079 unsigned Spacing;
7080 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7081 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7082 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7083 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7084 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7085 Spacing));
7086 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7087 Spacing * 2));
7088 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7089 TmpInst.addOperand(Inst.getOperand(4));
7090 Inst = TmpInst;
7091 return true;
7092 }
7093
7094 case ARM::VST3dWB_fixed_Asm_8:
7095 case ARM::VST3dWB_fixed_Asm_16:
7096 case ARM::VST3dWB_fixed_Asm_32:
7097 case ARM::VST3qWB_fixed_Asm_8:
7098 case ARM::VST3qWB_fixed_Asm_16:
7099 case ARM::VST3qWB_fixed_Asm_32: {
7100 MCInst TmpInst;
7101 unsigned Spacing;
7102 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7103 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7104 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7105 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7106 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7107 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7108 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7109 Spacing));
7110 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7111 Spacing * 2));
7112 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7113 TmpInst.addOperand(Inst.getOperand(4));
7114 Inst = TmpInst;
7115 return true;
7116 }
7117
7118 case ARM::VST3dWB_register_Asm_8:
7119 case ARM::VST3dWB_register_Asm_16:
7120 case ARM::VST3dWB_register_Asm_32:
7121 case ARM::VST3qWB_register_Asm_8:
7122 case ARM::VST3qWB_register_Asm_16:
7123 case ARM::VST3qWB_register_Asm_32: {
7124 MCInst TmpInst;
7125 unsigned Spacing;
7126 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7127 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7128 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7129 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7130 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7131 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7132 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7133 Spacing));
7134 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7135 Spacing * 2));
7136 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7137 TmpInst.addOperand(Inst.getOperand(5));
7138 Inst = TmpInst;
7139 return true;
7140 }
7141
Jim Grosbachda70eac2012-01-24 00:58:13 +00007142 // VST4 multiple 3-element structure instructions.
7143 case ARM::VST4dAsm_8:
7144 case ARM::VST4dAsm_16:
7145 case ARM::VST4dAsm_32:
7146 case ARM::VST4qAsm_8:
7147 case ARM::VST4qAsm_16:
7148 case ARM::VST4qAsm_32: {
7149 MCInst TmpInst;
7150 unsigned Spacing;
7151 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7152 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7153 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7154 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7155 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7156 Spacing));
7157 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7158 Spacing * 2));
7159 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7160 Spacing * 3));
7161 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7162 TmpInst.addOperand(Inst.getOperand(4));
7163 Inst = TmpInst;
7164 return true;
7165 }
7166
7167 case ARM::VST4dWB_fixed_Asm_8:
7168 case ARM::VST4dWB_fixed_Asm_16:
7169 case ARM::VST4dWB_fixed_Asm_32:
7170 case ARM::VST4qWB_fixed_Asm_8:
7171 case ARM::VST4qWB_fixed_Asm_16:
7172 case ARM::VST4qWB_fixed_Asm_32: {
7173 MCInst TmpInst;
7174 unsigned Spacing;
7175 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7176 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7177 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7178 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7179 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7180 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7181 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7182 Spacing));
7183 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7184 Spacing * 2));
7185 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7186 Spacing * 3));
7187 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7188 TmpInst.addOperand(Inst.getOperand(4));
7189 Inst = TmpInst;
7190 return true;
7191 }
7192
7193 case ARM::VST4dWB_register_Asm_8:
7194 case ARM::VST4dWB_register_Asm_16:
7195 case ARM::VST4dWB_register_Asm_32:
7196 case ARM::VST4qWB_register_Asm_8:
7197 case ARM::VST4qWB_register_Asm_16:
7198 case ARM::VST4qWB_register_Asm_32: {
7199 MCInst TmpInst;
7200 unsigned Spacing;
7201 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7202 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7203 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7204 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7205 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7206 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7207 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7208 Spacing));
7209 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7210 Spacing * 2));
7211 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7212 Spacing * 3));
7213 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7214 TmpInst.addOperand(Inst.getOperand(5));
7215 Inst = TmpInst;
7216 return true;
7217 }
7218
Jim Grosbachad66de12012-04-11 00:15:16 +00007219 // Handle encoding choice for the shift-immediate instructions.
7220 case ARM::t2LSLri:
7221 case ARM::t2LSRri:
7222 case ARM::t2ASRri: {
7223 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7224 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7225 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
7226 !(static_cast<ARMOperand*>(Operands[3])->isToken() &&
7227 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w")) {
7228 unsigned NewOpc;
7229 switch (Inst.getOpcode()) {
7230 default: llvm_unreachable("unexpected opcode");
7231 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7232 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7233 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7234 }
7235 // The Thumb1 operands aren't in the same order. Awesome, eh?
7236 MCInst TmpInst;
7237 TmpInst.setOpcode(NewOpc);
7238 TmpInst.addOperand(Inst.getOperand(0));
7239 TmpInst.addOperand(Inst.getOperand(5));
7240 TmpInst.addOperand(Inst.getOperand(1));
7241 TmpInst.addOperand(Inst.getOperand(2));
7242 TmpInst.addOperand(Inst.getOperand(3));
7243 TmpInst.addOperand(Inst.getOperand(4));
7244 Inst = TmpInst;
7245 return true;
7246 }
7247 return false;
7248 }
7249
Jim Grosbach485e5622011-12-13 22:45:11 +00007250 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007251 case ARM::t2MOVsr:
7252 case ARM::t2MOVSsr: {
7253 // Which instruction to expand to depends on the CCOut operand and
7254 // whether we're in an IT block if the register operands are low
7255 // registers.
7256 bool isNarrow = false;
7257 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7258 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7259 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7260 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7261 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7262 isNarrow = true;
7263 MCInst TmpInst;
7264 unsigned newOpc;
7265 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7266 default: llvm_unreachable("unexpected opcode!");
7267 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7268 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7269 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7270 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7271 }
7272 TmpInst.setOpcode(newOpc);
7273 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7274 if (isNarrow)
7275 TmpInst.addOperand(MCOperand::CreateReg(
7276 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7277 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7278 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7279 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7280 TmpInst.addOperand(Inst.getOperand(5));
7281 if (!isNarrow)
7282 TmpInst.addOperand(MCOperand::CreateReg(
7283 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7284 Inst = TmpInst;
7285 return true;
7286 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007287 case ARM::t2MOVsi:
7288 case ARM::t2MOVSsi: {
7289 // Which instruction to expand to depends on the CCOut operand and
7290 // whether we're in an IT block if the register operands are low
7291 // registers.
7292 bool isNarrow = false;
7293 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7294 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7295 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7296 isNarrow = true;
7297 MCInst TmpInst;
7298 unsigned newOpc;
7299 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7300 default: llvm_unreachable("unexpected opcode!");
7301 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7302 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7303 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7304 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007305 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007306 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007307 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7308 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007309 TmpInst.setOpcode(newOpc);
7310 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7311 if (isNarrow)
7312 TmpInst.addOperand(MCOperand::CreateReg(
7313 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7314 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007315 if (newOpc != ARM::t2RRX)
Benjamin Kramerbde91762012-06-02 10:20:22 +00007316 TmpInst.addOperand(MCOperand::CreateImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00007317 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7318 TmpInst.addOperand(Inst.getOperand(4));
7319 if (!isNarrow)
7320 TmpInst.addOperand(MCOperand::CreateReg(
7321 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7322 Inst = TmpInst;
7323 return true;
7324 }
7325 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00007326 case ARM::ASRr:
7327 case ARM::LSRr:
7328 case ARM::LSLr:
7329 case ARM::RORr: {
7330 ARM_AM::ShiftOpc ShiftTy;
7331 switch(Inst.getOpcode()) {
7332 default: llvm_unreachable("unexpected opcode!");
7333 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
7334 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
7335 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
7336 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
7337 }
Jim Grosbachabcac562011-11-16 18:31:45 +00007338 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
7339 MCInst TmpInst;
7340 TmpInst.setOpcode(ARM::MOVsr);
7341 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7342 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7343 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7344 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7345 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7346 TmpInst.addOperand(Inst.getOperand(4));
7347 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7348 Inst = TmpInst;
7349 return true;
7350 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00007351 case ARM::ASRi:
7352 case ARM::LSRi:
7353 case ARM::LSLi:
7354 case ARM::RORi: {
7355 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007356 switch(Inst.getOpcode()) {
7357 default: llvm_unreachable("unexpected opcode!");
7358 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
7359 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
7360 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
7361 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
7362 }
7363 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007364 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00007365 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007366 // A shift by 32 should be encoded as 0 when permitted
7367 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
7368 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007369 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007370 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007371 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007372 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7373 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00007374 if (Opc == ARM::MOVsi)
7375 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00007376 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7377 TmpInst.addOperand(Inst.getOperand(4));
7378 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7379 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007380 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00007381 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007382 case ARM::RRXi: {
7383 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
7384 MCInst TmpInst;
7385 TmpInst.setOpcode(ARM::MOVsi);
7386 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7387 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7388 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7389 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7390 TmpInst.addOperand(Inst.getOperand(3));
7391 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
7392 Inst = TmpInst;
7393 return true;
7394 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00007395 case ARM::t2LDMIA_UPD: {
7396 // If this is a load of a single register, then we should use
7397 // a post-indexed LDR instruction instead, per the ARM ARM.
7398 if (Inst.getNumOperands() != 5)
7399 return false;
7400 MCInst TmpInst;
7401 TmpInst.setOpcode(ARM::t2LDR_POST);
7402 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7403 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7404 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7405 TmpInst.addOperand(MCOperand::CreateImm(4));
7406 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7407 TmpInst.addOperand(Inst.getOperand(3));
7408 Inst = TmpInst;
7409 return true;
7410 }
7411 case ARM::t2STMDB_UPD: {
7412 // If this is a store of a single register, then we should use
7413 // a pre-indexed STR instruction instead, per the ARM ARM.
7414 if (Inst.getNumOperands() != 5)
7415 return false;
7416 MCInst TmpInst;
7417 TmpInst.setOpcode(ARM::t2STR_PRE);
7418 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7419 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7420 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7421 TmpInst.addOperand(MCOperand::CreateImm(-4));
7422 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7423 TmpInst.addOperand(Inst.getOperand(3));
7424 Inst = TmpInst;
7425 return true;
7426 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007427 case ARM::LDMIA_UPD:
7428 // If this is a load of a single register via a 'pop', then we should use
7429 // a post-indexed LDR instruction instead, per the ARM ARM.
7430 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
7431 Inst.getNumOperands() == 5) {
7432 MCInst TmpInst;
7433 TmpInst.setOpcode(ARM::LDR_POST_IMM);
7434 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7435 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7436 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7437 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
7438 TmpInst.addOperand(MCOperand::CreateImm(4));
7439 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7440 TmpInst.addOperand(Inst.getOperand(3));
7441 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007442 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007443 }
7444 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00007445 case ARM::STMDB_UPD:
7446 // If this is a store of a single register via a 'push', then we should use
7447 // a pre-indexed STR instruction instead, per the ARM ARM.
7448 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
7449 Inst.getNumOperands() == 5) {
7450 MCInst TmpInst;
7451 TmpInst.setOpcode(ARM::STR_PRE_IMM);
7452 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7453 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7454 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
7455 TmpInst.addOperand(MCOperand::CreateImm(-4));
7456 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7457 TmpInst.addOperand(Inst.getOperand(3));
7458 Inst = TmpInst;
7459 }
7460 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00007461 case ARM::t2ADDri12:
7462 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
7463 // mnemonic was used (not "addw"), encoding T3 is preferred.
7464 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "add" ||
7465 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7466 break;
7467 Inst.setOpcode(ARM::t2ADDri);
7468 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7469 break;
7470 case ARM::t2SUBri12:
7471 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
7472 // mnemonic was used (not "subw"), encoding T3 is preferred.
7473 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "sub" ||
7474 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7475 break;
7476 Inst.setOpcode(ARM::t2SUBri);
7477 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7478 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007479 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007480 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00007481 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7482 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7483 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007484 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007485 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007486 return true;
7487 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007488 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007489 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007490 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007491 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7492 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7493 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007494 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007495 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007496 return true;
7497 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007498 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00007499 case ARM::t2ADDri:
7500 case ARM::t2SUBri: {
7501 // If the destination and first source operand are the same, and
7502 // the flags are compatible with the current IT status, use encoding T2
7503 // instead of T3. For compatibility with the system 'as'. Make sure the
7504 // wide encoding wasn't explicit.
7505 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00007506 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00007507 (unsigned)Inst.getOperand(2).getImm() > 255 ||
7508 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
7509 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
7510 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7511 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
7512 break;
7513 MCInst TmpInst;
7514 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
7515 ARM::tADDi8 : ARM::tSUBi8);
7516 TmpInst.addOperand(Inst.getOperand(0));
7517 TmpInst.addOperand(Inst.getOperand(5));
7518 TmpInst.addOperand(Inst.getOperand(0));
7519 TmpInst.addOperand(Inst.getOperand(2));
7520 TmpInst.addOperand(Inst.getOperand(3));
7521 TmpInst.addOperand(Inst.getOperand(4));
7522 Inst = TmpInst;
7523 return true;
7524 }
Jim Grosbache489bab2011-12-05 22:16:39 +00007525 case ARM::t2ADDrr: {
7526 // If the destination and first source operand are the same, and
7527 // there's no setting of the flags, use encoding T2 instead of T3.
7528 // Note that this is only for ADD, not SUB. This mirrors the system
7529 // 'as' behaviour. Make sure the wide encoding wasn't explicit.
7530 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
7531 Inst.getOperand(5).getReg() != 0 ||
Jim Grosbachb8c719c2011-12-05 22:27:04 +00007532 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7533 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00007534 break;
7535 MCInst TmpInst;
7536 TmpInst.setOpcode(ARM::tADDhirr);
7537 TmpInst.addOperand(Inst.getOperand(0));
7538 TmpInst.addOperand(Inst.getOperand(0));
7539 TmpInst.addOperand(Inst.getOperand(2));
7540 TmpInst.addOperand(Inst.getOperand(3));
7541 TmpInst.addOperand(Inst.getOperand(4));
7542 Inst = TmpInst;
7543 return true;
7544 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00007545 case ARM::tADDrSP: {
7546 // If the non-SP source operand and the destination operand are not the
7547 // same, we need to use the 32-bit encoding if it's available.
7548 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
7549 Inst.setOpcode(ARM::t2ADDrr);
7550 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7551 return true;
7552 }
7553 break;
7554 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007555 case ARM::tB:
7556 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007557 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007558 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007559 return true;
7560 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007561 break;
7562 case ARM::t2B:
7563 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007564 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007565 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007566 return true;
7567 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007568 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00007569 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007570 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00007571 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00007572 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00007573 return true;
7574 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00007575 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007576 case ARM::tBcc:
7577 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00007578 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007579 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00007580 return true;
7581 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00007582 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007583 case ARM::tLDMIA: {
7584 // If the register list contains any high registers, or if the writeback
7585 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
7586 // instead if we're in Thumb2. Otherwise, this should have generated
7587 // an error in validateInstruction().
7588 unsigned Rn = Inst.getOperand(0).getReg();
7589 bool hasWritebackToken =
7590 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7591 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
7592 bool listContainsBase;
7593 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
7594 (!listContainsBase && !hasWritebackToken) ||
7595 (listContainsBase && hasWritebackToken)) {
7596 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7597 assert (isThumbTwo());
7598 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
7599 // If we're switching to the updating version, we need to insert
7600 // the writeback tied operand.
7601 if (hasWritebackToken)
7602 Inst.insert(Inst.begin(),
7603 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00007604 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007605 }
7606 break;
7607 }
Jim Grosbach099c9762011-09-16 20:50:13 +00007608 case ARM::tSTMIA_UPD: {
7609 // If the register list contains any high registers, we need to use
7610 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7611 // should have generated an error in validateInstruction().
7612 unsigned Rn = Inst.getOperand(0).getReg();
7613 bool listContainsBase;
7614 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
7615 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7616 assert (isThumbTwo());
7617 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00007618 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00007619 }
7620 break;
7621 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007622 case ARM::tPOP: {
7623 bool listContainsBase;
7624 // If the register list contains any high registers, we need to use
7625 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7626 // should have generated an error in validateInstruction().
7627 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007628 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007629 assert (isThumbTwo());
7630 Inst.setOpcode(ARM::t2LDMIA_UPD);
7631 // Add the base register and writeback operands.
7632 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7633 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007634 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007635 }
7636 case ARM::tPUSH: {
7637 bool listContainsBase;
7638 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007639 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007640 assert (isThumbTwo());
7641 Inst.setOpcode(ARM::t2STMDB_UPD);
7642 // Add the base register and writeback operands.
7643 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7644 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007645 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007646 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007647 case ARM::t2MOVi: {
7648 // If we can use the 16-bit encoding and the user didn't explicitly
7649 // request the 32-bit variant, transform it here.
7650 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00007651 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00007652 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
7653 Inst.getOperand(4).getReg() == ARM::CPSR) ||
7654 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007655 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7656 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7657 // The operands aren't in the same order for tMOVi8...
7658 MCInst TmpInst;
7659 TmpInst.setOpcode(ARM::tMOVi8);
7660 TmpInst.addOperand(Inst.getOperand(0));
7661 TmpInst.addOperand(Inst.getOperand(4));
7662 TmpInst.addOperand(Inst.getOperand(1));
7663 TmpInst.addOperand(Inst.getOperand(2));
7664 TmpInst.addOperand(Inst.getOperand(3));
7665 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007666 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007667 }
7668 break;
7669 }
7670 case ARM::t2MOVr: {
7671 // If we can use the 16-bit encoding and the user didn't explicitly
7672 // request the 32-bit variant, transform it here.
7673 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7674 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7675 Inst.getOperand(2).getImm() == ARMCC::AL &&
7676 Inst.getOperand(4).getReg() == ARM::CPSR &&
7677 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7678 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7679 // The operands aren't the same for tMOV[S]r... (no cc_out)
7680 MCInst TmpInst;
7681 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
7682 TmpInst.addOperand(Inst.getOperand(0));
7683 TmpInst.addOperand(Inst.getOperand(1));
7684 TmpInst.addOperand(Inst.getOperand(2));
7685 TmpInst.addOperand(Inst.getOperand(3));
7686 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007687 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007688 }
7689 break;
7690 }
Jim Grosbach82213192011-09-19 20:29:33 +00007691 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00007692 case ARM::t2SXTB:
7693 case ARM::t2UXTH:
7694 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00007695 // If we can use the 16-bit encoding and the user didn't explicitly
7696 // request the 32-bit variant, transform it here.
7697 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7698 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7699 Inst.getOperand(2).getImm() == 0 &&
7700 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7701 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00007702 unsigned NewOpc;
7703 switch (Inst.getOpcode()) {
7704 default: llvm_unreachable("Illegal opcode!");
7705 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
7706 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
7707 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
7708 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
7709 }
Jim Grosbach82213192011-09-19 20:29:33 +00007710 // The operands aren't the same for thumb1 (no rotate operand).
7711 MCInst TmpInst;
7712 TmpInst.setOpcode(NewOpc);
7713 TmpInst.addOperand(Inst.getOperand(0));
7714 TmpInst.addOperand(Inst.getOperand(1));
7715 TmpInst.addOperand(Inst.getOperand(3));
7716 TmpInst.addOperand(Inst.getOperand(4));
7717 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007718 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00007719 }
7720 break;
7721 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007722 case ARM::MOVsi: {
7723 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007724 // rrx shifts and asr/lsr of #32 is encoded as 0
7725 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
7726 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007727 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
7728 // Shifting by zero is accepted as a vanilla 'MOVr'
7729 MCInst TmpInst;
7730 TmpInst.setOpcode(ARM::MOVr);
7731 TmpInst.addOperand(Inst.getOperand(0));
7732 TmpInst.addOperand(Inst.getOperand(1));
7733 TmpInst.addOperand(Inst.getOperand(3));
7734 TmpInst.addOperand(Inst.getOperand(4));
7735 TmpInst.addOperand(Inst.getOperand(5));
7736 Inst = TmpInst;
7737 return true;
7738 }
7739 return false;
7740 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00007741 case ARM::ANDrsi:
7742 case ARM::ORRrsi:
7743 case ARM::EORrsi:
7744 case ARM::BICrsi:
7745 case ARM::SUBrsi:
7746 case ARM::ADDrsi: {
7747 unsigned newOpc;
7748 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
7749 if (SOpc == ARM_AM::rrx) return false;
7750 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00007751 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00007752 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
7753 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
7754 case ARM::EORrsi: newOpc = ARM::EORrr; break;
7755 case ARM::BICrsi: newOpc = ARM::BICrr; break;
7756 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
7757 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
7758 }
7759 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00007760 // The exception is for right shifts, where 0 == 32
7761 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
7762 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00007763 MCInst TmpInst;
7764 TmpInst.setOpcode(newOpc);
7765 TmpInst.addOperand(Inst.getOperand(0));
7766 TmpInst.addOperand(Inst.getOperand(1));
7767 TmpInst.addOperand(Inst.getOperand(2));
7768 TmpInst.addOperand(Inst.getOperand(4));
7769 TmpInst.addOperand(Inst.getOperand(5));
7770 TmpInst.addOperand(Inst.getOperand(6));
7771 Inst = TmpInst;
7772 return true;
7773 }
7774 return false;
7775 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00007776 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007777 case ARM::t2IT: {
7778 // The mask bits for all but the first condition are represented as
7779 // the low bit of the condition code value implies 't'. We currently
7780 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00007781 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007782 MCOperand &MO = Inst.getOperand(1);
7783 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00007784 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00007785 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007786 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007787 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00007788 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00007789 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007790 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00007791
7792 // Set up the IT block state according to the IT instruction we just
7793 // matched.
7794 assert(!inITBlock() && "nested IT blocks?!");
7795 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
7796 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
7797 ITState.CurPosition = 0;
7798 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007799 break;
7800 }
Richard Bartona39625e2012-07-09 16:12:24 +00007801 case ARM::t2LSLrr:
7802 case ARM::t2LSRrr:
7803 case ARM::t2ASRrr:
7804 case ARM::t2SBCrr:
7805 case ARM::t2RORrr:
7806 case ARM::t2BICrr:
7807 {
Richard Bartond5660372012-07-09 16:14:28 +00007808 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007809 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7810 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7811 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007812 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7813 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007814 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7815 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7816 unsigned NewOpc;
7817 switch (Inst.getOpcode()) {
7818 default: llvm_unreachable("unexpected opcode");
7819 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
7820 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
7821 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
7822 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
7823 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
7824 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
7825 }
7826 MCInst TmpInst;
7827 TmpInst.setOpcode(NewOpc);
7828 TmpInst.addOperand(Inst.getOperand(0));
7829 TmpInst.addOperand(Inst.getOperand(5));
7830 TmpInst.addOperand(Inst.getOperand(1));
7831 TmpInst.addOperand(Inst.getOperand(2));
7832 TmpInst.addOperand(Inst.getOperand(3));
7833 TmpInst.addOperand(Inst.getOperand(4));
7834 Inst = TmpInst;
7835 return true;
7836 }
7837 return false;
7838 }
7839 case ARM::t2ANDrr:
7840 case ARM::t2EORrr:
7841 case ARM::t2ADCrr:
7842 case ARM::t2ORRrr:
7843 {
Richard Bartond5660372012-07-09 16:14:28 +00007844 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007845 // These instructions are special in that they are commutable, so shorter encodings
7846 // are available more often.
7847 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7848 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7849 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
7850 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007851 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7852 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007853 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7854 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7855 unsigned NewOpc;
7856 switch (Inst.getOpcode()) {
7857 default: llvm_unreachable("unexpected opcode");
7858 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
7859 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
7860 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
7861 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
7862 }
7863 MCInst TmpInst;
7864 TmpInst.setOpcode(NewOpc);
7865 TmpInst.addOperand(Inst.getOperand(0));
7866 TmpInst.addOperand(Inst.getOperand(5));
7867 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
7868 TmpInst.addOperand(Inst.getOperand(1));
7869 TmpInst.addOperand(Inst.getOperand(2));
7870 } else {
7871 TmpInst.addOperand(Inst.getOperand(2));
7872 TmpInst.addOperand(Inst.getOperand(1));
7873 }
7874 TmpInst.addOperand(Inst.getOperand(3));
7875 TmpInst.addOperand(Inst.getOperand(4));
7876 Inst = TmpInst;
7877 return true;
7878 }
7879 return false;
7880 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007881 }
Jim Grosbachafad0532011-11-10 23:42:14 +00007882 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007883}
7884
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007885unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
7886 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
7887 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007888 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00007889 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007890 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
7891 assert(MCID.hasOptionalDef() &&
7892 "optionally flag setting instruction missing optional def operand");
7893 assert(MCID.NumOperands == Inst.getNumOperands() &&
7894 "operand count mismatch!");
7895 // Find the optional-def operand (cc_out).
7896 unsigned OpNo;
7897 for (OpNo = 0;
7898 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
7899 ++OpNo)
7900 ;
7901 // If we're parsing Thumb1, reject it completely.
7902 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
7903 return Match_MnemonicFail;
7904 // If we're parsing Thumb2, which form is legal depends on whether we're
7905 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00007906 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
7907 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007908 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00007909 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
7910 inITBlock())
7911 return Match_RequiresNotITBlock;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007912 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007913 // Some high-register supporting Thumb1 encodings only allow both registers
7914 // to be from r0-r7 when in Thumb2.
7915 else if (Opc == ARM::tADDhirr && isThumbOne() &&
7916 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7917 isARMLowRegister(Inst.getOperand(2).getReg()))
7918 return Match_RequiresThumb2;
7919 // Others only require ARMv6 or later.
Jim Grosbachf86cd372011-08-19 20:46:54 +00007920 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007921 isARMLowRegister(Inst.getOperand(0).getReg()) &&
7922 isARMLowRegister(Inst.getOperand(1).getReg()))
7923 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007924 return Match_Success;
7925}
7926
Jim Grosbach5117ef72012-04-24 22:40:08 +00007927static const char *getSubtargetFeatureName(unsigned Val);
Chris Lattner9487de62010-10-28 21:28:01 +00007928bool ARMAsmParser::
Chad Rosier49963552012-10-13 00:26:04 +00007929MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Chris Lattner9487de62010-10-28 21:28:01 +00007930 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +00007931 MCStreamer &Out, unsigned &ErrorInfo,
7932 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00007933 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00007934 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00007935
Chad Rosier2f480a82012-10-12 22:53:36 +00007936 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Chad Rosier49963552012-10-13 00:26:04 +00007937 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00007938 switch (MatchResult) {
Jim Grosbach120a96a2011-08-15 23:03:29 +00007939 default: break;
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007940 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007941 // Context sensitive operand constraints aren't handled by the matcher,
7942 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007943 if (validateInstruction(Inst, Operands)) {
7944 // Still progress the IT block, otherwise one wrong condition causes
7945 // nasty cascading errors.
7946 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007947 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007948 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007949
Amara Emerson52cfb6a2013-10-03 09:31:51 +00007950 { // processInstruction() updates inITBlock state, we need to save it away
7951 bool wasInITBlock = inITBlock();
7952
7953 // Some instructions need post-processing to, for example, tweak which
7954 // encoding is selected. Loop on it while changes happen so the
7955 // individual transformations can chain off each other. E.g.,
7956 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
7957 while (processInstruction(Inst, Operands))
7958 ;
7959
7960 // Only after the instruction is fully processed, we can validate it
7961 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00007962 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00007963 Warning(IDLoc, "deprecated instruction in IT block");
7964 }
7965 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007966
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007967 // Only move forward at the very end so that everything in validate
7968 // and process gets a consistent answer about whether we're in an IT
7969 // block.
7970 forwardITPosition();
7971
Jim Grosbach82f76d12012-01-25 19:52:01 +00007972 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
7973 // doesn't actually encode.
7974 if (Inst.getOpcode() == ARM::ITasm)
7975 return false;
7976
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00007977 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +00007978 Out.EmitInstruction(Inst, STI);
Chris Lattner9487de62010-10-28 21:28:01 +00007979 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00007980 case Match_MissingFeature: {
7981 assert(ErrorInfo && "Unknown missing feature!");
7982 // Special case the error message for the very common case where only
7983 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
7984 std::string Msg = "instruction requires:";
7985 unsigned Mask = 1;
7986 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
7987 if (ErrorInfo & Mask) {
7988 Msg += " ";
7989 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
7990 }
7991 Mask <<= 1;
7992 }
7993 return Error(IDLoc, Msg);
7994 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007995 case Match_InvalidOperand: {
7996 SMLoc ErrorLoc = IDLoc;
7997 if (ErrorInfo != ~0U) {
7998 if (ErrorInfo >= Operands.size())
7999 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00008000
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008001 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
8002 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8003 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008004
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008005 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00008006 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008007 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00008008 return Error(IDLoc, "invalid instruction",
8009 ((ARMOperand*)Operands[0])->getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00008010 case Match_RequiresNotITBlock:
8011 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008012 case Match_RequiresITBlock:
8013 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008014 case Match_RequiresV6:
8015 return Error(IDLoc, "instruction variant requires ARMv6 or later");
8016 case Match_RequiresThumb2:
8017 return Error(IDLoc, "instruction variant requires Thumb2");
Jim Grosbach087affe2012-06-22 23:56:48 +00008018 case Match_ImmRange0_15: {
8019 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
8020 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8021 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
8022 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008023 case Match_ImmRange0_239: {
8024 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
8025 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8026 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
8027 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008028 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008029
Eric Christopher91d7b902010-10-29 09:26:59 +00008030 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00008031}
8032
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008033/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00008034bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
8035 StringRef IDVal = DirectiveID.getIdentifier();
8036 if (IDVal == ".word")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008037 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008038 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008039 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00008040 else if (IDVal == ".arm")
8041 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008042 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008043 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008044 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008045 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008046 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008047 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00008048 else if (IDVal == ".unreq")
8049 return parseDirectiveUnreq(DirectiveID.getLoc());
Jason W Kim135d2442011-12-20 17:38:12 +00008050 else if (IDVal == ".arch")
8051 return parseDirectiveArch(DirectiveID.getLoc());
8052 else if (IDVal == ".eabi_attribute")
8053 return parseDirectiveEabiAttr(DirectiveID.getLoc());
Logan Chien8cbb80d2013-10-28 17:51:12 +00008054 else if (IDVal == ".cpu")
8055 return parseDirectiveCPU(DirectiveID.getLoc());
8056 else if (IDVal == ".fpu")
8057 return parseDirectiveFPU(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00008058 else if (IDVal == ".fnstart")
8059 return parseDirectiveFnStart(DirectiveID.getLoc());
8060 else if (IDVal == ".fnend")
8061 return parseDirectiveFnEnd(DirectiveID.getLoc());
8062 else if (IDVal == ".cantunwind")
8063 return parseDirectiveCantUnwind(DirectiveID.getLoc());
8064 else if (IDVal == ".personality")
8065 return parseDirectivePersonality(DirectiveID.getLoc());
8066 else if (IDVal == ".handlerdata")
8067 return parseDirectiveHandlerData(DirectiveID.getLoc());
8068 else if (IDVal == ".setfp")
8069 return parseDirectiveSetFP(DirectiveID.getLoc());
8070 else if (IDVal == ".pad")
8071 return parseDirectivePad(DirectiveID.getLoc());
8072 else if (IDVal == ".save")
8073 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
8074 else if (IDVal == ".vsave")
8075 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008076 else if (IDVal == ".inst")
8077 return parseDirectiveInst(DirectiveID.getLoc());
8078 else if (IDVal == ".inst.n")
8079 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
8080 else if (IDVal == ".inst.w")
8081 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008082 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008083 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008084 else if (IDVal == ".even")
8085 return parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008086 else if (IDVal == ".personalityindex")
8087 return parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008088 else if (IDVal == ".unwind_raw")
8089 return parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00008090 else if (IDVal == ".tlsdescseq")
8091 return parseDirectiveTLSDescSeq(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008092 else if (IDVal == ".movsp")
8093 return parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00008094 else if (IDVal == ".object_arch")
8095 return parseDirectiveObjectArch(DirectiveID.getLoc());
Kevin Enderbyccab3172009-09-15 00:27:25 +00008096 return true;
8097}
8098
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008099/// parseDirectiveWord
Kevin Enderbyccab3172009-09-15 00:27:25 +00008100/// ::= .word [ expression (, expression)* ]
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008101bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyccab3172009-09-15 00:27:25 +00008102 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8103 for (;;) {
8104 const MCExpr *Value;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008105 if (getParser().parseExpression(Value)) {
8106 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008107 return false;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008108 }
Kevin Enderbyccab3172009-09-15 00:27:25 +00008109
Eric Christopherbf7bc492013-01-09 03:52:05 +00008110 getParser().getStreamer().EmitValue(Value, Size);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008111
8112 if (getLexer().is(AsmToken::EndOfStatement))
8113 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00008114
Kevin Enderbyccab3172009-09-15 00:27:25 +00008115 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008116 if (getLexer().isNot(AsmToken::Comma)) {
8117 Error(L, "unexpected token in directive");
8118 return false;
8119 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008120 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008121 }
8122 }
8123
Sean Callanana83fd7d2010-01-19 20:27:46 +00008124 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008125 return false;
8126}
8127
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008128/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00008129/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008130bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008131 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8132 Error(L, "unexpected token in directive");
8133 return false;
8134 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008135 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008136
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008137 if (!hasThumb()) {
8138 Error(L, "target does not support Thumb mode");
8139 return false;
8140 }
Tim Northovera2292d02013-06-10 23:20:58 +00008141
Jim Grosbach7f882392011-12-07 18:04:19 +00008142 if (!isThumb())
8143 SwitchMode();
8144 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
8145 return false;
8146}
8147
8148/// parseDirectiveARM
8149/// ::= .arm
8150bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008151 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8152 Error(L, "unexpected token in directive");
8153 return false;
8154 }
Jim Grosbach7f882392011-12-07 18:04:19 +00008155 Parser.Lex();
8156
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008157 if (!hasARM()) {
8158 Error(L, "target does not support ARM mode");
8159 return false;
8160 }
Tim Northovera2292d02013-06-10 23:20:58 +00008161
Jim Grosbach7f882392011-12-07 18:04:19 +00008162 if (isThumb())
8163 SwitchMode();
8164 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008165 return false;
8166}
8167
Tim Northover1744d0a2013-10-25 12:49:50 +00008168void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8169 if (NextSymbolIsThumb) {
8170 getParser().getStreamer().EmitThumbFunc(Symbol);
8171 NextSymbolIsThumb = false;
8172 }
8173}
8174
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008175/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008176/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008177bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00008178 const MCAsmInfo *MAI = getParser().getStreamer().getContext().getAsmInfo();
8179 bool isMachO = MAI->hasSubsectionsViaSymbols();
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008180
Jim Grosbach1152cc02011-12-21 22:30:16 +00008181 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008182 // ELF doesn't
8183 if (isMachO) {
8184 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008185 if (Tok.isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008186 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) {
8187 Error(L, "unexpected token in .thumb_func directive");
8188 return false;
8189 }
8190
Tim Northover1744d0a2013-10-25 12:49:50 +00008191 MCSymbol *Func =
8192 getParser().getContext().GetOrCreateSymbol(Tok.getIdentifier());
8193 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008194 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008195 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008196 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008197 }
8198
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008199 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8200 Error(L, "unexpected token in directive");
8201 return false;
8202 }
Jim Grosbach1152cc02011-12-21 22:30:16 +00008203
Tim Northover1744d0a2013-10-25 12:49:50 +00008204 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008205 return false;
8206}
8207
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008208/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008209/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008210bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008211 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008212 if (Tok.isNot(AsmToken::Identifier)) {
8213 Error(L, "unexpected token in .syntax directive");
8214 return false;
8215 }
8216
Benjamin Kramer92d89982010-07-14 22:38:02 +00008217 StringRef Mode = Tok.getString();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008218 if (Mode == "unified" || Mode == "UNIFIED") {
Sean Callanana83fd7d2010-01-19 20:27:46 +00008219 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008220 } else if (Mode == "divided" || Mode == "DIVIDED") {
8221 Error(L, "'.syntax divided' arm asssembly not supported");
8222 return false;
8223 } else {
8224 Error(L, "unrecognized syntax mode in .syntax directive");
8225 return false;
8226 }
Kevin Enderby146dcf22009-10-15 20:48:48 +00008227
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008228 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8229 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8230 return false;
8231 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008232 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008233
8234 // TODO tell the MC streamer the mode
8235 // getParser().getStreamer().Emit???();
8236 return false;
8237}
8238
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008239/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00008240/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008241bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008242 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008243 if (Tok.isNot(AsmToken::Integer)) {
8244 Error(L, "unexpected token in .code directive");
8245 return false;
8246 }
Sean Callanan936b0d32010-01-19 21:44:56 +00008247 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008248 if (Val != 16 && Val != 32) {
8249 Error(L, "invalid operand to .code directive");
8250 return false;
8251 }
8252 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008253
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008254 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8255 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8256 return false;
8257 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008258 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008259
Evan Cheng284b4672011-07-08 22:36:29 +00008260 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008261 if (!hasThumb()) {
8262 Error(L, "target does not support Thumb mode");
8263 return false;
8264 }
Tim Northovera2292d02013-06-10 23:20:58 +00008265
Jim Grosbachf471ac32011-09-06 18:46:23 +00008266 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008267 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008268 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00008269 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008270 if (!hasARM()) {
8271 Error(L, "target does not support ARM mode");
8272 return false;
8273 }
Tim Northovera2292d02013-06-10 23:20:58 +00008274
Jim Grosbachf471ac32011-09-06 18:46:23 +00008275 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008276 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008277 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00008278 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00008279
Kevin Enderby146dcf22009-10-15 20:48:48 +00008280 return false;
8281}
8282
Jim Grosbachab5830e2011-12-14 02:16:11 +00008283/// parseDirectiveReq
8284/// ::= name .req registername
8285bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
8286 Parser.Lex(); // Eat the '.req' token.
8287 unsigned Reg;
8288 SMLoc SRegLoc, ERegLoc;
8289 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008290 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008291 Error(SRegLoc, "register name expected");
8292 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008293 }
8294
8295 // Shouldn't be anything else.
8296 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008297 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008298 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
8299 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008300 }
8301
8302 Parser.Lex(); // Consume the EndOfStatement
8303
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008304 if (RegisterReqs.GetOrCreateValue(Name, Reg).getValue() != Reg) {
8305 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
8306 return false;
8307 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00008308
8309 return false;
8310}
8311
8312/// parseDirectiveUneq
8313/// ::= .unreq registername
8314bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
8315 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008316 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008317 Error(L, "unexpected input in .unreq directive.");
8318 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008319 }
8320 RegisterReqs.erase(Parser.getTok().getIdentifier());
8321 Parser.Lex(); // Eat the identifier.
8322 return false;
8323}
8324
Jason W Kim135d2442011-12-20 17:38:12 +00008325/// parseDirectiveArch
8326/// ::= .arch token
8327bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00008328 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
8329
8330 unsigned ID = StringSwitch<unsigned>(Arch)
8331#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
8332 .Case(NAME, ARM::ID)
Joerg Sonnenbergera13f8b42013-12-26 11:50:28 +00008333#define ARM_ARCH_ALIAS(NAME, ID) \
8334 .Case(NAME, ARM::ID)
Logan Chien439e8f92013-12-11 17:16:25 +00008335#include "MCTargetDesc/ARMArchName.def"
8336 .Default(ARM::INVALID_ARCH);
8337
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008338 if (ID == ARM::INVALID_ARCH) {
8339 Error(L, "Unknown arch name");
8340 return false;
8341 }
Logan Chien439e8f92013-12-11 17:16:25 +00008342
8343 getTargetStreamer().emitArch(ID);
8344 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008345}
8346
8347/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008348/// ::= .eabi_attribute int, int [, "str"]
8349/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00008350bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008351 int64_t Tag;
8352 SMLoc TagLoc;
8353
8354 TagLoc = Parser.getTok().getLoc();
8355 if (Parser.getTok().is(AsmToken::Identifier)) {
8356 StringRef Name = Parser.getTok().getIdentifier();
8357 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
8358 if (Tag == -1) {
8359 Error(TagLoc, "attribute name not recognised: " + Name);
8360 Parser.eatToEndOfStatement();
8361 return false;
8362 }
8363 Parser.Lex();
8364 } else {
8365 const MCExpr *AttrExpr;
8366
8367 TagLoc = Parser.getTok().getLoc();
8368 if (Parser.parseExpression(AttrExpr)) {
8369 Parser.eatToEndOfStatement();
8370 return false;
8371 }
8372
8373 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
8374 if (!CE) {
8375 Error(TagLoc, "expected numeric constant");
8376 Parser.eatToEndOfStatement();
8377 return false;
8378 }
8379
8380 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008381 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008382
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008383 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008384 Error(Parser.getTok().getLoc(), "comma expected");
8385 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008386 return false;
8387 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008388 Parser.Lex(); // skip comma
8389
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008390 StringRef StringValue = "";
8391 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00008392
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008393 int64_t IntegerValue = 0;
8394 bool IsIntegerValue = false;
8395
8396 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
8397 IsStringValue = true;
8398 else if (Tag == ARMBuildAttrs::compatibility) {
8399 IsStringValue = true;
8400 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00008401 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008402 IsIntegerValue = true;
8403 else if (Tag % 2 == 1)
8404 IsStringValue = true;
8405 else
8406 llvm_unreachable("invalid tag type");
8407
8408 if (IsIntegerValue) {
8409 const MCExpr *ValueExpr;
8410 SMLoc ValueExprLoc = Parser.getTok().getLoc();
8411 if (Parser.parseExpression(ValueExpr)) {
8412 Parser.eatToEndOfStatement();
8413 return false;
8414 }
8415
8416 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
8417 if (!CE) {
8418 Error(ValueExprLoc, "expected numeric constant");
8419 Parser.eatToEndOfStatement();
8420 return false;
8421 }
8422
8423 IntegerValue = CE->getValue();
8424 }
8425
8426 if (Tag == ARMBuildAttrs::compatibility) {
8427 if (Parser.getTok().isNot(AsmToken::Comma))
8428 IsStringValue = false;
8429 else
8430 Parser.Lex();
8431 }
8432
8433 if (IsStringValue) {
8434 if (Parser.getTok().isNot(AsmToken::String)) {
8435 Error(Parser.getTok().getLoc(), "bad string constant");
8436 Parser.eatToEndOfStatement();
8437 return false;
8438 }
8439
8440 StringValue = Parser.getTok().getStringContents();
8441 Parser.Lex();
8442 }
8443
8444 if (IsIntegerValue && IsStringValue) {
8445 assert(Tag == ARMBuildAttrs::compatibility);
8446 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
8447 } else if (IsIntegerValue)
8448 getTargetStreamer().emitAttribute(Tag, IntegerValue);
8449 else if (IsStringValue)
8450 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00008451 return false;
8452}
8453
8454/// parseDirectiveCPU
8455/// ::= .cpu str
8456bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
8457 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
8458 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
8459 return false;
8460}
8461
8462/// parseDirectiveFPU
8463/// ::= .fpu str
8464bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
8465 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
8466
8467 unsigned ID = StringSwitch<unsigned>(FPU)
8468#define ARM_FPU_NAME(NAME, ID) .Case(NAME, ARM::ID)
8469#include "ARMFPUName.def"
8470 .Default(ARM::INVALID_FPU);
8471
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008472 if (ID == ARM::INVALID_FPU) {
8473 Error(L, "Unknown FPU name");
8474 return false;
8475 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008476
8477 getTargetStreamer().emitFPU(ID);
8478 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008479}
8480
Logan Chien4ea23b52013-05-10 16:17:24 +00008481/// parseDirectiveFnStart
8482/// ::= .fnstart
8483bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008484 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008485 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008486 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008487 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008488 }
8489
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008490 // Reset the unwind directives parser state
8491 UC.reset();
8492
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008493 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008494
8495 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00008496 return false;
8497}
8498
8499/// parseDirectiveFnEnd
8500/// ::= .fnend
8501bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
8502 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008503 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008504 Error(L, ".fnstart must precede .fnend directive");
8505 return false;
8506 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008507
8508 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008509 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008510
8511 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00008512 return false;
8513}
8514
8515/// parseDirectiveCantUnwind
8516/// ::= .cantunwind
8517bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008518 UC.recordCantUnwind(L);
8519
Logan Chien4ea23b52013-05-10 16:17:24 +00008520 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008521 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008522 Error(L, ".fnstart must precede .cantunwind directive");
8523 return false;
8524 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008525 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008526 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008527 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008528 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008529 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008530 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008531 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008532 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008533 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008534 }
8535
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008536 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00008537 return false;
8538}
8539
8540/// parseDirectivePersonality
8541/// ::= .personality name
8542bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008543 bool HasExistingPersonality = UC.hasPersonality();
8544
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008545 UC.recordPersonality(L);
8546
Logan Chien4ea23b52013-05-10 16:17:24 +00008547 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008548 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008549 Error(L, ".fnstart must precede .personality directive");
8550 return false;
8551 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008552 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008553 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008554 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008555 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008556 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008557 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008558 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008559 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008560 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008561 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008562 if (HasExistingPersonality) {
8563 Parser.eatToEndOfStatement();
8564 Error(L, "multiple personality directives");
8565 UC.emitPersonalityLocNotes();
8566 return false;
8567 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008568
8569 // Parse the name of the personality routine
8570 if (Parser.getTok().isNot(AsmToken::Identifier)) {
8571 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008572 Error(L, "unexpected input in .personality directive.");
8573 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008574 }
8575 StringRef Name(Parser.getTok().getIdentifier());
8576 Parser.Lex();
8577
8578 MCSymbol *PR = getParser().getContext().GetOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008579 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00008580 return false;
8581}
8582
8583/// parseDirectiveHandlerData
8584/// ::= .handlerdata
8585bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008586 UC.recordHandlerData(L);
8587
Logan Chien4ea23b52013-05-10 16:17:24 +00008588 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008589 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008590 Error(L, ".fnstart must precede .personality directive");
8591 return false;
8592 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008593 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008594 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008595 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008596 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008597 }
8598
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008599 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00008600 return false;
8601}
8602
8603/// parseDirectiveSetFP
8604/// ::= .setfp fpreg, spreg [, offset]
8605bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
8606 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008607 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008608 Error(L, ".fnstart must precede .setfp directive");
8609 return false;
8610 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008611 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008612 Error(L, ".setfp must precede .handlerdata directive");
8613 return false;
8614 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008615
8616 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008617 SMLoc FPRegLoc = Parser.getTok().getLoc();
8618 int FPReg = tryParseRegister();
8619 if (FPReg == -1) {
8620 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008621 return false;
8622 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008623
8624 // Consume comma
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008625 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008626 Error(Parser.getTok().getLoc(), "comma expected");
8627 return false;
8628 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008629 Parser.Lex(); // skip comma
8630
8631 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008632 SMLoc SPRegLoc = Parser.getTok().getLoc();
8633 int SPReg = tryParseRegister();
8634 if (SPReg == -1) {
8635 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008636 return false;
8637 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008638
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008639 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
8640 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008641 return false;
8642 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008643
8644 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008645 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00008646
8647 // Parse offset
8648 int64_t Offset = 0;
8649 if (Parser.getTok().is(AsmToken::Comma)) {
8650 Parser.Lex(); // skip comma
8651
8652 if (Parser.getTok().isNot(AsmToken::Hash) &&
8653 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008654 Error(Parser.getTok().getLoc(), "'#' expected");
8655 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008656 }
8657 Parser.Lex(); // skip hash token.
8658
8659 const MCExpr *OffsetExpr;
8660 SMLoc ExLoc = Parser.getTok().getLoc();
8661 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008662 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8663 Error(ExLoc, "malformed setfp offset");
8664 return false;
8665 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008666 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008667 if (!CE) {
8668 Error(ExLoc, "setfp offset must be an immediate");
8669 return false;
8670 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008671
8672 Offset = CE->getValue();
8673 }
8674
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008675 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
8676 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00008677 return false;
8678}
8679
8680/// parseDirective
8681/// ::= .pad offset
8682bool ARMAsmParser::parseDirectivePad(SMLoc L) {
8683 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008684 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008685 Error(L, ".fnstart must precede .pad directive");
8686 return false;
8687 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008688 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008689 Error(L, ".pad must precede .handlerdata directive");
8690 return false;
8691 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008692
8693 // Parse the offset
8694 if (Parser.getTok().isNot(AsmToken::Hash) &&
8695 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008696 Error(Parser.getTok().getLoc(), "'#' expected");
8697 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008698 }
8699 Parser.Lex(); // skip hash token.
8700
8701 const MCExpr *OffsetExpr;
8702 SMLoc ExLoc = Parser.getTok().getLoc();
8703 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008704 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8705 Error(ExLoc, "malformed pad offset");
8706 return false;
8707 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008708 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008709 if (!CE) {
8710 Error(ExLoc, "pad offset must be an immediate");
8711 return false;
8712 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008713
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008714 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00008715 return false;
8716}
8717
8718/// parseDirectiveRegSave
8719/// ::= .save { registers }
8720/// ::= .vsave { registers }
8721bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
8722 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008723 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008724 Error(L, ".fnstart must precede .save or .vsave directives");
8725 return false;
8726 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008727 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008728 Error(L, ".save or .vsave must precede .handlerdata directive");
8729 return false;
8730 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008731
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008732 // RAII object to make sure parsed operands are deleted.
8733 struct CleanupObject {
8734 SmallVector<MCParsedAsmOperand *, 1> Operands;
8735 ~CleanupObject() {
8736 for (unsigned I = 0, E = Operands.size(); I != E; ++I)
8737 delete Operands[I];
8738 }
8739 } CO;
8740
Logan Chien4ea23b52013-05-10 16:17:24 +00008741 // Parse the register list
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008742 if (parseRegisterList(CO.Operands))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008743 return false;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008744 ARMOperand *Op = (ARMOperand*)CO.Operands[0];
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008745 if (!IsVector && !Op->isRegList()) {
8746 Error(L, ".save expects GPR registers");
8747 return false;
8748 }
8749 if (IsVector && !Op->isDPRRegList()) {
8750 Error(L, ".vsave expects DPR registers");
8751 return false;
8752 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008753
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008754 getTargetStreamer().emitRegSave(Op->getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00008755 return false;
8756}
8757
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008758/// parseDirectiveInst
8759/// ::= .inst opcode [, ...]
8760/// ::= .inst.n opcode [, ...]
8761/// ::= .inst.w opcode [, ...]
8762bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
8763 int Width;
8764
8765 if (isThumb()) {
8766 switch (Suffix) {
8767 case 'n':
8768 Width = 2;
8769 break;
8770 case 'w':
8771 Width = 4;
8772 break;
8773 default:
8774 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008775 Error(Loc, "cannot determine Thumb instruction size, "
8776 "use inst.n/inst.w instead");
8777 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008778 }
8779 } else {
8780 if (Suffix) {
8781 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008782 Error(Loc, "width suffixes are invalid in ARM mode");
8783 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008784 }
8785 Width = 4;
8786 }
8787
8788 if (getLexer().is(AsmToken::EndOfStatement)) {
8789 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008790 Error(Loc, "expected expression following directive");
8791 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008792 }
8793
8794 for (;;) {
8795 const MCExpr *Expr;
8796
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008797 if (getParser().parseExpression(Expr)) {
8798 Error(Loc, "expected expression");
8799 return false;
8800 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008801
8802 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008803 if (!Value) {
8804 Error(Loc, "expected constant expression");
8805 return false;
8806 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008807
8808 switch (Width) {
8809 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008810 if (Value->getValue() > 0xffff) {
8811 Error(Loc, "inst.n operand is too big, use inst.w instead");
8812 return false;
8813 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008814 break;
8815 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008816 if (Value->getValue() > 0xffffffff) {
8817 Error(Loc,
8818 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
8819 return false;
8820 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008821 break;
8822 default:
8823 llvm_unreachable("only supported widths are 2 and 4");
8824 }
8825
8826 getTargetStreamer().emitInst(Value->getValue(), Suffix);
8827
8828 if (getLexer().is(AsmToken::EndOfStatement))
8829 break;
8830
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008831 if (getLexer().isNot(AsmToken::Comma)) {
8832 Error(Loc, "unexpected token in directive");
8833 return false;
8834 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008835
8836 Parser.Lex();
8837 }
8838
8839 Parser.Lex();
8840 return false;
8841}
8842
David Peixotto80c083a2013-12-19 18:26:07 +00008843/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008844/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00008845bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
8846 MCStreamer &Streamer = getParser().getStreamer();
8847 const MCSection *Section = Streamer.getCurrentSection().first;
8848
8849 if (ConstantPool *CP = getConstantPool(Section)) {
David Peixotto52303f62013-12-19 22:41:56 +00008850 if (!CP->empty())
8851 CP->emitEntries(Streamer);
David Peixotto80c083a2013-12-19 18:26:07 +00008852 }
8853 return false;
8854}
8855
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008856bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
8857 const MCSection *Section = getStreamer().getCurrentSection().first;
8858
8859 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8860 TokError("unexpected token in directive");
8861 return false;
8862 }
8863
8864 if (!Section) {
Rafael Espindolaf1440342014-01-23 23:14:14 +00008865 getStreamer().InitSections();
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008866 Section = getStreamer().getCurrentSection().first;
8867 }
8868
8869 if (Section->UseCodeAlign())
8870 getStreamer().EmitCodeAlignment(2, 0);
8871 else
8872 getStreamer().EmitValueToAlignment(2, 0, 1, 0);
8873
8874 return false;
8875}
8876
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008877/// parseDirectivePersonalityIndex
8878/// ::= .personalityindex index
8879bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
8880 bool HasExistingPersonality = UC.hasPersonality();
8881
8882 UC.recordPersonalityIndex(L);
8883
8884 if (!UC.hasFnStart()) {
8885 Parser.eatToEndOfStatement();
8886 Error(L, ".fnstart must precede .personalityindex directive");
8887 return false;
8888 }
8889 if (UC.cantUnwind()) {
8890 Parser.eatToEndOfStatement();
8891 Error(L, ".personalityindex cannot be used with .cantunwind");
8892 UC.emitCantUnwindLocNotes();
8893 return false;
8894 }
8895 if (UC.hasHandlerData()) {
8896 Parser.eatToEndOfStatement();
8897 Error(L, ".personalityindex must precede .handlerdata directive");
8898 UC.emitHandlerDataLocNotes();
8899 return false;
8900 }
8901 if (HasExistingPersonality) {
8902 Parser.eatToEndOfStatement();
8903 Error(L, "multiple personality directives");
8904 UC.emitPersonalityLocNotes();
8905 return false;
8906 }
8907
8908 const MCExpr *IndexExpression;
8909 SMLoc IndexLoc = Parser.getTok().getLoc();
8910 if (Parser.parseExpression(IndexExpression)) {
8911 Parser.eatToEndOfStatement();
8912 return false;
8913 }
8914
8915 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
8916 if (!CE) {
8917 Parser.eatToEndOfStatement();
8918 Error(IndexLoc, "index must be a constant number");
8919 return false;
8920 }
8921 if (CE->getValue() < 0 ||
8922 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) {
8923 Parser.eatToEndOfStatement();
8924 Error(IndexLoc, "personality routine index should be in range [0-3]");
8925 return false;
8926 }
8927
8928 getTargetStreamer().emitPersonalityIndex(CE->getValue());
8929 return false;
8930}
8931
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008932/// parseDirectiveUnwindRaw
8933/// ::= .unwind_raw offset, opcode [, opcode...]
8934bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
8935 if (!UC.hasFnStart()) {
8936 Parser.eatToEndOfStatement();
8937 Error(L, ".fnstart must precede .unwind_raw directives");
8938 return false;
8939 }
8940
8941 int64_t StackOffset;
8942
8943 const MCExpr *OffsetExpr;
8944 SMLoc OffsetLoc = getLexer().getLoc();
8945 if (getLexer().is(AsmToken::EndOfStatement) ||
8946 getParser().parseExpression(OffsetExpr)) {
8947 Error(OffsetLoc, "expected expression");
8948 Parser.eatToEndOfStatement();
8949 return false;
8950 }
8951
8952 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
8953 if (!CE) {
8954 Error(OffsetLoc, "offset must be a constant");
8955 Parser.eatToEndOfStatement();
8956 return false;
8957 }
8958
8959 StackOffset = CE->getValue();
8960
8961 if (getLexer().isNot(AsmToken::Comma)) {
8962 Error(getLexer().getLoc(), "expected comma");
8963 Parser.eatToEndOfStatement();
8964 return false;
8965 }
8966 Parser.Lex();
8967
8968 SmallVector<uint8_t, 16> Opcodes;
8969 for (;;) {
8970 const MCExpr *OE;
8971
8972 SMLoc OpcodeLoc = getLexer().getLoc();
8973 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) {
8974 Error(OpcodeLoc, "expected opcode expression");
8975 Parser.eatToEndOfStatement();
8976 return false;
8977 }
8978
8979 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
8980 if (!OC) {
8981 Error(OpcodeLoc, "opcode value must be a constant");
8982 Parser.eatToEndOfStatement();
8983 return false;
8984 }
8985
8986 const int64_t Opcode = OC->getValue();
8987 if (Opcode & ~0xff) {
8988 Error(OpcodeLoc, "invalid opcode");
8989 Parser.eatToEndOfStatement();
8990 return false;
8991 }
8992
8993 Opcodes.push_back(uint8_t(Opcode));
8994
8995 if (getLexer().is(AsmToken::EndOfStatement))
8996 break;
8997
8998 if (getLexer().isNot(AsmToken::Comma)) {
8999 Error(getLexer().getLoc(), "unexpected token in directive");
9000 Parser.eatToEndOfStatement();
9001 return false;
9002 }
9003
9004 Parser.Lex();
9005 }
9006
9007 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
9008
9009 Parser.Lex();
9010 return false;
9011}
9012
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009013/// parseDirectiveTLSDescSeq
9014/// ::= .tlsdescseq tls-variable
9015bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
9016 if (getLexer().isNot(AsmToken::Identifier)) {
9017 TokError("expected variable after '.tlsdescseq' directive");
9018 Parser.eatToEndOfStatement();
9019 return false;
9020 }
9021
9022 const MCSymbolRefExpr *SRE =
9023 MCSymbolRefExpr::Create(Parser.getTok().getIdentifier(),
9024 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
9025 Lex();
9026
9027 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9028 Error(Parser.getTok().getLoc(), "unexpected token");
9029 Parser.eatToEndOfStatement();
9030 return false;
9031 }
9032
9033 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
9034 return false;
9035}
9036
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009037/// parseDirectiveMovSP
9038/// ::= .movsp reg [, #offset]
9039bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
9040 if (!UC.hasFnStart()) {
9041 Parser.eatToEndOfStatement();
9042 Error(L, ".fnstart must precede .movsp directives");
9043 return false;
9044 }
9045 if (UC.getFPReg() != ARM::SP) {
9046 Parser.eatToEndOfStatement();
9047 Error(L, "unexpected .movsp directive");
9048 return false;
9049 }
9050
9051 SMLoc SPRegLoc = Parser.getTok().getLoc();
9052 int SPReg = tryParseRegister();
9053 if (SPReg == -1) {
9054 Parser.eatToEndOfStatement();
9055 Error(SPRegLoc, "register expected");
9056 return false;
9057 }
9058
9059 if (SPReg == ARM::SP || SPReg == ARM::PC) {
9060 Parser.eatToEndOfStatement();
9061 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
9062 return false;
9063 }
9064
9065 int64_t Offset = 0;
9066 if (Parser.getTok().is(AsmToken::Comma)) {
9067 Parser.Lex();
9068
9069 if (Parser.getTok().isNot(AsmToken::Hash)) {
9070 Error(Parser.getTok().getLoc(), "expected #constant");
9071 Parser.eatToEndOfStatement();
9072 return false;
9073 }
9074 Parser.Lex();
9075
9076 const MCExpr *OffsetExpr;
9077 SMLoc OffsetLoc = Parser.getTok().getLoc();
9078 if (Parser.parseExpression(OffsetExpr)) {
9079 Parser.eatToEndOfStatement();
9080 Error(OffsetLoc, "malformed offset expression");
9081 return false;
9082 }
9083
9084 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9085 if (!CE) {
9086 Parser.eatToEndOfStatement();
9087 Error(OffsetLoc, "offset must be an immediate constant");
9088 return false;
9089 }
9090
9091 Offset = CE->getValue();
9092 }
9093
9094 getTargetStreamer().emitMovSP(SPReg, Offset);
9095 UC.saveFPReg(SPReg);
9096
9097 return false;
9098}
9099
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009100/// parseDirectiveObjectArch
9101/// ::= .object_arch name
9102bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
9103 if (getLexer().isNot(AsmToken::Identifier)) {
9104 Error(getLexer().getLoc(), "unexpected token");
9105 Parser.eatToEndOfStatement();
9106 return false;
9107 }
9108
9109 StringRef Arch = Parser.getTok().getString();
9110 SMLoc ArchLoc = Parser.getTok().getLoc();
9111 getLexer().Lex();
9112
9113 unsigned ID = StringSwitch<unsigned>(Arch)
9114#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
9115 .Case(NAME, ARM::ID)
9116#define ARM_ARCH_ALIAS(NAME, ID) \
9117 .Case(NAME, ARM::ID)
9118#include "MCTargetDesc/ARMArchName.def"
9119#undef ARM_ARCH_NAME
9120#undef ARM_ARCH_ALIAS
9121 .Default(ARM::INVALID_ARCH);
9122
9123 if (ID == ARM::INVALID_ARCH) {
9124 Error(ArchLoc, "unknown architecture '" + Arch + "'");
9125 Parser.eatToEndOfStatement();
9126 return false;
9127 }
9128
9129 getTargetStreamer().emitObjectArch(ID);
9130
9131 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9132 Error(getLexer().getLoc(), "unexpected token");
9133 Parser.eatToEndOfStatement();
9134 }
9135
9136 return false;
9137}
9138
Kevin Enderby8be42bd2009-10-30 22:55:57 +00009139/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00009140extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng11424442011-07-26 00:24:13 +00009141 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
9142 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00009143}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009144
Chris Lattner3e4582a2010-09-06 19:11:01 +00009145#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00009146#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00009147#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009148#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009149
9150// Define this matcher function after the auto-generated include so we
9151// have the match class enum definitions.
9152unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand *AsmOp,
9153 unsigned Kind) {
9154 ARMOperand *Op = static_cast<ARMOperand*>(AsmOp);
9155 // If the kind is a token for a literal immediate, check if our asm
9156 // operand matches. This is for InstAliases which have a fixed-value
9157 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +00009158 switch (Kind) {
9159 default: break;
9160 case MCK__35_0:
9161 if (Op->isImm())
9162 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()))
9163 if (CE->getValue() == 0)
9164 return Match_Success;
9165 break;
9166 case MCK_ARMSOImm:
9167 if (Op->isImm()) {
9168 const MCExpr *SOExpr = Op->getImm();
9169 int64_t Value;
9170 if (!SOExpr->EvaluateAsAbsolute(Value))
9171 return Match_Success;
9172 assert((Value >= INT32_MIN && Value <= INT32_MAX) &&
9173 "expression value must be representiable in 32 bits");
9174 }
9175 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00009176 case MCK_GPRPair:
9177 if (Op->isReg() &&
9178 MRI->getRegClass(ARM::GPRRegClassID).contains(Op->getReg()))
9179 return Match_Success;
9180 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009181 }
9182 return Match_InvalidOperand;
9183}
David Peixottoe407d092013-12-19 18:12:36 +00009184
9185void ARMAsmParser::finishParse() {
9186 // Dump contents of assembler constant pools.
9187 MCStreamer &Streamer = getParser().getStreamer();
9188 for (ConstantPoolMapTy::iterator CPI = ConstantPools.begin(),
9189 CPE = ConstantPools.end();
9190 CPI != CPE; ++CPI) {
9191 const MCSection *Section = CPI->first;
9192 ConstantPool &CP = CPI->second;
9193
David Peixotto52303f62013-12-19 22:41:56 +00009194 // Dump non-empty assembler constant pools at the end of the section.
9195 if (!CP.empty()) {
9196 Streamer.SwitchSection(Section);
9197 CP.emitEntries(Streamer);
9198 }
David Peixottoe407d092013-12-19 18:12:36 +00009199 }
9200}