blob: 7a453fea23b8e5119e3aee2de3b0dbee1d418caf [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86MCTargetDesc.cpp - X86 Target Descriptions ---------------------===//
Evan Cheng24753312011-06-24 01:44:41 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides X86 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng3ddfbd32011-07-06 22:01:53 +000014#include "X86MCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000015#include "InstPrinter/X86ATTInstPrinter.h"
16#include "InstPrinter/X86IntelInstPrinter.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "X86MCAsmInfo.h"
Daniel Sanders50f17232015-09-15 16:17:27 +000018#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCCodeGenInfo.h"
20#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng1e210d02011-06-28 20:07:07 +000021#include "llvm/MC/MCInstrInfo.h"
Evan Cheng24753312011-06-24 01:44:41 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengb2531002011-07-25 19:33:48 +000023#include "llvm/MC/MCStreamer.h"
Evan Cheng0711c4d2011-07-01 22:25:04 +000024#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MachineLocation.h"
Craig Topperc4965bc2012-02-05 07:21:30 +000026#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/Support/Host.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000028#include "llvm/Support/TargetRegistry.h"
Evan Chengd9997ac2011-06-27 18:32:37 +000029
Chandler Carruthd174b722014-04-22 02:03:14 +000030#if _MSC_VER
31#include <intrin.h>
32#endif
33
34using namespace llvm;
35
Evan Chengd9997ac2011-06-27 18:32:37 +000036#define GET_REGINFO_MC_DESC
37#include "X86GenRegisterInfo.inc"
Evan Cheng1e210d02011-06-28 20:07:07 +000038
39#define GET_INSTRINFO_MC_DESC
40#include "X86GenInstrInfo.inc"
41
Evan Cheng0711c4d2011-07-01 22:25:04 +000042#define GET_SUBTARGETINFO_MC_DESC
Evan Chengc9c090d2011-07-01 22:36:09 +000043#include "X86GenSubtargetInfo.inc"
Evan Cheng0711c4d2011-07-01 22:25:04 +000044
Daniel Sanders50f17232015-09-15 16:17:27 +000045std::string X86_MC::ParseX86Triple(const Triple &TT) {
Nick Lewycky73df7e32011-09-05 21:51:43 +000046 std::string FS;
Daniel Sanders50f17232015-09-15 16:17:27 +000047 if (TT.getArch() == Triple::x86_64)
Craig Topper3c80d622014-01-06 04:55:54 +000048 FS = "+64bit-mode,-32bit-mode,-16bit-mode";
Daniel Sanders50f17232015-09-15 16:17:27 +000049 else if (TT.getEnvironment() != Triple::CODE16)
Craig Topper3c80d622014-01-06 04:55:54 +000050 FS = "-64bit-mode,+32bit-mode,-16bit-mode";
David Woodhouse71d15ed2014-01-20 12:02:25 +000051 else
52 FS = "-64bit-mode,-32bit-mode,+16bit-mode";
53
Nick Lewycky73df7e32011-09-05 21:51:43 +000054 return FS;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000055}
56
Daniel Sanders50f17232015-09-15 16:17:27 +000057unsigned X86_MC::getDwarfRegFlavour(const Triple &TT, bool isEH) {
58 if (TT.getArch() == Triple::x86_64)
Evan Chengd60fa58b2011-07-18 20:57:22 +000059 return DWARFFlavour::X86_64;
60
Eric Christopher1f8ad4f2014-06-10 22:34:28 +000061 if (TT.isOSDarwin())
Evan Chengd60fa58b2011-07-18 20:57:22 +000062 return isEH ? DWARFFlavour::X86_32_DarwinEH : DWARFFlavour::X86_32_Generic;
Eric Christopher1f8ad4f2014-06-10 22:34:28 +000063 if (TT.isOSCygMing())
Evan Chengd60fa58b2011-07-18 20:57:22 +000064 // Unsupported by now, just quick fallback
65 return DWARFFlavour::X86_32_Generic;
66 return DWARFFlavour::X86_32_Generic;
67}
68
Evan Chengd60fa58b2011-07-18 20:57:22 +000069void X86_MC::InitLLVM2SEHRegisterMapping(MCRegisterInfo *MRI) {
70 // FIXME: TableGen these.
71 for (unsigned Reg = X86::NoRegister+1; Reg < X86::NUM_TARGET_REGS; ++Reg) {
Michael Liaof54249b2012-10-04 19:50:43 +000072 unsigned SEH = MRI->getEncodingValue(Reg);
Evan Chengd60fa58b2011-07-18 20:57:22 +000073 MRI->mapLLVMRegToSEHReg(Reg, SEH);
74 }
75}
76
Daniel Sanders50f17232015-09-15 16:17:27 +000077MCSubtargetInfo *X86_MC::createX86MCSubtargetInfo(const Triple &TT,
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000078 StringRef CPU, StringRef FS) {
Daniel Sanders50f17232015-09-15 16:17:27 +000079 std::string ArchFS = X86_MC::ParseX86Triple(TT);
Evan Cheng13bcc6c2011-07-07 21:06:52 +000080 if (!FS.empty()) {
81 if (!ArchFS.empty())
Yaron Keren75e0c4b2015-03-27 17:51:30 +000082 ArchFS = (Twine(ArchFS) + "," + FS).str();
Evan Cheng13bcc6c2011-07-07 21:06:52 +000083 else
84 ArchFS = FS;
85 }
86
87 std::string CPUName = CPU;
Jim Grosbacha344b6c32014-04-14 22:23:30 +000088 if (CPUName.empty())
Evan Cheng964cb5f2011-07-08 21:14:14 +000089 CPUName = "generic";
Evan Cheng13bcc6c2011-07-07 21:06:52 +000090
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +000091 return createX86MCSubtargetInfoImpl(TT, CPUName, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +000092}
93
Evan Cheng1705ab02011-07-14 23:50:31 +000094static MCInstrInfo *createX86MCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +000095 MCInstrInfo *X = new MCInstrInfo();
96 InitX86MCInstrInfo(X);
97 return X;
98}
99
Daniel Sanders50f17232015-09-15 16:17:27 +0000100static MCRegisterInfo *createX86MCRegisterInfo(const Triple &TT) {
101 unsigned RA = (TT.getArch() == Triple::x86_64)
Daniel Sandersf423f562015-07-06 16:56:07 +0000102 ? X86::RIP // Should have dwarf #16.
103 : X86::EIP; // Should have dwarf #8.
Evan Chengd60fa58b2011-07-18 20:57:22 +0000104
Evan Cheng1705ab02011-07-14 23:50:31 +0000105 MCRegisterInfo *X = new MCRegisterInfo();
Daniel Sandersf423f562015-07-06 16:56:07 +0000106 InitX86MCRegisterInfo(X, RA, X86_MC::getDwarfRegFlavour(TT, false),
107 X86_MC::getDwarfRegFlavour(TT, true), RA);
Evan Chengd60fa58b2011-07-18 20:57:22 +0000108 X86_MC::InitLLVM2SEHRegisterMapping(X);
Evan Cheng1705ab02011-07-14 23:50:31 +0000109 return X;
110}
111
Daniel Sanders7813ae82015-06-04 13:12:25 +0000112static MCAsmInfo *createX86MCAsmInfo(const MCRegisterInfo &MRI,
Daniel Sanders50f17232015-09-15 16:17:27 +0000113 const Triple &TheTriple) {
114 bool is64Bit = TheTriple.getArch() == Triple::x86_64;
Evan Cheng1705ab02011-07-14 23:50:31 +0000115
Evan Cheng67c033e2011-07-18 22:29:13 +0000116 MCAsmInfo *MAI;
Daniel Sanders50f17232015-09-15 16:17:27 +0000117 if (TheTriple.isOSBinFormatMachO()) {
Evan Cheng67c033e2011-07-18 22:29:13 +0000118 if (is64Bit)
Daniel Sanders50f17232015-09-15 16:17:27 +0000119 MAI = new X86_64MCAsmInfoDarwin(TheTriple);
Evan Cheng1705ab02011-07-14 23:50:31 +0000120 else
Daniel Sanders50f17232015-09-15 16:17:27 +0000121 MAI = new X86MCAsmInfoDarwin(TheTriple);
122 } else if (TheTriple.isOSBinFormatELF()) {
Andrew Kaylorfeb805f2012-10-02 18:38:34 +0000123 // Force the use of an ELF container.
Daniel Sanders50f17232015-09-15 16:17:27 +0000124 MAI = new X86ELFMCAsmInfo(TheTriple);
125 } else if (TheTriple.isWindowsMSVCEnvironment() ||
126 TheTriple.isWindowsCoreCLREnvironment()) {
127 MAI = new X86MCAsmInfoMicrosoft(TheTriple);
128 } else if (TheTriple.isOSCygMing() ||
129 TheTriple.isWindowsItaniumEnvironment()) {
130 MAI = new X86MCAsmInfoGNUCOFF(TheTriple);
Evan Cheng67c033e2011-07-18 22:29:13 +0000131 } else {
Andrew Kaylorfeb805f2012-10-02 18:38:34 +0000132 // The default is ELF.
Daniel Sanders50f17232015-09-15 16:17:27 +0000133 MAI = new X86ELFMCAsmInfo(TheTriple);
Evan Cheng1705ab02011-07-14 23:50:31 +0000134 }
135
Evan Cheng67c033e2011-07-18 22:29:13 +0000136 // Initialize initial frame state.
137 // Calculate amount of bytes used for return address storing
138 int stackGrowth = is64Bit ? -8 : -4;
Evan Cheng1705ab02011-07-14 23:50:31 +0000139
Evan Cheng67c033e2011-07-18 22:29:13 +0000140 // Initial state of the frame pointer is esp+stackGrowth.
Rafael Espindola227144c2013-05-13 01:16:13 +0000141 unsigned StackPtr = is64Bit ? X86::RSP : X86::ESP;
142 MCCFIInstruction Inst = MCCFIInstruction::createDefCfa(
Craig Topper062a2ba2014-04-25 05:30:21 +0000143 nullptr, MRI.getDwarfRegNum(StackPtr, true), -stackGrowth);
Rafael Espindola227144c2013-05-13 01:16:13 +0000144 MAI->addInitialFrameState(Inst);
Evan Cheng67c033e2011-07-18 22:29:13 +0000145
146 // Add return address to move list
Rafael Espindola227144c2013-05-13 01:16:13 +0000147 unsigned InstPtr = is64Bit ? X86::RIP : X86::EIP;
148 MCCFIInstruction Inst2 = MCCFIInstruction::createOffset(
Craig Topper062a2ba2014-04-25 05:30:21 +0000149 nullptr, MRI.getDwarfRegNum(InstPtr, true), stackGrowth);
Rafael Espindola227144c2013-05-13 01:16:13 +0000150 MAI->addInitialFrameState(Inst2);
Evan Cheng67c033e2011-07-18 22:29:13 +0000151
152 return MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000153}
154
Daniel Sanders50f17232015-09-15 16:17:27 +0000155static MCCodeGenInfo *createX86MCCodeGenInfo(const Triple &TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000156 CodeModel::Model CM,
157 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000158 MCCodeGenInfo *X = new MCCodeGenInfo();
159
Daniel Sanders50f17232015-09-15 16:17:27 +0000160 bool is64Bit = TT.getArch() == Triple::x86_64;
Evan Cheng2129f592011-07-19 06:37:02 +0000161
162 if (RM == Reloc::Default) {
163 // Darwin defaults to PIC in 64 bit mode and dynamic-no-pic in 32 bit mode.
164 // Win64 requires rip-rel addressing, thus we force it to PIC. Otherwise we
165 // use static relocation model by default.
Daniel Sandersf423f562015-07-06 16:56:07 +0000166 if (TT.isOSDarwin()) {
Evan Cheng2129f592011-07-19 06:37:02 +0000167 if (is64Bit)
168 RM = Reloc::PIC_;
169 else
170 RM = Reloc::DynamicNoPIC;
Daniel Sandersf423f562015-07-06 16:56:07 +0000171 } else if (TT.isOSWindows() && is64Bit)
Evan Cheng2129f592011-07-19 06:37:02 +0000172 RM = Reloc::PIC_;
173 else
174 RM = Reloc::Static;
175 }
176
177 // ELF and X86-64 don't have a distinct DynamicNoPIC model. DynamicNoPIC
178 // is defined as a model for code which may be used in static or dynamic
179 // executables but not necessarily a shared library. On X86-32 we just
180 // compile in -static mode, in x86-64 we use PIC.
181 if (RM == Reloc::DynamicNoPIC) {
182 if (is64Bit)
183 RM = Reloc::PIC_;
Daniel Sandersf423f562015-07-06 16:56:07 +0000184 else if (!TT.isOSDarwin())
Evan Cheng2129f592011-07-19 06:37:02 +0000185 RM = Reloc::Static;
186 }
187
188 // If we are on Darwin, disallow static relocation model in X86-64 mode, since
189 // the Mach-O file format doesn't support it.
Daniel Sandersf423f562015-07-06 16:56:07 +0000190 if (RM == Reloc::Static && TT.isOSDarwin() && is64Bit)
Evan Cheng2129f592011-07-19 06:37:02 +0000191 RM = Reloc::PIC_;
192
Evan Chengefd9b422011-07-20 07:51:56 +0000193 // For static codegen, if we're not already set, use Small codegen.
194 if (CM == CodeModel::Default)
195 CM = CodeModel::Small;
196 else if (CM == CodeModel::JITDefault)
197 // 64-bit JIT places everything in the same buffer except external funcs.
198 CM = is64Bit ? CodeModel::Large : CodeModel::Small;
199
Jim Grosbach4c98cf72015-05-15 19:13:31 +0000200 X->initMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000201 return X;
202}
203
Daniel Sanders50f17232015-09-15 16:17:27 +0000204static MCInstPrinter *createX86MCInstPrinter(const Triple &T,
Eric Christopherf8019402015-03-31 00:10:04 +0000205 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000206 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000207 const MCInstrInfo &MII,
Eric Christopherf8019402015-03-31 00:10:04 +0000208 const MCRegisterInfo &MRI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000209 if (SyntaxVariant == 0)
Eric Christopher9c1bd052015-03-30 22:16:37 +0000210 return new X86ATTInstPrinter(MAI, MII, MRI);
Evan Cheng61faa552011-07-25 21:20:24 +0000211 if (SyntaxVariant == 1)
Craig Topper54bfde72012-04-02 06:09:36 +0000212 return new X86IntelInstPrinter(MAI, MII, MRI);
Craig Topper062a2ba2014-04-25 05:30:21 +0000213 return nullptr;
Evan Cheng61faa552011-07-25 21:20:24 +0000214}
215
Daniel Sanders50f17232015-09-15 16:17:27 +0000216static MCRelocationInfo *createX86MCRelocationInfo(const Triple &TheTriple,
Quentin Colombetf4828052013-05-24 22:51:52 +0000217 MCContext &Ctx) {
Daniel Sanders50f17232015-09-15 16:17:27 +0000218 if (TheTriple.isOSBinFormatMachO() && TheTriple.getArch() == Triple::x86_64)
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000219 return createX86_64MachORelocationInfo(Ctx);
Daniel Sanders50f17232015-09-15 16:17:27 +0000220 else if (TheTriple.isOSBinFormatELF())
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000221 return createX86_64ELFRelocationInfo(Ctx);
222 // Default to the stock relocation info.
Daniel Sanders50f17232015-09-15 16:17:27 +0000223 return llvm::createMCRelocationInfo(TheTriple, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000224}
225
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000226static MCInstrAnalysis *createX86MCInstrAnalysis(const MCInstrInfo *Info) {
227 return new MCInstrAnalysis(Info);
228}
229
Evan Cheng8c886a42011-07-22 21:58:54 +0000230// Force static initialization.
231extern "C" void LLVMInitializeX86TargetMC() {
Rafael Espindola69244c32015-03-18 23:15:49 +0000232 for (Target *T : {&TheX86_32Target, &TheX86_64Target}) {
233 // Register the MC asm info.
234 RegisterMCAsmInfoFn X(*T, createX86MCAsmInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000235
Rafael Espindola69244c32015-03-18 23:15:49 +0000236 // Register the MC codegen info.
237 RegisterMCCodeGenInfoFn Y(*T, createX86MCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000238
Rafael Espindola69244c32015-03-18 23:15:49 +0000239 // Register the MC instruction info.
240 TargetRegistry::RegisterMCInstrInfo(*T, createX86MCInstrInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000241
Rafael Espindola69244c32015-03-18 23:15:49 +0000242 // Register the MC register info.
243 TargetRegistry::RegisterMCRegInfo(*T, createX86MCRegisterInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000244
Rafael Espindola69244c32015-03-18 23:15:49 +0000245 // Register the MC subtarget info.
246 TargetRegistry::RegisterMCSubtargetInfo(*T,
247 X86_MC::createX86MCSubtargetInfo);
Evan Chengb2531002011-07-25 19:33:48 +0000248
Rafael Espindola69244c32015-03-18 23:15:49 +0000249 // Register the MC instruction analyzer.
250 TargetRegistry::RegisterMCInstrAnalysis(*T, createX86MCInstrAnalysis);
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000251
Rafael Espindola69244c32015-03-18 23:15:49 +0000252 // Register the code emitter.
253 TargetRegistry::RegisterMCCodeEmitter(*T, createX86MCCodeEmitter);
254
255 // Register the object streamer.
Rafael Espindolacd584a82015-03-19 01:50:16 +0000256 TargetRegistry::RegisterCOFFStreamer(*T, createX86WinCOFFStreamer);
Rafael Espindola69244c32015-03-18 23:15:49 +0000257
258 // Register the MCInstPrinter.
259 TargetRegistry::RegisterMCInstPrinter(*T, createX86MCInstPrinter);
260
261 // Register the MC relocation info.
262 TargetRegistry::RegisterMCRelocationInfo(*T, createX86MCRelocationInfo);
263 }
Evan Chengb2531002011-07-25 19:33:48 +0000264
265 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000266 TargetRegistry::RegisterMCAsmBackend(TheX86_32Target,
267 createX86_32AsmBackend);
268 TargetRegistry::RegisterMCAsmBackend(TheX86_64Target,
269 createX86_64AsmBackend);
Evan Cheng2129f592011-07-19 06:37:02 +0000270}