blob: 461f7b213d23fe47c11f3a64d9e03db6ac56913f [file] [log] [blame]
Eugene Zelenko59e12822017-08-08 00:47:13 +00001//===- SILoadStoreOptimizer.cpp -------------------------------------------===//
Matt Arsenault41033282014-10-10 22:01:59 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Matt Arsenault41033282014-10-10 22:01:59 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This pass tries to fuse DS instructions with close by immediate offsets.
10// This will fuse operations such as
11// ds_read_b32 v0, v2 offset:16
12// ds_read_b32 v1, v2 offset:32
13// ==>
14// ds_read2_b32 v[0:1], v2, offset0:4 offset1:8
15//
Nicolai Haehnleb4f28de2017-11-28 08:42:46 +000016// The same is done for certain SMEM and VMEM opcodes, e.g.:
Marek Olsakb953cc32017-11-09 01:52:23 +000017// s_buffer_load_dword s4, s[0:3], 4
18// s_buffer_load_dword s5, s[0:3], 8
19// ==>
20// s_buffer_load_dwordx2 s[4:5], s[0:3], 4
21//
Farhana Aleence095c52018-12-14 21:13:14 +000022// This pass also tries to promote constant offset to the immediate by
23// adjusting the base. It tries to use a base from the nearby instructions that
24// allows it to have a 13bit constant offset and then promotes the 13bit offset
25// to the immediate.
26// E.g.
27// s_movk_i32 s0, 0x1800
28// v_add_co_u32_e32 v0, vcc, s0, v2
29// v_addc_co_u32_e32 v1, vcc, 0, v6, vcc
30//
31// s_movk_i32 s0, 0x1000
32// v_add_co_u32_e32 v5, vcc, s0, v2
33// v_addc_co_u32_e32 v6, vcc, 0, v6, vcc
34// global_load_dwordx2 v[5:6], v[5:6], off
35// global_load_dwordx2 v[0:1], v[0:1], off
36// =>
37// s_movk_i32 s0, 0x1000
38// v_add_co_u32_e32 v5, vcc, s0, v2
39// v_addc_co_u32_e32 v6, vcc, 0, v6, vcc
40// global_load_dwordx2 v[5:6], v[5:6], off
41// global_load_dwordx2 v[0:1], v[5:6], off offset:2048
Matt Arsenault41033282014-10-10 22:01:59 +000042//
43// Future improvements:
44//
45// - This currently relies on the scheduler to place loads and stores next to
46// each other, and then only merges adjacent pairs of instructions. It would
47// be good to be more flexible with interleaved instructions, and possibly run
48// before scheduling. It currently missing stores of constants because loading
49// the constant into the data register is placed between the stores, although
50// this is arguably a scheduling problem.
51//
52// - Live interval recomputing seems inefficient. This currently only matches
53// one pair, and recomputes live intervals and moves on to the next pair. It
Konstantin Zhuravlyovecc7cbf2016-03-29 15:15:44 +000054// would be better to compute a list of all merges that need to occur.
Matt Arsenault41033282014-10-10 22:01:59 +000055//
56// - With a list of instructions to process, we can also merge more. If a
57// cluster of loads have offsets that are too large to fit in the 8-bit
58// offsets, but are close enough to fit in the 8 bits, we can add to the base
59// pointer and use the new reduced offsets.
60//
61//===----------------------------------------------------------------------===//
62
63#include "AMDGPU.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000064#include "AMDGPUSubtarget.h"
Neil Henning76504a42018-12-12 16:15:21 +000065#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Matt Arsenault41033282014-10-10 22:01:59 +000066#include "SIInstrInfo.h"
67#include "SIRegisterInfo.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000068#include "Utils/AMDGPUBaseInfo.h"
69#include "llvm/ADT/ArrayRef.h"
70#include "llvm/ADT/SmallVector.h"
71#include "llvm/ADT/StringRef.h"
72#include "llvm/Analysis/AliasAnalysis.h"
73#include "llvm/CodeGen/MachineBasicBlock.h"
Matt Arsenault41033282014-10-10 22:01:59 +000074#include "llvm/CodeGen/MachineFunction.h"
75#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000076#include "llvm/CodeGen/MachineInstr.h"
Matt Arsenault41033282014-10-10 22:01:59 +000077#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000078#include "llvm/CodeGen/MachineOperand.h"
Matt Arsenault41033282014-10-10 22:01:59 +000079#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000080#include "llvm/IR/DebugLoc.h"
81#include "llvm/Pass.h"
Matt Arsenault41033282014-10-10 22:01:59 +000082#include "llvm/Support/Debug.h"
Eugene Zelenko66203762017-01-21 00:53:49 +000083#include "llvm/Support/MathExtras.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000084#include "llvm/Support/raw_ostream.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000085#include <algorithm>
Eugene Zelenko66203762017-01-21 00:53:49 +000086#include <cassert>
Eugene Zelenko59e12822017-08-08 00:47:13 +000087#include <cstdlib>
Eugene Zelenko66203762017-01-21 00:53:49 +000088#include <iterator>
89#include <utility>
Matt Arsenault41033282014-10-10 22:01:59 +000090
91using namespace llvm;
92
93#define DEBUG_TYPE "si-load-store-opt"
94
95namespace {
Neil Henning76504a42018-12-12 16:15:21 +000096enum InstClassEnum {
97 UNKNOWN,
98 DS_READ,
99 DS_WRITE,
100 S_BUFFER_LOAD_IMM,
101 BUFFER_LOAD_OFFEN = AMDGPU::BUFFER_LOAD_DWORD_OFFEN,
102 BUFFER_LOAD_OFFSET = AMDGPU::BUFFER_LOAD_DWORD_OFFSET,
103 BUFFER_STORE_OFFEN = AMDGPU::BUFFER_STORE_DWORD_OFFEN,
104 BUFFER_STORE_OFFSET = AMDGPU::BUFFER_STORE_DWORD_OFFSET,
105 BUFFER_LOAD_OFFEN_exact = AMDGPU::BUFFER_LOAD_DWORD_OFFEN_exact,
106 BUFFER_LOAD_OFFSET_exact = AMDGPU::BUFFER_LOAD_DWORD_OFFSET_exact,
107 BUFFER_STORE_OFFEN_exact = AMDGPU::BUFFER_STORE_DWORD_OFFEN_exact,
108 BUFFER_STORE_OFFSET_exact = AMDGPU::BUFFER_STORE_DWORD_OFFSET_exact,
109};
110
111enum RegisterEnum {
112 SBASE = 0x1,
113 SRSRC = 0x2,
114 SOFFSET = 0x4,
115 VADDR = 0x8,
116 ADDR = 0x10,
117};
Matt Arsenault41033282014-10-10 22:01:59 +0000118
119class SILoadStoreOptimizer : public MachineFunctionPass {
NAKAMURA Takumiaba2b3d2017-10-10 08:30:53 +0000120 struct CombineInfo {
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000121 MachineBasicBlock::iterator I;
122 MachineBasicBlock::iterator Paired;
123 unsigned EltSize;
124 unsigned Offset0;
125 unsigned Offset1;
Neil Henning76504a42018-12-12 16:15:21 +0000126 unsigned Width0;
127 unsigned Width1;
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000128 unsigned BaseOff;
Marek Olsak6a0548a2017-11-09 01:52:30 +0000129 InstClassEnum InstClass;
Marek Olsakb953cc32017-11-09 01:52:23 +0000130 bool GLC0;
131 bool GLC1;
Marek Olsak6a0548a2017-11-09 01:52:30 +0000132 bool SLC0;
133 bool SLC1;
Stanislav Mekhanoshina6322942019-04-30 22:08:23 +0000134 bool DLC0;
135 bool DLC1;
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000136 bool UseST64;
Neil Henning76504a42018-12-12 16:15:21 +0000137 SmallVector<MachineInstr *, 8> InstsToMove;
138 };
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000139
Farhana Aleence095c52018-12-14 21:13:14 +0000140 struct BaseRegisters {
141 unsigned LoReg = 0;
142 unsigned HiReg = 0;
143
144 unsigned LoSubReg = 0;
145 unsigned HiSubReg = 0;
146 };
147
148 struct MemAddress {
149 BaseRegisters Base;
150 int64_t Offset = 0;
151 };
152
153 using MemInfoMap = DenseMap<MachineInstr *, MemAddress>;
154
Matt Arsenault41033282014-10-10 22:01:59 +0000155private:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000156 const GCNSubtarget *STM = nullptr;
Eugene Zelenko66203762017-01-21 00:53:49 +0000157 const SIInstrInfo *TII = nullptr;
158 const SIRegisterInfo *TRI = nullptr;
159 MachineRegisterInfo *MRI = nullptr;
160 AliasAnalysis *AA = nullptr;
Neil Henning76504a42018-12-12 16:15:21 +0000161 bool OptimizeAgain;
Matt Arsenault41033282014-10-10 22:01:59 +0000162
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000163 static bool offsetsCanBeCombined(CombineInfo &CI);
Neil Henninge85d45a2019-01-10 16:21:08 +0000164 static bool widthsFit(const GCNSubtarget &STM, const CombineInfo &CI);
Neil Henning76504a42018-12-12 16:15:21 +0000165 static unsigned getNewOpcode(const CombineInfo &CI);
166 static std::pair<unsigned, unsigned> getSubRegIdxs(const CombineInfo &CI);
167 const TargetRegisterClass *getTargetRegisterClass(const CombineInfo &CI);
168 unsigned getOpcodeWidth(const MachineInstr &MI);
169 InstClassEnum getInstClass(unsigned Opc);
170 unsigned getRegs(unsigned Opc);
Matt Arsenault41033282014-10-10 22:01:59 +0000171
Marek Olsakb953cc32017-11-09 01:52:23 +0000172 bool findMatchingInst(CombineInfo &CI);
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000173
174 unsigned read2Opcode(unsigned EltSize) const;
175 unsigned read2ST64Opcode(unsigned EltSize) const;
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000176 MachineBasicBlock::iterator mergeRead2Pair(CombineInfo &CI);
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000177
178 unsigned write2Opcode(unsigned EltSize) const;
179 unsigned write2ST64Opcode(unsigned EltSize) const;
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000180 MachineBasicBlock::iterator mergeWrite2Pair(CombineInfo &CI);
Marek Olsakb953cc32017-11-09 01:52:23 +0000181 MachineBasicBlock::iterator mergeSBufferLoadImmPair(CombineInfo &CI);
Marek Olsak4c421a2d2017-11-09 01:52:36 +0000182 MachineBasicBlock::iterator mergeBufferLoadPair(CombineInfo &CI);
Marek Olsak58410f32017-11-09 01:52:55 +0000183 MachineBasicBlock::iterator mergeBufferStorePair(CombineInfo &CI);
Matt Arsenault41033282014-10-10 22:01:59 +0000184
Farhana Aleence095c52018-12-14 21:13:14 +0000185 void updateBaseAndOffset(MachineInstr &I, unsigned NewBase,
186 int32_t NewOffset);
187 unsigned computeBase(MachineInstr &MI, const MemAddress &Addr);
188 MachineOperand createRegOrImm(int32_t Val, MachineInstr &MI);
189 Optional<int32_t> extractConstOffset(const MachineOperand &Op);
190 void processBaseWithConstOffset(const MachineOperand &Base, MemAddress &Addr);
191 /// Promotes constant offset to the immediate by adjusting the base. It
192 /// tries to use a base from the nearby instructions that allows it to have
193 /// a 13bit constant offset which gets promoted to the immediate.
194 bool promoteConstantOffsetToImm(MachineInstr &CI,
195 MemInfoMap &Visited,
196 SmallPtrSet<MachineInstr *, 4> &Promoted);
197
Matt Arsenault41033282014-10-10 22:01:59 +0000198public:
199 static char ID;
200
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000201 SILoadStoreOptimizer() : MachineFunctionPass(ID) {
Matt Arsenault41033282014-10-10 22:01:59 +0000202 initializeSILoadStoreOptimizerPass(*PassRegistry::getPassRegistry());
203 }
204
205 bool optimizeBlock(MachineBasicBlock &MBB);
206
207 bool runOnMachineFunction(MachineFunction &MF) override;
208
Mark Searles7687d422018-01-22 21:46:43 +0000209 StringRef getPassName() const override { return "SI Load Store Optimizer"; }
Matt Arsenault41033282014-10-10 22:01:59 +0000210
211 void getAnalysisUsage(AnalysisUsage &AU) const override {
212 AU.setPreservesCFG();
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000213 AU.addRequired<AAResultsWrapperPass>();
Matt Arsenault41033282014-10-10 22:01:59 +0000214
215 MachineFunctionPass::getAnalysisUsage(AU);
216 }
217};
218
Eugene Zelenko66203762017-01-21 00:53:49 +0000219} // end anonymous namespace.
Matt Arsenault41033282014-10-10 22:01:59 +0000220
221INITIALIZE_PASS_BEGIN(SILoadStoreOptimizer, DEBUG_TYPE,
Mark Searles7687d422018-01-22 21:46:43 +0000222 "SI Load Store Optimizer", false, false)
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000223INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass)
Neil Henning76504a42018-12-12 16:15:21 +0000224INITIALIZE_PASS_END(SILoadStoreOptimizer, DEBUG_TYPE, "SI Load Store Optimizer",
225 false, false)
Matt Arsenault41033282014-10-10 22:01:59 +0000226
227char SILoadStoreOptimizer::ID = 0;
228
229char &llvm::SILoadStoreOptimizerID = SILoadStoreOptimizer::ID;
230
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000231FunctionPass *llvm::createSILoadStoreOptimizerPass() {
232 return new SILoadStoreOptimizer();
Matt Arsenault41033282014-10-10 22:01:59 +0000233}
234
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000235static void moveInstsAfter(MachineBasicBlock::iterator I,
Neil Henning76504a42018-12-12 16:15:21 +0000236 ArrayRef<MachineInstr *> InstsToMove) {
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000237 MachineBasicBlock *MBB = I->getParent();
238 ++I;
239 for (MachineInstr *MI : InstsToMove) {
240 MI->removeFromParent();
241 MBB->insert(I, MI);
242 }
243}
244
Nicolai Haehnle6cf306d2018-02-23 10:45:56 +0000245static void addDefsUsesToList(const MachineInstr &MI,
246 DenseSet<unsigned> &RegDefs,
247 DenseSet<unsigned> &PhysRegUses) {
248 for (const MachineOperand &Op : MI.operands()) {
249 if (Op.isReg()) {
250 if (Op.isDef())
251 RegDefs.insert(Op.getReg());
252 else if (Op.readsReg() &&
253 TargetRegisterInfo::isPhysicalRegister(Op.getReg()))
254 PhysRegUses.insert(Op.getReg());
255 }
Matt Arsenaultb02cebf2018-02-08 01:56:14 +0000256 }
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000257}
258
Eugene Zelenko66203762017-01-21 00:53:49 +0000259static bool memAccessesCanBeReordered(MachineBasicBlock::iterator A,
260 MachineBasicBlock::iterator B,
Neil Henning76504a42018-12-12 16:15:21 +0000261 AliasAnalysis *AA) {
Matt Arsenault67e72de2017-08-31 01:53:09 +0000262 // RAW or WAR - cannot reorder
263 // WAW - cannot reorder
264 // RAR - safe to reorder
Changpeng Fang4cabf6d2019-02-18 23:00:26 +0000265 return !(A->mayStore() || B->mayStore()) || !A->mayAlias(AA, *B, true);
Alexander Timofeevf867a402016-11-03 14:37:13 +0000266}
267
Nicolai Haehnle7b0e25b2016-10-27 08:15:07 +0000268// Add MI and its defs to the lists if MI reads one of the defs that are
269// already in the list. Returns true in that case.
Neil Henning76504a42018-12-12 16:15:21 +0000270static bool addToListsIfDependent(MachineInstr &MI, DenseSet<unsigned> &RegDefs,
271 DenseSet<unsigned> &PhysRegUses,
272 SmallVectorImpl<MachineInstr *> &Insts) {
Matt Arsenault67e72de2017-08-31 01:53:09 +0000273 for (MachineOperand &Use : MI.operands()) {
274 // If one of the defs is read, then there is a use of Def between I and the
275 // instruction that I will potentially be merged with. We will need to move
276 // this instruction after the merged instructions.
Nicolai Haehnle6cf306d2018-02-23 10:45:56 +0000277 //
278 // Similarly, if there is a def which is read by an instruction that is to
279 // be moved for merging, then we need to move the def-instruction as well.
280 // This can only happen for physical registers such as M0; virtual
281 // registers are in SSA form.
282 if (Use.isReg() &&
283 ((Use.readsReg() && RegDefs.count(Use.getReg())) ||
Rhys Perryc4bc61b2019-05-17 09:32:23 +0000284 (Use.isDef() && RegDefs.count(Use.getReg())) ||
Nicolai Haehnle6cf306d2018-02-23 10:45:56 +0000285 (Use.isDef() && TargetRegisterInfo::isPhysicalRegister(Use.getReg()) &&
286 PhysRegUses.count(Use.getReg())))) {
Nicolai Haehnle7b0e25b2016-10-27 08:15:07 +0000287 Insts.push_back(&MI);
Nicolai Haehnle6cf306d2018-02-23 10:45:56 +0000288 addDefsUsesToList(MI, RegDefs, PhysRegUses);
Nicolai Haehnle7b0e25b2016-10-27 08:15:07 +0000289 return true;
290 }
291 }
292
293 return false;
294}
295
Neil Henning76504a42018-12-12 16:15:21 +0000296static bool canMoveInstsAcrossMemOp(MachineInstr &MemOp,
297 ArrayRef<MachineInstr *> InstsToMove,
Changpeng Fang4cabf6d2019-02-18 23:00:26 +0000298 AliasAnalysis *AA) {
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000299 assert(MemOp.mayLoadOrStore());
300
301 for (MachineInstr *InstToMove : InstsToMove) {
302 if (!InstToMove->mayLoadOrStore())
303 continue;
Changpeng Fang4cabf6d2019-02-18 23:00:26 +0000304 if (!memAccessesCanBeReordered(MemOp, *InstToMove, AA))
Neil Henning76504a42018-12-12 16:15:21 +0000305 return false;
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000306 }
307 return true;
308}
309
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000310bool SILoadStoreOptimizer::offsetsCanBeCombined(CombineInfo &CI) {
Matt Arsenault41033282014-10-10 22:01:59 +0000311 // XXX - Would the same offset be OK? Is there any reason this would happen or
312 // be useful?
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000313 if (CI.Offset0 == CI.Offset1)
Matt Arsenaultfe0a2e62014-10-10 22:12:32 +0000314 return false;
315
316 // This won't be valid if the offset isn't aligned.
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000317 if ((CI.Offset0 % CI.EltSize != 0) || (CI.Offset1 % CI.EltSize != 0))
Matt Arsenaultfe0a2e62014-10-10 22:12:32 +0000318 return false;
319
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000320 unsigned EltOffset0 = CI.Offset0 / CI.EltSize;
321 unsigned EltOffset1 = CI.Offset1 / CI.EltSize;
322 CI.UseST64 = false;
323 CI.BaseOff = 0;
Matt Arsenaultfe0a2e62014-10-10 22:12:32 +0000324
Marek Olsak58410f32017-11-09 01:52:55 +0000325 // Handle SMEM and VMEM instructions.
Neil Henning76504a42018-12-12 16:15:21 +0000326 if ((CI.InstClass != DS_READ) && (CI.InstClass != DS_WRITE)) {
327 return (EltOffset0 + CI.Width0 == EltOffset1 ||
328 EltOffset1 + CI.Width1 == EltOffset0) &&
Stanislav Mekhanoshina6322942019-04-30 22:08:23 +0000329 CI.GLC0 == CI.GLC1 && CI.DLC0 == CI.DLC1 &&
Marek Olsak6a0548a2017-11-09 01:52:30 +0000330 (CI.InstClass == S_BUFFER_LOAD_IMM || CI.SLC0 == CI.SLC1);
Marek Olsakb953cc32017-11-09 01:52:23 +0000331 }
332
Matt Arsenaultfe0a2e62014-10-10 22:12:32 +0000333 // If the offset in elements doesn't fit in 8-bits, we might be able to use
334 // the stride 64 versions.
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000335 if ((EltOffset0 % 64 == 0) && (EltOffset1 % 64) == 0 &&
336 isUInt<8>(EltOffset0 / 64) && isUInt<8>(EltOffset1 / 64)) {
337 CI.Offset0 = EltOffset0 / 64;
338 CI.Offset1 = EltOffset1 / 64;
339 CI.UseST64 = true;
340 return true;
341 }
Matt Arsenaultfe0a2e62014-10-10 22:12:32 +0000342
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000343 // Check if the new offsets fit in the reduced 8-bit range.
344 if (isUInt<8>(EltOffset0) && isUInt<8>(EltOffset1)) {
345 CI.Offset0 = EltOffset0;
346 CI.Offset1 = EltOffset1;
347 return true;
348 }
349
350 // Try to shift base address to decrease offsets.
351 unsigned OffsetDiff = std::abs((int)EltOffset1 - (int)EltOffset0);
352 CI.BaseOff = std::min(CI.Offset0, CI.Offset1);
353
354 if ((OffsetDiff % 64 == 0) && isUInt<8>(OffsetDiff / 64)) {
355 CI.Offset0 = (EltOffset0 - CI.BaseOff / CI.EltSize) / 64;
356 CI.Offset1 = (EltOffset1 - CI.BaseOff / CI.EltSize) / 64;
357 CI.UseST64 = true;
358 return true;
359 }
360
361 if (isUInt<8>(OffsetDiff)) {
362 CI.Offset0 = EltOffset0 - CI.BaseOff / CI.EltSize;
363 CI.Offset1 = EltOffset1 - CI.BaseOff / CI.EltSize;
364 return true;
365 }
366
367 return false;
Matt Arsenault41033282014-10-10 22:01:59 +0000368}
369
Neil Henninge85d45a2019-01-10 16:21:08 +0000370bool SILoadStoreOptimizer::widthsFit(const GCNSubtarget &STM,
371 const CombineInfo &CI) {
Neil Henning76504a42018-12-12 16:15:21 +0000372 const unsigned Width = (CI.Width0 + CI.Width1);
373 switch (CI.InstClass) {
374 default:
Neil Henninge85d45a2019-01-10 16:21:08 +0000375 return (Width <= 4) && (STM.hasDwordx3LoadStores() || (Width != 3));
Neil Henning76504a42018-12-12 16:15:21 +0000376 case S_BUFFER_LOAD_IMM:
377 switch (Width) {
378 default:
379 return false;
380 case 2:
381 case 4:
382 return true;
383 }
384 }
385}
386
387unsigned SILoadStoreOptimizer::getOpcodeWidth(const MachineInstr &MI) {
388 const unsigned Opc = MI.getOpcode();
389
390 if (TII->isMUBUF(MI)) {
391 return AMDGPU::getMUBUFDwords(Opc);
392 }
393
394 switch (Opc) {
395 default:
396 return 0;
397 case AMDGPU::S_BUFFER_LOAD_DWORD_IMM:
398 return 1;
399 case AMDGPU::S_BUFFER_LOAD_DWORDX2_IMM:
400 return 2;
401 case AMDGPU::S_BUFFER_LOAD_DWORDX4_IMM:
402 return 4;
403 }
404}
405
406InstClassEnum SILoadStoreOptimizer::getInstClass(unsigned Opc) {
407 if (TII->isMUBUF(Opc)) {
408 const int baseOpcode = AMDGPU::getMUBUFBaseOpcode(Opc);
409
410 // If we couldn't identify the opcode, bail out.
411 if (baseOpcode == -1) {
412 return UNKNOWN;
413 }
414
415 switch (baseOpcode) {
416 default:
417 return UNKNOWN;
418 case AMDGPU::BUFFER_LOAD_DWORD_OFFEN:
419 return BUFFER_LOAD_OFFEN;
420 case AMDGPU::BUFFER_LOAD_DWORD_OFFSET:
421 return BUFFER_LOAD_OFFSET;
422 case AMDGPU::BUFFER_STORE_DWORD_OFFEN:
423 return BUFFER_STORE_OFFEN;
424 case AMDGPU::BUFFER_STORE_DWORD_OFFSET:
425 return BUFFER_STORE_OFFSET;
426 case AMDGPU::BUFFER_LOAD_DWORD_OFFEN_exact:
427 return BUFFER_LOAD_OFFEN_exact;
428 case AMDGPU::BUFFER_LOAD_DWORD_OFFSET_exact:
429 return BUFFER_LOAD_OFFSET_exact;
430 case AMDGPU::BUFFER_STORE_DWORD_OFFEN_exact:
431 return BUFFER_STORE_OFFEN_exact;
432 case AMDGPU::BUFFER_STORE_DWORD_OFFSET_exact:
433 return BUFFER_STORE_OFFSET_exact;
434 }
435 }
436
437 switch (Opc) {
438 default:
439 return UNKNOWN;
440 case AMDGPU::S_BUFFER_LOAD_DWORD_IMM:
441 case AMDGPU::S_BUFFER_LOAD_DWORDX2_IMM:
442 case AMDGPU::S_BUFFER_LOAD_DWORDX4_IMM:
443 return S_BUFFER_LOAD_IMM;
444 case AMDGPU::DS_READ_B32:
445 case AMDGPU::DS_READ_B64:
446 case AMDGPU::DS_READ_B32_gfx9:
447 case AMDGPU::DS_READ_B64_gfx9:
448 return DS_READ;
449 case AMDGPU::DS_WRITE_B32:
450 case AMDGPU::DS_WRITE_B64:
451 case AMDGPU::DS_WRITE_B32_gfx9:
452 case AMDGPU::DS_WRITE_B64_gfx9:
453 return DS_WRITE;
454 }
455}
456
457unsigned SILoadStoreOptimizer::getRegs(unsigned Opc) {
458 if (TII->isMUBUF(Opc)) {
459 unsigned result = 0;
460
461 if (AMDGPU::getMUBUFHasVAddr(Opc)) {
462 result |= VADDR;
463 }
464
465 if (AMDGPU::getMUBUFHasSrsrc(Opc)) {
466 result |= SRSRC;
467 }
468
469 if (AMDGPU::getMUBUFHasSoffset(Opc)) {
470 result |= SOFFSET;
471 }
472
473 return result;
474 }
475
476 switch (Opc) {
477 default:
478 return 0;
479 case AMDGPU::S_BUFFER_LOAD_DWORD_IMM:
480 case AMDGPU::S_BUFFER_LOAD_DWORDX2_IMM:
481 case AMDGPU::S_BUFFER_LOAD_DWORDX4_IMM:
482 return SBASE;
483 case AMDGPU::DS_READ_B32:
484 case AMDGPU::DS_READ_B64:
485 case AMDGPU::DS_READ_B32_gfx9:
486 case AMDGPU::DS_READ_B64_gfx9:
487 case AMDGPU::DS_WRITE_B32:
488 case AMDGPU::DS_WRITE_B64:
489 case AMDGPU::DS_WRITE_B32_gfx9:
490 case AMDGPU::DS_WRITE_B64_gfx9:
491 return ADDR;
492 }
493}
494
Marek Olsakb953cc32017-11-09 01:52:23 +0000495bool SILoadStoreOptimizer::findMatchingInst(CombineInfo &CI) {
Matt Arsenault67e72de2017-08-31 01:53:09 +0000496 MachineBasicBlock *MBB = CI.I->getParent();
497 MachineBasicBlock::iterator E = MBB->end();
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000498 MachineBasicBlock::iterator MBBI = CI.I;
Matt Arsenault3cb61632017-08-30 03:26:18 +0000499
Neil Henning76504a42018-12-12 16:15:21 +0000500 const unsigned Opc = CI.I->getOpcode();
501 const InstClassEnum InstClass = getInstClass(Opc);
502
503 if (InstClass == UNKNOWN) {
504 return false;
505 }
506
507 const unsigned Regs = getRegs(Opc);
508
509 unsigned AddrOpName[5] = {0};
510 int AddrIdx[5];
511 const MachineOperand *AddrReg[5];
Marek Olsak6a0548a2017-11-09 01:52:30 +0000512 unsigned NumAddresses = 0;
Marek Olsakb953cc32017-11-09 01:52:23 +0000513
Neil Henning76504a42018-12-12 16:15:21 +0000514 if (Regs & ADDR) {
Marek Olsak6a0548a2017-11-09 01:52:30 +0000515 AddrOpName[NumAddresses++] = AMDGPU::OpName::addr;
Neil Henning76504a42018-12-12 16:15:21 +0000516 }
517
518 if (Regs & SBASE) {
Marek Olsak6a0548a2017-11-09 01:52:30 +0000519 AddrOpName[NumAddresses++] = AMDGPU::OpName::sbase;
Neil Henning76504a42018-12-12 16:15:21 +0000520 }
521
522 if (Regs & SRSRC) {
Marek Olsak6a0548a2017-11-09 01:52:30 +0000523 AddrOpName[NumAddresses++] = AMDGPU::OpName::srsrc;
Neil Henning76504a42018-12-12 16:15:21 +0000524 }
525
526 if (Regs & SOFFSET) {
527 AddrOpName[NumAddresses++] = AMDGPU::OpName::soffset;
528 }
529
530 if (Regs & VADDR) {
Marek Olsak6a0548a2017-11-09 01:52:30 +0000531 AddrOpName[NumAddresses++] = AMDGPU::OpName::vaddr;
Marek Olsak6a0548a2017-11-09 01:52:30 +0000532 }
Matt Arsenault3cb61632017-08-30 03:26:18 +0000533
Marek Olsak6a0548a2017-11-09 01:52:30 +0000534 for (unsigned i = 0; i < NumAddresses; i++) {
535 AddrIdx[i] = AMDGPU::getNamedOperandIdx(CI.I->getOpcode(), AddrOpName[i]);
536 AddrReg[i] = &CI.I->getOperand(AddrIdx[i]);
537
Neil Henning76504a42018-12-12 16:15:21 +0000538 // We only ever merge operations with the same base address register, so
539 // don't bother scanning forward if there are no other uses.
Marek Olsak6a0548a2017-11-09 01:52:30 +0000540 if (AddrReg[i]->isReg() &&
541 (TargetRegisterInfo::isPhysicalRegister(AddrReg[i]->getReg()) ||
542 MRI->hasOneNonDBGUse(AddrReg[i]->getReg())))
543 return false;
544 }
Matt Arsenault3cb61632017-08-30 03:26:18 +0000545
Matt Arsenault41033282014-10-10 22:01:59 +0000546 ++MBBI;
547
Nicolai Haehnle6cf306d2018-02-23 10:45:56 +0000548 DenseSet<unsigned> RegDefsToMove;
549 DenseSet<unsigned> PhysRegUsesToMove;
550 addDefsUsesToList(*CI.I, RegDefsToMove, PhysRegUsesToMove);
Matt Arsenault41033282014-10-10 22:01:59 +0000551
Neil Henning76504a42018-12-12 16:15:21 +0000552 for (; MBBI != E; ++MBBI) {
553 const bool IsDS = (InstClass == DS_READ) || (InstClass == DS_WRITE);
554
555 if ((getInstClass(MBBI->getOpcode()) != InstClass) ||
556 (IsDS && (MBBI->getOpcode() != Opc))) {
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000557 // This is not a matching DS instruction, but we can keep looking as
558 // long as one of these conditions are met:
559 // 1. It is safe to move I down past MBBI.
560 // 2. It is safe to move MBBI down past the instruction that I will
561 // be merged into.
Matt Arsenault41033282014-10-10 22:01:59 +0000562
Matt Arsenault2d69c922017-08-29 21:25:51 +0000563 if (MBBI->hasUnmodeledSideEffects()) {
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000564 // We can't re-order this instruction with respect to other memory
Matt Arsenault2d69c922017-08-29 21:25:51 +0000565 // operations, so we fail both conditions mentioned above.
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000566 return false;
Matt Arsenault2d69c922017-08-29 21:25:51 +0000567 }
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000568
569 if (MBBI->mayLoadOrStore() &&
Changpeng Fang4cabf6d2019-02-18 23:00:26 +0000570 (!memAccessesCanBeReordered(*CI.I, *MBBI, AA) ||
571 !canMoveInstsAcrossMemOp(*MBBI, CI.InstsToMove, AA))) {
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000572 // We fail condition #1, but we may still be able to satisfy condition
573 // #2. Add this instruction to the move list and then we will check
574 // if condition #2 holds once we have selected the matching instruction.
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000575 CI.InstsToMove.push_back(&*MBBI);
Nicolai Haehnle6cf306d2018-02-23 10:45:56 +0000576 addDefsUsesToList(*MBBI, RegDefsToMove, PhysRegUsesToMove);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000577 continue;
578 }
579
580 // When we match I with another DS instruction we will be moving I down
581 // to the location of the matched instruction any uses of I will need to
582 // be moved down as well.
Nicolai Haehnle6cf306d2018-02-23 10:45:56 +0000583 addToListsIfDependent(*MBBI, RegDefsToMove, PhysRegUsesToMove,
584 CI.InstsToMove);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000585 continue;
586 }
587
588 // Don't merge volatiles.
589 if (MBBI->hasOrderedMemoryRef())
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000590 return false;
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000591
Nicolai Haehnle7b0e25b2016-10-27 08:15:07 +0000592 // Handle a case like
593 // DS_WRITE_B32 addr, v, idx0
594 // w = DS_READ_B32 addr, idx0
595 // DS_WRITE_B32 addr, f(w), idx1
596 // where the DS_READ_B32 ends up in InstsToMove and therefore prevents
597 // merging of the two writes.
Nicolai Haehnle6cf306d2018-02-23 10:45:56 +0000598 if (addToListsIfDependent(*MBBI, RegDefsToMove, PhysRegUsesToMove,
599 CI.InstsToMove))
Nicolai Haehnle7b0e25b2016-10-27 08:15:07 +0000600 continue;
601
Marek Olsak6a0548a2017-11-09 01:52:30 +0000602 bool Match = true;
603 for (unsigned i = 0; i < NumAddresses; i++) {
604 const MachineOperand &AddrRegNext = MBBI->getOperand(AddrIdx[i]);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000605
Marek Olsak6a0548a2017-11-09 01:52:30 +0000606 if (AddrReg[i]->isImm() || AddrRegNext.isImm()) {
607 if (AddrReg[i]->isImm() != AddrRegNext.isImm() ||
608 AddrReg[i]->getImm() != AddrRegNext.getImm()) {
609 Match = false;
610 break;
611 }
612 continue;
613 }
614
Neil Henning76504a42018-12-12 16:15:21 +0000615 // Check same base pointer. Be careful of subregisters, which can occur
616 // with vectors of pointers.
Marek Olsak6a0548a2017-11-09 01:52:30 +0000617 if (AddrReg[i]->getReg() != AddrRegNext.getReg() ||
618 AddrReg[i]->getSubReg() != AddrRegNext.getSubReg()) {
619 Match = false;
620 break;
621 }
622 }
623
624 if (Match) {
Neil Henning76504a42018-12-12 16:15:21 +0000625 int OffsetIdx =
626 AMDGPU::getNamedOperandIdx(CI.I->getOpcode(), AMDGPU::OpName::offset);
Marek Olsakb953cc32017-11-09 01:52:23 +0000627 CI.Offset0 = CI.I->getOperand(OffsetIdx).getImm();
Neil Henning76504a42018-12-12 16:15:21 +0000628 CI.Width0 = getOpcodeWidth(*CI.I);
Marek Olsakb953cc32017-11-09 01:52:23 +0000629 CI.Offset1 = MBBI->getOperand(OffsetIdx).getImm();
Neil Henning76504a42018-12-12 16:15:21 +0000630 CI.Width1 = getOpcodeWidth(*MBBI);
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000631 CI.Paired = MBBI;
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000632
Neil Henning76504a42018-12-12 16:15:21 +0000633 if ((CI.InstClass == DS_READ) || (CI.InstClass == DS_WRITE)) {
Marek Olsakb953cc32017-11-09 01:52:23 +0000634 CI.Offset0 &= 0xffff;
635 CI.Offset1 &= 0xffff;
Marek Olsak6a0548a2017-11-09 01:52:30 +0000636 } else {
637 CI.GLC0 = TII->getNamedOperand(*CI.I, AMDGPU::OpName::glc)->getImm();
638 CI.GLC1 = TII->getNamedOperand(*MBBI, AMDGPU::OpName::glc)->getImm();
Marek Olsak4c421a2d2017-11-09 01:52:36 +0000639 if (CI.InstClass != S_BUFFER_LOAD_IMM) {
Marek Olsak6a0548a2017-11-09 01:52:30 +0000640 CI.SLC0 = TII->getNamedOperand(*CI.I, AMDGPU::OpName::slc)->getImm();
641 CI.SLC1 = TII->getNamedOperand(*MBBI, AMDGPU::OpName::slc)->getImm();
642 }
Stanislav Mekhanoshina6322942019-04-30 22:08:23 +0000643 CI.DLC0 = TII->getNamedOperand(*CI.I, AMDGPU::OpName::dlc)->getImm();
644 CI.DLC1 = TII->getNamedOperand(*MBBI, AMDGPU::OpName::dlc)->getImm();
Marek Olsakb953cc32017-11-09 01:52:23 +0000645 }
646
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000647 // Check both offsets fit in the reduced range.
648 // We also need to go through the list of instructions that we plan to
649 // move and make sure they are all safe to move down past the merged
650 // instruction.
Neil Henninge85d45a2019-01-10 16:21:08 +0000651 if (widthsFit(*STM, CI) && offsetsCanBeCombined(CI))
Changpeng Fang4cabf6d2019-02-18 23:00:26 +0000652 if (canMoveInstsAcrossMemOp(*MBBI, CI.InstsToMove, AA))
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000653 return true;
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000654 }
655
656 // We've found a load/store that we couldn't merge for some reason.
657 // We could potentially keep looking, but we'd need to make sure that
658 // it was safe to move I and also all the instruction in InstsToMove
659 // down past this instruction.
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000660 // check if we can move I across MBBI and if we can move all I's users
Changpeng Fang4cabf6d2019-02-18 23:00:26 +0000661 if (!memAccessesCanBeReordered(*CI.I, *MBBI, AA) ||
662 !canMoveInstsAcrossMemOp(*MBBI, CI.InstsToMove, AA))
Alexander Timofeevf867a402016-11-03 14:37:13 +0000663 break;
Matt Arsenault41033282014-10-10 22:01:59 +0000664 }
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000665 return false;
Matt Arsenault41033282014-10-10 22:01:59 +0000666}
667
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000668unsigned SILoadStoreOptimizer::read2Opcode(unsigned EltSize) const {
669 if (STM->ldsRequiresM0Init())
670 return (EltSize == 4) ? AMDGPU::DS_READ2_B32 : AMDGPU::DS_READ2_B64;
671 return (EltSize == 4) ? AMDGPU::DS_READ2_B32_gfx9 : AMDGPU::DS_READ2_B64_gfx9;
672}
673
674unsigned SILoadStoreOptimizer::read2ST64Opcode(unsigned EltSize) const {
675 if (STM->ldsRequiresM0Init())
676 return (EltSize == 4) ? AMDGPU::DS_READ2ST64_B32 : AMDGPU::DS_READ2ST64_B64;
677
Neil Henning76504a42018-12-12 16:15:21 +0000678 return (EltSize == 4) ? AMDGPU::DS_READ2ST64_B32_gfx9
679 : AMDGPU::DS_READ2ST64_B64_gfx9;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000680}
681
Neil Henning76504a42018-12-12 16:15:21 +0000682MachineBasicBlock::iterator
683SILoadStoreOptimizer::mergeRead2Pair(CombineInfo &CI) {
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000684 MachineBasicBlock *MBB = CI.I->getParent();
Matt Arsenault41033282014-10-10 22:01:59 +0000685
686 // Be careful, since the addresses could be subregisters themselves in weird
687 // cases, like vectors of pointers.
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000688 const auto *AddrReg = TII->getNamedOperand(*CI.I, AMDGPU::OpName::addr);
Matt Arsenault41033282014-10-10 22:01:59 +0000689
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000690 const auto *Dest0 = TII->getNamedOperand(*CI.I, AMDGPU::OpName::vdst);
691 const auto *Dest1 = TII->getNamedOperand(*CI.Paired, AMDGPU::OpName::vdst);
Matt Arsenault41033282014-10-10 22:01:59 +0000692
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000693 unsigned NewOffset0 = CI.Offset0;
694 unsigned NewOffset1 = CI.Offset1;
Neil Henning76504a42018-12-12 16:15:21 +0000695 unsigned Opc =
696 CI.UseST64 ? read2ST64Opcode(CI.EltSize) : read2Opcode(CI.EltSize);
Matt Arsenaultfe0a2e62014-10-10 22:12:32 +0000697
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000698 unsigned SubRegIdx0 = (CI.EltSize == 4) ? AMDGPU::sub0 : AMDGPU::sub0_sub1;
699 unsigned SubRegIdx1 = (CI.EltSize == 4) ? AMDGPU::sub1 : AMDGPU::sub2_sub3;
Tom Stellarde175d8a2016-08-26 21:36:47 +0000700
701 if (NewOffset0 > NewOffset1) {
702 // Canonicalize the merged instruction so the smaller offset comes first.
703 std::swap(NewOffset0, NewOffset1);
704 std::swap(SubRegIdx0, SubRegIdx1);
705 }
706
Matt Arsenaultfe0a2e62014-10-10 22:12:32 +0000707 assert((isUInt<8>(NewOffset0) && isUInt<8>(NewOffset1)) &&
Neil Henning76504a42018-12-12 16:15:21 +0000708 (NewOffset0 != NewOffset1) && "Computed offset doesn't fit");
Matt Arsenaultfe0a2e62014-10-10 22:12:32 +0000709
710 const MCInstrDesc &Read2Desc = TII->get(Opc);
Matt Arsenault41033282014-10-10 22:01:59 +0000711
Neil Henning76504a42018-12-12 16:15:21 +0000712 const TargetRegisterClass *SuperRC =
713 (CI.EltSize == 4) ? &AMDGPU::VReg_64RegClass : &AMDGPU::VReg_128RegClass;
Matt Arsenault41033282014-10-10 22:01:59 +0000714 unsigned DestReg = MRI->createVirtualRegister(SuperRC);
715
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000716 DebugLoc DL = CI.I->getDebugLoc();
717
718 unsigned BaseReg = AddrReg->getReg();
Stanislav Mekhanoshin8dfcd832018-09-25 23:33:18 +0000719 unsigned BaseSubReg = AddrReg->getSubReg();
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000720 unsigned BaseRegFlags = 0;
721 if (CI.BaseOff) {
Mark Searles7687d422018-01-22 21:46:43 +0000722 unsigned ImmReg = MRI->createVirtualRegister(&AMDGPU::SGPR_32RegClass);
723 BuildMI(*MBB, CI.Paired, DL, TII->get(AMDGPU::S_MOV_B32), ImmReg)
Neil Henning76504a42018-12-12 16:15:21 +0000724 .addImm(CI.BaseOff);
Mark Searles7687d422018-01-22 21:46:43 +0000725
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000726 BaseReg = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
727 BaseRegFlags = RegState::Kill;
Matt Arsenault84445dd2017-11-30 22:51:26 +0000728
Mark Searles7687d422018-01-22 21:46:43 +0000729 TII->getAddNoCarry(*MBB, CI.Paired, DL, BaseReg)
Neil Henning76504a42018-12-12 16:15:21 +0000730 .addReg(ImmReg)
Tim Renoufcfdfba92019-03-18 19:35:44 +0000731 .addReg(AddrReg->getReg(), 0, BaseSubReg)
732 .addImm(0); // clamp bit
Stanislav Mekhanoshin8dfcd832018-09-25 23:33:18 +0000733 BaseSubReg = 0;
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000734 }
735
Neil Henning76504a42018-12-12 16:15:21 +0000736 MachineInstrBuilder Read2 =
737 BuildMI(*MBB, CI.Paired, DL, Read2Desc, DestReg)
738 .addReg(BaseReg, BaseRegFlags, BaseSubReg) // addr
739 .addImm(NewOffset0) // offset0
740 .addImm(NewOffset1) // offset1
741 .addImm(0) // gds
742 .cloneMergedMemRefs({&*CI.I, &*CI.Paired});
Stanislav Mekhanoshin86b0a542017-04-14 00:33:44 +0000743
NAKAMURA Takumi9720f572016-08-30 11:50:21 +0000744 (void)Read2;
Matt Arsenault41033282014-10-10 22:01:59 +0000745
Matt Arsenault84db5d92015-07-14 17:57:36 +0000746 const MCInstrDesc &CopyDesc = TII->get(TargetOpcode::COPY);
747
748 // Copy to the old destination registers.
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000749 BuildMI(*MBB, CI.Paired, DL, CopyDesc)
Diana Picus116bbab2017-01-13 09:58:52 +0000750 .add(*Dest0) // Copy to same destination including flags and sub reg.
751 .addReg(DestReg, 0, SubRegIdx0);
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000752 MachineInstr *Copy1 = BuildMI(*MBB, CI.Paired, DL, CopyDesc)
Diana Picus116bbab2017-01-13 09:58:52 +0000753 .add(*Dest1)
754 .addReg(DestReg, RegState::Kill, SubRegIdx1);
Matt Arsenault84db5d92015-07-14 17:57:36 +0000755
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000756 moveInstsAfter(Copy1, CI.InstsToMove);
Matt Arsenault84db5d92015-07-14 17:57:36 +0000757
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000758 MachineBasicBlock::iterator Next = std::next(CI.I);
759 CI.I->eraseFromParent();
760 CI.Paired->eraseFromParent();
Matt Arsenault41033282014-10-10 22:01:59 +0000761
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000762 LLVM_DEBUG(dbgs() << "Inserted read2: " << *Read2 << '\n');
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000763 return Next;
Matt Arsenault41033282014-10-10 22:01:59 +0000764}
765
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000766unsigned SILoadStoreOptimizer::write2Opcode(unsigned EltSize) const {
767 if (STM->ldsRequiresM0Init())
768 return (EltSize == 4) ? AMDGPU::DS_WRITE2_B32 : AMDGPU::DS_WRITE2_B64;
Neil Henning76504a42018-12-12 16:15:21 +0000769 return (EltSize == 4) ? AMDGPU::DS_WRITE2_B32_gfx9
770 : AMDGPU::DS_WRITE2_B64_gfx9;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000771}
772
773unsigned SILoadStoreOptimizer::write2ST64Opcode(unsigned EltSize) const {
774 if (STM->ldsRequiresM0Init())
Neil Henning76504a42018-12-12 16:15:21 +0000775 return (EltSize == 4) ? AMDGPU::DS_WRITE2ST64_B32
776 : AMDGPU::DS_WRITE2ST64_B64;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000777
Neil Henning76504a42018-12-12 16:15:21 +0000778 return (EltSize == 4) ? AMDGPU::DS_WRITE2ST64_B32_gfx9
779 : AMDGPU::DS_WRITE2ST64_B64_gfx9;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000780}
781
Neil Henning76504a42018-12-12 16:15:21 +0000782MachineBasicBlock::iterator
783SILoadStoreOptimizer::mergeWrite2Pair(CombineInfo &CI) {
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000784 MachineBasicBlock *MBB = CI.I->getParent();
Matt Arsenault41033282014-10-10 22:01:59 +0000785
786 // Be sure to use .addOperand(), and not .addReg() with these. We want to be
787 // sure we preserve the subregister index and any register flags set on them.
Neil Henning76504a42018-12-12 16:15:21 +0000788 const MachineOperand *AddrReg =
789 TII->getNamedOperand(*CI.I, AMDGPU::OpName::addr);
790 const MachineOperand *Data0 =
791 TII->getNamedOperand(*CI.I, AMDGPU::OpName::data0);
792 const MachineOperand *Data1 =
793 TII->getNamedOperand(*CI.Paired, AMDGPU::OpName::data0);
Matt Arsenault41033282014-10-10 22:01:59 +0000794
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000795 unsigned NewOffset0 = CI.Offset0;
796 unsigned NewOffset1 = CI.Offset1;
Neil Henning76504a42018-12-12 16:15:21 +0000797 unsigned Opc =
798 CI.UseST64 ? write2ST64Opcode(CI.EltSize) : write2Opcode(CI.EltSize);
Matt Arsenaultfe0a2e62014-10-10 22:12:32 +0000799
Tom Stellarde175d8a2016-08-26 21:36:47 +0000800 if (NewOffset0 > NewOffset1) {
801 // Canonicalize the merged instruction so the smaller offset comes first.
802 std::swap(NewOffset0, NewOffset1);
803 std::swap(Data0, Data1);
804 }
805
Matt Arsenaultfe0a2e62014-10-10 22:12:32 +0000806 assert((isUInt<8>(NewOffset0) && isUInt<8>(NewOffset1)) &&
Neil Henning76504a42018-12-12 16:15:21 +0000807 (NewOffset0 != NewOffset1) && "Computed offset doesn't fit");
Matt Arsenaultfe0a2e62014-10-10 22:12:32 +0000808
809 const MCInstrDesc &Write2Desc = TII->get(Opc);
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000810 DebugLoc DL = CI.I->getDebugLoc();
Matt Arsenaultfe0a2e62014-10-10 22:12:32 +0000811
Mark Searles7687d422018-01-22 21:46:43 +0000812 unsigned BaseReg = AddrReg->getReg();
Stanislav Mekhanoshin8dfcd832018-09-25 23:33:18 +0000813 unsigned BaseSubReg = AddrReg->getSubReg();
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000814 unsigned BaseRegFlags = 0;
815 if (CI.BaseOff) {
Mark Searles7687d422018-01-22 21:46:43 +0000816 unsigned ImmReg = MRI->createVirtualRegister(&AMDGPU::SGPR_32RegClass);
817 BuildMI(*MBB, CI.Paired, DL, TII->get(AMDGPU::S_MOV_B32), ImmReg)
Neil Henning76504a42018-12-12 16:15:21 +0000818 .addImm(CI.BaseOff);
Mark Searles7687d422018-01-22 21:46:43 +0000819
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000820 BaseReg = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
821 BaseRegFlags = RegState::Kill;
Matt Arsenault84445dd2017-11-30 22:51:26 +0000822
Mark Searles7687d422018-01-22 21:46:43 +0000823 TII->getAddNoCarry(*MBB, CI.Paired, DL, BaseReg)
Neil Henning76504a42018-12-12 16:15:21 +0000824 .addReg(ImmReg)
Tim Renoufcfdfba92019-03-18 19:35:44 +0000825 .addReg(AddrReg->getReg(), 0, BaseSubReg)
826 .addImm(0); // clamp bit
Stanislav Mekhanoshin8dfcd832018-09-25 23:33:18 +0000827 BaseSubReg = 0;
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000828 }
Matt Arsenault41033282014-10-10 22:01:59 +0000829
Neil Henning76504a42018-12-12 16:15:21 +0000830 MachineInstrBuilder Write2 =
831 BuildMI(*MBB, CI.Paired, DL, Write2Desc)
832 .addReg(BaseReg, BaseRegFlags, BaseSubReg) // addr
833 .add(*Data0) // data0
834 .add(*Data1) // data1
835 .addImm(NewOffset0) // offset0
836 .addImm(NewOffset1) // offset1
837 .addImm(0) // gds
838 .cloneMergedMemRefs({&*CI.I, &*CI.Paired});
Matt Arsenault41033282014-10-10 22:01:59 +0000839
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +0000840 moveInstsAfter(Write2, CI.InstsToMove);
841
842 MachineBasicBlock::iterator Next = std::next(CI.I);
843 CI.I->eraseFromParent();
844 CI.Paired->eraseFromParent();
Matt Arsenault41033282014-10-10 22:01:59 +0000845
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000846 LLVM_DEBUG(dbgs() << "Inserted write2 inst: " << *Write2 << '\n');
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000847 return Next;
Matt Arsenault41033282014-10-10 22:01:59 +0000848}
849
Neil Henning76504a42018-12-12 16:15:21 +0000850MachineBasicBlock::iterator
851SILoadStoreOptimizer::mergeSBufferLoadImmPair(CombineInfo &CI) {
Marek Olsakb953cc32017-11-09 01:52:23 +0000852 MachineBasicBlock *MBB = CI.I->getParent();
853 DebugLoc DL = CI.I->getDebugLoc();
Neil Henning76504a42018-12-12 16:15:21 +0000854 const unsigned Opcode = getNewOpcode(CI);
Marek Olsakb953cc32017-11-09 01:52:23 +0000855
Neil Henning76504a42018-12-12 16:15:21 +0000856 const TargetRegisterClass *SuperRC = getTargetRegisterClass(CI);
857
Marek Olsakb953cc32017-11-09 01:52:23 +0000858 unsigned DestReg = MRI->createVirtualRegister(SuperRC);
859 unsigned MergedOffset = std::min(CI.Offset0, CI.Offset1);
860
861 BuildMI(*MBB, CI.Paired, DL, TII->get(Opcode), DestReg)
862 .add(*TII->getNamedOperand(*CI.I, AMDGPU::OpName::sbase))
863 .addImm(MergedOffset) // offset
864 .addImm(CI.GLC0) // glc
Stanislav Mekhanoshina6322942019-04-30 22:08:23 +0000865 .addImm(CI.DLC0) // dlc
Chandler Carruthc73c0302018-08-16 21:30:05 +0000866 .cloneMergedMemRefs({&*CI.I, &*CI.Paired});
Marek Olsakb953cc32017-11-09 01:52:23 +0000867
Neil Henning76504a42018-12-12 16:15:21 +0000868 std::pair<unsigned, unsigned> SubRegIdx = getSubRegIdxs(CI);
869 const unsigned SubRegIdx0 = std::get<0>(SubRegIdx);
870 const unsigned SubRegIdx1 = std::get<1>(SubRegIdx);
Marek Olsakb953cc32017-11-09 01:52:23 +0000871
872 // Copy to the old destination registers.
873 const MCInstrDesc &CopyDesc = TII->get(TargetOpcode::COPY);
874 const auto *Dest0 = TII->getNamedOperand(*CI.I, AMDGPU::OpName::sdst);
875 const auto *Dest1 = TII->getNamedOperand(*CI.Paired, AMDGPU::OpName::sdst);
876
877 BuildMI(*MBB, CI.Paired, DL, CopyDesc)
878 .add(*Dest0) // Copy to same destination including flags and sub reg.
879 .addReg(DestReg, 0, SubRegIdx0);
880 MachineInstr *Copy1 = BuildMI(*MBB, CI.Paired, DL, CopyDesc)
881 .add(*Dest1)
882 .addReg(DestReg, RegState::Kill, SubRegIdx1);
883
884 moveInstsAfter(Copy1, CI.InstsToMove);
885
886 MachineBasicBlock::iterator Next = std::next(CI.I);
887 CI.I->eraseFromParent();
888 CI.Paired->eraseFromParent();
889 return Next;
890}
891
Neil Henning76504a42018-12-12 16:15:21 +0000892MachineBasicBlock::iterator
893SILoadStoreOptimizer::mergeBufferLoadPair(CombineInfo &CI) {
Marek Olsak6a0548a2017-11-09 01:52:30 +0000894 MachineBasicBlock *MBB = CI.I->getParent();
895 DebugLoc DL = CI.I->getDebugLoc();
Marek Olsak4c421a2d2017-11-09 01:52:36 +0000896
Neil Henning76504a42018-12-12 16:15:21 +0000897 const unsigned Opcode = getNewOpcode(CI);
Marek Olsak6a0548a2017-11-09 01:52:30 +0000898
Neil Henning76504a42018-12-12 16:15:21 +0000899 const TargetRegisterClass *SuperRC = getTargetRegisterClass(CI);
900
901 // Copy to the new source register.
Marek Olsak6a0548a2017-11-09 01:52:30 +0000902 unsigned DestReg = MRI->createVirtualRegister(SuperRC);
903 unsigned MergedOffset = std::min(CI.Offset0, CI.Offset1);
904
Marek Olsak4c421a2d2017-11-09 01:52:36 +0000905 auto MIB = BuildMI(*MBB, CI.Paired, DL, TII->get(Opcode), DestReg);
906
Neil Henning76504a42018-12-12 16:15:21 +0000907 const unsigned Regs = getRegs(Opcode);
908
909 if (Regs & VADDR)
910 MIB.add(*TII->getNamedOperand(*CI.I, AMDGPU::OpName::vaddr));
Marek Olsak4c421a2d2017-11-09 01:52:36 +0000911
912 MIB.add(*TII->getNamedOperand(*CI.I, AMDGPU::OpName::srsrc))
Marek Olsak6a0548a2017-11-09 01:52:30 +0000913 .add(*TII->getNamedOperand(*CI.I, AMDGPU::OpName::soffset))
914 .addImm(MergedOffset) // offset
915 .addImm(CI.GLC0) // glc
916 .addImm(CI.SLC0) // slc
917 .addImm(0) // tfe
Stanislav Mekhanoshina6322942019-04-30 22:08:23 +0000918 .addImm(CI.DLC0) // dlc
Chandler Carruthc73c0302018-08-16 21:30:05 +0000919 .cloneMergedMemRefs({&*CI.I, &*CI.Paired});
Marek Olsak6a0548a2017-11-09 01:52:30 +0000920
Neil Henning76504a42018-12-12 16:15:21 +0000921 std::pair<unsigned, unsigned> SubRegIdx = getSubRegIdxs(CI);
922 const unsigned SubRegIdx0 = std::get<0>(SubRegIdx);
923 const unsigned SubRegIdx1 = std::get<1>(SubRegIdx);
Marek Olsak6a0548a2017-11-09 01:52:30 +0000924
925 // Copy to the old destination registers.
926 const MCInstrDesc &CopyDesc = TII->get(TargetOpcode::COPY);
927 const auto *Dest0 = TII->getNamedOperand(*CI.I, AMDGPU::OpName::vdata);
928 const auto *Dest1 = TII->getNamedOperand(*CI.Paired, AMDGPU::OpName::vdata);
929
930 BuildMI(*MBB, CI.Paired, DL, CopyDesc)
931 .add(*Dest0) // Copy to same destination including flags and sub reg.
932 .addReg(DestReg, 0, SubRegIdx0);
933 MachineInstr *Copy1 = BuildMI(*MBB, CI.Paired, DL, CopyDesc)
934 .add(*Dest1)
935 .addReg(DestReg, RegState::Kill, SubRegIdx1);
936
937 moveInstsAfter(Copy1, CI.InstsToMove);
938
939 MachineBasicBlock::iterator Next = std::next(CI.I);
940 CI.I->eraseFromParent();
941 CI.Paired->eraseFromParent();
942 return Next;
943}
944
Neil Henning76504a42018-12-12 16:15:21 +0000945unsigned SILoadStoreOptimizer::getNewOpcode(const CombineInfo &CI) {
946 const unsigned Width = CI.Width0 + CI.Width1;
Marek Olsak58410f32017-11-09 01:52:55 +0000947
Neil Henning76504a42018-12-12 16:15:21 +0000948 switch (CI.InstClass) {
949 default:
950 return AMDGPU::getMUBUFOpcode(CI.InstClass, Width);
951 case UNKNOWN:
952 llvm_unreachable("Unknown instruction class");
953 case S_BUFFER_LOAD_IMM:
954 switch (Width) {
955 default:
956 return 0;
957 case 2:
958 return AMDGPU::S_BUFFER_LOAD_DWORDX2_IMM;
959 case 4:
960 return AMDGPU::S_BUFFER_LOAD_DWORDX4_IMM;
961 }
Marek Olsak58410f32017-11-09 01:52:55 +0000962 }
Marek Olsak58410f32017-11-09 01:52:55 +0000963}
964
Neil Henning76504a42018-12-12 16:15:21 +0000965std::pair<unsigned, unsigned>
966SILoadStoreOptimizer::getSubRegIdxs(const CombineInfo &CI) {
967 if (CI.Offset0 > CI.Offset1) {
968 switch (CI.Width0) {
969 default:
970 return std::make_pair(0, 0);
971 case 1:
972 switch (CI.Width1) {
973 default:
974 return std::make_pair(0, 0);
975 case 1:
976 return std::make_pair(AMDGPU::sub1, AMDGPU::sub0);
977 case 2:
978 return std::make_pair(AMDGPU::sub2, AMDGPU::sub0_sub1);
979 case 3:
980 return std::make_pair(AMDGPU::sub3, AMDGPU::sub0_sub1_sub2);
981 }
982 case 2:
983 switch (CI.Width1) {
984 default:
985 return std::make_pair(0, 0);
986 case 1:
987 return std::make_pair(AMDGPU::sub1_sub2, AMDGPU::sub0);
988 case 2:
989 return std::make_pair(AMDGPU::sub2_sub3, AMDGPU::sub0_sub1);
990 }
991 case 3:
992 switch (CI.Width1) {
993 default:
994 return std::make_pair(0, 0);
995 case 1:
996 return std::make_pair(AMDGPU::sub1_sub2_sub3, AMDGPU::sub0);
997 }
998 }
999 } else {
1000 switch (CI.Width0) {
1001 default:
1002 return std::make_pair(0, 0);
1003 case 1:
1004 switch (CI.Width1) {
1005 default:
1006 return std::make_pair(0, 0);
1007 case 1:
1008 return std::make_pair(AMDGPU::sub0, AMDGPU::sub1);
1009 case 2:
1010 return std::make_pair(AMDGPU::sub0, AMDGPU::sub1_sub2);
1011 case 3:
1012 return std::make_pair(AMDGPU::sub0, AMDGPU::sub1_sub2_sub3);
1013 }
1014 case 2:
1015 switch (CI.Width1) {
1016 default:
1017 return std::make_pair(0, 0);
1018 case 1:
1019 return std::make_pair(AMDGPU::sub0_sub1, AMDGPU::sub2);
1020 case 2:
1021 return std::make_pair(AMDGPU::sub0_sub1, AMDGPU::sub2_sub3);
1022 }
1023 case 3:
1024 switch (CI.Width1) {
1025 default:
1026 return std::make_pair(0, 0);
1027 case 1:
1028 return std::make_pair(AMDGPU::sub0_sub1_sub2, AMDGPU::sub3);
1029 }
1030 }
1031 }
1032}
1033
1034const TargetRegisterClass *
1035SILoadStoreOptimizer::getTargetRegisterClass(const CombineInfo &CI) {
1036 if (CI.InstClass == S_BUFFER_LOAD_IMM) {
1037 switch (CI.Width0 + CI.Width1) {
1038 default:
1039 return nullptr;
1040 case 2:
1041 return &AMDGPU::SReg_64_XEXECRegClass;
1042 case 4:
1043 return &AMDGPU::SReg_128RegClass;
1044 case 8:
1045 return &AMDGPU::SReg_256RegClass;
1046 case 16:
1047 return &AMDGPU::SReg_512RegClass;
1048 }
1049 } else {
1050 switch (CI.Width0 + CI.Width1) {
1051 default:
1052 return nullptr;
1053 case 2:
1054 return &AMDGPU::VReg_64RegClass;
1055 case 3:
1056 return &AMDGPU::VReg_96RegClass;
1057 case 4:
1058 return &AMDGPU::VReg_128RegClass;
1059 }
1060 }
1061}
1062
1063MachineBasicBlock::iterator
1064SILoadStoreOptimizer::mergeBufferStorePair(CombineInfo &CI) {
Marek Olsak58410f32017-11-09 01:52:55 +00001065 MachineBasicBlock *MBB = CI.I->getParent();
1066 DebugLoc DL = CI.I->getDebugLoc();
Marek Olsak58410f32017-11-09 01:52:55 +00001067
Neil Henning76504a42018-12-12 16:15:21 +00001068 const unsigned Opcode = getNewOpcode(CI);
Marek Olsak58410f32017-11-09 01:52:55 +00001069
Neil Henning76504a42018-12-12 16:15:21 +00001070 std::pair<unsigned, unsigned> SubRegIdx = getSubRegIdxs(CI);
1071 const unsigned SubRegIdx0 = std::get<0>(SubRegIdx);
1072 const unsigned SubRegIdx1 = std::get<1>(SubRegIdx);
Marek Olsak58410f32017-11-09 01:52:55 +00001073
1074 // Copy to the new source register.
Neil Henning76504a42018-12-12 16:15:21 +00001075 const TargetRegisterClass *SuperRC = getTargetRegisterClass(CI);
Marek Olsak58410f32017-11-09 01:52:55 +00001076 unsigned SrcReg = MRI->createVirtualRegister(SuperRC);
1077
1078 const auto *Src0 = TII->getNamedOperand(*CI.I, AMDGPU::OpName::vdata);
1079 const auto *Src1 = TII->getNamedOperand(*CI.Paired, AMDGPU::OpName::vdata);
1080
1081 BuildMI(*MBB, CI.Paired, DL, TII->get(AMDGPU::REG_SEQUENCE), SrcReg)
1082 .add(*Src0)
1083 .addImm(SubRegIdx0)
1084 .add(*Src1)
1085 .addImm(SubRegIdx1);
1086
1087 auto MIB = BuildMI(*MBB, CI.Paired, DL, TII->get(Opcode))
Neil Henning76504a42018-12-12 16:15:21 +00001088 .addReg(SrcReg, RegState::Kill);
Marek Olsak58410f32017-11-09 01:52:55 +00001089
Neil Henning76504a42018-12-12 16:15:21 +00001090 const unsigned Regs = getRegs(Opcode);
1091
1092 if (Regs & VADDR)
1093 MIB.add(*TII->getNamedOperand(*CI.I, AMDGPU::OpName::vaddr));
Marek Olsak58410f32017-11-09 01:52:55 +00001094
1095 MIB.add(*TII->getNamedOperand(*CI.I, AMDGPU::OpName::srsrc))
1096 .add(*TII->getNamedOperand(*CI.I, AMDGPU::OpName::soffset))
1097 .addImm(std::min(CI.Offset0, CI.Offset1)) // offset
Stanislav Mekhanoshina6322942019-04-30 22:08:23 +00001098 .addImm(CI.GLC0) // glc
1099 .addImm(CI.SLC0) // slc
1100 .addImm(0) // tfe
1101 .addImm(CI.DLC0) // dlc
Chandler Carruthc73c0302018-08-16 21:30:05 +00001102 .cloneMergedMemRefs({&*CI.I, &*CI.Paired});
Marek Olsak58410f32017-11-09 01:52:55 +00001103
1104 moveInstsAfter(MIB, CI.InstsToMove);
1105
1106 MachineBasicBlock::iterator Next = std::next(CI.I);
1107 CI.I->eraseFromParent();
1108 CI.Paired->eraseFromParent();
1109 return Next;
1110}
1111
Farhana Aleence095c52018-12-14 21:13:14 +00001112MachineOperand
1113SILoadStoreOptimizer::createRegOrImm(int32_t Val, MachineInstr &MI) {
1114 APInt V(32, Val, true);
1115 if (TII->isInlineConstant(V))
1116 return MachineOperand::CreateImm(Val);
1117
1118 unsigned Reg = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass);
1119 MachineInstr *Mov =
1120 BuildMI(*MI.getParent(), MI.getIterator(), MI.getDebugLoc(),
1121 TII->get(AMDGPU::S_MOV_B32), Reg)
1122 .addImm(Val);
Simon Pilgrim9831d402018-12-15 12:25:22 +00001123 (void)Mov;
Farhana Aleence095c52018-12-14 21:13:14 +00001124 LLVM_DEBUG(dbgs() << " "; Mov->dump());
1125 return MachineOperand::CreateReg(Reg, false);
1126}
1127
1128// Compute base address using Addr and return the final register.
1129unsigned SILoadStoreOptimizer::computeBase(MachineInstr &MI,
1130 const MemAddress &Addr) {
1131 MachineBasicBlock *MBB = MI.getParent();
1132 MachineBasicBlock::iterator MBBI = MI.getIterator();
1133 DebugLoc DL = MI.getDebugLoc();
1134
1135 assert((TRI->getRegSizeInBits(Addr.Base.LoReg, *MRI) == 32 ||
1136 Addr.Base.LoSubReg) &&
1137 "Expected 32-bit Base-Register-Low!!");
1138
1139 assert((TRI->getRegSizeInBits(Addr.Base.HiReg, *MRI) == 32 ||
1140 Addr.Base.HiSubReg) &&
1141 "Expected 32-bit Base-Register-Hi!!");
1142
1143 LLVM_DEBUG(dbgs() << " Re-Computed Anchor-Base:\n");
1144 MachineOperand OffsetLo = createRegOrImm(static_cast<int32_t>(Addr.Offset), MI);
1145 MachineOperand OffsetHi =
1146 createRegOrImm(static_cast<int32_t>(Addr.Offset >> 32), MI);
1147 unsigned CarryReg = MRI->createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
1148 unsigned DeadCarryReg =
1149 MRI->createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
1150
1151 unsigned DestSub0 = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1152 unsigned DestSub1 = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1153 MachineInstr *LoHalf =
1154 BuildMI(*MBB, MBBI, DL, TII->get(AMDGPU::V_ADD_I32_e64), DestSub0)
1155 .addReg(CarryReg, RegState::Define)
1156 .addReg(Addr.Base.LoReg, 0, Addr.Base.LoSubReg)
Tim Renoufcfdfba92019-03-18 19:35:44 +00001157 .add(OffsetLo)
1158 .addImm(0); // clamp bit
Simon Pilgrim9831d402018-12-15 12:25:22 +00001159 (void)LoHalf;
Farhana Aleence095c52018-12-14 21:13:14 +00001160 LLVM_DEBUG(dbgs() << " "; LoHalf->dump(););
1161
1162 MachineInstr *HiHalf =
1163 BuildMI(*MBB, MBBI, DL, TII->get(AMDGPU::V_ADDC_U32_e64), DestSub1)
1164 .addReg(DeadCarryReg, RegState::Define | RegState::Dead)
1165 .addReg(Addr.Base.HiReg, 0, Addr.Base.HiSubReg)
1166 .add(OffsetHi)
Tim Renoufcfdfba92019-03-18 19:35:44 +00001167 .addReg(CarryReg, RegState::Kill)
1168 .addImm(0); // clamp bit
Simon Pilgrim9831d402018-12-15 12:25:22 +00001169 (void)HiHalf;
Farhana Aleence095c52018-12-14 21:13:14 +00001170 LLVM_DEBUG(dbgs() << " "; HiHalf->dump(););
1171
1172 unsigned FullDestReg = MRI->createVirtualRegister(&AMDGPU::VReg_64RegClass);
1173 MachineInstr *FullBase =
1174 BuildMI(*MBB, MBBI, DL, TII->get(TargetOpcode::REG_SEQUENCE), FullDestReg)
1175 .addReg(DestSub0)
1176 .addImm(AMDGPU::sub0)
1177 .addReg(DestSub1)
1178 .addImm(AMDGPU::sub1);
Simon Pilgrim9831d402018-12-15 12:25:22 +00001179 (void)FullBase;
Farhana Aleence095c52018-12-14 21:13:14 +00001180 LLVM_DEBUG(dbgs() << " "; FullBase->dump(); dbgs() << "\n";);
1181
1182 return FullDestReg;
1183}
1184
1185// Update base and offset with the NewBase and NewOffset in MI.
1186void SILoadStoreOptimizer::updateBaseAndOffset(MachineInstr &MI,
1187 unsigned NewBase,
1188 int32_t NewOffset) {
1189 TII->getNamedOperand(MI, AMDGPU::OpName::vaddr)->setReg(NewBase);
1190 TII->getNamedOperand(MI, AMDGPU::OpName::offset)->setImm(NewOffset);
1191}
1192
1193Optional<int32_t>
1194SILoadStoreOptimizer::extractConstOffset(const MachineOperand &Op) {
1195 if (Op.isImm())
1196 return Op.getImm();
1197
1198 if (!Op.isReg())
1199 return None;
1200
1201 MachineInstr *Def = MRI->getUniqueVRegDef(Op.getReg());
1202 if (!Def || Def->getOpcode() != AMDGPU::S_MOV_B32 ||
1203 !Def->getOperand(1).isImm())
1204 return None;
1205
1206 return Def->getOperand(1).getImm();
1207}
1208
1209// Analyze Base and extracts:
1210// - 32bit base registers, subregisters
1211// - 64bit constant offset
1212// Expecting base computation as:
1213// %OFFSET0:sgpr_32 = S_MOV_B32 8000
1214// %LO:vgpr_32, %c:sreg_64_xexec =
1215// V_ADD_I32_e64 %BASE_LO:vgpr_32, %103:sgpr_32,
1216// %HI:vgpr_32, = V_ADDC_U32_e64 %BASE_HI:vgpr_32, 0, killed %c:sreg_64_xexec
1217// %Base:vreg_64 =
1218// REG_SEQUENCE %LO:vgpr_32, %subreg.sub0, %HI:vgpr_32, %subreg.sub1
1219void SILoadStoreOptimizer::processBaseWithConstOffset(const MachineOperand &Base,
1220 MemAddress &Addr) {
1221 if (!Base.isReg())
1222 return;
1223
1224 MachineInstr *Def = MRI->getUniqueVRegDef(Base.getReg());
1225 if (!Def || Def->getOpcode() != AMDGPU::REG_SEQUENCE
1226 || Def->getNumOperands() != 5)
1227 return;
1228
1229 MachineOperand BaseLo = Def->getOperand(1);
1230 MachineOperand BaseHi = Def->getOperand(3);
1231 if (!BaseLo.isReg() || !BaseHi.isReg())
1232 return;
1233
1234 MachineInstr *BaseLoDef = MRI->getUniqueVRegDef(BaseLo.getReg());
1235 MachineInstr *BaseHiDef = MRI->getUniqueVRegDef(BaseHi.getReg());
1236
1237 if (!BaseLoDef || BaseLoDef->getOpcode() != AMDGPU::V_ADD_I32_e64 ||
1238 !BaseHiDef || BaseHiDef->getOpcode() != AMDGPU::V_ADDC_U32_e64)
1239 return;
1240
1241 const auto *Src0 = TII->getNamedOperand(*BaseLoDef, AMDGPU::OpName::src0);
1242 const auto *Src1 = TII->getNamedOperand(*BaseLoDef, AMDGPU::OpName::src1);
1243
1244 auto Offset0P = extractConstOffset(*Src0);
1245 if (Offset0P)
1246 BaseLo = *Src1;
1247 else {
1248 if (!(Offset0P = extractConstOffset(*Src1)))
1249 return;
1250 BaseLo = *Src0;
1251 }
1252
1253 Src0 = TII->getNamedOperand(*BaseHiDef, AMDGPU::OpName::src0);
1254 Src1 = TII->getNamedOperand(*BaseHiDef, AMDGPU::OpName::src1);
1255
1256 if (Src0->isImm())
1257 std::swap(Src0, Src1);
1258
1259 if (!Src1->isImm())
1260 return;
1261
Farhana Aleence095c52018-12-14 21:13:14 +00001262 uint64_t Offset1 = Src1->getImm();
1263 BaseHi = *Src0;
1264
1265 Addr.Base.LoReg = BaseLo.getReg();
1266 Addr.Base.HiReg = BaseHi.getReg();
1267 Addr.Base.LoSubReg = BaseLo.getSubReg();
1268 Addr.Base.HiSubReg = BaseHi.getSubReg();
1269 Addr.Offset = (*Offset0P & 0x00000000ffffffff) | (Offset1 << 32);
1270}
1271
1272bool SILoadStoreOptimizer::promoteConstantOffsetToImm(
1273 MachineInstr &MI,
1274 MemInfoMap &Visited,
1275 SmallPtrSet<MachineInstr *, 4> &AnchorList) {
1276
1277 // TODO: Support flat and scratch.
1278 if (AMDGPU::getGlobalSaddrOp(MI.getOpcode()) < 0 ||
1279 TII->getNamedOperand(MI, AMDGPU::OpName::vdata) != NULL)
1280 return false;
1281
1282 // TODO: Support Store.
1283 if (!MI.mayLoad())
1284 return false;
1285
1286 if (AnchorList.count(&MI))
1287 return false;
1288
1289 LLVM_DEBUG(dbgs() << "\nTryToPromoteConstantOffsetToImmFor "; MI.dump());
1290
1291 if (TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm()) {
1292 LLVM_DEBUG(dbgs() << " Const-offset is already promoted.\n";);
1293 return false;
1294 }
1295
1296 // Step1: Find the base-registers and a 64bit constant offset.
1297 MachineOperand &Base = *TII->getNamedOperand(MI, AMDGPU::OpName::vaddr);
1298 MemAddress MAddr;
1299 if (Visited.find(&MI) == Visited.end()) {
1300 processBaseWithConstOffset(Base, MAddr);
1301 Visited[&MI] = MAddr;
1302 } else
1303 MAddr = Visited[&MI];
1304
1305 if (MAddr.Offset == 0) {
1306 LLVM_DEBUG(dbgs() << " Failed to extract constant-offset or there are no"
1307 " constant offsets that can be promoted.\n";);
1308 return false;
1309 }
1310
1311 LLVM_DEBUG(dbgs() << " BASE: {" << MAddr.Base.HiReg << ", "
1312 << MAddr.Base.LoReg << "} Offset: " << MAddr.Offset << "\n\n";);
1313
1314 // Step2: Traverse through MI's basic block and find an anchor(that has the
1315 // same base-registers) with the highest 13bit distance from MI's offset.
1316 // E.g. (64bit loads)
1317 // bb:
1318 // addr1 = &a + 4096; load1 = load(addr1, 0)
1319 // addr2 = &a + 6144; load2 = load(addr2, 0)
1320 // addr3 = &a + 8192; load3 = load(addr3, 0)
1321 // addr4 = &a + 10240; load4 = load(addr4, 0)
1322 // addr5 = &a + 12288; load5 = load(addr5, 0)
1323 //
1324 // Starting from the first load, the optimization will try to find a new base
1325 // from which (&a + 4096) has 13 bit distance. Both &a + 6144 and &a + 8192
1326 // has 13bit distance from &a + 4096. The heuristic considers &a + 8192
1327 // as the new-base(anchor) because of the maximum distance which can
1328 // accomodate more intermediate bases presumeably.
1329 //
1330 // Step3: move (&a + 8192) above load1. Compute and promote offsets from
1331 // (&a + 8192) for load1, load2, load4.
1332 // addr = &a + 8192
1333 // load1 = load(addr, -4096)
1334 // load2 = load(addr, -2048)
1335 // load3 = load(addr, 0)
1336 // load4 = load(addr, 2048)
1337 // addr5 = &a + 12288; load5 = load(addr5, 0)
1338 //
1339 MachineInstr *AnchorInst = nullptr;
1340 MemAddress AnchorAddr;
1341 uint32_t MaxDist = std::numeric_limits<uint32_t>::min();
1342 SmallVector<std::pair<MachineInstr *, int64_t>, 4> InstsWCommonBase;
1343
1344 MachineBasicBlock *MBB = MI.getParent();
1345 MachineBasicBlock::iterator E = MBB->end();
1346 MachineBasicBlock::iterator MBBI = MI.getIterator();
1347 ++MBBI;
1348 const SITargetLowering *TLI =
1349 static_cast<const SITargetLowering *>(STM->getTargetLowering());
1350
1351 for ( ; MBBI != E; ++MBBI) {
1352 MachineInstr &MINext = *MBBI;
1353 // TODO: Support finding an anchor(with same base) from store addresses or
1354 // any other load addresses where the opcodes are different.
1355 if (MINext.getOpcode() != MI.getOpcode() ||
1356 TII->getNamedOperand(MINext, AMDGPU::OpName::offset)->getImm())
1357 continue;
1358
1359 const MachineOperand &BaseNext =
1360 *TII->getNamedOperand(MINext, AMDGPU::OpName::vaddr);
1361 MemAddress MAddrNext;
1362 if (Visited.find(&MINext) == Visited.end()) {
1363 processBaseWithConstOffset(BaseNext, MAddrNext);
1364 Visited[&MINext] = MAddrNext;
1365 } else
1366 MAddrNext = Visited[&MINext];
1367
1368 if (MAddrNext.Base.LoReg != MAddr.Base.LoReg ||
1369 MAddrNext.Base.HiReg != MAddr.Base.HiReg ||
1370 MAddrNext.Base.LoSubReg != MAddr.Base.LoSubReg ||
1371 MAddrNext.Base.HiSubReg != MAddr.Base.HiSubReg)
1372 continue;
1373
1374 InstsWCommonBase.push_back(std::make_pair(&MINext, MAddrNext.Offset));
1375
1376 int64_t Dist = MAddr.Offset - MAddrNext.Offset;
1377 TargetLoweringBase::AddrMode AM;
1378 AM.HasBaseReg = true;
1379 AM.BaseOffs = Dist;
1380 if (TLI->isLegalGlobalAddressingMode(AM) &&
Florian Hahnabe32c92018-12-15 01:32:58 +00001381 (uint32_t)std::abs(Dist) > MaxDist) {
1382 MaxDist = std::abs(Dist);
Farhana Aleence095c52018-12-14 21:13:14 +00001383
1384 AnchorAddr = MAddrNext;
1385 AnchorInst = &MINext;
1386 }
1387 }
1388
1389 if (AnchorInst) {
1390 LLVM_DEBUG(dbgs() << " Anchor-Inst(with max-distance from Offset): ";
1391 AnchorInst->dump());
1392 LLVM_DEBUG(dbgs() << " Anchor-Offset from BASE: "
1393 << AnchorAddr.Offset << "\n\n");
1394
1395 // Instead of moving up, just re-compute anchor-instruction's base address.
1396 unsigned Base = computeBase(MI, AnchorAddr);
1397
1398 updateBaseAndOffset(MI, Base, MAddr.Offset - AnchorAddr.Offset);
1399 LLVM_DEBUG(dbgs() << " After promotion: "; MI.dump(););
1400
1401 for (auto P : InstsWCommonBase) {
1402 TargetLoweringBase::AddrMode AM;
1403 AM.HasBaseReg = true;
1404 AM.BaseOffs = P.second - AnchorAddr.Offset;
1405
1406 if (TLI->isLegalGlobalAddressingMode(AM)) {
1407 LLVM_DEBUG(dbgs() << " Promote Offset(" << P.second;
1408 dbgs() << ")"; P.first->dump());
1409 updateBaseAndOffset(*P.first, Base, P.second - AnchorAddr.Offset);
1410 LLVM_DEBUG(dbgs() << " After promotion: "; P.first->dump());
1411 }
1412 }
1413 AnchorList.insert(AnchorInst);
1414 return true;
1415 }
1416
1417 return false;
1418}
1419
Matt Arsenault41033282014-10-10 22:01:59 +00001420// Scan through looking for adjacent LDS operations with constant offsets from
1421// the same base register. We rely on the scheduler to do the hard work of
1422// clustering nearby loads, and assume these are all adjacent.
1423bool SILoadStoreOptimizer::optimizeBlock(MachineBasicBlock &MBB) {
Matt Arsenault41033282014-10-10 22:01:59 +00001424 bool Modified = false;
1425
Farhana Aleence095c52018-12-14 21:13:14 +00001426 // Contain the list
1427 MemInfoMap Visited;
1428 // Contains the list of instructions for which constant offsets are being
1429 // promoted to the IMM.
1430 SmallPtrSet<MachineInstr *, 4> AnchorList;
1431
Matt Arsenault41033282014-10-10 22:01:59 +00001432 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end(); I != E;) {
1433 MachineInstr &MI = *I;
1434
Farhana Aleence095c52018-12-14 21:13:14 +00001435 if (promoteConstantOffsetToImm(MI, Visited, AnchorList))
1436 Modified = true;
1437
Matt Arsenault41033282014-10-10 22:01:59 +00001438 // Don't combine if volatile.
1439 if (MI.hasOrderedMemoryRef()) {
1440 ++I;
1441 continue;
1442 }
1443
Neil Henning76504a42018-12-12 16:15:21 +00001444 const unsigned Opc = MI.getOpcode();
1445
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +00001446 CombineInfo CI;
1447 CI.I = I;
Neil Henning76504a42018-12-12 16:15:21 +00001448 CI.InstClass = getInstClass(Opc);
Matt Arsenault3f71c0e2017-11-29 00:55:57 +00001449
Neil Henning76504a42018-12-12 16:15:21 +00001450 switch (CI.InstClass) {
1451 default:
1452 break;
1453 case DS_READ:
Matt Arsenault3f71c0e2017-11-29 00:55:57 +00001454 CI.EltSize =
Neil Henning76504a42018-12-12 16:15:21 +00001455 (Opc == AMDGPU::DS_READ_B64 || Opc == AMDGPU::DS_READ_B64_gfx9) ? 8
1456 : 4;
Marek Olsakb953cc32017-11-09 01:52:23 +00001457 if (findMatchingInst(CI)) {
Matt Arsenault41033282014-10-10 22:01:59 +00001458 Modified = true;
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +00001459 I = mergeRead2Pair(CI);
Matt Arsenault41033282014-10-10 22:01:59 +00001460 } else {
1461 ++I;
1462 }
Matt Arsenault41033282014-10-10 22:01:59 +00001463 continue;
Neil Henning76504a42018-12-12 16:15:21 +00001464 case DS_WRITE:
1465 CI.EltSize =
1466 (Opc == AMDGPU::DS_WRITE_B64 || Opc == AMDGPU::DS_WRITE_B64_gfx9) ? 8
1467 : 4;
Marek Olsakb953cc32017-11-09 01:52:23 +00001468 if (findMatchingInst(CI)) {
Matt Arsenault41033282014-10-10 22:01:59 +00001469 Modified = true;
Stanislav Mekhanoshind026f792017-04-13 17:53:07 +00001470 I = mergeWrite2Pair(CI);
Matt Arsenault41033282014-10-10 22:01:59 +00001471 } else {
1472 ++I;
1473 }
Matt Arsenault41033282014-10-10 22:01:59 +00001474 continue;
Neil Henning76504a42018-12-12 16:15:21 +00001475 case S_BUFFER_LOAD_IMM:
Marek Olsakb953cc32017-11-09 01:52:23 +00001476 CI.EltSize = AMDGPU::getSMRDEncodedOffset(*STM, 4);
Marek Olsakb953cc32017-11-09 01:52:23 +00001477 if (findMatchingInst(CI)) {
1478 Modified = true;
1479 I = mergeSBufferLoadImmPair(CI);
Neil Henning76504a42018-12-12 16:15:21 +00001480 OptimizeAgain |= (CI.Width0 + CI.Width1) < 16;
Marek Olsakb953cc32017-11-09 01:52:23 +00001481 } else {
1482 ++I;
1483 }
1484 continue;
Neil Henning76504a42018-12-12 16:15:21 +00001485 case BUFFER_LOAD_OFFEN:
1486 case BUFFER_LOAD_OFFSET:
1487 case BUFFER_LOAD_OFFEN_exact:
1488 case BUFFER_LOAD_OFFSET_exact:
Marek Olsak6a0548a2017-11-09 01:52:30 +00001489 CI.EltSize = 4;
Marek Olsak6a0548a2017-11-09 01:52:30 +00001490 if (findMatchingInst(CI)) {
1491 Modified = true;
Marek Olsak4c421a2d2017-11-09 01:52:36 +00001492 I = mergeBufferLoadPair(CI);
Neil Henning76504a42018-12-12 16:15:21 +00001493 OptimizeAgain |= (CI.Width0 + CI.Width1) < 4;
Marek Olsak6a0548a2017-11-09 01:52:30 +00001494 } else {
1495 ++I;
1496 }
1497 continue;
Neil Henning76504a42018-12-12 16:15:21 +00001498 case BUFFER_STORE_OFFEN:
1499 case BUFFER_STORE_OFFSET:
1500 case BUFFER_STORE_OFFEN_exact:
1501 case BUFFER_STORE_OFFSET_exact:
Marek Olsak58410f32017-11-09 01:52:55 +00001502 CI.EltSize = 4;
Marek Olsak58410f32017-11-09 01:52:55 +00001503 if (findMatchingInst(CI)) {
1504 Modified = true;
1505 I = mergeBufferStorePair(CI);
Neil Henning76504a42018-12-12 16:15:21 +00001506 OptimizeAgain |= (CI.Width0 + CI.Width1) < 4;
Marek Olsak58410f32017-11-09 01:52:55 +00001507 } else {
1508 ++I;
1509 }
1510 continue;
1511 }
1512
Matt Arsenault41033282014-10-10 22:01:59 +00001513 ++I;
1514 }
1515
1516 return Modified;
1517}
1518
1519bool SILoadStoreOptimizer::runOnMachineFunction(MachineFunction &MF) {
Matthias Braunf1caa282017-12-15 22:22:58 +00001520 if (skipFunction(MF.getFunction()))
Andrew Kaylor7de74af2016-04-25 22:23:44 +00001521 return false;
1522
Tom Stellard5bfbae52018-07-11 20:59:01 +00001523 STM = &MF.getSubtarget<GCNSubtarget>();
Marek Olsakb953cc32017-11-09 01:52:23 +00001524 if (!STM->loadStoreOptEnabled())
Matt Arsenault03d85842016-06-27 20:32:13 +00001525 return false;
1526
Marek Olsakb953cc32017-11-09 01:52:23 +00001527 TII = STM->getInstrInfo();
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001528 TRI = &TII->getRegisterInfo();
1529
Matt Arsenault41033282014-10-10 22:01:59 +00001530 MRI = &MF.getRegInfo();
Tom Stellardc2ff0eb2016-08-29 19:15:22 +00001531 AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
Matt Arsenault41033282014-10-10 22:01:59 +00001532
Matt Arsenault67e72de2017-08-31 01:53:09 +00001533 assert(MRI->isSSA() && "Must be run on SSA");
1534
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001535 LLVM_DEBUG(dbgs() << "Running SILoadStoreOptimizer\n");
Matt Arsenault41033282014-10-10 22:01:59 +00001536
Matt Arsenault41033282014-10-10 22:01:59 +00001537 bool Modified = false;
1538
Nicolai Haehnleb4f28de2017-11-28 08:42:46 +00001539 for (MachineBasicBlock &MBB : MF) {
Neil Henning76504a42018-12-12 16:15:21 +00001540 do {
1541 OptimizeAgain = false;
Marek Olsakb953cc32017-11-09 01:52:23 +00001542 Modified |= optimizeBlock(MBB);
Neil Henning76504a42018-12-12 16:15:21 +00001543 } while (OptimizeAgain);
Marek Olsakb953cc32017-11-09 01:52:23 +00001544 }
1545
Matt Arsenault41033282014-10-10 22:01:59 +00001546 return Modified;
1547}