blob: 341c47ac70eb266eaf5f5e136fe9a0b7339dbf0c [file] [log] [blame]
Chris Lattner7503d462005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner27f53452006-03-01 05:50:56 +000027
Chris Lattnera8713b12006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnerd7495ae2006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner9754d142006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
37 SDTCisVT<1, i32>, SDTCisVT<2, OtherVT>
38]>;
39
Chris Lattner27f53452006-03-01 05:50:56 +000040//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000041// PowerPC specific DAG Nodes.
42//
43
44def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
45def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
46def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner27f53452006-03-01 05:50:56 +000047def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000048
Chris Lattner261009a2005-10-25 20:55:47 +000049def PPCfsel : SDNode<"PPCISD::FSEL",
50 // Type constraint for fsel.
51 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
52 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000053
Nate Begeman69caef22005-12-13 22:55:22 +000054def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
55def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
56def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
57def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +000058
Chris Lattnera8713b12006-03-20 01:53:53 +000059def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +000060
Chris Lattnerfea33f72005-12-06 02:10:38 +000061// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
62// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattnerfea33f72005-12-06 02:10:38 +000063def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
64def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
65def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
66
Chris Lattner4a66d692006-03-22 05:30:33 +000067def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
68def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
69
Chris Lattnerf9797942005-12-04 19:01:59 +000070// These are target-independent nodes, but have target-specific formats.
Chris Lattnerf9797942005-12-04 19:01:59 +000071def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
72def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
73
Chris Lattner006b2c62006-06-10 01:14:28 +000074def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisVT<0, i32>]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +000075def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
Chris Lattnerb1e9e372006-05-17 06:01:33 +000076 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +000077def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
78 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
79def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTRet,
80 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +000081
Chris Lattnereb755fc2006-05-17 19:00:46 +000082def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng7785e5b2006-01-09 18:28:21 +000083 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +000084
Chris Lattnerd7495ae2006-03-31 05:13:27 +000085def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
86def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6961fc72006-03-26 10:06:40 +000087
Chris Lattner9754d142006-04-18 17:59:36 +000088def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
89 [SDNPHasChain, SDNPOptInFlag]>;
90
Chris Lattner0ec8fa02005-09-08 19:50:41 +000091//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +000092// PowerPC specific transformation functions and pattern fragments.
93//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +000094
Nate Begeman9f3c26c2005-10-19 18:42:01 +000095def SHL32 : SDNodeXForm<imm, [{
96 // Transformation function: 31 - imm
97 return getI32Imm(31 - N->getValue());
98}]>;
99
100def SHL64 : SDNodeXForm<imm, [{
101 // Transformation function: 63 - imm
102 return getI32Imm(63 - N->getValue());
103}]>;
104
105def SRL32 : SDNodeXForm<imm, [{
106 // Transformation function: 32 - imm
107 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
108}]>;
109
110def SRL64 : SDNodeXForm<imm, [{
111 // Transformation function: 64 - imm
112 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
113}]>;
114
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000115def LO16 : SDNodeXForm<imm, [{
116 // Transformation function: get the low 16 bits.
117 return getI32Imm((unsigned short)N->getValue());
118}]>;
119
120def HI16 : SDNodeXForm<imm, [{
121 // Transformation function: shift the immediate value down into the low bits.
122 return getI32Imm((unsigned)N->getValue() >> 16);
123}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000124
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000125def HA16 : SDNodeXForm<imm, [{
126 // Transformation function: shift the immediate value down into the low bits.
127 signed int Val = N->getValue();
128 return getI32Imm((Val - (signed short)Val) >> 16);
129}]>;
130
131
Chris Lattner2d8032b2005-09-08 17:33:10 +0000132def immSExt16 : PatLeaf<(imm), [{
133 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
134 // field. Used by instructions like 'addi'.
135 return (int)N->getValue() == (short)N->getValue();
136}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000137def immZExt16 : PatLeaf<(imm), [{
138 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
139 // field. Used by instructions like 'ori'.
140 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000141}], LO16>;
142
Chris Lattner7e742e42006-06-20 22:34:10 +0000143// imm16Shifted* - These match immediates where the low 16-bits are zero. There
144// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
145// identical in 32-bit mode, but in 64-bit mode, they return true if the
146// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
147// clear).
148def imm16ShiftedZExt : PatLeaf<(imm), [{
149 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
150 // immediate are set. Used by instructions like 'xoris'.
151 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
152}], HI16>;
153
154def imm16ShiftedSExt : PatLeaf<(imm), [{
155 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
156 // immediate are set. Used by instructions like 'addis'. Identical to
157 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000158 if (N->getValue() & 0xFFFF) return false;
159 if (N->getValueType(0) == MVT::i32)
160 return true;
161 // For 64-bit, make sure it is sext right.
162 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000163}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000164
Chris Lattner2771e2c2006-03-25 06:12:06 +0000165
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000166//===----------------------------------------------------------------------===//
167// PowerPC Flag Definitions.
168
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000169class isPPC64 { bit PPC64 = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +0000170class isDOT {
171 list<Register> Defs = [CR0];
172 bit RC = 1;
173}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000174
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000175
176
177//===----------------------------------------------------------------------===//
178// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000179
Chris Lattner2771e2c2006-03-25 06:12:06 +0000180def s5imm : Operand<i32> {
181 let PrintMethod = "printS5ImmOperand";
182}
Chris Lattnerf006d152005-09-14 20:53:05 +0000183def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000184 let PrintMethod = "printU5ImmOperand";
185}
Chris Lattnerf006d152005-09-14 20:53:05 +0000186def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000187 let PrintMethod = "printU6ImmOperand";
188}
Chris Lattnerf006d152005-09-14 20:53:05 +0000189def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000190 let PrintMethod = "printS16ImmOperand";
191}
Chris Lattnerf006d152005-09-14 20:53:05 +0000192def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000193 let PrintMethod = "printU16ImmOperand";
194}
Chris Lattner5a2fb972005-10-18 16:51:22 +0000195def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
196 let PrintMethod = "printS16X4ImmOperand";
197}
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000198def target : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000199 let PrintMethod = "printBranchOperand";
200}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000201def calltarget : Operand<iPTR> {
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000202 let PrintMethod = "printCallOperand";
203}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000204def aaddr : Operand<iPTR> {
Nate Begemana171f6b2005-11-16 00:48:01 +0000205 let PrintMethod = "printAbsAddrOperand";
206}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000207def piclabel: Operand<iPTR> {
Nate Begeman61738782004-09-02 08:13:00 +0000208 let PrintMethod = "printPICLabel";
209}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000210def symbolHi: Operand<i32> {
211 let PrintMethod = "printSymbolHi";
212}
213def symbolLo: Operand<i32> {
214 let PrintMethod = "printSymbolLo";
215}
Nate Begeman8465fe82005-07-20 22:42:00 +0000216def crbitm: Operand<i8> {
217 let PrintMethod = "printcrbitm";
218}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000219// Address operands
Chris Lattnera5190ae2006-06-16 21:01:35 +0000220def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000221 let PrintMethod = "printMemRegImm";
222 let NumMIOperands = 2;
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000223 let MIOperandInfo = (ops i32imm, ptr_rc);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000224}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000225def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000226 let PrintMethod = "printMemRegReg";
227 let NumMIOperands = 2;
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000228 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000229}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000230def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattner4a66d692006-03-22 05:30:33 +0000231 let PrintMethod = "printMemRegImmShifted";
232 let NumMIOperands = 2;
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000233 let MIOperandInfo = (ops i32imm, ptr_rc);
Chris Lattner4a66d692006-03-22 05:30:33 +0000234}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000235
Chris Lattner268d3582006-01-12 02:05:36 +0000236// Define PowerPC specific addressing mode.
Chris Lattnera5190ae2006-06-16 21:01:35 +0000237def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", []>;
238def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", []>;
239def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[]>;
240def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000241
Evan Cheng3db275d2005-12-14 22:07:12 +0000242//===----------------------------------------------------------------------===//
243// PowerPC Instruction Predicate Definitions.
Evan Cheng82285c52005-12-20 20:08:53 +0000244def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000245
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000246//===----------------------------------------------------------------------===//
247// PowerPC Instruction Definitions.
248
Misha Brukmane05203f2004-06-21 16:55:25 +0000249// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000250
Chris Lattner51348c52006-03-12 09:13:49 +0000251let hasCtrlDep = 1 in {
Chris Lattnerf9797942005-12-04 19:01:59 +0000252def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
253 "; ADJCALLSTACKDOWN",
254 [(callseq_start imm:$amt)]>;
255def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
256 "; ADJCALLSTACKUP",
257 [(callseq_end imm:$amt)]>;
Chris Lattner02e2c182006-03-13 21:52:10 +0000258
259def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
260 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000261}
Chris Lattner81ff73e2005-10-25 21:03:41 +0000262def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
263 [(set GPRC:$rD, (undef))]>;
Chris Lattner0c9eb672006-03-19 05:43:01 +0000264def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000265 [(set F8RC:$rD, (undef))]>;
Chris Lattner0c9eb672006-03-19 05:43:01 +0000266def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000267 [(set F4RC:$rD, (undef))]>;
Chris Lattner915fd0d2005-02-15 20:26:49 +0000268
Chris Lattner9b577f12005-08-26 21:23:58 +0000269// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
270// scheduler into a branch sequence.
Chris Lattner51348c52006-03-12 09:13:49 +0000271let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
272 PPC970_Single = 1 in {
Chris Lattner9b577f12005-08-26 21:23:58 +0000273 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000274 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000275 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000276 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000277 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000278 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner0a3d1bb2006-04-08 22:45:08 +0000279 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
280 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000281}
282
Chris Lattner51348c52006-03-12 09:13:49 +0000283let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng7785e5b2006-01-09 18:28:21 +0000284 let isReturn = 1 in
285 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000286 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000287}
288
Chris Lattner915fd0d2005-02-15 20:26:49 +0000289let Defs = [LR] in
Chris Lattner51348c52006-03-12 09:13:49 +0000290 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
291 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000292
Chris Lattner51348c52006-03-12 09:13:49 +0000293let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
294 noResults = 1, PPC970_Unit = 7 in {
Chris Lattner9754d142006-04-18 17:59:36 +0000295 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$dst),
296 "; COND_BRANCH $crS, $opc, $dst",
297 [(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]>;
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000298 def B : IForm<18, 0, 0, (ops target:$dst),
299 "b $dst", BrB,
300 [(br bb:$dst)]>;
Chris Lattner40565d72004-11-22 23:07:01 +0000301
Nate Begeman7b809f52005-08-26 04:11:42 +0000302 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000303 "blt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000304 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000305 "ble $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000306 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000307 "beq $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000308 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000309 "bge $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000310 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000311 "bgt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000312 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000313 "bne $crS, $block", BrB>;
Chris Lattner5d6cb602005-10-28 20:32:44 +0000314 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
315 "bun $crS, $block", BrB>;
316 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
317 "bnu $crS, $block", BrB>;
Misha Brukman767fa112004-06-28 18:23:35 +0000318}
319
Chris Lattner51348c52006-03-12 09:13:49 +0000320let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman7454c6f2004-06-29 23:37:36 +0000321 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +0000322 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
323 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1e6dfa42006-03-16 22:35:59 +0000324 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner46323cf2005-08-22 22:32:13 +0000325 LR,CTR,
Misha Brukman0648a902004-06-30 22:00:45 +0000326 CR0,CR1,CR5,CR6,CR7] in {
327 // Convenient aliases for call instructions
Chris Lattner006b2c62006-06-10 01:14:28 +0000328 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
Chris Lattnereb755fc2006-05-17 19:00:46 +0000329 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner006b2c62006-06-10 01:14:28 +0000330 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
Chris Lattnereb755fc2006-05-17 19:00:46 +0000331 "bla $func", BrB, [(PPCcall imm:$func)]>;
Chris Lattner006b2c62006-06-10 01:14:28 +0000332 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
Chris Lattnereb755fc2006-05-17 19:00:46 +0000333 [(PPCbctrl)]>;
Misha Brukman7454c6f2004-06-29 23:37:36 +0000334}
335
Chris Lattnerc8587d42006-06-06 21:29:23 +0000336// DCB* instructions.
337def DCBZ : DCB_Form<1014, 0, (ops memrr:$dst),
338 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
339 PPC970_DGroup_Single;
340def DCBZL : DCB_Form<1014, 1, (ops memrr:$dst),
341 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
342 PPC970_DGroup_Single;
343
Nate Begeman143cf942004-08-30 02:28:06 +0000344// D-Form instructions. Most instructions that perform an operation on a
345// register and an immediate are of this type.
346//
Chris Lattner51348c52006-03-12 09:13:49 +0000347let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000348def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
349 "lbz $rD, $src", LdStGeneral,
350 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
351def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
352 "lha $rD, $src", LdStLHA,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000353 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
354 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000355def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
356 "lhz $rD, $src", LdStGeneral,
357 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000358def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
359 "lwz $rD, $src", LdStGeneral,
360 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000361def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000362 "lwzu $rD, $disp($rA)", LdStGeneral,
363 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000364}
Chris Lattner51348c52006-03-12 09:13:49 +0000365let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerb2367e32005-04-19 04:59:28 +0000366def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000367 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000368 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000369def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000370 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000371 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
372 PPC970_DGroup_Cracked;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000373def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000374 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000375 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000376def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000377 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000378 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000379def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey74ab9962005-10-19 19:51:16 +0000380 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner4b11fa22005-11-17 17:52:01 +0000381 [(set GPRC:$rD, (add GPRC:$rA,
382 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000383def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000384 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000385 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000386def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000387 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman21f87d02006-03-17 22:41:37 +0000388 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner63ed7492005-11-17 07:04:43 +0000389def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000390 "li $rD, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000391 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000392def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000393 "lis $rD, $imm", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000394 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000395}
396let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000397def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
398 "stb $rS, $src", LdStGeneral,
399 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
400def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
401 "sth $rS, $src", LdStGeneral,
402 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
403def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
404 "stw $rS, $src", LdStGeneral,
405 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000406def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000407 "stwu $rS, $disp($rA)", LdStGeneral,
408 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000409}
Chris Lattner51348c52006-03-12 09:13:49 +0000410let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerb2367e32005-04-19 04:59:28 +0000411def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000412 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000413 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
414 isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000415def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000416 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000417 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000418 isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000419def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000420 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000421 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000422def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000423 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000424 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000425def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000426 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000427 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000428def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000429 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000430 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Nate Begemanade6f9a2005-12-09 23:54:18 +0000431def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
432 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000433def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000434 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000435def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000436 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000437def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000438 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000439def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000440 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000441}
442let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000443def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
444 "lfs $rD, $src", LdStLFDU,
445 [(set F4RC:$rD, (load iaddr:$src))]>;
446def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
447 "lfd $rD, $src", LdStLFD,
448 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000449}
Chris Lattner51348c52006-03-12 09:13:49 +0000450let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000451def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
452 "stfs $rS, $dst", LdStUX,
453 [(store F4RC:$rS, iaddr:$dst)]>;
454def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
455 "stfd $rS, $dst", LdStUX,
456 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000457}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000458
Nate Begeman143cf942004-08-30 02:28:06 +0000459// X-Form instructions. Most instructions that perform an operation on a
460// register and another register are of this type.
461//
Chris Lattner51348c52006-03-12 09:13:49 +0000462let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000463def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
464 "lbzx $rD, $src", LdStGeneral,
465 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
466def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
467 "lhax $rD, $src", LdStLHA,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000468 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
469 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000470def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
471 "lhzx $rD, $src", LdStGeneral,
472 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000473def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
474 "lwzx $rD, $src", LdStGeneral,
475 [(set GPRC:$rD, (load xaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000476}
Chris Lattner2a85fa12006-03-25 07:51:43 +0000477
Chris Lattner51348c52006-03-12 09:13:49 +0000478let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner9220f922005-09-03 00:21:51 +0000479def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000480 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000481 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000482def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000483 "and $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000484 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000485def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000486 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000487 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000488def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000489 "or $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000490 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000491def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000492 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000493 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000494def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000495 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000496 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
497def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000498 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000499 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000500def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000501 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner868a75b2006-06-20 00:39:56 +0000502 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000503def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000504 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000505 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000506def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000507 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000508 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000509def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000510 "sraw $rA, $rS, $rB", IntShift,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000511 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000512}
513let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000514def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
515 "stbx $rS, $dst", LdStGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000516 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
517 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000518def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
519 "sthx $rS, $dst", LdStGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000520 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
521 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000522def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
523 "stwx $rS, $dst", LdStGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000524 [(store GPRC:$rS, xaddr:$dst)]>,
525 PPC970_DGroup_Cracked;
Chris Lattner15709c22005-04-19 04:51:30 +0000526def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000527 "stwux $rS, $rA, $rB", LdStGeneral,
528 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000529}
Chris Lattner51348c52006-03-12 09:13:49 +0000530let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerf9172e12005-04-19 05:15:18 +0000531def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000532 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerf3322af2005-12-05 02:34:05 +0000533 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000534def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000535 "cntlzw $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000536 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000537def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000538 "extsb $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000539 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000540def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000541 "extsh $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000542 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner4a66d692006-03-22 05:30:33 +0000543
Chris Lattner15709c22005-04-19 04:51:30 +0000544def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000545 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000546def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000547 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000548def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000549 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000550def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000551 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000552}
553let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000554//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000555// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000556def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000557 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000558def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000559 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000560}
561let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000562def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
563 "lfsx $frD, $src", LdStLFDU,
564 [(set F4RC:$frD, (load xaddr:$src))]>;
565def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
566 "lfdx $frD, $src", LdStLFDU,
567 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000568}
Chris Lattner51348c52006-03-12 09:13:49 +0000569let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000570def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000571 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000572 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000573def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000574 "frsp $frD, $frB", FPGeneral,
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000575 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000576def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000577 "fsqrt $frD, $frB", FPSqrt,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000578 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
579def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000580 "fsqrts $frD, $frB", FPSqrt,
Chris Lattner286c1d72005-10-15 21:44:15 +0000581 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000582}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000583
584/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner51348c52006-03-12 09:13:49 +0000585///
586/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000587/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +0000588/// that they will fill slots (which could cause the load of a LSU reject to
589/// sneak into a d-group with a store).
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000590def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000591 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000592 []>, // (set F4RC:$frD, F4RC:$frB)
593 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000594def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000595 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000596 []>, // (set F8RC:$frD, F8RC:$frB)
597 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000598def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000599 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000600 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
601 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000602
Chris Lattner51348c52006-03-12 09:13:49 +0000603let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000604// These are artificially split into two different forms, for 4/8 byte FP.
605def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000606 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000607 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
608def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000609 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000610 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
611def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000612 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000613 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
614def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000615 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000616 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
617def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000618 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000619 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
620def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000621 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000622 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000623}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000624
Chris Lattner51348c52006-03-12 09:13:49 +0000625let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner27f53452006-03-01 05:50:56 +0000626def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000627 "stfiwx $frS, $dst", LdStUX,
Chris Lattner27f53452006-03-01 05:50:56 +0000628 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000629def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
630 "stfsx $frS, $dst", LdStUX,
631 [(store F4RC:$frS, xaddr:$dst)]>;
632def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
633 "stfdx $frS, $dst", LdStUX,
634 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000635}
Nate Begeman6cdbd222004-08-29 22:45:13 +0000636
Nate Begeman143cf942004-08-30 02:28:06 +0000637// XL-Form instructions. condition register logical ops.
638//
Chris Lattner15709c22005-04-19 04:51:30 +0000639def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner51348c52006-03-12 09:13:49 +0000640 "mcrf $BF, $BFA", BrMCR>,
641 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000642
Chris Lattner51348c52006-03-12 09:13:49 +0000643// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +0000644//
Chris Lattner51348c52006-03-12 09:13:49 +0000645def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
646 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000647let Pattern = [(PPCmtctr GPRC:$rS)] in {
Chris Lattner02e2c182006-03-13 21:52:10 +0000648def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
649 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000650}
Chris Lattner02e2c182006-03-13 21:52:10 +0000651
652def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
653 PPC970_DGroup_First, PPC970_Unit_FXU;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000654def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +0000655 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000656
657// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
658// a GPR on the PPC970. As such, copies in and out have the same performance
659// characteristics as an OR instruction.
660def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
661 "mtspr 256, $rS", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000662 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000663def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
664 "mfspr $rT, 256", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000665 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000666
Chris Lattner422e23d2005-08-26 22:05:54 +0000667def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner51348c52006-03-12 09:13:49 +0000668 "mtcrf $FXM, $rS", BrMCRX>,
669 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6961fc72006-03-26 10:06:40 +0000670def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
671 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman048b2632005-11-29 22:42:50 +0000672def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner51348c52006-03-12 09:13:49 +0000673 "mfcr $rT, $FXM", SprMFCR>,
674 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000675
Chris Lattner51348c52006-03-12 09:13:49 +0000676let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +0000677
678// XO-Form instructions. Arithmetic instructions that can set overflow bit
679//
Nate Begeman0b71e002005-10-18 00:28:58 +0000680def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000681 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000682 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000683def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000684 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000685 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
686 PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000687def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000688 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000689 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000690def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000691 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000692 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000693 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000694def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000695 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000696 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000697 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000698def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000699 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000700 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000701def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000702 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000703 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000704def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000705 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000706 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000707def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000708 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000709 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000710def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000711 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000712 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
713 PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000714def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000715 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000716 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000717def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000718 "addme $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000719 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000720def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000721 "addze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000722 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000723def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000724 "neg $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000725 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman5965bd12006-02-17 05:43:56 +0000726def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
727 "subfme $rT, $rA", IntGeneral,
728 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000729def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000730 "subfze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000731 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000732}
Nate Begeman143cf942004-08-30 02:28:06 +0000733
734// A-Form instructions. Most of the instructions executed in the FPU are of
735// this type.
736//
Chris Lattner51348c52006-03-12 09:13:49 +0000737let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000738def FMADD : AForm_1<63, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000739 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000740 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000741 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000742 F8RC:$FRB))]>,
743 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000744def FMADDS : AForm_1<59, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000745 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000746 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000747 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000748 F4RC:$FRB))]>,
749 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000750def FMSUB : AForm_1<63, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000751 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000752 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000753 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000754 F8RC:$FRB))]>,
755 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000756def FMSUBS : AForm_1<59, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000757 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000758 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000759 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000760 F4RC:$FRB))]>,
761 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000762def FNMADD : AForm_1<63, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000763 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000764 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000765 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000766 F8RC:$FRB)))]>,
767 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000768def FNMADDS : AForm_1<59, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000769 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000770 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000771 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000772 F4RC:$FRB)))]>,
773 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000774def FNMSUB : AForm_1<63, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000775 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000776 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000777 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000778 F8RC:$FRB)))]>,
779 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000780def FNMSUBS : AForm_1<59, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000781 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000782 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000783 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000784 F4RC:$FRB)))]>,
785 Requires<[FPContractions]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000786// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
787// having 4 of these, force the comparison to always be an 8-byte double (code
788// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +0000789// and 4/8 byte forms for the result and operand type..
Chris Lattner3734d202005-10-02 07:07:49 +0000790def FSELD : AForm_1<63, 23,
791 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000792 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000793 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000794def FSELS : AForm_1<63, 23,
Chris Lattner9e986722005-10-02 06:58:23 +0000795 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000796 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000797 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000798def FADD : AForm_2<63, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000799 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000800 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000801 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000802def FADDS : AForm_2<59, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000803 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000804 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000805 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000806def FDIV : AForm_2<63, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000807 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000808 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000809 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000810def FDIVS : AForm_2<59, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000811 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000812 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattner68303a72005-10-02 07:46:28 +0000813 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000814def FMUL : AForm_3<63, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000815 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000816 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000817 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000818def FMULS : AForm_3<59, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000819 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000820 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000821 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000822def FSUB : AForm_2<63, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000823 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000824 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000825 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000826def FSUBS : AForm_2<59, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000827 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000828 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000829 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000830}
Nate Begeman143cf942004-08-30 02:28:06 +0000831
Chris Lattner51348c52006-03-12 09:13:49 +0000832let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +0000833// M-Form instructions. rotate and mask instructions.
834//
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000835let isTwoAddress = 1, isCommutable = 1 in {
836// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000837def RLWIMI : MForm_2<20,
Nate Begeman29dc5f22004-10-16 20:43:38 +0000838 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey74ab9962005-10-19 19:51:16 +0000839 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000840 []>, PPC970_DGroup_Cracked;
Nate Begeman29dc5f22004-10-16 20:43:38 +0000841}
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000842def RLWINM : MForm_2<21,
Nate Begemana113d742004-08-31 02:28:08 +0000843 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000844 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000845 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000846def RLWINMo : MForm_2<21,
Nate Begeman79a3bea2005-04-12 00:10:02 +0000847 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000848 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000849 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000850def RLWNM : MForm_2<23,
Nate Begeman8309a332005-04-09 20:09:12 +0000851 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000852 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000853 []>;
Chris Lattner51348c52006-03-12 09:13:49 +0000854}
Nate Begemana113d742004-08-31 02:28:08 +0000855
Chris Lattner382f3562006-03-20 06:15:45 +0000856
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000857//===----------------------------------------------------------------------===//
Jim Laskey7c462762005-12-16 22:45:29 +0000858// DWARF Pseudo Instructions
859//
860
Jim Laskey762e9ec2006-01-05 01:25:28 +0000861def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
862 "; .loc $file, $line, $col",
Jim Laskey7c462762005-12-16 22:45:29 +0000863 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskey762e9ec2006-01-05 01:25:28 +0000864 (i32 imm:$file))]>;
865
866def DWARF_LABEL : Pseudo<(ops i32imm:$id),
867 "\nLdebug_loc$id:",
868 [(dwarf_label (i32 imm:$id))]>;
Jim Laskey7c462762005-12-16 22:45:29 +0000869
870//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000871// PowerPC Instruction Patterns
872//
873
Chris Lattner4435b142005-09-26 22:20:16 +0000874// Arbitrary immediate support. Implement in terms of LIS/ORI.
875def : Pat<(i32 imm:$imm),
876 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +0000877
878// Implement the 'not' operation with the NOR instruction.
879def NOT : Pat<(not GPRC:$in),
880 (NOR GPRC:$in, GPRC:$in)>;
881
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000882// ADD an arbitrary immediate.
883def : Pat<(add GPRC:$in, imm:$imm),
884 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
885// OR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000886def : Pat<(or GPRC:$in, imm:$imm),
887 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000888// XOR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000889def : Pat<(xor GPRC:$in, imm:$imm),
890 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +0000891// SUBFIC
Nate Begeman21f87d02006-03-17 22:41:37 +0000892def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman5965bd12006-02-17 05:43:56 +0000893 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +0000894
Chris Lattnerbfb2de92006-01-09 23:20:37 +0000895// Return void support.
896def : Pat<(ret), (BLR)>;
897
Chris Lattnerb4299832006-06-16 20:22:01 +0000898// SHL/SRL
Chris Lattnerf3322af2005-12-05 02:34:05 +0000899def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000900 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerf3322af2005-12-05 02:34:05 +0000901def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000902 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000903
Nate Begeman1b8121b2006-01-11 21:21:00 +0000904// ROTL
905def : Pat<(rotl GPRC:$in, GPRC:$sh),
906 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
907def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
908 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000909
910// Calls
911def : Pat<(PPCcall tglobaladdr:$dst),
912 (BL tglobaladdr:$dst)>;
913def : Pat<(PPCcall texternalsym:$dst),
914 (BL texternalsym:$dst)>;
915
Chris Lattner595088a2005-11-17 07:30:41 +0000916// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +0000917def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
918def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
919def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
920def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000921def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
922def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner4b11fa22005-11-17 17:52:01 +0000923def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
924 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman4e56db62005-12-10 02:36:00 +0000925def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
926 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000927def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
928 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +0000929
Nate Begemane37cb602005-12-14 22:54:33 +0000930// Fused negative multiply subtract, alternate pattern
931def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
932 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
933 Requires<[FPContractions]>;
934def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
935 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
936 Requires<[FPContractions]>;
937
Chris Lattnerfea33f72005-12-06 02:10:38 +0000938// Standard shifts. These are represented separately from the real shifts above
939// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
940// amounts.
941def : Pat<(sra GPRC:$rS, GPRC:$rB),
942 (SRAW GPRC:$rS, GPRC:$rB)>;
943def : Pat<(srl GPRC:$rS, GPRC:$rB),
944 (SRW GPRC:$rS, GPRC:$rB)>;
945def : Pat<(shl GPRC:$rS, GPRC:$rB),
946 (SLW GPRC:$rS, GPRC:$rB)>;
947
Chris Lattner868a75b2006-06-20 00:39:56 +0000948def : Pat<(zextload iaddr:$src, i1),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000949 (LBZ iaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000950def : Pat<(zextload xaddr:$src, i1),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000951 (LBZX xaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000952def : Pat<(extload iaddr:$src, i1),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000953 (LBZ iaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000954def : Pat<(extload xaddr:$src, i1),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000955 (LBZX xaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000956def : Pat<(extload iaddr:$src, i8),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000957 (LBZ iaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000958def : Pat<(extload xaddr:$src, i8),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000959 (LBZX xaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000960def : Pat<(extload iaddr:$src, i16),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000961 (LHZ iaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000962def : Pat<(extload xaddr:$src, i16),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000963 (LHZX xaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000964def : Pat<(extload iaddr:$src, f32),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000965 (FMRSD (LFS iaddr:$src))>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000966def : Pat<(extload xaddr:$src, f32),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000967 (FMRSD (LFSX xaddr:$src))>;
968
Chris Lattner2a85fa12006-03-25 07:51:43 +0000969include "PPCInstrAltivec.td"
Chris Lattnerb4299832006-06-16 20:22:01 +0000970include "PPCInstr64Bit.td"