blob: 94069cd001caa4782e38e8ab1b3e3a666b145d2b [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthbe810232013-01-02 10:22:59 +000014#include "ARMBaseInfo.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000015#include "ARMELFStreamer.h"
16#include "ARMMCAsmInfo.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000017#include "ARMMCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000018#include "InstPrinter/ARMInstPrinter.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000019#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000020#include "llvm/MC/MCCodeGenInfo.h"
21#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000022#include "llvm/MC/MCInstrInfo.h"
23#include "llvm/MC/MCRegisterInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000024#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000025#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000026#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000028
Joey Gouly0e76fa72013-09-12 10:28:05 +000029using namespace llvm;
30
Evan Cheng928ce722011-07-06 22:02:34 +000031#define GET_REGINFO_MC_DESC
32#include "ARMGenRegisterInfo.inc"
33
Joey Gouly0e76fa72013-09-12 10:28:05 +000034static bool getMCRDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
35 std::string &Info) {
Joey Gouly830c27a2013-09-17 09:54:57 +000036 if (STI.getFeatureBits() & llvm::ARM::HasV7Ops &&
37 (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 15) &&
Joey Gouly0e76fa72013-09-12 10:28:05 +000038 (MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) &&
Joey Gouly830c27a2013-09-17 09:54:57 +000039 // Checks for the deprecated CP15ISB encoding:
40 // mcr p15, #0, rX, c7, c5, #4
41 (MI.getOperand(3).isImm() && MI.getOperand(3).getImm() == 7)) {
42 if ((MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 4)) {
43 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 5) {
44 Info = "deprecated since v7, use 'isb'";
45 return true;
46 }
47
48 // Checks for the deprecated CP15DSB encoding:
49 // mcr p15, #0, rX, c7, c10, #4
50 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10) {
51 Info = "deprecated since v7, use 'dsb'";
52 return true;
53 }
54 }
55 // Checks for the deprecated CP15DMB encoding:
56 // mcr p15, #0, rX, c7, c10, #5
57 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10 &&
58 (MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 5)) {
59 Info = "deprecated since v7, use 'dmb'";
60 return true;
61 }
Joey Gouly0e76fa72013-09-12 10:28:05 +000062 }
63 return false;
64}
65
Evan Cheng928ce722011-07-06 22:02:34 +000066#define GET_INSTRINFO_MC_DESC
67#include "ARMGenInstrInfo.inc"
68
69#define GET_SUBTARGETINFO_MC_DESC
70#include "ARMGenSubtargetInfo.inc"
71
Evan Cheng928ce722011-07-06 22:02:34 +000072
Evan Cheng9f7ad312012-04-26 01:13:36 +000073std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Eli Bendersky2e2ce492013-01-30 16:30:19 +000074 Triple triple(TT);
75
Evan Cheng2bd65362011-07-07 00:08:19 +000076 // Set the boolean corresponding to the current target triple, or the default
77 // if one cannot be determined, to true.
78 unsigned Len = TT.size();
79 unsigned Idx = 0;
80
Nick Lewyckyf1a5f572011-09-05 18:35:03 +000081 // FIXME: Enhance Triple helper class to extract ARM version.
Evan Chengf2c26162011-07-07 08:26:46 +000082 bool isThumb = false;
Evan Cheng2bd65362011-07-07 00:08:19 +000083 if (Len >= 5 && TT.substr(0, 4) == "armv")
84 Idx = 4;
85 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Evan Chengf2c26162011-07-07 08:26:46 +000086 isThumb = true;
Evan Cheng2bd65362011-07-07 00:08:19 +000087 if (Len >= 7 && TT[5] == 'v')
88 Idx = 6;
89 }
90
Evan Chengf52003d2012-04-27 01:27:19 +000091 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +000092 std::string ARMArchFeature;
93 if (Idx) {
94 unsigned SubVer = TT[Idx];
Joey Goulyb3f550e2013-06-26 16:58:26 +000095 if (SubVer == '8') {
96 // FIXME: Parse v8 features
Amara Emersonb4ad2f32013-09-26 12:22:36 +000097 ARMArchFeature = "+v8,+db";
Joey Goulyb3f550e2013-06-26 16:58:26 +000098 } else if (SubVer == '7') {
Evan Cheng2bd65362011-07-07 00:08:19 +000099 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Tim Northovera2292d02013-06-10 23:20:58 +0000100 isThumb = true;
Evan Chengf52003d2012-04-27 01:27:19 +0000101 if (NoCPU)
102 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
103 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
104 else
105 // Use CPU to figure out the exact features.
106 ARMArchFeature = "+v7";
Evan Cheng2bd65362011-07-07 00:08:19 +0000107 } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +0000108 if (NoCPU)
109 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
110 // FeatureT2XtPk, FeatureMClass
111 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
112 else
113 // Use CPU to figure out the exact features.
114 ARMArchFeature = "+v7";
Bob Wilsone8a549c2012-09-29 21:43:49 +0000115 } else if (Len >= Idx+2 && TT[Idx+1] == 's') {
116 if (NoCPU)
117 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
118 // Swift
119 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+t2xtpk";
120 else
121 // Use CPU to figure out the exact features.
122 ARMArchFeature = "+v7";
Evan Cheng9f7ad312012-04-26 01:13:36 +0000123 } else {
124 // v7 CPUs have lots of different feature sets. If no CPU is specified,
125 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
126 // the "minimum" feature set and use CPU string to figure out the exact
127 // features.
Evan Chengf52003d2012-04-27 01:27:19 +0000128 if (NoCPU)
Evan Cheng9f7ad312012-04-26 01:13:36 +0000129 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
130 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
131 else
132 // Use CPU to figure out the exact features.
133 ARMArchFeature = "+v7";
134 }
Evan Cheng2bd65362011-07-07 00:08:19 +0000135 } else if (SubVer == '6') {
Jim Grosbach1c9dd292012-02-10 20:38:46 +0000136 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2')
Evan Cheng2bd65362011-07-07 00:08:19 +0000137 ARMArchFeature = "+v6t2";
Evan Chengf52003d2012-04-27 01:27:19 +0000138 else if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Tim Northovera2292d02013-06-10 23:20:58 +0000139 isThumb = true;
Evan Chengf52003d2012-04-27 01:27:19 +0000140 if (NoCPU)
141 // v6m: FeatureNoARM, FeatureMClass
142 ARMArchFeature = "+v6,+noarm,+mclass";
143 else
144 ARMArchFeature = "+v6";
145 } else
Evan Cheng8b2bda02011-07-07 03:55:05 +0000146 ARMArchFeature = "+v6";
Evan Cheng2bd65362011-07-07 00:08:19 +0000147 } else if (SubVer == '5') {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000148 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
Evan Cheng2bd65362011-07-07 00:08:19 +0000149 ARMArchFeature = "+v5te";
Evan Cheng8b2bda02011-07-07 03:55:05 +0000150 else
151 ARMArchFeature = "+v5t";
152 } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't')
153 ARMArchFeature = "+v4t";
Evan Cheng2bd65362011-07-07 00:08:19 +0000154 }
155
Evan Chengf2c26162011-07-07 08:26:46 +0000156 if (isThumb) {
157 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000158 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000159 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000160 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000161 }
162
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000163 if (triple.isOSNaCl()) {
164 if (ARMArchFeature.empty())
165 ARMArchFeature = "+nacl-trap";
166 else
167 ARMArchFeature += ",+nacl-trap";
168 }
169
Evan Cheng2bd65362011-07-07 00:08:19 +0000170 return ARMArchFeature;
171}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000172
173MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
174 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000175 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000176 if (!FS.empty()) {
177 if (!ArchFS.empty())
178 ArchFS = ArchFS + "," + FS.str();
179 else
180 ArchFS = FS;
181 }
182
183 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000184 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000185 return X;
186}
187
Evan Cheng1705ab02011-07-14 23:50:31 +0000188static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000189 MCInstrInfo *X = new MCInstrInfo();
190 InitARMMCInstrInfo(X);
191 return X;
192}
193
Evan Chengd60fa58b2011-07-18 20:57:22 +0000194static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000195 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000196 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000197 return X;
198}
199
Rafael Espindola227144c2013-05-13 01:16:13 +0000200static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000201 Triple TheTriple(TT);
202
203 if (TheTriple.isOSDarwin())
204 return new ARMMCAsmInfoDarwin();
205
206 return new ARMELFMCAsmInfo();
207}
208
Evan Chengad5f4852011-07-23 00:00:19 +0000209static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000210 CodeModel::Model CM,
211 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000212 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000213 if (RM == Reloc::Default) {
214 Triple TheTriple(TT);
215 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
216 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
217 }
Evan Chengecb29082011-11-16 08:38:26 +0000218 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000219 return X;
220}
221
Evan Chengad5f4852011-07-23 00:00:19 +0000222// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000223static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000224 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengad5f4852011-07-23 00:00:19 +0000225 raw_ostream &OS,
226 MCCodeEmitter *Emitter,
227 bool RelaxAll,
228 bool NoExecStack) {
229 Triple TheTriple(TT);
230
231 if (TheTriple.isOSDarwin())
Jim Grosbach11e8c0d2012-03-08 00:07:52 +0000232 return createMachOStreamer(Ctx, MAB, OS, Emitter, false);
Evan Chengad5f4852011-07-23 00:00:19 +0000233
234 if (TheTriple.isOSWindows()) {
235 llvm_unreachable("ARM does not support Windows COFF format");
Evan Chengad5f4852011-07-23 00:00:19 +0000236 }
237
Tim Northover5cc3dc82012-12-07 16:50:23 +0000238 return createARMELFStreamer(Ctx, MAB, OS, Emitter, false, NoExecStack,
239 TheTriple.getArch() == Triple::thumb);
Evan Chengad5f4852011-07-23 00:00:19 +0000240}
241
Evan Cheng61faa552011-07-25 21:20:24 +0000242static MCInstPrinter *createARMMCInstPrinter(const Target &T,
243 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000244 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000245 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000246 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000247 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000248 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000249 return new ARMInstPrinter(MAI, MII, MRI, STI);
Evan Cheng61faa552011-07-25 21:20:24 +0000250 return 0;
251}
252
Quentin Colombetf4828052013-05-24 22:51:52 +0000253static MCRelocationInfo *createARMMCRelocationInfo(StringRef TT,
254 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000255 Triple TheTriple(TT);
256 if (TheTriple.isEnvironmentMachO())
257 return createARMMachORelocationInfo(Ctx);
258 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000259 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000260}
261
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000262namespace {
263
264class ARMMCInstrAnalysis : public MCInstrAnalysis {
265public:
266 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000267
268 virtual bool isUnconditionalBranch(const MCInst &Inst) const {
269 // BCCs with the "always" predicate are unconditional branches.
270 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
271 return true;
272 return MCInstrAnalysis::isUnconditionalBranch(Inst);
273 }
274
275 virtual bool isConditionalBranch(const MCInst &Inst) const {
276 // BCCs with the "always" predicate are unconditional branches.
277 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
278 return false;
279 return MCInstrAnalysis::isConditionalBranch(Inst);
280 }
281
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000282 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
283 uint64_t Size, uint64_t &Target) const {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000284 // We only handle PCRel branches for now.
285 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000286 return false;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000287
288 int64_t Imm = Inst.getOperand(0).getImm();
289 // FIXME: This is not right for thumb.
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000290 Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
291 return true;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000292 }
293};
294
295}
296
297static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
298 return new ARMMCInstrAnalysis(Info);
299}
Evan Chengad5f4852011-07-23 00:00:19 +0000300
Evan Cheng8c886a42011-07-22 21:58:54 +0000301// Force static initialization.
302extern "C" void LLVMInitializeARMTargetMC() {
303 // Register the MC asm info.
304 RegisterMCAsmInfoFn A(TheARMTarget, createARMMCAsmInfo);
305 RegisterMCAsmInfoFn B(TheThumbTarget, createARMMCAsmInfo);
306
307 // Register the MC codegen info.
Evan Cheng2129f592011-07-19 06:37:02 +0000308 TargetRegistry::RegisterMCCodeGenInfo(TheARMTarget, createARMMCCodeGenInfo);
309 TargetRegistry::RegisterMCCodeGenInfo(TheThumbTarget, createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000310
311 // Register the MC instruction info.
312 TargetRegistry::RegisterMCInstrInfo(TheARMTarget, createARMMCInstrInfo);
313 TargetRegistry::RegisterMCInstrInfo(TheThumbTarget, createARMMCInstrInfo);
314
315 // Register the MC register info.
316 TargetRegistry::RegisterMCRegInfo(TheARMTarget, createARMMCRegisterInfo);
317 TargetRegistry::RegisterMCRegInfo(TheThumbTarget, createARMMCRegisterInfo);
318
319 // Register the MC subtarget info.
320 TargetRegistry::RegisterMCSubtargetInfo(TheARMTarget,
321 ARM_MC::createARMMCSubtargetInfo);
322 TargetRegistry::RegisterMCSubtargetInfo(TheThumbTarget,
323 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000324
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000325 // Register the MC instruction analyzer.
326 TargetRegistry::RegisterMCInstrAnalysis(TheARMTarget,
327 createARMMCInstrAnalysis);
328 TargetRegistry::RegisterMCInstrAnalysis(TheThumbTarget,
329 createARMMCInstrAnalysis);
330
Evan Chengad5f4852011-07-23 00:00:19 +0000331 // Register the MC Code Emitter
Evan Cheng3a792252011-07-26 00:42:34 +0000332 TargetRegistry::RegisterMCCodeEmitter(TheARMTarget, createARMMCCodeEmitter);
333 TargetRegistry::RegisterMCCodeEmitter(TheThumbTarget, createARMMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000334
335 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000336 TargetRegistry::RegisterMCAsmBackend(TheARMTarget, createARMAsmBackend);
337 TargetRegistry::RegisterMCAsmBackend(TheThumbTarget, createARMAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000338
339 // Register the object streamer.
Evan Cheng3a792252011-07-26 00:42:34 +0000340 TargetRegistry::RegisterMCObjectStreamer(TheARMTarget, createMCStreamer);
341 TargetRegistry::RegisterMCObjectStreamer(TheThumbTarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000342
343 // Register the MCInstPrinter.
344 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
345 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000346
347 // Register the MC relocation info.
348 TargetRegistry::RegisterMCRelocationInfo(TheARMTarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000349 createARMMCRelocationInfo);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000350 TargetRegistry::RegisterMCRelocationInfo(TheThumbTarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000351 createARMMCRelocationInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000352}