blob: 164f57b2d0543f2653d754f5f198806b03ac0765 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthbe810232013-01-02 10:22:59 +000014#include "ARMBaseInfo.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000015#include "ARMELFStreamer.h"
16#include "ARMMCAsmInfo.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000017#include "ARMMCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000018#include "InstPrinter/ARMInstPrinter.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000019#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000020#include "llvm/MC/MCCodeGenInfo.h"
21#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000022#include "llvm/MC/MCInstrInfo.h"
23#include "llvm/MC/MCRegisterInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000024#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000025#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000026#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000028
29#define GET_REGINFO_MC_DESC
30#include "ARMGenRegisterInfo.inc"
31
32#define GET_INSTRINFO_MC_DESC
33#include "ARMGenInstrInfo.inc"
34
35#define GET_SUBTARGETINFO_MC_DESC
36#include "ARMGenSubtargetInfo.inc"
37
38using namespace llvm;
39
Evan Cheng9f7ad312012-04-26 01:13:36 +000040std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Eli Bendersky2e2ce492013-01-30 16:30:19 +000041 Triple triple(TT);
42
Evan Cheng2bd65362011-07-07 00:08:19 +000043 // Set the boolean corresponding to the current target triple, or the default
44 // if one cannot be determined, to true.
45 unsigned Len = TT.size();
46 unsigned Idx = 0;
47
Nick Lewyckyf1a5f572011-09-05 18:35:03 +000048 // FIXME: Enhance Triple helper class to extract ARM version.
Evan Chengf2c26162011-07-07 08:26:46 +000049 bool isThumb = false;
Evan Cheng2bd65362011-07-07 00:08:19 +000050 if (Len >= 5 && TT.substr(0, 4) == "armv")
51 Idx = 4;
52 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Evan Chengf2c26162011-07-07 08:26:46 +000053 isThumb = true;
Evan Cheng2bd65362011-07-07 00:08:19 +000054 if (Len >= 7 && TT[5] == 'v')
55 Idx = 6;
56 }
57
Evan Chengf52003d2012-04-27 01:27:19 +000058 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +000059 std::string ARMArchFeature;
60 if (Idx) {
61 unsigned SubVer = TT[Idx];
62 if (SubVer >= '7' && SubVer <= '9') {
Evan Cheng2bd65362011-07-07 00:08:19 +000063 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +000064 if (NoCPU)
65 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
66 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
67 else
68 // Use CPU to figure out the exact features.
69 ARMArchFeature = "+v7";
Evan Cheng2bd65362011-07-07 00:08:19 +000070 } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +000071 if (NoCPU)
72 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
73 // FeatureT2XtPk, FeatureMClass
74 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
75 else
76 // Use CPU to figure out the exact features.
77 ARMArchFeature = "+v7";
Bob Wilsone8a549c2012-09-29 21:43:49 +000078 } else if (Len >= Idx+2 && TT[Idx+1] == 's') {
79 if (NoCPU)
80 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
81 // Swift
82 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+t2xtpk";
83 else
84 // Use CPU to figure out the exact features.
85 ARMArchFeature = "+v7";
Evan Cheng9f7ad312012-04-26 01:13:36 +000086 } else {
87 // v7 CPUs have lots of different feature sets. If no CPU is specified,
88 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
89 // the "minimum" feature set and use CPU string to figure out the exact
90 // features.
Evan Chengf52003d2012-04-27 01:27:19 +000091 if (NoCPU)
Evan Cheng9f7ad312012-04-26 01:13:36 +000092 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
93 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
94 else
95 // Use CPU to figure out the exact features.
96 ARMArchFeature = "+v7";
97 }
Evan Cheng2bd65362011-07-07 00:08:19 +000098 } else if (SubVer == '6') {
Jim Grosbach1c9dd292012-02-10 20:38:46 +000099 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2')
Evan Cheng2bd65362011-07-07 00:08:19 +0000100 ARMArchFeature = "+v6t2";
Evan Chengf52003d2012-04-27 01:27:19 +0000101 else if (Len >= Idx+2 && TT[Idx+1] == 'm') {
102 if (NoCPU)
103 // v6m: FeatureNoARM, FeatureMClass
104 ARMArchFeature = "+v6,+noarm,+mclass";
105 else
106 ARMArchFeature = "+v6";
107 } else
Evan Cheng8b2bda02011-07-07 03:55:05 +0000108 ARMArchFeature = "+v6";
Evan Cheng2bd65362011-07-07 00:08:19 +0000109 } else if (SubVer == '5') {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000110 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
Evan Cheng2bd65362011-07-07 00:08:19 +0000111 ARMArchFeature = "+v5te";
Evan Cheng8b2bda02011-07-07 03:55:05 +0000112 else
113 ARMArchFeature = "+v5t";
114 } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't')
115 ARMArchFeature = "+v4t";
Evan Cheng2bd65362011-07-07 00:08:19 +0000116 }
117
Evan Chengf2c26162011-07-07 08:26:46 +0000118 if (isThumb) {
119 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000120 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000121 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000122 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000123 }
124
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000125 if (triple.isOSNaCl()) {
126 if (ARMArchFeature.empty())
127 ARMArchFeature = "+nacl-trap";
128 else
129 ARMArchFeature += ",+nacl-trap";
130 }
131
Evan Cheng2bd65362011-07-07 00:08:19 +0000132 return ARMArchFeature;
133}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000134
135MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
136 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000137 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000138 if (!FS.empty()) {
139 if (!ArchFS.empty())
140 ArchFS = ArchFS + "," + FS.str();
141 else
142 ArchFS = FS;
143 }
144
145 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000146 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000147 return X;
148}
149
Evan Cheng1705ab02011-07-14 23:50:31 +0000150static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000151 MCInstrInfo *X = new MCInstrInfo();
152 InitARMMCInstrInfo(X);
153 return X;
154}
155
Evan Chengd60fa58b2011-07-18 20:57:22 +0000156static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000157 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000158 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000159 return X;
160}
161
Rafael Espindola227144c2013-05-13 01:16:13 +0000162static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000163 Triple TheTriple(TT);
164
165 if (TheTriple.isOSDarwin())
166 return new ARMMCAsmInfoDarwin();
167
168 return new ARMELFMCAsmInfo();
169}
170
Evan Chengad5f4852011-07-23 00:00:19 +0000171static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000172 CodeModel::Model CM,
173 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000174 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000175 if (RM == Reloc::Default) {
176 Triple TheTriple(TT);
177 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
178 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
179 }
Evan Chengecb29082011-11-16 08:38:26 +0000180 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000181 return X;
182}
183
Evan Chengad5f4852011-07-23 00:00:19 +0000184// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000185static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000186 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengad5f4852011-07-23 00:00:19 +0000187 raw_ostream &OS,
188 MCCodeEmitter *Emitter,
189 bool RelaxAll,
190 bool NoExecStack) {
191 Triple TheTriple(TT);
192
193 if (TheTriple.isOSDarwin())
Jim Grosbach11e8c0d2012-03-08 00:07:52 +0000194 return createMachOStreamer(Ctx, MAB, OS, Emitter, false);
Evan Chengad5f4852011-07-23 00:00:19 +0000195
196 if (TheTriple.isOSWindows()) {
197 llvm_unreachable("ARM does not support Windows COFF format");
Evan Chengad5f4852011-07-23 00:00:19 +0000198 }
199
Tim Northover5cc3dc82012-12-07 16:50:23 +0000200 return createARMELFStreamer(Ctx, MAB, OS, Emitter, false, NoExecStack,
201 TheTriple.getArch() == Triple::thumb);
Evan Chengad5f4852011-07-23 00:00:19 +0000202}
203
Evan Cheng61faa552011-07-25 21:20:24 +0000204static MCInstPrinter *createARMMCInstPrinter(const Target &T,
205 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000206 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000207 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000208 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000209 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000210 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000211 return new ARMInstPrinter(MAI, MII, MRI, STI);
Evan Cheng61faa552011-07-25 21:20:24 +0000212 return 0;
213}
214
Quentin Colombetf4828052013-05-24 22:51:52 +0000215static MCRelocationInfo *createARMMCRelocationInfo(StringRef TT,
216 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000217 Triple TheTriple(TT);
218 if (TheTriple.isEnvironmentMachO())
219 return createARMMachORelocationInfo(Ctx);
220 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000221 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000222}
223
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000224namespace {
225
226class ARMMCInstrAnalysis : public MCInstrAnalysis {
227public:
228 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000229
230 virtual bool isUnconditionalBranch(const MCInst &Inst) const {
231 // BCCs with the "always" predicate are unconditional branches.
232 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
233 return true;
234 return MCInstrAnalysis::isUnconditionalBranch(Inst);
235 }
236
237 virtual bool isConditionalBranch(const MCInst &Inst) const {
238 // BCCs with the "always" predicate are unconditional branches.
239 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
240 return false;
241 return MCInstrAnalysis::isConditionalBranch(Inst);
242 }
243
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000244 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
245 uint64_t Size, uint64_t &Target) const {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000246 // We only handle PCRel branches for now.
247 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000248 return false;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000249
250 int64_t Imm = Inst.getOperand(0).getImm();
251 // FIXME: This is not right for thumb.
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000252 Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
253 return true;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000254 }
255};
256
257}
258
259static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
260 return new ARMMCInstrAnalysis(Info);
261}
Evan Chengad5f4852011-07-23 00:00:19 +0000262
Evan Cheng8c886a42011-07-22 21:58:54 +0000263// Force static initialization.
264extern "C" void LLVMInitializeARMTargetMC() {
265 // Register the MC asm info.
266 RegisterMCAsmInfoFn A(TheARMTarget, createARMMCAsmInfo);
267 RegisterMCAsmInfoFn B(TheThumbTarget, createARMMCAsmInfo);
268
269 // Register the MC codegen info.
Evan Cheng2129f592011-07-19 06:37:02 +0000270 TargetRegistry::RegisterMCCodeGenInfo(TheARMTarget, createARMMCCodeGenInfo);
271 TargetRegistry::RegisterMCCodeGenInfo(TheThumbTarget, createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000272
273 // Register the MC instruction info.
274 TargetRegistry::RegisterMCInstrInfo(TheARMTarget, createARMMCInstrInfo);
275 TargetRegistry::RegisterMCInstrInfo(TheThumbTarget, createARMMCInstrInfo);
276
277 // Register the MC register info.
278 TargetRegistry::RegisterMCRegInfo(TheARMTarget, createARMMCRegisterInfo);
279 TargetRegistry::RegisterMCRegInfo(TheThumbTarget, createARMMCRegisterInfo);
280
281 // Register the MC subtarget info.
282 TargetRegistry::RegisterMCSubtargetInfo(TheARMTarget,
283 ARM_MC::createARMMCSubtargetInfo);
284 TargetRegistry::RegisterMCSubtargetInfo(TheThumbTarget,
285 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000286
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000287 // Register the MC instruction analyzer.
288 TargetRegistry::RegisterMCInstrAnalysis(TheARMTarget,
289 createARMMCInstrAnalysis);
290 TargetRegistry::RegisterMCInstrAnalysis(TheThumbTarget,
291 createARMMCInstrAnalysis);
292
Evan Chengad5f4852011-07-23 00:00:19 +0000293 // Register the MC Code Emitter
Evan Cheng3a792252011-07-26 00:42:34 +0000294 TargetRegistry::RegisterMCCodeEmitter(TheARMTarget, createARMMCCodeEmitter);
295 TargetRegistry::RegisterMCCodeEmitter(TheThumbTarget, createARMMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000296
297 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000298 TargetRegistry::RegisterMCAsmBackend(TheARMTarget, createARMAsmBackend);
299 TargetRegistry::RegisterMCAsmBackend(TheThumbTarget, createARMAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000300
301 // Register the object streamer.
Evan Cheng3a792252011-07-26 00:42:34 +0000302 TargetRegistry::RegisterMCObjectStreamer(TheARMTarget, createMCStreamer);
303 TargetRegistry::RegisterMCObjectStreamer(TheThumbTarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000304
305 // Register the MCInstPrinter.
306 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
307 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000308
309 // Register the MC relocation info.
310 TargetRegistry::RegisterMCRelocationInfo(TheARMTarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000311 createARMMCRelocationInfo);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000312 TargetRegistry::RegisterMCRelocationInfo(TheThumbTarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000313 createARMMCRelocationInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000314}