Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- X86MCTargetDesc.cpp - X86 Target Descriptions ---------------------===// |
Evan Cheng | 2475331 | 2011-06-24 01:44:41 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file provides X86 specific target descriptions. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | 3ddfbd3 | 2011-07-06 22:01:53 +0000 | [diff] [blame] | 14 | #include "X86MCTargetDesc.h" |
Evan Cheng | 61faa55 | 2011-07-25 21:20:24 +0000 | [diff] [blame] | 15 | #include "InstPrinter/X86ATTInstPrinter.h" |
| 16 | #include "InstPrinter/X86IntelInstPrinter.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 17 | #include "X86MCAsmInfo.h" |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 18 | #include "llvm/ADT/Triple.h" |
Evan Cheng | 4d6c9d7 | 2011-08-23 20:15:21 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCCodeGenInfo.h" |
| 20 | #include "llvm/MC/MCInstrAnalysis.h" |
Evan Cheng | 1e210d0 | 2011-06-28 20:07:07 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCInstrInfo.h" |
Evan Cheng | 2475331 | 2011-06-24 01:44:41 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCRegisterInfo.h" |
Evan Cheng | b253100 | 2011-07-25 19:33:48 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCStreamer.h" |
Evan Cheng | 0711c4d | 2011-07-01 22:25:04 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCSubtargetInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 25 | #include "llvm/MC/MachineLocation.h" |
Craig Topper | c4965bc | 2012-02-05 07:21:30 +0000 | [diff] [blame] | 26 | #include "llvm/Support/ErrorHandling.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 27 | #include "llvm/Support/Host.h" |
Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 28 | #include "llvm/Support/TargetRegistry.h" |
Evan Cheng | d9997ac | 2011-06-27 18:32:37 +0000 | [diff] [blame] | 29 | |
Chandler Carruth | d174b72 | 2014-04-22 02:03:14 +0000 | [diff] [blame] | 30 | #if _MSC_VER |
| 31 | #include <intrin.h> |
| 32 | #endif |
| 33 | |
| 34 | using namespace llvm; |
| 35 | |
Evan Cheng | d9997ac | 2011-06-27 18:32:37 +0000 | [diff] [blame] | 36 | #define GET_REGINFO_MC_DESC |
| 37 | #include "X86GenRegisterInfo.inc" |
Evan Cheng | 1e210d0 | 2011-06-28 20:07:07 +0000 | [diff] [blame] | 38 | |
| 39 | #define GET_INSTRINFO_MC_DESC |
| 40 | #include "X86GenInstrInfo.inc" |
| 41 | |
Evan Cheng | 0711c4d | 2011-07-01 22:25:04 +0000 | [diff] [blame] | 42 | #define GET_SUBTARGETINFO_MC_DESC |
Evan Cheng | c9c090d | 2011-07-01 22:36:09 +0000 | [diff] [blame] | 43 | #include "X86GenSubtargetInfo.inc" |
Evan Cheng | 0711c4d | 2011-07-01 22:25:04 +0000 | [diff] [blame] | 44 | |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 45 | std::string X86_MC::ParseX86Triple(const Triple &TT) { |
Nick Lewycky | 73df7e3 | 2011-09-05 21:51:43 +0000 | [diff] [blame] | 46 | std::string FS; |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 47 | if (TT.getArch() == Triple::x86_64) |
Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 48 | FS = "+64bit-mode,-32bit-mode,-16bit-mode"; |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 49 | else if (TT.getEnvironment() != Triple::CODE16) |
Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 50 | FS = "-64bit-mode,+32bit-mode,-16bit-mode"; |
David Woodhouse | 71d15ed | 2014-01-20 12:02:25 +0000 | [diff] [blame] | 51 | else |
| 52 | FS = "-64bit-mode,-32bit-mode,+16bit-mode"; |
| 53 | |
Nick Lewycky | 73df7e3 | 2011-09-05 21:51:43 +0000 | [diff] [blame] | 54 | return FS; |
Evan Cheng | 13bcc6c | 2011-07-07 21:06:52 +0000 | [diff] [blame] | 55 | } |
| 56 | |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 57 | unsigned X86_MC::getDwarfRegFlavour(const Triple &TT, bool isEH) { |
| 58 | if (TT.getArch() == Triple::x86_64) |
Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 59 | return DWARFFlavour::X86_64; |
| 60 | |
Eric Christopher | 1f8ad4f | 2014-06-10 22:34:28 +0000 | [diff] [blame] | 61 | if (TT.isOSDarwin()) |
Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 62 | return isEH ? DWARFFlavour::X86_32_DarwinEH : DWARFFlavour::X86_32_Generic; |
Eric Christopher | 1f8ad4f | 2014-06-10 22:34:28 +0000 | [diff] [blame] | 63 | if (TT.isOSCygMing()) |
Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 64 | // Unsupported by now, just quick fallback |
| 65 | return DWARFFlavour::X86_32_Generic; |
| 66 | return DWARFFlavour::X86_32_Generic; |
| 67 | } |
| 68 | |
Reid Kleckner | f9c275f | 2016-02-10 20:55:49 +0000 | [diff] [blame] | 69 | void X86_MC::initLLVMToSEHAndCVRegMapping(MCRegisterInfo *MRI) { |
Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 70 | // FIXME: TableGen these. |
Reid Kleckner | f9c275f | 2016-02-10 20:55:49 +0000 | [diff] [blame] | 71 | for (unsigned Reg = X86::NoRegister + 1; Reg < X86::NUM_TARGET_REGS; ++Reg) { |
Michael Liao | f54249b | 2012-10-04 19:50:43 +0000 | [diff] [blame] | 72 | unsigned SEH = MRI->getEncodingValue(Reg); |
Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 73 | MRI->mapLLVMRegToSEHReg(Reg, SEH); |
| 74 | } |
Reid Kleckner | f9c275f | 2016-02-10 20:55:49 +0000 | [diff] [blame] | 75 | |
| 76 | // These CodeView registers are numbered sequentially starting at value 1. |
Craig Topper | cf65c62 | 2016-03-02 04:42:31 +0000 | [diff] [blame] | 77 | static const MCPhysReg LowCVRegs[] = { |
Reid Kleckner | f9c275f | 2016-02-10 20:55:49 +0000 | [diff] [blame] | 78 | X86::AL, X86::CL, X86::DL, X86::BL, X86::AH, X86::CH, |
| 79 | X86::DH, X86::BH, X86::AX, X86::CX, X86::DX, X86::BX, |
| 80 | X86::SP, X86::BP, X86::SI, X86::DI, X86::EAX, X86::ECX, |
| 81 | X86::EDX, X86::EBX, X86::ESP, X86::EBP, X86::ESI, X86::EDI, |
| 82 | }; |
| 83 | unsigned CVLowRegStart = 1; |
| 84 | for (unsigned I = 0; I < array_lengthof(LowCVRegs); ++I) |
| 85 | MRI->mapLLVMRegToCVReg(LowCVRegs[I], I + CVLowRegStart); |
| 86 | |
David Majnemer | e2ad737 | 2016-02-24 10:01:24 +0000 | [diff] [blame] | 87 | // The x86 registers start at 128 and are numbered sequentially. |
| 88 | unsigned FP0Start = 128; |
| 89 | for (unsigned I = 0; I < 8; ++I) |
| 90 | MRI->mapLLVMRegToCVReg(X86::FP0 + I, FP0Start + I); |
| 91 | |
Reid Kleckner | f9c275f | 2016-02-10 20:55:49 +0000 | [diff] [blame] | 92 | // The low 8 XMM registers start at 154 and are numbered sequentially. |
| 93 | unsigned CVXMM0Start = 154; |
| 94 | for (unsigned I = 0; I < 8; ++I) |
| 95 | MRI->mapLLVMRegToCVReg(X86::XMM0 + I, CVXMM0Start + I); |
| 96 | |
| 97 | // The high 8 XMM registers start at 252 and are numbered sequentially. |
| 98 | unsigned CVXMM8Start = 252; |
| 99 | for (unsigned I = 0; I < 8; ++I) |
| 100 | MRI->mapLLVMRegToCVReg(X86::XMM8 + I, CVXMM8Start + I); |
| 101 | |
| 102 | // FIXME: XMM16 and above from AVX512 not yet documented. |
| 103 | |
| 104 | // AMD64 registers start at 324 and count up. |
| 105 | unsigned CVX64RegStart = 324; |
Craig Topper | cf65c62 | 2016-03-02 04:42:31 +0000 | [diff] [blame] | 106 | static const MCPhysReg CVX64Regs[] = { |
Reid Kleckner | f9c275f | 2016-02-10 20:55:49 +0000 | [diff] [blame] | 107 | X86::SIL, X86::DIL, X86::BPL, X86::SPL, X86::RAX, X86::RBX, |
| 108 | X86::RCX, X86::RDX, X86::RSI, X86::RDI, X86::RBP, X86::RSP, |
| 109 | X86::R8, X86::R9, X86::R10, X86::R11, X86::R12, X86::R13, |
| 110 | X86::R14, X86::R15, X86::R8B, X86::R9B, X86::R10B, X86::R11B, |
| 111 | X86::R12B, X86::R13B, X86::R14B, X86::R15B, X86::R8W, X86::R9W, |
| 112 | X86::R10W, X86::R11W, X86::R12W, X86::R13W, X86::R14W, X86::R15W, |
| 113 | X86::R8D, X86::R9D, X86::R10D, X86::R11D, X86::R12D, X86::R13D, |
| 114 | X86::R14D, X86::R15D, X86::YMM0, X86::YMM1, X86::YMM2, X86::YMM3, |
| 115 | X86::YMM4, X86::YMM5, X86::YMM6, X86::YMM7, X86::YMM8, X86::YMM9, |
| 116 | X86::YMM10, X86::YMM11, X86::YMM12, X86::YMM13, X86::YMM14, X86::YMM15, |
| 117 | }; |
| 118 | for (unsigned I = 0; I < array_lengthof(CVX64Regs); ++I) |
| 119 | MRI->mapLLVMRegToCVReg(CVX64Regs[I], CVX64RegStart + I); |
Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 120 | } |
| 121 | |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 122 | MCSubtargetInfo *X86_MC::createX86MCSubtargetInfo(const Triple &TT, |
Daniel Sanders | a73f1fd | 2015-06-10 12:11:26 +0000 | [diff] [blame] | 123 | StringRef CPU, StringRef FS) { |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 124 | std::string ArchFS = X86_MC::ParseX86Triple(TT); |
Evan Cheng | 13bcc6c | 2011-07-07 21:06:52 +0000 | [diff] [blame] | 125 | if (!FS.empty()) { |
| 126 | if (!ArchFS.empty()) |
Yaron Keren | 75e0c4b | 2015-03-27 17:51:30 +0000 | [diff] [blame] | 127 | ArchFS = (Twine(ArchFS) + "," + FS).str(); |
Evan Cheng | 13bcc6c | 2011-07-07 21:06:52 +0000 | [diff] [blame] | 128 | else |
| 129 | ArchFS = FS; |
| 130 | } |
| 131 | |
| 132 | std::string CPUName = CPU; |
Jim Grosbach | a344b6c3 | 2014-04-14 22:23:30 +0000 | [diff] [blame] | 133 | if (CPUName.empty()) |
Evan Cheng | 964cb5f | 2011-07-08 21:14:14 +0000 | [diff] [blame] | 134 | CPUName = "generic"; |
Evan Cheng | 13bcc6c | 2011-07-07 21:06:52 +0000 | [diff] [blame] | 135 | |
Duncan P. N. Exon Smith | 754e21f | 2015-07-10 22:43:42 +0000 | [diff] [blame] | 136 | return createX86MCSubtargetInfoImpl(TT, CPUName, ArchFS); |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 137 | } |
| 138 | |
Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 139 | static MCInstrInfo *createX86MCInstrInfo() { |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 140 | MCInstrInfo *X = new MCInstrInfo(); |
| 141 | InitX86MCInstrInfo(X); |
| 142 | return X; |
| 143 | } |
| 144 | |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 145 | static MCRegisterInfo *createX86MCRegisterInfo(const Triple &TT) { |
| 146 | unsigned RA = (TT.getArch() == Triple::x86_64) |
Daniel Sanders | f423f56 | 2015-07-06 16:56:07 +0000 | [diff] [blame] | 147 | ? X86::RIP // Should have dwarf #16. |
| 148 | : X86::EIP; // Should have dwarf #8. |
Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 149 | |
Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 150 | MCRegisterInfo *X = new MCRegisterInfo(); |
Daniel Sanders | f423f56 | 2015-07-06 16:56:07 +0000 | [diff] [blame] | 151 | InitX86MCRegisterInfo(X, RA, X86_MC::getDwarfRegFlavour(TT, false), |
| 152 | X86_MC::getDwarfRegFlavour(TT, true), RA); |
Reid Kleckner | f9c275f | 2016-02-10 20:55:49 +0000 | [diff] [blame] | 153 | X86_MC::initLLVMToSEHAndCVRegMapping(X); |
Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 154 | return X; |
| 155 | } |
| 156 | |
Daniel Sanders | 7813ae8 | 2015-06-04 13:12:25 +0000 | [diff] [blame] | 157 | static MCAsmInfo *createX86MCAsmInfo(const MCRegisterInfo &MRI, |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 158 | const Triple &TheTriple) { |
| 159 | bool is64Bit = TheTriple.getArch() == Triple::x86_64; |
Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 160 | |
Evan Cheng | 67c033e | 2011-07-18 22:29:13 +0000 | [diff] [blame] | 161 | MCAsmInfo *MAI; |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 162 | if (TheTriple.isOSBinFormatMachO()) { |
Evan Cheng | 67c033e | 2011-07-18 22:29:13 +0000 | [diff] [blame] | 163 | if (is64Bit) |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 164 | MAI = new X86_64MCAsmInfoDarwin(TheTriple); |
Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 165 | else |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 166 | MAI = new X86MCAsmInfoDarwin(TheTriple); |
| 167 | } else if (TheTriple.isOSBinFormatELF()) { |
Andrew Kaylor | feb805f | 2012-10-02 18:38:34 +0000 | [diff] [blame] | 168 | // Force the use of an ELF container. |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 169 | MAI = new X86ELFMCAsmInfo(TheTriple); |
| 170 | } else if (TheTriple.isWindowsMSVCEnvironment() || |
| 171 | TheTriple.isWindowsCoreCLREnvironment()) { |
| 172 | MAI = new X86MCAsmInfoMicrosoft(TheTriple); |
| 173 | } else if (TheTriple.isOSCygMing() || |
| 174 | TheTriple.isWindowsItaniumEnvironment()) { |
| 175 | MAI = new X86MCAsmInfoGNUCOFF(TheTriple); |
Evan Cheng | 67c033e | 2011-07-18 22:29:13 +0000 | [diff] [blame] | 176 | } else { |
Andrew Kaylor | feb805f | 2012-10-02 18:38:34 +0000 | [diff] [blame] | 177 | // The default is ELF. |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 178 | MAI = new X86ELFMCAsmInfo(TheTriple); |
Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 179 | } |
| 180 | |
Evan Cheng | 67c033e | 2011-07-18 22:29:13 +0000 | [diff] [blame] | 181 | // Initialize initial frame state. |
| 182 | // Calculate amount of bytes used for return address storing |
| 183 | int stackGrowth = is64Bit ? -8 : -4; |
Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 184 | |
Evan Cheng | 67c033e | 2011-07-18 22:29:13 +0000 | [diff] [blame] | 185 | // Initial state of the frame pointer is esp+stackGrowth. |
Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 186 | unsigned StackPtr = is64Bit ? X86::RSP : X86::ESP; |
| 187 | MCCFIInstruction Inst = MCCFIInstruction::createDefCfa( |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 188 | nullptr, MRI.getDwarfRegNum(StackPtr, true), -stackGrowth); |
Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 189 | MAI->addInitialFrameState(Inst); |
Evan Cheng | 67c033e | 2011-07-18 22:29:13 +0000 | [diff] [blame] | 190 | |
| 191 | // Add return address to move list |
Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 192 | unsigned InstPtr = is64Bit ? X86::RIP : X86::EIP; |
| 193 | MCCFIInstruction Inst2 = MCCFIInstruction::createOffset( |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 194 | nullptr, MRI.getDwarfRegNum(InstPtr, true), stackGrowth); |
Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 195 | MAI->addInitialFrameState(Inst2); |
Evan Cheng | 67c033e | 2011-07-18 22:29:13 +0000 | [diff] [blame] | 196 | |
| 197 | return MAI; |
Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 198 | } |
| 199 | |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 200 | static MCCodeGenInfo *createX86MCCodeGenInfo(const Triple &TT, Reloc::Model RM, |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 201 | CodeModel::Model CM, |
| 202 | CodeGenOpt::Level OL) { |
Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 203 | MCCodeGenInfo *X = new MCCodeGenInfo(); |
| 204 | |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 205 | bool is64Bit = TT.getArch() == Triple::x86_64; |
Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 206 | |
Evan Cheng | efd9b42 | 2011-07-20 07:51:56 +0000 | [diff] [blame] | 207 | // For static codegen, if we're not already set, use Small codegen. |
| 208 | if (CM == CodeModel::Default) |
| 209 | CM = CodeModel::Small; |
| 210 | else if (CM == CodeModel::JITDefault) |
| 211 | // 64-bit JIT places everything in the same buffer except external funcs. |
| 212 | CM = is64Bit ? CodeModel::Large : CodeModel::Small; |
| 213 | |
Jim Grosbach | 4c98cf7 | 2015-05-15 19:13:31 +0000 | [diff] [blame] | 214 | X->initMCCodeGenInfo(RM, CM, OL); |
Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 215 | return X; |
| 216 | } |
| 217 | |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 218 | static MCInstPrinter *createX86MCInstPrinter(const Triple &T, |
Eric Christopher | f801940 | 2015-03-31 00:10:04 +0000 | [diff] [blame] | 219 | unsigned SyntaxVariant, |
James Molloy | 4c493e8 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 220 | const MCAsmInfo &MAI, |
Craig Topper | 54bfde7 | 2012-04-02 06:09:36 +0000 | [diff] [blame] | 221 | const MCInstrInfo &MII, |
Eric Christopher | f801940 | 2015-03-31 00:10:04 +0000 | [diff] [blame] | 222 | const MCRegisterInfo &MRI) { |
Evan Cheng | 61faa55 | 2011-07-25 21:20:24 +0000 | [diff] [blame] | 223 | if (SyntaxVariant == 0) |
Eric Christopher | 9c1bd05 | 2015-03-30 22:16:37 +0000 | [diff] [blame] | 224 | return new X86ATTInstPrinter(MAI, MII, MRI); |
Evan Cheng | 61faa55 | 2011-07-25 21:20:24 +0000 | [diff] [blame] | 225 | if (SyntaxVariant == 1) |
Craig Topper | 54bfde7 | 2012-04-02 06:09:36 +0000 | [diff] [blame] | 226 | return new X86IntelInstPrinter(MAI, MII, MRI); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 227 | return nullptr; |
Evan Cheng | 61faa55 | 2011-07-25 21:20:24 +0000 | [diff] [blame] | 228 | } |
| 229 | |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 230 | static MCRelocationInfo *createX86MCRelocationInfo(const Triple &TheTriple, |
Quentin Colombet | f482805 | 2013-05-24 22:51:52 +0000 | [diff] [blame] | 231 | MCContext &Ctx) { |
Ahmed Bougacha | ad1084d | 2013-05-24 00:39:57 +0000 | [diff] [blame] | 232 | // Default to the stock relocation info. |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 233 | return llvm::createMCRelocationInfo(TheTriple, Ctx); |
Ahmed Bougacha | ad1084d | 2013-05-24 00:39:57 +0000 | [diff] [blame] | 234 | } |
| 235 | |
Evan Cheng | 4d6c9d7 | 2011-08-23 20:15:21 +0000 | [diff] [blame] | 236 | static MCInstrAnalysis *createX86MCInstrAnalysis(const MCInstrInfo *Info) { |
| 237 | return new MCInstrAnalysis(Info); |
| 238 | } |
| 239 | |
Evan Cheng | 8c886a4 | 2011-07-22 21:58:54 +0000 | [diff] [blame] | 240 | // Force static initialization. |
| 241 | extern "C" void LLVMInitializeX86TargetMC() { |
Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 242 | for (Target *T : {&TheX86_32Target, &TheX86_64Target}) { |
| 243 | // Register the MC asm info. |
| 244 | RegisterMCAsmInfoFn X(*T, createX86MCAsmInfo); |
Evan Cheng | 8c886a4 | 2011-07-22 21:58:54 +0000 | [diff] [blame] | 245 | |
Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 246 | // Register the MC codegen info. |
| 247 | RegisterMCCodeGenInfoFn Y(*T, createX86MCCodeGenInfo); |
Evan Cheng | 8c886a4 | 2011-07-22 21:58:54 +0000 | [diff] [blame] | 248 | |
Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 249 | // Register the MC instruction info. |
| 250 | TargetRegistry::RegisterMCInstrInfo(*T, createX86MCInstrInfo); |
Evan Cheng | 8c886a4 | 2011-07-22 21:58:54 +0000 | [diff] [blame] | 251 | |
Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 252 | // Register the MC register info. |
| 253 | TargetRegistry::RegisterMCRegInfo(*T, createX86MCRegisterInfo); |
Evan Cheng | 8c886a4 | 2011-07-22 21:58:54 +0000 | [diff] [blame] | 254 | |
Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 255 | // Register the MC subtarget info. |
| 256 | TargetRegistry::RegisterMCSubtargetInfo(*T, |
| 257 | X86_MC::createX86MCSubtargetInfo); |
Evan Cheng | b253100 | 2011-07-25 19:33:48 +0000 | [diff] [blame] | 258 | |
Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 259 | // Register the MC instruction analyzer. |
| 260 | TargetRegistry::RegisterMCInstrAnalysis(*T, createX86MCInstrAnalysis); |
Evan Cheng | 4d6c9d7 | 2011-08-23 20:15:21 +0000 | [diff] [blame] | 261 | |
Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 262 | // Register the code emitter. |
| 263 | TargetRegistry::RegisterMCCodeEmitter(*T, createX86MCCodeEmitter); |
| 264 | |
| 265 | // Register the object streamer. |
Rafael Espindola | cd584a8 | 2015-03-19 01:50:16 +0000 | [diff] [blame] | 266 | TargetRegistry::RegisterCOFFStreamer(*T, createX86WinCOFFStreamer); |
Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 267 | |
| 268 | // Register the MCInstPrinter. |
| 269 | TargetRegistry::RegisterMCInstPrinter(*T, createX86MCInstPrinter); |
| 270 | |
| 271 | // Register the MC relocation info. |
| 272 | TargetRegistry::RegisterMCRelocationInfo(*T, createX86MCRelocationInfo); |
| 273 | } |
Evan Cheng | b253100 | 2011-07-25 19:33:48 +0000 | [diff] [blame] | 274 | |
| 275 | // Register the asm backend. |
Evan Cheng | 5928e69 | 2011-07-25 23:24:55 +0000 | [diff] [blame] | 276 | TargetRegistry::RegisterMCAsmBackend(TheX86_32Target, |
| 277 | createX86_32AsmBackend); |
| 278 | TargetRegistry::RegisterMCAsmBackend(TheX86_64Target, |
| 279 | createX86_64AsmBackend); |
Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 280 | } |
Craig Topper | c0453e8 | 2015-12-25 22:10:08 +0000 | [diff] [blame] | 281 | |
| 282 | unsigned llvm::getX86SubSuperRegisterOrZero(unsigned Reg, unsigned Size, |
| 283 | bool High) { |
| 284 | switch (Size) { |
| 285 | default: return 0; |
| 286 | case 8: |
| 287 | if (High) { |
| 288 | switch (Reg) { |
| 289 | default: return getX86SubSuperRegisterOrZero(Reg, 64); |
| 290 | case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI: |
| 291 | return X86::SI; |
| 292 | case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI: |
| 293 | return X86::DI; |
| 294 | case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP: |
| 295 | return X86::BP; |
| 296 | case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP: |
| 297 | return X86::SP; |
| 298 | case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX: |
| 299 | return X86::AH; |
| 300 | case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX: |
| 301 | return X86::DH; |
| 302 | case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX: |
| 303 | return X86::CH; |
| 304 | case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX: |
| 305 | return X86::BH; |
| 306 | } |
| 307 | } else { |
| 308 | switch (Reg) { |
| 309 | default: return 0; |
| 310 | case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX: |
| 311 | return X86::AL; |
| 312 | case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX: |
| 313 | return X86::DL; |
| 314 | case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX: |
| 315 | return X86::CL; |
| 316 | case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX: |
| 317 | return X86::BL; |
| 318 | case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI: |
| 319 | return X86::SIL; |
| 320 | case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI: |
| 321 | return X86::DIL; |
| 322 | case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP: |
| 323 | return X86::BPL; |
| 324 | case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP: |
| 325 | return X86::SPL; |
| 326 | case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8: |
| 327 | return X86::R8B; |
| 328 | case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9: |
| 329 | return X86::R9B; |
| 330 | case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10: |
| 331 | return X86::R10B; |
| 332 | case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11: |
| 333 | return X86::R11B; |
| 334 | case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12: |
| 335 | return X86::R12B; |
| 336 | case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13: |
| 337 | return X86::R13B; |
| 338 | case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14: |
| 339 | return X86::R14B; |
| 340 | case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15: |
| 341 | return X86::R15B; |
| 342 | } |
| 343 | } |
| 344 | case 16: |
| 345 | switch (Reg) { |
| 346 | default: return 0; |
| 347 | case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX: |
| 348 | return X86::AX; |
| 349 | case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX: |
| 350 | return X86::DX; |
| 351 | case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX: |
| 352 | return X86::CX; |
| 353 | case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX: |
| 354 | return X86::BX; |
| 355 | case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI: |
| 356 | return X86::SI; |
| 357 | case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI: |
| 358 | return X86::DI; |
| 359 | case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP: |
| 360 | return X86::BP; |
| 361 | case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP: |
| 362 | return X86::SP; |
| 363 | case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8: |
| 364 | return X86::R8W; |
| 365 | case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9: |
| 366 | return X86::R9W; |
| 367 | case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10: |
| 368 | return X86::R10W; |
| 369 | case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11: |
| 370 | return X86::R11W; |
| 371 | case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12: |
| 372 | return X86::R12W; |
| 373 | case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13: |
| 374 | return X86::R13W; |
| 375 | case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14: |
| 376 | return X86::R14W; |
| 377 | case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15: |
| 378 | return X86::R15W; |
| 379 | } |
| 380 | case 32: |
| 381 | switch (Reg) { |
| 382 | default: return 0; |
| 383 | case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX: |
| 384 | return X86::EAX; |
| 385 | case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX: |
| 386 | return X86::EDX; |
| 387 | case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX: |
| 388 | return X86::ECX; |
| 389 | case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX: |
| 390 | return X86::EBX; |
| 391 | case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI: |
| 392 | return X86::ESI; |
| 393 | case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI: |
| 394 | return X86::EDI; |
| 395 | case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP: |
| 396 | return X86::EBP; |
| 397 | case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP: |
| 398 | return X86::ESP; |
| 399 | case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8: |
| 400 | return X86::R8D; |
| 401 | case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9: |
| 402 | return X86::R9D; |
| 403 | case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10: |
| 404 | return X86::R10D; |
| 405 | case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11: |
| 406 | return X86::R11D; |
| 407 | case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12: |
| 408 | return X86::R12D; |
| 409 | case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13: |
| 410 | return X86::R13D; |
| 411 | case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14: |
| 412 | return X86::R14D; |
| 413 | case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15: |
| 414 | return X86::R15D; |
| 415 | } |
| 416 | case 64: |
| 417 | switch (Reg) { |
| 418 | default: return 0; |
| 419 | case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX: |
| 420 | return X86::RAX; |
| 421 | case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX: |
| 422 | return X86::RDX; |
| 423 | case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX: |
| 424 | return X86::RCX; |
| 425 | case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX: |
| 426 | return X86::RBX; |
| 427 | case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI: |
| 428 | return X86::RSI; |
| 429 | case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI: |
| 430 | return X86::RDI; |
| 431 | case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP: |
| 432 | return X86::RBP; |
| 433 | case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP: |
| 434 | return X86::RSP; |
| 435 | case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8: |
| 436 | return X86::R8; |
| 437 | case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9: |
| 438 | return X86::R9; |
| 439 | case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10: |
| 440 | return X86::R10; |
| 441 | case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11: |
| 442 | return X86::R11; |
| 443 | case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12: |
| 444 | return X86::R12; |
| 445 | case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13: |
| 446 | return X86::R13; |
| 447 | case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14: |
| 448 | return X86::R14; |
| 449 | case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15: |
| 450 | return X86::R15; |
| 451 | } |
| 452 | } |
| 453 | } |
| 454 | |
| 455 | unsigned llvm::getX86SubSuperRegister(unsigned Reg, unsigned Size, bool High) { |
| 456 | unsigned Res = getX86SubSuperRegisterOrZero(Reg, Size, High); |
| 457 | assert(Res != 0 && "Unexpected register or VT"); |
| 458 | return Res; |
| 459 | } |
| 460 | |
| 461 | |