blob: ebb289032516e24c57379dd0539838f220e68577 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
Tom Stellardc93fc112015-12-10 02:13:01 +000017#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000018#include "AMDGPU.h"
19#include "AMDGPUTargetTransformInfo.h"
20#include "R600ISelLowering.h"
21#include "R600InstrInfo.h"
22#include "R600MachineScheduler.h"
23#include "SIISelLowering.h"
24#include "SIInstrInfo.h"
25#include "llvm/Analysis/Passes.h"
26#include "llvm/CodeGen/MachineFunctionAnalysis.h"
27#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
28#include "llvm/CodeGen/MachineModuleInfo.h"
29#include "llvm/CodeGen/Passes.h"
30#include "llvm/IR/Verifier.h"
31#include "llvm/MC/MCAsmInfo.h"
32#include "llvm/IR/LegacyPassManager.h"
33#include "llvm/Support/TargetRegistry.h"
34#include "llvm/Support/raw_os_ostream.h"
35#include "llvm/Transforms/IPO.h"
36#include "llvm/Transforms/Scalar.h"
37#include <llvm/CodeGen/Passes.h>
38
39using namespace llvm;
40
41extern "C" void LLVMInitializeAMDGPUTarget() {
42 // Register the target
43 RegisterTargetMachine<R600TargetMachine> X(TheAMDGPUTarget);
44 RegisterTargetMachine<GCNTargetMachine> Y(TheGCNTarget);
Matt Arsenaultb87fc222015-10-01 22:10:03 +000045
46 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000047 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +000048 initializeSIFixSGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000049 initializeSIFoldOperandsPass(*PR);
Matt Arsenaultb87fc222015-10-01 22:10:03 +000050 initializeSIFixSGPRLiveRangesPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +000051 initializeSIFixControlFlowLiveIntervalsPass(*PR);
52 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +000053 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +000054 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +000055 initializeAMDGPUPromoteAllocaPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +000056 initializeSIAnnotateControlFlowPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +000057 initializeSIInsertWaitsPass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +000058 initializeSILowerControlFlowPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +000059}
60
Tom Stellarde135ffd2015-09-25 21:41:28 +000061static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
62 if (TT.getOS() == Triple::AMDHSA)
63 return make_unique<AMDGPUHSATargetObjectFile>();
64
Tom Stellardc93fc112015-12-10 02:13:01 +000065 return make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +000066}
67
Tom Stellard45bb48e2015-06-13 03:28:10 +000068static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
69 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
70}
71
72static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +000073R600SchedRegistry("r600", "Run R600's custom scheduler",
74 createR600MachineScheduler);
75
76static MachineSchedRegistry
77SISchedRegistry("si", "Run SI's custom scheduler",
78 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +000079
80static std::string computeDataLayout(const Triple &TT) {
81 std::string Ret = "e-p:32:32";
82
83 if (TT.getArch() == Triple::amdgcn) {
84 // 32-bit private, local, and region pointers. 64-bit global and constant.
85 Ret += "-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32-p24:64:64";
86 }
87
88 Ret += "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128-v192:256-v256:256"
89 "-v512:512-v1024:1024-v2048:2048-n32:64";
90
91 return Ret;
92}
93
Matt Arsenaultb22828f2016-01-27 02:17:49 +000094LLVM_READNONE
95static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
96 if (!GPU.empty())
97 return GPU;
98
99 // HSA only supports CI+, so change the default GPU to a CI for HSA.
100 if (TT.getArch() == Triple::amdgcn)
101 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
102
103 return "";
104}
105
Tom Stellard45bb48e2015-06-13 03:28:10 +0000106AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
107 StringRef CPU, StringRef FS,
108 TargetOptions Options, Reloc::Model RM,
109 CodeModel::Model CM,
110 CodeGenOpt::Level OptLevel)
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000111 : LLVMTargetMachine(T, computeDataLayout(TT), TT,
112 getGPUOrDefault(TT, CPU), FS, Options, RM, CM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000113 OptLevel),
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000114 TLOF(createTLOF(getTargetTriple())),
115 Subtarget(TT, getTargetCPU(), FS, *this),
Tom Stellard45bb48e2015-06-13 03:28:10 +0000116 IntrinsicInfo() {
117 setRequiresStructuredCFG(true);
118 initAsmInfo();
119}
120
Tom Stellarde135ffd2015-09-25 21:41:28 +0000121AMDGPUTargetMachine::~AMDGPUTargetMachine() { }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000122
123//===----------------------------------------------------------------------===//
124// R600 Target Machine (R600 -> Cayman)
125//===----------------------------------------------------------------------===//
126
127R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000128 StringRef CPU, StringRef FS,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000129 TargetOptions Options, Reloc::Model RM,
130 CodeModel::Model CM, CodeGenOpt::Level OL)
Tom Stellard5dde1d22016-02-05 18:29:17 +0000131 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000132
133//===----------------------------------------------------------------------===//
134// GCN Target Machine (SI+)
135//===----------------------------------------------------------------------===//
136
137GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000138 StringRef CPU, StringRef FS,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000139 TargetOptions Options, Reloc::Model RM,
140 CodeModel::Model CM, CodeGenOpt::Level OL)
Tom Stellard5dde1d22016-02-05 18:29:17 +0000141 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000142
143//===----------------------------------------------------------------------===//
144// AMDGPU Pass Setup
145//===----------------------------------------------------------------------===//
146
147namespace {
148class AMDGPUPassConfig : public TargetPassConfig {
149public:
150 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000151 : TargetPassConfig(TM, PM) {
152
153 // Exceptions and StackMaps are not supported, so these passes will never do
154 // anything.
155 disablePass(&StackMapLivenessID);
156 disablePass(&FuncletLayoutID);
157 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000158
159 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
160 return getTM<AMDGPUTargetMachine>();
161 }
162
163 ScheduleDAGInstrs *
164 createMachineScheduler(MachineSchedContext *C) const override {
165 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
166 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
167 return createR600MachineScheduler(C);
Tom Stellardde008d32016-01-21 04:28:34 +0000168 else if (ST.enableSIScheduler())
169 return createSIMachineScheduler(C);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000170 return nullptr;
171 }
172
173 void addIRPasses() override;
174 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000175 bool addPreISel() override;
176 bool addInstSelector() override;
177 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000178};
179
180class R600PassConfig : public AMDGPUPassConfig {
181public:
182 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
183 : AMDGPUPassConfig(TM, PM) { }
184
185 bool addPreISel() override;
186 void addPreRegAlloc() override;
187 void addPreSched2() override;
188 void addPreEmitPass() override;
189};
190
191class GCNPassConfig : public AMDGPUPassConfig {
192public:
193 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
194 : AMDGPUPassConfig(TM, PM) { }
195 bool addPreISel() override;
196 bool addInstSelector() override;
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000197 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
198 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000199 void addPreRegAlloc() override;
200 void addPostRegAlloc() override;
201 void addPreSched2() override;
202 void addPreEmitPass() override;
203};
204
205} // End of anonymous namespace
206
207TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000208 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000209 return TargetTransformInfo(
210 AMDGPUTTIImpl(this, F.getParent()->getDataLayout()));
211 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000212}
213
214void AMDGPUPassConfig::addIRPasses() {
215 // Function calls are not supported, so make sure we inline everything.
216 addPass(createAMDGPUAlwaysInlinePass());
217 addPass(createAlwaysInlinerPass());
218 // We need to add the barrier noop pass, otherwise adding the function
219 // inlining pass will cause all of the PassConfigs passes to be run
220 // one function at a time, which means if we have a nodule with two
221 // functions, then we will generate code for the first function
222 // without ever running any passes on the second.
223 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000224
Tom Stellardfd253952015-08-07 23:19:30 +0000225 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
226 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000227
Tom Stellard45bb48e2015-06-13 03:28:10 +0000228 TargetPassConfig::addIRPasses();
229}
230
231void AMDGPUPassConfig::addCodeGenPrepare() {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000232 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
233 const AMDGPUSubtarget &ST = *TM.getSubtargetImpl();
Matt Arsenault8b175672016-02-02 19:32:42 +0000234 if (TM.getOptLevel() > CodeGenOpt::None && ST.isPromoteAllocaEnabled()) {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000235 addPass(createAMDGPUPromoteAlloca(&TM));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000236 addPass(createSROAPass());
237 }
238 TargetPassConfig::addCodeGenPrepare();
239}
240
241bool
242AMDGPUPassConfig::addPreISel() {
243 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
244 addPass(createFlattenCFGPass());
245 if (ST.IsIRStructurizerEnabled())
246 addPass(createStructurizeCFGPass());
247 return false;
248}
249
250bool AMDGPUPassConfig::addInstSelector() {
251 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
252 return false;
253}
254
Matt Arsenault0a109002015-09-25 17:41:20 +0000255bool AMDGPUPassConfig::addGCPasses() {
256 // Do nothing. GC is not supported.
257 return false;
258}
259
Tom Stellard45bb48e2015-06-13 03:28:10 +0000260//===----------------------------------------------------------------------===//
261// R600 Pass Setup
262//===----------------------------------------------------------------------===//
263
264bool R600PassConfig::addPreISel() {
265 AMDGPUPassConfig::addPreISel();
266 addPass(createR600TextureIntrinsicsReplacer());
267 return false;
268}
269
270void R600PassConfig::addPreRegAlloc() {
271 addPass(createR600VectorRegMerger(*TM));
272}
273
274void R600PassConfig::addPreSched2() {
275 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
276 addPass(createR600EmitClauseMarkers(), false);
277 if (ST.isIfCvtEnabled())
278 addPass(&IfConverterID, false);
279 addPass(createR600ClauseMergePass(*TM), false);
280}
281
282void R600PassConfig::addPreEmitPass() {
283 addPass(createAMDGPUCFGStructurizerPass(), false);
284 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
285 addPass(&FinalizeMachineBundlesID, false);
286 addPass(createR600Packetizer(*TM), false);
287 addPass(createR600ControlFlowFinalizer(*TM), false);
288}
289
290TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
291 return new R600PassConfig(this, PM);
292}
293
294//===----------------------------------------------------------------------===//
295// GCN Pass Setup
296//===----------------------------------------------------------------------===//
297
298bool GCNPassConfig::addPreISel() {
299 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000300
301 // FIXME: We need to run a pass to propagate the attributes when calls are
302 // supported.
303 addPass(&AMDGPUAnnotateKernelFeaturesID);
304
Tom Stellard45bb48e2015-06-13 03:28:10 +0000305 addPass(createSinkingPass());
306 addPass(createSITypeRewriter());
307 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000308 addPass(createAMDGPUAnnotateUniformValues());
309
Tom Stellard45bb48e2015-06-13 03:28:10 +0000310 return false;
311}
312
313bool GCNPassConfig::addInstSelector() {
314 AMDGPUPassConfig::addInstSelector();
315 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000316 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000317 addPass(createSIFoldOperandsPass());
318 return false;
319}
320
321void GCNPassConfig::addPreRegAlloc() {
322 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
323
324 // This needs to be run directly before register allocation because
325 // earlier passes might recompute live intervals.
326 // TODO: handle CodeGenOpt::None; fast RA ignores spill weights set by the pass
327 if (getOptLevel() > CodeGenOpt::None) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000328 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
329 }
330
331 if (getOptLevel() > CodeGenOpt::None && ST.loadStoreOptEnabled()) {
332 // Don't do this with no optimizations since it throws away debug info by
333 // merging nonadjacent loads.
334
335 // This should be run after scheduling, but before register allocation. It
336 // also need extra copies to the address operand to be eliminated.
Tom Stellard45bb48e2015-06-13 03:28:10 +0000337 insertPass(&MachineSchedulerID, &SILoadStoreOptimizerID);
Matt Arsenault84db5d92015-07-14 17:57:36 +0000338 insertPass(&MachineSchedulerID, &RegisterCoalescerID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000339 }
340 addPass(createSIShrinkInstructionsPass(), false);
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000341}
342
343void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
344 addPass(&SIFixSGPRLiveRangesID);
345 TargetPassConfig::addFastRegAlloc(RegAllocPass);
346}
347
348void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
349 // We want to run this after LiveVariables is computed to avoid computing them
350 // twice.
Justin Bogner468c9982015-10-08 00:36:22 +0000351 // FIXME: We shouldn't disable the verifier here. r249087 introduced a failure
352 // that needs to be fixed.
353 insertPass(&LiveVariablesID, &SIFixSGPRLiveRangesID, /*VerifyAfter=*/false);
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000354 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000355}
356
357void GCNPassConfig::addPostRegAlloc() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000358 addPass(createSIShrinkInstructionsPass(), false);
359}
360
361void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000362}
363
364void GCNPassConfig::addPreEmitPass() {
Tom Stellard6e1967e2016-02-05 17:42:38 +0000365 addPass(createSIInsertWaitsPass(), false);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000366 addPass(createSILowerControlFlowPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000367}
368
369TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
370 return new GCNPassConfig(this, PM);
371}