blob: 6fe469acc70ee61a0ef909bb2caafc0cee5ec28f [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00009//
Eric Christopher5dc19f92011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000011//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000013
Akira Hatanakae2489122011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanakae2489122011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000025
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000026// Floating Point Compare and Branch
Akira Hatanakaa5352702011-03-31 18:26:17 +000027def SDT_MipsFPBrcond : SDTypeProfile<0, 2, [SDTCisInt<0>,
28 SDTCisVT<1, OtherVT>]>;
29def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
Akira Hatanakaf25c37e2011-09-22 23:31:54 +000030 SDTCisVT<2, i32>]>;
Akira Hatanakaa5352702011-03-31 18:26:17 +000031def SDT_MipsCMovFP : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
32 SDTCisSameAs<1, 2>]>;
Akira Hatanaka252f54f2013-05-16 21:17:15 +000033def SDT_MipsTruncIntFP : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>;
Akira Hatanaka27916972011-04-15 19:52:08 +000034def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
35 SDTCisVT<1, i32>,
36 SDTCisSameAs<1, 2>]>;
37def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
38 SDTCisVT<1, f64>,
Akira Hatanakaf25c37e2011-09-22 23:31:54 +000039 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +000040
Akira Hatanakaa5352702011-03-31 18:26:17 +000041def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
42def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
43def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000044def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
Akira Hatanakaa5352702011-03-31 18:26:17 +000045 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka252f54f2013-05-16 21:17:15 +000046def MipsTruncIntFP : SDNode<"MipsISD::TruncIntFP", SDT_MipsTruncIntFP>;
Akira Hatanaka27916972011-04-15 19:52:08 +000047def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
48def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
49 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000050
51// Operand for printing out a condition code.
Akira Hatanaka71928e62012-04-17 18:03:21 +000052let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000053 def condcode : Operand<i32>;
54
Akira Hatanakae2489122011-04-15 21:51:11 +000055//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000056// Feature predicates.
Akira Hatanakae2489122011-04-15 21:51:11 +000057//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000058
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000059def IsFP64bit : Predicate<"Subtarget.isFP64bit()">,
60 AssemblerPredicate<"FeatureFP64Bit">;
61def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">,
62 AssemblerPredicate<"!FeatureFP64Bit">;
63def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">,
64 AssemblerPredicate<"FeatureSingleFloat">;
65def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">,
66 AssemblerPredicate<"!FeatureSingleFloat">;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000067
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +000068// FP immediate patterns.
69def fpimm0 : PatLeaf<(fpimm), [{
70 return N->isExactlyValue(+0.0);
71}]>;
72
73def fpimm0neg : PatLeaf<(fpimm), [{
74 return N->isExactlyValue(-0.0);
75}]>;
76
Akira Hatanakae2489122011-04-15 21:51:11 +000077//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000078// Instruction Class Templates
79//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000080// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000081//
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +000082// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopes9b9586a2009-03-21 00:05:07 +000083// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +000084// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes9b9586a2009-03-21 00:05:07 +000085// D32 - double precision in 16 32bit even fp registers
86// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000087//
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +000088// Only S32 and D32 are supported right now.
Akira Hatanakae2489122011-04-15 21:51:11 +000089//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000090
Vladimir Medic64828a12013-07-16 10:07:14 +000091class ADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, bit IsComm,
Akira Hatanaka29b51382012-12-13 01:07:37 +000092 SDPatternOperator OpNode= null_frag> :
93 InstSE<(outs RC:$fd), (ins RC:$fs, RC:$ft),
94 !strconcat(opstr, "\t$fd, $fs, $ft"),
95 [(set RC:$fd, (OpNode RC:$fs, RC:$ft))], Itin, FrmFR> {
96 let isCommutable = IsComm;
97}
98
99multiclass ADDS_M<string opstr, InstrItinClass Itin, bit IsComm,
100 SDPatternOperator OpNode = null_frag> {
Vladimir Medic64828a12013-07-16 10:07:14 +0000101 def _D32 : ADDS_FT<opstr, AFGR64RegsOpnd, Itin, IsComm, OpNode>,
Akira Hatanaka29b51382012-12-13 01:07:37 +0000102 Requires<[NotFP64bit, HasStdEnc]>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000103 def _D64 : ADDS_FT<opstr, FGR64RegsOpnd, Itin, IsComm, OpNode>,
Akira Hatanaka29b51382012-12-13 01:07:37 +0000104 Requires<[IsFP64bit, HasStdEnc]> {
105 string DecoderNamespace = "Mips64";
106 }
107}
108
Vladimir Medic64828a12013-07-16 10:07:14 +0000109class ABSS_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000110 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
111 InstSE<(outs DstRC:$fd), (ins SrcRC:$fs), !strconcat(opstr, "\t$fd, $fs"),
Akira Hatanaka28aed9c2013-01-25 00:20:39 +0000112 [(set DstRC:$fd, (OpNode SrcRC:$fs))], Itin, FrmFR>,
113 NeverHasSideEffects;
Akira Hatanakadea8f612012-12-13 01:14:07 +0000114
115multiclass ABSS_M<string opstr, InstrItinClass Itin,
116 SDPatternOperator OpNode= null_frag> {
Vladimir Medic64828a12013-07-16 10:07:14 +0000117 def _D32 : ABSS_FT<opstr, AFGR64RegsOpnd, AFGR64RegsOpnd, Itin, OpNode>,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000118 Requires<[NotFP64bit, HasStdEnc]>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000119 def _D64 : ABSS_FT<opstr, FGR64RegsOpnd, FGR64RegsOpnd, Itin, OpNode>,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000120 Requires<[IsFP64bit, HasStdEnc]> {
121 string DecoderNamespace = "Mips64";
122 }
123}
124
125multiclass ROUND_M<string opstr, InstrItinClass Itin> {
Vladimir Medic64828a12013-07-16 10:07:14 +0000126 def _D32 : ABSS_FT<opstr, FGR32RegsOpnd, AFGR64RegsOpnd, Itin>,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000127 Requires<[NotFP64bit, HasStdEnc]>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000128 def _D64 : ABSS_FT<opstr, FGR32RegsOpnd, FGR64RegsOpnd, Itin>,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000129 Requires<[IsFP64bit, HasStdEnc]> {
130 let DecoderNamespace = "Mips64";
131 }
132}
133
Vladimir Medic64828a12013-07-16 10:07:14 +0000134class MFC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000135 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
136 InstSE<(outs DstRC:$rt), (ins SrcRC:$fs), !strconcat(opstr, "\t$rt, $fs"),
137 [(set DstRC:$rt, (OpNode SrcRC:$fs))], Itin, FrmFR>;
138
Vladimir Medic64828a12013-07-16 10:07:14 +0000139class MTC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000140 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
141 InstSE<(outs DstRC:$fs), (ins SrcRC:$rt), !strconcat(opstr, "\t$rt, $fs"),
142 [(set DstRC:$fs, (OpNode SrcRC:$rt))], Itin, FrmFR>;
143
Vladimir Medic233dd512013-06-24 10:05:34 +0000144class LW_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanaka92994f42012-12-13 01:24:00 +0000145 Operand MemOpnd, SDPatternOperator OpNode= null_frag> :
146 InstSE<(outs RC:$rt), (ins MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000147 [(set RC:$rt, (OpNode addrDefault:$addr))], Itin, FrmFI> {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000148 let DecoderMethod = "DecodeFMem";
Akira Hatanaka9edae022013-05-13 18:23:35 +0000149 let mayLoad = 1;
Akira Hatanaka92994f42012-12-13 01:24:00 +0000150}
151
Vladimir Medic233dd512013-06-24 10:05:34 +0000152class SW_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanaka92994f42012-12-13 01:24:00 +0000153 Operand MemOpnd, SDPatternOperator OpNode= null_frag> :
154 InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000155 [(OpNode RC:$rt, addrDefault:$addr)], Itin, FrmFI> {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000156 let DecoderMethod = "DecodeFMem";
Akira Hatanaka9edae022013-05-13 18:23:35 +0000157 let mayStore = 1;
Akira Hatanaka92994f42012-12-13 01:24:00 +0000158}
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000159
Vladimir Medic64828a12013-07-16 10:07:14 +0000160class MADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000161 SDPatternOperator OpNode = null_frag> :
162 InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
163 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
164 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))], Itin, FrmFR>;
165
Vladimir Medic64828a12013-07-16 10:07:14 +0000166class NMADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000167 SDPatternOperator OpNode = null_frag> :
168 InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
169 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
170 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))],
171 Itin, FrmFR>;
172
Vladimir Medic233dd512013-06-24 10:05:34 +0000173class LWXC1_FT<string opstr, RegisterOperand DRC, RegisterOperand PRC,
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000174 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
175 InstSE<(outs DRC:$fd), (ins PRC:$base, PRC:$index),
176 !strconcat(opstr, "\t$fd, ${index}(${base})"),
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000177 [(set DRC:$fd, (OpNode (add PRC:$base, PRC:$index)))], Itin, FrmFI> {
178 let AddedComplexity = 20;
179}
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000180
Vladimir Medic233dd512013-06-24 10:05:34 +0000181class SWXC1_FT<string opstr, RegisterOperand DRC, RegisterOperand PRC,
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000182 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
183 InstSE<(outs), (ins DRC:$fs, PRC:$base, PRC:$index),
184 !strconcat(opstr, "\t$fs, ${index}(${base})"),
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000185 [(OpNode DRC:$fs, (add PRC:$base, PRC:$index))], Itin, FrmFI> {
186 let AddedComplexity = 20;
187}
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000188
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000189class BC1F_FT<string opstr, InstrItinClass Itin,
190 SDPatternOperator Op = null_frag> :
191 InstSE<(outs), (ins brtarget:$offset), !strconcat(opstr, "\t$offset"),
192 [(MipsFPBrcond Op, bb:$offset)], Itin, FrmFI> {
193 let isBranch = 1;
194 let isTerminator = 1;
195 let hasDelaySlot = 1;
196 let Defs = [AT];
Akira Hatanaka55f69b32013-07-26 19:01:56 +0000197 let Uses = [FCC0];
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000198}
199
Akira Hatanaka79e1cdb2012-12-13 01:34:09 +0000200class CEQS_FT<string typestr, RegisterClass RC, InstrItinClass Itin,
201 SDPatternOperator OpNode = null_frag> :
202 InstSE<(outs), (ins RC:$fs, RC:$ft, condcode:$cond),
203 !strconcat("c.$cond.", typestr, "\t$fs, $ft"),
204 [(OpNode RC:$fs, RC:$ft, imm:$cond)], Itin, FrmFR> {
Akira Hatanaka55f69b32013-07-26 19:01:56 +0000205 let Defs = [FCC0];
Vladimir Medic64828a12013-07-16 10:07:14 +0000206 let isCodeGenOnly = 1;
Akira Hatanaka79e1cdb2012-12-13 01:34:09 +0000207}
208
Vladimir Medic64828a12013-07-16 10:07:14 +0000209class C_COND_FT<string CondStr, string Typestr, RegisterOperand RC> :
210 InstSE<(outs), (ins RC:$fs, RC:$ft),
211 !strconcat("c.", CondStr, ".", Typestr, "\t$fs, $ft"), [], IIFcmp,
212 FrmFR>;
213
214multiclass C_COND_M<string TypeStr, RegisterOperand RC, bits<5> fmt> {
215 def C_F_#NAME : C_COND_FT<"f", TypeStr, RC>, C_COND_FM<fmt, 0>;
216 def C_UN_#NAME : C_COND_FT<"un", TypeStr, RC>, C_COND_FM<fmt, 1>;
217 def C_EQ_#NAME : C_COND_FT<"eq", TypeStr, RC>, C_COND_FM<fmt, 2>;
218 def C_UEQ_#NAME : C_COND_FT<"ueq", TypeStr, RC>, C_COND_FM<fmt, 3>;
219 def C_OLT_#NAME : C_COND_FT<"olt", TypeStr, RC>, C_COND_FM<fmt, 4>;
220 def C_ULT_#NAME : C_COND_FT<"ult", TypeStr, RC>, C_COND_FM<fmt, 5>;
221 def C_OLE_#NAME : C_COND_FT<"ole", TypeStr, RC>, C_COND_FM<fmt, 6>;
222 def C_ULE_#NAME : C_COND_FT<"ule", TypeStr, RC>, C_COND_FM<fmt, 7>;
223 def C_SF_#NAME : C_COND_FT<"sf", TypeStr, RC>, C_COND_FM<fmt, 8>;
224 def C_NGLE_#NAME : C_COND_FT<"ngle", TypeStr, RC>, C_COND_FM<fmt, 9>;
225 def C_SEQ_#NAME : C_COND_FT<"seq", TypeStr, RC>, C_COND_FM<fmt, 10>;
226 def C_NGL_#NAME : C_COND_FT<"ngl", TypeStr, RC>, C_COND_FM<fmt, 11>;
227 def C_LT_#NAME : C_COND_FT<"lt", TypeStr, RC>, C_COND_FM<fmt, 12>;
228 def C_NGE_#NAME : C_COND_FT<"nge", TypeStr, RC>, C_COND_FM<fmt, 13>;
229 def C_LE_#NAME : C_COND_FT<"le", TypeStr, RC>, C_COND_FM<fmt, 14>;
230 def C_NGT_#NAME : C_COND_FT<"ngt", TypeStr, RC>, C_COND_FM<fmt, 15>;
231}
232
233defm S : C_COND_M<"s", FGR32RegsOpnd, 16>;
234defm D32 : C_COND_M<"d", AFGR64RegsOpnd, 17>,
235 Requires<[NotFP64bit, HasStdEnc]>;
236let DecoderNamespace = "Mips64" in
237defm D64 : C_COND_M<"d", FGR64RegsOpnd, 17>, Requires<[IsFP64bit, HasStdEnc]>;
238
Akira Hatanakae2489122011-04-15 21:51:11 +0000239//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000240// Floating Point Instructions
Akira Hatanakae2489122011-04-15 21:51:11 +0000241//===----------------------------------------------------------------------===//
Vladimir Medic64828a12013-07-16 10:07:14 +0000242def ROUND_W_S : ABSS_FT<"round.w.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt>,
243 ABSS_FM<0xc, 16>;
244def TRUNC_W_S : ABSS_FT<"trunc.w.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt>,
245 ABSS_FM<0xd, 16>;
246def CEIL_W_S : ABSS_FT<"ceil.w.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt>,
247 ABSS_FM<0xe, 16>;
248def FLOOR_W_S : ABSS_FT<"floor.w.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt>,
249 ABSS_FM<0xf, 16>;
250def CVT_W_S : ABSS_FT<"cvt.w.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt>,
251 ABSS_FM<0x24, 16>;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000252
Akira Hatanakadea8f612012-12-13 01:14:07 +0000253defm ROUND_W : ROUND_M<"round.w.d", IIFcvt>, ABSS_FM<0xc, 17>;
254defm TRUNC_W : ROUND_M<"trunc.w.d", IIFcvt>, ABSS_FM<0xd, 17>;
255defm CEIL_W : ROUND_M<"ceil.w.d", IIFcvt>, ABSS_FM<0xe, 17>;
256defm FLOOR_W : ROUND_M<"floor.w.d", IIFcvt>, ABSS_FM<0xf, 17>;
Akira Hatanaka28aed9c2013-01-25 00:20:39 +0000257defm CVT_W : ROUND_M<"cvt.w.d", IIFcvt>, ABSS_FM<0x24, 17>;
Akira Hatanakae986a592012-12-13 00:29:29 +0000258
259let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64" in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000260 def ROUND_L_S : ABSS_FT<"round.l.s", FGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>,
261 ABSS_FM<0x8, 16>;
262 def ROUND_L_D64 : ABSS_FT<"round.l.d", FGR64RegsOpnd, FGR64RegsOpnd, IIFcvt>,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000263 ABSS_FM<0x8, 17>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000264 def TRUNC_L_S : ABSS_FT<"trunc.l.s", FGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>,
265 ABSS_FM<0x9, 16>;
266 def TRUNC_L_D64 : ABSS_FT<"trunc.l.d", FGR64RegsOpnd, FGR64RegsOpnd, IIFcvt>,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000267 ABSS_FM<0x9, 17>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000268 def CEIL_L_S : ABSS_FT<"ceil.l.s", FGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>,
269 ABSS_FM<0xa, 16>;
270 def CEIL_L_D64 : ABSS_FT<"ceil.l.d", FGR64RegsOpnd, FGR64RegsOpnd, IIFcvt>,
271 ABSS_FM<0xa, 17>;
272 def FLOOR_L_S : ABSS_FT<"floor.l.s", FGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>,
273 ABSS_FM<0xb, 16>;
274 def FLOOR_L_D64 : ABSS_FT<"floor.l.d", FGR64RegsOpnd, FGR64RegsOpnd, IIFcvt>,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000275 ABSS_FM<0xb, 17>;
Akira Hatanakae986a592012-12-13 00:29:29 +0000276}
277
Vladimir Medic64828a12013-07-16 10:07:14 +0000278def CVT_S_W : ABSS_FT<"cvt.s.w", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt>,
279 ABSS_FM<0x20, 20>;
280def CVT_L_S : ABSS_FT<"cvt.l.s", FGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>,
281 ABSS_FM<0x25, 16>;
282def CVT_L_D64: ABSS_FT<"cvt.l.d", FGR64RegsOpnd, FGR64RegsOpnd, IIFcvt>,
283 ABSS_FM<0x25, 17>;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000284
Akira Hatanaka28aed9c2013-01-25 00:20:39 +0000285let Predicates = [NotFP64bit, HasStdEnc] in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000286 def CVT_S_D32 : ABSS_FT<"cvt.s.d", FGR32RegsOpnd, AFGR64RegsOpnd, IIFcvt>,
287 ABSS_FM<0x20, 17>;
288 def CVT_D32_W : ABSS_FT<"cvt.d.w", AFGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>,
289 ABSS_FM<0x21, 20>;
290 def CVT_D32_S : ABSS_FT<"cvt.d.s", AFGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>,
291 ABSS_FM<0x21, 16>;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000292}
293
Akira Hatanaka28aed9c2013-01-25 00:20:39 +0000294let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64" in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000295 def CVT_S_D64 : ABSS_FT<"cvt.s.d", FGR32RegsOpnd, FGR64RegsOpnd, IIFcvt>,
296 ABSS_FM<0x20, 17>;
297 def CVT_S_L : ABSS_FT<"cvt.s.l", FGR32RegsOpnd, FGR64RegsOpnd, IIFcvt>,
298 ABSS_FM<0x20, 21>;
299 def CVT_D64_W : ABSS_FT<"cvt.d.w", FGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>,
300 ABSS_FM<0x21, 20>;
301 def CVT_D64_S : ABSS_FT<"cvt.d.s", FGR64RegsOpnd, FGR32RegsOpnd, IIFcvt>,
302 ABSS_FM<0x21, 16>;
303 def CVT_D64_L : ABSS_FT<"cvt.d.l", FGR64RegsOpnd, FGR64RegsOpnd, IIFcvt>,
304 ABSS_FM<0x21, 21>;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000305}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000306
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000307let isPseudo = 1, isCodeGenOnly = 1 in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000308 def PseudoCVT_S_W : ABSS_FT<"", FGR32RegsOpnd, CPURegsOpnd, IIFcvt>;
309 def PseudoCVT_D32_W : ABSS_FT<"", AFGR64RegsOpnd, CPURegsOpnd, IIFcvt>;
310 def PseudoCVT_S_L : ABSS_FT<"", FGR64RegsOpnd, CPU64RegsOpnd, IIFcvt>;
311 def PseudoCVT_D64_W : ABSS_FT<"", FGR64RegsOpnd, CPURegsOpnd, IIFcvt>;
312 def PseudoCVT_D64_L : ABSS_FT<"", FGR64RegsOpnd, CPU64RegsOpnd, IIFcvt>;
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000313}
314
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000315let Predicates = [NoNaNsFPMath, HasStdEnc] in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000316 def FABS_S : ABSS_FT<"abs.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt, fabs>,
317 ABSS_FM<0x5, 16>;
318 def FNEG_S : ABSS_FT<"neg.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFcvt, fneg>,
319 ABSS_FM<0x7, 16>;
Akira Hatanakadea8f612012-12-13 01:14:07 +0000320 defm FABS : ABSS_M<"abs.d", IIFcvt, fabs>, ABSS_FM<0x5, 17>;
321 defm FNEG : ABSS_M<"neg.d", IIFcvt, fneg>, ABSS_FM<0x7, 17>;
Akira Hatanaka47ad6742012-04-11 22:59:08 +0000322}
Akira Hatanakae986a592012-12-13 00:29:29 +0000323
Vladimir Medic64828a12013-07-16 10:07:14 +0000324def FSQRT_S : ABSS_FT<"sqrt.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFsqrtSingle,
325 fsqrt>, ABSS_FM<0x4, 16>;
Akira Hatanakadea8f612012-12-13 01:14:07 +0000326defm FSQRT : ABSS_M<"sqrt.d", IIFsqrtDouble, fsqrt>, ABSS_FM<0x4, 17>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000327
328// The odd-numbered registers are only referenced when doing loads,
329// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000330// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000331// regardless of register aliasing.
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000332
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000333/// Move Control Registers From/To CPU Registers
Akira Hatanaka5bcb2402013-07-19 01:19:52 +0000334def CFC1 : MFC1_FT<"cfc1", CPURegsOpnd, CCROpnd, IIFmove>, MFC1_FM<2>;
335def CTC1 : MTC1_FT<"ctc1", CCROpnd, CPURegsOpnd, IIFmove>, MFC1_FM<6>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000336def MFC1 : MFC1_FT<"mfc1", CPURegsOpnd, FGR32RegsOpnd, IIFmoveC1, bitconvert>,
337 MFC1_FM<0>;
338def MTC1 : MTC1_FT<"mtc1", FGR32RegsOpnd, CPURegsOpnd, IIFmoveC1, bitconvert>,
339 MFC1_FM<4>;
340def DMFC1 : MFC1_FT<"dmfc1", CPU64RegsOpnd, FGR64RegsOpnd, IIFmoveC1,
341 bitconvert>, MFC1_FM<1>;
342def DMTC1 : MTC1_FT<"dmtc1", FGR64RegsOpnd, CPU64RegsOpnd, IIFmoveC1,
343 bitconvert>, MFC1_FM<5>;
Akira Hatanaka1537e292011-11-07 21:32:58 +0000344
Vladimir Medic64828a12013-07-16 10:07:14 +0000345def FMOV_S : ABSS_FT<"mov.s", FGR32RegsOpnd, FGR32RegsOpnd, IIFmove>,
346 ABSS_FM<0x6, 16>;
347def FMOV_D32 : ABSS_FT<"mov.d", AFGR64RegsOpnd, AFGR64RegsOpnd, IIFmove>,
348 ABSS_FM<0x6, 17>, Requires<[NotFP64bit, HasStdEnc]>;
349def FMOV_D64 : ABSS_FT<"mov.d", FGR64RegsOpnd, FGR64RegsOpnd, IIFmove>,
350 ABSS_FM<0x6, 17>, Requires<[IsFP64bit, HasStdEnc]> {
351 let DecoderNamespace = "Mips64";
Akira Hatanaka71928e62012-04-17 18:03:21 +0000352}
Bruno Cardoso Lopes7ee71912010-01-30 18:29:19 +0000353
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000354/// Floating Point Memory Instructions
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000355let Predicates = [IsN64, HasStdEnc], DecoderNamespace = "Mips64" in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000356 def LWC1_P8 : LW_FT<"lwc1", FGR32RegsOpnd, IIFLoad, mem64, load>,
357 LW_FM<0x31>;
Akira Hatanakab34ad782013-07-02 00:00:02 +0000358 def SWC1_P8 : SW_FT<"swc1", FGR32RegsOpnd, IIFStore, mem64, store>,
Vladimir Medic233dd512013-06-24 10:05:34 +0000359 LW_FM<0x39>;
Akira Hatanakab34ad782013-07-02 00:00:02 +0000360 def LDC164_P8 : LW_FT<"ldc1", FGR64RegsOpnd, IIFLoad, mem64, load>,
Vladimir Medic233dd512013-06-24 10:05:34 +0000361 LW_FM<0x35> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000362 let isCodeGenOnly =1;
363 }
Akira Hatanakab34ad782013-07-02 00:00:02 +0000364 def SDC164_P8 : SW_FT<"sdc1", FGR64RegsOpnd, IIFStore, mem64, store>,
Vladimir Medic233dd512013-06-24 10:05:34 +0000365 LW_FM<0x3d> {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000366 let isCodeGenOnly =1;
367 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000368}
369
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000370let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanakab34ad782013-07-02 00:00:02 +0000371 def LWC1 : LW_FT<"lwc1", FGR32RegsOpnd, IIFLoad, mem, load>, LW_FM<0x31>;
372 def SWC1 : SW_FT<"swc1", FGR32RegsOpnd, IIFStore, mem, store>, LW_FM<0x39>;
Akira Hatanaka3c5cab42012-02-27 19:09:08 +0000373}
374
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000375let Predicates = [NotN64, HasMips64, HasStdEnc],
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000376 DecoderNamespace = "Mips64" in {
Akira Hatanakab34ad782013-07-02 00:00:02 +0000377 def LDC164 : LW_FT<"ldc1", FGR64RegsOpnd, IIFLoad, mem, load>, LW_FM<0x35>;
378 def SDC164 : SW_FT<"sdc1", FGR64RegsOpnd, IIFStore, mem, store>, LW_FM<0x3d>;
Akira Hatanaka3c5cab42012-02-27 19:09:08 +0000379}
380
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000381let Predicates = [NotN64, NotMips64, HasStdEnc] in {
Akira Hatanaka9edae022013-05-13 18:23:35 +0000382 let isPseudo = 1, isCodeGenOnly = 1 in {
Akira Hatanakab34ad782013-07-02 00:00:02 +0000383 def PseudoLDC1 : LW_FT<"", AFGR64RegsOpnd, IIFLoad, mem, load>;
384 def PseudoSDC1 : SW_FT<"", AFGR64RegsOpnd, IIFStore, mem, store>;
Akira Hatanaka9edae022013-05-13 18:23:35 +0000385 }
Akira Hatanakab34ad782013-07-02 00:00:02 +0000386 def LDC1 : LW_FT<"ldc1", AFGR64RegsOpnd, IIFLoad, mem>, LW_FM<0x35>;
387 def SDC1 : SW_FT<"sdc1", AFGR64RegsOpnd, IIFStore, mem>, LW_FM<0x3d>;
Akira Hatanakab6d72cb2011-10-11 01:12:52 +0000388}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000389
Akira Hatanaka330d9012012-02-28 02:55:02 +0000390// Indexed loads and stores.
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000391let Predicates = [HasFPIdx, HasStdEnc] in {
Akira Hatanakab34ad782013-07-02 00:00:02 +0000392 def LWXC1 : LWXC1_FT<"lwxc1", FGR32RegsOpnd, CPURegsOpnd, IIFLoad, load>,
Vladimir Medic233dd512013-06-24 10:05:34 +0000393 LWXC1_FM<0>;
Akira Hatanakab34ad782013-07-02 00:00:02 +0000394 def SWXC1 : SWXC1_FT<"swxc1", FGR32RegsOpnd, CPURegsOpnd, IIFStore, store>,
Vladimir Medic233dd512013-06-24 10:05:34 +0000395 SWXC1_FM<8>;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000396}
397
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000398let Predicates = [HasMips32r2, NotMips64, HasStdEnc] in {
Akira Hatanakab34ad782013-07-02 00:00:02 +0000399 def LDXC1 : LWXC1_FT<"ldxc1", AFGR64RegsOpnd, CPURegsOpnd, IIFLoad, load>,
Vladimir Medic233dd512013-06-24 10:05:34 +0000400 LWXC1_FM<1>;
Akira Hatanakab34ad782013-07-02 00:00:02 +0000401 def SDXC1 : SWXC1_FT<"sdxc1", AFGR64RegsOpnd, CPURegsOpnd, IIFStore, store>,
Vladimir Medic233dd512013-06-24 10:05:34 +0000402 SWXC1_FM<9>;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000403}
404
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000405let Predicates = [HasMips64, NotN64, HasStdEnc], DecoderNamespace="Mips64" in {
Akira Hatanakab34ad782013-07-02 00:00:02 +0000406 def LDXC164 : LWXC1_FT<"ldxc1", FGR64RegsOpnd, CPURegsOpnd, IIFLoad, load>,
Vladimir Medic233dd512013-06-24 10:05:34 +0000407 LWXC1_FM<1>;
Akira Hatanakab34ad782013-07-02 00:00:02 +0000408 def SDXC164 : SWXC1_FT<"sdxc1", FGR64RegsOpnd, CPURegsOpnd, IIFStore, store>,
Vladimir Medic233dd512013-06-24 10:05:34 +0000409 SWXC1_FM<9>;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000410}
411
412// n64
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000413let Predicates = [IsN64, HasStdEnc], isCodeGenOnly=1 in {
Akira Hatanakab34ad782013-07-02 00:00:02 +0000414 def LWXC1_P8 : LWXC1_FT<"lwxc1", FGR32RegsOpnd, CPU64RegsOpnd, IIFLoad, load>,
Vladimir Medic233dd512013-06-24 10:05:34 +0000415 LWXC1_FM<0>;
Akira Hatanakab34ad782013-07-02 00:00:02 +0000416 def LDXC164_P8 : LWXC1_FT<"ldxc1", FGR64RegsOpnd, CPU64RegsOpnd, IIFLoad,
Vladimir Medic233dd512013-06-24 10:05:34 +0000417 load>, LWXC1_FM<1>;
Akira Hatanakab34ad782013-07-02 00:00:02 +0000418 def SWXC1_P8 : SWXC1_FT<"swxc1", FGR32RegsOpnd, CPU64RegsOpnd, IIFStore,
Vladimir Medic233dd512013-06-24 10:05:34 +0000419 store>, SWXC1_FM<8>;
Akira Hatanakab34ad782013-07-02 00:00:02 +0000420 def SDXC164_P8 : SWXC1_FT<"sdxc1", FGR64RegsOpnd, CPU64RegsOpnd, IIFStore,
Vladimir Medic233dd512013-06-24 10:05:34 +0000421 store>, SWXC1_FM<9>;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000422}
423
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000424// Load/store doubleword indexed unaligned.
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000425let Predicates = [NotMips64, HasStdEnc] in {
Akira Hatanakab34ad782013-07-02 00:00:02 +0000426 def LUXC1 : LWXC1_FT<"luxc1", AFGR64RegsOpnd, CPURegsOpnd, IIFLoad>,
Vladimir Medic233dd512013-06-24 10:05:34 +0000427 LWXC1_FM<0x5>;
Akira Hatanakab34ad782013-07-02 00:00:02 +0000428 def SUXC1 : SWXC1_FT<"suxc1", AFGR64RegsOpnd, CPURegsOpnd, IIFStore>,
Vladimir Medic233dd512013-06-24 10:05:34 +0000429 SWXC1_FM<0xd>;
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000430}
431
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000432let Predicates = [HasMips64, HasStdEnc],
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000433 DecoderNamespace="Mips64" in {
Akira Hatanakab34ad782013-07-02 00:00:02 +0000434 def LUXC164 : LWXC1_FT<"luxc1", FGR64RegsOpnd, CPURegsOpnd, IIFLoad>,
Vladimir Medic233dd512013-06-24 10:05:34 +0000435 LWXC1_FM<0x5>;
Akira Hatanakab34ad782013-07-02 00:00:02 +0000436 def SUXC164 : SWXC1_FT<"suxc1", FGR64RegsOpnd, CPURegsOpnd, IIFStore>,
Vladimir Medic233dd512013-06-24 10:05:34 +0000437 SWXC1_FM<0xd>;
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000438}
439
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000440/// Floating-point Aritmetic
Vladimir Medic64828a12013-07-16 10:07:14 +0000441def FADD_S : ADDS_FT<"add.s", FGR32RegsOpnd, IIFadd, 1, fadd>,
442 ADDS_FM<0x00, 16>;
443defm FADD : ADDS_M<"add.d", IIFadd, 1, fadd>, ADDS_FM<0x00, 17>;
444def FDIV_S : ADDS_FT<"div.s", FGR32RegsOpnd, IIFdivSingle, 0, fdiv>,
445 ADDS_FM<0x03, 16>;
446defm FDIV : ADDS_M<"div.d", IIFdivDouble, 0, fdiv>, ADDS_FM<0x03, 17>;
447def FMUL_S : ADDS_FT<"mul.s", FGR32RegsOpnd, IIFmulSingle, 1, fmul>,
448 ADDS_FM<0x02, 16>;
449defm FMUL : ADDS_M<"mul.d", IIFmulDouble, 1, fmul>, ADDS_FM<0x02, 17>;
450def FSUB_S : ADDS_FT<"sub.s", FGR32RegsOpnd, IIFadd, 0, fsub>,
451 ADDS_FM<0x01, 16>;
452defm FSUB : ADDS_M<"sub.d", IIFadd, 0, fsub>, ADDS_FM<0x01, 17>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000453
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000454let Predicates = [HasMips32r2, HasStdEnc] in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000455 def MADD_S : MADDS_FT<"madd.s", FGR32RegsOpnd, IIFmulSingle, fadd>,
456 MADDS_FM<4, 0>;
457 def MSUB_S : MADDS_FT<"msub.s", FGR32RegsOpnd, IIFmulSingle, fsub>,
458 MADDS_FM<5, 0>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000459}
460
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000461let Predicates = [HasMips32r2, NoNaNsFPMath, HasStdEnc] in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000462 def NMADD_S : NMADDS_FT<"nmadd.s", FGR32RegsOpnd, IIFmulSingle, fadd>,
463 MADDS_FM<6, 0>;
464 def NMSUB_S : NMADDS_FT<"nmsub.s", FGR32RegsOpnd, IIFmulSingle, fsub>,
465 MADDS_FM<7, 0>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000466}
467
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000468let Predicates = [HasMips32r2, NotFP64bit, HasStdEnc] in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000469 def MADD_D32 : MADDS_FT<"madd.d", AFGR64RegsOpnd, IIFmulDouble, fadd>,
470 MADDS_FM<4, 1>;
471 def MSUB_D32 : MADDS_FT<"msub.d", AFGR64RegsOpnd, IIFmulDouble, fsub>,
472 MADDS_FM<5, 1>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000473}
474
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000475let Predicates = [HasMips32r2, NotFP64bit, NoNaNsFPMath, HasStdEnc] in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000476 def NMADD_D32 : NMADDS_FT<"nmadd.d", AFGR64RegsOpnd, IIFmulDouble, fadd>,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000477 MADDS_FM<6, 1>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000478 def NMSUB_D32 : NMADDS_FT<"nmsub.d", AFGR64RegsOpnd, IIFmulDouble, fsub>,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000479 MADDS_FM<7, 1>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000480}
481
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000482let Predicates = [HasMips32r2, IsFP64bit, HasStdEnc], isCodeGenOnly=1 in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000483 def MADD_D64 : MADDS_FT<"madd.d", FGR64RegsOpnd, IIFmulDouble, fadd>,
484 MADDS_FM<4, 1>;
485 def MSUB_D64 : MADDS_FT<"msub.d", FGR64RegsOpnd, IIFmulDouble, fsub>,
486 MADDS_FM<5, 1>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000487}
488
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000489let Predicates = [HasMips32r2, IsFP64bit, NoNaNsFPMath, HasStdEnc],
Akira Hatanakacdf4fd82012-05-22 03:10:09 +0000490 isCodeGenOnly=1 in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000491 def NMADD_D64 : NMADDS_FT<"nmadd.d", FGR64RegsOpnd, IIFmulDouble, fadd>,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000492 MADDS_FM<6, 1>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000493 def NMSUB_D64 : NMADDS_FT<"nmsub.d", FGR64RegsOpnd, IIFmulDouble, fsub>,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000494 MADDS_FM<7, 1>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000495}
496
Akira Hatanakae2489122011-04-15 21:51:11 +0000497//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000498// Floating Point Branch Codes
Akira Hatanakae2489122011-04-15 21:51:11 +0000499//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000500// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000501// They must be kept in synch.
502def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
503def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000504
Akira Hatanaka71928e62012-04-17 18:03:21 +0000505let DecoderMethod = "DecodeBC1" in {
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000506def BC1F : BC1F_FT<"bc1f", IIBranch, MIPS_BRANCH_F>, BC1F_FM<0, 0>;
507def BC1T : BC1F_FT<"bc1t", IIBranch, MIPS_BRANCH_T>, BC1F_FM<0, 1>;
Akira Hatanaka71928e62012-04-17 18:03:21 +0000508}
Akira Hatanakae2489122011-04-15 21:51:11 +0000509//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000510// Floating Point Flag Conditions
Akira Hatanakae2489122011-04-15 21:51:11 +0000511//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000512// Mips condition codes. They must correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000513// They must be kept in synch.
514def MIPS_FCOND_F : PatLeaf<(i32 0)>;
515def MIPS_FCOND_UN : PatLeaf<(i32 1)>;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000516def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000517def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>;
518def MIPS_FCOND_OLT : PatLeaf<(i32 4)>;
519def MIPS_FCOND_ULT : PatLeaf<(i32 5)>;
520def MIPS_FCOND_OLE : PatLeaf<(i32 6)>;
521def MIPS_FCOND_ULE : PatLeaf<(i32 7)>;
522def MIPS_FCOND_SF : PatLeaf<(i32 8)>;
523def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>;
524def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>;
525def MIPS_FCOND_NGL : PatLeaf<(i32 11)>;
526def MIPS_FCOND_LT : PatLeaf<(i32 12)>;
527def MIPS_FCOND_NGE : PatLeaf<(i32 13)>;
528def MIPS_FCOND_LE : PatLeaf<(i32 14)>;
529def MIPS_FCOND_NGT : PatLeaf<(i32 15)>;
530
531/// Floating Point Compare
Akira Hatanaka79e1cdb2012-12-13 01:34:09 +0000532def FCMP_S32 : CEQS_FT<"s", FGR32, IIFcmp, MipsFPCmp>, CEQS_FM<16>;
533def FCMP_D32 : CEQS_FT<"d", AFGR64, IIFcmp, MipsFPCmp>, CEQS_FM<17>,
534 Requires<[NotFP64bit, HasStdEnc]>;
535let DecoderNamespace = "Mips64" in
536def FCMP_D64 : CEQS_FT<"d", FGR64, IIFcmp, MipsFPCmp>, CEQS_FM<17>,
537 Requires<[IsFP64bit, HasStdEnc]>;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000538
Akira Hatanakae2489122011-04-15 21:51:11 +0000539//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000540// Floating Point Pseudo-Instructions
Akira Hatanakae2489122011-04-15 21:51:11 +0000541//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +0000542
Akira Hatanaka27916972011-04-15 19:52:08 +0000543// This pseudo instr gets expanded into 2 mtc1 instrs after register
544// allocation.
545def BuildPairF64 :
Vladimir Medic64828a12013-07-16 10:07:14 +0000546 PseudoSE<(outs AFGR64RegsOpnd:$dst),
547 (ins CPURegsOpnd:$lo, CPURegsOpnd:$hi),
548 [(set AFGR64RegsOpnd:$dst,
549 (MipsBuildPairF64 CPURegsOpnd:$lo, CPURegsOpnd:$hi))]>;
Akira Hatanaka27916972011-04-15 19:52:08 +0000550
551// This pseudo instr gets expanded into 2 mfc1 instrs after register
552// allocation.
553// if n is 0, lower part of src is extracted.
554// if n is 1, higher part of src is extracted.
555def ExtractElementF64 :
Vladimir Medic64828a12013-07-16 10:07:14 +0000556 PseudoSE<(outs CPURegsOpnd:$dst), (ins AFGR64RegsOpnd:$src, i32imm:$n),
557 [(set CPURegsOpnd:$dst,
558 (MipsExtractElementF64 AFGR64RegsOpnd:$src, imm:$n))]>;
Akira Hatanaka27916972011-04-15 19:52:08 +0000559
Akira Hatanakae2489122011-04-15 21:51:11 +0000560//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000561// Floating Point Patterns
Akira Hatanakae2489122011-04-15 21:51:11 +0000562//===----------------------------------------------------------------------===//
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000563def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>;
564def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes2d7ddea2008-07-30 19:00:31 +0000565
Vladimir Medic64828a12013-07-16 10:07:14 +0000566def : MipsPat<(f32 (sint_to_fp CPURegsOpnd:$src)),
567 (PseudoCVT_S_W CPURegsOpnd:$src)>;
568def : MipsPat<(MipsTruncIntFP FGR32RegsOpnd:$src),
569 (TRUNC_W_S FGR32RegsOpnd:$src)>;
Bruno Cardoso Lopes2d7ddea2008-07-30 19:00:31 +0000570
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000571let Predicates = [NotFP64bit, HasStdEnc] in {
Vladimir Medic64828a12013-07-16 10:07:14 +0000572 def : MipsPat<(f64 (sint_to_fp CPURegsOpnd:$src)),
573 (PseudoCVT_D32_W CPURegsOpnd:$src)>;
574 def : MipsPat<(MipsTruncIntFP AFGR64RegsOpnd:$src),
575 (TRUNC_W_D32 AFGR64RegsOpnd:$src)>;
576 def : MipsPat<(f32 (fround AFGR64RegsOpnd:$src)),
577 (CVT_S_D32 AFGR64RegsOpnd:$src)>;
578 def : MipsPat<(f64 (fextend FGR32RegsOpnd:$src)),
579 (CVT_D32_S FGR32RegsOpnd:$src)>;
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +0000580}
581
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000582let Predicates = [IsFP64bit, HasStdEnc] in {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000583 def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>;
584 def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000585
Vladimir Medic64828a12013-07-16 10:07:14 +0000586 def : MipsPat<(f64 (sint_to_fp CPURegsOpnd:$src)),
587 (PseudoCVT_D64_W CPURegsOpnd:$src)>;
588 def : MipsPat<(f32 (sint_to_fp CPU64RegsOpnd:$src)),
589 (EXTRACT_SUBREG (PseudoCVT_S_L CPU64RegsOpnd:$src), sub_32)>;
590 def : MipsPat<(f64 (sint_to_fp CPU64RegsOpnd:$src)),
591 (PseudoCVT_D64_L CPU64RegsOpnd:$src)>;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000592
Vladimir Medic64828a12013-07-16 10:07:14 +0000593 def : MipsPat<(MipsTruncIntFP FGR64RegsOpnd:$src),
594 (TRUNC_W_D64 FGR64RegsOpnd:$src)>;
595 def : MipsPat<(MipsTruncIntFP FGR32RegsOpnd:$src),
596 (TRUNC_L_S FGR32RegsOpnd:$src)>;
597 def : MipsPat<(MipsTruncIntFP FGR64RegsOpnd:$src),
598 (TRUNC_L_D64 FGR64RegsOpnd:$src)>;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000599
Vladimir Medic64828a12013-07-16 10:07:14 +0000600 def : MipsPat<(f32 (fround FGR64RegsOpnd:$src)),
601 (CVT_S_D64 FGR64RegsOpnd:$src)>;
602 def : MipsPat<(f64 (fextend FGR32RegsOpnd:$src)),
603 (CVT_D64_S FGR32RegsOpnd:$src)>;
Akira Hatanaka4705b0c2012-02-16 17:48:20 +0000604}
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000605
Akira Hatanakab1457302013-03-30 02:01:48 +0000606// Patterns for loads/stores with a reg+imm operand.
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000607let AddedComplexity = 40 in {
608 let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanakab1457302013-03-30 02:01:48 +0000609 def : LoadRegImmPat<LWC1_P8, f32, load>;
610 def : StoreRegImmPat<SWC1_P8, f32>;
611 def : LoadRegImmPat<LDC164_P8, f64, load>;
612 def : StoreRegImmPat<SDC164_P8, f64>;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000613 }
614
615 let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanakab1457302013-03-30 02:01:48 +0000616 def : LoadRegImmPat<LWC1, f32, load>;
617 def : StoreRegImmPat<SWC1, f32>;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000618 }
619
620 let Predicates = [NotN64, HasMips64, HasStdEnc] in {
Akira Hatanakab1457302013-03-30 02:01:48 +0000621 def : LoadRegImmPat<LDC164, f64, load>;
622 def : StoreRegImmPat<SDC164, f64>;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000623 }
624
625 let Predicates = [NotN64, NotMips64, HasStdEnc] in {
Akira Hatanaka9edae022013-05-13 18:23:35 +0000626 def : LoadRegImmPat<PseudoLDC1, f64, load>;
627 def : StoreRegImmPat<PseudoSDC1, f64>;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000628 }
629}