blob: fce7d2fbea2c9b68cea5d4ec734ce2213222c11d [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Constants.h"
30#include "llvm/IR/DerivedTypes.h"
31#include "llvm/IR/Function.h"
32#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000035#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000038using namespace llvm;
39
Hal Finkel595817e2012-06-04 02:21:00 +000040static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
41cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000042
Hal Finkel4e9f1a82012-06-10 19:32:29 +000043static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
44cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
45
Hal Finkel8d7fbc92013-03-15 15:27:13 +000046static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
47cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
48
Hal Finkel940ab932014-02-28 00:27:01 +000049// FIXME: Remove this once the bug has been fixed!
50extern cl::opt<bool> ANDIGlueBug;
51
Chris Lattner5e693ed2009-07-28 03:13:23 +000052static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
53 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendlingbbcaa402010-03-15 21:09:38 +000054 return new TargetLoweringObjectFileMachO();
Bill Wendlingdd3fe942010-03-12 02:00:43 +000055
Bill Schmidt22d40dc2013-05-13 19:34:37 +000056 if (TM.getSubtargetImpl()->isSVR4ABI())
57 return new PPC64LinuxTargetObjectFile();
58
Bruno Cardoso Lopes62e6a8b2009-08-13 23:30:21 +000059 return new TargetLoweringObjectFileELF();
Chris Lattner5e693ed2009-07-28 03:13:23 +000060}
61
Chris Lattner584a11a2006-11-02 01:44:04 +000062PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattner5e693ed2009-07-28 03:13:23 +000063 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng39e90022012-07-02 22:39:56 +000064 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelcf0da6c2009-02-17 22:15:04 +000065
Nate Begeman4dd38312005-10-21 00:02:42 +000066 setPow2DivIsCheap();
Dale Johannesenc31eb202008-07-31 18:13:12 +000067
Chris Lattnera028e7a2005-09-27 22:18:25 +000068 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000069 setUseUnderscoreSetJmp(true);
70 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000071
Chris Lattnerd10babf2010-10-10 18:34:00 +000072 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
73 // arguments are at least 4/8 bytes aligned.
Evan Cheng39e90022012-07-02 22:39:56 +000074 bool isPPC64 = Subtarget->isPPC64();
75 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000076
Chris Lattnerf22556d2005-08-16 17:14:42 +000077 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000078 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
79 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
80 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000081
Evan Cheng5d9fd972006-10-04 00:56:09 +000082 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000083 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000085
Owen Anderson9f944592009-08-11 20:47:22 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000087
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000088 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000089 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000099
Hal Finkel940ab932014-02-28 00:27:01 +0000100 if (Subtarget->useCRBits()) {
101 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
102
Hal Finkel6a56b212014-03-05 22:14:00 +0000103 if (isPPC64 || Subtarget->hasFPCVT()) {
104 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
108 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
109 isPPC64 ? MVT::i64 : MVT::i32);
110 } else {
111 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
112 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
113 }
Hal Finkel940ab932014-02-28 00:27:01 +0000114
115 // PowerPC does not support direct load / store of condition registers
116 setOperationAction(ISD::LOAD, MVT::i1, Custom);
117 setOperationAction(ISD::STORE, MVT::i1, Custom);
118
119 // FIXME: Remove this once the ANDI glue bug is fixed:
120 if (ANDIGlueBug)
121 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
122
123 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
124 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
125 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
126 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
127 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
128 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
129
130 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
131 }
132
Dale Johannesen666323e2007-10-10 01:01:31 +0000133 // This is used in the ppcf128->int sequence. Note it has different semantics
134 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000135 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000136
Roman Divacky1faf5b02012-08-16 18:19:29 +0000137 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000138 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
139 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
142 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000143 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000144
Chris Lattnerf22556d2005-08-16 17:14:42 +0000145 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UREM, MVT::i32, Expand);
148 setOperationAction(ISD::SREM, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000150
151 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000152 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
155 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
156 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
157 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
158 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
159 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000160
Dan Gohman482732a2007-10-11 23:21:31 +0000161 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSIN , MVT::f64, Expand);
163 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000164 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000165 setOperationAction(ISD::FREM , MVT::f64, Expand);
166 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000167 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FSIN , MVT::f32, Expand);
169 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000170 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FREM , MVT::f32, Expand);
172 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000173 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000174
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000176
Chris Lattnerf22556d2005-08-16 17:14:42 +0000177 // If we're enabling GP optimizations, use hardware square root
Hal Finkel2e103312013-04-03 04:01:11 +0000178 if (!Subtarget->hasFSQRT() &&
179 !(TM.Options.UnsafeFPMath &&
180 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000181 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000182
183 if (!Subtarget->hasFSQRT() &&
184 !(TM.Options.UnsafeFPMath &&
185 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000186 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000187
Hal Finkeldbc78e12013-08-19 05:01:02 +0000188 if (Subtarget->hasFCPSGN()) {
189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
191 } else {
192 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
193 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000195
Hal Finkelc20a08d2013-03-29 08:57:48 +0000196 if (Subtarget->hasFPRND()) {
197 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
198 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
199 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000200 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201
202 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
203 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
204 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000205 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000206 }
207
Nate Begeman2fba8a32006-01-14 03:14:10 +0000208 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000217
Hal Finkela4d07482013-03-28 13:29:47 +0000218 if (Subtarget->hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000219 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000220 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
221 } else {
222 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
223 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
224 }
225
Nate Begeman1b8121b2006-01-11 21:21:00 +0000226 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000227 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
228 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000229
Hal Finkel940ab932014-02-28 00:27:01 +0000230 if (!Subtarget->useCRBits()) {
231 // PowerPC does not have Select
232 setOperationAction(ISD::SELECT, MVT::i32, Expand);
233 setOperationAction(ISD::SELECT, MVT::i64, Expand);
234 setOperationAction(ISD::SELECT, MVT::f32, Expand);
235 setOperationAction(ISD::SELECT, MVT::f64, Expand);
236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000237
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000238 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000241
Nate Begeman7e7f4392006-02-01 07:19:44 +0000242 // PowerPC wants to optimize integer setcc a bit
Hal Finkel940ab932014-02-28 00:27:01 +0000243 if (!Subtarget->useCRBits())
244 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000245
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000246 // PowerPC does not have BRCOND which requires SetCC
Hal Finkel940ab932014-02-28 00:27:01 +0000247 if (!Subtarget->useCRBits())
248 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000249
Owen Anderson9f944592009-08-11 20:47:22 +0000250 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000251
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000252 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000254
Jim Laskey6267b2c2005-08-17 00:40:22 +0000255 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000256 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000258
Wesley Peck527da1b2010-11-23 03:31:01 +0000259 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
260 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
261 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
262 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000263
Chris Lattner84b49d52006-04-28 21:56:10 +0000264 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000266
Hal Finkel1996f3d2013-03-27 19:10:42 +0000267 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000268 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
269 // support continuation, user-level threading, and etc.. As a result, no
270 // other SjLj exception interfaces are implemented and please don't build
271 // your own exception handling based on them.
272 // LLVM/Clang supports zero-cost DWARF exception handling.
273 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
274 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000275
276 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000277 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000278 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000280 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000281 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
282 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000285 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
287 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000288
Nate Begemanf69d13b2008-08-11 17:36:31 +0000289 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
292 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000293 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
294 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
Nate Begemane74795c2006-01-25 18:21:52 +0000296 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000298
Evan Cheng39e90022012-07-02 22:39:56 +0000299 if (Subtarget->isSVR4ABI()) {
300 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000301 // VAARG always uses double-word chunks, so promote anything smaller.
302 setOperationAction(ISD::VAARG, MVT::i1, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i8, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::i16, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i32, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 } else {
312 // VAARG is custom lowered with the 32-bit SVR4 ABI.
313 setOperationAction(ISD::VAARG, MVT::Other, Custom);
314 setOperationAction(ISD::VAARG, MVT::i64, Custom);
315 }
Roman Divacky4394e682011-06-28 15:30:42 +0000316 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000318
Roman Divackyc3825df2013-07-25 21:36:47 +0000319 if (Subtarget->isSVR4ABI() && !isPPC64)
320 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
321 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
322 else
323 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
324
Chris Lattner5bd514d2006-01-15 09:02:48 +0000325 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::VAEND , MVT::Other, Expand);
327 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
328 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000331
Chris Lattner6961fc72006-03-26 10:06:40 +0000332 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000334
Hal Finkel25c19922013-05-15 21:37:41 +0000335 // To handle counter-based loop conditions.
336 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
337
Dale Johannesen160be0f2008-11-07 22:54:33 +0000338 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000339 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000351
Evan Cheng39e90022012-07-02 22:39:56 +0000352 if (Subtarget->has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000353 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
356 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
357 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000358 // This is just the low 32 bits of a (signed) fp->i64 conversion.
359 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000361
Hal Finkelf6d45f22013-04-01 17:52:07 +0000362 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000363 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000364 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000365 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000367 }
368
Hal Finkelf6d45f22013-04-01 17:52:07 +0000369 // With the instructions enabled under FPCVT, we can do everything.
370 if (PPCSubTarget.hasFPCVT()) {
371 if (Subtarget->has64BitSupport()) {
372 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
373 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
376 }
377
378 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
379 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
380 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
381 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
382 }
383
Evan Cheng39e90022012-07-02 22:39:56 +0000384 if (Subtarget->use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000385 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000386 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000389 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
391 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
392 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000393 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000394 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000395 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
396 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
397 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000398 }
Evan Cheng19264272006-03-01 01:11:20 +0000399
Evan Cheng39e90022012-07-02 22:39:56 +0000400 if (Subtarget->hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000403 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
404 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
405 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000406
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000408 setOperationAction(ISD::ADD , VT, Legal);
409 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000410
Chris Lattner95c7adc2006-04-04 17:25:31 +0000411 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000412 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000413 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000414
415 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000416 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000417 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000418 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000419 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000420 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000421 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000422 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000423 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000425 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000426 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000427 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000428
Chris Lattner06a21ba2006-04-16 01:37:57 +0000429 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::MUL , VT, Expand);
431 setOperationAction(ISD::SDIV, VT, Expand);
432 setOperationAction(ISD::SREM, VT, Expand);
433 setOperationAction(ISD::UDIV, VT, Expand);
434 setOperationAction(ISD::UREM, VT, Expand);
435 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000436 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000437 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000438 setOperationAction(ISD::FSQRT, VT, Expand);
439 setOperationAction(ISD::FLOG, VT, Expand);
440 setOperationAction(ISD::FLOG10, VT, Expand);
441 setOperationAction(ISD::FLOG2, VT, Expand);
442 setOperationAction(ISD::FEXP, VT, Expand);
443 setOperationAction(ISD::FEXP2, VT, Expand);
444 setOperationAction(ISD::FSIN, VT, Expand);
445 setOperationAction(ISD::FCOS, VT, Expand);
446 setOperationAction(ISD::FABS, VT, Expand);
447 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000448 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000449 setOperationAction(ISD::FCEIL, VT, Expand);
450 setOperationAction(ISD::FTRUNC, VT, Expand);
451 setOperationAction(ISD::FRINT, VT, Expand);
452 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000453 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
454 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
455 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
456 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
457 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
458 setOperationAction(ISD::UDIVREM, VT, Expand);
459 setOperationAction(ISD::SDIVREM, VT, Expand);
460 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
461 setOperationAction(ISD::FPOW, VT, Expand);
462 setOperationAction(ISD::CTPOP, VT, Expand);
463 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000464 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000465 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000466 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000467 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000468 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
469
470 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
471 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
472 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
473 setTruncStoreAction(VT, InnerVT, Expand);
474 }
475 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
476 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
477 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000478 }
479
Chris Lattner95c7adc2006-04-04 17:25:31 +0000480 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
481 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000482 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000483
Owen Anderson9f944592009-08-11 20:47:22 +0000484 setOperationAction(ISD::AND , MVT::v4i32, Legal);
485 setOperationAction(ISD::OR , MVT::v4i32, Legal);
486 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
487 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000488 setOperationAction(ISD::SELECT, MVT::v4i32,
489 Subtarget->useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000490 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000491 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
492 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
493 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
494 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000495 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
496 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
497 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
498 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000499
Craig Topperabadc662012-04-20 06:31:50 +0000500 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
501 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
502 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
503 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000504
Owen Anderson9f944592009-08-11 20:47:22 +0000505 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000506 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000507
Hal Finkel27774d92014-03-13 07:58:58 +0000508 if (TM.Options.UnsafeFPMath || Subtarget->hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000509 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
510 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
511 }
512
Owen Anderson9f944592009-08-11 20:47:22 +0000513 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
514 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
515 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000516
Owen Anderson9f944592009-08-11 20:47:22 +0000517 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
518 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000519
Owen Anderson9f944592009-08-11 20:47:22 +0000520 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
521 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
522 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
523 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000524
525 // Altivec does not contain unordered floating-point compare instructions
526 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
527 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
528 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
529 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
530 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
531 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000532
533 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
534 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000535
536 if (Subtarget->hasVSX()) {
537 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000538 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000539
540 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
541 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
542 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
543 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
544 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
545
546 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
547
548 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
549 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
550
551 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
552 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
553
Hal Finkel732f0f72014-03-26 12:49:28 +0000554 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
555 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
556 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
557 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
558 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
559
Hal Finkel27774d92014-03-13 07:58:58 +0000560 // Share the Altivec comparison restrictions.
561 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
562 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
563 setCondCodeAction(ISD::SETUGT, MVT::v2f64, Expand);
564 setCondCodeAction(ISD::SETUGE, MVT::v2f64, Expand);
565 setCondCodeAction(ISD::SETULT, MVT::v2f64, Expand);
566 setCondCodeAction(ISD::SETULE, MVT::v2f64, Expand);
567
568 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
569 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
570
Hal Finkel9281c9a2014-03-26 18:26:30 +0000571 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
572 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
573
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000574 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
575
Hal Finkel19be5062014-03-29 05:29:01 +0000576 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000577
578 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
579 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000580
581 // VSX v2i64 only supports non-arithmetic operations.
582 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
583 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
584
Hal Finkelad801b72014-03-27 21:26:33 +0000585 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
586 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
587 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
588
Hal Finkel777c9dd2014-03-29 16:04:40 +0000589 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
590
Hal Finkel9281c9a2014-03-26 18:26:30 +0000591 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
592 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
593 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
594 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
595
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000596 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
597
Hal Finkel7279f4b2014-03-26 19:13:54 +0000598 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
599 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
600 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
601 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
602
Hal Finkel5c0d1452014-03-30 13:22:59 +0000603 // Vector operation legalization checks the result type of
604 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
605 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
606 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
608 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
609
Hal Finkela6c8b512014-03-26 16:12:58 +0000610 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000611 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000612 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000613
Hal Finkel70381a72012-08-04 14:10:46 +0000614 if (Subtarget->has64BitSupport()) {
Hal Finkel322e41a2012-04-01 20:08:17 +0000615 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel70381a72012-08-04 14:10:46 +0000616 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
617 }
Hal Finkel322e41a2012-04-01 20:08:17 +0000618
Eli Friedman7dfa7912011-08-29 18:23:02 +0000619 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
620 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkel1b5ff082012-12-25 17:22:53 +0000621 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
622 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000623
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000624 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000625 // Altivec instructions set fields to all zeros or all ones.
626 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000627
Evan Cheng39e90022012-07-02 22:39:56 +0000628 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000629 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000630 setExceptionPointerRegister(PPC::X3);
631 setExceptionSelectorRegister(PPC::X4);
632 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000633 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000634 setExceptionPointerRegister(PPC::R3);
635 setExceptionSelectorRegister(PPC::R4);
636 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000637
Chris Lattnerf4184352006-03-01 04:57:39 +0000638 // We have target-specific dag combine patterns for the following nodes:
639 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000640 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000641 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000642 setTargetDAGCombine(ISD::BR_CC);
Hal Finkel940ab932014-02-28 00:27:01 +0000643 if (Subtarget->useCRBits())
644 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000645 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000646 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000647
Hal Finkel46043ed2014-03-01 21:36:57 +0000648 setTargetDAGCombine(ISD::SIGN_EXTEND);
649 setTargetDAGCombine(ISD::ZERO_EXTEND);
650 setTargetDAGCombine(ISD::ANY_EXTEND);
651
Hal Finkel940ab932014-02-28 00:27:01 +0000652 if (Subtarget->useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000653 setTargetDAGCombine(ISD::TRUNCATE);
654 setTargetDAGCombine(ISD::SETCC);
655 setTargetDAGCombine(ISD::SELECT_CC);
656 }
657
Hal Finkel2e103312013-04-03 04:01:11 +0000658 // Use reciprocal estimates.
659 if (TM.Options.UnsafeFPMath) {
660 setTargetDAGCombine(ISD::FDIV);
661 setTargetDAGCombine(ISD::FSQRT);
662 }
663
Dale Johannesen10432e52007-10-19 00:59:18 +0000664 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng39e90022012-07-02 22:39:56 +0000665 if (Subtarget->isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000666 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000667 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
668 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000669 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
670 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000671 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
672 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
673 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
674 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
675 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000676 }
677
Hal Finkel940ab932014-02-28 00:27:01 +0000678 // With 32 condition bits, we don't need to sink (and duplicate) compares
679 // aggressively in CodeGenPrep.
680 if (Subtarget->useCRBits())
681 setHasMultipleConditionRegisters();
682
Hal Finkel65298572011-10-17 18:53:03 +0000683 setMinFunctionAlignment(2);
684 if (PPCSubTarget.isDarwin())
685 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000686
Evan Cheng39e90022012-07-02 22:39:56 +0000687 if (isPPC64 && Subtarget->isJITCodeModel())
688 // Temporary workaround for the inability of PPC64 JIT to handle jump
689 // tables.
690 setSupportJumpTables(false);
691
Eli Friedman30a49e92011-08-03 21:06:02 +0000692 setInsertFencesForAtomic(true);
693
Hal Finkel21442b22013-09-11 23:05:25 +0000694 if (Subtarget->enableMachineScheduler())
695 setSchedulingPreference(Sched::Source);
696 else
697 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000698
Chris Lattnerf22556d2005-08-16 17:14:42 +0000699 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000700
701 // The Freescale cores does better with aggressive inlining of memcpy and
702 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
703 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
704 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000705 MaxStoresPerMemset = 32;
706 MaxStoresPerMemsetOptSize = 16;
707 MaxStoresPerMemcpy = 32;
708 MaxStoresPerMemcpyOptSize = 8;
709 MaxStoresPerMemmove = 32;
710 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000711
712 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000713 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000714}
715
Hal Finkel262a2242013-09-12 23:20:06 +0000716/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
717/// the desired ByVal argument alignment.
718static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
719 unsigned MaxMaxAlign) {
720 if (MaxAlign == MaxMaxAlign)
721 return;
722 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
723 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
724 MaxAlign = 32;
725 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
726 MaxAlign = 16;
727 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
728 unsigned EltAlign = 0;
729 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
730 if (EltAlign > MaxAlign)
731 MaxAlign = EltAlign;
732 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
733 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
734 unsigned EltAlign = 0;
735 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
736 if (EltAlign > MaxAlign)
737 MaxAlign = EltAlign;
738 if (MaxAlign == MaxMaxAlign)
739 break;
740 }
741 }
742}
743
Dale Johannesencbde4c22008-02-28 22:31:51 +0000744/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
745/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000746unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000747 // Darwin passes everything on 4 byte boundary.
Hal Finkel262a2242013-09-12 23:20:06 +0000748 if (PPCSubTarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000749 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000750
751 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000752 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Hal Finkel262a2242013-09-12 23:20:06 +0000753 unsigned Align = PPCSubTarget.isPPC64() ? 8 : 4;
754 if (PPCSubTarget.hasAltivec() || PPCSubTarget.hasQPX())
755 getMaxByValAlign(Ty, Align, PPCSubTarget.hasQPX() ? 32 : 16);
756 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000757}
758
Chris Lattner347ed8a2006-01-09 23:52:17 +0000759const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
760 switch (Opcode) {
761 default: return 0;
Evan Cheng32e376f2008-07-12 02:23:19 +0000762 case PPCISD::FSEL: return "PPCISD::FSEL";
763 case PPCISD::FCFID: return "PPCISD::FCFID";
764 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
765 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000766 case PPCISD::FRE: return "PPCISD::FRE";
767 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000768 case PPCISD::STFIWX: return "PPCISD::STFIWX";
769 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
770 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
771 case PPCISD::VPERM: return "PPCISD::VPERM";
772 case PPCISD::Hi: return "PPCISD::Hi";
773 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000774 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000775 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
776 case PPCISD::LOAD: return "PPCISD::LOAD";
777 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000778 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
779 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
780 case PPCISD::SRL: return "PPCISD::SRL";
781 case PPCISD::SRA: return "PPCISD::SRA";
782 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000783 case PPCISD::CALL: return "PPCISD::CALL";
784 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000785 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000786 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng32e376f2008-07-12 02:23:19 +0000787 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel756810f2013-03-21 21:37:52 +0000788 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
789 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000790 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000791 case PPCISD::VCMP: return "PPCISD::VCMP";
792 case PPCISD::VCMPo: return "PPCISD::VCMPo";
793 case PPCISD::LBRX: return "PPCISD::LBRX";
794 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000795 case PPCISD::LARX: return "PPCISD::LARX";
796 case PPCISD::STCX: return "PPCISD::STCX";
797 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000798 case PPCISD::BDNZ: return "PPCISD::BDNZ";
799 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000800 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000801 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000802 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000803 case PPCISD::CR6SET: return "PPCISD::CR6SET";
804 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000805 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
806 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
807 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000808 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000809 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
810 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000811 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000812 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
813 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
814 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000815 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
816 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
817 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
818 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
819 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000820 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000821 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000822 }
823}
824
Matt Arsenault758659232013-05-18 00:21:46 +0000825EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000826 if (!VT.isVector())
Hal Finkel940ab932014-02-28 00:27:01 +0000827 return PPCSubTarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000828 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000829}
830
Chris Lattner4211ca92006-04-14 06:01:58 +0000831//===----------------------------------------------------------------------===//
832// Node matching predicates, for use by the tblgen matching code.
833//===----------------------------------------------------------------------===//
834
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000835/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000836static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000837 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000838 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000839 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000840 // Maybe this has already been legalized into the constant pool?
841 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000842 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000843 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000844 }
845 return false;
846}
847
Chris Lattnere8b83b42006-04-06 17:23:16 +0000848/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
849/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000850static bool isConstantOrUndef(int Op, int Val) {
851 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000852}
853
854/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
855/// VPKUHUM instruction.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000856bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000857 if (!isUnary) {
858 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000859 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000860 return false;
861 } else {
862 for (unsigned i = 0; i != 8; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000863 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
864 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000865 return false;
866 }
Chris Lattner1d338192006-04-06 18:26:28 +0000867 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000868}
869
870/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
871/// VPKUWUM instruction.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000872bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000873 if (!isUnary) {
874 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000875 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
876 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000877 return false;
878 } else {
879 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000880 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
881 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
882 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
883 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000884 return false;
885 }
Chris Lattner1d338192006-04-06 18:26:28 +0000886 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000887}
888
Chris Lattnerf38e0332006-04-06 22:02:42 +0000889/// isVMerge - Common function, used to match vmrg* shuffles.
890///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000891static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000892 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000893 if (N->getValueType(0) != MVT::v16i8)
894 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000895 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
896 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000897
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000898 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
899 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000900 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000901 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000902 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000903 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000904 return false;
905 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000906 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000907}
908
909/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
910/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000911bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000912 bool isUnary) {
Chris Lattnerf38e0332006-04-06 22:02:42 +0000913 if (!isUnary)
914 return isVMerge(N, UnitSize, 8, 24);
915 return isVMerge(N, UnitSize, 8, 8);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000916}
917
918/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
919/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000920bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000921 bool isUnary) {
Chris Lattnerf38e0332006-04-06 22:02:42 +0000922 if (!isUnary)
923 return isVMerge(N, UnitSize, 0, 16);
924 return isVMerge(N, UnitSize, 0, 0);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000925}
926
927
Chris Lattner1d338192006-04-06 18:26:28 +0000928/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
929/// amount, otherwise return -1.
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000930int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000931 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +0000932 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000933
934 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +0000935
Chris Lattner1d338192006-04-06 18:26:28 +0000936 // Find the first non-undef value in the shuffle mask.
937 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000938 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +0000939 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000940
Chris Lattner1d338192006-04-06 18:26:28 +0000941 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +0000942
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000943 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +0000944 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000945 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +0000946 if (ShiftAmt < i) return -1;
947 ShiftAmt -= i;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000948
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000949 if (!isUnary) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000950 // Check the rest of the elements to see if they are consecutive.
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000951 for (++i; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000952 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000953 return -1;
954 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000955 // Check the rest of the elements to see if they are consecutive.
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000956 for (++i; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000957 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000958 return -1;
959 }
Chris Lattner1d338192006-04-06 18:26:28 +0000960 return ShiftAmt;
961}
Chris Lattnerffc47562006-03-20 06:33:01 +0000962
963/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
964/// specifies a splat of a single element that is suitable for input to
965/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000966bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +0000967 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +0000968 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +0000969
Chris Lattnera8fbb6d2006-03-20 06:37:44 +0000970 // This is a splat operation if each element of the permute is the same, and
971 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000972 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +0000973
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000974 // FIXME: Handle UNDEF elements too!
975 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +0000976 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000977
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000978 // Check that the indices are consecutive, in the case of a multi-byte element
979 // splatted with a v16i8 mask.
980 for (unsigned i = 1; i != EltSize; ++i)
981 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +0000982 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000983
Chris Lattner95c7adc2006-04-04 17:25:31 +0000984 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000985 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +0000986 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000987 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +0000988 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +0000989 }
Chris Lattner95c7adc2006-04-04 17:25:31 +0000990 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +0000991}
992
Evan Cheng581d2792007-07-30 07:51:22 +0000993/// isAllNegativeZeroVector - Returns true if all elements of build_vector
994/// are -0.0.
995bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000996 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
997
998 APInt APVal, APUndef;
999 unsigned BitSize;
1000 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001001
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001002 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001003 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001004 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001005
Evan Cheng581d2792007-07-30 07:51:22 +00001006 return false;
1007}
1008
Chris Lattnerffc47562006-03-20 06:33:01 +00001009/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1010/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner95c7adc2006-04-04 17:25:31 +00001011unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001012 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1013 assert(isSplatShuffleMask(SVOp, EltSize));
1014 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001015}
1016
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001017/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001018/// by using a vspltis[bhw] instruction of the specified element size, return
1019/// the constant being splatted. The ByteSize field indicates the number of
1020/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001021SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
1022 SDValue OpVal(0, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001023
1024 // If ByteSize of the splat is bigger than the element size of the
1025 // build_vector, then we have a case where we are checking for a splat where
1026 // multiple elements of the buildvector are folded together into a single
1027 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1028 unsigned EltSize = 16/N->getNumOperands();
1029 if (EltSize < ByteSize) {
1030 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001031 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001032 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001033
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001034 // See if all of the elements in the buildvector agree across.
1035 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1036 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1037 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001038 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001039
Scott Michelcf0da6c2009-02-17 22:15:04 +00001040
Gabor Greiff304a7a2008-08-28 21:40:38 +00001041 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001042 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1043 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001044 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001045 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001046
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001047 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1048 // either constant or undef values that are identical for each chunk. See
1049 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001050
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001051 // Check to see if all of the leading entries are either 0 or -1. If
1052 // neither, then this won't fit into the immediate field.
1053 bool LeadingZero = true;
1054 bool LeadingOnes = true;
1055 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001056 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001057
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001058 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1059 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1060 }
1061 // Finally, check the least significant entry.
1062 if (LeadingZero) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001063 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson9f944592009-08-11 20:47:22 +00001064 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001065 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001066 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001067 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001068 }
1069 if (LeadingOnes) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001070 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson9f944592009-08-11 20:47:22 +00001071 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001072 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001073 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001074 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001075 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001076
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001077 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001078 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001079
Chris Lattner2771e2c2006-03-25 06:12:06 +00001080 // Check to see if this buildvec has a single non-undef value in its elements.
1081 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1082 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greiff304a7a2008-08-28 21:40:38 +00001083 if (OpVal.getNode() == 0)
Chris Lattner2771e2c2006-03-25 06:12:06 +00001084 OpVal = N->getOperand(i);
1085 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001086 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001087 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001088
Gabor Greiff304a7a2008-08-28 21:40:38 +00001089 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001090
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001091 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001092 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001093 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001094 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001095 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001096 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001097 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001098 }
1099
1100 // If the splat value is larger than the element value, then we can never do
1101 // this splat. The only case that we could fit the replicated bits into our
1102 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001103 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001104
Chris Lattner2771e2c2006-03-25 06:12:06 +00001105 // If the element value is larger than the splat value, cut it in half and
1106 // check to see if the two halves are equal. Continue doing this until we
1107 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1108 while (ValSizeInBytes > ByteSize) {
1109 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001110
Chris Lattner2771e2c2006-03-25 06:12:06 +00001111 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001112 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1113 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001114 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001115 }
1116
1117 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001118 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001119
Evan Chengb1ddc982006-03-26 09:52:32 +00001120 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001121 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001122
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001123 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001124 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001125 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001126 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001127}
1128
Chris Lattner4211ca92006-04-14 06:01:58 +00001129//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001130// Addressing Mode Selection
1131//===----------------------------------------------------------------------===//
1132
1133/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1134/// or 64-bit immediate, and if the value can be accurately represented as a
1135/// sign extension from a 16-bit value. If so, this returns true and the
1136/// immediate.
1137static bool isIntS16Immediate(SDNode *N, short &Imm) {
1138 if (N->getOpcode() != ISD::Constant)
1139 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001140
Dan Gohmaneffb8942008-09-12 16:56:44 +00001141 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001142 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001143 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001144 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001145 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001146}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001147static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001148 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001149}
1150
1151
1152/// SelectAddressRegReg - Given the specified addressed, check to see if it
1153/// can be represented as an indexed [r+r] operation. Returns false if it
1154/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001155bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1156 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001157 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001158 short imm = 0;
1159 if (N.getOpcode() == ISD::ADD) {
1160 if (isIntS16Immediate(N.getOperand(1), imm))
1161 return false; // r+i
1162 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1163 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001164
Chris Lattnera801fced2006-11-08 02:15:41 +00001165 Base = N.getOperand(0);
1166 Index = N.getOperand(1);
1167 return true;
1168 } else if (N.getOpcode() == ISD::OR) {
1169 if (isIntS16Immediate(N.getOperand(1), imm))
1170 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001171
Chris Lattnera801fced2006-11-08 02:15:41 +00001172 // If this is an or of disjoint bitfields, we can codegen this as an add
1173 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1174 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001175 APInt LHSKnownZero, LHSKnownOne;
1176 APInt RHSKnownZero, RHSKnownOne;
1177 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanf19609a2008-02-27 01:23:58 +00001178 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001179
Dan Gohmanf19609a2008-02-27 01:23:58 +00001180 if (LHSKnownZero.getBoolValue()) {
1181 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanf19609a2008-02-27 01:23:58 +00001182 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001183 // If all of the bits are known zero on the LHS or RHS, the add won't
1184 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001185 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001186 Base = N.getOperand(0);
1187 Index = N.getOperand(1);
1188 return true;
1189 }
1190 }
1191 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001192
Chris Lattnera801fced2006-11-08 02:15:41 +00001193 return false;
1194}
1195
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001196// If we happen to be doing an i64 load or store into a stack slot that has
1197// less than a 4-byte alignment, then the frame-index elimination may need to
1198// use an indexed load or store instruction (because the offset may not be a
1199// multiple of 4). The extra register needed to hold the offset comes from the
1200// register scavenger, and it is possible that the scavenger will need to use
1201// an emergency spill slot. As a result, we need to make sure that a spill slot
1202// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1203// stack slot.
1204static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1205 // FIXME: This does not handle the LWA case.
1206 if (VT != MVT::i64)
1207 return;
1208
Hal Finkel7ab3db52013-07-10 15:29:01 +00001209 // NOTE: We'll exclude negative FIs here, which come from argument
1210 // lowering, because there are no known test cases triggering this problem
1211 // using packed structures (or similar). We can remove this exclusion if
1212 // we find such a test case. The reason why this is so test-case driven is
1213 // because this entire 'fixup' is only to prevent crashes (from the
1214 // register scavenger) on not-really-valid inputs. For example, if we have:
1215 // %a = alloca i1
1216 // %b = bitcast i1* %a to i64*
1217 // store i64* a, i64 b
1218 // then the store should really be marked as 'align 1', but is not. If it
1219 // were marked as 'align 1' then the indexed form would have been
1220 // instruction-selected initially, and the problem this 'fixup' is preventing
1221 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001222 if (FrameIdx < 0)
1223 return;
1224
1225 MachineFunction &MF = DAG.getMachineFunction();
1226 MachineFrameInfo *MFI = MF.getFrameInfo();
1227
1228 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1229 if (Align >= 4)
1230 return;
1231
1232 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1233 FuncInfo->setHasNonRISpills();
1234}
1235
Chris Lattnera801fced2006-11-08 02:15:41 +00001236/// Returns true if the address N can be represented by a base register plus
1237/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001238/// represented as reg+reg. If Aligned is true, only accept displacements
1239/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001240bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001241 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001242 SelectionDAG &DAG,
1243 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001244 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001245 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001246 // If this can be more profitably realized as r+r, fail.
1247 if (SelectAddressRegReg(N, Disp, Base, DAG))
1248 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001249
Chris Lattnera801fced2006-11-08 02:15:41 +00001250 if (N.getOpcode() == ISD::ADD) {
1251 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001252 if (isIntS16Immediate(N.getOperand(1), imm) &&
1253 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001254 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001255 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1256 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001257 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001258 } else {
1259 Base = N.getOperand(0);
1260 }
1261 return true; // [r+i]
1262 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1263 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001264 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001265 && "Cannot handle constant offsets yet!");
1266 Disp = N.getOperand(1).getOperand(0); // The global address.
1267 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001268 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001269 Disp.getOpcode() == ISD::TargetConstantPool ||
1270 Disp.getOpcode() == ISD::TargetJumpTable);
1271 Base = N.getOperand(0);
1272 return true; // [&g+r]
1273 }
1274 } else if (N.getOpcode() == ISD::OR) {
1275 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001276 if (isIntS16Immediate(N.getOperand(1), imm) &&
1277 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001278 // If this is an or of disjoint bitfields, we can codegen this as an add
1279 // (for better address arithmetic) if the LHS and RHS of the OR are
1280 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001281 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001282 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001283
Dan Gohmanf19609a2008-02-27 01:23:58 +00001284 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001285 // If all of the bits are known zero on the LHS or RHS, the add won't
1286 // carry.
1287 Base = N.getOperand(0);
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001288 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001289 return true;
1290 }
1291 }
1292 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1293 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001294
Chris Lattnera801fced2006-11-08 02:15:41 +00001295 // If this address fits entirely in a 16-bit sext immediate field, codegen
1296 // this as "d, 0"
1297 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001298 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001299 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkelf70c41e2013-03-21 23:45:03 +00001300 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1301 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001302 return true;
1303 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001304
1305 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001306 if ((CN->getValueType(0) == MVT::i32 ||
1307 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1308 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001309 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001310
Chris Lattnera801fced2006-11-08 02:15:41 +00001311 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001312 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001313
Owen Anderson9f944592009-08-11 20:47:22 +00001314 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1315 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001316 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001317 return true;
1318 }
1319 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001320
Chris Lattnera801fced2006-11-08 02:15:41 +00001321 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001322 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001323 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001324 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1325 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001326 Base = N;
1327 return true; // [r+0]
1328}
1329
1330/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1331/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001332bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1333 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001334 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001335 // Check to see if we can easily represent this as an [r+r] address. This
1336 // will fail if it thinks that the address is more profitably represented as
1337 // reg+imm, e.g. where imm = 0.
1338 if (SelectAddressRegReg(N, Base, Index, DAG))
1339 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001340
Chris Lattnera801fced2006-11-08 02:15:41 +00001341 // If the operand is an addition, always emit this as [r+r], since this is
1342 // better (for code size, and execution, as the memop does the add for free)
1343 // than emitting an explicit add.
1344 if (N.getOpcode() == ISD::ADD) {
1345 Base = N.getOperand(0);
1346 Index = N.getOperand(1);
1347 return true;
1348 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001349
Chris Lattnera801fced2006-11-08 02:15:41 +00001350 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkelf70c41e2013-03-21 23:45:03 +00001351 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1352 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001353 Index = N;
1354 return true;
1355}
1356
Chris Lattnera801fced2006-11-08 02:15:41 +00001357/// getPreIndexedAddressParts - returns true by value, base pointer and
1358/// offset pointer and addressing mode by reference if the node's address
1359/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001360bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1361 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001362 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001363 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001364 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001365
Ulrich Weigande90b0222013-03-22 14:58:48 +00001366 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001367 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001368 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001369 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001370 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1371 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001372 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001373 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001374 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001375 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001376 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001377 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001378 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001379 } else
1380 return false;
1381
Chris Lattner68371252006-11-14 01:38:31 +00001382 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001383 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001384 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001385
Ulrich Weigande90b0222013-03-22 14:58:48 +00001386 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1387
1388 // Common code will reject creating a pre-inc form if the base pointer
1389 // is a frame index, or if N is a store and the base pointer is either
1390 // the same as or a predecessor of the value being stored. Check for
1391 // those situations here, and try with swapped Base/Offset instead.
1392 bool Swap = false;
1393
1394 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1395 Swap = true;
1396 else if (!isLoad) {
1397 SDValue Val = cast<StoreSDNode>(N)->getValue();
1398 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1399 Swap = true;
1400 }
1401
1402 if (Swap)
1403 std::swap(Base, Offset);
1404
Hal Finkelca542be2012-06-20 15:43:03 +00001405 AM = ISD::PRE_INC;
1406 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001407 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001408
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001409 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001410 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001411 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001412 return false;
1413 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001414 // LDU/STU need an address with at least 4-byte alignment.
1415 if (Alignment < 4)
1416 return false;
1417
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001418 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001419 return false;
1420 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001421
Chris Lattnerb314b152006-11-11 00:08:42 +00001422 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001423 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1424 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001425 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001426 LD->getExtensionType() == ISD::SEXTLOAD &&
1427 isa<ConstantSDNode>(Offset))
1428 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001429 }
1430
Chris Lattnerce645542006-11-10 02:08:47 +00001431 AM = ISD::PRE_INC;
1432 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001433}
1434
1435//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001436// LowerOperation implementation
1437//===----------------------------------------------------------------------===//
1438
Chris Lattneredb9d842010-11-15 02:46:57 +00001439/// GetLabelAccessInfo - Return true if we should reference labels using a
1440/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1441static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattnerdd6df842010-11-15 03:13:19 +00001442 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001443 HiOpFlags = PPCII::MO_HA;
1444 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001445
Chris Lattneredb9d842010-11-15 02:46:57 +00001446 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1447 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peck527da1b2010-11-23 03:31:01 +00001448 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattneredb9d842010-11-15 02:46:57 +00001449 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattnerdd6df842010-11-15 03:13:19 +00001450 if (isPIC) {
1451 HiOpFlags |= PPCII::MO_PIC_FLAG;
1452 LoOpFlags |= PPCII::MO_PIC_FLAG;
1453 }
1454
1455 // If this is a reference to a global value that requires a non-lazy-ptr, make
1456 // sure that instruction lowering adds it.
1457 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1458 HiOpFlags |= PPCII::MO_NLP_FLAG;
1459 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001460
Chris Lattnerdd6df842010-11-15 03:13:19 +00001461 if (GV->hasHiddenVisibility()) {
1462 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1463 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1464 }
1465 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001466
Chris Lattneredb9d842010-11-15 02:46:57 +00001467 return isPIC;
1468}
1469
1470static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1471 SelectionDAG &DAG) {
1472 EVT PtrVT = HiPart.getValueType();
1473 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001474 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001475
1476 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1477 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001478
Chris Lattneredb9d842010-11-15 02:46:57 +00001479 // With PIC, the first instruction is actually "GR+hi(&G)".
1480 if (isPIC)
1481 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1482 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001483
Chris Lattneredb9d842010-11-15 02:46:57 +00001484 // Generate non-pic code that has direct accesses to the constant pool.
1485 // The address of the global is just (hi(&g)+lo(&g)).
1486 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1487}
1488
Scott Michelcf0da6c2009-02-17 22:15:04 +00001489SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001490 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001491 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001492 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001493 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001494
Roman Divackyace47072012-08-24 16:26:02 +00001495 // 64-bit SVR4 ABI code is always position-independent.
1496 // The actual address of the GlobalValue is stored in the TOC.
1497 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1498 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001499 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001500 DAG.getRegister(PPC::X2, MVT::i64));
1501 }
1502
Chris Lattneredb9d842010-11-15 02:46:57 +00001503 unsigned MOHiFlag, MOLoFlag;
1504 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1505 SDValue CPIHi =
1506 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1507 SDValue CPILo =
1508 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1509 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001510}
1511
Dan Gohman21cea8a2010-04-17 15:26:15 +00001512SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001513 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001514 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001515
Roman Divackyace47072012-08-24 16:26:02 +00001516 // 64-bit SVR4 ABI code is always position-independent.
1517 // The actual address of the GlobalValue is stored in the TOC.
1518 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1519 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001520 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001521 DAG.getRegister(PPC::X2, MVT::i64));
1522 }
1523
Chris Lattneredb9d842010-11-15 02:46:57 +00001524 unsigned MOHiFlag, MOLoFlag;
1525 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1526 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1527 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1528 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001529}
1530
Dan Gohman21cea8a2010-04-17 15:26:15 +00001531SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1532 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001533 EVT PtrVT = Op.getValueType();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001534
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001535 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peck527da1b2010-11-23 03:31:01 +00001536
Chris Lattneredb9d842010-11-15 02:46:57 +00001537 unsigned MOHiFlag, MOLoFlag;
1538 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001539 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1540 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001541 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1542}
1543
Roman Divackye3f15c982012-06-04 17:36:38 +00001544SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1545 SelectionDAG &DAG) const {
1546
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001547 // FIXME: TLS addresses currently use medium model code sequences,
1548 // which is the most useful form. Eventually support for small and
1549 // large models could be added if users need it, at the cost of
1550 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001551 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001552 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001553 const GlobalValue *GV = GA->getGlobal();
1554 EVT PtrVT = getPointerTy();
1555 bool is64bit = PPCSubTarget.isPPC64();
1556
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001557 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001558
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001559 if (Model == TLSModel::LocalExec) {
1560 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001561 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001562 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001563 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001564 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1565 is64bit ? MVT::i64 : MVT::i32);
1566 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1567 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1568 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001569
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001570 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001571 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001572 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1573 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001574 SDValue GOTPtr;
1575 if (is64bit) {
1576 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1577 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1578 PtrVT, GOTReg, TGA);
1579 } else
1580 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001581 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001582 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001583 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001584 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001585
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001586 if (Model == TLSModel::GeneralDynamic) {
1587 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1588 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1589 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1590 GOTReg, TGA);
1591 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1592 GOTEntryHi, TGA);
1593
1594 // We need a chain node, and don't have one handy. The underlying
1595 // call has no side effects, so using the function entry node
1596 // suffices.
1597 SDValue Chain = DAG.getEntryNode();
1598 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1599 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1600 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1601 PtrVT, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001602 // The return value from GET_TLS_ADDR really is in X3 already, but
1603 // some hacks are needed here to tie everything together. The extra
1604 // copies dissolve during subsequent transforms.
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001605 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1606 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1607 }
1608
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001609 if (Model == TLSModel::LocalDynamic) {
1610 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1611 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1612 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1613 GOTReg, TGA);
1614 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1615 GOTEntryHi, TGA);
1616
1617 // We need a chain node, and don't have one handy. The underlying
1618 // call has no side effects, so using the function entry node
1619 // suffices.
1620 SDValue Chain = DAG.getEntryNode();
1621 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1622 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1623 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1624 PtrVT, ParmReg, TGA);
1625 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1626 // some hacks are needed here to tie everything together. The extra
1627 // copies dissolve during subsequent transforms.
1628 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1629 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +00001630 Chain, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001631 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1632 }
1633
1634 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001635}
1636
Chris Lattneredb9d842010-11-15 02:46:57 +00001637SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1638 SelectionDAG &DAG) const {
1639 EVT PtrVT = Op.getValueType();
1640 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001641 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001642 const GlobalValue *GV = GSDN->getGlobal();
1643
Chris Lattneredb9d842010-11-15 02:46:57 +00001644 // 64-bit SVR4 ABI code is always position-independent.
1645 // The actual address of the GlobalValue is stored in the TOC.
1646 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1647 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1648 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1649 DAG.getRegister(PPC::X2, MVT::i64));
1650 }
1651
Chris Lattnerdd6df842010-11-15 03:13:19 +00001652 unsigned MOHiFlag, MOLoFlag;
1653 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001654
Chris Lattnerdd6df842010-11-15 03:13:19 +00001655 SDValue GAHi =
1656 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1657 SDValue GALo =
1658 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001659
Chris Lattnerdd6df842010-11-15 03:13:19 +00001660 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001661
Chris Lattnerdd6df842010-11-15 03:13:19 +00001662 // If the global reference is actually to a non-lazy-pointer, we have to do an
1663 // extra load to get the address of the global.
1664 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1665 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001666 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001667 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001668}
1669
Dan Gohman21cea8a2010-04-17 15:26:15 +00001670SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001671 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001672 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001673
Hal Finkel777c9dd2014-03-29 16:04:40 +00001674 if (Op.getValueType() == MVT::v2i64) {
1675 // When the operands themselves are v2i64 values, we need to do something
1676 // special because VSX has no underlying comparison operations for these.
1677 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1678 // Equality can be handled by casting to the legal type for Altivec
1679 // comparisons, everything else needs to be expanded.
1680 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1681 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1682 DAG.getSetCC(dl, MVT::v4i32,
1683 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1684 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1685 CC));
1686 }
1687
1688 return SDValue();
1689 }
1690
1691 // We handle most of these in the usual way.
1692 return Op;
1693 }
1694
Chris Lattner4211ca92006-04-14 06:01:58 +00001695 // If we're comparing for equality to zero, expose the fact that this is
1696 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1697 // fold the new nodes.
1698 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1699 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001700 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001701 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001702 if (VT.bitsLT(MVT::i32)) {
1703 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001704 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001705 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001706 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001707 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1708 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001709 DAG.getConstant(Log2b, MVT::i32));
1710 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001711 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001712 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001713 // optimized. FIXME: revisit this when we can custom lower all setcc
1714 // optimizations.
1715 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001716 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001717 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001718
Chris Lattner4211ca92006-04-14 06:01:58 +00001719 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001720 // by xor'ing the rhs with the lhs, which is faster than setting a
1721 // condition register, reading it back out, and masking the correct bit. The
1722 // normal approach here uses sub to do this instead of xor. Using xor exposes
1723 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001724 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001725 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001726 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001727 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001728 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001729 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001730 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001731 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001732}
1733
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001734SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001735 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001736 SDNode *Node = Op.getNode();
1737 EVT VT = Node->getValueType(0);
1738 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1739 SDValue InChain = Node->getOperand(0);
1740 SDValue VAListPtr = Node->getOperand(1);
1741 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001742 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001743
Roman Divacky4394e682011-06-28 15:30:42 +00001744 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1745
1746 // gpr_index
1747 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1748 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1749 false, false, 0);
1750 InChain = GprIndex.getValue(1);
1751
1752 if (VT == MVT::i64) {
1753 // Check if GprIndex is even
1754 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1755 DAG.getConstant(1, MVT::i32));
1756 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1757 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1758 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1759 DAG.getConstant(1, MVT::i32));
1760 // Align GprIndex to be even if it isn't
1761 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1762 GprIndex);
1763 }
1764
1765 // fpr index is 1 byte after gpr
1766 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1767 DAG.getConstant(1, MVT::i32));
1768
1769 // fpr
1770 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1771 FprPtr, MachinePointerInfo(SV), MVT::i8,
1772 false, false, 0);
1773 InChain = FprIndex.getValue(1);
1774
1775 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1776 DAG.getConstant(8, MVT::i32));
1777
1778 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1779 DAG.getConstant(4, MVT::i32));
1780
1781 // areas
1782 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001783 MachinePointerInfo(), false, false,
1784 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001785 InChain = OverflowArea.getValue(1);
1786
1787 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001788 MachinePointerInfo(), false, false,
1789 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001790 InChain = RegSaveArea.getValue(1);
1791
1792 // select overflow_area if index > 8
1793 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1794 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1795
Roman Divacky4394e682011-06-28 15:30:42 +00001796 // adjustment constant gpr_index * 4/8
1797 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1798 VT.isInteger() ? GprIndex : FprIndex,
1799 DAG.getConstant(VT.isInteger() ? 4 : 8,
1800 MVT::i32));
1801
1802 // OurReg = RegSaveArea + RegConstant
1803 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1804 RegConstant);
1805
1806 // Floating types are 32 bytes into RegSaveArea
1807 if (VT.isFloatingPoint())
1808 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1809 DAG.getConstant(32, MVT::i32));
1810
1811 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1812 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1813 VT.isInteger() ? GprIndex : FprIndex,
1814 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1815 MVT::i32));
1816
1817 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1818 VT.isInteger() ? VAListPtr : FprPtr,
1819 MachinePointerInfo(SV),
1820 MVT::i8, false, false, 0);
1821
1822 // determine if we should load from reg_save_area or overflow_area
1823 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1824
1825 // increase overflow_area by 4/8 if gpr/fpr > 8
1826 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1827 DAG.getConstant(VT.isInteger() ? 4 : 8,
1828 MVT::i32));
1829
1830 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1831 OverflowAreaPlusN);
1832
1833 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1834 OverflowAreaPtr,
1835 MachinePointerInfo(),
1836 MVT::i32, false, false, 0);
1837
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001838 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001839 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001840}
1841
Roman Divackyc3825df2013-07-25 21:36:47 +00001842SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1843 const PPCSubtarget &Subtarget) const {
1844 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1845
1846 // We have to copy the entire va_list struct:
1847 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1848 return DAG.getMemcpy(Op.getOperand(0), Op,
1849 Op.getOperand(1), Op.getOperand(2),
1850 DAG.getConstant(12, MVT::i32), 8, false, true,
1851 MachinePointerInfo(), MachinePointerInfo());
1852}
1853
Duncan Sandsa0984362011-09-06 13:37:06 +00001854SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1855 SelectionDAG &DAG) const {
1856 return Op.getOperand(0);
1857}
1858
1859SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1860 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001861 SDValue Chain = Op.getOperand(0);
1862 SDValue Trmp = Op.getOperand(1); // trampoline
1863 SDValue FPtr = Op.getOperand(2); // nested function
1864 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00001865 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00001866
Owen Anderson53aa7a92009-08-10 22:56:29 +00001867 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00001868 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00001869 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001870 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00001871 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00001872
Scott Michelcf0da6c2009-02-17 22:15:04 +00001873 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00001874 TargetLowering::ArgListEntry Entry;
1875
1876 Entry.Ty = IntPtrTy;
1877 Entry.Node = Trmp; Args.push_back(Entry);
1878
1879 // TrampSize == (isPPC64 ? 48 : 40);
1880 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00001881 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00001882 Args.push_back(Entry);
1883
1884 Entry.Node = FPtr; Args.push_back(Entry);
1885 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001886
Bill Wendling95e1af22008-09-17 00:30:57 +00001887 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskiaa583972012-05-25 16:35:28 +00001888 TargetLowering::CallLoweringInfo CLI(Chain,
1889 Type::getVoidTy(*DAG.getContext()),
1890 false, false, false, false, 0,
1891 CallingConv::C,
Evan Cheng65f9d192012-02-28 18:51:51 +00001892 /*isTailCall=*/false,
Justin Holewinskiaa583972012-05-25 16:35:28 +00001893 /*doesNotRet=*/false,
1894 /*isReturnValueUsed=*/true,
Bill Wendling95e1af22008-09-17 00:30:57 +00001895 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00001896 Args, DAG, dl);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001897 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling95e1af22008-09-17 00:30:57 +00001898
Duncan Sandsa0984362011-09-06 13:37:06 +00001899 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00001900}
1901
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001902SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001903 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001904 MachineFunction &MF = DAG.getMachineFunction();
1905 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1906
Andrew Trickef9de2a2013-05-25 02:42:55 +00001907 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001908
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001909 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001910 // vastart just stores the address of the VarArgsFrameIndex slot into the
1911 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001912 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00001913 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00001914 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00001915 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1916 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00001917 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001918 }
1919
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001920 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001921 // We suppose the given va_list is already allocated.
1922 //
1923 // typedef struct {
1924 // char gpr; /* index into the array of 8 GPRs
1925 // * stored in the register save area
1926 // * gpr=0 corresponds to r3,
1927 // * gpr=1 to r4, etc.
1928 // */
1929 // char fpr; /* index into the array of 8 FPRs
1930 // * stored in the register save area
1931 // * fpr=0 corresponds to f1,
1932 // * fpr=1 to f2, etc.
1933 // */
1934 // char *overflow_arg_area;
1935 // /* location on stack that holds
1936 // * the next overflow argument
1937 // */
1938 // char *reg_save_area;
1939 // /* where r3:r10 and f1:f8 (if saved)
1940 // * are stored
1941 // */
1942 // } va_list[1];
1943
1944
Dan Gohman31ae5862010-04-17 14:41:14 +00001945 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1946 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001947
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001948
Owen Anderson53aa7a92009-08-10 22:56:29 +00001949 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001950
Dan Gohman31ae5862010-04-17 14:41:14 +00001951 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1952 PtrVT);
1953 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1954 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001955
Duncan Sands13237ac2008-06-06 12:08:01 +00001956 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001957 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00001958
Duncan Sands13237ac2008-06-06 12:08:01 +00001959 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001960 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00001961
1962 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001963 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001964
Dan Gohman2d489b52008-02-06 22:27:42 +00001965 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001966
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001967 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00001968 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00001969 Op.getOperand(1),
1970 MachinePointerInfo(SV),
1971 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00001972 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00001973 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001974 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001975
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001976 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001977 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00001978 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1979 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00001980 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00001981 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00001982 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001983
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001984 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001985 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00001986 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1987 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00001988 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00001989 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00001990 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001991
1992 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00001993 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1994 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00001995 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001996
Chris Lattner4211ca92006-04-14 06:01:58 +00001997}
1998
Chris Lattner4f2e4e02007-03-06 00:59:59 +00001999#include "PPCGenCallingConv.inc"
2000
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002001// Function whose sole purpose is to kill compiler warnings
2002// stemming from unused functions included from PPCGenCallingConv.inc.
2003CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002004 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002005}
2006
Bill Schmidt230b4512013-06-12 16:39:22 +00002007bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2008 CCValAssign::LocInfo &LocInfo,
2009 ISD::ArgFlagsTy &ArgFlags,
2010 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002011 return true;
2012}
2013
Bill Schmidt230b4512013-06-12 16:39:22 +00002014bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2015 MVT &LocVT,
2016 CCValAssign::LocInfo &LocInfo,
2017 ISD::ArgFlagsTy &ArgFlags,
2018 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002019 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002020 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2021 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2022 };
2023 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002024
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002025 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2026
2027 // Skip one register if the first unallocated register has an even register
2028 // number and there are still argument registers available which have not been
2029 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2030 // need to skip a register if RegNum is odd.
2031 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2032 State.AllocateReg(ArgRegs[RegNum]);
2033 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002034
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002035 // Always return false here, as this function only makes sure that the first
2036 // unallocated register has an odd register number and does not actually
2037 // allocate a register for the current argument.
2038 return false;
2039}
2040
Bill Schmidt230b4512013-06-12 16:39:22 +00002041bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2042 MVT &LocVT,
2043 CCValAssign::LocInfo &LocInfo,
2044 ISD::ArgFlagsTy &ArgFlags,
2045 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002046 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002047 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2048 PPC::F8
2049 };
2050
2051 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002052
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002053 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2054
2055 // If there is only one Floating-point register left we need to put both f64
2056 // values of a split ppc_fp128 value on the stack.
2057 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2058 State.AllocateReg(ArgRegs[RegNum]);
2059 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002060
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002061 // Always return false here, as this function only makes sure that the two f64
2062 // values a ppc_fp128 value is split into are both passed in registers or both
2063 // passed on the stack and does not actually allocate a register for the
2064 // current argument.
2065 return false;
2066}
2067
Chris Lattner43df5b32007-02-25 05:34:32 +00002068/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002069/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002070static const MCPhysReg *GetFPR() {
2071 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002072 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002073 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002074 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002075
Chris Lattner43df5b32007-02-25 05:34:32 +00002076 return FPR;
2077}
2078
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002079/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2080/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002081static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002082 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002083 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002084 if (Flags.isByVal())
2085 ArgSize = Flags.getByValSize();
2086 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2087
2088 return ArgSize;
2089}
2090
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002091SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002092PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002093 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002094 const SmallVectorImpl<ISD::InputArg>
2095 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002096 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002097 SmallVectorImpl<SDValue> &InVals)
2098 const {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002099 if (PPCSubTarget.isSVR4ABI()) {
2100 if (PPCSubTarget.isPPC64())
2101 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2102 dl, DAG, InVals);
2103 else
2104 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2105 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002106 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002107 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2108 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002109 }
2110}
2111
2112SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002113PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002114 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002115 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002116 const SmallVectorImpl<ISD::InputArg>
2117 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002118 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002119 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002120
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002121 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002122 // +-----------------------------------+
2123 // +--> | Back chain |
2124 // | +-----------------------------------+
2125 // | | Floating-point register save area |
2126 // | +-----------------------------------+
2127 // | | General register save area |
2128 // | +-----------------------------------+
2129 // | | CR save word |
2130 // | +-----------------------------------+
2131 // | | VRSAVE save word |
2132 // | +-----------------------------------+
2133 // | | Alignment padding |
2134 // | +-----------------------------------+
2135 // | | Vector register save area |
2136 // | +-----------------------------------+
2137 // | | Local variable space |
2138 // | +-----------------------------------+
2139 // | | Parameter list area |
2140 // | +-----------------------------------+
2141 // | | LR save word |
2142 // | +-----------------------------------+
2143 // SP--> +--- | Back chain |
2144 // +-----------------------------------+
2145 //
2146 // Specifications:
2147 // System V Application Binary Interface PowerPC Processor Supplement
2148 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002149
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002150 MachineFunction &MF = DAG.getMachineFunction();
2151 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002152 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002153
Owen Anderson53aa7a92009-08-10 22:56:29 +00002154 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002155 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002156 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2157 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002158 unsigned PtrByteSize = 4;
2159
2160 // Assign locations to all of the incoming arguments.
2161 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002162 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002163 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002164
2165 // Reserve space for the linkage area on the stack.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002166 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002167
Bill Schmidtef17c142013-02-06 17:33:58 +00002168 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002169
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002170 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2171 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002172
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002173 // Arguments stored in registers.
2174 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002175 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002176 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002177
Owen Anderson9f944592009-08-11 20:47:22 +00002178 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002179 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002180 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002181 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002182 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002183 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002184 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002185 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002186 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002187 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002188 case MVT::f64:
Hal Finkel19be5062014-03-29 05:29:01 +00002189 if (PPCSubTarget.hasVSX())
2190 RC = &PPC::VSFRCRegClass;
2191 else
2192 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002193 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002194 case MVT::v16i8:
2195 case MVT::v8i16:
2196 case MVT::v4i32:
2197 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002198 RC = &PPC::VRRCRegClass;
2199 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002200 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002201 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002202 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002203 break;
2204 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002205
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002206 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002207 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002208 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2209 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2210
2211 if (ValVT == MVT::i1)
2212 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002213
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002214 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002215 } else {
2216 // Argument stored in memory.
2217 assert(VA.isMemLoc());
2218
Hal Finkel940ab932014-02-28 00:27:01 +00002219 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002220 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002221 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002222
2223 // Create load nodes to retrieve arguments from the stack.
2224 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002225 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2226 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002227 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002228 }
2229 }
2230
2231 // Assign locations to all of the incoming aggregate by value arguments.
2232 // Aggregates passed by value are stored in the local variable space of the
2233 // caller's stack frame, right above the parameter list area.
2234 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002235 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002236 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002237
2238 // Reserve stack space for the allocations in CCInfo.
2239 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2240
Bill Schmidtef17c142013-02-06 17:33:58 +00002241 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002242
2243 // Area that is at least reserved in the caller of this function.
2244 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00002245
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002246 // Set the size that is at least reserved in caller of this function. Tail
2247 // call optimized function's reserved stack space needs to be aligned so that
2248 // taking the difference between two stack areas will result in an aligned
2249 // stack.
2250 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2251
2252 MinReservedArea =
2253 std::max(MinReservedArea,
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002254 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peck527da1b2010-11-23 03:31:01 +00002255
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002256 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002257 getStackAlignment();
2258 unsigned AlignMask = TargetAlign-1;
2259 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peck527da1b2010-11-23 03:31:01 +00002260
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002261 FI->setMinReservedArea(MinReservedArea);
2262
2263 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002264
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002265 // If the function takes variable number of arguments, make a frame index for
2266 // the start of the first vararg value... for expansion of llvm.va_start.
2267 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002268 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002269 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2270 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2271 };
2272 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2273
Craig Topper840beec2014-04-04 05:16:06 +00002274 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002275 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2276 PPC::F8
2277 };
2278 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2279
Dan Gohman31ae5862010-04-17 14:41:14 +00002280 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2281 NumGPArgRegs));
2282 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2283 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002284
2285 // Make room for NumGPArgRegs and NumFPArgRegs.
2286 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson9f944592009-08-11 20:47:22 +00002287 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002288
Dan Gohman31ae5862010-04-17 14:41:14 +00002289 FuncInfo->setVarArgsStackOffset(
2290 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002291 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002292
Dan Gohman31ae5862010-04-17 14:41:14 +00002293 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2294 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002295
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002296 // The fixed integer arguments of a variadic function are stored to the
2297 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2298 // the result of va_next.
2299 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2300 // Get an existing live-in vreg, or add a new one.
2301 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2302 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002303 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002304
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002305 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002306 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2307 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002308 MemOps.push_back(Store);
2309 // Increment the address by four for the next argument to store
2310 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2311 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2312 }
2313
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002314 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2315 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002316 // The double arguments are stored to the VarArgsFrameIndex
2317 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002318 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2319 // Get an existing live-in vreg, or add a new one.
2320 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2321 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002322 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002323
Owen Anderson9f944592009-08-11 20:47:22 +00002324 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002325 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2326 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002327 MemOps.push_back(Store);
2328 // Increment the address by eight for the next argument to store
Owen Anderson9f944592009-08-11 20:47:22 +00002329 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002330 PtrVT);
2331 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2332 }
2333 }
2334
2335 if (!MemOps.empty())
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002336 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002337 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002338
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002339 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002340}
2341
Bill Schmidt57d6de52012-10-23 15:51:16 +00002342// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2343// value to MVT::i64 and then truncate to the correct register size.
2344SDValue
2345PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2346 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002347 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002348 if (Flags.isSExt())
2349 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2350 DAG.getValueType(ObjectVT));
2351 else if (Flags.isZExt())
2352 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2353 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002354
Hal Finkel940ab932014-02-28 00:27:01 +00002355 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002356}
2357
2358// Set the size that is at least reserved in caller of this function. Tail
2359// call optimized functions' reserved stack space needs to be aligned so that
2360// taking the difference between two stack areas will result in an aligned
2361// stack.
2362void
2363PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2364 unsigned nAltivecParamsAtEnd,
2365 unsigned MinReservedArea,
2366 bool isPPC64) const {
2367 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2368 // Add the Altivec parameters at the end, if needed.
2369 if (nAltivecParamsAtEnd) {
2370 MinReservedArea = ((MinReservedArea+15)/16)*16;
2371 MinReservedArea += 16*nAltivecParamsAtEnd;
2372 }
2373 MinReservedArea =
2374 std::max(MinReservedArea,
2375 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2376 unsigned TargetAlign
2377 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2378 getStackAlignment();
2379 unsigned AlignMask = TargetAlign-1;
2380 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2381 FI->setMinReservedArea(MinReservedArea);
2382}
2383
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002384SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002385PPCTargetLowering::LowerFormalArguments_64SVR4(
2386 SDValue Chain,
2387 CallingConv::ID CallConv, bool isVarArg,
2388 const SmallVectorImpl<ISD::InputArg>
2389 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002390 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002391 SmallVectorImpl<SDValue> &InVals) const {
2392 // TODO: add description of PPC stack frame format, or at least some docs.
2393 //
2394 MachineFunction &MF = DAG.getMachineFunction();
2395 MachineFrameInfo *MFI = MF.getFrameInfo();
2396 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2397
2398 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2399 // Potential tail calls could cause overwriting of argument stack slots.
2400 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2401 (CallConv == CallingConv::Fast));
2402 unsigned PtrByteSize = 8;
2403
2404 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2405 // Area that is at least reserved in caller of this function.
2406 unsigned MinReservedArea = ArgOffset;
2407
Craig Topper840beec2014-04-04 05:16:06 +00002408 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002409 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2410 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2411 };
2412
Craig Topper840beec2014-04-04 05:16:06 +00002413 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002414
Craig Topper840beec2014-04-04 05:16:06 +00002415 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002416 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2417 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2418 };
Craig Topper840beec2014-04-04 05:16:06 +00002419 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002420 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2421 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2422 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002423
2424 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2425 const unsigned Num_FPR_Regs = 13;
2426 const unsigned Num_VR_Regs = array_lengthof(VR);
2427
2428 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2429
2430 // Add DAG nodes to load the arguments or copy them out of registers. On
2431 // entry to a function on PPC, the arguments start after the linkage area,
2432 // although the first ones are often in registers.
2433
2434 SmallVector<SDValue, 8> MemOps;
2435 unsigned nAltivecParamsAtEnd = 0;
2436 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002437 unsigned CurArgIdx = 0;
2438 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002439 SDValue ArgVal;
2440 bool needsLoad = false;
2441 EVT ObjectVT = Ins[ArgNo].VT;
Hal Finkel940ab932014-02-28 00:27:01 +00002442 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002443 unsigned ArgSize = ObjSize;
2444 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002445 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2446 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002447
2448 unsigned CurArgOffset = ArgOffset;
2449
2450 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2451 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
Hal Finkel27774d92014-03-13 07:58:58 +00002452 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8 ||
Hal Finkela6c8b512014-03-26 16:12:58 +00002453 ObjectVT==MVT::v2f64 || ObjectVT==MVT::v2i64) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002454 if (isVarArg) {
2455 MinReservedArea = ((MinReservedArea+15)/16)*16;
2456 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2457 Flags,
2458 PtrByteSize);
2459 } else
2460 nAltivecParamsAtEnd++;
2461 } else
2462 // Calculate min reserved area.
2463 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2464 Flags,
2465 PtrByteSize);
2466
2467 // FIXME the codegen can be much improved in some cases.
2468 // We do not have to keep everything in memory.
2469 if (Flags.isByVal()) {
2470 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2471 ObjSize = Flags.getByValSize();
2472 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002473 // Empty aggregate parameters do not take up registers. Examples:
2474 // struct { } a;
2475 // union { } b;
2476 // int c[0];
2477 // etc. However, we have to provide a place-holder in InVals, so
2478 // pretend we have an 8-byte item at the current address for that
2479 // purpose.
2480 if (!ObjSize) {
2481 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2482 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2483 InVals.push_back(FIN);
2484 continue;
2485 }
Hal Finkel262a2242013-09-12 23:20:06 +00002486
2487 unsigned BVAlign = Flags.getByValAlign();
2488 if (BVAlign > 8) {
2489 ArgOffset = ((ArgOffset+BVAlign-1)/BVAlign)*BVAlign;
2490 CurArgOffset = ArgOffset;
2491 }
2492
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002493 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt48081ca2012-10-16 13:30:53 +00002494 if (ObjSize < PtrByteSize)
2495 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002496 // The value of the object is its address.
2497 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2498 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2499 InVals.push_back(FIN);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002500
2501 if (ObjSize < 8) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002502 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002503 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002504 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002505 SDValue Store;
2506
2507 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2508 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2509 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2510 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002511 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002512 ObjType, false, false, 0);
2513 } else {
2514 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2515 // store the whole register as-is to the parameter save area
2516 // slot. The address of the parameter was already calculated
2517 // above (InVals.push_back(FIN)) to be the right-justified
2518 // offset within the slot. For this store, we need a new
2519 // frame index that points at the beginning of the slot.
2520 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2521 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2522 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002523 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002524 false, false, 0);
2525 }
2526
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002527 MemOps.push_back(Store);
2528 ++GPR_idx;
2529 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002530 // Whether we copied from a register or not, advance the offset
2531 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002532 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002533 continue;
2534 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002535
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002536 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2537 // Store whatever pieces of the object are in registers
2538 // to memory. ArgOffset will be the address of the beginning
2539 // of the object.
2540 if (GPR_idx != Num_GPR_Regs) {
2541 unsigned VReg;
2542 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2543 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2544 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2545 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002546 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002547 MachinePointerInfo(FuncArg, j),
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002548 false, false, 0);
2549 MemOps.push_back(Store);
2550 ++GPR_idx;
2551 ArgOffset += PtrByteSize;
2552 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00002553 ArgOffset += ArgSize - j;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002554 break;
2555 }
2556 }
2557 continue;
2558 }
2559
2560 switch (ObjectVT.getSimpleVT().SimpleTy) {
2561 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002562 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002563 case MVT::i32:
2564 case MVT::i64:
2565 if (GPR_idx != Num_GPR_Regs) {
2566 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2567 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2568
Hal Finkel940ab932014-02-28 00:27:01 +00002569 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002570 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2571 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002572 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002573
2574 ++GPR_idx;
2575 } else {
2576 needsLoad = true;
2577 ArgSize = PtrByteSize;
2578 }
2579 ArgOffset += 8;
2580 break;
2581
2582 case MVT::f32:
2583 case MVT::f64:
2584 // Every 8 bytes of argument space consumes one of the GPRs available for
2585 // argument passing.
2586 if (GPR_idx != Num_GPR_Regs) {
2587 ++GPR_idx;
2588 }
2589 if (FPR_idx != Num_FPR_Regs) {
2590 unsigned VReg;
2591
2592 if (ObjectVT == MVT::f32)
2593 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2594 else
Hal Finkel19be5062014-03-29 05:29:01 +00002595 VReg = MF.addLiveIn(FPR[FPR_idx], PPCSubTarget.hasVSX() ?
2596 &PPC::VSFRCRegClass :
2597 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002598
2599 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2600 ++FPR_idx;
2601 } else {
2602 needsLoad = true;
Bill Schmidt22162472012-10-11 15:38:20 +00002603 ArgSize = PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002604 }
2605
2606 ArgOffset += 8;
2607 break;
2608 case MVT::v4f32:
2609 case MVT::v4i32:
2610 case MVT::v8i16:
2611 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002612 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002613 case MVT::v2i64:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002614 // Note that vector arguments in registers don't reserve stack space,
2615 // except in varargs functions.
2616 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002617 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2618 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2619 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002620 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2621 if (isVarArg) {
2622 while ((ArgOffset % 16) != 0) {
2623 ArgOffset += PtrByteSize;
2624 if (GPR_idx != Num_GPR_Regs)
2625 GPR_idx++;
2626 }
2627 ArgOffset += 16;
2628 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2629 }
2630 ++VR_idx;
2631 } else {
2632 // Vectors are aligned.
2633 ArgOffset = ((ArgOffset+15)/16)*16;
2634 CurArgOffset = ArgOffset;
2635 ArgOffset += 16;
2636 needsLoad = true;
2637 }
2638 break;
2639 }
2640
2641 // We need to load the argument to a virtual register if we determined
2642 // above that we ran out of physical registers of the appropriate type.
2643 if (needsLoad) {
2644 int FI = MFI->CreateFixedObject(ObjSize,
2645 CurArgOffset + (ArgSize - ObjSize),
2646 isImmutable);
2647 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2648 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2649 false, false, false, 0);
2650 }
2651
2652 InVals.push_back(ArgVal);
2653 }
2654
2655 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002656 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002657 // taking the difference between two stack areas will result in an aligned
2658 // stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002659 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002660
2661 // If the function takes variable number of arguments, make a frame index for
2662 // the start of the first vararg value... for expansion of llvm.va_start.
2663 if (isVarArg) {
2664 int Depth = ArgOffset;
2665
2666 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002667 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002668 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2669
2670 // If this function is vararg, store any remaining integer argument regs
2671 // to their spots on the stack so that they may be loaded by deferencing the
2672 // result of va_next.
2673 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2674 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2675 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2676 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2677 MachinePointerInfo(), false, false, 0);
2678 MemOps.push_back(Store);
2679 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002680 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002681 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2682 }
2683 }
2684
2685 if (!MemOps.empty())
2686 Chain = DAG.getNode(ISD::TokenFactor, dl,
2687 MVT::Other, &MemOps[0], MemOps.size());
2688
2689 return Chain;
2690}
2691
2692SDValue
2693PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002694 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002695 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002696 const SmallVectorImpl<ISD::InputArg>
2697 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002698 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002699 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002700 // TODO: add description of PPC stack frame format, or at least some docs.
2701 //
2702 MachineFunction &MF = DAG.getMachineFunction();
2703 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002704 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002705
Owen Anderson53aa7a92009-08-10 22:56:29 +00002706 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002707 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002708 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002709 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2710 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002711 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002712
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002713 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002714 // Area that is at least reserved in caller of this function.
2715 unsigned MinReservedArea = ArgOffset;
2716
Craig Topper840beec2014-04-04 05:16:06 +00002717 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002718 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2719 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2720 };
Craig Topper840beec2014-04-04 05:16:06 +00002721 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002722 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2723 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2724 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002725
Craig Topper840beec2014-04-04 05:16:06 +00002726 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002727
Craig Topper840beec2014-04-04 05:16:06 +00002728 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002729 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2730 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2731 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002732
Owen Andersone2f23a32007-09-07 04:06:50 +00002733 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002734 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002735 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002736
2737 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002738
Craig Topper840beec2014-04-04 05:16:06 +00002739 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002740
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002741 // In 32-bit non-varargs functions, the stack space for vectors is after the
2742 // stack space for non-vectors. We do not use this space unless we have
2743 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002744 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002745 // that out...for the pathological case, compute VecArgOffset as the
2746 // start of the vector parameter area. Computing VecArgOffset is the
2747 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002748 unsigned VecArgOffset = ArgOffset;
2749 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002750 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002751 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002752 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002753 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002754
Duncan Sandsd97eea32008-03-21 09:14:45 +00002755 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002756 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002757 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002758 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002759 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2760 VecArgOffset += ArgSize;
2761 continue;
2762 }
2763
Owen Anderson9f944592009-08-11 20:47:22 +00002764 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002765 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002766 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002767 case MVT::i32:
2768 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002769 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002770 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002771 case MVT::i64: // PPC64
2772 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002773 // FIXME: We are guaranteed to be !isPPC64 at this point.
2774 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002775 VecArgOffset += 8;
2776 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002777 case MVT::v4f32:
2778 case MVT::v4i32:
2779 case MVT::v8i16:
2780 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002781 // Nothing to do, we're only looking at Nonvector args here.
2782 break;
2783 }
2784 }
2785 }
2786 // We've found where the vector parameter area in memory is. Skip the
2787 // first 12 parameters; these don't use that memory.
2788 VecArgOffset = ((VecArgOffset+15)/16)*16;
2789 VecArgOffset += 12*16;
2790
Chris Lattner4302e8f2006-05-16 18:18:50 +00002791 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00002792 // entry to a function on PPC, the arguments start after the linkage area,
2793 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00002794
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002795 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002796 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00002797 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002798 unsigned CurArgIdx = 0;
2799 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002800 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002801 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002802 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00002803 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00002804 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002805 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002806 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2807 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002808
Chris Lattner318f0d22006-05-16 18:51:52 +00002809 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002810
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002811 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00002812 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2813 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002814 if (isVarArg || isPPC64) {
2815 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002816 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002817 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002818 PtrByteSize);
2819 } else nAltivecParamsAtEnd++;
2820 } else
2821 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002822 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002823 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002824 PtrByteSize);
2825
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002826 // FIXME the codegen can be much improved in some cases.
2827 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00002828 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002829 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00002830 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002831 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002832 // Objects of size 1 and 2 are right justified, everything else is
2833 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00002834 if (ObjSize==1 || ObjSize==2) {
2835 CurArgOffset = CurArgOffset + (4 - ObjSize);
2836 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002837 // The value of the object is its address.
Evan Cheng0664a672010-07-03 00:40:23 +00002838 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002839 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002840 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002841 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00002842 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00002843 unsigned VReg;
2844 if (isPPC64)
2845 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2846 else
2847 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002848 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002849 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002850 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002851 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002852 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00002853 MemOps.push_back(Store);
2854 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00002855 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002856
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002857 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00002858
Dale Johannesen21a8f142008-03-08 01:41:42 +00002859 continue;
2860 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002861 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2862 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002863 // to memory. ArgOffset will be the address of the beginning
2864 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002865 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00002866 unsigned VReg;
2867 if (isPPC64)
2868 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2869 else
2870 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00002871 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002872 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002873 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002874 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002875 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00002876 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002877 MemOps.push_back(Store);
2878 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002879 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002880 } else {
2881 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2882 break;
2883 }
2884 }
2885 continue;
2886 }
2887
Owen Anderson9f944592009-08-11 20:47:22 +00002888 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002889 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002890 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002891 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00002892 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00002893 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002894 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00002895 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00002896
2897 if (ObjectVT == MVT::i1)
2898 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
2899
Bill Wendling968f32c2008-03-07 20:49:02 +00002900 ++GPR_idx;
2901 } else {
2902 needsLoad = true;
2903 ArgSize = PtrByteSize;
2904 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002905 // All int arguments reserve stack space in the Darwin ABI.
2906 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00002907 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002908 }
Bill Wendling968f32c2008-03-07 20:49:02 +00002909 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00002910 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00002911 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002912 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00002913 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00002914
Hal Finkel940ab932014-02-28 00:27:01 +00002915 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00002916 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00002917 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002918 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00002919
Chris Lattnerec78cad2006-06-26 22:48:35 +00002920 ++GPR_idx;
2921 } else {
2922 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00002923 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00002924 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002925 // All int arguments reserve stack space in the Darwin ABI.
2926 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00002927 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002928
Owen Anderson9f944592009-08-11 20:47:22 +00002929 case MVT::f32:
2930 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00002931 // Every 4 bytes of argument space consumes one of the GPRs available for
2932 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002933 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002934 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00002935 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002936 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00002937 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002938 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002939 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002940
Owen Anderson9f944592009-08-11 20:47:22 +00002941 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00002942 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002943 else
Devang Patelf3292b22011-02-21 23:21:26 +00002944 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002945
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002946 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002947 ++FPR_idx;
2948 } else {
2949 needsLoad = true;
2950 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002951
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002952 // All FP arguments reserve stack space in the Darwin ABI.
2953 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002954 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002955 case MVT::v4f32:
2956 case MVT::v4i32:
2957 case MVT::v8i16:
2958 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00002959 // Note that vector arguments in registers don't reserve stack space,
2960 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002961 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002962 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002963 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00002964 if (isVarArg) {
2965 while ((ArgOffset % 16) != 0) {
2966 ArgOffset += PtrByteSize;
2967 if (GPR_idx != Num_GPR_Regs)
2968 GPR_idx++;
2969 }
2970 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002971 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00002972 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00002973 ++VR_idx;
2974 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002975 if (!isVarArg && !isPPC64) {
2976 // Vectors go after all the nonvectors.
2977 CurArgOffset = VecArgOffset;
2978 VecArgOffset += 16;
2979 } else {
2980 // Vectors are aligned.
2981 ArgOffset = ((ArgOffset+15)/16)*16;
2982 CurArgOffset = ArgOffset;
2983 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00002984 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00002985 needsLoad = true;
2986 }
2987 break;
2988 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002989
Chris Lattner4302e8f2006-05-16 18:18:50 +00002990 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00002991 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002992 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00002993 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002994 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00002995 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002996 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002997 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002998 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002999 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003000
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003001 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003002 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003003
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003004 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003005 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003006 // taking the difference between two stack areas will result in an aligned
3007 // stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003008 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003009
Chris Lattner4302e8f2006-05-16 18:18:50 +00003010 // If the function takes variable number of arguments, make a frame index for
3011 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003012 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003013 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003014
Dan Gohman31ae5862010-04-17 14:41:14 +00003015 FuncInfo->setVarArgsFrameIndex(
3016 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003017 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003018 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003019
Chris Lattner4302e8f2006-05-16 18:18:50 +00003020 // If this function is vararg, store any remaining integer argument regs
3021 // to their spots on the stack so that they may be loaded by deferencing the
3022 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003023 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003024 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003025
Chris Lattner2cca3852006-11-18 01:57:19 +00003026 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003027 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003028 else
Devang Patelf3292b22011-02-21 23:21:26 +00003029 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003030
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003031 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003032 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3033 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003034 MemOps.push_back(Store);
3035 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003036 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003037 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003038 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003039 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003040
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003041 if (!MemOps.empty())
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003042 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00003043 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003044
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003045 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003046}
3047
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003048/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
3049/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003050static unsigned
3051CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
3052 bool isPPC64,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003053 bool isVarArg,
3054 unsigned CC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003055 const SmallVectorImpl<ISD::OutputArg>
3056 &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003057 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003058 unsigned &nAltivecParamsAtEnd) {
3059 // Count how many bytes are to be pushed on the stack, including the linkage
3060 // area, and parameter passing area. We start with 24/48 bytes, which is
3061 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003062 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003063 unsigned NumOps = Outs.size();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003064 unsigned PtrByteSize = isPPC64 ? 8 : 4;
3065
3066 // Add up all the space actually used.
3067 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
3068 // they all go in registers, but we must reserve stack space for them for
3069 // possible use by the caller. In varargs or 64-bit calls, parameters are
3070 // assigned stack space in order, with padding so Altivec parameters are
3071 // 16-byte aligned.
3072 nAltivecParamsAtEnd = 0;
3073 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003074 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003075 EVT ArgVT = Outs[i].VT;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003076 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003077 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
Hal Finkel27774d92014-03-13 07:58:58 +00003078 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8 ||
Hal Finkela6c8b512014-03-26 16:12:58 +00003079 ArgVT==MVT::v2f64 || ArgVT==MVT::v2i64) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003080 if (!isVarArg && !isPPC64) {
3081 // Non-varargs Altivec parameters go after all the non-Altivec
3082 // parameters; handle those later so we know how much padding we need.
3083 nAltivecParamsAtEnd++;
3084 continue;
3085 }
3086 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
3087 NumBytes = ((NumBytes+15)/16)*16;
3088 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003089 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003090 }
3091
3092 // Allow for Altivec parameters at the end, if needed.
3093 if (nAltivecParamsAtEnd) {
3094 NumBytes = ((NumBytes+15)/16)*16;
3095 NumBytes += 16*nAltivecParamsAtEnd;
3096 }
3097
3098 // The prolog code of the callee may store up to 8 GPR argument registers to
3099 // the stack, allowing va_start to index over them in memory if its varargs.
3100 // Because we cannot tell if this is needed on the caller side, we have to
3101 // conservatively assume that it is needed. As such, make sure we have at
3102 // least enough stack space for the caller to store the 8 GPRs.
3103 NumBytes = std::max(NumBytes,
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003104 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003105
3106 // Tail call needs the stack to be aligned.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003107 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
3108 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
3109 getFrameLowering()->getStackAlignment();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003110 unsigned AlignMask = TargetAlign-1;
3111 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
3112 }
3113
3114 return NumBytes;
3115}
3116
3117/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003118/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003119static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003120 unsigned ParamSize) {
3121
Dale Johannesen86dcae12009-11-24 01:09:07 +00003122 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003123
3124 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3125 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3126 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3127 // Remember only if the new adjustement is bigger.
3128 if (SPDiff < FI->getTailCallSPDelta())
3129 FI->setTailCallSPDelta(SPDiff);
3130
3131 return SPDiff;
3132}
3133
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003134/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3135/// for tail call optimization. Targets which want to do tail call
3136/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003137bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003138PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003139 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003140 bool isVarArg,
3141 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003142 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003143 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003144 return false;
3145
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003146 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003147 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003148 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003149
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003150 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003151 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003152 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3153 // Functions containing by val parameters are not supported.
3154 for (unsigned i = 0; i != Ins.size(); i++) {
3155 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3156 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003157 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003158
Alp Tokerf907b892013-12-05 05:44:44 +00003159 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003160 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3161 return true;
3162
3163 // At the moment we can only do local tail calls (in same module, hidden
3164 // or protected) if we are generating PIC.
3165 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3166 return G->getGlobal()->hasHiddenVisibility()
3167 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003168 }
3169
3170 return false;
3171}
3172
Chris Lattnereb755fc2006-05-17 19:00:46 +00003173/// isCallCompatibleAddress - Return the immediate to use if the specified
3174/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003175static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003176 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3177 if (!C) return 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003178
Dan Gohmaneffb8942008-09-12 16:56:44 +00003179 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003180 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003181 SignExtend32<26>(Addr) != Addr)
Chris Lattnereb755fc2006-05-17 19:00:46 +00003182 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003183
Dan Gohmaneffb8942008-09-12 16:56:44 +00003184 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003185 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003186}
3187
Dan Gohmand78c4002008-05-13 00:00:25 +00003188namespace {
3189
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003190struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003191 SDValue Arg;
3192 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003193 int FrameIdx;
3194
3195 TailCallArgumentInfo() : FrameIdx(0) {}
3196};
3197
Dan Gohmand78c4002008-05-13 00:00:25 +00003198}
3199
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003200/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3201static void
3202StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003203 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003204 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3205 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003206 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003207 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003208 SDValue Arg = TailCallArgs[i].Arg;
3209 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003210 int FI = TailCallArgs[i].FrameIdx;
3211 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003212 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003213 MachinePointerInfo::getFixedStack(FI),
3214 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003215 }
3216}
3217
3218/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3219/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003220static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003221 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003222 SDValue Chain,
3223 SDValue OldRetAddr,
3224 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003225 int SPDiff,
3226 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003227 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003228 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003229 if (SPDiff) {
3230 // Calculate the new stack slot for the return address.
3231 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003232 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003233 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003234 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003235 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003236 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003237 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003238 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003239 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003240 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003241
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003242 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3243 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003244 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003245 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003246 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003247 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003248 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003249 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3250 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003251 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003252 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003253 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003254 }
3255 return Chain;
3256}
3257
3258/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3259/// the position of the argument.
3260static void
3261CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003262 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003263 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003264 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003265 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003266 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003267 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003268 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003269 TailCallArgumentInfo Info;
3270 Info.Arg = Arg;
3271 Info.FrameIdxOp = FIN;
3272 Info.FrameIdx = FI;
3273 TailCallArguments.push_back(Info);
3274}
3275
3276/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3277/// stack slot. Returns the chain as result and the loaded frame pointers in
3278/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003279SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003280 int SPDiff,
3281 SDValue Chain,
3282 SDValue &LROpOut,
3283 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003284 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003285 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003286 if (SPDiff) {
3287 // Load the LR and FP stack slot for later adjusting.
Owen Anderson9f944592009-08-11 20:47:22 +00003288 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003289 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003290 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003291 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003292 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003293
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003294 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3295 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003296 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003297 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003298 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003299 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003300 Chain = SDValue(FPOpOut.getNode(), 1);
3301 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003302 }
3303 return Chain;
3304}
3305
Dale Johannesen85d41a12008-03-04 23:17:14 +00003306/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003307/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003308/// specified by the specific parameter attribute. The copy will be passed as
3309/// a byval function parameter.
3310/// Sometimes what we are copying is the end of a larger object, the part that
3311/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003312static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003313CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003314 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003315 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003316 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003317 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003318 false, false, MachinePointerInfo(),
3319 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003320}
Chris Lattner43df5b32007-02-25 05:34:32 +00003321
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003322/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3323/// tail calls.
3324static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003325LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3326 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003327 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003328 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3329 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003330 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003331 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003332 if (!isTailCall) {
3333 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003334 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003335 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003336 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003337 else
Owen Anderson9f944592009-08-11 20:47:22 +00003338 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003339 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003340 DAG.getConstant(ArgOffset, PtrVT));
3341 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003342 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3343 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003344 // Calculate and remember argument location.
3345 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3346 TailCallArguments);
3347}
3348
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003349static
3350void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003351 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003352 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003353 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003354 MachineFunction &MF = DAG.getMachineFunction();
3355
3356 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3357 // might overwrite each other in case of tail call optimization.
3358 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003359 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003360 InFlag = SDValue();
3361 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3362 MemOpChains2, dl);
3363 if (!MemOpChains2.empty())
Owen Anderson9f944592009-08-11 20:47:22 +00003364 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003365 &MemOpChains2[0], MemOpChains2.size());
3366
3367 // Store the return address to the appropriate stack slot.
3368 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3369 isPPC64, isDarwinABI, dl);
3370
3371 // Emit callseq_end just before tailcall node.
3372 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003373 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003374 InFlag = Chain.getValue(1);
3375}
3376
3377static
3378unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003379 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003380 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3381 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003382 const PPCSubtarget &PPCSubTarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003383
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003384 bool isPPC64 = PPCSubTarget.isPPC64();
3385 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3386
Owen Anderson53aa7a92009-08-10 22:56:29 +00003387 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003388 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003389 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003390
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003391 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003392
Torok Edwin31e90d22010-08-04 20:47:44 +00003393 bool needIndirectCall = true;
3394 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003395 // If this is an absolute destination address, use the munged value.
3396 Callee = SDValue(Dest, 0);
Torok Edwin31e90d22010-08-04 20:47:44 +00003397 needIndirectCall = false;
3398 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003399
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003400 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3401 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3402 // Use indirect calls for ALL functions calls in JIT mode, since the
3403 // far-call stubs may be outside relocation limits for a BL instruction.
3404 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3405 unsigned OpFlags = 0;
3406 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyaaba17e2011-07-24 08:22:56 +00003407 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbarcd01ed52011-04-20 00:14:25 +00003408 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003409 (G->getGlobal()->isDeclaration() ||
3410 G->getGlobal()->isWeakForLinker())) {
3411 // PC-relative references to external symbols should go through $stub,
3412 // unless we're building with the leopard linker or later, which
3413 // automatically synthesizes these stubs.
3414 OpFlags = PPCII::MO_DARWIN_STUB;
3415 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003416
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003417 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3418 // every direct call is) turn it into a TargetGlobalAddress /
3419 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin31e90d22010-08-04 20:47:44 +00003420 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003421 Callee.getValueType(),
3422 0, OpFlags);
Torok Edwin31e90d22010-08-04 20:47:44 +00003423 needIndirectCall = false;
Wesley Peck527da1b2010-11-23 03:31:01 +00003424 }
Torok Edwin31e90d22010-08-04 20:47:44 +00003425 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003426
Torok Edwin31e90d22010-08-04 20:47:44 +00003427 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003428 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003429
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003430 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyaaba17e2011-07-24 08:22:56 +00003431 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbarcd01ed52011-04-20 00:14:25 +00003432 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003433 // PC-relative references to external symbols should go through $stub,
3434 // unless we're building with the leopard linker or later, which
3435 // automatically synthesizes these stubs.
3436 OpFlags = PPCII::MO_DARWIN_STUB;
3437 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003438
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003439 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3440 OpFlags);
3441 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003442 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003443
Torok Edwin31e90d22010-08-04 20:47:44 +00003444 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003445 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3446 // to do the call, we can't use PPCISD::CALL.
3447 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003448
3449 if (isSVR4ABI && isPPC64) {
3450 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3451 // entry point, but to the function descriptor (the function entry point
3452 // address is part of the function descriptor though).
3453 // The function descriptor is a three doubleword structure with the
3454 // following fields: function entry point, TOC base address and
3455 // environment pointer.
3456 // Thus for a call through a function pointer, the following actions need
3457 // to be performed:
3458 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003459 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003460 // 2. Load the address of the function entry point from the function
3461 // descriptor.
3462 // 3. Load the TOC of the callee from the function descriptor into r2.
3463 // 4. Load the environment pointer from the function descriptor into
3464 // r11.
3465 // 5. Branch to the function entry point address.
3466 // 6. On return of the callee, the TOC of the caller needs to be
3467 // restored (this is done in FinishCall()).
3468 //
3469 // All those operations are flagged together to ensure that no other
3470 // operations can be scheduled in between. E.g. without flagging the
3471 // operations together, a TOC access in the caller could be scheduled
3472 // between the load of the callee TOC and the branch to the callee, which
3473 // results in the TOC access going through the TOC of the callee instead
3474 // of going through the TOC of the caller, which leads to incorrect code.
3475
3476 // Load the address of the function entry point from the function
3477 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003478 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003479 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3480 InFlag.getNode() ? 3 : 2);
3481 Chain = LoadFuncPtr.getValue(1);
3482 InFlag = LoadFuncPtr.getValue(2);
3483
3484 // Load environment pointer into r11.
3485 // Offset of the environment pointer within the function descriptor.
3486 SDValue PtrOff = DAG.getIntPtrConstant(16);
3487
3488 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3489 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3490 InFlag);
3491 Chain = LoadEnvPtr.getValue(1);
3492 InFlag = LoadEnvPtr.getValue(2);
3493
3494 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3495 InFlag);
3496 Chain = EnvVal.getValue(0);
3497 InFlag = EnvVal.getValue(1);
3498
3499 // Load TOC of the callee into r2. We are using a target-specific load
3500 // with r2 hard coded, because the result of a target-independent load
3501 // would never go directly into r2, since r2 is a reserved register (which
3502 // prevents the register allocator from allocating it), resulting in an
3503 // additional register being allocated and an unnecessary move instruction
3504 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003505 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003506 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3507 Callee, InFlag);
3508 Chain = LoadTOCPtr.getValue(0);
3509 InFlag = LoadTOCPtr.getValue(1);
3510
3511 MTCTROps[0] = Chain;
3512 MTCTROps[1] = LoadFuncPtr;
3513 MTCTROps[2] = InFlag;
3514 }
3515
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003516 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3517 2 + (InFlag.getNode() != 0));
3518 InFlag = Chain.getValue(1);
3519
3520 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003521 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003522 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003523 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003524 CallOpc = PPCISD::BCTRL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003525 Callee.setNode(0);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003526 // Add use of X11 (holding environment pointer)
3527 if (isSVR4ABI && isPPC64)
3528 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003529 // Add CTR register as callee so a bctr can be emitted later.
3530 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003531 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003532 }
3533
3534 // If this is a direct call, pass the chain and the callee.
3535 if (Callee.getNode()) {
3536 Ops.push_back(Chain);
3537 Ops.push_back(Callee);
3538 }
3539 // If this is a tail call add stack pointer delta.
3540 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003541 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003542
3543 // Add argument registers to the end of the list so that they are known live
3544 // into the call.
3545 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3546 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3547 RegsToPass[i].second.getValueType()));
3548
3549 return CallOpc;
3550}
3551
Roman Divacky76293062012-09-18 16:47:58 +00003552static
3553bool isLocalCall(const SDValue &Callee)
3554{
3555 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003556 return !G->getGlobal()->isDeclaration() &&
3557 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003558 return false;
3559}
3560
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003561SDValue
3562PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003563 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003564 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003565 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003566 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003567
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003568 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003569 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003570 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003571 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003572
3573 // Copy all of the result registers out of their specified physreg.
3574 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3575 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003576 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003577
3578 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3579 VA.getLocReg(), VA.getLocVT(), InFlag);
3580 Chain = Val.getValue(1);
3581 InFlag = Val.getValue(2);
3582
3583 switch (VA.getLocInfo()) {
3584 default: llvm_unreachable("Unknown loc info!");
3585 case CCValAssign::Full: break;
3586 case CCValAssign::AExt:
3587 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3588 break;
3589 case CCValAssign::ZExt:
3590 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3591 DAG.getValueType(VA.getValVT()));
3592 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3593 break;
3594 case CCValAssign::SExt:
3595 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3596 DAG.getValueType(VA.getValVT()));
3597 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3598 break;
3599 }
3600
3601 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003602 }
3603
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003604 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003605}
3606
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003607SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003608PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003609 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003610 SelectionDAG &DAG,
3611 SmallVector<std::pair<unsigned, SDValue>, 8>
3612 &RegsToPass,
3613 SDValue InFlag, SDValue Chain,
3614 SDValue &Callee,
3615 int SPDiff, unsigned NumBytes,
3616 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003617 SmallVectorImpl<SDValue> &InVals) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003618 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003619 SmallVector<SDValue, 8> Ops;
3620 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3621 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003622 PPCSubTarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003623
Hal Finkel5ab37802012-08-28 02:10:27 +00003624 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3625 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3626 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3627
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003628 // When performing tail call optimization the callee pops its arguments off
3629 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003630 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003631 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003632 (CallConv == CallingConv::Fast &&
3633 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003634
Roman Divackyef21be22012-03-06 16:41:49 +00003635 // Add a register mask operand representing the call-preserved registers.
3636 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3637 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3638 assert(Mask && "Missing call preserved mask for calling convention");
3639 Ops.push_back(DAG.getRegisterMask(Mask));
3640
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003641 if (InFlag.getNode())
3642 Ops.push_back(InFlag);
3643
3644 // Emit tail call.
3645 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003646 assert(((Callee.getOpcode() == ISD::Register &&
3647 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3648 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3649 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3650 isa<ConstantSDNode>(Callee)) &&
3651 "Expecting an global address, external symbol, absolute value or register");
3652
Owen Anderson9f944592009-08-11 20:47:22 +00003653 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003654 }
3655
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003656 // Add a NOP immediately after the branch instruction when using the 64-bit
3657 // SVR4 ABI. At link time, if caller and callee are in a different module and
3658 // thus have a different TOC, the call will be replaced with a call to a stub
3659 // function which saves the current TOC, loads the TOC of the callee and
3660 // branches to the callee. The NOP will be replaced with a load instruction
3661 // which restores the TOC of the caller from the TOC save slot of the current
3662 // stack frame. If caller and callee belong to the same module (and have the
3663 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003664
3665 bool needsTOCRestore = false;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003666 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003667 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003668 // This is a call through a function pointer.
3669 // Restore the caller TOC from the save area into R2.
3670 // See PrepareCall() for more information about calls through function
3671 // pointers in the 64-bit SVR4 ABI.
3672 // We are using a target-specific load with r2 hard coded, because the
3673 // result of a target-independent load would never go directly into r2,
3674 // since r2 is a reserved register (which prevents the register allocator
3675 // from allocating it), resulting in an additional register being
3676 // allocated and an unnecessary move instruction being generated.
Hal Finkel51861b42012-03-31 14:45:15 +00003677 needsTOCRestore = true;
Bill Schmidtcea15962013-09-26 17:09:28 +00003678 } else if ((CallOpc == PPCISD::CALL) &&
3679 (!isLocalCall(Callee) ||
3680 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003681 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003682 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller79fef932009-12-18 13:00:15 +00003683 }
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003684 }
3685
Hal Finkel51861b42012-03-31 14:45:15 +00003686 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3687 InFlag = Chain.getValue(1);
3688
3689 if (needsTOCRestore) {
3690 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3691 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3692 InFlag = Chain.getValue(1);
3693 }
3694
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003695 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3696 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003697 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003698 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003699 InFlag = Chain.getValue(1);
3700
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003701 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3702 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003703}
3704
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003705SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003706PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003707 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003708 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003709 SDLoc &dl = CLI.DL;
3710 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3711 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3712 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003713 SDValue Chain = CLI.Chain;
3714 SDValue Callee = CLI.Callee;
3715 bool &isTailCall = CLI.IsTailCall;
3716 CallingConv::ID CallConv = CLI.CallConv;
3717 bool isVarArg = CLI.IsVarArg;
3718
Evan Cheng67a69dd2010-01-27 00:07:07 +00003719 if (isTailCall)
3720 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3721 Ins, DAG);
3722
Reid Kleckner5772b772014-04-24 20:14:34 +00003723 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3724 report_fatal_error("failed to perform tail call elimination on a call "
3725 "site marked musttail");
3726
Bill Schmidt57d6de52012-10-23 15:51:16 +00003727 if (PPCSubTarget.isSVR4ABI()) {
3728 if (PPCSubTarget.isPPC64())
3729 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3730 isTailCall, Outs, OutVals, Ins,
3731 dl, DAG, InVals);
3732 else
3733 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3734 isTailCall, Outs, OutVals, Ins,
3735 dl, DAG, InVals);
3736 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003737
Bill Schmidt57d6de52012-10-23 15:51:16 +00003738 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3739 isTailCall, Outs, OutVals, Ins,
3740 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003741}
3742
3743SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003744PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3745 CallingConv::ID CallConv, bool isVarArg,
3746 bool isTailCall,
3747 const SmallVectorImpl<ISD::OutputArg> &Outs,
3748 const SmallVectorImpl<SDValue> &OutVals,
3749 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003750 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003751 SmallVectorImpl<SDValue> &InVals) const {
3752 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003753 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003754
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003755 assert((CallConv == CallingConv::C ||
3756 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003757
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003758 unsigned PtrByteSize = 4;
3759
3760 MachineFunction &MF = DAG.getMachineFunction();
3761
3762 // Mark this function as potentially containing a function that contains a
3763 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3764 // and restoring the callers stack pointer in this functions epilog. This is
3765 // done because by tail calling the called function might overwrite the value
3766 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003767 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3768 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003769 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003770
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003771 // Count how many bytes are to be pushed on the stack, including the linkage
3772 // area, parameter list area and the part of the local variable space which
3773 // contains copies of aggregates which are passed by value.
3774
3775 // Assign locations to all of the outgoing arguments.
3776 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003777 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003778 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003779
3780 // Reserve space for the linkage area on the stack.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003781 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003782
3783 if (isVarArg) {
3784 // Handle fixed and variable vector arguments differently.
3785 // Fixed vector arguments go into registers as long as registers are
3786 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003787 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003788
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003789 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00003790 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003791 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003792 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00003793
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003794 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00003795 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3796 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003797 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00003798 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3799 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003800 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003801
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003802 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003803#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00003804 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00003805 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003806#endif
Torok Edwinfbcc6632009-07-14 16:55:14 +00003807 llvm_unreachable(0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003808 }
3809 }
3810 } else {
3811 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00003812 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003813 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003814
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003815 // Assign locations to all of the outgoing aggregate by value arguments.
3816 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003817 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003818 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003819
3820 // Reserve stack space for the allocations in CCInfo.
3821 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3822
Bill Schmidtef17c142013-02-06 17:33:58 +00003823 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003824
3825 // Size of the linkage area, parameter list area and the part of the local
3826 // space variable where copies of aggregates which are passed by value are
3827 // stored.
3828 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003829
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003830 // Calculate by how many bytes the stack has to be adjusted in case of tail
3831 // call optimization.
3832 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3833
3834 // Adjust the stack pointer for the new arguments...
3835 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00003836 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3837 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003838 SDValue CallSeqStart = Chain;
3839
3840 // Load the return address and frame pointer so it can be moved somewhere else
3841 // later.
3842 SDValue LROp, FPOp;
3843 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3844 dl);
3845
3846 // Set up a copy of the stack pointer for use loading and storing any
3847 // arguments that may not fit in the registers available for argument
3848 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00003849 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00003850
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003851 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3852 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3853 SmallVector<SDValue, 8> MemOpChains;
3854
Roman Divacky71038e72011-08-30 17:04:16 +00003855 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003856 // Walk the register/memloc assignments, inserting copies/loads.
3857 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3858 i != e;
3859 ++i) {
3860 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003861 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003862 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00003863
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003864 if (Flags.isByVal()) {
3865 // Argument is an aggregate which is passed by value, thus we need to
3866 // create a copy of it in the local variable space of the current stack
3867 // frame (which is the stack frame of the caller) and pass the address of
3868 // this copy to the callee.
3869 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3870 CCValAssign &ByValVA = ByValArgLocs[j++];
3871 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00003872
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003873 // Memory reserved in the local variable space of the callers stack frame.
3874 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003875
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003876 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3877 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00003878
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003879 // Create a copy of the argument in the local area of the current
3880 // stack frame.
3881 SDValue MemcpyCall =
3882 CreateCopyOfByValArgument(Arg, PtrOff,
3883 CallSeqStart.getNode()->getOperand(0),
3884 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00003885
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003886 // This must go outside the CALLSEQ_START..END.
3887 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00003888 CallSeqStart.getNode()->getOperand(1),
3889 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003890 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3891 NewCallSeqStart.getNode());
3892 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00003893
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003894 // Pass the address of the aggregate copy on the stack either in a
3895 // physical register or in the parameter list area of the current stack
3896 // frame to the callee.
3897 Arg = PtrOff;
3898 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003899
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003900 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00003901 if (Arg.getValueType() == MVT::i1)
3902 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
3903
Roman Divacky71038e72011-08-30 17:04:16 +00003904 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003905 // Put argument in a physical register.
3906 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3907 } else {
3908 // Put argument in the parameter list area of the current stack frame.
3909 assert(VA.isMemLoc());
3910 unsigned LocMemOffset = VA.getLocMemOffset();
3911
3912 if (!isTailCall) {
3913 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3914 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3915
3916 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00003917 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00003918 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003919 } else {
3920 // Calculate and remember argument location.
3921 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3922 TailCallArguments);
3923 }
3924 }
3925 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003926
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003927 if (!MemOpChains.empty())
Owen Anderson9f944592009-08-11 20:47:22 +00003928 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003929 &MemOpChains[0], MemOpChains.size());
Wesley Peck527da1b2010-11-23 03:31:01 +00003930
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003931 // Build a sequence of copy-to-reg nodes chained together with token chain
3932 // and flag operands which copy the outgoing args into the appropriate regs.
3933 SDValue InFlag;
3934 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3935 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3936 RegsToPass[i].second, InFlag);
3937 InFlag = Chain.getValue(1);
3938 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003939
Hal Finkel5ab37802012-08-28 02:10:27 +00003940 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3941 // registers.
3942 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00003943 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3944 SDValue Ops[] = { Chain, InFlag };
3945
Hal Finkel5ab37802012-08-28 02:10:27 +00003946 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumiac490292012-08-30 15:52:29 +00003947 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3948
Hal Finkel5ab37802012-08-28 02:10:27 +00003949 InFlag = Chain.getValue(1);
3950 }
3951
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003952 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003953 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3954 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003955
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003956 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3957 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3958 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003959}
3960
Bill Schmidt57d6de52012-10-23 15:51:16 +00003961// Copy an argument into memory, being careful to do this outside the
3962// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003963SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00003964PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3965 SDValue CallSeqStart,
3966 ISD::ArgFlagsTy Flags,
3967 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003968 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00003969 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3970 CallSeqStart.getNode()->getOperand(0),
3971 Flags, DAG, dl);
3972 // The MEMCPY must go outside the CALLSEQ_START..END.
3973 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00003974 CallSeqStart.getNode()->getOperand(1),
3975 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00003976 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3977 NewCallSeqStart.getNode());
3978 return NewCallSeqStart;
3979}
3980
3981SDValue
3982PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003983 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003984 bool isTailCall,
3985 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003986 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003987 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003988 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003989 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003990
Bill Schmidt57d6de52012-10-23 15:51:16 +00003991 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003992
Bill Schmidt57d6de52012-10-23 15:51:16 +00003993 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3994 unsigned PtrByteSize = 8;
3995
3996 MachineFunction &MF = DAG.getMachineFunction();
3997
3998 // Mark this function as potentially containing a function that contains a
3999 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4000 // and restoring the callers stack pointer in this functions epilog. This is
4001 // done because by tail calling the called function might overwrite the value
4002 // in this function's (MF) stack pointer stack slot 0(SP).
4003 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4004 CallConv == CallingConv::Fast)
4005 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4006
4007 unsigned nAltivecParamsAtEnd = 0;
4008
4009 // Count how many bytes are to be pushed on the stack, including the linkage
4010 // area, and parameter passing area. We start with at least 48 bytes, which
4011 // is reserved space for [SP][CR][LR][3 x unused].
4012 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
4013 // of this call.
4014 unsigned NumBytes =
4015 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
4016 Outs, OutVals, nAltivecParamsAtEnd);
4017
4018 // Calculate by how many bytes the stack has to be adjusted in case of tail
4019 // call optimization.
4020 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4021
4022 // To protect arguments on the stack from being clobbered in a tail call,
4023 // force all the loads to happen before doing any other lowering.
4024 if (isTailCall)
4025 Chain = DAG.getStackArgumentTokenFactor(Chain);
4026
4027 // Adjust the stack pointer for the new arguments...
4028 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004029 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4030 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004031 SDValue CallSeqStart = Chain;
4032
4033 // Load the return address and frame pointer so it can be move somewhere else
4034 // later.
4035 SDValue LROp, FPOp;
4036 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4037 dl);
4038
4039 // Set up a copy of the stack pointer for use loading and storing any
4040 // arguments that may not fit in the registers available for argument
4041 // passing.
4042 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4043
4044 // Figure out which arguments are going to go in registers, and which in
4045 // memory. Also, if this is a vararg function, floating point operations
4046 // must be stored to our stack, and loaded into integer regs as well, if
4047 // any integer regs are available for argument passing.
4048 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
4049 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
4050
Craig Topper840beec2014-04-04 05:16:06 +00004051 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004052 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4053 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4054 };
Craig Topper840beec2014-04-04 05:16:06 +00004055 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004056
Craig Topper840beec2014-04-04 05:16:06 +00004057 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004058 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4059 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4060 };
Craig Topper840beec2014-04-04 05:16:06 +00004061 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004062 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4063 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4064 };
4065
Bill Schmidt57d6de52012-10-23 15:51:16 +00004066 const unsigned NumGPRs = array_lengthof(GPR);
4067 const unsigned NumFPRs = 13;
4068 const unsigned NumVRs = array_lengthof(VR);
4069
4070 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4071 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4072
4073 SmallVector<SDValue, 8> MemOpChains;
4074 for (unsigned i = 0; i != NumOps; ++i) {
4075 SDValue Arg = OutVals[i];
4076 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4077
4078 // PtrOff will be used to store the current argument to the stack if a
4079 // register cannot be found for it.
4080 SDValue PtrOff;
4081
4082 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4083
4084 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4085
4086 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004087 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004088 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4089 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4090 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4091 }
4092
4093 // FIXME memcpy is used way more than necessary. Correctness first.
4094 // Note: "by value" is code for passing a structure by value, not
4095 // basic types.
4096 if (Flags.isByVal()) {
4097 // Note: Size includes alignment padding, so
4098 // struct x { short a; char b; }
4099 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4100 // These are the proper values we need for right-justifying the
4101 // aggregate in a parameter register.
4102 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004103
4104 // An empty aggregate parameter takes up no storage and no
4105 // registers.
4106 if (Size == 0)
4107 continue;
4108
Hal Finkel262a2242013-09-12 23:20:06 +00004109 unsigned BVAlign = Flags.getByValAlign();
4110 if (BVAlign > 8) {
4111 if (BVAlign % PtrByteSize != 0)
4112 llvm_unreachable(
4113 "ByVal alignment is not a multiple of the pointer size");
4114
4115 ArgOffset = ((ArgOffset+BVAlign-1)/BVAlign)*BVAlign;
4116 }
4117
Bill Schmidt57d6de52012-10-23 15:51:16 +00004118 // All aggregates smaller than 8 bytes must be passed right-justified.
4119 if (Size==1 || Size==2 || Size==4) {
4120 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4121 if (GPR_idx != NumGPRs) {
4122 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4123 MachinePointerInfo(), VT,
4124 false, false, 0);
4125 MemOpChains.push_back(Load.getValue(1));
4126 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4127
4128 ArgOffset += PtrByteSize;
4129 continue;
4130 }
4131 }
4132
4133 if (GPR_idx == NumGPRs && Size < 8) {
4134 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4135 PtrOff.getValueType());
4136 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4137 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4138 CallSeqStart,
4139 Flags, DAG, dl);
4140 ArgOffset += PtrByteSize;
4141 continue;
4142 }
4143 // Copy entire object into memory. There are cases where gcc-generated
4144 // code assumes it is there, even if it could be put entirely into
4145 // registers. (This is not what the doc says.)
4146
4147 // FIXME: The above statement is likely due to a misunderstanding of the
4148 // documents. All arguments must be copied into the parameter area BY
4149 // THE CALLEE in the event that the callee takes the address of any
4150 // formal argument. That has not yet been implemented. However, it is
4151 // reasonable to use the stack area as a staging area for the register
4152 // load.
4153
4154 // Skip this for small aggregates, as we will use the same slot for a
4155 // right-justified copy, below.
4156 if (Size >= 8)
4157 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4158 CallSeqStart,
4159 Flags, DAG, dl);
4160
4161 // When a register is available, pass a small aggregate right-justified.
4162 if (Size < 8 && GPR_idx != NumGPRs) {
4163 // The easiest way to get this right-justified in a register
4164 // is to copy the structure into the rightmost portion of a
4165 // local variable slot, then load the whole slot into the
4166 // register.
4167 // FIXME: The memcpy seems to produce pretty awful code for
4168 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004169 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004170 // parameter save area instead of a new local variable.
4171 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4172 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4173 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4174 CallSeqStart,
4175 Flags, DAG, dl);
4176
4177 // Load the slot into the register.
4178 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4179 MachinePointerInfo(),
4180 false, false, false, 0);
4181 MemOpChains.push_back(Load.getValue(1));
4182 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4183
4184 // Done with this argument.
4185 ArgOffset += PtrByteSize;
4186 continue;
4187 }
4188
4189 // For aggregates larger than PtrByteSize, copy the pieces of the
4190 // object that fit into registers from the parameter save area.
4191 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4192 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4193 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4194 if (GPR_idx != NumGPRs) {
4195 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4196 MachinePointerInfo(),
4197 false, false, false, 0);
4198 MemOpChains.push_back(Load.getValue(1));
4199 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4200 ArgOffset += PtrByteSize;
4201 } else {
4202 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4203 break;
4204 }
4205 }
4206 continue;
4207 }
4208
Craig Topper56710102013-08-15 02:33:50 +00004209 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004210 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004211 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004212 case MVT::i32:
4213 case MVT::i64:
4214 if (GPR_idx != NumGPRs) {
4215 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
4216 } else {
4217 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4218 true, isTailCall, false, MemOpChains,
4219 TailCallArguments, dl);
4220 }
4221 ArgOffset += PtrByteSize;
4222 break;
4223 case MVT::f32:
4224 case MVT::f64:
4225 if (FPR_idx != NumFPRs) {
4226 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4227
4228 if (isVarArg) {
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004229 // A single float or an aggregate containing only a single float
4230 // must be passed right-justified in the stack doubleword, and
4231 // in the GPR, if one is available.
4232 SDValue StoreOff;
Craig Topper56710102013-08-15 02:33:50 +00004233 if (Arg.getSimpleValueType().SimpleTy == MVT::f32) {
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004234 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4235 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4236 } else
4237 StoreOff = PtrOff;
4238
4239 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004240 MachinePointerInfo(), false, false, 0);
4241 MemOpChains.push_back(Store);
4242
4243 // Float varargs are always shadowed in available integer registers
4244 if (GPR_idx != NumGPRs) {
4245 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4246 MachinePointerInfo(), false, false,
4247 false, 0);
4248 MemOpChains.push_back(Load.getValue(1));
4249 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4250 }
4251 } else if (GPR_idx != NumGPRs)
4252 // If we have any FPRs remaining, we may also have GPRs remaining.
4253 ++GPR_idx;
4254 } else {
4255 // Single-precision floating-point values are mapped to the
4256 // second (rightmost) word of the stack doubleword.
4257 if (Arg.getValueType() == MVT::f32) {
4258 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4259 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4260 }
4261
4262 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4263 true, isTailCall, false, MemOpChains,
4264 TailCallArguments, dl);
4265 }
4266 ArgOffset += 8;
4267 break;
4268 case MVT::v4f32:
4269 case MVT::v4i32:
4270 case MVT::v8i16:
4271 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004272 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004273 case MVT::v2i64:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004274 if (isVarArg) {
4275 // These go aligned on the stack, or in the corresponding R registers
4276 // when within range. The Darwin PPC ABI doc claims they also go in
4277 // V registers; in fact gcc does this only for arguments that are
4278 // prototyped, not for those that match the ... We do it for all
4279 // arguments, seems to work.
4280 while (ArgOffset % 16 !=0) {
4281 ArgOffset += PtrByteSize;
4282 if (GPR_idx != NumGPRs)
4283 GPR_idx++;
4284 }
4285 // We could elide this store in the case where the object fits
4286 // entirely in R registers. Maybe later.
4287 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4288 DAG.getConstant(ArgOffset, PtrVT));
4289 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4290 MachinePointerInfo(), false, false, 0);
4291 MemOpChains.push_back(Store);
4292 if (VR_idx != NumVRs) {
4293 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4294 MachinePointerInfo(),
4295 false, false, false, 0);
4296 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004297
4298 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4299 Arg.getSimpleValueType() == MVT::v2i64) ?
4300 VSRH[VR_idx] : VR[VR_idx];
4301 ++VR_idx;
4302
4303 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004304 }
4305 ArgOffset += 16;
4306 for (unsigned i=0; i<16; i+=PtrByteSize) {
4307 if (GPR_idx == NumGPRs)
4308 break;
4309 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4310 DAG.getConstant(i, PtrVT));
4311 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4312 false, false, false, 0);
4313 MemOpChains.push_back(Load.getValue(1));
4314 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4315 }
4316 break;
4317 }
4318
4319 // Non-varargs Altivec params generally go in registers, but have
4320 // stack space allocated at the end.
4321 if (VR_idx != NumVRs) {
4322 // Doesn't have GPR space allocated.
Hal Finkel7811c612014-03-28 19:58:11 +00004323 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4324 Arg.getSimpleValueType() == MVT::v2i64) ?
4325 VSRH[VR_idx] : VR[VR_idx];
4326 ++VR_idx;
4327
4328 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004329 } else {
4330 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4331 true, isTailCall, true, MemOpChains,
4332 TailCallArguments, dl);
4333 ArgOffset += 16;
4334 }
4335 break;
4336 }
4337 }
4338
4339 if (!MemOpChains.empty())
4340 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4341 &MemOpChains[0], MemOpChains.size());
4342
4343 // Check if this is an indirect call (MTCTR/BCTRL).
4344 // See PrepareCall() for more information about calls through function
4345 // pointers in the 64-bit SVR4 ABI.
4346 if (!isTailCall &&
4347 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4348 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4349 !isBLACompatibleAddress(Callee, DAG)) {
4350 // Load r2 into a virtual register and store it to the TOC save area.
4351 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4352 // TOC save area offset.
4353 SDValue PtrOff = DAG.getIntPtrConstant(40);
4354 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4355 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4356 false, false, 0);
4357 // R12 must contain the address of an indirect callee. This does not
4358 // mean the MTCTR instruction must use R12; it's easier to model this
4359 // as an extra parameter, so do that.
4360 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4361 }
4362
4363 // Build a sequence of copy-to-reg nodes chained together with token chain
4364 // and flag operands which copy the outgoing args into the appropriate regs.
4365 SDValue InFlag;
4366 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4367 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4368 RegsToPass[i].second, InFlag);
4369 InFlag = Chain.getValue(1);
4370 }
4371
4372 if (isTailCall)
4373 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4374 FPOp, true, TailCallArguments);
4375
4376 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4377 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4378 Ins, InVals);
4379}
4380
4381SDValue
4382PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4383 CallingConv::ID CallConv, bool isVarArg,
4384 bool isTailCall,
4385 const SmallVectorImpl<ISD::OutputArg> &Outs,
4386 const SmallVectorImpl<SDValue> &OutVals,
4387 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004388 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004389 SmallVectorImpl<SDValue> &InVals) const {
4390
4391 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004392
Owen Anderson53aa7a92009-08-10 22:56:29 +00004393 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004394 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004395 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004396
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004397 MachineFunction &MF = DAG.getMachineFunction();
4398
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004399 // Mark this function as potentially containing a function that contains a
4400 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4401 // and restoring the callers stack pointer in this functions epilog. This is
4402 // done because by tail calling the called function might overwrite the value
4403 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004404 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4405 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004406 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4407
4408 unsigned nAltivecParamsAtEnd = 0;
4409
Chris Lattneraa40ec12006-05-16 22:56:08 +00004410 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004411 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004412 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004413 unsigned NumBytes =
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004414 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004415 Outs, OutVals,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004416 nAltivecParamsAtEnd);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004417
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004418 // Calculate by how many bytes the stack has to be adjusted in case of tail
4419 // call optimization.
4420 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004421
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004422 // To protect arguments on the stack from being clobbered in a tail call,
4423 // force all the loads to happen before doing any other lowering.
4424 if (isTailCall)
4425 Chain = DAG.getStackArgumentTokenFactor(Chain);
4426
Chris Lattnerb7552a82006-05-17 00:15:40 +00004427 // Adjust the stack pointer for the new arguments...
4428 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004429 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4430 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004431 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004432
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004433 // Load the return address and frame pointer so it can be move somewhere else
4434 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004435 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004436 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4437 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004438
Chris Lattnerb7552a82006-05-17 00:15:40 +00004439 // Set up a copy of the stack pointer for use loading and storing any
4440 // arguments that may not fit in the registers available for argument
4441 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004442 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004443 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004444 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004445 else
Owen Anderson9f944592009-08-11 20:47:22 +00004446 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004447
Chris Lattnerb7552a82006-05-17 00:15:40 +00004448 // Figure out which arguments are going to go in registers, and which in
4449 // memory. Also, if this is a vararg function, floating point operations
4450 // must be stored to our stack, and loaded into integer regs as well, if
4451 // any integer regs are available for argument passing.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004452 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004453 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004454
Craig Topper840beec2014-04-04 05:16:06 +00004455 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004456 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4457 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4458 };
Craig Topper840beec2014-04-04 05:16:06 +00004459 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004460 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4461 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4462 };
Craig Topper840beec2014-04-04 05:16:06 +00004463 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004464
Craig Topper840beec2014-04-04 05:16:06 +00004465 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004466 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4467 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4468 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004469 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004470 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004471 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004472
Craig Topper840beec2014-04-04 05:16:06 +00004473 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004474
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004475 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004476 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4477
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004478 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004479 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004480 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004481 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004482
Chris Lattnerb7552a82006-05-17 00:15:40 +00004483 // PtrOff will be used to store the current argument to the stack if a
4484 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004485 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004486
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004487 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004488
Dale Johannesen679073b2009-02-04 02:34:38 +00004489 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004490
4491 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004492 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004493 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4494 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004495 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004496 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004497
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004498 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004499 // Note: "by value" is code for passing a structure by value, not
4500 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004501 if (Flags.isByVal()) {
4502 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004503 // Very small objects are passed right-justified. Everything else is
4504 // passed left-justified.
4505 if (Size==1 || Size==2) {
4506 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004507 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004508 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004509 MachinePointerInfo(), VT,
4510 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004511 MemOpChains.push_back(Load.getValue(1));
4512 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004513
4514 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004515 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004516 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4517 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004518 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004519 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4520 CallSeqStart,
4521 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004522 ArgOffset += PtrByteSize;
4523 }
4524 continue;
4525 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004526 // Copy entire object into memory. There are cases where gcc-generated
4527 // code assumes it is there, even if it could be put entirely into
4528 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004529 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4530 CallSeqStart,
4531 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004532
4533 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4534 // copy the pieces of the object that fit into registers from the
4535 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004536 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004537 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004538 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004539 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004540 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4541 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004542 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004543 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004544 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004545 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004546 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004547 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004548 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004549 }
4550 }
4551 continue;
4552 }
4553
Craig Topper56710102013-08-15 02:33:50 +00004554 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004555 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004556 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004557 case MVT::i32:
4558 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004559 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004560 if (Arg.getValueType() == MVT::i1)
4561 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4562
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004563 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004564 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004565 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4566 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004567 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004568 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004569 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004570 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004571 case MVT::f32:
4572 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004573 if (FPR_idx != NumFPRs) {
4574 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4575
Chris Lattnerb7552a82006-05-17 00:15:40 +00004576 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004577 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4578 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004579 MemOpChains.push_back(Store);
4580
Chris Lattnerb7552a82006-05-17 00:15:40 +00004581 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004582 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004583 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004584 MachinePointerInfo(), false, false,
4585 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004586 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004587 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004588 }
Owen Anderson9f944592009-08-11 20:47:22 +00004589 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004590 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004591 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004592 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4593 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004594 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004595 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004596 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004597 }
4598 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004599 // If we have any FPRs remaining, we may also have GPRs remaining.
4600 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4601 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004602 if (GPR_idx != NumGPRs)
4603 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004604 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004605 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4606 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004607 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004608 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004609 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4610 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004611 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004612 if (isPPC64)
4613 ArgOffset += 8;
4614 else
Owen Anderson9f944592009-08-11 20:47:22 +00004615 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004616 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004617 case MVT::v4f32:
4618 case MVT::v4i32:
4619 case MVT::v8i16:
4620 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004621 if (isVarArg) {
4622 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004623 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004624 // V registers; in fact gcc does this only for arguments that are
4625 // prototyped, not for those that match the ... We do it for all
4626 // arguments, seems to work.
4627 while (ArgOffset % 16 !=0) {
4628 ArgOffset += PtrByteSize;
4629 if (GPR_idx != NumGPRs)
4630 GPR_idx++;
4631 }
4632 // We could elide this store in the case where the object fits
4633 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004634 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004635 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004636 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4637 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004638 MemOpChains.push_back(Store);
4639 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004640 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004641 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004642 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004643 MemOpChains.push_back(Load.getValue(1));
4644 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4645 }
4646 ArgOffset += 16;
4647 for (unsigned i=0; i<16; i+=PtrByteSize) {
4648 if (GPR_idx == NumGPRs)
4649 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004650 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004651 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004652 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004653 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004654 MemOpChains.push_back(Load.getValue(1));
4655 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4656 }
4657 break;
4658 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004659
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004660 // Non-varargs Altivec params generally go in registers, but have
4661 // stack space allocated at the end.
4662 if (VR_idx != NumVRs) {
4663 // Doesn't have GPR space allocated.
4664 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4665 } else if (nAltivecParamsAtEnd==0) {
4666 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004667 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4668 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004669 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004670 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004671 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004672 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004673 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004674 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004675 // If all Altivec parameters fit in registers, as they usually do,
4676 // they get stack space following the non-Altivec parameters. We
4677 // don't track this here because nobody below needs it.
4678 // If there are more Altivec parameters than fit in registers emit
4679 // the stores here.
4680 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4681 unsigned j = 0;
4682 // Offset is aligned; skip 1st 12 params which go in V registers.
4683 ArgOffset = ((ArgOffset+15)/16)*16;
4684 ArgOffset += 12*16;
4685 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004686 SDValue Arg = OutVals[i];
4687 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00004688 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4689 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004690 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004691 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004692 // We are emitting Altivec params in order.
4693 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4694 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004695 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004696 ArgOffset += 16;
4697 }
4698 }
4699 }
4700 }
4701
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004702 if (!MemOpChains.empty())
Owen Anderson9f944592009-08-11 20:47:22 +00004703 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnered728e82006-08-11 17:38:39 +00004704 &MemOpChains[0], MemOpChains.size());
Scott Michelcf0da6c2009-02-17 22:15:04 +00004705
Dale Johannesen90eab672010-03-09 20:15:42 +00004706 // On Darwin, R12 must contain the address of an indirect callee. This does
4707 // not mean the MTCTR instruction must use R12; it's easier to model this as
4708 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00004709 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00004710 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4711 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4712 !isBLACompatibleAddress(Callee, DAG))
4713 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4714 PPC::R12), Callee));
4715
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004716 // Build a sequence of copy-to-reg nodes chained together with token chain
4717 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004718 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004719 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00004720 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00004721 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004722 InFlag = Chain.getValue(1);
4723 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00004724
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004725 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004726 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4727 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004728
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004729 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4730 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4731 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00004732}
4733
Hal Finkel450128a2011-10-14 19:51:36 +00004734bool
4735PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4736 MachineFunction &MF, bool isVarArg,
4737 const SmallVectorImpl<ISD::OutputArg> &Outs,
4738 LLVMContext &Context) const {
4739 SmallVector<CCValAssign, 16> RVLocs;
4740 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4741 RVLocs, Context);
4742 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4743}
4744
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004745SDValue
4746PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004747 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004748 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004749 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004750 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004751
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004752 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004753 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00004754 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004755 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004756
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004757 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004758 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004759
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004760 // Copy the result values into the output registers.
4761 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4762 CCValAssign &VA = RVLocs[i];
4763 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00004764
4765 SDValue Arg = OutVals[i];
4766
4767 switch (VA.getLocInfo()) {
4768 default: llvm_unreachable("Unknown loc info!");
4769 case CCValAssign::Full: break;
4770 case CCValAssign::AExt:
4771 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4772 break;
4773 case CCValAssign::ZExt:
4774 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4775 break;
4776 case CCValAssign::SExt:
4777 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4778 break;
4779 }
4780
4781 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004782 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004783 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004784 }
4785
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004786 RetOps[0] = Chain; // Update chain.
4787
4788 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00004789 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004790 RetOps.push_back(Flag);
4791
4792 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4793 &RetOps[0], RetOps.size());
Chris Lattner4211ca92006-04-14 06:01:58 +00004794}
4795
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004796SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004797 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00004798 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004799 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004800
Jim Laskeye4f4d042006-12-04 22:04:42 +00004801 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00004802 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00004803
4804 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00004805 bool isPPC64 = Subtarget.isPPC64();
4806 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004807 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00004808
4809 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004810 SDValue Chain = Op.getOperand(0);
4811 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004812
Jim Laskeye4f4d042006-12-04 22:04:42 +00004813 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00004814 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4815 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004816 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004817
Jim Laskeye4f4d042006-12-04 22:04:42 +00004818 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00004819 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004820
Jim Laskeye4f4d042006-12-04 22:04:42 +00004821 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00004822 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004823 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00004824}
4825
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004826
4827
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004828SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004829PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00004830 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesen86dcae12009-11-24 01:09:07 +00004831 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004832 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004833 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004834
4835 // Get current frame pointer save index. The users of this index will be
4836 // primarily DYNALLOC instructions.
4837 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4838 int RASI = FI->getReturnAddrSaveIndex();
4839
4840 // If the frame pointer save index hasn't been defined yet.
4841 if (!RASI) {
4842 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004843 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004844 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00004845 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004846 // Save the result.
4847 FI->setReturnAddrSaveIndex(RASI);
4848 }
4849 return DAG.getFrameIndex(RASI, PtrVT);
4850}
4851
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004852SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004853PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4854 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesen86dcae12009-11-24 01:09:07 +00004855 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004856 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004857 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00004858
4859 // Get current frame pointer save index. The users of this index will be
4860 // primarily DYNALLOC instructions.
4861 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4862 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004863
Jim Laskey48850c12006-11-16 22:43:37 +00004864 // If the frame pointer save index hasn't been defined yet.
4865 if (!FPSI) {
4866 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004867 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004868 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004869
Jim Laskey48850c12006-11-16 22:43:37 +00004870 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00004871 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00004872 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004873 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00004874 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004875 return DAG.getFrameIndex(FPSI, PtrVT);
4876}
Jim Laskey48850c12006-11-16 22:43:37 +00004877
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004878SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004879 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004880 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00004881 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004882 SDValue Chain = Op.getOperand(0);
4883 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004884 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004885
Jim Laskey48850c12006-11-16 22:43:37 +00004886 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00004887 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00004888 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00004889 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00004890 DAG.getConstant(0, PtrVT), Size);
4891 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004892 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00004893 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004894 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00004895 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00004896 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey48850c12006-11-16 22:43:37 +00004897}
4898
Hal Finkel756810f2013-03-21 21:37:52 +00004899SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4900 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004901 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00004902 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4903 DAG.getVTList(MVT::i32, MVT::Other),
4904 Op.getOperand(0), Op.getOperand(1));
4905}
4906
4907SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4908 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004909 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00004910 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4911 Op.getOperand(0), Op.getOperand(1));
4912}
4913
Hal Finkel940ab932014-02-28 00:27:01 +00004914SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
4915 assert(Op.getValueType() == MVT::i1 &&
4916 "Custom lowering only for i1 loads");
4917
4918 // First, load 8 bits into 32 bits, then truncate to 1 bit.
4919
4920 SDLoc dl(Op);
4921 LoadSDNode *LD = cast<LoadSDNode>(Op);
4922
4923 SDValue Chain = LD->getChain();
4924 SDValue BasePtr = LD->getBasePtr();
4925 MachineMemOperand *MMO = LD->getMemOperand();
4926
4927 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
4928 BasePtr, MVT::i8, MMO);
4929 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
4930
4931 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
4932 return DAG.getMergeValues(Ops, 2, dl);
4933}
4934
4935SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
4936 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
4937 "Custom lowering only for i1 stores");
4938
4939 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
4940
4941 SDLoc dl(Op);
4942 StoreSDNode *ST = cast<StoreSDNode>(Op);
4943
4944 SDValue Chain = ST->getChain();
4945 SDValue BasePtr = ST->getBasePtr();
4946 SDValue Value = ST->getValue();
4947 MachineMemOperand *MMO = ST->getMemOperand();
4948
4949 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
4950 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
4951}
4952
4953// FIXME: Remove this once the ANDI glue bug is fixed:
4954SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
4955 assert(Op.getValueType() == MVT::i1 &&
4956 "Custom lowering only for i1 results");
4957
4958 SDLoc DL(Op);
4959 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
4960 Op.getOperand(0));
4961}
4962
Chris Lattner4211ca92006-04-14 06:01:58 +00004963/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4964/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004965SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00004966 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00004967 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4968 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00004969 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004970
Hal Finkel81f87992013-04-07 22:11:09 +00004971 // We might be able to do better than this under some circumstances, but in
4972 // general, fsel-based lowering of select is a finite-math-only optimization.
4973 // For more information, see section F.3 of the 2.06 ISA specification.
4974 if (!DAG.getTarget().Options.NoInfsFPMath ||
4975 !DAG.getTarget().Options.NoNaNsFPMath)
4976 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004977
Hal Finkel81f87992013-04-07 22:11:09 +00004978 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004979
Owen Anderson53aa7a92009-08-10 22:56:29 +00004980 EVT ResVT = Op.getValueType();
4981 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004982 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4983 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004984 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004985
Chris Lattner4211ca92006-04-14 06:01:58 +00004986 // If the RHS of the comparison is a 0.0, we don't need to do the
4987 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00004988 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00004989 if (isFloatingPointZero(RHS))
4990 switch (CC) {
4991 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00004992 case ISD::SETNE:
4993 std::swap(TV, FV);
4994 case ISD::SETEQ:
4995 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4996 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4997 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4998 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4999 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5000 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5001 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005002 case ISD::SETULT:
5003 case ISD::SETLT:
5004 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005005 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005006 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005007 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5008 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005009 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005010 case ISD::SETUGT:
5011 case ISD::SETGT:
5012 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005013 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005014 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005015 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5016 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005017 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005018 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005019 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005020
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005021 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005022 switch (CC) {
5023 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005024 case ISD::SETNE:
5025 std::swap(TV, FV);
5026 case ISD::SETEQ:
5027 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5028 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5029 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5030 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5031 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5032 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5033 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5034 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005035 case ISD::SETULT:
5036 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005037 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005038 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5039 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005040 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005041 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005042 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005043 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005044 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5045 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005046 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005047 case ISD::SETUGT:
5048 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005049 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005050 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5051 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005052 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005053 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005054 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005055 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005056 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5057 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005058 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005059 }
Eli Friedman5806e182009-05-28 04:31:08 +00005060 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005061}
5062
Chris Lattner57ee7c62007-11-28 18:44:47 +00005063// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005064SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005065 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005066 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005067 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005068 if (Src.getValueType() == MVT::f32)
5069 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005070
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005071 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005072 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005073 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005074 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005075 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005076 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
5077 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005078 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005079 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005080 case MVT::i64:
Hal Finkel3f88d082013-04-01 18:42:58 +00005081 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
5082 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005083 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5084 PPCISD::FCTIDUZ,
5085 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005086 break;
5087 }
Duncan Sands2a287912008-07-19 16:26:02 +00005088
Chris Lattner4211ca92006-04-14 06:01:58 +00005089 // Convert the FP value to an int value through memory.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005090 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
5091 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
5092 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5093 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5094 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005095
Chris Lattner06a49542007-10-15 20:14:52 +00005096 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005097 SDValue Chain;
5098 if (i32Stack) {
5099 MachineFunction &MF = DAG.getMachineFunction();
5100 MachineMemOperand *MMO =
5101 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5102 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5103 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
5104 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
5105 MVT::i32, MMO);
5106 } else
5107 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5108 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005109
5110 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5111 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005112 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005113 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005114 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005115 MPI = MachinePointerInfo();
5116 }
5117
5118 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005119 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005120}
5121
Hal Finkelf6d45f22013-04-01 17:52:07 +00005122SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005123 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005124 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005125 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005126 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005127 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005128
Hal Finkel6a56b212014-03-05 22:14:00 +00005129 if (Op.getOperand(0).getValueType() == MVT::i1)
5130 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5131 DAG.getConstantFP(1.0, Op.getValueType()),
5132 DAG.getConstantFP(0.0, Op.getValueType()));
5133
Hal Finkelf6d45f22013-04-01 17:52:07 +00005134 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
5135 "UINT_TO_FP is supported only with FPCVT");
5136
5137 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005138 // Otherwise, convert to double-precision and then round.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005139 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
5140 (Op.getOpcode() == ISD::UINT_TO_FP ?
5141 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5142 (Op.getOpcode() == ISD::UINT_TO_FP ?
5143 PPCISD::FCFIDU : PPCISD::FCFID);
5144 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
5145 MVT::f32 : MVT::f64;
5146
Owen Anderson9f944592009-08-11 20:47:22 +00005147 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005148 SDValue SINT = Op.getOperand(0);
5149 // When converting to single-precision, we actually need to convert
5150 // to double-precision first and then round to single-precision.
5151 // To avoid double-rounding effects during that operation, we have
5152 // to prepare the input operand. Bits that might be truncated when
5153 // converting to double-precision are replaced by a bit that won't
5154 // be lost at this stage, but is below the single-precision rounding
5155 // position.
5156 //
5157 // However, if -enable-unsafe-fp-math is in effect, accept double
5158 // rounding to avoid the extra overhead.
5159 if (Op.getValueType() == MVT::f32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005160 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005161 !DAG.getTarget().Options.UnsafeFPMath) {
5162
5163 // Twiddle input to make sure the low 11 bits are zero. (If this
5164 // is the case, we are guaranteed the value will fit into the 53 bit
5165 // mantissa of an IEEE double-precision value without rounding.)
5166 // If any of those low 11 bits were not zero originally, make sure
5167 // bit 12 (value 2048) is set instead, so that the final rounding
5168 // to single-precision gets the correct result.
5169 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5170 SINT, DAG.getConstant(2047, MVT::i64));
5171 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5172 Round, DAG.getConstant(2047, MVT::i64));
5173 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5174 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5175 Round, DAG.getConstant(-2048, MVT::i64));
5176
5177 // However, we cannot use that value unconditionally: if the magnitude
5178 // of the input value is small, the bit-twiddling we did above might
5179 // end up visibly changing the output. Fortunately, in that case, we
5180 // don't need to twiddle bits since the original input will convert
5181 // exactly to double-precision floating-point already. Therefore,
5182 // construct a conditional to use the original value if the top 11
5183 // bits are all sign-bit copies, and use the rounded value computed
5184 // above otherwise.
5185 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5186 SINT, DAG.getConstant(53, MVT::i32));
5187 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5188 Cond, DAG.getConstant(1, MVT::i64));
5189 Cond = DAG.getSetCC(dl, MVT::i32,
5190 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5191
5192 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5193 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005194
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005195 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005196 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5197
5198 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005199 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005200 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005201 return FP;
5202 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005203
Owen Anderson9f944592009-08-11 20:47:22 +00005204 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005205 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005206 // Since we only generate this in 64-bit mode, we can take advantage of
5207 // 64-bit registers. In particular, sign extend the input value into the
5208 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5209 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005210 MachineFunction &MF = DAG.getMachineFunction();
5211 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005212 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005213
Hal Finkelbeb296b2013-03-31 10:12:51 +00005214 SDValue Ld;
Hal Finkelf6d45f22013-04-01 17:52:07 +00005215 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005216 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5217 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005218
Hal Finkelbeb296b2013-03-31 10:12:51 +00005219 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5220 MachinePointerInfo::getFixedStack(FrameIdx),
5221 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005222
Hal Finkelbeb296b2013-03-31 10:12:51 +00005223 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5224 "Expected an i32 store");
5225 MachineMemOperand *MMO =
5226 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5227 MachineMemOperand::MOLoad, 4, 4);
5228 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005229 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5230 PPCISD::LFIWZX : PPCISD::LFIWAX,
5231 dl, DAG.getVTList(MVT::f64, MVT::Other),
5232 Ops, 2, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005233 } else {
Hal Finkelf6d45f22013-04-01 17:52:07 +00005234 assert(PPCSubTarget.isPPC64() &&
5235 "i32->FP without LFIWAX supported only on PPC64");
5236
Hal Finkelbeb296b2013-03-31 10:12:51 +00005237 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5238 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5239
5240 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5241 Op.getOperand(0));
5242
5243 // STD the extended value into the stack slot.
5244 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5245 MachinePointerInfo::getFixedStack(FrameIdx),
5246 false, false, 0);
5247
5248 // Load the value as a double.
5249 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5250 MachinePointerInfo::getFixedStack(FrameIdx),
5251 false, false, false, 0);
5252 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005253
Chris Lattner4211ca92006-04-14 06:01:58 +00005254 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005255 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
5256 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005257 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005258 return FP;
5259}
5260
Dan Gohman21cea8a2010-04-17 15:26:15 +00005261SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5262 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005263 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005264 /*
5265 The rounding mode is in bits 30:31 of FPSR, and has the following
5266 settings:
5267 00 Round to nearest
5268 01 Round to 0
5269 10 Round to +inf
5270 11 Round to -inf
5271
5272 FLT_ROUNDS, on the other hand, expects the following:
5273 -1 Undefined
5274 0 Round to 0
5275 1 Round to nearest
5276 2 Round to +inf
5277 3 Round to -inf
5278
5279 To perform the conversion, we do:
5280 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5281 */
5282
5283 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005284 EVT VT = Op.getValueType();
5285 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005286 SDValue MFFSreg, InFlag;
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005287
5288 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005289 EVT NodeTys[] = {
5290 MVT::f64, // return register
5291 MVT::Glue // unused in this context
5292 };
Dale Johannesen021052a2009-02-04 20:06:27 +00005293 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005294
5295 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005296 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005297 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005298 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005299 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005300
5301 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005302 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005303 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005304 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005305 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005306
5307 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005308 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005309 DAG.getNode(ISD::AND, dl, MVT::i32,
5310 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005311 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005312 DAG.getNode(ISD::SRL, dl, MVT::i32,
5313 DAG.getNode(ISD::AND, dl, MVT::i32,
5314 DAG.getNode(ISD::XOR, dl, MVT::i32,
5315 CWD, DAG.getConstant(3, MVT::i32)),
5316 DAG.getConstant(3, MVT::i32)),
5317 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005318
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005319 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005320 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005321
Duncan Sands13237ac2008-06-06 12:08:01 +00005322 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005323 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005324}
5325
Dan Gohman21cea8a2010-04-17 15:26:15 +00005326SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005327 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005328 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005329 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005330 assert(Op.getNumOperands() == 3 &&
5331 VT == Op.getOperand(1).getValueType() &&
5332 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005333
Chris Lattner601b8652006-09-20 03:47:40 +00005334 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005335 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005336 SDValue Lo = Op.getOperand(0);
5337 SDValue Hi = Op.getOperand(1);
5338 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005339 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005340
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005341 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005342 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005343 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5344 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5345 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5346 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005347 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005348 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5349 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5350 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005351 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005352 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005353}
5354
Dan Gohman21cea8a2010-04-17 15:26:15 +00005355SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005356 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005357 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005358 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005359 assert(Op.getNumOperands() == 3 &&
5360 VT == Op.getOperand(1).getValueType() &&
5361 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005362
Dan Gohman8d2ead22008-03-07 20:36:53 +00005363 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005364 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005365 SDValue Lo = Op.getOperand(0);
5366 SDValue Hi = Op.getOperand(1);
5367 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005368 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005369
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005370 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005371 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005372 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5373 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5374 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5375 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005376 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005377 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5378 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5379 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005380 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005381 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005382}
5383
Dan Gohman21cea8a2010-04-17 15:26:15 +00005384SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005385 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005386 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005387 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005388 assert(Op.getNumOperands() == 3 &&
5389 VT == Op.getOperand(1).getValueType() &&
5390 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005391
Dan Gohman8d2ead22008-03-07 20:36:53 +00005392 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005393 SDValue Lo = Op.getOperand(0);
5394 SDValue Hi = Op.getOperand(1);
5395 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005396 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005397
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005398 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005399 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005400 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5401 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5402 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5403 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005404 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005405 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5406 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5407 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005408 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005409 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005410 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005411}
5412
5413//===----------------------------------------------------------------------===//
5414// Vector related lowering.
5415//
5416
Chris Lattner2a099c02006-04-17 06:00:21 +00005417/// BuildSplatI - Build a canonical splati of Val with an element size of
5418/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005419static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005420 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005421 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005422
Owen Anderson53aa7a92009-08-10 22:56:29 +00005423 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005424 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005425 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005426
Owen Anderson9f944592009-08-11 20:47:22 +00005427 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005428
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005429 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5430 if (Val == -1)
5431 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005432
Owen Anderson53aa7a92009-08-10 22:56:29 +00005433 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005434
Chris Lattner2a099c02006-04-17 06:00:21 +00005435 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005436 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005437 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005438 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga49de9d2009-02-25 22:49:59 +00005439 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5440 &Ops[0], Ops.size());
Wesley Peck527da1b2010-11-23 03:31:01 +00005441 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005442}
5443
Hal Finkelcf2e9082013-05-24 23:00:14 +00005444/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5445/// specified intrinsic ID.
5446static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005447 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005448 EVT DestVT = MVT::Other) {
5449 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5450 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5451 DAG.getConstant(IID, MVT::i32), Op);
5452}
5453
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005454/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005455/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005456static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005457 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005458 EVT DestVT = MVT::Other) {
5459 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005460 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005461 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005462}
5463
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005464/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5465/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005466static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005467 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005468 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005469 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005470 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005471 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005472}
5473
5474
Chris Lattner264c9082006-04-17 17:55:10 +00005475/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5476/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005477static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005478 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005479 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005480 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5481 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005482
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005483 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005484 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005485 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005486 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005487 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005488}
5489
Chris Lattner19e90552006-04-14 05:19:18 +00005490// If this is a case we can't handle, return null and let the default
5491// expansion code take care of it. If we CAN select this case, and if it
5492// selects to a single instruction, return Op. Otherwise, if we can codegen
5493// this case more efficiently than a constant pool load, lower it to the
5494// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005495SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5496 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005497 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005498 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5499 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005500
Bob Wilson85cefe82009-03-02 23:24:16 +00005501 // Check if this is a splat of a constant value.
5502 APInt APSplatBits, APSplatUndef;
5503 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005504 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005505 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005506 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005507 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005508
Bob Wilson530e0382009-03-03 19:26:27 +00005509 unsigned SplatBits = APSplatBits.getZExtValue();
5510 unsigned SplatUndef = APSplatUndef.getZExtValue();
5511 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005512
Bob Wilson530e0382009-03-03 19:26:27 +00005513 // First, handle single instruction cases.
5514
5515 // All zeros?
5516 if (SplatBits == 0) {
5517 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005518 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5519 SDValue Z = DAG.getConstant(0, MVT::i32);
5520 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005521 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005522 }
Bob Wilson530e0382009-03-03 19:26:27 +00005523 return Op;
5524 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005525
Bob Wilson530e0382009-03-03 19:26:27 +00005526 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5527 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5528 (32-SplatBitSize));
5529 if (SextVal >= -16 && SextVal <= 15)
5530 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005531
5532
Bob Wilson530e0382009-03-03 19:26:27 +00005533 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005534
Bob Wilson530e0382009-03-03 19:26:27 +00005535 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005536 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5537 // If this value is in the range [17,31] and is odd, use:
5538 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5539 // If this value is in the range [-31,-17] and is odd, use:
5540 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5541 // Note the last two are three-instruction sequences.
5542 if (SextVal >= -32 && SextVal <= 31) {
5543 // To avoid having these optimizations undone by constant folding,
5544 // we convert to a pseudo that will be expanded later into one of
5545 // the above forms.
5546 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt51e79512013-02-20 15:50:31 +00005547 EVT VT = Op.getValueType();
5548 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5549 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5550 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilson530e0382009-03-03 19:26:27 +00005551 }
5552
5553 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5554 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5555 // for fneg/fabs.
5556 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5557 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005558 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005559
5560 // Make the VSLW intrinsic, computing 0x8000_0000.
5561 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5562 OnesV, DAG, dl);
5563
5564 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005565 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005566 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005567 }
5568
5569 // Check to see if this is a wide variety of vsplti*, binop self cases.
5570 static const signed char SplatCsts[] = {
5571 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5572 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5573 };
5574
5575 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5576 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5577 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5578 int i = SplatCsts[idx];
5579
5580 // Figure out what shift amount will be used by altivec if shifted by i in
5581 // this splat size.
5582 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5583
5584 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005585 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005586 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005587 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5588 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5589 Intrinsic::ppc_altivec_vslw
5590 };
5591 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005592 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005593 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005594
Bob Wilson530e0382009-03-03 19:26:27 +00005595 // vsplti + srl self.
5596 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005597 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005598 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5599 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5600 Intrinsic::ppc_altivec_vsrw
5601 };
5602 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005603 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005604 }
5605
Bob Wilson530e0382009-03-03 19:26:27 +00005606 // vsplti + sra self.
5607 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005608 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005609 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5610 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5611 Intrinsic::ppc_altivec_vsraw
5612 };
5613 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005614 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005615 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005616
Bob Wilson530e0382009-03-03 19:26:27 +00005617 // vsplti + rol self.
5618 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5619 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005620 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005621 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5622 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5623 Intrinsic::ppc_altivec_vrlw
5624 };
5625 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005626 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005627 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005628
Bob Wilson530e0382009-03-03 19:26:27 +00005629 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005630 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005631 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005632 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005633 }
Bob Wilson530e0382009-03-03 19:26:27 +00005634 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005635 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005636 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005637 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005638 }
Bob Wilson530e0382009-03-03 19:26:27 +00005639 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005640 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005641 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005642 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5643 }
5644 }
5645
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005646 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005647}
5648
Chris Lattner071ad012006-04-17 05:28:54 +00005649/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5650/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005651static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005652 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005653 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005654 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005655 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005656 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005657
Chris Lattner071ad012006-04-17 05:28:54 +00005658 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005659 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005660 OP_VMRGHW,
5661 OP_VMRGLW,
5662 OP_VSPLTISW0,
5663 OP_VSPLTISW1,
5664 OP_VSPLTISW2,
5665 OP_VSPLTISW3,
5666 OP_VSLDOI4,
5667 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00005668 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00005669 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00005670
Chris Lattner071ad012006-04-17 05:28:54 +00005671 if (OpNum == OP_COPY) {
5672 if (LHSID == (1*9+2)*9+3) return LHS;
5673 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5674 return RHS;
5675 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005676
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005677 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005678 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5679 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005680
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005681 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00005682 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005683 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00005684 case OP_VMRGHW:
5685 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5686 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5687 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5688 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5689 break;
5690 case OP_VMRGLW:
5691 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5692 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5693 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5694 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5695 break;
5696 case OP_VSPLTISW0:
5697 for (unsigned i = 0; i != 16; ++i)
5698 ShufIdxs[i] = (i&3)+0;
5699 break;
5700 case OP_VSPLTISW1:
5701 for (unsigned i = 0; i != 16; ++i)
5702 ShufIdxs[i] = (i&3)+4;
5703 break;
5704 case OP_VSPLTISW2:
5705 for (unsigned i = 0; i != 16; ++i)
5706 ShufIdxs[i] = (i&3)+8;
5707 break;
5708 case OP_VSPLTISW3:
5709 for (unsigned i = 0; i != 16; ++i)
5710 ShufIdxs[i] = (i&3)+12;
5711 break;
5712 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005713 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005714 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005715 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005716 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005717 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005718 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00005719 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00005720 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5721 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005722 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00005723 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00005724}
5725
Chris Lattner19e90552006-04-14 05:19:18 +00005726/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5727/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5728/// return the code it can be lowered into. Worst case, it can always be
5729/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005730SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005731 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005732 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005733 SDValue V1 = Op.getOperand(0);
5734 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005735 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005736 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005737
Chris Lattner19e90552006-04-14 05:19:18 +00005738 // Cases that are handled by instructions that take permute immediates
5739 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5740 // selected by the instruction selector.
5741 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005742 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5743 PPC::isSplatShuffleMask(SVOp, 2) ||
5744 PPC::isSplatShuffleMask(SVOp, 4) ||
5745 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5746 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5747 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5748 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5749 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5750 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5751 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5752 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5753 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattner19e90552006-04-14 05:19:18 +00005754 return Op;
5755 }
5756 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005757
Chris Lattner19e90552006-04-14 05:19:18 +00005758 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5759 // and produce a fixed permutation. If any of these match, do not lower to
5760 // VPERM.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005761 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5762 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5763 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5764 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5765 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5766 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5767 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5768 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5769 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattner19e90552006-04-14 05:19:18 +00005770 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005771
Chris Lattner071ad012006-04-17 05:28:54 +00005772 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5773 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005774 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00005775
Chris Lattner071ad012006-04-17 05:28:54 +00005776 unsigned PFIndexes[4];
5777 bool isFourElementShuffle = true;
5778 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5779 unsigned EltNo = 8; // Start out undef.
5780 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005781 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00005782 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005783
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005784 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00005785 if ((ByteSource & 3) != j) {
5786 isFourElementShuffle = false;
5787 break;
5788 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005789
Chris Lattner071ad012006-04-17 05:28:54 +00005790 if (EltNo == 8) {
5791 EltNo = ByteSource/4;
5792 } else if (EltNo != ByteSource/4) {
5793 isFourElementShuffle = false;
5794 break;
5795 }
5796 }
5797 PFIndexes[i] = EltNo;
5798 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005799
5800 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00005801 // perfect shuffle vector to determine if it is cost effective to do this as
5802 // discrete instructions, or whether we should use a vperm.
5803 if (isFourElementShuffle) {
5804 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005805 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00005806 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005807
Chris Lattner071ad012006-04-17 05:28:54 +00005808 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5809 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005810
Chris Lattner071ad012006-04-17 05:28:54 +00005811 // Determining when to avoid vperm is tricky. Many things affect the cost
5812 // of vperm, particularly how many times the perm mask needs to be computed.
5813 // For example, if the perm mask can be hoisted out of a loop or is already
5814 // used (perhaps because there are multiple permutes with the same shuffle
5815 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5816 // the loop requires an extra register.
5817 //
5818 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00005819 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00005820 // available, if this block is within a loop, we should avoid using vperm
5821 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005822 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005823 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005824 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005825
Chris Lattner19e90552006-04-14 05:19:18 +00005826 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5827 // vector that will get spilled to the constant pool.
5828 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005829
Chris Lattner19e90552006-04-14 05:19:18 +00005830 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5831 // that it is in input element units, not in bytes. Convert now.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005832 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005833 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005834
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005835 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005836 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5837 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005838
Chris Lattner19e90552006-04-14 05:19:18 +00005839 for (unsigned j = 0; j != BytesPerElement; ++j)
5840 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson9f944592009-08-11 20:47:22 +00005841 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00005842 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005843
Owen Anderson9f944592009-08-11 20:47:22 +00005844 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga49de9d2009-02-25 22:49:59 +00005845 &ResultMask[0], ResultMask.size());
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005846 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00005847}
5848
Chris Lattner9754d142006-04-18 17:59:36 +00005849/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5850/// altivec comparison. If it is, return true and fill in Opc/isDot with
5851/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005852static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00005853 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00005854 unsigned IntrinsicID =
5855 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00005856 CompareOpc = -1;
5857 isDot = false;
5858 switch (IntrinsicID) {
5859 default: return false;
5860 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00005861 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5862 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5863 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5864 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5865 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5866 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5867 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5868 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5869 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5870 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5871 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5872 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5873 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005874
Chris Lattner4211ca92006-04-14 06:01:58 +00005875 // Normal Comparisons.
5876 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5877 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5878 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5879 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5880 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5881 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5882 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5883 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5884 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5885 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5886 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5887 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5888 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5889 }
Chris Lattner9754d142006-04-18 17:59:36 +00005890 return true;
5891}
5892
5893/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5894/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005895SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005896 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00005897 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5898 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005899 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00005900 int CompareOpc;
5901 bool isDot;
5902 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005903 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005904
Chris Lattner9754d142006-04-18 17:59:36 +00005905 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00005906 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00005907 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00005908 Op.getOperand(1), Op.getOperand(2),
5909 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00005910 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00005911 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005912
Chris Lattner4211ca92006-04-14 06:01:58 +00005913 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005914 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00005915 Op.getOperand(2), // LHS
5916 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00005917 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00005918 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005919 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesenf80493b2009-02-05 22:07:54 +00005920 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005921
Chris Lattner4211ca92006-04-14 06:01:58 +00005922 // Now that we have the comparison, emit a copy from the CR to a GPR.
5923 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00005924 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00005925 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00005926 CompNode.getValue(1));
5927
Chris Lattner4211ca92006-04-14 06:01:58 +00005928 // Unpack the result based on how the target uses it.
5929 unsigned BitNo; // Bit # of CR6.
5930 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00005931 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00005932 default: // Can't happen, don't crash on invalid number though.
5933 case 0: // Return the value of the EQ bit of CR6.
5934 BitNo = 0; InvertBit = false;
5935 break;
5936 case 1: // Return the inverted value of the EQ bit of CR6.
5937 BitNo = 0; InvertBit = true;
5938 break;
5939 case 2: // Return the value of the LT bit of CR6.
5940 BitNo = 2; InvertBit = false;
5941 break;
5942 case 3: // Return the inverted value of the LT bit of CR6.
5943 BitNo = 2; InvertBit = true;
5944 break;
5945 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005946
Chris Lattner4211ca92006-04-14 06:01:58 +00005947 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00005948 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5949 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00005950 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00005951 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5952 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00005953
Chris Lattner4211ca92006-04-14 06:01:58 +00005954 // If we are supposed to, toggle the bit.
5955 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00005956 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5957 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00005958 return Flags;
5959}
5960
Hal Finkel5c0d1452014-03-30 13:22:59 +00005961SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
5962 SelectionDAG &DAG) const {
5963 SDLoc dl(Op);
5964 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
5965 // instructions), but for smaller types, we need to first extend up to v2i32
5966 // before doing going farther.
5967 if (Op.getValueType() == MVT::v2i64) {
5968 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
5969 if (ExtVT != MVT::v2i32) {
5970 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
5971 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
5972 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
5973 ExtVT.getVectorElementType(), 4)));
5974 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
5975 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
5976 DAG.getValueType(MVT::v2i32));
5977 }
5978
5979 return Op;
5980 }
5981
5982 return SDValue();
5983}
5984
Scott Michelcf0da6c2009-02-17 22:15:04 +00005985SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005986 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005987 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00005988 // Create a stack slot that is 16-byte aligned.
5989 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00005990 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00005991 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005992 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005993
Chris Lattner4211ca92006-04-14 06:01:58 +00005994 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00005995 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00005996 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005997 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005998 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00005999 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006000 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006001}
6002
Dan Gohman21cea8a2010-04-17 15:26:15 +00006003SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006004 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006005 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006006 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006007
Owen Anderson9f944592009-08-11 20:47:22 +00006008 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6009 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006010
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006011 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006012 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006013
Chris Lattner7e4398742006-04-18 03:43:48 +00006014 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006015 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6016 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6017 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006018
Chris Lattner7e4398742006-04-18 03:43:48 +00006019 // Low parts multiplied together, generating 32-bit results (we ignore the
6020 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006021 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006022 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006023
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006024 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006025 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006026 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006027 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006028 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006029 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6030 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006031 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006032
Owen Anderson9f944592009-08-11 20:47:22 +00006033 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006034
Chris Lattner96d50482006-04-18 04:28:57 +00006035 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006036 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006037 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006038 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006039
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006040 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006041 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006042 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006043 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006044
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006045 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006046 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006047 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006048 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006049
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006050 // Merge the results together.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006051 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006052 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006053 Ops[i*2 ] = 2*i+1;
6054 Ops[i*2+1] = 2*i+1+16;
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006055 }
Owen Anderson9f944592009-08-11 20:47:22 +00006056 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006057 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006058 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006059 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006060}
6061
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006062/// LowerOperation - Provide custom lowering hooks for some operations.
6063///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006064SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006065 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006066 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006067 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006068 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006069 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006070 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006071 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006072 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006073 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6074 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006075 case ISD::VASTART:
Dan Gohman31ae5862010-04-17 14:41:14 +00006076 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006077
6078 case ISD::VAARG:
Dan Gohman31ae5862010-04-17 14:41:14 +00006079 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006080
Roman Divackyc3825df2013-07-25 21:36:47 +00006081 case ISD::VACOPY:
6082 return LowerVACOPY(Op, DAG, PPCSubTarget);
6083
Jim Laskeye4f4d042006-12-04 22:04:42 +00006084 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006085 case ISD::DYNAMIC_STACKALLOC:
6086 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006087
Hal Finkel756810f2013-03-21 21:37:52 +00006088 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6089 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6090
Hal Finkel940ab932014-02-28 00:27:01 +00006091 case ISD::LOAD: return LowerLOAD(Op, DAG);
6092 case ISD::STORE: return LowerSTORE(Op, DAG);
6093 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006094 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006095 case ISD::FP_TO_UINT:
6096 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006097 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006098 case ISD::UINT_TO_FP:
6099 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006100 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006101
Chris Lattner4211ca92006-04-14 06:01:58 +00006102 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006103 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6104 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6105 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006106
Chris Lattner4211ca92006-04-14 06:01:58 +00006107 // Vector-related lowering.
6108 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6109 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6110 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6111 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006112 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006113 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006114
Hal Finkel25c19922013-05-15 21:37:41 +00006115 // For counter-based loop handling.
6116 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6117
Chris Lattnerf6a81562007-12-08 06:59:59 +00006118 // Frame & Return address.
6119 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006120 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006121 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006122}
6123
Duncan Sands6ed40142008-12-01 11:39:25 +00006124void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6125 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006126 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006127 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006128 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006129 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006130 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006131 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkel25c19922013-05-15 21:37:41 +00006132 case ISD::INTRINSIC_W_CHAIN: {
6133 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6134 Intrinsic::ppc_is_decremented_ctr_nonzero)
6135 break;
6136
6137 assert(N->getValueType(0) == MVT::i1 &&
6138 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006139 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006140 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6141 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6142 N->getOperand(1));
6143
6144 Results.push_back(NewInt);
6145 Results.push_back(NewInt.getValue(1));
6146 break;
6147 }
Roman Divacky4394e682011-06-28 15:30:42 +00006148 case ISD::VAARG: {
6149 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6150 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6151 return;
6152
6153 EVT VT = N->getValueType(0);
6154
6155 if (VT == MVT::i64) {
6156 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
6157
6158 Results.push_back(NewNode);
6159 Results.push_back(NewNode.getValue(1));
6160 }
6161 return;
6162 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006163 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006164 assert(N->getValueType(0) == MVT::ppcf128);
6165 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006166 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006167 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006168 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006169 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006170 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006171 DAG.getIntPtrConstant(1));
6172
Ulrich Weigand874fc622013-03-26 10:56:22 +00006173 // Add the two halves of the long double in round-to-zero mode.
6174 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006175
6176 // We know the low half is about to be thrown away, so just use something
6177 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006178 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006179 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006180 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006181 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006182 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006183 // LowerFP_TO_INT() can only handle f32 and f64.
6184 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6185 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006186 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006187 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006188 }
6189}
6190
6191
Chris Lattner4211ca92006-04-14 06:01:58 +00006192//===----------------------------------------------------------------------===//
6193// Other Lowering Code
6194//===----------------------------------------------------------------------===//
6195
Chris Lattner9b577f12005-08-26 21:23:58 +00006196MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006197PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006198 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006199 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesend4eb0522008-08-25 22:34:37 +00006200 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6201
6202 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6203 MachineFunction *F = BB->getParent();
6204 MachineFunction::iterator It = BB;
6205 ++It;
6206
6207 unsigned dest = MI->getOperand(0).getReg();
6208 unsigned ptrA = MI->getOperand(1).getReg();
6209 unsigned ptrB = MI->getOperand(2).getReg();
6210 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006211 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006212
6213 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6214 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6215 F->insert(It, loopMBB);
6216 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006217 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006218 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006219 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006220
6221 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006222 unsigned TmpReg = (!BinOpcode) ? incr :
6223 RegInfo.createVirtualRegister(
Dale Johannesenbc698292008-09-02 20:30:23 +00006224 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6225 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006226
6227 // thisMBB:
6228 // ...
6229 // fallthrough --> loopMBB
6230 BB->addSuccessor(loopMBB);
6231
6232 // loopMBB:
6233 // l[wd]arx dest, ptr
6234 // add r0, dest, incr
6235 // st[wd]cx. r0, ptr
6236 // bne- loopMBB
6237 // fallthrough --> exitMBB
6238 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006239 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006240 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006241 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006242 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6243 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006244 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006245 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006246 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006247 BB->addSuccessor(loopMBB);
6248 BB->addSuccessor(exitMBB);
6249
6250 // exitMBB:
6251 // ...
6252 BB = exitMBB;
6253 return BB;
6254}
6255
6256MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006257PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006258 MachineBasicBlock *BB,
6259 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006260 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006261 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesena32affb2008-08-28 17:53:09 +00006262 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6263 // In 64 bit mode we have to use 64 bits for addresses, even though the
6264 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6265 // registers without caring whether they're 32 or 64, but here we're
6266 // doing actual arithmetic on the addresses.
6267 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006268 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006269
6270 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6271 MachineFunction *F = BB->getParent();
6272 MachineFunction::iterator It = BB;
6273 ++It;
6274
6275 unsigned dest = MI->getOperand(0).getReg();
6276 unsigned ptrA = MI->getOperand(1).getReg();
6277 unsigned ptrB = MI->getOperand(2).getReg();
6278 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006279 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006280
6281 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6282 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6283 F->insert(It, loopMBB);
6284 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006285 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006286 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006287 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006288
6289 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006290 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006291 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6292 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006293 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6294 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6295 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6296 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6297 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6298 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6299 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6300 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6301 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6302 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006303 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006304 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006305 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006306
6307 // thisMBB:
6308 // ...
6309 // fallthrough --> loopMBB
6310 BB->addSuccessor(loopMBB);
6311
6312 // The 4-byte load must be aligned, while a char or short may be
6313 // anywhere in the word. Hence all this nasty bookkeeping code.
6314 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6315 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006316 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006317 // rlwinm ptr, ptr1, 0, 0, 29
6318 // slw incr2, incr, shift
6319 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6320 // slw mask, mask2, shift
6321 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006322 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006323 // add tmp, tmpDest, incr2
6324 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006325 // and tmp3, tmp, mask
6326 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006327 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006328 // bne- loopMBB
6329 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006330 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006331 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006332 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006333 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006334 .addReg(ptrA).addReg(ptrB);
6335 } else {
6336 Ptr1Reg = ptrB;
6337 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006338 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006339 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006340 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006341 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6342 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006343 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006344 .addReg(Ptr1Reg).addImm(0).addImm(61);
6345 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006346 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006347 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006348 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006349 .addReg(incr).addReg(ShiftReg);
6350 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006351 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006352 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006353 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6354 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006355 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006356 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006357 .addReg(Mask2Reg).addReg(ShiftReg);
6358
6359 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006360 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006361 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006362 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006363 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006364 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006365 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006366 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006367 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006368 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006369 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006370 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006371 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006372 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006373 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006374 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006375 BB->addSuccessor(loopMBB);
6376 BB->addSuccessor(exitMBB);
6377
6378 // exitMBB:
6379 // ...
6380 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006381 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6382 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006383 return BB;
6384}
6385
Hal Finkel756810f2013-03-21 21:37:52 +00006386llvm::MachineBasicBlock*
6387PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6388 MachineBasicBlock *MBB) const {
6389 DebugLoc DL = MI->getDebugLoc();
6390 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6391
6392 MachineFunction *MF = MBB->getParent();
6393 MachineRegisterInfo &MRI = MF->getRegInfo();
6394
6395 const BasicBlock *BB = MBB->getBasicBlock();
6396 MachineFunction::iterator I = MBB;
6397 ++I;
6398
6399 // Memory Reference
6400 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6401 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6402
6403 unsigned DstReg = MI->getOperand(0).getReg();
6404 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6405 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6406 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6407 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6408
6409 MVT PVT = getPointerTy();
6410 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6411 "Invalid Pointer Size!");
6412 // For v = setjmp(buf), we generate
6413 //
6414 // thisMBB:
6415 // SjLjSetup mainMBB
6416 // bl mainMBB
6417 // v_restore = 1
6418 // b sinkMBB
6419 //
6420 // mainMBB:
6421 // buf[LabelOffset] = LR
6422 // v_main = 0
6423 //
6424 // sinkMBB:
6425 // v = phi(main, restore)
6426 //
6427
6428 MachineBasicBlock *thisMBB = MBB;
6429 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6430 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6431 MF->insert(I, mainMBB);
6432 MF->insert(I, sinkMBB);
6433
6434 MachineInstrBuilder MIB;
6435
6436 // Transfer the remainder of BB and its successor edges to sinkMBB.
6437 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006438 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006439 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6440
6441 // Note that the structure of the jmp_buf used here is not compatible
6442 // with that used by libc, and is not designed to be. Specifically, it
6443 // stores only those 'reserved' registers that LLVM does not otherwise
6444 // understand how to spill. Also, by convention, by the time this
6445 // intrinsic is called, Clang has already stored the frame address in the
6446 // first slot of the buffer and stack address in the third. Following the
6447 // X86 target code, we'll store the jump address in the second slot. We also
6448 // need to save the TOC pointer (R2) to handle jumps between shared
6449 // libraries, and that will be stored in the fourth slot. The thread
6450 // identifier (R13) is not affected.
6451
6452 // thisMBB:
6453 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6454 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006455 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006456
6457 // Prepare IP either in reg.
6458 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6459 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6460 unsigned BufReg = MI->getOperand(1).getReg();
6461
6462 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6463 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6464 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006465 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006466 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006467 MIB.setMemRefs(MMOBegin, MMOEnd);
6468 }
6469
Hal Finkelf05d6c72013-07-17 23:50:51 +00006470 // Naked functions never have a base pointer, and so we use r1. For all
6471 // other functions, this decision must be delayed until during PEI.
6472 unsigned BaseReg;
6473 if (MF->getFunction()->getAttributes().hasAttribute(
6474 AttributeSet::FunctionIndex, Attribute::Naked))
6475 BaseReg = PPCSubTarget.isPPC64() ? PPC::X1 : PPC::R1;
6476 else
6477 BaseReg = PPCSubTarget.isPPC64() ? PPC::BP8 : PPC::BP;
6478
6479 MIB = BuildMI(*thisMBB, MI, DL,
6480 TII->get(PPCSubTarget.isPPC64() ? PPC::STD : PPC::STW))
6481 .addReg(BaseReg)
6482 .addImm(BPOffset)
6483 .addReg(BufReg);
6484 MIB.setMemRefs(MMOBegin, MMOEnd);
6485
Hal Finkel756810f2013-03-21 21:37:52 +00006486 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006487 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006488 const PPCRegisterInfo *TRI =
6489 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6490 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006491
6492 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6493
6494 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6495 .addMBB(mainMBB);
6496 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6497
6498 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6499 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6500
6501 // mainMBB:
6502 // mainDstReg = 0
6503 MIB = BuildMI(mainMBB, DL,
6504 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6505
6506 // Store IP
6507 if (PPCSubTarget.isPPC64()) {
6508 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6509 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006510 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006511 .addReg(BufReg);
6512 } else {
6513 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6514 .addReg(LabelReg)
6515 .addImm(LabelOffset)
6516 .addReg(BufReg);
6517 }
6518
6519 MIB.setMemRefs(MMOBegin, MMOEnd);
6520
6521 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6522 mainMBB->addSuccessor(sinkMBB);
6523
6524 // sinkMBB:
6525 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6526 TII->get(PPC::PHI), DstReg)
6527 .addReg(mainDstReg).addMBB(mainMBB)
6528 .addReg(restoreDstReg).addMBB(thisMBB);
6529
6530 MI->eraseFromParent();
6531 return sinkMBB;
6532}
6533
6534MachineBasicBlock *
6535PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6536 MachineBasicBlock *MBB) const {
6537 DebugLoc DL = MI->getDebugLoc();
6538 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6539
6540 MachineFunction *MF = MBB->getParent();
6541 MachineRegisterInfo &MRI = MF->getRegInfo();
6542
6543 // Memory Reference
6544 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6545 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6546
6547 MVT PVT = getPointerTy();
6548 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6549 "Invalid Pointer Size!");
6550
6551 const TargetRegisterClass *RC =
6552 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6553 unsigned Tmp = MRI.createVirtualRegister(RC);
6554 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6555 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6556 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006557 unsigned BP = (PVT == MVT::i64) ? PPC::X30 : PPC::R30;
Hal Finkel756810f2013-03-21 21:37:52 +00006558
6559 MachineInstrBuilder MIB;
6560
6561 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6562 const int64_t SPOffset = 2 * PVT.getStoreSize();
6563 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006564 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006565
6566 unsigned BufReg = MI->getOperand(0).getReg();
6567
6568 // Reload FP (the jumped-to function may not have had a
6569 // frame pointer, and if so, then its r31 will be restored
6570 // as necessary).
6571 if (PVT == MVT::i64) {
6572 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6573 .addImm(0)
6574 .addReg(BufReg);
6575 } else {
6576 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6577 .addImm(0)
6578 .addReg(BufReg);
6579 }
6580 MIB.setMemRefs(MMOBegin, MMOEnd);
6581
6582 // Reload IP
6583 if (PVT == MVT::i64) {
6584 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006585 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006586 .addReg(BufReg);
6587 } else {
6588 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6589 .addImm(LabelOffset)
6590 .addReg(BufReg);
6591 }
6592 MIB.setMemRefs(MMOBegin, MMOEnd);
6593
6594 // Reload SP
6595 if (PVT == MVT::i64) {
6596 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006597 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006598 .addReg(BufReg);
6599 } else {
6600 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6601 .addImm(SPOffset)
6602 .addReg(BufReg);
6603 }
6604 MIB.setMemRefs(MMOBegin, MMOEnd);
6605
Hal Finkelf05d6c72013-07-17 23:50:51 +00006606 // Reload BP
6607 if (PVT == MVT::i64) {
6608 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6609 .addImm(BPOffset)
6610 .addReg(BufReg);
6611 } else {
6612 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6613 .addImm(BPOffset)
6614 .addReg(BufReg);
6615 }
6616 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00006617
6618 // Reload TOC
6619 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6620 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006621 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006622 .addReg(BufReg);
6623
6624 MIB.setMemRefs(MMOBegin, MMOEnd);
6625 }
6626
6627 // Jump
6628 BuildMI(*MBB, MI, DL,
6629 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6630 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6631
6632 MI->eraseFromParent();
6633 return MBB;
6634}
6635
Dale Johannesena32affb2008-08-28 17:53:09 +00006636MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00006637PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00006638 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00006639 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6640 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6641 return emitEHSjLjSetJmp(MI, BB);
6642 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6643 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6644 return emitEHSjLjLongJmp(MI, BB);
6645 }
6646
Evan Cheng20350c42006-11-27 23:37:22 +00006647 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00006648
6649 // To "insert" these instructions we actually have to insert their
6650 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00006651 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00006652 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00006653 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00006654
Dan Gohman3b460302008-07-07 23:14:23 +00006655 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00006656
Hal Finkel460e94d2012-06-22 23:10:08 +00006657 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006658 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6659 MI->getOpcode() == PPC::SELECT_I4 ||
6660 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00006661 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00006662 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6663 MI->getOpcode() == PPC::SELECT_CC_I8)
6664 Cond.push_back(MI->getOperand(4));
6665 else
6666 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00006667 Cond.push_back(MI->getOperand(1));
6668
Hal Finkel460e94d2012-06-22 23:10:08 +00006669 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00006670 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6671 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
6672 Cond, MI->getOperand(2).getReg(),
6673 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00006674 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6675 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6676 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6677 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006678 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
6679 MI->getOpcode() == PPC::SELECT_I4 ||
6680 MI->getOpcode() == PPC::SELECT_I8 ||
6681 MI->getOpcode() == PPC::SELECT_F4 ||
6682 MI->getOpcode() == PPC::SELECT_F8 ||
6683 MI->getOpcode() == PPC::SELECT_VRRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00006684 // The incoming instruction knows the destination vreg to set, the
6685 // condition code register to branch on, the true/false values to
6686 // select between, and a branch opcode to use.
6687
6688 // thisMBB:
6689 // ...
6690 // TrueVal = ...
6691 // cmpTY ccX, r1, r2
6692 // bCC copy1MBB
6693 // fallthrough --> copy0MBB
6694 MachineBasicBlock *thisMBB = BB;
6695 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6696 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006697 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006698 F->insert(It, copy0MBB);
6699 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006700
6701 // Transfer the remainder of BB and its successor edges to sinkMBB.
6702 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006703 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006704 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6705
Evan Cheng32e376f2008-07-12 02:23:19 +00006706 // Next, add the true and fallthrough blocks as its successors.
6707 BB->addSuccessor(copy0MBB);
6708 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006709
Hal Finkel940ab932014-02-28 00:27:01 +00006710 if (MI->getOpcode() == PPC::SELECT_I4 ||
6711 MI->getOpcode() == PPC::SELECT_I8 ||
6712 MI->getOpcode() == PPC::SELECT_F4 ||
6713 MI->getOpcode() == PPC::SELECT_F8 ||
6714 MI->getOpcode() == PPC::SELECT_VRRC) {
6715 BuildMI(BB, dl, TII->get(PPC::BC))
6716 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6717 } else {
6718 unsigned SelectPred = MI->getOperand(4).getImm();
6719 BuildMI(BB, dl, TII->get(PPC::BCC))
6720 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6721 }
Dan Gohman34396292010-07-06 20:24:04 +00006722
Evan Cheng32e376f2008-07-12 02:23:19 +00006723 // copy0MBB:
6724 // %FalseValue = ...
6725 // # fallthrough to sinkMBB
6726 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006727
Evan Cheng32e376f2008-07-12 02:23:19 +00006728 // Update machine-CFG edges
6729 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006730
Evan Cheng32e376f2008-07-12 02:23:19 +00006731 // sinkMBB:
6732 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6733 // ...
6734 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00006735 BuildMI(*BB, BB->begin(), dl,
6736 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00006737 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6738 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6739 }
Dale Johannesena32affb2008-08-28 17:53:09 +00006740 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6741 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6742 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6743 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006744 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6745 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6746 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6747 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006748
6749 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6750 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6751 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6752 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006753 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6754 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6755 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6756 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006757
6758 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6759 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6760 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6761 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006762 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6763 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6764 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6765 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006766
6767 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6768 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6769 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6770 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006771 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6772 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6773 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6774 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006775
6776 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006777 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006778 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006779 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006780 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006781 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006782 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006783 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006784
6785 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6786 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6787 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6788 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006789 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6790 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6791 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6792 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006793
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006794 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6795 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6796 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6797 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6798 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6799 BB = EmitAtomicBinary(MI, BB, false, 0);
6800 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6801 BB = EmitAtomicBinary(MI, BB, true, 0);
6802
Evan Cheng32e376f2008-07-12 02:23:19 +00006803 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6804 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6805 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6806
6807 unsigned dest = MI->getOperand(0).getReg();
6808 unsigned ptrA = MI->getOperand(1).getReg();
6809 unsigned ptrB = MI->getOperand(2).getReg();
6810 unsigned oldval = MI->getOperand(3).getReg();
6811 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006812 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006813
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006814 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6815 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6816 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006817 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006818 F->insert(It, loop1MBB);
6819 F->insert(It, loop2MBB);
6820 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006821 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006822 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006823 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006824 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006825
6826 // thisMBB:
6827 // ...
6828 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006829 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006830
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006831 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00006832 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006833 // cmp[wd] dest, oldval
6834 // bne- midMBB
6835 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00006836 // st[wd]cx. newval, ptr
6837 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006838 // b exitBB
6839 // midMBB:
6840 // st[wd]cx. dest, ptr
6841 // exitBB:
6842 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006843 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00006844 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006845 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00006846 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006847 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006848 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6849 BB->addSuccessor(loop2MBB);
6850 BB->addSuccessor(midMBB);
6851
6852 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006853 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00006854 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006855 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006856 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006857 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006858 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006859 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006860
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006861 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006862 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006863 .addReg(dest).addReg(ptrA).addReg(ptrB);
6864 BB->addSuccessor(exitMBB);
6865
Evan Cheng32e376f2008-07-12 02:23:19 +00006866 // exitMBB:
6867 // ...
6868 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00006869 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6870 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6871 // We must use 64-bit registers for addresses when targeting 64-bit,
6872 // since we're actually doing arithmetic on them. Other registers
6873 // can be 32-bit.
6874 bool is64bit = PPCSubTarget.isPPC64();
6875 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6876
6877 unsigned dest = MI->getOperand(0).getReg();
6878 unsigned ptrA = MI->getOperand(1).getReg();
6879 unsigned ptrB = MI->getOperand(2).getReg();
6880 unsigned oldval = MI->getOperand(3).getReg();
6881 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006882 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00006883
6884 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6885 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6886 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6887 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6888 F->insert(It, loop1MBB);
6889 F->insert(It, loop2MBB);
6890 F->insert(It, midMBB);
6891 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006892 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006893 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006894 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00006895
6896 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006897 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006898 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6899 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00006900 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6901 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6902 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6903 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6904 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6905 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6906 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6907 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6908 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6909 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6910 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6911 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6912 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6913 unsigned Ptr1Reg;
6914 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00006915 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00006916 // thisMBB:
6917 // ...
6918 // fallthrough --> loopMBB
6919 BB->addSuccessor(loop1MBB);
6920
6921 // The 4-byte load must be aligned, while a char or short may be
6922 // anywhere in the word. Hence all this nasty bookkeeping code.
6923 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6924 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006925 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00006926 // rlwinm ptr, ptr1, 0, 0, 29
6927 // slw newval2, newval, shift
6928 // slw oldval2, oldval,shift
6929 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6930 // slw mask, mask2, shift
6931 // and newval3, newval2, mask
6932 // and oldval3, oldval2, mask
6933 // loop1MBB:
6934 // lwarx tmpDest, ptr
6935 // and tmp, tmpDest, mask
6936 // cmpw tmp, oldval3
6937 // bne- midMBB
6938 // loop2MBB:
6939 // andc tmp2, tmpDest, mask
6940 // or tmp4, tmp2, newval3
6941 // stwcx. tmp4, ptr
6942 // bne- loop1MBB
6943 // b exitBB
6944 // midMBB:
6945 // stwcx. tmpDest, ptr
6946 // exitBB:
6947 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006948 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00006949 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006950 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006951 .addReg(ptrA).addReg(ptrB);
6952 } else {
6953 Ptr1Reg = ptrB;
6954 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006955 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006956 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006957 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006958 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6959 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006960 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006961 .addReg(Ptr1Reg).addImm(0).addImm(61);
6962 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006963 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006964 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006965 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006966 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006967 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006968 .addReg(oldval).addReg(ShiftReg);
6969 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006970 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00006971 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006972 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6973 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6974 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00006975 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006976 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006977 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006978 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006979 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006980 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006981 .addReg(OldVal2Reg).addReg(MaskReg);
6982
6983 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006984 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006985 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006986 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6987 .addReg(TmpDestReg).addReg(MaskReg);
6988 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00006989 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006990 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00006991 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6992 BB->addSuccessor(loop2MBB);
6993 BB->addSuccessor(midMBB);
6994
6995 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006996 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6997 .addReg(TmpDestReg).addReg(MaskReg);
6998 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6999 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7000 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007001 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007002 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007003 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007004 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007005 BB->addSuccessor(loop1MBB);
7006 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007007
Dale Johannesen340d2642008-08-30 00:08:53 +00007008 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007009 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007010 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007011 BB->addSuccessor(exitMBB);
7012
7013 // exitMBB:
7014 // ...
7015 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007016 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7017 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007018 } else if (MI->getOpcode() == PPC::FADDrtz) {
7019 // This pseudo performs an FADD with rounding mode temporarily forced
7020 // to round-to-zero. We emit this via custom inserter since the FPSCR
7021 // is not modeled at the SelectionDAG level.
7022 unsigned Dest = MI->getOperand(0).getReg();
7023 unsigned Src1 = MI->getOperand(1).getReg();
7024 unsigned Src2 = MI->getOperand(2).getReg();
7025 DebugLoc dl = MI->getDebugLoc();
7026
7027 MachineRegisterInfo &RegInfo = F->getRegInfo();
7028 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7029
7030 // Save FPSCR value.
7031 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7032
7033 // Set rounding mode to round-to-zero.
7034 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7035 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7036
7037 // Perform addition.
7038 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7039
7040 // Restore FPSCR value.
7041 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007042 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7043 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7044 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7045 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7046 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7047 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7048 PPC::ANDIo8 : PPC::ANDIo;
7049 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7050 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7051
7052 MachineRegisterInfo &RegInfo = F->getRegInfo();
7053 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7054 &PPC::GPRCRegClass :
7055 &PPC::G8RCRegClass);
7056
7057 DebugLoc dl = MI->getDebugLoc();
7058 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7059 .addReg(MI->getOperand(1).getReg()).addImm(1);
7060 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7061 MI->getOperand(0).getReg())
7062 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007063 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007064 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007065 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007066
Dan Gohman34396292010-07-06 20:24:04 +00007067 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007068 return BB;
7069}
7070
Chris Lattner4211ca92006-04-14 06:01:58 +00007071//===----------------------------------------------------------------------===//
7072// Target Optimization Hooks
7073//===----------------------------------------------------------------------===//
7074
Hal Finkelb0c810f2013-04-03 17:44:56 +00007075SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
7076 DAGCombinerInfo &DCI) const {
Hal Finkel2e103312013-04-03 04:01:11 +00007077 if (DCI.isAfterLegalizeVectorOps())
7078 return SDValue();
7079
Hal Finkelb0c810f2013-04-03 17:44:56 +00007080 EVT VT = Op.getValueType();
7081
7082 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
7083 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
Hal Finkel27774d92014-03-13 07:58:58 +00007084 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec()) ||
7085 (VT == MVT::v2f64 && PPCSubTarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007086
7087 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7088 // For the reciprocal, we need to find the zero of the function:
7089 // F(X) = A X - 1 [which has a zero at X = 1/A]
7090 // =>
7091 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
7092 // does not require additional intermediate precision]
7093
7094 // Convergence is quadratic, so we essentially double the number of digits
7095 // correct after every iteration. The minimum architected relative
7096 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7097 // 23 digits and double has 52 digits.
7098 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007099 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007100 ++Iterations;
7101
7102 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007103 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007104
7105 SDValue FPOne =
Hal Finkelb0c810f2013-04-03 17:44:56 +00007106 DAG.getConstantFP(1.0, VT.getScalarType());
7107 if (VT.isVector()) {
7108 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007109 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007110 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel2e103312013-04-03 04:01:11 +00007111 FPOne, FPOne, FPOne, FPOne);
7112 }
7113
Hal Finkelb0c810f2013-04-03 17:44:56 +00007114 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007115 DCI.AddToWorklist(Est.getNode());
7116
7117 // Newton iterations: Est = Est + Est (1 - Arg * Est)
7118 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007119 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007120 DCI.AddToWorklist(NewEst.getNode());
7121
Hal Finkelb0c810f2013-04-03 17:44:56 +00007122 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007123 DCI.AddToWorklist(NewEst.getNode());
7124
Hal Finkelb0c810f2013-04-03 17:44:56 +00007125 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007126 DCI.AddToWorklist(NewEst.getNode());
7127
Hal Finkelb0c810f2013-04-03 17:44:56 +00007128 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007129 DCI.AddToWorklist(Est.getNode());
7130 }
7131
7132 return Est;
7133 }
7134
7135 return SDValue();
7136}
7137
Hal Finkelb0c810f2013-04-03 17:44:56 +00007138SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel2e103312013-04-03 04:01:11 +00007139 DAGCombinerInfo &DCI) const {
7140 if (DCI.isAfterLegalizeVectorOps())
7141 return SDValue();
7142
Hal Finkelb0c810f2013-04-03 17:44:56 +00007143 EVT VT = Op.getValueType();
7144
7145 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
7146 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
Hal Finkel27774d92014-03-13 07:58:58 +00007147 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec()) ||
7148 (VT == MVT::v2f64 && PPCSubTarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007149
7150 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7151 // For the reciprocal sqrt, we need to find the zero of the function:
7152 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
7153 // =>
7154 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
7155 // As a result, we precompute A/2 prior to the iteration loop.
7156
7157 // Convergence is quadratic, so we essentially double the number of digits
7158 // correct after every iteration. The minimum architected relative
7159 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7160 // 23 digits and double has 52 digits.
7161 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007162 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007163 ++Iterations;
7164
7165 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007166 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007167
Hal Finkelb0c810f2013-04-03 17:44:56 +00007168 SDValue FPThreeHalves =
7169 DAG.getConstantFP(1.5, VT.getScalarType());
7170 if (VT.isVector()) {
7171 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007172 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007173 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
7174 FPThreeHalves, FPThreeHalves,
7175 FPThreeHalves, FPThreeHalves);
Hal Finkel2e103312013-04-03 04:01:11 +00007176 }
7177
Hal Finkelb0c810f2013-04-03 17:44:56 +00007178 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007179 DCI.AddToWorklist(Est.getNode());
7180
7181 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
7182 // this entire sequence requires only one FP constant.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007183 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007184 DCI.AddToWorklist(HalfArg.getNode());
7185
Hal Finkelb0c810f2013-04-03 17:44:56 +00007186 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007187 DCI.AddToWorklist(HalfArg.getNode());
7188
7189 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
7190 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007191 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007192 DCI.AddToWorklist(NewEst.getNode());
7193
Hal Finkelb0c810f2013-04-03 17:44:56 +00007194 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007195 DCI.AddToWorklist(NewEst.getNode());
7196
Hal Finkelb0c810f2013-04-03 17:44:56 +00007197 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007198 DCI.AddToWorklist(NewEst.getNode());
7199
Hal Finkelb0c810f2013-04-03 17:44:56 +00007200 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007201 DCI.AddToWorklist(Est.getNode());
7202 }
7203
7204 return Est;
7205 }
7206
7207 return SDValue();
7208}
7209
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007210// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7211// not enforce equality of the chain operands.
7212static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
7213 unsigned Bytes, int Dist,
7214 SelectionDAG &DAG) {
7215 EVT VT = LS->getMemoryVT();
7216 if (VT.getSizeInBits() / 8 != Bytes)
7217 return false;
7218
7219 SDValue Loc = LS->getBasePtr();
7220 SDValue BaseLoc = Base->getBasePtr();
7221 if (Loc.getOpcode() == ISD::FrameIndex) {
7222 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7223 return false;
7224 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7225 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7226 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7227 int FS = MFI->getObjectSize(FI);
7228 int BFS = MFI->getObjectSize(BFI);
7229 if (FS != BFS || FS != (int)Bytes) return false;
7230 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7231 }
7232
7233 // Handle X+C
7234 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7235 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7236 return true;
7237
7238 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7239 const GlobalValue *GV1 = NULL;
7240 const GlobalValue *GV2 = NULL;
7241 int64_t Offset1 = 0;
7242 int64_t Offset2 = 0;
7243 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7244 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7245 if (isGA1 && isGA2 && GV1 == GV2)
7246 return Offset1 == (Offset2 + Dist*Bytes);
7247 return false;
7248}
7249
Hal Finkel7d8a6912013-05-26 18:08:30 +00007250// Return true is there is a nearyby consecutive load to the one provided
7251// (regardless of alignment). We search up and down the chain, looking though
7252// token factors and other loads (but nothing else). As a result, a true
7253// results indicates that it is safe to create a new consecutive load adjacent
7254// to the load provided.
7255static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7256 SDValue Chain = LD->getChain();
7257 EVT VT = LD->getMemoryVT();
7258
7259 SmallSet<SDNode *, 16> LoadRoots;
7260 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7261 SmallSet<SDNode *, 16> Visited;
7262
7263 // First, search up the chain, branching to follow all token-factor operands.
7264 // If we find a consecutive load, then we're done, otherwise, record all
7265 // nodes just above the top-level loads and token factors.
7266 while (!Queue.empty()) {
7267 SDNode *ChainNext = Queue.pop_back_val();
7268 if (!Visited.insert(ChainNext))
7269 continue;
7270
7271 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007272 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007273 return true;
7274
7275 if (!Visited.count(ChainLD->getChain().getNode()))
7276 Queue.push_back(ChainLD->getChain().getNode());
7277 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
7278 for (SDNode::op_iterator O = ChainNext->op_begin(),
7279 OE = ChainNext->op_end(); O != OE; ++O)
7280 if (!Visited.count(O->getNode()))
7281 Queue.push_back(O->getNode());
7282 } else
7283 LoadRoots.insert(ChainNext);
7284 }
7285
7286 // Second, search down the chain, starting from the top-level nodes recorded
7287 // in the first phase. These top-level nodes are the nodes just above all
7288 // loads and token factors. Starting with their uses, recursively look though
7289 // all loads (just the chain uses) and token factors to find a consecutive
7290 // load.
7291 Visited.clear();
7292 Queue.clear();
7293
7294 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7295 IE = LoadRoots.end(); I != IE; ++I) {
7296 Queue.push_back(*I);
7297
7298 while (!Queue.empty()) {
7299 SDNode *LoadRoot = Queue.pop_back_val();
7300 if (!Visited.insert(LoadRoot))
7301 continue;
7302
7303 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007304 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007305 return true;
7306
7307 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7308 UE = LoadRoot->use_end(); UI != UE; ++UI)
7309 if (((isa<LoadSDNode>(*UI) &&
7310 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
7311 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7312 Queue.push_back(*UI);
7313 }
7314 }
7315
7316 return false;
7317}
7318
Hal Finkel940ab932014-02-28 00:27:01 +00007319SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7320 DAGCombinerInfo &DCI) const {
7321 SelectionDAG &DAG = DCI.DAG;
7322 SDLoc dl(N);
7323
7324 assert(PPCSubTarget.useCRBits() &&
7325 "Expecting to be tracking CR bits");
7326 // If we're tracking CR bits, we need to be careful that we don't have:
7327 // trunc(binary-ops(zext(x), zext(y)))
7328 // or
7329 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7330 // such that we're unnecessarily moving things into GPRs when it would be
7331 // better to keep them in CR bits.
7332
7333 // Note that trunc here can be an actual i1 trunc, or can be the effective
7334 // truncation that comes from a setcc or select_cc.
7335 if (N->getOpcode() == ISD::TRUNCATE &&
7336 N->getValueType(0) != MVT::i1)
7337 return SDValue();
7338
7339 if (N->getOperand(0).getValueType() != MVT::i32 &&
7340 N->getOperand(0).getValueType() != MVT::i64)
7341 return SDValue();
7342
7343 if (N->getOpcode() == ISD::SETCC ||
7344 N->getOpcode() == ISD::SELECT_CC) {
7345 // If we're looking at a comparison, then we need to make sure that the
7346 // high bits (all except for the first) don't matter the result.
7347 ISD::CondCode CC =
7348 cast<CondCodeSDNode>(N->getOperand(
7349 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7350 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7351
7352 if (ISD::isSignedIntSetCC(CC)) {
7353 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7354 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7355 return SDValue();
7356 } else if (ISD::isUnsignedIntSetCC(CC)) {
7357 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7358 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7359 !DAG.MaskedValueIsZero(N->getOperand(1),
7360 APInt::getHighBitsSet(OpBits, OpBits-1)))
7361 return SDValue();
7362 } else {
7363 // This is neither a signed nor an unsigned comparison, just make sure
7364 // that the high bits are equal.
7365 APInt Op1Zero, Op1One;
7366 APInt Op2Zero, Op2One;
7367 DAG.ComputeMaskedBits(N->getOperand(0), Op1Zero, Op1One);
7368 DAG.ComputeMaskedBits(N->getOperand(1), Op2Zero, Op2One);
7369
7370 // We don't really care about what is known about the first bit (if
7371 // anything), so clear it in all masks prior to comparing them.
7372 Op1Zero.clearBit(0); Op1One.clearBit(0);
7373 Op2Zero.clearBit(0); Op2One.clearBit(0);
7374
7375 if (Op1Zero != Op2Zero || Op1One != Op2One)
7376 return SDValue();
7377 }
7378 }
7379
7380 // We now know that the higher-order bits are irrelevant, we just need to
7381 // make sure that all of the intermediate operations are bit operations, and
7382 // all inputs are extensions.
7383 if (N->getOperand(0).getOpcode() != ISD::AND &&
7384 N->getOperand(0).getOpcode() != ISD::OR &&
7385 N->getOperand(0).getOpcode() != ISD::XOR &&
7386 N->getOperand(0).getOpcode() != ISD::SELECT &&
7387 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7388 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7389 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7390 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7391 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7392 return SDValue();
7393
7394 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7395 N->getOperand(1).getOpcode() != ISD::AND &&
7396 N->getOperand(1).getOpcode() != ISD::OR &&
7397 N->getOperand(1).getOpcode() != ISD::XOR &&
7398 N->getOperand(1).getOpcode() != ISD::SELECT &&
7399 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7400 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7401 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7402 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7403 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7404 return SDValue();
7405
7406 SmallVector<SDValue, 4> Inputs;
7407 SmallVector<SDValue, 8> BinOps, PromOps;
7408 SmallPtrSet<SDNode *, 16> Visited;
7409
7410 for (unsigned i = 0; i < 2; ++i) {
7411 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7412 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7413 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7414 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7415 isa<ConstantSDNode>(N->getOperand(i)))
7416 Inputs.push_back(N->getOperand(i));
7417 else
7418 BinOps.push_back(N->getOperand(i));
7419
7420 if (N->getOpcode() == ISD::TRUNCATE)
7421 break;
7422 }
7423
7424 // Visit all inputs, collect all binary operations (and, or, xor and
7425 // select) that are all fed by extensions.
7426 while (!BinOps.empty()) {
7427 SDValue BinOp = BinOps.back();
7428 BinOps.pop_back();
7429
7430 if (!Visited.insert(BinOp.getNode()))
7431 continue;
7432
7433 PromOps.push_back(BinOp);
7434
7435 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7436 // The condition of the select is not promoted.
7437 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7438 continue;
7439 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7440 continue;
7441
7442 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7443 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7444 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7445 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7446 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7447 Inputs.push_back(BinOp.getOperand(i));
7448 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7449 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7450 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7451 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7452 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7453 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7454 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7455 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7456 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7457 BinOps.push_back(BinOp.getOperand(i));
7458 } else {
7459 // We have an input that is not an extension or another binary
7460 // operation; we'll abort this transformation.
7461 return SDValue();
7462 }
7463 }
7464 }
7465
7466 // Make sure that this is a self-contained cluster of operations (which
7467 // is not quite the same thing as saying that everything has only one
7468 // use).
7469 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7470 if (isa<ConstantSDNode>(Inputs[i]))
7471 continue;
7472
7473 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7474 UE = Inputs[i].getNode()->use_end();
7475 UI != UE; ++UI) {
7476 SDNode *User = *UI;
7477 if (User != N && !Visited.count(User))
7478 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007479
7480 // Make sure that we're not going to promote the non-output-value
7481 // operand(s) or SELECT or SELECT_CC.
7482 // FIXME: Although we could sometimes handle this, and it does occur in
7483 // practice that one of the condition inputs to the select is also one of
7484 // the outputs, we currently can't deal with this.
7485 if (User->getOpcode() == ISD::SELECT) {
7486 if (User->getOperand(0) == Inputs[i])
7487 return SDValue();
7488 } else if (User->getOpcode() == ISD::SELECT_CC) {
7489 if (User->getOperand(0) == Inputs[i] ||
7490 User->getOperand(1) == Inputs[i])
7491 return SDValue();
7492 }
Hal Finkel940ab932014-02-28 00:27:01 +00007493 }
7494 }
7495
7496 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7497 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7498 UE = PromOps[i].getNode()->use_end();
7499 UI != UE; ++UI) {
7500 SDNode *User = *UI;
7501 if (User != N && !Visited.count(User))
7502 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007503
7504 // Make sure that we're not going to promote the non-output-value
7505 // operand(s) or SELECT or SELECT_CC.
7506 // FIXME: Although we could sometimes handle this, and it does occur in
7507 // practice that one of the condition inputs to the select is also one of
7508 // the outputs, we currently can't deal with this.
7509 if (User->getOpcode() == ISD::SELECT) {
7510 if (User->getOperand(0) == PromOps[i])
7511 return SDValue();
7512 } else if (User->getOpcode() == ISD::SELECT_CC) {
7513 if (User->getOperand(0) == PromOps[i] ||
7514 User->getOperand(1) == PromOps[i])
7515 return SDValue();
7516 }
Hal Finkel940ab932014-02-28 00:27:01 +00007517 }
7518 }
7519
7520 // Replace all inputs with the extension operand.
7521 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7522 // Constants may have users outside the cluster of to-be-promoted nodes,
7523 // and so we need to replace those as we do the promotions.
7524 if (isa<ConstantSDNode>(Inputs[i]))
7525 continue;
7526 else
7527 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7528 }
7529
7530 // Replace all operations (these are all the same, but have a different
7531 // (i1) return type). DAG.getNode will validate that the types of
7532 // a binary operator match, so go through the list in reverse so that
7533 // we've likely promoted both operands first. Any intermediate truncations or
7534 // extensions disappear.
7535 while (!PromOps.empty()) {
7536 SDValue PromOp = PromOps.back();
7537 PromOps.pop_back();
7538
7539 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7540 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7541 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7542 PromOp.getOpcode() == ISD::ANY_EXTEND) {
7543 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
7544 PromOp.getOperand(0).getValueType() != MVT::i1) {
7545 // The operand is not yet ready (see comment below).
7546 PromOps.insert(PromOps.begin(), PromOp);
7547 continue;
7548 }
7549
7550 SDValue RepValue = PromOp.getOperand(0);
7551 if (isa<ConstantSDNode>(RepValue))
7552 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
7553
7554 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
7555 continue;
7556 }
7557
7558 unsigned C;
7559 switch (PromOp.getOpcode()) {
7560 default: C = 0; break;
7561 case ISD::SELECT: C = 1; break;
7562 case ISD::SELECT_CC: C = 2; break;
7563 }
7564
7565 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7566 PromOp.getOperand(C).getValueType() != MVT::i1) ||
7567 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7568 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
7569 // The to-be-promoted operands of this node have not yet been
7570 // promoted (this should be rare because we're going through the
7571 // list backward, but if one of the operands has several users in
7572 // this cluster of to-be-promoted nodes, it is possible).
7573 PromOps.insert(PromOps.begin(), PromOp);
7574 continue;
7575 }
7576
7577 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7578 PromOp.getNode()->op_end());
7579
7580 // If there are any constant inputs, make sure they're replaced now.
7581 for (unsigned i = 0; i < 2; ++i)
7582 if (isa<ConstantSDNode>(Ops[C+i]))
7583 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
7584
7585 DAG.ReplaceAllUsesOfValueWith(PromOp,
7586 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1,
7587 Ops.data(), Ops.size()));
7588 }
7589
7590 // Now we're left with the initial truncation itself.
7591 if (N->getOpcode() == ISD::TRUNCATE)
7592 return N->getOperand(0);
7593
7594 // Otherwise, this is a comparison. The operands to be compared have just
7595 // changed type (to i1), but everything else is the same.
7596 return SDValue(N, 0);
7597}
7598
7599SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
7600 DAGCombinerInfo &DCI) const {
7601 SelectionDAG &DAG = DCI.DAG;
7602 SDLoc dl(N);
7603
Hal Finkel940ab932014-02-28 00:27:01 +00007604 // If we're tracking CR bits, we need to be careful that we don't have:
7605 // zext(binary-ops(trunc(x), trunc(y)))
7606 // or
7607 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
7608 // such that we're unnecessarily moving things into CR bits that can more
7609 // efficiently stay in GPRs. Note that if we're not certain that the high
7610 // bits are set as required by the final extension, we still may need to do
7611 // some masking to get the proper behavior.
7612
Hal Finkel46043ed2014-03-01 21:36:57 +00007613 // This same functionality is important on PPC64 when dealing with
7614 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
7615 // the return values of functions. Because it is so similar, it is handled
7616 // here as well.
7617
Hal Finkel940ab932014-02-28 00:27:01 +00007618 if (N->getValueType(0) != MVT::i32 &&
7619 N->getValueType(0) != MVT::i64)
7620 return SDValue();
7621
Hal Finkel46043ed2014-03-01 21:36:57 +00007622 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
7623 PPCSubTarget.useCRBits()) ||
7624 (N->getOperand(0).getValueType() == MVT::i32 &&
7625 PPCSubTarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00007626 return SDValue();
7627
7628 if (N->getOperand(0).getOpcode() != ISD::AND &&
7629 N->getOperand(0).getOpcode() != ISD::OR &&
7630 N->getOperand(0).getOpcode() != ISD::XOR &&
7631 N->getOperand(0).getOpcode() != ISD::SELECT &&
7632 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
7633 return SDValue();
7634
7635 SmallVector<SDValue, 4> Inputs;
7636 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
7637 SmallPtrSet<SDNode *, 16> Visited;
7638
7639 // Visit all inputs, collect all binary operations (and, or, xor and
7640 // select) that are all fed by truncations.
7641 while (!BinOps.empty()) {
7642 SDValue BinOp = BinOps.back();
7643 BinOps.pop_back();
7644
7645 if (!Visited.insert(BinOp.getNode()))
7646 continue;
7647
7648 PromOps.push_back(BinOp);
7649
7650 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7651 // The condition of the select is not promoted.
7652 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7653 continue;
7654 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7655 continue;
7656
7657 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7658 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7659 Inputs.push_back(BinOp.getOperand(i));
7660 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7661 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7662 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7663 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7664 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
7665 BinOps.push_back(BinOp.getOperand(i));
7666 } else {
7667 // We have an input that is not a truncation or another binary
7668 // operation; we'll abort this transformation.
7669 return SDValue();
7670 }
7671 }
7672 }
7673
7674 // Make sure that this is a self-contained cluster of operations (which
7675 // is not quite the same thing as saying that everything has only one
7676 // use).
7677 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7678 if (isa<ConstantSDNode>(Inputs[i]))
7679 continue;
7680
7681 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7682 UE = Inputs[i].getNode()->use_end();
7683 UI != UE; ++UI) {
7684 SDNode *User = *UI;
7685 if (User != N && !Visited.count(User))
7686 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007687
7688 // Make sure that we're not going to promote the non-output-value
7689 // operand(s) or SELECT or SELECT_CC.
7690 // FIXME: Although we could sometimes handle this, and it does occur in
7691 // practice that one of the condition inputs to the select is also one of
7692 // the outputs, we currently can't deal with this.
7693 if (User->getOpcode() == ISD::SELECT) {
7694 if (User->getOperand(0) == Inputs[i])
7695 return SDValue();
7696 } else if (User->getOpcode() == ISD::SELECT_CC) {
7697 if (User->getOperand(0) == Inputs[i] ||
7698 User->getOperand(1) == Inputs[i])
7699 return SDValue();
7700 }
Hal Finkel940ab932014-02-28 00:27:01 +00007701 }
7702 }
7703
7704 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7705 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7706 UE = PromOps[i].getNode()->use_end();
7707 UI != UE; ++UI) {
7708 SDNode *User = *UI;
7709 if (User != N && !Visited.count(User))
7710 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007711
7712 // Make sure that we're not going to promote the non-output-value
7713 // operand(s) or SELECT or SELECT_CC.
7714 // FIXME: Although we could sometimes handle this, and it does occur in
7715 // practice that one of the condition inputs to the select is also one of
7716 // the outputs, we currently can't deal with this.
7717 if (User->getOpcode() == ISD::SELECT) {
7718 if (User->getOperand(0) == PromOps[i])
7719 return SDValue();
7720 } else if (User->getOpcode() == ISD::SELECT_CC) {
7721 if (User->getOperand(0) == PromOps[i] ||
7722 User->getOperand(1) == PromOps[i])
7723 return SDValue();
7724 }
Hal Finkel940ab932014-02-28 00:27:01 +00007725 }
7726 }
7727
Hal Finkel46043ed2014-03-01 21:36:57 +00007728 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00007729 bool ReallyNeedsExt = false;
7730 if (N->getOpcode() != ISD::ANY_EXTEND) {
7731 // If all of the inputs are not already sign/zero extended, then
7732 // we'll still need to do that at the end.
7733 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7734 if (isa<ConstantSDNode>(Inputs[i]))
7735 continue;
7736
7737 unsigned OpBits =
7738 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00007739 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
7740
Hal Finkel940ab932014-02-28 00:27:01 +00007741 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
7742 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00007743 APInt::getHighBitsSet(OpBits,
7744 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00007745 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00007746 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
7747 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00007748 ReallyNeedsExt = true;
7749 break;
7750 }
7751 }
7752 }
7753
7754 // Replace all inputs, either with the truncation operand, or a
7755 // truncation or extension to the final output type.
7756 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7757 // Constant inputs need to be replaced with the to-be-promoted nodes that
7758 // use them because they might have users outside of the cluster of
7759 // promoted nodes.
7760 if (isa<ConstantSDNode>(Inputs[i]))
7761 continue;
7762
7763 SDValue InSrc = Inputs[i].getOperand(0);
7764 if (Inputs[i].getValueType() == N->getValueType(0))
7765 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
7766 else if (N->getOpcode() == ISD::SIGN_EXTEND)
7767 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7768 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
7769 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7770 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7771 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
7772 else
7773 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7774 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
7775 }
7776
7777 // Replace all operations (these are all the same, but have a different
7778 // (promoted) return type). DAG.getNode will validate that the types of
7779 // a binary operator match, so go through the list in reverse so that
7780 // we've likely promoted both operands first.
7781 while (!PromOps.empty()) {
7782 SDValue PromOp = PromOps.back();
7783 PromOps.pop_back();
7784
7785 unsigned C;
7786 switch (PromOp.getOpcode()) {
7787 default: C = 0; break;
7788 case ISD::SELECT: C = 1; break;
7789 case ISD::SELECT_CC: C = 2; break;
7790 }
7791
7792 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7793 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
7794 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7795 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
7796 // The to-be-promoted operands of this node have not yet been
7797 // promoted (this should be rare because we're going through the
7798 // list backward, but if one of the operands has several users in
7799 // this cluster of to-be-promoted nodes, it is possible).
7800 PromOps.insert(PromOps.begin(), PromOp);
7801 continue;
7802 }
7803
7804 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7805 PromOp.getNode()->op_end());
7806
7807 // If this node has constant inputs, then they'll need to be promoted here.
7808 for (unsigned i = 0; i < 2; ++i) {
7809 if (!isa<ConstantSDNode>(Ops[C+i]))
7810 continue;
7811 if (Ops[C+i].getValueType() == N->getValueType(0))
7812 continue;
7813
7814 if (N->getOpcode() == ISD::SIGN_EXTEND)
7815 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7816 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7817 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7818 else
7819 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7820 }
7821
7822 DAG.ReplaceAllUsesOfValueWith(PromOp,
7823 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0),
7824 Ops.data(), Ops.size()));
7825 }
7826
7827 // Now we're left with the initial extension itself.
7828 if (!ReallyNeedsExt)
7829 return N->getOperand(0);
7830
Hal Finkel46043ed2014-03-01 21:36:57 +00007831 // To zero extend, just mask off everything except for the first bit (in the
7832 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00007833 if (N->getOpcode() == ISD::ZERO_EXTEND)
7834 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00007835 DAG.getConstant(APInt::getLowBitsSet(
7836 N->getValueSizeInBits(0), PromBits),
7837 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00007838
7839 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
7840 "Invalid extension type");
7841 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
7842 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00007843 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00007844 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
7845 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
7846 N->getOperand(0), ShiftCst), ShiftCst);
7847}
7848
Duncan Sandsdc2dac12008-11-24 14:53:14 +00007849SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
7850 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00007851 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00007852 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007853 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00007854 switch (N->getOpcode()) {
7855 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00007856 case PPCISD::SHL:
7857 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007858 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007859 return N->getOperand(0);
7860 }
7861 break;
7862 case PPCISD::SRL:
7863 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007864 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007865 return N->getOperand(0);
7866 }
7867 break;
7868 case PPCISD::SRA:
7869 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007870 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007871 C->isAllOnesValue()) // -1 >>s V -> -1.
7872 return N->getOperand(0);
7873 }
7874 break;
Hal Finkel940ab932014-02-28 00:27:01 +00007875 case ISD::SIGN_EXTEND:
7876 case ISD::ZERO_EXTEND:
7877 case ISD::ANY_EXTEND:
7878 return DAGCombineExtBoolTrunc(N, DCI);
7879 case ISD::TRUNCATE:
7880 case ISD::SETCC:
7881 case ISD::SELECT_CC:
7882 return DAGCombineTruncBoolExt(N, DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007883 case ISD::FDIV: {
7884 assert(TM.Options.UnsafeFPMath &&
7885 "Reciprocal estimates require UnsafeFPMath");
Scott Michelcf0da6c2009-02-17 22:15:04 +00007886
Hal Finkel2e103312013-04-03 04:01:11 +00007887 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007888 SDValue RV =
7889 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007890 if (RV.getNode() != 0) {
7891 DCI.AddToWorklist(RV.getNode());
7892 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7893 N->getOperand(0), RV);
7894 }
Hal Finkelf96c18e2013-04-04 22:44:12 +00007895 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
7896 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7897 SDValue RV =
7898 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7899 DCI);
7900 if (RV.getNode() != 0) {
7901 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00007902 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00007903 N->getValueType(0), RV);
7904 DCI.AddToWorklist(RV.getNode());
7905 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7906 N->getOperand(0), RV);
7907 }
7908 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
7909 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7910 SDValue RV =
7911 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7912 DCI);
7913 if (RV.getNode() != 0) {
7914 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00007915 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00007916 N->getValueType(0), RV,
7917 N->getOperand(1).getOperand(1));
7918 DCI.AddToWorklist(RV.getNode());
7919 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7920 N->getOperand(0), RV);
7921 }
Hal Finkel2e103312013-04-03 04:01:11 +00007922 }
7923
Hal Finkelb0c810f2013-04-03 17:44:56 +00007924 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007925 if (RV.getNode() != 0) {
7926 DCI.AddToWorklist(RV.getNode());
7927 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7928 N->getOperand(0), RV);
7929 }
7930
7931 }
7932 break;
7933 case ISD::FSQRT: {
7934 assert(TM.Options.UnsafeFPMath &&
7935 "Reciprocal estimates require UnsafeFPMath");
7936
7937 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
7938 // reciprocal sqrt.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007939 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007940 if (RV.getNode() != 0) {
7941 DCI.AddToWorklist(RV.getNode());
Hal Finkelb0c810f2013-04-03 17:44:56 +00007942 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00007943 if (RV.getNode() != 0) {
7944 // Unfortunately, RV is now NaN if the input was exactly 0. Select out
7945 // this case and force the answer to 0.
7946
7947 EVT VT = RV.getValueType();
7948
7949 SDValue Zero = DAG.getConstantFP(0.0, VT.getScalarType());
7950 if (VT.isVector()) {
7951 assert(VT.getVectorNumElements() == 4 && "Unknown vector type");
7952 Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Zero, Zero, Zero, Zero);
7953 }
7954
7955 SDValue ZeroCmp =
7956 DAG.getSetCC(dl, getSetCCResultType(*DAG.getContext(), VT),
7957 N->getOperand(0), Zero, ISD::SETEQ);
7958 DCI.AddToWorklist(ZeroCmp.getNode());
7959 DCI.AddToWorklist(RV.getNode());
7960
7961 RV = DAG.getNode(VT.isVector() ? ISD::VSELECT : ISD::SELECT, dl, VT,
7962 ZeroCmp, Zero, RV);
Hal Finkel2e103312013-04-03 04:01:11 +00007963 return RV;
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00007964 }
Hal Finkel2e103312013-04-03 04:01:11 +00007965 }
7966
7967 }
7968 break;
Chris Lattnerf4184352006-03-01 04:57:39 +00007969 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00007970 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00007971 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
7972 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
7973 // We allow the src/dst to be either f32/f64, but the intermediate
7974 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00007975 if (N->getOperand(0).getValueType() == MVT::i64 &&
7976 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007977 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00007978 if (Val.getValueType() == MVT::f32) {
7979 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00007980 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00007981 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007982
Owen Anderson9f944592009-08-11 20:47:22 +00007983 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00007984 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00007985 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00007986 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00007987 if (N->getValueType(0) == MVT::f32) {
7988 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00007989 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00007990 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00007991 }
7992 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00007993 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00007994 // If the intermediate type is i32, we can avoid the load/store here
7995 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00007996 }
Chris Lattnerf4184352006-03-01 04:57:39 +00007997 }
7998 }
7999 break;
Chris Lattner27f53452006-03-01 05:50:56 +00008000 case ISD::STORE:
8001 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8002 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008003 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008004 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008005 N->getOperand(1).getValueType() == MVT::i32 &&
8006 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008007 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008008 if (Val.getValueType() == MVT::f32) {
8009 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008010 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008011 }
Owen Anderson9f944592009-08-11 20:47:22 +00008012 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008013 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008014
Hal Finkel60c75102013-04-01 15:37:53 +00008015 SDValue Ops[] = {
8016 N->getOperand(0), Val, N->getOperand(2),
8017 DAG.getValueType(N->getOperand(1).getValueType())
8018 };
8019
8020 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
8021 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
8022 cast<StoreSDNode>(N)->getMemoryVT(),
8023 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008024 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008025 return Val;
8026 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008027
Chris Lattnera7976d32006-07-10 20:56:58 +00008028 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008029 if (cast<StoreSDNode>(N)->isUnindexed() &&
8030 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008031 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008032 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008033 N->getOperand(1).getValueType() == MVT::i16 ||
8034 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008035 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008036 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008037 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008038 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008039 if (BSwapOp.getValueType() == MVT::i16)
8040 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008041
Dan Gohman48b185d2009-09-25 20:36:54 +00008042 SDValue Ops[] = {
8043 N->getOperand(0), BSwapOp, N->getOperand(2),
8044 DAG.getValueType(N->getOperand(1).getValueType())
8045 };
8046 return
8047 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
8048 Ops, array_lengthof(Ops),
8049 cast<StoreSDNode>(N)->getMemoryVT(),
8050 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008051 }
8052 break;
Hal Finkelcf2e9082013-05-24 23:00:14 +00008053 case ISD::LOAD: {
8054 LoadSDNode *LD = cast<LoadSDNode>(N);
8055 EVT VT = LD->getValueType(0);
8056 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8057 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8058 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8059 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008060 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8061 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008062 LD->getAlignment() < ABIAlignment) {
8063 // This is a type-legal unaligned Altivec load.
8064 SDValue Chain = LD->getChain();
8065 SDValue Ptr = LD->getBasePtr();
8066
8067 // This implements the loading of unaligned vectors as described in
8068 // the venerable Apple Velocity Engine overview. Specifically:
8069 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8070 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8071 //
8072 // The general idea is to expand a sequence of one or more unaligned
8073 // loads into a alignment-based permutation-control instruction (lvsl),
8074 // a series of regular vector loads (which always truncate their
8075 // input address to an aligned address), and a series of permutations.
8076 // The results of these permutations are the requested loaded values.
8077 // The trick is that the last "extra" load is not taken from the address
8078 // you might suspect (sizeof(vector) bytes after the last requested
8079 // load), but rather sizeof(vector) - 1 bytes after the last
8080 // requested vector. The point of this is to avoid a page fault if the
Alp Tokercb402912014-01-24 17:20:08 +00008081 // base address happened to be aligned. This works because if the base
Hal Finkelcf2e9082013-05-24 23:00:14 +00008082 // address is aligned, then adding less than a full vector length will
8083 // cause the last vector in the sequence to be (re)loaded. Otherwise,
8084 // the next vector will be fetched as you might suspect was necessary.
8085
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008086 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008087 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008088 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8089 // optimization later.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008090 SDValue PermCntl = BuildIntrinsicOp(Intrinsic::ppc_altivec_lvsl, Ptr,
8091 DAG, dl, MVT::v16i8);
8092
8093 // Refine the alignment of the original load (a "new" load created here
8094 // which was identical to the first except for the alignment would be
8095 // merged with the existing node regardless).
8096 MachineFunction &MF = DAG.getMachineFunction();
8097 MachineMemOperand *MMO =
8098 MF.getMachineMemOperand(LD->getPointerInfo(),
8099 LD->getMemOperand()->getFlags(),
8100 LD->getMemoryVT().getStoreSize(),
8101 ABIAlignment);
8102 LD->refineAlignment(MMO);
8103 SDValue BaseLoad = SDValue(LD, 0);
8104
8105 // Note that the value of IncOffset (which is provided to the next
8106 // load's pointer info offset value, and thus used to calculate the
8107 // alignment), and the value of IncValue (which is actually used to
8108 // increment the pointer value) are different! This is because we
8109 // require the next load to appear to be aligned, even though it
8110 // is actually offset from the base pointer by a lesser amount.
8111 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008112 int IncValue = IncOffset;
8113
8114 // Walk (both up and down) the chain looking for another load at the real
8115 // (aligned) offset (the alignment of the other load does not matter in
8116 // this case). If found, then do not use the offset reduction trick, as
8117 // that will prevent the loads from being later combined (as they would
8118 // otherwise be duplicates).
8119 if (!findConsecutiveLoad(LD, DAG))
8120 --IncValue;
8121
Hal Finkelcf2e9082013-05-24 23:00:14 +00008122 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8123 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8124
Hal Finkelcf2e9082013-05-24 23:00:14 +00008125 SDValue ExtraLoad =
8126 DAG.getLoad(VT, dl, Chain, Ptr,
8127 LD->getPointerInfo().getWithOffset(IncOffset),
8128 LD->isVolatile(), LD->isNonTemporal(),
8129 LD->isInvariant(), ABIAlignment);
8130
8131 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8132 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8133
8134 if (BaseLoad.getValueType() != MVT::v4i32)
8135 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
8136
8137 if (ExtraLoad.getValueType() != MVT::v4i32)
8138 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
8139
8140 SDValue Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8141 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
8142
8143 if (VT != MVT::v4i32)
8144 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8145
8146 // Now we need to be really careful about how we update the users of the
8147 // original load. We cannot just call DCI.CombineTo (or
8148 // DAG.ReplaceAllUsesWith for that matter), because the load still has
8149 // uses created here (the permutation for example) that need to stay.
8150 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
8151 while (UI != UE) {
8152 SDUse &Use = UI.getUse();
8153 SDNode *User = *UI;
8154 // Note: BaseLoad is checked here because it might not be N, but a
8155 // bitcast of N.
8156 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
8157 User == TF.getNode() || Use.getResNo() > 1) {
8158 ++UI;
8159 continue;
8160 }
8161
8162 SDValue To = Use.getResNo() ? TF : Perm;
8163 ++UI;
8164
8165 SmallVector<SDValue, 8> Ops;
8166 for (SDNode::op_iterator O = User->op_begin(),
8167 OE = User->op_end(); O != OE; ++O) {
8168 if (*O == Use)
8169 Ops.push_back(To);
8170 else
8171 Ops.push_back(*O);
8172 }
8173
8174 DAG.UpdateNodeOperands(User, Ops.data(), Ops.size());
8175 }
8176
8177 return SDValue(N, 0);
8178 }
8179 }
8180 break;
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008181 case ISD::INTRINSIC_WO_CHAIN:
8182 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() ==
8183 Intrinsic::ppc_altivec_lvsl &&
8184 N->getOperand(1)->getOpcode() == ISD::ADD) {
8185 SDValue Add = N->getOperand(1);
8186
8187 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8188 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8189 Add.getValueType().getScalarType().getSizeInBits()))) {
8190 SDNode *BasePtr = Add->getOperand(0).getNode();
8191 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8192 UE = BasePtr->use_end(); UI != UE; ++UI) {
8193 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8194 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
8195 Intrinsic::ppc_altivec_lvsl) {
8196 // We've found another LVSL, and this address if an aligned
8197 // multiple of that one. The results will be the same, so use the
8198 // one we've just found instead.
8199
8200 return SDValue(*UI, 0);
8201 }
8202 }
8203 }
8204 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008205
8206 break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008207 case ISD::BSWAP:
8208 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008209 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008210 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008211 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8212 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008213 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008214 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008215 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008216 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008217 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008218 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008219 LD->getChain(), // Chain
8220 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008221 DAG.getValueType(N->getValueType(0)) // VT
8222 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008223 SDValue BSLoad =
8224 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008225 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8226 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkel93492fa2013-03-28 19:43:12 +00008227 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008228
Scott Michelcf0da6c2009-02-17 22:15:04 +00008229 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008230 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008231 if (N->getValueType(0) == MVT::i16)
8232 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008233
Chris Lattnera7976d32006-07-10 20:56:58 +00008234 // First, combine the bswap away. This makes the value produced by the
8235 // load dead.
8236 DCI.CombineTo(N, ResVal);
8237
8238 // Next, combine the load away, we give it a bogus result value but a real
8239 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008240 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008241
Chris Lattnera7976d32006-07-10 20:56:58 +00008242 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008243 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008244 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008245
Chris Lattner27f53452006-03-01 05:50:56 +00008246 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008247 case PPCISD::VCMP: {
8248 // If a VCMPo node already exists with exactly the same operands as this
8249 // node, use its result instead of this node (VCMPo computes both a CR6 and
8250 // a normal output).
8251 //
8252 if (!N->getOperand(0).hasOneUse() &&
8253 !N->getOperand(1).hasOneUse() &&
8254 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008255
Chris Lattnerd4058a52006-03-31 06:02:07 +00008256 // Scan all of the users of the LHS, looking for VCMPo's that match.
8257 SDNode *VCMPoNode = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008258
Gabor Greiff304a7a2008-08-28 21:40:38 +00008259 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008260 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8261 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008262 if (UI->getOpcode() == PPCISD::VCMPo &&
8263 UI->getOperand(1) == N->getOperand(1) &&
8264 UI->getOperand(2) == N->getOperand(2) &&
8265 UI->getOperand(0) == N->getOperand(0)) {
8266 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008267 break;
8268 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008269
Chris Lattner518834c2006-04-18 18:28:22 +00008270 // If there is no VCMPo node, or if the flag value has a single use, don't
8271 // transform this.
8272 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8273 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008274
8275 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008276 // chain, this transformation is more complex. Note that multiple things
8277 // could use the value result, which we should ignore.
8278 SDNode *FlagUser = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008279 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner518834c2006-04-18 18:28:22 +00008280 FlagUser == 0; ++UI) {
8281 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008282 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008283 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008284 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008285 FlagUser = User;
8286 break;
8287 }
8288 }
8289 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008290
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008291 // If the user is a MFOCRF instruction, we know this is safe.
8292 // Otherwise we give up for right now.
8293 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008294 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008295 }
8296 break;
8297 }
Hal Finkel940ab932014-02-28 00:27:01 +00008298 case ISD::BRCOND: {
8299 SDValue Cond = N->getOperand(1);
8300 SDValue Target = N->getOperand(2);
8301
8302 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8303 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8304 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8305
8306 // We now need to make the intrinsic dead (it cannot be instruction
8307 // selected).
8308 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8309 assert(Cond.getNode()->hasOneUse() &&
8310 "Counter decrement has more than one use");
8311
8312 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8313 N->getOperand(0), Target);
8314 }
8315 }
8316 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008317 case ISD::BR_CC: {
8318 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008319 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008320 // lowering is done pre-legalize, because the legalizer lowers the predicate
8321 // compare down to code that is difficult to reassemble.
8322 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008323 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008324
8325 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8326 // value. If so, pass-through the AND to get to the intrinsic.
8327 if (LHS.getOpcode() == ISD::AND &&
8328 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8329 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8330 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8331 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8332 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8333 isZero())
8334 LHS = LHS.getOperand(0);
8335
8336 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8337 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8338 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8339 isa<ConstantSDNode>(RHS)) {
8340 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8341 "Counter decrement comparison is not EQ or NE");
8342
8343 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8344 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8345 (CC == ISD::SETNE && !Val);
8346
8347 // We now need to make the intrinsic dead (it cannot be instruction
8348 // selected).
8349 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8350 assert(LHS.getNode()->hasOneUse() &&
8351 "Counter decrement has more than one use");
8352
8353 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8354 N->getOperand(0), N->getOperand(4));
8355 }
8356
Chris Lattner9754d142006-04-18 17:59:36 +00008357 int CompareOpc;
8358 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008359
Chris Lattner9754d142006-04-18 17:59:36 +00008360 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8361 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8362 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8363 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008364
Chris Lattner9754d142006-04-18 17:59:36 +00008365 // If this is a comparison against something other than 0/1, then we know
8366 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008367 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008368 if (Val != 0 && Val != 1) {
8369 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8370 return N->getOperand(0);
8371 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008372 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008373 N->getOperand(0), N->getOperand(4));
8374 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008375
Chris Lattner9754d142006-04-18 17:59:36 +00008376 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008377
Chris Lattner9754d142006-04-18 17:59:36 +00008378 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008379 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008380 LHS.getOperand(2), // LHS of compare
8381 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008382 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008383 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008384 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesenf80493b2009-02-05 22:07:54 +00008385 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008386
Chris Lattner9754d142006-04-18 17:59:36 +00008387 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008388 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008389 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008390 default: // Can't happen, don't crash on invalid number though.
8391 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008392 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008393 break;
8394 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008395 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008396 break;
8397 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008398 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008399 break;
8400 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008401 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008402 break;
8403 }
8404
Owen Anderson9f944592009-08-11 20:47:22 +00008405 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8406 DAG.getConstant(CompOpc, MVT::i32),
8407 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008408 N->getOperand(4), CompNode.getValue(1));
8409 }
8410 break;
8411 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008412 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008413
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008414 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008415}
8416
Chris Lattner4211ca92006-04-14 06:01:58 +00008417//===----------------------------------------------------------------------===//
8418// Inline Assembly Support
8419//===----------------------------------------------------------------------===//
8420
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008421void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelcf0da6c2009-02-17 22:15:04 +00008422 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +00008423 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +00008424 const SelectionDAG &DAG,
Chris Lattnerc5287c02006-04-02 06:26:07 +00008425 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00008426 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00008427 switch (Op.getOpcode()) {
8428 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008429 case PPCISD::LBRX: {
8430 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00008431 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00008432 KnownZero = 0xFFFF0000;
8433 break;
8434 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008435 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00008436 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00008437 default: break;
8438 case Intrinsic::ppc_altivec_vcmpbfp_p:
8439 case Intrinsic::ppc_altivec_vcmpeqfp_p:
8440 case Intrinsic::ppc_altivec_vcmpequb_p:
8441 case Intrinsic::ppc_altivec_vcmpequh_p:
8442 case Intrinsic::ppc_altivec_vcmpequw_p:
8443 case Intrinsic::ppc_altivec_vcmpgefp_p:
8444 case Intrinsic::ppc_altivec_vcmpgtfp_p:
8445 case Intrinsic::ppc_altivec_vcmpgtsb_p:
8446 case Intrinsic::ppc_altivec_vcmpgtsh_p:
8447 case Intrinsic::ppc_altivec_vcmpgtsw_p:
8448 case Intrinsic::ppc_altivec_vcmpgtub_p:
8449 case Intrinsic::ppc_altivec_vcmpgtuh_p:
8450 case Intrinsic::ppc_altivec_vcmpgtuw_p:
8451 KnownZero = ~1U; // All bits but the low one are known to be zero.
8452 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008453 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008454 }
8455 }
8456}
8457
8458
Chris Lattnerd6855142007-03-25 02:14:49 +00008459/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00008460/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008461PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00008462PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
8463 if (Constraint.size() == 1) {
8464 switch (Constraint[0]) {
8465 default: break;
8466 case 'b':
8467 case 'r':
8468 case 'f':
8469 case 'v':
8470 case 'y':
8471 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00008472 case 'Z':
8473 // FIXME: While Z does indicate a memory constraint, it specifically
8474 // indicates an r+r address (used in conjunction with the 'y' modifier
8475 // in the replacement string). Currently, we're forcing the base
8476 // register to be r0 in the asm printer (which is interpreted as zero)
8477 // and forming the complete address in the second register. This is
8478 // suboptimal.
8479 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00008480 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008481 } else if (Constraint == "wc") { // individual CR bits.
8482 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00008483 } else if (Constraint == "wa" || Constraint == "wd" ||
8484 Constraint == "wf" || Constraint == "ws") {
8485 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00008486 }
8487 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00008488}
8489
John Thompsone8360b72010-10-29 17:29:13 +00008490/// Examine constraint type and operand type and determine a weight value.
8491/// This object must already have been set up with the operand type
8492/// and the current alternative constraint selected.
8493TargetLowering::ConstraintWeight
8494PPCTargetLowering::getSingleConstraintMatchWeight(
8495 AsmOperandInfo &info, const char *constraint) const {
8496 ConstraintWeight weight = CW_Invalid;
8497 Value *CallOperandVal = info.CallOperandVal;
8498 // If we don't have a value, we can't do a match,
8499 // but allow it at the lowest weight.
8500 if (CallOperandVal == NULL)
8501 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00008502 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00008503
John Thompsone8360b72010-10-29 17:29:13 +00008504 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00008505 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
8506 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00008507 else if ((StringRef(constraint) == "wa" ||
8508 StringRef(constraint) == "wd" ||
8509 StringRef(constraint) == "wf") &&
8510 type->isVectorTy())
8511 return CW_Register;
8512 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
8513 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00008514
John Thompsone8360b72010-10-29 17:29:13 +00008515 switch (*constraint) {
8516 default:
8517 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8518 break;
8519 case 'b':
8520 if (type->isIntegerTy())
8521 weight = CW_Register;
8522 break;
8523 case 'f':
8524 if (type->isFloatTy())
8525 weight = CW_Register;
8526 break;
8527 case 'd':
8528 if (type->isDoubleTy())
8529 weight = CW_Register;
8530 break;
8531 case 'v':
8532 if (type->isVectorTy())
8533 weight = CW_Register;
8534 break;
8535 case 'y':
8536 weight = CW_Register;
8537 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00008538 case 'Z':
8539 weight = CW_Memory;
8540 break;
John Thompsone8360b72010-10-29 17:29:13 +00008541 }
8542 return weight;
8543}
8544
Scott Michelcf0da6c2009-02-17 22:15:04 +00008545std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00008546PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00008547 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00008548 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00008549 // GCC RS6000 Constraint Letters
8550 switch (Constraint[0]) {
8551 case 'b': // R1-R31
Hal Finkel638a9fa2013-03-19 18:51:05 +00008552 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
8553 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
8554 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008555 case 'r': // R0-R31
Owen Anderson9f944592009-08-11 20:47:22 +00008556 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00008557 return std::make_pair(0U, &PPC::G8RCRegClass);
8558 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008559 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008560 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00008561 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008562 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00008563 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008564 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008565 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00008566 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008567 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00008568 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008569 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008570 } else if (Constraint == "wc") { // an individual CR bit.
8571 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00008572 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00008573 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00008574 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00008575 } else if (Constraint == "ws") {
8576 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008577 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008578
Hal Finkelb176acb2013-08-03 12:25:10 +00008579 std::pair<unsigned, const TargetRegisterClass*> R =
8580 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8581
8582 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
8583 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
8584 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
8585 // register.
8586 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
8587 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
8588 if (R.first && VT == MVT::i64 && PPCSubTarget.isPPC64() &&
8589 PPC::GPRCRegClass.contains(R.first)) {
8590 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
8591 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00008592 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00008593 &PPC::G8RCRegClass);
8594 }
8595
8596 return R;
Chris Lattner01513612006-01-31 19:20:21 +00008597}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008598
Chris Lattner584a11a2006-11-02 01:44:04 +00008599
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008600/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00008601/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00008602void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00008603 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008604 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00008605 SelectionDAG &DAG) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008606 SDValue Result(0,0);
Eric Christopher0713a9d2011-06-08 23:55:35 +00008607
Eric Christopherde9399b2011-06-02 23:16:42 +00008608 // Only support length 1 constraints.
8609 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008610
Eric Christopherde9399b2011-06-02 23:16:42 +00008611 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008612 switch (Letter) {
8613 default: break;
8614 case 'I':
8615 case 'J':
8616 case 'K':
8617 case 'L':
8618 case 'M':
8619 case 'N':
8620 case 'O':
8621 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00008622 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008623 if (!CST) return; // Must be an immediate to match.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008624 unsigned Value = CST->getZExtValue();
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008625 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00008626 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008627 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008628 if ((short)Value == (int)Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008629 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008630 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008631 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
8632 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008633 if ((short)Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008634 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008635 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008636 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008637 if ((Value >> 16) == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008638 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008639 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008640 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008641 if (Value > 31)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008642 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008643 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008644 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008645 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008646 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008647 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008648 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008649 if (Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008650 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008651 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008652 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008653 if ((short)-Value == (int)-Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008654 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008655 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008656 }
8657 break;
8658 }
8659 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008660
Gabor Greiff304a7a2008-08-28 21:40:38 +00008661 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008662 Ops.push_back(Result);
8663 return;
8664 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008665
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008666 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00008667 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008668}
Evan Cheng2dd2c652006-03-13 23:20:37 +00008669
Chris Lattner1eb94d92007-03-30 23:15:24 +00008670// isLegalAddressingMode - Return true if the addressing mode represented
8671// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008672bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00008673 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00008674 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00008675
Chris Lattner1eb94d92007-03-30 23:15:24 +00008676 // PPC allows a sign-extended 16-bit immediate field.
8677 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
8678 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008679
Chris Lattner1eb94d92007-03-30 23:15:24 +00008680 // No global is ever allowed as a base.
8681 if (AM.BaseGV)
8682 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008683
8684 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00008685 switch (AM.Scale) {
8686 case 0: // "r+i" or just "i", depending on HasBaseReg.
8687 break;
8688 case 1:
8689 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
8690 return false;
8691 // Otherwise we have r+r or r+i.
8692 break;
8693 case 2:
8694 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
8695 return false;
8696 // Allow 2*r as r+r.
8697 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00008698 default:
8699 // No other scales are supported.
8700 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00008701 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008702
Chris Lattner1eb94d92007-03-30 23:15:24 +00008703 return true;
8704}
8705
Dan Gohman21cea8a2010-04-17 15:26:15 +00008706SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
8707 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00008708 MachineFunction &MF = DAG.getMachineFunction();
8709 MachineFrameInfo *MFI = MF.getFrameInfo();
8710 MFI->setReturnAddressIsTaken(true);
8711
Bill Wendling908bf812014-01-06 00:43:20 +00008712 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008713 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008714
Andrew Trickef9de2a2013-05-25 02:42:55 +00008715 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008716 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00008717
Dale Johannesen81bfca72010-05-03 22:59:34 +00008718 // Make sure the function does not optimize away the store of the RA to
8719 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00008720 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008721 FuncInfo->setLRStoreRequired();
8722 bool isPPC64 = PPCSubTarget.isPPC64();
8723 bool isDarwinABI = PPCSubTarget.isDarwinABI();
8724
8725 if (Depth > 0) {
8726 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8727 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00008728
Anton Korobeynikov2f931282011-01-10 12:39:04 +00008729 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00008730 isPPC64? MVT::i64 : MVT::i32);
8731 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
8732 DAG.getNode(ISD::ADD, dl, getPointerTy(),
8733 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008734 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008735 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00008736
Chris Lattnerf6a81562007-12-08 06:59:59 +00008737 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008738 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008739 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008740 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00008741}
8742
Dan Gohman21cea8a2010-04-17 15:26:15 +00008743SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
8744 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00008745 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008746 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00008747
Owen Anderson53aa7a92009-08-10 22:56:29 +00008748 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00008749 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008750
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00008751 MachineFunction &MF = DAG.getMachineFunction();
8752 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008753 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00008754
8755 // Naked functions never have a frame pointer, and so we use r1. For all
8756 // other functions, this decision must be delayed until during PEI.
8757 unsigned FrameReg;
8758 if (MF.getFunction()->getAttributes().hasAttribute(
8759 AttributeSet::FunctionIndex, Attribute::Naked))
8760 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
8761 else
8762 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
8763
Dale Johannesen81bfca72010-05-03 22:59:34 +00008764 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
8765 PtrVT);
8766 while (Depth--)
8767 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008768 FrameAddr, MachinePointerInfo(), false, false,
8769 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008770 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00008771}
Dan Gohmanc14e5222008-10-21 03:41:46 +00008772
8773bool
8774PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
8775 // The PowerPC target isn't yet aware of offsets.
8776 return false;
8777}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008778
Evan Chengd9929f02010-04-01 20:10:42 +00008779/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00008780/// and store operations as a result of memset, memcpy, and memmove
8781/// lowering. If DstAlign is zero that means it's safe to destination
8782/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
8783/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00008784/// probably because the source does not need to be loaded. If 'IsMemset' is
8785/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
8786/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
8787/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00008788/// It returns EVT::Other if the type should be determined using generic
8789/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00008790EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
8791 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00008792 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00008793 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00008794 MachineFunction &MF) const {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008795 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00008796 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008797 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00008798 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008799 }
8800}
Hal Finkel88ed4e32012-04-01 19:23:08 +00008801
Hal Finkel34974ed2014-04-12 21:52:38 +00008802/// \brief Returns true if it is beneficial to convert a load of a constant
8803/// to just the constant itself.
8804bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
8805 Type *Ty) const {
8806 assert(Ty->isIntegerTy());
8807
8808 unsigned BitSize = Ty->getPrimitiveSizeInBits();
8809 if (BitSize == 0 || BitSize > 64)
8810 return false;
8811 return true;
8812}
8813
8814bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
8815 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
8816 return false;
8817 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8818 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
8819 return NumBits1 == 64 && NumBits2 == 32;
8820}
8821
8822bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
8823 if (!VT1.isInteger() || !VT2.isInteger())
8824 return false;
8825 unsigned NumBits1 = VT1.getSizeInBits();
8826 unsigned NumBits2 = VT2.getSizeInBits();
8827 return NumBits1 == 64 && NumBits2 == 32;
8828}
8829
8830bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
8831 return isInt<16>(Imm) || isUInt<16>(Imm);
8832}
8833
8834bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
8835 return isInt<16>(Imm) || isUInt<16>(Imm);
8836}
8837
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008838bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
Matt Arsenault25793a32014-02-05 23:15:53 +00008839 unsigned,
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008840 bool *Fast) const {
8841 if (DisablePPCUnaligned)
8842 return false;
8843
8844 // PowerPC supports unaligned memory access for simple non-vector types.
8845 // Although accessing unaligned addresses is not as efficient as accessing
8846 // aligned addresses, it is generally more efficient than manual expansion,
8847 // and generally only traps for software emulation when crossing page
8848 // boundaries.
8849
8850 if (!VT.isSimple())
8851 return false;
8852
Hal Finkel6e28e6a2014-03-26 19:39:09 +00008853 if (VT.getSimpleVT().isVector()) {
8854 if (PPCSubTarget.hasVSX()) {
8855 if (VT != MVT::v2f64 && VT != MVT::v2i64)
8856 return false;
8857 } else {
8858 return false;
8859 }
8860 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008861
8862 if (VT == MVT::ppcf128)
8863 return false;
8864
8865 if (Fast)
8866 *Fast = true;
8867
8868 return true;
8869}
8870
Stephen Lin73de7bf2013-07-09 18:16:56 +00008871bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
8872 VT = VT.getScalarType();
8873
Hal Finkel0a479ae2012-06-22 00:49:52 +00008874 if (!VT.isSimple())
8875 return false;
8876
8877 switch (VT.getSimpleVT().SimpleTy) {
8878 case MVT::f32:
8879 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00008880 return true;
8881 default:
8882 break;
8883 }
8884
8885 return false;
8886}
8887
Hal Finkelb4240ca2014-03-31 17:48:16 +00008888bool
8889PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
8890 EVT VT , unsigned DefinedValues) const {
8891 if (VT == MVT::v2i64)
8892 return false;
8893
8894 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
8895}
8896
Hal Finkel88ed4e32012-04-01 19:23:08 +00008897Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel21442b22013-09-11 23:05:25 +00008898 if (DisableILPPref || PPCSubTarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00008899 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00008900
Hal Finkel4e9f1a82012-06-10 19:32:29 +00008901 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00008902}
8903
Bill Schmidt0cf702f2013-07-30 00:50:39 +00008904// Create a fast isel object.
8905FastISel *
8906PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
8907 const TargetLibraryInfo *LibInfo) const {
8908 return PPC::createFastISel(FuncInfo, LibInfo);
8909}