Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 13 | #include "ARM.h" |
Craig Topper | a925326 | 2014-03-22 23:51:00 +0000 | [diff] [blame] | 14 | #include "ARMTargetMachine.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 15 | #include "ARMFrameLowering.h" |
Evan Cheng | ad3aac71 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 16 | #include "llvm/CodeGen/Passes.h" |
Bill Wendling | 354ff9e | 2011-09-27 22:14:12 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCAsmInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 18 | #include "llvm/PassManager.h" |
Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 19 | #include "llvm/Support/CommandLine.h" |
David Greene | a31f96c | 2009-07-14 20:18:05 +0000 | [diff] [blame] | 20 | #include "llvm/Support/FormattedStream.h" |
Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 21 | #include "llvm/Support/TargetRegistry.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | #include "llvm/Target/TargetOptions.h" |
Devang Patel | 76c8563 | 2011-10-17 17:17:43 +0000 | [diff] [blame] | 23 | #include "llvm/Transforms/Scalar.h" |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 24 | using namespace llvm; |
| 25 | |
Evan Cheng | f066b2f | 2011-08-25 01:00:36 +0000 | [diff] [blame] | 26 | static cl::opt<bool> |
Silviu Baranga | 82dd6ac | 2013-03-15 18:28:25 +0000 | [diff] [blame] | 27 | DisableA15SDOptimization("disable-a15-sd-optimization", cl::Hidden, |
| 28 | cl::desc("Inhibit optimization of S->D register accesses on A15"), |
| 29 | cl::init(false)); |
| 30 | |
Tim Northover | b4ddc08 | 2014-05-30 10:09:59 +0000 | [diff] [blame] | 31 | static cl::opt<bool> |
| 32 | EnableAtomicTidy("arm-atomic-cfg-tidy", cl::Hidden, |
| 33 | cl::desc("Run SimplifyCFG after expanding atomic operations" |
| 34 | " to make use of cmpxchg flow-based information"), |
| 35 | cl::init(true)); |
| 36 | |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 37 | extern "C" void LLVMInitializeARMTarget() { |
Daniel Dunbar | 5680b4f | 2009-07-25 06:49:55 +0000 | [diff] [blame] | 38 | // Register the target. |
Christian Pirker | dc9ff75 | 2014-04-01 15:19:30 +0000 | [diff] [blame] | 39 | RegisterTargetMachine<ARMLETargetMachine> X(TheARMLETarget); |
| 40 | RegisterTargetMachine<ARMBETargetMachine> Y(TheARMBETarget); |
| 41 | RegisterTargetMachine<ThumbLETargetMachine> A(TheThumbLETarget); |
| 42 | RegisterTargetMachine<ThumbBETargetMachine> B(TheThumbBETarget); |
Daniel Dunbar | 5680b4f | 2009-07-25 06:49:55 +0000 | [diff] [blame] | 43 | } |
Douglas Gregor | 1b731d5 | 2009-06-16 20:12:29 +0000 | [diff] [blame] | 44 | |
David Blaikie | a379b181 | 2011-12-20 02:50:00 +0000 | [diff] [blame] | 45 | |
Evan Cheng | 9f83014 | 2007-02-23 03:14:31 +0000 | [diff] [blame] | 46 | /// TargetMachine ctor - Create an ARM architecture model. |
| 47 | /// |
Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 48 | ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, StringRef TT, |
| 49 | StringRef CPU, StringRef FS, |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 50 | const TargetOptions &Options, |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 51 | Reloc::Model RM, CodeModel::Model CM, |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 52 | CodeGenOpt::Level OL, bool isLittle) |
| 53 | : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL), |
| 54 | Subtarget(TT, CPU, FS, *this, isLittle, Options) { |
Tim Northover | f1c31b9 | 2013-12-18 14:18:36 +0000 | [diff] [blame] | 55 | |
| 56 | // Default to triple-appropriate float ABI |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 57 | if (Options.FloatABIType == FloatABI::Default) |
Tim Northover | 44594ad | 2013-12-18 09:27:33 +0000 | [diff] [blame] | 58 | this->Options.FloatABIType = |
| 59 | Subtarget.isTargetHardFloat() ? FloatABI::Hard : FloatABI::Soft; |
Evan Cheng | 66cff40 | 2008-10-30 16:10:54 +0000 | [diff] [blame] | 60 | } |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 61 | |
Chandler Carruth | 664e354 | 2013-01-07 01:37:14 +0000 | [diff] [blame] | 62 | void ARMBaseTargetMachine::addAnalysisPasses(PassManagerBase &PM) { |
Jim Grosbach | 553eb75 | 2013-01-07 21:12:13 +0000 | [diff] [blame] | 63 | // Add first the target-independent BasicTTI pass, then our ARM pass. This |
| 64 | // allows the ARM pass to delegate to the target independent layer when |
Chandler Carruth | 664e354 | 2013-01-07 01:37:14 +0000 | [diff] [blame] | 65 | // appropriate. |
Bill Wendling | afc1036 | 2013-06-19 20:51:24 +0000 | [diff] [blame] | 66 | PM.add(createBasicTargetTransformInfoPass(this)); |
Chandler Carruth | 664e354 | 2013-01-07 01:37:14 +0000 | [diff] [blame] | 67 | PM.add(createARMTargetTransformInfoPass(this)); |
| 68 | } |
| 69 | |
| 70 | |
David Blaikie | a379b181 | 2011-12-20 02:50:00 +0000 | [diff] [blame] | 71 | void ARMTargetMachine::anchor() { } |
| 72 | |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 73 | ARMTargetMachine::ARMTargetMachine(const Target &T, StringRef TT, StringRef CPU, |
| 74 | StringRef FS, const TargetOptions &Options, |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 75 | Reloc::Model RM, CodeModel::Model CM, |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 76 | CodeGenOpt::Level OL, bool isLittle) |
| 77 | : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, isLittle) { |
Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 78 | initAsmInfo(); |
Evan Cheng | 5190f09 | 2010-08-11 07:17:46 +0000 | [diff] [blame] | 79 | if (!Subtarget.hasARMOps()) |
| 80 | report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not " |
| 81 | "support ARM mode execution!"); |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 82 | } |
| 83 | |
Christian Pirker | dc9ff75 | 2014-04-01 15:19:30 +0000 | [diff] [blame] | 84 | void ARMLETargetMachine::anchor() { } |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 85 | |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 86 | ARMLETargetMachine::ARMLETargetMachine(const Target &T, StringRef TT, |
| 87 | StringRef CPU, StringRef FS, |
| 88 | const TargetOptions &Options, |
| 89 | Reloc::Model RM, CodeModel::Model CM, |
| 90 | CodeGenOpt::Level OL) |
| 91 | : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {} |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 92 | |
Christian Pirker | dc9ff75 | 2014-04-01 15:19:30 +0000 | [diff] [blame] | 93 | void ARMBETargetMachine::anchor() { } |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 94 | |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 95 | ARMBETargetMachine::ARMBETargetMachine(const Target &T, StringRef TT, |
| 96 | StringRef CPU, StringRef FS, |
| 97 | const TargetOptions &Options, |
| 98 | Reloc::Model RM, CodeModel::Model CM, |
| 99 | CodeGenOpt::Level OL) |
| 100 | : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {} |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 101 | |
David Blaikie | a379b181 | 2011-12-20 02:50:00 +0000 | [diff] [blame] | 102 | void ThumbTargetMachine::anchor() { } |
| 103 | |
Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 104 | ThumbTargetMachine::ThumbTargetMachine(const Target &T, StringRef TT, |
| 105 | StringRef CPU, StringRef FS, |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 106 | const TargetOptions &Options, |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 107 | Reloc::Model RM, CodeModel::Model CM, |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 108 | CodeGenOpt::Level OL, bool isLittle) |
| 109 | : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, |
| 110 | isLittle) { |
Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 111 | initAsmInfo(); |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 112 | } |
| 113 | |
Christian Pirker | dc9ff75 | 2014-04-01 15:19:30 +0000 | [diff] [blame] | 114 | void ThumbLETargetMachine::anchor() { } |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 115 | |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 116 | ThumbLETargetMachine::ThumbLETargetMachine(const Target &T, StringRef TT, |
| 117 | StringRef CPU, StringRef FS, |
| 118 | const TargetOptions &Options, |
| 119 | Reloc::Model RM, CodeModel::Model CM, |
| 120 | CodeGenOpt::Level OL) |
| 121 | : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {} |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 122 | |
Christian Pirker | dc9ff75 | 2014-04-01 15:19:30 +0000 | [diff] [blame] | 123 | void ThumbBETargetMachine::anchor() { } |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 124 | |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 125 | ThumbBETargetMachine::ThumbBETargetMachine(const Target &T, StringRef TT, |
| 126 | StringRef CPU, StringRef FS, |
| 127 | const TargetOptions &Options, |
| 128 | Reloc::Model RM, CodeModel::Model CM, |
| 129 | CodeGenOpt::Level OL) |
| 130 | : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {} |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 131 | |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 132 | namespace { |
| 133 | /// ARM Code Generator Pass Configuration Options. |
| 134 | class ARMPassConfig : public TargetPassConfig { |
| 135 | public: |
Andrew Trick | f8ea108 | 2012-02-04 02:56:59 +0000 | [diff] [blame] | 136 | ARMPassConfig(ARMBaseTargetMachine *TM, PassManagerBase &PM) |
| 137 | : TargetPassConfig(TM, PM) {} |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 138 | |
| 139 | ARMBaseTargetMachine &getARMTargetMachine() const { |
| 140 | return getTM<ARMBaseTargetMachine>(); |
| 141 | } |
| 142 | |
| 143 | const ARMSubtarget &getARMSubtarget() const { |
| 144 | return *getARMTargetMachine().getSubtargetImpl(); |
| 145 | } |
| 146 | |
Tim Northover | b4ddc08 | 2014-05-30 10:09:59 +0000 | [diff] [blame] | 147 | void addIRPasses() override; |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 148 | bool addPreISel() override; |
| 149 | bool addInstSelector() override; |
| 150 | bool addPreRegAlloc() override; |
| 151 | bool addPreSched2() override; |
| 152 | bool addPreEmitPass() override; |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 153 | }; |
| 154 | } // namespace |
| 155 | |
Andrew Trick | f8ea108 | 2012-02-04 02:56:59 +0000 | [diff] [blame] | 156 | TargetPassConfig *ARMBaseTargetMachine::createPassConfig(PassManagerBase &PM) { |
| 157 | return new ARMPassConfig(this, PM); |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 158 | } |
| 159 | |
Tim Northover | b4ddc08 | 2014-05-30 10:09:59 +0000 | [diff] [blame] | 160 | void ARMPassConfig::addIRPasses() { |
Jonathan Roelofs | 5e98ff9 | 2014-08-21 14:35:47 +0000 | [diff] [blame] | 161 | if (TM->Options.ThreadModel == ThreadModel::Single) |
| 162 | addPass(createLowerAtomicPass()); |
| 163 | else |
Robin Morisset | 59c23cd | 2014-08-21 21:50:01 +0000 | [diff] [blame^] | 164 | addPass(createAtomicExpandPass(TM)); |
Tim Northover | c882eb0 | 2014-04-03 11:44:58 +0000 | [diff] [blame] | 165 | |
Eric Christopher | c40e5ed | 2014-06-19 21:03:04 +0000 | [diff] [blame] | 166 | // Cmpxchg instructions are often used with a subsequent comparison to |
| 167 | // determine whether it succeeded. We can exploit existing control-flow in |
| 168 | // ldrex/strex loops to simplify this, but it needs tidying up. |
| 169 | const ARMSubtarget *Subtarget = &getARMSubtarget(); |
| 170 | if (Subtarget->hasAnyDataBarrier() && !Subtarget->isThumb1Only()) |
Tim Northover | b4ddc08 | 2014-05-30 10:09:59 +0000 | [diff] [blame] | 171 | if (TM->getOptLevel() != CodeGenOpt::None && EnableAtomicTidy) |
| 172 | addPass(createCFGSimplificationPass()); |
Tim Northover | b4ddc08 | 2014-05-30 10:09:59 +0000 | [diff] [blame] | 173 | |
| 174 | TargetPassConfig::addIRPasses(); |
| 175 | } |
| 176 | |
| 177 | bool ARMPassConfig::addPreISel() { |
Tim Northover | f804c17 | 2014-02-18 11:17:29 +0000 | [diff] [blame] | 178 | if (TM->getOptLevel() != CodeGenOpt::None) |
Bill Wendling | 7a639ea | 2013-06-19 21:07:11 +0000 | [diff] [blame] | 179 | addPass(createGlobalMergePass(TM)); |
Anton Korobeynikov | 19edda0 | 2010-07-24 21:52:08 +0000 | [diff] [blame] | 180 | |
| 181 | return false; |
| 182 | } |
| 183 | |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 184 | bool ARMPassConfig::addInstSelector() { |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 185 | addPass(createARMISelDag(getARMTargetMachine(), getOptLevel())); |
Jush Lu | 47172a0 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 186 | |
| 187 | const ARMSubtarget *Subtarget = &getARMSubtarget(); |
| 188 | if (Subtarget->isTargetELF() && !Subtarget->isThumb1Only() && |
| 189 | TM->Options.EnableFastISel) |
| 190 | addPass(createARMGlobalBaseRegPass()); |
Chris Lattner | 12e9730 | 2006-09-04 04:14:57 +0000 | [diff] [blame] | 191 | return false; |
| 192 | } |
Rafael Espindola | f7d4a99 | 2006-09-19 15:49:25 +0000 | [diff] [blame] | 193 | |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 194 | bool ARMPassConfig::addPreRegAlloc() { |
James Molloy | f6419cf | 2014-06-16 16:42:53 +0000 | [diff] [blame] | 195 | if (getOptLevel() != CodeGenOpt::None) |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 196 | addPass(createARMLoadStoreOptimizationPass(true)); |
Silviu Baranga | 91ddaa1 | 2013-07-29 09:25:50 +0000 | [diff] [blame] | 197 | if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA9()) |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 198 | addPass(createMLxExpansionPass()); |
Silviu Baranga | 82dd6ac | 2013-03-15 18:28:25 +0000 | [diff] [blame] | 199 | // Since the A15SDOptimizer pass can insert VDUP instructions, it can only be |
| 200 | // enabled when NEON is available. |
| 201 | if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA15() && |
| 202 | getARMSubtarget().hasNEON() && !DisableA15SDOptimization) { |
| 203 | addPass(createA15SDOptimizerPass()); |
| 204 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 205 | return true; |
| 206 | } |
| 207 | |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 208 | bool ARMPassConfig::addPreSched2() { |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 209 | if (getOptLevel() != CodeGenOpt::None) { |
James Molloy | f6419cf | 2014-06-16 16:42:53 +0000 | [diff] [blame] | 210 | addPass(createARMLoadStoreOptimizationPass()); |
| 211 | printAndVerify("After ARM load / store optimizer"); |
James Molloy | 92a1507 | 2014-05-16 14:11:38 +0000 | [diff] [blame] | 212 | |
Silviu Baranga | dc45336 | 2013-03-27 12:38:44 +0000 | [diff] [blame] | 213 | if (getARMSubtarget().hasNEON()) |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 214 | addPass(createExecutionDependencyFixPass(&ARM::DPRRegClass)); |
Eric Christopher | 7ae11c6 | 2010-11-11 20:50:14 +0000 | [diff] [blame] | 215 | } |
Evan Cheng | ce5a8ca | 2009-09-30 08:53:01 +0000 | [diff] [blame] | 216 | |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 217 | // Expand some pseudo instructions into multiple instructions to allow |
| 218 | // proper scheduling. |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 219 | addPass(createARMExpandPseudoPass()); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 220 | |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 221 | if (getOptLevel() != CodeGenOpt::None) { |
Joey Gouly | a5153cb | 2013-09-09 14:21:49 +0000 | [diff] [blame] | 222 | if (!getARMSubtarget().isThumb1Only()) { |
| 223 | // in v8, IfConversion depends on Thumb instruction widths |
Weiming Zhao | 0da5cc0 | 2013-11-13 18:29:49 +0000 | [diff] [blame] | 224 | if (getARMSubtarget().restrictIT() && |
Joey Gouly | a5153cb | 2013-09-09 14:21:49 +0000 | [diff] [blame] | 225 | !getARMSubtarget().prefers32BitThumb()) |
| 226 | addPass(createThumb2SizeReductionPass()); |
Bob Wilson | b9b6936 | 2012-07-02 19:48:37 +0000 | [diff] [blame] | 227 | addPass(&IfConverterID); |
Joey Gouly | a5153cb | 2013-09-09 14:21:49 +0000 | [diff] [blame] | 228 | } |
Evan Cheng | f128bdc | 2010-06-16 07:35:02 +0000 | [diff] [blame] | 229 | } |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 230 | if (getARMSubtarget().isThumb2()) |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 231 | addPass(createThumb2ITBlockPass()); |
Evan Cheng | f128bdc | 2010-06-16 07:35:02 +0000 | [diff] [blame] | 232 | |
Evan Cheng | ce5a8ca | 2009-09-30 08:53:01 +0000 | [diff] [blame] | 233 | return true; |
| 234 | } |
| 235 | |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 236 | bool ARMPassConfig::addPreEmitPass() { |
| 237 | if (getARMSubtarget().isThumb2()) { |
| 238 | if (!getARMSubtarget().prefers32BitThumb()) |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 239 | addPass(createThumb2SizeReductionPass()); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 240 | |
| 241 | // Constant island pass work on unbundled instructions. |
Bob Wilson | b9b6936 | 2012-07-02 19:48:37 +0000 | [diff] [blame] | 242 | addPass(&UnpackMachineBundlesID); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 243 | } |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 244 | |
Renato Golin | d93295e | 2014-04-02 09:03:43 +0000 | [diff] [blame] | 245 | addPass(createARMOptimizeBarriersPass()); |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 246 | addPass(createARMConstantIslandPass()); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 247 | |
Rafael Espindola | f7d4a99 | 2006-09-19 15:49:25 +0000 | [diff] [blame] | 248 | return true; |
| 249 | } |
Eric Christopher | b9fd9ed | 2014-08-07 22:02:54 +0000 | [diff] [blame] | 250 | |
| 251 | bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM, |
| 252 | JITCodeEmitter &JCE) { |
| 253 | // Machine code emitter pass for ARM. |
| 254 | PM.add(createARMJITCodeEmitterPass(*this, JCE)); |
| 255 | return false; |
| 256 | } |