blob: 3e5840d51b6bd8d58d657265a62e7f4e9cfd7bbd [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000013#include "ARM.h"
Craig Toppera9253262014-03-22 23:51:00 +000014#include "ARMTargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "ARMFrameLowering.h"
Evan Chengad3aac712007-05-16 02:01:49 +000016#include "llvm/CodeGen/Passes.h"
Bill Wendling354ff9e2011-09-27 22:14:12 +000017#include "llvm/MC/MCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "llvm/PassManager.h"
Evan Cheng62c7b5b2010-12-05 22:04:16 +000019#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000020#include "llvm/Support/FormattedStream.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000021#include "llvm/Support/TargetRegistry.h"
Evan Cheng10043e22007-01-19 07:51:42 +000022#include "llvm/Target/TargetOptions.h"
Devang Patel76c85632011-10-17 17:17:43 +000023#include "llvm/Transforms/Scalar.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000024using namespace llvm;
25
Evan Chengf066b2f2011-08-25 01:00:36 +000026static cl::opt<bool>
Silviu Baranga82dd6ac2013-03-15 18:28:25 +000027DisableA15SDOptimization("disable-a15-sd-optimization", cl::Hidden,
28 cl::desc("Inhibit optimization of S->D register accesses on A15"),
29 cl::init(false));
30
Tim Northoverb4ddc082014-05-30 10:09:59 +000031static cl::opt<bool>
32EnableAtomicTidy("arm-atomic-cfg-tidy", cl::Hidden,
33 cl::desc("Run SimplifyCFG after expanding atomic operations"
34 " to make use of cmpxchg flow-based information"),
35 cl::init(true));
36
Jim Grosbachf24f9d92009-08-11 15:33:49 +000037extern "C" void LLVMInitializeARMTarget() {
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000038 // Register the target.
Christian Pirkerdc9ff752014-04-01 15:19:30 +000039 RegisterTargetMachine<ARMLETargetMachine> X(TheARMLETarget);
40 RegisterTargetMachine<ARMBETargetMachine> Y(TheARMBETarget);
41 RegisterTargetMachine<ThumbLETargetMachine> A(TheThumbLETarget);
42 RegisterTargetMachine<ThumbBETargetMachine> B(TheThumbBETarget);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000043}
Douglas Gregor1b731d52009-06-16 20:12:29 +000044
David Blaikiea379b1812011-12-20 02:50:00 +000045
Evan Cheng9f830142007-02-23 03:14:31 +000046/// TargetMachine ctor - Create an ARM architecture model.
47///
Evan Cheng2129f592011-07-19 06:37:02 +000048ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, StringRef TT,
49 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000050 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000051 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +000052 CodeGenOpt::Level OL, bool isLittle)
53 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
54 Subtarget(TT, CPU, FS, *this, isLittle, Options) {
Tim Northoverf1c31b92013-12-18 14:18:36 +000055
56 // Default to triple-appropriate float ABI
Nick Lewycky50f02cb2011-12-02 22:16:29 +000057 if (Options.FloatABIType == FloatABI::Default)
Tim Northover44594ad2013-12-18 09:27:33 +000058 this->Options.FloatABIType =
59 Subtarget.isTargetHardFloat() ? FloatABI::Hard : FloatABI::Soft;
Evan Cheng66cff402008-10-30 16:10:54 +000060}
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000061
Chandler Carruth664e3542013-01-07 01:37:14 +000062void ARMBaseTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
Jim Grosbach553eb752013-01-07 21:12:13 +000063 // Add first the target-independent BasicTTI pass, then our ARM pass. This
64 // allows the ARM pass to delegate to the target independent layer when
Chandler Carruth664e3542013-01-07 01:37:14 +000065 // appropriate.
Bill Wendlingafc10362013-06-19 20:51:24 +000066 PM.add(createBasicTargetTransformInfoPass(this));
Chandler Carruth664e3542013-01-07 01:37:14 +000067 PM.add(createARMTargetTransformInfoPass(this));
68}
69
70
David Blaikiea379b1812011-12-20 02:50:00 +000071void ARMTargetMachine::anchor() { }
72
Eric Christopher80b24ef2014-06-26 19:30:02 +000073ARMTargetMachine::ARMTargetMachine(const Target &T, StringRef TT, StringRef CPU,
74 StringRef FS, const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000075 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +000076 CodeGenOpt::Level OL, bool isLittle)
77 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, isLittle) {
Rafael Espindola227144c2013-05-13 01:16:13 +000078 initAsmInfo();
Evan Cheng5190f092010-08-11 07:17:46 +000079 if (!Subtarget.hasARMOps())
80 report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not "
81 "support ARM mode execution!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +000082}
83
Christian Pirkerdc9ff752014-04-01 15:19:30 +000084void ARMLETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +000085
Eric Christopher80b24ef2014-06-26 19:30:02 +000086ARMLETargetMachine::ARMLETargetMachine(const Target &T, StringRef TT,
87 StringRef CPU, StringRef FS,
88 const TargetOptions &Options,
89 Reloc::Model RM, CodeModel::Model CM,
90 CodeGenOpt::Level OL)
91 : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Christian Pirker2a111602014-03-28 14:35:30 +000092
Christian Pirkerdc9ff752014-04-01 15:19:30 +000093void ARMBETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +000094
Eric Christopher80b24ef2014-06-26 19:30:02 +000095ARMBETargetMachine::ARMBETargetMachine(const Target &T, StringRef TT,
96 StringRef CPU, StringRef FS,
97 const TargetOptions &Options,
98 Reloc::Model RM, CodeModel::Model CM,
99 CodeGenOpt::Level OL)
100 : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000101
David Blaikiea379b1812011-12-20 02:50:00 +0000102void ThumbTargetMachine::anchor() { }
103
Evan Cheng2129f592011-07-19 06:37:02 +0000104ThumbTargetMachine::ThumbTargetMachine(const Target &T, StringRef TT,
105 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000106 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000107 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000108 CodeGenOpt::Level OL, bool isLittle)
109 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL,
110 isLittle) {
Rafael Espindola227144c2013-05-13 01:16:13 +0000111 initAsmInfo();
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000112}
113
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000114void ThumbLETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000115
Eric Christopher80b24ef2014-06-26 19:30:02 +0000116ThumbLETargetMachine::ThumbLETargetMachine(const Target &T, StringRef TT,
117 StringRef CPU, StringRef FS,
118 const TargetOptions &Options,
119 Reloc::Model RM, CodeModel::Model CM,
120 CodeGenOpt::Level OL)
121 : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000122
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000123void ThumbBETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000124
Eric Christopher80b24ef2014-06-26 19:30:02 +0000125ThumbBETargetMachine::ThumbBETargetMachine(const Target &T, StringRef TT,
126 StringRef CPU, StringRef FS,
127 const TargetOptions &Options,
128 Reloc::Model RM, CodeModel::Model CM,
129 CodeGenOpt::Level OL)
130 : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000131
Andrew Trickccb67362012-02-03 05:12:41 +0000132namespace {
133/// ARM Code Generator Pass Configuration Options.
134class ARMPassConfig : public TargetPassConfig {
135public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000136 ARMPassConfig(ARMBaseTargetMachine *TM, PassManagerBase &PM)
137 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000138
139 ARMBaseTargetMachine &getARMTargetMachine() const {
140 return getTM<ARMBaseTargetMachine>();
141 }
142
143 const ARMSubtarget &getARMSubtarget() const {
144 return *getARMTargetMachine().getSubtargetImpl();
145 }
146
Tim Northoverb4ddc082014-05-30 10:09:59 +0000147 void addIRPasses() override;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000148 bool addPreISel() override;
149 bool addInstSelector() override;
150 bool addPreRegAlloc() override;
151 bool addPreSched2() override;
152 bool addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000153};
154} // namespace
155
Andrew Trickf8ea1082012-02-04 02:56:59 +0000156TargetPassConfig *ARMBaseTargetMachine::createPassConfig(PassManagerBase &PM) {
157 return new ARMPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000158}
159
Tim Northoverb4ddc082014-05-30 10:09:59 +0000160void ARMPassConfig::addIRPasses() {
Jonathan Roelofs5e98ff92014-08-21 14:35:47 +0000161 if (TM->Options.ThreadModel == ThreadModel::Single)
162 addPass(createLowerAtomicPass());
163 else
Robin Morisset59c23cd2014-08-21 21:50:01 +0000164 addPass(createAtomicExpandPass(TM));
Tim Northoverc882eb02014-04-03 11:44:58 +0000165
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000166 // Cmpxchg instructions are often used with a subsequent comparison to
167 // determine whether it succeeded. We can exploit existing control-flow in
168 // ldrex/strex loops to simplify this, but it needs tidying up.
169 const ARMSubtarget *Subtarget = &getARMSubtarget();
170 if (Subtarget->hasAnyDataBarrier() && !Subtarget->isThumb1Only())
Tim Northoverb4ddc082014-05-30 10:09:59 +0000171 if (TM->getOptLevel() != CodeGenOpt::None && EnableAtomicTidy)
172 addPass(createCFGSimplificationPass());
Tim Northoverb4ddc082014-05-30 10:09:59 +0000173
174 TargetPassConfig::addIRPasses();
175}
176
177bool ARMPassConfig::addPreISel() {
Tim Northoverf804c172014-02-18 11:17:29 +0000178 if (TM->getOptLevel() != CodeGenOpt::None)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000179 addPass(createGlobalMergePass(TM));
Anton Korobeynikov19edda02010-07-24 21:52:08 +0000180
181 return false;
182}
183
Andrew Trickccb67362012-02-03 05:12:41 +0000184bool ARMPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000185 addPass(createARMISelDag(getARMTargetMachine(), getOptLevel()));
Jush Lu47172a02012-09-27 05:21:41 +0000186
187 const ARMSubtarget *Subtarget = &getARMSubtarget();
188 if (Subtarget->isTargetELF() && !Subtarget->isThumb1Only() &&
189 TM->Options.EnableFastISel)
190 addPass(createARMGlobalBaseRegPass());
Chris Lattner12e97302006-09-04 04:14:57 +0000191 return false;
192}
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000193
Andrew Trickccb67362012-02-03 05:12:41 +0000194bool ARMPassConfig::addPreRegAlloc() {
James Molloyf6419cf2014-06-16 16:42:53 +0000195 if (getOptLevel() != CodeGenOpt::None)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000196 addPass(createARMLoadStoreOptimizationPass(true));
Silviu Baranga91ddaa12013-07-29 09:25:50 +0000197 if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA9())
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000198 addPass(createMLxExpansionPass());
Silviu Baranga82dd6ac2013-03-15 18:28:25 +0000199 // Since the A15SDOptimizer pass can insert VDUP instructions, it can only be
200 // enabled when NEON is available.
201 if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA15() &&
202 getARMSubtarget().hasNEON() && !DisableA15SDOptimization) {
203 addPass(createA15SDOptimizerPass());
204 }
Evan Cheng185c9ef2009-06-13 09:12:55 +0000205 return true;
206}
207
Andrew Trickccb67362012-02-03 05:12:41 +0000208bool ARMPassConfig::addPreSched2() {
Evan Chengecb29082011-11-16 08:38:26 +0000209 if (getOptLevel() != CodeGenOpt::None) {
James Molloyf6419cf2014-06-16 16:42:53 +0000210 addPass(createARMLoadStoreOptimizationPass());
211 printAndVerify("After ARM load / store optimizer");
James Molloy92a15072014-05-16 14:11:38 +0000212
Silviu Barangadc453362013-03-27 12:38:44 +0000213 if (getARMSubtarget().hasNEON())
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000214 addPass(createExecutionDependencyFixPass(&ARM::DPRRegClass));
Eric Christopher7ae11c62010-11-11 20:50:14 +0000215 }
Evan Chengce5a8ca2009-09-30 08:53:01 +0000216
Evan Cheng207b2462009-11-06 23:52:48 +0000217 // Expand some pseudo instructions into multiple instructions to allow
218 // proper scheduling.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000219 addPass(createARMExpandPseudoPass());
Evan Cheng207b2462009-11-06 23:52:48 +0000220
Evan Chengecb29082011-11-16 08:38:26 +0000221 if (getOptLevel() != CodeGenOpt::None) {
Joey Goulya5153cb2013-09-09 14:21:49 +0000222 if (!getARMSubtarget().isThumb1Only()) {
223 // in v8, IfConversion depends on Thumb instruction widths
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000224 if (getARMSubtarget().restrictIT() &&
Joey Goulya5153cb2013-09-09 14:21:49 +0000225 !getARMSubtarget().prefers32BitThumb())
226 addPass(createThumb2SizeReductionPass());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000227 addPass(&IfConverterID);
Joey Goulya5153cb2013-09-09 14:21:49 +0000228 }
Evan Chengf128bdc2010-06-16 07:35:02 +0000229 }
Andrew Trickccb67362012-02-03 05:12:41 +0000230 if (getARMSubtarget().isThumb2())
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000231 addPass(createThumb2ITBlockPass());
Evan Chengf128bdc2010-06-16 07:35:02 +0000232
Evan Chengce5a8ca2009-09-30 08:53:01 +0000233 return true;
234}
235
Andrew Trickccb67362012-02-03 05:12:41 +0000236bool ARMPassConfig::addPreEmitPass() {
237 if (getARMSubtarget().isThumb2()) {
238 if (!getARMSubtarget().prefers32BitThumb())
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000239 addPass(createThumb2SizeReductionPass());
Evan Cheng7fae11b2011-12-14 02:11:42 +0000240
241 // Constant island pass work on unbundled instructions.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000242 addPass(&UnpackMachineBundlesID);
Evan Cheng7fae11b2011-12-14 02:11:42 +0000243 }
Evan Cheng0f9cce72009-07-10 01:54:42 +0000244
Renato Golind93295e2014-04-02 09:03:43 +0000245 addPass(createARMOptimizeBarriersPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000246 addPass(createARMConstantIslandPass());
Evan Cheng7fae11b2011-12-14 02:11:42 +0000247
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000248 return true;
249}
Eric Christopherb9fd9ed2014-08-07 22:02:54 +0000250
251bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
252 JITCodeEmitter &JCE) {
253 // Machine code emitter pass for ARM.
254 PM.add(createARMJITCodeEmitterPass(*this, JCE));
255 return false;
256}