Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1 | //===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #define DEBUG_TYPE "t2-reduce-size" |
| 11 | #include "ARM.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 12 | #include "ARMBaseInstrInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 13 | #include "ARMBaseRegisterInfo.h" |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 14 | #include "ARMSubtarget.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/ARMAddressingModes.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 16 | #include "Thumb2InstrInfo.h" |
| 17 | #include "llvm/ADT/DenseMap.h" |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 18 | #include "llvm/ADT/PostOrderIterator.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/Statistic.h" |
| 20 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineInstr.h" |
| 22 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 23 | #include "llvm/IR/Function.h" // To access Function attributes |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 24 | #include "llvm/Support/CommandLine.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 25 | #include "llvm/Support/Debug.h" |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 26 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 27 | using namespace llvm; |
| 28 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 29 | STATISTIC(NumNarrows, "Number of 32-bit instrs reduced to 16-bit ones"); |
| 30 | STATISTIC(Num2Addrs, "Number of 32-bit instrs reduced to 2addr 16-bit ones"); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 31 | STATISTIC(NumLdSts, "Number of 32-bit load / store reduced to 16-bit ones"); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 32 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 33 | static cl::opt<int> ReduceLimit("t2-reduce-limit", |
| 34 | cl::init(-1), cl::Hidden); |
| 35 | static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2", |
| 36 | cl::init(-1), cl::Hidden); |
| 37 | static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3", |
| 38 | cl::init(-1), cl::Hidden); |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 39 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 40 | namespace { |
| 41 | /// ReduceTable - A static table with information on mapping from wide |
| 42 | /// opcodes to narrow |
| 43 | struct ReduceEntry { |
Craig Topper | ca658c2 | 2012-03-11 07:16:55 +0000 | [diff] [blame] | 44 | uint16_t WideOpc; // Wide opcode |
| 45 | uint16_t NarrowOpc1; // Narrow opcode to transform to |
| 46 | uint16_t NarrowOpc2; // Narrow opcode when it's two-address |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 47 | uint8_t Imm1Limit; // Limit of immediate field (bits) |
| 48 | uint8_t Imm2Limit; // Limit of immediate field when it's two-address |
| 49 | unsigned LowRegs1 : 1; // Only possible if low-registers are used |
| 50 | unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 51 | unsigned PredCC1 : 2; // 0 - If predicated, cc is on and vice versa. |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 52 | // 1 - No cc field. |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 53 | // 2 - Always set CPSR. |
Evan Cheng | aee7e49 | 2009-08-12 18:35:50 +0000 | [diff] [blame] | 54 | unsigned PredCC2 : 2; |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 55 | unsigned PartFlag : 1; // 16-bit instruction does partial flag update |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 56 | unsigned Special : 1; // Needs to be dealt with specially |
Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 57 | unsigned AvoidMovs: 1; // Avoid movs with shifter operand (for Swift) |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 58 | }; |
| 59 | |
| 60 | static const ReduceEntry ReduceTable[] = { |
Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 61 | // Wide, Narrow1, Narrow2, imm1,imm2, lo1, lo2, P/C,PF,S,AM |
| 62 | { ARM::t2ADCrr, 0, ARM::tADC, 0, 0, 0, 1, 0,0, 0,0,0 }, |
| 63 | { ARM::t2ADDri, ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 0,0, 0,1,0 }, |
| 64 | { ARM::t2ADDrr, ARM::tADDrr, ARM::tADDhirr, 0, 0, 1, 0, 0,1, 0,0,0 }, |
| 65 | { ARM::t2ADDSri,ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 2,2, 0,1,0 }, |
| 66 | { ARM::t2ADDSrr,ARM::tADDrr, 0, 0, 0, 1, 0, 2,0, 0,1,0 }, |
| 67 | { ARM::t2ANDrr, 0, ARM::tAND, 0, 0, 0, 1, 0,0, 1,0,0 }, |
| 68 | { ARM::t2ASRri, ARM::tASRri, 0, 5, 0, 1, 0, 0,0, 1,0,1 }, |
| 69 | { ARM::t2ASRrr, 0, ARM::tASRrr, 0, 0, 0, 1, 0,0, 1,0,1 }, |
| 70 | { ARM::t2BICrr, 0, ARM::tBIC, 0, 0, 0, 1, 0,0, 1,0,0 }, |
| 71 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations |
| 72 | //{ ARM::t2CMNrr, ARM::tCMN, 0, 0, 0, 1, 0, 2,0, 0,0,0 }, |
| 73 | { ARM::t2CMNzrr, ARM::tCMNz, 0, 0, 0, 1, 0, 2,0, 0,0,0 }, |
| 74 | { ARM::t2CMPri, ARM::tCMPi8, 0, 8, 0, 1, 0, 2,0, 0,0,0 }, |
| 75 | { ARM::t2CMPrr, ARM::tCMPhir, 0, 0, 0, 0, 0, 2,0, 0,1,0 }, |
| 76 | { ARM::t2EORrr, 0, ARM::tEOR, 0, 0, 0, 1, 0,0, 1,0,0 }, |
| 77 | // FIXME: adr.n immediate offset must be multiple of 4. |
| 78 | //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0, 0, 0, 1, 0, 1,0, 0,0,0 }, |
| 79 | { ARM::t2LSLri, ARM::tLSLri, 0, 5, 0, 1, 0, 0,0, 1,0,1 }, |
| 80 | { ARM::t2LSLrr, 0, ARM::tLSLrr, 0, 0, 0, 1, 0,0, 1,0,1 }, |
| 81 | { ARM::t2LSRri, ARM::tLSRri, 0, 5, 0, 1, 0, 0,0, 1,0,1 }, |
| 82 | { ARM::t2LSRrr, 0, ARM::tLSRrr, 0, 0, 0, 1, 0,0, 1,0,1 }, |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 83 | { ARM::t2MOVi, ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 1,0,0 }, |
| 84 | { ARM::t2MOVi16,ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 1,1,0 }, |
Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 85 | // FIXME: Do we need the 16-bit 'S' variant? |
| 86 | { ARM::t2MOVr,ARM::tMOVr, 0, 0, 0, 0, 0, 1,0, 0,0,0 }, |
| 87 | { ARM::t2MUL, 0, ARM::tMUL, 0, 0, 0, 1, 0,0, 1,0,0 }, |
| 88 | { ARM::t2MVNr, ARM::tMVN, 0, 0, 0, 1, 0, 0,0, 0,0,0 }, |
| 89 | { ARM::t2ORRrr, 0, ARM::tORR, 0, 0, 0, 1, 0,0, 1,0,0 }, |
| 90 | { ARM::t2REV, ARM::tREV, 0, 0, 0, 1, 0, 1,0, 0,0,0 }, |
| 91 | { ARM::t2REV16, ARM::tREV16, 0, 0, 0, 1, 0, 1,0, 0,0,0 }, |
| 92 | { ARM::t2REVSH, ARM::tREVSH, 0, 0, 0, 1, 0, 1,0, 0,0,0 }, |
| 93 | { ARM::t2RORrr, 0, ARM::tROR, 0, 0, 0, 1, 0,0, 1,0,0 }, |
| 94 | { ARM::t2RSBri, ARM::tRSB, 0, 0, 0, 1, 0, 0,0, 0,1,0 }, |
| 95 | { ARM::t2RSBSri,ARM::tRSB, 0, 0, 0, 1, 0, 2,0, 0,1,0 }, |
| 96 | { ARM::t2SBCrr, 0, ARM::tSBC, 0, 0, 0, 1, 0,0, 0,0,0 }, |
| 97 | { ARM::t2SUBri, ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 0,0, 0,0,0 }, |
| 98 | { ARM::t2SUBrr, ARM::tSUBrr, 0, 0, 0, 1, 0, 0,0, 0,0,0 }, |
| 99 | { ARM::t2SUBSri,ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 2,2, 0,0,0 }, |
| 100 | { ARM::t2SUBSrr,ARM::tSUBrr, 0, 0, 0, 1, 0, 2,0, 0,0,0 }, |
| 101 | { ARM::t2SXTB, ARM::tSXTB, 0, 0, 0, 1, 0, 1,0, 0,1,0 }, |
| 102 | { ARM::t2SXTH, ARM::tSXTH, 0, 0, 0, 1, 0, 1,0, 0,1,0 }, |
| 103 | { ARM::t2TSTrr, ARM::tTST, 0, 0, 0, 1, 0, 2,0, 0,0,0 }, |
| 104 | { ARM::t2UXTB, ARM::tUXTB, 0, 0, 0, 1, 0, 1,0, 0,1,0 }, |
| 105 | { ARM::t2UXTH, ARM::tUXTH, 0, 0, 0, 1, 0, 1,0, 0,1,0 }, |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 106 | |
Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 107 | // FIXME: Clean this up after splitting each Thumb load / store opcode |
| 108 | // into multiple ones. |
| 109 | { ARM::t2LDRi12,ARM::tLDRi, ARM::tLDRspi, 5, 8, 1, 0, 0,0, 0,1,0 }, |
| 110 | { ARM::t2LDRs, ARM::tLDRr, 0, 0, 0, 1, 0, 0,0, 0,1,0 }, |
| 111 | { ARM::t2LDRBi12,ARM::tLDRBi, 0, 5, 0, 1, 0, 0,0, 0,1,0 }, |
| 112 | { ARM::t2LDRBs, ARM::tLDRBr, 0, 0, 0, 1, 0, 0,0, 0,1,0 }, |
| 113 | { ARM::t2LDRHi12,ARM::tLDRHi, 0, 5, 0, 1, 0, 0,0, 0,1,0 }, |
| 114 | { ARM::t2LDRHs, ARM::tLDRHr, 0, 0, 0, 1, 0, 0,0, 0,1,0 }, |
| 115 | { ARM::t2LDRSBs,ARM::tLDRSB, 0, 0, 0, 1, 0, 0,0, 0,1,0 }, |
| 116 | { ARM::t2LDRSHs,ARM::tLDRSH, 0, 0, 0, 1, 0, 0,0, 0,1,0 }, |
| 117 | { ARM::t2STRi12,ARM::tSTRi, ARM::tSTRspi, 5, 8, 1, 0, 0,0, 0,1,0 }, |
| 118 | { ARM::t2STRs, ARM::tSTRr, 0, 0, 0, 1, 0, 0,0, 0,1,0 }, |
| 119 | { ARM::t2STRBi12,ARM::tSTRBi, 0, 5, 0, 1, 0, 0,0, 0,1,0 }, |
| 120 | { ARM::t2STRBs, ARM::tSTRBr, 0, 0, 0, 1, 0, 0,0, 0,1,0 }, |
| 121 | { ARM::t2STRHi12,ARM::tSTRHi, 0, 5, 0, 1, 0, 0,0, 0,1,0 }, |
| 122 | { ARM::t2STRHs, ARM::tSTRHr, 0, 0, 0, 1, 0, 0,0, 0,1,0 }, |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 123 | |
Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 124 | { ARM::t2LDMIA, ARM::tLDMIA, 0, 0, 0, 1, 1, 1,1, 0,1,0 }, |
| 125 | { ARM::t2LDMIA_RET,0, ARM::tPOP_RET, 0, 0, 1, 1, 1,1, 0,1,0 }, |
| 126 | { ARM::t2LDMIA_UPD,ARM::tLDMIA_UPD,ARM::tPOP,0, 0, 1, 1, 1,1, 0,1,0 }, |
| 127 | // ARM::t2STM (with no basereg writeback) has no Thumb1 equivalent |
| 128 | { ARM::t2STMIA_UPD,ARM::tSTMIA_UPD, 0, 0, 0, 1, 1, 1,1, 0,1,0 }, |
| 129 | { ARM::t2STMDB_UPD, 0, ARM::tPUSH, 0, 0, 1, 1, 1,1, 0,1,0 } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 130 | }; |
| 131 | |
Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 132 | class Thumb2SizeReduce : public MachineFunctionPass { |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 133 | public: |
| 134 | static char ID; |
| 135 | Thumb2SizeReduce(); |
| 136 | |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 137 | const Thumb2InstrInfo *TII; |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 138 | const ARMSubtarget *STI; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 139 | |
| 140 | virtual bool runOnMachineFunction(MachineFunction &MF); |
| 141 | |
| 142 | virtual const char *getPassName() const { |
| 143 | return "Thumb2 instruction size reduction pass"; |
| 144 | } |
| 145 | |
| 146 | private: |
| 147 | /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable. |
| 148 | DenseMap<unsigned, unsigned> ReduceOpcodeMap; |
| 149 | |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 150 | bool canAddPseudoFlagDep(MachineInstr *Use, bool IsSelfLoop); |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 151 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 152 | bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry, |
| 153 | bool is2Addr, ARMCC::CondCodes Pred, |
| 154 | bool LiveCPSR, bool &HasCC, bool &CCDead); |
| 155 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 156 | bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI, |
| 157 | const ReduceEntry &Entry); |
| 158 | |
| 159 | bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI, |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 160 | const ReduceEntry &Entry, bool LiveCPSR, bool IsSelfLoop); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 161 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 162 | /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address |
| 163 | /// instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 164 | bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI, |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 165 | const ReduceEntry &Entry, bool LiveCPSR, |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 166 | bool IsSelfLoop); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 167 | |
| 168 | /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit |
| 169 | /// non-two-address instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 170 | bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI, |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 171 | const ReduceEntry &Entry, bool LiveCPSR, |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 172 | bool IsSelfLoop); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 173 | |
Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 174 | /// ReduceMI - Attempt to reduce MI, return true on success. |
| 175 | bool ReduceMI(MachineBasicBlock &MBB, MachineInstr *MI, |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 176 | bool LiveCPSR, bool IsSelfLoop); |
Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 177 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 178 | /// ReduceMBB - Reduce width of instructions in the specified basic block. |
| 179 | bool ReduceMBB(MachineBasicBlock &MBB); |
Quentin Colombet | 23b404d | 2012-12-18 22:47:16 +0000 | [diff] [blame] | 180 | |
Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 181 | bool OptimizeSize; |
Quentin Colombet | 23b404d | 2012-12-18 22:47:16 +0000 | [diff] [blame] | 182 | bool MinimizeSize; |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 183 | |
| 184 | // Last instruction to define CPSR in the current block. |
| 185 | MachineInstr *CPSRDef; |
| 186 | // Was CPSR last defined by a high latency instruction? |
| 187 | // When CPSRDef is null, this refers to CPSR defs in predecessors. |
| 188 | bool HighLatencyCPSR; |
| 189 | |
| 190 | struct MBBInfo { |
| 191 | // The flags leaving this block have high latency. |
| 192 | bool HighLatencyCPSR; |
| 193 | // Has this block been visited yet? |
| 194 | bool Visited; |
| 195 | |
| 196 | MBBInfo() : HighLatencyCPSR(false), Visited(false) {} |
| 197 | }; |
| 198 | |
| 199 | SmallVector<MBBInfo, 8> BlockInfo; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 200 | }; |
| 201 | char Thumb2SizeReduce::ID = 0; |
| 202 | } |
| 203 | |
Owen Anderson | a7aed18 | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 204 | Thumb2SizeReduce::Thumb2SizeReduce() : MachineFunctionPass(ID) { |
Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 205 | OptimizeSize = MinimizeSize = false; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 206 | for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) { |
| 207 | unsigned FromOpc = ReduceTable[i].WideOpc; |
| 208 | if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second) |
| 209 | assert(false && "Duplicated entries?"); |
| 210 | } |
| 211 | } |
| 212 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 213 | static bool HasImplicitCPSRDef(const MCInstrDesc &MCID) { |
Craig Topper | 5a4bcc7 | 2012-03-08 08:22:45 +0000 | [diff] [blame] | 214 | for (const uint16_t *Regs = MCID.getImplicitDefs(); *Regs; ++Regs) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 215 | if (*Regs == ARM::CPSR) |
| 216 | return true; |
| 217 | return false; |
| 218 | } |
| 219 | |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 220 | // Check for a likely high-latency flag def. |
| 221 | static bool isHighLatencyCPSR(MachineInstr *Def) { |
| 222 | switch(Def->getOpcode()) { |
| 223 | case ARM::FMSTAT: |
| 224 | case ARM::tMUL: |
| 225 | return true; |
| 226 | } |
| 227 | return false; |
| 228 | } |
| 229 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 230 | /// canAddPseudoFlagDep - For A9 (and other out-of-order) implementations, |
| 231 | /// the 's' 16-bit instruction partially update CPSR. Abort the |
| 232 | /// transformation to avoid adding false dependency on last CPSR setting |
| 233 | /// instruction which hurts the ability for out-of-order execution engine |
| 234 | /// to do register renaming magic. |
| 235 | /// This function checks if there is a read-of-write dependency between the |
| 236 | /// last instruction that defines the CPSR and the current instruction. If there |
| 237 | /// is, then there is no harm done since the instruction cannot be retired |
| 238 | /// before the CPSR setting instruction anyway. |
| 239 | /// Note, we are not doing full dependency analysis here for the sake of compile |
| 240 | /// time. We're not looking for cases like: |
| 241 | /// r0 = muls ... |
| 242 | /// r1 = add.w r0, ... |
| 243 | /// ... |
| 244 | /// = mul.w r1 |
| 245 | /// In this case it would have been ok to narrow the mul.w to muls since there |
| 246 | /// are indirect RAW dependency between the muls and the mul.w |
| 247 | bool |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 248 | Thumb2SizeReduce::canAddPseudoFlagDep(MachineInstr *Use, bool FirstInSelfLoop) { |
Quentin Colombet | 23b404d | 2012-12-18 22:47:16 +0000 | [diff] [blame] | 249 | // Disable the check for -Oz (aka OptimizeForSizeHarder). |
| 250 | if (MinimizeSize || !STI->avoidCPSRPartialUpdate()) |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 251 | return false; |
| 252 | |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 253 | if (!CPSRDef) |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 254 | // If this BB loops back to itself, conservatively avoid narrowing the |
| 255 | // first instruction that does partial flag update. |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 256 | return HighLatencyCPSR || FirstInSelfLoop; |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 257 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 258 | SmallSet<unsigned, 2> Defs; |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 259 | for (unsigned i = 0, e = CPSRDef->getNumOperands(); i != e; ++i) { |
| 260 | const MachineOperand &MO = CPSRDef->getOperand(i); |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 261 | if (!MO.isReg() || MO.isUndef() || MO.isUse()) |
| 262 | continue; |
| 263 | unsigned Reg = MO.getReg(); |
| 264 | if (Reg == 0 || Reg == ARM::CPSR) |
| 265 | continue; |
| 266 | Defs.insert(Reg); |
| 267 | } |
| 268 | |
| 269 | for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) { |
| 270 | const MachineOperand &MO = Use->getOperand(i); |
| 271 | if (!MO.isReg() || MO.isUndef() || MO.isDef()) |
| 272 | continue; |
| 273 | unsigned Reg = MO.getReg(); |
| 274 | if (Defs.count(Reg)) |
| 275 | return false; |
| 276 | } |
| 277 | |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 278 | // If the current CPSR has high latency, try to avoid the false dependency. |
| 279 | if (HighLatencyCPSR) |
| 280 | return true; |
| 281 | |
| 282 | // tMOVi8 usually doesn't start long dependency chains, and there are a lot |
| 283 | // of them, so always shrink them when CPSR doesn't have high latency. |
| 284 | if (Use->getOpcode() == ARM::t2MOVi || |
| 285 | Use->getOpcode() == ARM::t2MOVi16) |
| 286 | return false; |
| 287 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 288 | // No read-after-write dependency. The narrowing will add false dependency. |
| 289 | return true; |
| 290 | } |
| 291 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 292 | bool |
| 293 | Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry, |
| 294 | bool is2Addr, ARMCC::CondCodes Pred, |
| 295 | bool LiveCPSR, bool &HasCC, bool &CCDead) { |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 296 | if ((is2Addr && Entry.PredCC2 == 0) || |
| 297 | (!is2Addr && Entry.PredCC1 == 0)) { |
| 298 | if (Pred == ARMCC::AL) { |
| 299 | // Not predicated, must set CPSR. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 300 | if (!HasCC) { |
| 301 | // Original instruction was not setting CPSR, but CPSR is not |
| 302 | // currently live anyway. It's ok to set it. The CPSR def is |
| 303 | // dead though. |
| 304 | if (!LiveCPSR) { |
| 305 | HasCC = true; |
| 306 | CCDead = true; |
| 307 | return true; |
| 308 | } |
| 309 | return false; |
| 310 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 311 | } else { |
| 312 | // Predicated, must not set CPSR. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 313 | if (HasCC) |
| 314 | return false; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 315 | } |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 316 | } else if ((is2Addr && Entry.PredCC2 == 2) || |
| 317 | (!is2Addr && Entry.PredCC1 == 2)) { |
| 318 | /// Old opcode has an optional def of CPSR. |
| 319 | if (HasCC) |
| 320 | return true; |
Jim Grosbach | bc7eeaf | 2010-09-14 20:35:46 +0000 | [diff] [blame] | 321 | // If old opcode does not implicitly define CPSR, then it's not ok since |
| 322 | // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP. |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 323 | if (!HasImplicitCPSRDef(MI->getDesc())) |
| 324 | return false; |
| 325 | HasCC = true; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 326 | } else { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 327 | // 16-bit instruction does not set CPSR. |
| 328 | if (HasCC) |
| 329 | return false; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 330 | } |
| 331 | |
| 332 | return true; |
| 333 | } |
| 334 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 335 | static bool VerifyLowRegs(MachineInstr *MI) { |
| 336 | unsigned Opc = MI->getOpcode(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 337 | bool isPCOk = (Opc == ARM::t2LDMIA_RET || Opc == ARM::t2LDMIA || |
| 338 | Opc == ARM::t2LDMDB || Opc == ARM::t2LDMIA_UPD || |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 339 | Opc == ARM::t2LDMDB_UPD); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 340 | bool isLROk = (Opc == ARM::t2STMIA_UPD || Opc == ARM::t2STMDB_UPD); |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 341 | bool isSPOk = isPCOk || isLROk; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 342 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 343 | const MachineOperand &MO = MI->getOperand(i); |
| 344 | if (!MO.isReg() || MO.isImplicit()) |
| 345 | continue; |
| 346 | unsigned Reg = MO.getReg(); |
| 347 | if (Reg == 0 || Reg == ARM::CPSR) |
| 348 | continue; |
| 349 | if (isPCOk && Reg == ARM::PC) |
| 350 | continue; |
| 351 | if (isLROk && Reg == ARM::LR) |
| 352 | continue; |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 353 | if (Reg == ARM::SP) { |
| 354 | if (isSPOk) |
| 355 | continue; |
| 356 | if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12)) |
| 357 | // Special case for these ldr / str with sp as base register. |
| 358 | continue; |
| 359 | } |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 360 | if (!isARMLowRegister(Reg)) |
| 361 | return false; |
| 362 | } |
| 363 | return true; |
| 364 | } |
| 365 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 366 | bool |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 367 | Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI, |
| 368 | const ReduceEntry &Entry) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 369 | if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt)) |
| 370 | return false; |
| 371 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 372 | unsigned Scale = 1; |
| 373 | bool HasImmOffset = false; |
| 374 | bool HasShift = false; |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 375 | bool HasOffReg = true; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 376 | bool isLdStMul = false; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 377 | unsigned Opc = Entry.NarrowOpc1; |
| 378 | unsigned OpNum = 3; // First 'rest' of operands. |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 379 | uint8_t ImmLimit = Entry.Imm1Limit; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 380 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 381 | switch (Entry.WideOpc) { |
| 382 | default: |
| 383 | llvm_unreachable("Unexpected Thumb2 load / store opcode!"); |
Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 384 | case ARM::t2LDRi12: |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 385 | case ARM::t2STRi12: |
| 386 | if (MI->getOperand(1).getReg() == ARM::SP) { |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 387 | Opc = Entry.NarrowOpc2; |
| 388 | ImmLimit = Entry.Imm2Limit; |
| 389 | HasOffReg = false; |
| 390 | } |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 391 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 392 | Scale = 4; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 393 | HasImmOffset = true; |
| 394 | HasOffReg = false; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 395 | break; |
Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 396 | case ARM::t2LDRBi12: |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 397 | case ARM::t2STRBi12: |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 398 | HasImmOffset = true; |
| 399 | HasOffReg = false; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 400 | break; |
| 401 | case ARM::t2LDRHi12: |
| 402 | case ARM::t2STRHi12: |
| 403 | Scale = 2; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 404 | HasImmOffset = true; |
| 405 | HasOffReg = false; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 406 | break; |
Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 407 | case ARM::t2LDRs: |
| 408 | case ARM::t2LDRBs: |
| 409 | case ARM::t2LDRHs: |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 410 | case ARM::t2LDRSBs: |
| 411 | case ARM::t2LDRSHs: |
| 412 | case ARM::t2STRs: |
| 413 | case ARM::t2STRBs: |
| 414 | case ARM::t2STRHs: |
| 415 | HasShift = true; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 416 | OpNum = 4; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 417 | break; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 418 | case ARM::t2LDMIA: |
| 419 | case ARM::t2LDMDB: { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 420 | unsigned BaseReg = MI->getOperand(0).getReg(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 421 | if (!isARMLowRegister(BaseReg) || Entry.WideOpc != ARM::t2LDMIA) |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 422 | return false; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 423 | |
Jim Grosbach | 88628e9 | 2010-09-07 22:30:53 +0000 | [diff] [blame] | 424 | // For the non-writeback version (this one), the base register must be |
| 425 | // one of the registers being loaded. |
| 426 | bool isOK = false; |
| 427 | for (unsigned i = 4; i < MI->getNumOperands(); ++i) { |
| 428 | if (MI->getOperand(i).getReg() == BaseReg) { |
| 429 | isOK = true; |
| 430 | break; |
| 431 | } |
| 432 | } |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 433 | |
Jim Grosbach | 88628e9 | 2010-09-07 22:30:53 +0000 | [diff] [blame] | 434 | if (!isOK) |
| 435 | return false; |
| 436 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 437 | OpNum = 0; |
| 438 | isLdStMul = true; |
| 439 | break; |
| 440 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 441 | case ARM::t2LDMIA_RET: { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 442 | unsigned BaseReg = MI->getOperand(1).getReg(); |
| 443 | if (BaseReg != ARM::SP) |
| 444 | return false; |
| 445 | Opc = Entry.NarrowOpc2; // tPOP_RET |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 446 | OpNum = 2; |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 447 | isLdStMul = true; |
| 448 | break; |
| 449 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 450 | case ARM::t2LDMIA_UPD: |
| 451 | case ARM::t2LDMDB_UPD: |
| 452 | case ARM::t2STMIA_UPD: |
| 453 | case ARM::t2STMDB_UPD: { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 454 | OpNum = 0; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 455 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 456 | unsigned BaseReg = MI->getOperand(1).getReg(); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 457 | if (BaseReg == ARM::SP && |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 458 | (Entry.WideOpc == ARM::t2LDMIA_UPD || |
| 459 | Entry.WideOpc == ARM::t2STMDB_UPD)) { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 460 | Opc = Entry.NarrowOpc2; // tPOP or tPUSH |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 461 | OpNum = 2; |
| 462 | } else if (!isARMLowRegister(BaseReg) || |
| 463 | (Entry.WideOpc != ARM::t2LDMIA_UPD && |
| 464 | Entry.WideOpc != ARM::t2STMIA_UPD)) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 465 | return false; |
| 466 | } |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 467 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 468 | isLdStMul = true; |
| 469 | break; |
| 470 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 471 | } |
| 472 | |
| 473 | unsigned OffsetReg = 0; |
| 474 | bool OffsetKill = false; |
| 475 | if (HasShift) { |
| 476 | OffsetReg = MI->getOperand(2).getReg(); |
| 477 | OffsetKill = MI->getOperand(2).isKill(); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 478 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 479 | if (MI->getOperand(3).getImm()) |
| 480 | // Thumb1 addressing mode doesn't support shift. |
| 481 | return false; |
| 482 | } |
| 483 | |
| 484 | unsigned OffsetImm = 0; |
| 485 | if (HasImmOffset) { |
| 486 | OffsetImm = MI->getOperand(2).getImm(); |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 487 | unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 488 | |
| 489 | if ((OffsetImm & (Scale - 1)) || OffsetImm > MaxOffset) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 490 | // Make sure the immediate field fits. |
| 491 | return false; |
| 492 | } |
| 493 | |
| 494 | // Add the 16-bit load / store instruction. |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 495 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 496 | MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, TII->get(Opc)); |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 497 | if (!isLdStMul) { |
Owen Anderson | 99ea8a3 | 2010-12-07 00:45:21 +0000 | [diff] [blame] | 498 | MIB.addOperand(MI->getOperand(0)); |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 499 | MIB.addOperand(MI->getOperand(1)); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 500 | |
| 501 | if (HasImmOffset) |
| 502 | MIB.addImm(OffsetImm / Scale); |
| 503 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 504 | assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!"); |
| 505 | |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 506 | if (HasOffReg) |
| 507 | MIB.addReg(OffsetReg, getKillRegState(OffsetKill)); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 508 | } |
Evan Cheng | 806845d | 2009-08-11 09:37:40 +0000 | [diff] [blame] | 509 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 510 | // Transfer the rest of operands. |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 511 | for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum) |
| 512 | MIB.addOperand(MI->getOperand(OpNum)); |
| 513 | |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 514 | // Transfer memoperands. |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 515 | MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end()); |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 516 | |
Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 517 | // Transfer MI flags. |
| 518 | MIB.setMIFlags(MI->getFlags()); |
| 519 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 520 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 521 | |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 522 | MBB.erase_instr(MI); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 523 | ++NumLdSts; |
| 524 | return true; |
| 525 | } |
| 526 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 527 | bool |
| 528 | Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI, |
| 529 | const ReduceEntry &Entry, |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 530 | bool LiveCPSR, bool IsSelfLoop) { |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 531 | unsigned Opc = MI->getOpcode(); |
| 532 | if (Opc == ARM::t2ADDri) { |
| 533 | // If the source register is SP, try to reduce to tADDrSPi, otherwise |
| 534 | // it's a normal reduce. |
| 535 | if (MI->getOperand(1).getReg() != ARM::SP) { |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 536 | if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop)) |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 537 | return true; |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 538 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop); |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 539 | } |
| 540 | // Try to reduce to tADDrSPi. |
| 541 | unsigned Imm = MI->getOperand(2).getImm(); |
| 542 | // The immediate must be in range, the destination register must be a low |
Jim Grosbach | ed5134a | 2011-06-30 02:22:49 +0000 | [diff] [blame] | 543 | // reg, the predicate must be "always" and the condition flags must not |
| 544 | // be being set. |
Jim Grosbach | 68b0e84 | 2011-07-01 19:07:09 +0000 | [diff] [blame] | 545 | if (Imm & 3 || Imm > 1020) |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 546 | return false; |
| 547 | if (!isARMLowRegister(MI->getOperand(0).getReg())) |
| 548 | return false; |
Jim Grosbach | ed5134a | 2011-06-30 02:22:49 +0000 | [diff] [blame] | 549 | if (MI->getOperand(3).getImm() != ARMCC::AL) |
| 550 | return false; |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 551 | const MCInstrDesc &MCID = MI->getDesc(); |
| 552 | if (MCID.hasOptionalDef() && |
| 553 | MI->getOperand(MCID.getNumOperands()-1).getReg() == ARM::CPSR) |
| 554 | return false; |
| 555 | |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 556 | MachineInstrBuilder MIB = BuildMI(MBB, MI, MI->getDebugLoc(), |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 557 | TII->get(ARM::tADDrSPi)) |
| 558 | .addOperand(MI->getOperand(0)) |
| 559 | .addOperand(MI->getOperand(1)) |
| 560 | .addImm(Imm / 4); // The tADDrSPi has an implied scale by four. |
Jim Grosbach | 1b8457a | 2011-08-24 17:46:13 +0000 | [diff] [blame] | 561 | AddDefaultPred(MIB); |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 562 | |
| 563 | // Transfer MI flags. |
| 564 | MIB.setMIFlags(MI->getFlags()); |
| 565 | |
| 566 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " <<*MIB); |
| 567 | |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 568 | MBB.erase_instr(MI); |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 569 | ++NumNarrows; |
| 570 | return true; |
| 571 | } |
| 572 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 573 | if (Entry.LowRegs1 && !VerifyLowRegs(MI)) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 574 | return false; |
| 575 | |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 576 | if (MI->mayLoad() || MI->mayStore()) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 577 | return ReduceLoadStore(MBB, MI, Entry); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 578 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 579 | switch (Opc) { |
| 580 | default: break; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 581 | case ARM::t2ADDSri: |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 582 | case ARM::t2ADDSrr: { |
| 583 | unsigned PredReg = 0; |
| 584 | if (getInstrPredicate(MI, PredReg) == ARMCC::AL) { |
| 585 | switch (Opc) { |
| 586 | default: break; |
| 587 | case ARM::t2ADDSri: { |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 588 | if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop)) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 589 | return true; |
| 590 | // fallthrough |
| 591 | } |
| 592 | case ARM::t2ADDSrr: |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 593 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 594 | } |
| 595 | } |
| 596 | break; |
| 597 | } |
| 598 | case ARM::t2RSBri: |
| 599 | case ARM::t2RSBSri: |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 600 | case ARM::t2SXTB: |
| 601 | case ARM::t2SXTH: |
| 602 | case ARM::t2UXTB: |
| 603 | case ARM::t2UXTH: |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 604 | if (MI->getOperand(2).getImm() == 0) |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 605 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 606 | break; |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 607 | case ARM::t2MOVi16: |
| 608 | // Can convert only 'pure' immediate operands, not immediates obtained as |
| 609 | // globals' addresses. |
| 610 | if (MI->getOperand(1).isImm()) |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 611 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop); |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 612 | break; |
Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 613 | case ARM::t2CMPrr: { |
Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 614 | // Try to reduce to the lo-reg only version first. Why there are two |
| 615 | // versions of the instruction is a mystery. |
| 616 | // It would be nice to just have two entries in the master table that |
| 617 | // are prioritized, but the table assumes a unique entry for each |
| 618 | // source insn opcode. So for now, we hack a local entry record to use. |
| 619 | static const ReduceEntry NarrowEntry = |
Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 620 | { ARM::t2CMPrr,ARM::tCMPr, 0, 0, 0, 1, 1,2, 0, 0,1,0 }; |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 621 | if (ReduceToNarrow(MBB, MI, NarrowEntry, LiveCPSR, IsSelfLoop)) |
Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 622 | return true; |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 623 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop); |
Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 624 | } |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 625 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 626 | return false; |
| 627 | } |
| 628 | |
| 629 | bool |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 630 | Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI, |
| 631 | const ReduceEntry &Entry, |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 632 | bool LiveCPSR, bool IsSelfLoop) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 633 | |
| 634 | if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr)) |
| 635 | return false; |
| 636 | |
Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 637 | if (!MinimizeSize && !OptimizeSize && Entry.AvoidMovs && |
| 638 | STI->avoidMOVsShifterOperand()) |
| 639 | // Don't issue movs with shifter operand for some CPUs unless we |
| 640 | // are optimizing / minimizing for size. |
| 641 | return false; |
| 642 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 643 | unsigned Reg0 = MI->getOperand(0).getReg(); |
| 644 | unsigned Reg1 = MI->getOperand(1).getReg(); |
Jim Grosbach | c01104d | 2012-02-24 00:33:36 +0000 | [diff] [blame] | 645 | // t2MUL is "special". The tied source operand is second, not first. |
| 646 | if (MI->getOpcode() == ARM::t2MUL) { |
Jim Grosbach | 3a21e2c | 2012-02-24 00:53:11 +0000 | [diff] [blame] | 647 | unsigned Reg2 = MI->getOperand(2).getReg(); |
| 648 | // Early exit if the regs aren't all low regs. |
| 649 | if (!isARMLowRegister(Reg0) || !isARMLowRegister(Reg1) |
| 650 | || !isARMLowRegister(Reg2)) |
| 651 | return false; |
| 652 | if (Reg0 != Reg2) { |
Jim Grosbach | c01104d | 2012-02-24 00:33:36 +0000 | [diff] [blame] | 653 | // If the other operand also isn't the same as the destination, we |
| 654 | // can't reduce. |
| 655 | if (Reg1 != Reg0) |
| 656 | return false; |
| 657 | // Try to commute the operands to make it a 2-address instruction. |
| 658 | MachineInstr *CommutedMI = TII->commuteInstruction(MI); |
| 659 | if (!CommutedMI) |
| 660 | return false; |
| 661 | } |
| 662 | } else if (Reg0 != Reg1) { |
Bob Wilson | 279e55f | 2010-06-24 16:50:20 +0000 | [diff] [blame] | 663 | // Try to commute the operands to make it a 2-address instruction. |
| 664 | unsigned CommOpIdx1, CommOpIdx2; |
| 665 | if (!TII->findCommutedOpIndices(MI, CommOpIdx1, CommOpIdx2) || |
| 666 | CommOpIdx1 != 1 || MI->getOperand(CommOpIdx2).getReg() != Reg0) |
| 667 | return false; |
| 668 | MachineInstr *CommutedMI = TII->commuteInstruction(MI); |
| 669 | if (!CommutedMI) |
| 670 | return false; |
| 671 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 672 | if (Entry.LowRegs2 && !isARMLowRegister(Reg0)) |
| 673 | return false; |
| 674 | if (Entry.Imm2Limit) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 675 | unsigned Imm = MI->getOperand(2).getImm(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 676 | unsigned Limit = (1 << Entry.Imm2Limit) - 1; |
| 677 | if (Imm > Limit) |
| 678 | return false; |
| 679 | } else { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 680 | unsigned Reg2 = MI->getOperand(2).getReg(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 681 | if (Entry.LowRegs2 && !isARMLowRegister(Reg2)) |
| 682 | return false; |
| 683 | } |
| 684 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 685 | // Check if it's possible / necessary to transfer the predicate. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 686 | const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc2); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 687 | unsigned PredReg = 0; |
| 688 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
| 689 | bool SkipPred = false; |
| 690 | if (Pred != ARMCC::AL) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 691 | if (!NewMCID.isPredicable()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 692 | // Can't transfer predicate, fail. |
| 693 | return false; |
| 694 | } else { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 695 | SkipPred = !NewMCID.isPredicable(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 696 | } |
| 697 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 698 | bool HasCC = false; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 699 | bool CCDead = false; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 700 | const MCInstrDesc &MCID = MI->getDesc(); |
| 701 | if (MCID.hasOptionalDef()) { |
| 702 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 703 | HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR); |
| 704 | if (HasCC && MI->getOperand(NumOps-1).isDead()) |
| 705 | CCDead = true; |
| 706 | } |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 707 | if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead)) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 708 | return false; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 709 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 710 | // Avoid adding a false dependency on partial flag update by some 16-bit |
| 711 | // instructions which has the 's' bit set. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 712 | if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC && |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 713 | canAddPseudoFlagDep(MI, IsSelfLoop)) |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 714 | return false; |
| 715 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 716 | // Add the 16-bit instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 717 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 718 | MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 719 | MIB.addOperand(MI->getOperand(0)); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 720 | if (NewMCID.hasOptionalDef()) { |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 721 | if (HasCC) |
| 722 | AddDefaultT1CC(MIB, CCDead); |
| 723 | else |
| 724 | AddNoT1CC(MIB); |
| 725 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 726 | |
| 727 | // Transfer the rest of operands. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 728 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 729 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 730 | if (i < NumOps && MCID.OpInfo[i].isOptionalDef()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 731 | continue; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 732 | if (SkipPred && MCID.OpInfo[i].isPredicate()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 733 | continue; |
| 734 | MIB.addOperand(MI->getOperand(i)); |
| 735 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 736 | |
Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 737 | // Transfer MI flags. |
| 738 | MIB.setMIFlags(MI->getFlags()); |
| 739 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 740 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 741 | |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 742 | MBB.erase_instr(MI); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 743 | ++Num2Addrs; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 744 | return true; |
| 745 | } |
| 746 | |
| 747 | bool |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 748 | Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI, |
| 749 | const ReduceEntry &Entry, |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 750 | bool LiveCPSR, bool IsSelfLoop) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 751 | if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit)) |
| 752 | return false; |
| 753 | |
Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 754 | if (!MinimizeSize && !OptimizeSize && Entry.AvoidMovs && |
| 755 | STI->avoidMOVsShifterOperand()) |
| 756 | // Don't issue movs with shifter operand for some CPUs unless we |
| 757 | // are optimizing / minimizing for size. |
| 758 | return false; |
| 759 | |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 760 | unsigned Limit = ~0U; |
| 761 | if (Entry.Imm1Limit) |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 762 | Limit = (1 << Entry.Imm1Limit) - 1; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 763 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 764 | const MCInstrDesc &MCID = MI->getDesc(); |
| 765 | for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) { |
| 766 | if (MCID.OpInfo[i].isPredicate()) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 767 | continue; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 768 | const MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 769 | if (MO.isReg()) { |
| 770 | unsigned Reg = MO.getReg(); |
| 771 | if (!Reg || Reg == ARM::CPSR) |
| 772 | continue; |
| 773 | if (Entry.LowRegs1 && !isARMLowRegister(Reg)) |
| 774 | return false; |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 775 | } else if (MO.isImm() && |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 776 | !MCID.OpInfo[i].isPredicate()) { |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 777 | if (((unsigned)MO.getImm()) > Limit) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 778 | return false; |
| 779 | } |
| 780 | } |
| 781 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 782 | // Check if it's possible / necessary to transfer the predicate. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 783 | const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc1); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 784 | unsigned PredReg = 0; |
| 785 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
| 786 | bool SkipPred = false; |
| 787 | if (Pred != ARMCC::AL) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 788 | if (!NewMCID.isPredicable()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 789 | // Can't transfer predicate, fail. |
| 790 | return false; |
| 791 | } else { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 792 | SkipPred = !NewMCID.isPredicable(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 793 | } |
| 794 | |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 795 | bool HasCC = false; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 796 | bool CCDead = false; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 797 | if (MCID.hasOptionalDef()) { |
| 798 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 799 | HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR); |
| 800 | if (HasCC && MI->getOperand(NumOps-1).isDead()) |
| 801 | CCDead = true; |
| 802 | } |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 803 | if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead)) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 804 | return false; |
| 805 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 806 | // Avoid adding a false dependency on partial flag update by some 16-bit |
| 807 | // instructions which has the 's' bit set. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 808 | if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC && |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 809 | canAddPseudoFlagDep(MI, IsSelfLoop)) |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 810 | return false; |
| 811 | |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 812 | // Add the 16-bit instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 813 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 814 | MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 815 | MIB.addOperand(MI->getOperand(0)); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 816 | if (NewMCID.hasOptionalDef()) { |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 817 | if (HasCC) |
| 818 | AddDefaultT1CC(MIB, CCDead); |
| 819 | else |
| 820 | AddNoT1CC(MIB); |
| 821 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 822 | |
| 823 | // Transfer the rest of operands. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 824 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 825 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 826 | if (i < NumOps && MCID.OpInfo[i].isOptionalDef()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 827 | continue; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 828 | if ((MCID.getOpcode() == ARM::t2RSBSri || |
Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 829 | MCID.getOpcode() == ARM::t2RSBri || |
| 830 | MCID.getOpcode() == ARM::t2SXTB || |
| 831 | MCID.getOpcode() == ARM::t2SXTH || |
| 832 | MCID.getOpcode() == ARM::t2UXTB || |
| 833 | MCID.getOpcode() == ARM::t2UXTH) && i == 2) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 834 | // Skip the zero immediate operand, it's now implicit. |
| 835 | continue; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 836 | bool isPred = (i < NumOps && MCID.OpInfo[i].isPredicate()); |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 837 | if (SkipPred && isPred) |
| 838 | continue; |
| 839 | const MachineOperand &MO = MI->getOperand(i); |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 840 | if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR) |
| 841 | // Skip implicit def of CPSR. Either it's modeled as an optional |
| 842 | // def now or it's already an implicit def on the new instruction. |
| 843 | continue; |
| 844 | MIB.addOperand(MO); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 845 | } |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 846 | if (!MCID.isPredicable() && NewMCID.isPredicable()) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 847 | AddDefaultPred(MIB); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 848 | |
Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 849 | // Transfer MI flags. |
| 850 | MIB.setMIFlags(MI->getFlags()); |
| 851 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 852 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 853 | |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 854 | MBB.erase_instr(MI); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 855 | ++NumNarrows; |
| 856 | return true; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 857 | } |
| 858 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 859 | static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR, bool &DefCPSR) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 860 | bool HasDef = false; |
| 861 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 862 | const MachineOperand &MO = MI.getOperand(i); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 863 | if (!MO.isReg() || MO.isUndef() || MO.isUse()) |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 864 | continue; |
| 865 | if (MO.getReg() != ARM::CPSR) |
| 866 | continue; |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 867 | |
| 868 | DefCPSR = true; |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 869 | if (!MO.isDead()) |
| 870 | HasDef = true; |
| 871 | } |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 872 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 873 | return HasDef || LiveCPSR; |
| 874 | } |
| 875 | |
| 876 | static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) { |
| 877 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 878 | const MachineOperand &MO = MI.getOperand(i); |
| 879 | if (!MO.isReg() || MO.isUndef() || MO.isDef()) |
| 880 | continue; |
| 881 | if (MO.getReg() != ARM::CPSR) |
| 882 | continue; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 883 | assert(LiveCPSR && "CPSR liveness tracking is wrong!"); |
| 884 | if (MO.isKill()) { |
| 885 | LiveCPSR = false; |
| 886 | break; |
| 887 | } |
| 888 | } |
| 889 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 890 | return LiveCPSR; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 891 | } |
| 892 | |
Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 893 | bool Thumb2SizeReduce::ReduceMI(MachineBasicBlock &MBB, MachineInstr *MI, |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 894 | bool LiveCPSR, bool IsSelfLoop) { |
Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 895 | unsigned Opcode = MI->getOpcode(); |
| 896 | DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode); |
| 897 | if (OPI == ReduceOpcodeMap.end()) |
| 898 | return false; |
| 899 | const ReduceEntry &Entry = ReduceTable[OPI->second]; |
| 900 | |
| 901 | // Don't attempt normal reductions on "special" cases for now. |
| 902 | if (Entry.Special) |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 903 | return ReduceSpecial(MBB, MI, Entry, LiveCPSR, IsSelfLoop); |
Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 904 | |
| 905 | // Try to transform to a 16-bit two-address instruction. |
| 906 | if (Entry.NarrowOpc2 && |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 907 | ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop)) |
Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 908 | return true; |
| 909 | |
| 910 | // Try to transform to a 16-bit non-two-address instruction. |
| 911 | if (Entry.NarrowOpc1 && |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 912 | ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop)) |
Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 913 | return true; |
| 914 | |
| 915 | return false; |
| 916 | } |
| 917 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 918 | bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) { |
| 919 | bool Modified = false; |
| 920 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 921 | // Yes, CPSR could be livein. |
Dan Gohman | a1cf9fe | 2010-04-13 16:53:51 +0000 | [diff] [blame] | 922 | bool LiveCPSR = MBB.isLiveIn(ARM::CPSR); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 923 | MachineInstr *BundleMI = 0; |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 924 | |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 925 | CPSRDef = 0; |
| 926 | HighLatencyCPSR = false; |
| 927 | |
| 928 | // Check predecessors for the latest CPSRDef. |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 929 | for (MachineBasicBlock::pred_iterator |
| 930 | I = MBB.pred_begin(), E = MBB.pred_end(); I != E; ++I) { |
| 931 | const MBBInfo &PInfo = BlockInfo[(*I)->getNumber()]; |
| 932 | if (!PInfo.Visited) { |
| 933 | // Since blocks are visited in RPO, this must be a back-edge. |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 934 | continue; |
| 935 | } |
| 936 | if (PInfo.HighLatencyCPSR) { |
| 937 | HighLatencyCPSR = true; |
| 938 | break; |
| 939 | } |
| 940 | } |
| 941 | |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 942 | // If this BB loops back to itself, conservatively avoid narrowing the |
| 943 | // first instruction that does partial flag update. |
| 944 | bool IsSelfLoop = MBB.isSuccessor(&MBB); |
Jim Grosbach | 0c509fa | 2012-04-06 23:43:50 +0000 | [diff] [blame] | 945 | MachineBasicBlock::instr_iterator MII = MBB.instr_begin(),E = MBB.instr_end(); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 946 | MachineBasicBlock::instr_iterator NextMII; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 947 | for (; MII != E; MII = NextMII) { |
Chris Lattner | a48f44d | 2009-12-03 00:50:42 +0000 | [diff] [blame] | 948 | NextMII = llvm::next(MII); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 949 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 950 | MachineInstr *MI = &*MII; |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 951 | if (MI->isBundle()) { |
| 952 | BundleMI = MI; |
| 953 | continue; |
| 954 | } |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 955 | if (MI->isDebugValue()) |
| 956 | continue; |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 957 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 958 | LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR); |
| 959 | |
Jakob Stoklund Olesen | 41bbf9c | 2012-12-18 00:46:39 +0000 | [diff] [blame] | 960 | // Does NextMII belong to the same bundle as MI? |
| 961 | bool NextInSameBundle = NextMII != E && NextMII->isBundledWithPred(); |
| 962 | |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 963 | if (ReduceMI(MBB, MI, LiveCPSR, IsSelfLoop)) { |
Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 964 | Modified = true; |
| 965 | MachineBasicBlock::instr_iterator I = prior(NextMII); |
| 966 | MI = &*I; |
Jakob Stoklund Olesen | 41bbf9c | 2012-12-18 00:46:39 +0000 | [diff] [blame] | 967 | // Removing and reinserting the first instruction in a bundle will break |
| 968 | // up the bundle. Fix the bundling if it was broken. |
| 969 | if (NextInSameBundle && !NextMII->isBundledWithPred()) |
| 970 | NextMII->bundleWithPred(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 971 | } |
| 972 | |
Jakob Stoklund Olesen | 41bbf9c | 2012-12-18 00:46:39 +0000 | [diff] [blame] | 973 | if (!NextInSameBundle && MI->isInsideBundle()) { |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 974 | // FIXME: Since post-ra scheduler operates on bundles, the CPSR kill |
| 975 | // marker is only on the BUNDLE instruction. Process the BUNDLE |
| 976 | // instruction as we finish with the bundled instruction to work around |
| 977 | // the inconsistency. |
Evan Cheng | 903231b | 2011-12-17 01:25:34 +0000 | [diff] [blame] | 978 | if (BundleMI->killsRegister(ARM::CPSR)) |
| 979 | LiveCPSR = false; |
| 980 | MachineOperand *MO = BundleMI->findRegisterDefOperand(ARM::CPSR); |
| 981 | if (MO && !MO->isDead()) |
| 982 | LiveCPSR = true; |
| 983 | } |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 984 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 985 | bool DefCPSR = false; |
| 986 | LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR, DefCPSR); |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 987 | if (MI->isCall()) { |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 988 | // Calls don't really set CPSR. |
| 989 | CPSRDef = 0; |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 990 | HighLatencyCPSR = false; |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 991 | IsSelfLoop = false; |
| 992 | } else if (DefCPSR) { |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 993 | // This is the last CPSR defining instruction. |
| 994 | CPSRDef = MI; |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 995 | HighLatencyCPSR = isHighLatencyCPSR(CPSRDef); |
Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 996 | IsSelfLoop = false; |
| 997 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 998 | } |
| 999 | |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 1000 | MBBInfo &Info = BlockInfo[MBB.getNumber()]; |
| 1001 | Info.HighLatencyCPSR = HighLatencyCPSR; |
| 1002 | Info.Visited = true; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1003 | return Modified; |
| 1004 | } |
| 1005 | |
| 1006 | bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) { |
| 1007 | const TargetMachine &TM = MF.getTarget(); |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 1008 | TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo()); |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 1009 | STI = &TM.getSubtarget<ARMSubtarget>(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1010 | |
Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 1011 | // Optimizing / minimizing size? |
Bill Wendling | 698e84f | 2012-12-30 10:32:01 +0000 | [diff] [blame] | 1012 | AttributeSet FnAttrs = MF.getFunction()->getAttributes(); |
| 1013 | OptimizeSize = FnAttrs.hasAttribute(AttributeSet::FunctionIndex, |
| 1014 | Attribute::OptimizeForSize); |
Tim Northover | dee8604 | 2013-12-02 14:46:26 +0000 | [diff] [blame] | 1015 | MinimizeSize = STI->isMinSize(); |
Quentin Colombet | 23b404d | 2012-12-18 22:47:16 +0000 | [diff] [blame] | 1016 | |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 1017 | BlockInfo.clear(); |
| 1018 | BlockInfo.resize(MF.getNumBlockIDs()); |
| 1019 | |
| 1020 | // Visit blocks in reverse post-order so LastCPSRDef is known for all |
| 1021 | // predecessors. |
| 1022 | ReversePostOrderTraversal<MachineFunction*> RPOT(&MF); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1023 | bool Modified = false; |
Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 1024 | for (ReversePostOrderTraversal<MachineFunction*>::rpo_iterator |
| 1025 | I = RPOT.begin(), E = RPOT.end(); I != E; ++I) |
| 1026 | Modified |= ReduceMBB(**I); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1027 | return Modified; |
| 1028 | } |
| 1029 | |
| 1030 | /// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size |
| 1031 | /// reduction pass. |
| 1032 | FunctionPass *llvm::createThumb2SizeReductionPass() { |
| 1033 | return new Thumb2SizeReduce(); |
| 1034 | } |