blob: 89735c16308741793cd5cddff7eb53d22cb4a7ce [file] [log] [blame]
Diana Picus22274932016-11-11 08:27:37 +00001//===- ARMInstructionSelector.cpp ----------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Diana Picus22274932016-11-11 08:27:37 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the InstructionSelector class for ARM.
10/// \todo This should be generated by TableGen.
11//===----------------------------------------------------------------------===//
12
Diana Picus22274932016-11-11 08:27:37 +000013#include "ARMRegisterBankInfo.h"
14#include "ARMSubtarget.h"
15#include "ARMTargetMachine.h"
Diana Picus674888d2017-04-28 09:10:38 +000016#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
David Blaikie62651302017-10-26 23:39:54 +000017#include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
Diana Picus930e6ec2017-08-03 09:14:59 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Diana Picus812caee2016-12-16 12:54:46 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Diana Picus22274932016-11-11 08:27:37 +000020#include "llvm/Support/Debug.h"
21
22#define DEBUG_TYPE "arm-isel"
23
24using namespace llvm;
25
Diana Picus674888d2017-04-28 09:10:38 +000026namespace {
Diana Picus8abcbbb2017-05-02 09:40:49 +000027
28#define GET_GLOBALISEL_PREDICATE_BITSET
29#include "ARMGenGlobalISel.inc"
30#undef GET_GLOBALISEL_PREDICATE_BITSET
31
Diana Picus674888d2017-04-28 09:10:38 +000032class ARMInstructionSelector : public InstructionSelector {
33public:
Diana Picus8abcbbb2017-05-02 09:40:49 +000034 ARMInstructionSelector(const ARMBaseTargetMachine &TM, const ARMSubtarget &STI,
Diana Picus674888d2017-04-28 09:10:38 +000035 const ARMRegisterBankInfo &RBI);
36
Daniel Sandersf76f3152017-11-16 00:46:35 +000037 bool select(MachineInstr &I, CodeGenCoverage &CoverageInfo) const override;
David Blaikie62651302017-10-26 23:39:54 +000038 static const char *getName() { return DEBUG_TYPE; }
Diana Picus674888d2017-04-28 09:10:38 +000039
40private:
Daniel Sandersf76f3152017-11-16 00:46:35 +000041 bool selectImpl(MachineInstr &I, CodeGenCoverage &CoverageInfo) const;
Diana Picus8abcbbb2017-05-02 09:40:49 +000042
Diana Picus995746d2017-07-12 10:31:16 +000043 struct CmpConstants;
44 struct InsertInfo;
Diana Picus5b916532017-07-07 08:39:04 +000045
Diana Picus995746d2017-07-12 10:31:16 +000046 bool selectCmp(CmpConstants Helper, MachineInstrBuilder &MIB,
47 MachineRegisterInfo &MRI) const;
Diana Picus621894a2017-06-19 09:40:51 +000048
Diana Picus995746d2017-07-12 10:31:16 +000049 // Helper for inserting a comparison sequence that sets \p ResReg to either 1
50 // if \p LHSReg and \p RHSReg are in the relationship defined by \p Cond, or
51 // \p PrevRes otherwise. In essence, it computes PrevRes OR (LHS Cond RHS).
52 bool insertComparison(CmpConstants Helper, InsertInfo I, unsigned ResReg,
53 ARMCC::CondCodes Cond, unsigned LHSReg, unsigned RHSReg,
54 unsigned PrevRes) const;
55
56 // Set \p DestReg to \p Constant.
57 void putConstant(InsertInfo I, unsigned DestReg, unsigned Constant) const;
58
Diana Picus930e6ec2017-08-03 09:14:59 +000059 bool selectGlobal(MachineInstrBuilder &MIB, MachineRegisterInfo &MRI) const;
Diana Picus995746d2017-07-12 10:31:16 +000060 bool selectSelect(MachineInstrBuilder &MIB, MachineRegisterInfo &MRI) const;
Diana Picuse393bc72017-10-06 15:39:16 +000061 bool selectShift(unsigned ShiftOpc, MachineInstrBuilder &MIB) const;
Diana Picus995746d2017-07-12 10:31:16 +000062
63 // Check if the types match and both operands have the expected size and
64 // register bank.
65 bool validOpRegPair(MachineRegisterInfo &MRI, unsigned LHS, unsigned RHS,
66 unsigned ExpectedSize, unsigned ExpectedRegBankID) const;
67
68 // Check if the register has the expected size and register bank.
69 bool validReg(MachineRegisterInfo &MRI, unsigned Reg, unsigned ExpectedSize,
70 unsigned ExpectedRegBankID) const;
Diana Picus7145d222017-06-27 09:19:51 +000071
Diana Picus674888d2017-04-28 09:10:38 +000072 const ARMBaseInstrInfo &TII;
73 const ARMBaseRegisterInfo &TRI;
Diana Picus8abcbbb2017-05-02 09:40:49 +000074 const ARMBaseTargetMachine &TM;
Diana Picus674888d2017-04-28 09:10:38 +000075 const ARMRegisterBankInfo &RBI;
Diana Picus8abcbbb2017-05-02 09:40:49 +000076 const ARMSubtarget &STI;
77
Diana Picus813af0d2018-12-14 12:37:24 +000078 // Store the opcodes that we might need, so we don't have to check what kind
79 // of subtarget (ARM vs Thumb) we have all the time.
80 struct OpcodeCache {
81 unsigned ZEXT16;
82 unsigned SEXT16;
83
84 unsigned ZEXT8;
85 unsigned SEXT8;
86
87 // Used for implementing ZEXT/SEXT from i1
88 unsigned AND;
89 unsigned RSB;
90
91 unsigned STORE32;
92 unsigned LOAD32;
93
94 unsigned STORE16;
95 unsigned LOAD16;
96
97 unsigned STORE8;
98 unsigned LOAD8;
99
Diana Picus75a04e22019-02-07 11:05:33 +0000100 unsigned CMPrr;
101 unsigned MOVi;
102 unsigned MOVCCi;
103
Diana Picus813af0d2018-12-14 12:37:24 +0000104 OpcodeCache(const ARMSubtarget &STI);
105 } const Opcodes;
106
107 // Select the opcode for simple extensions (that translate to a single SXT/UXT
108 // instruction). Extension operations more complicated than that should not
109 // invoke this. Returns the original opcode if it doesn't know how to select a
110 // better one.
111 unsigned selectSimpleExtOpc(unsigned Opc, unsigned Size) const;
112
113 // Select the opcode for simple loads and stores. Returns the original opcode
114 // if it doesn't know how to select a better one.
115 unsigned selectLoadStoreOpCode(unsigned Opc, unsigned RegBank,
116 unsigned Size) const;
117
Diana Picus8abcbbb2017-05-02 09:40:49 +0000118#define GET_GLOBALISEL_PREDICATES_DECL
119#include "ARMGenGlobalISel.inc"
120#undef GET_GLOBALISEL_PREDICATES_DECL
121
122// We declare the temporaries used by selectImpl() in the class to minimize the
123// cost of constructing placeholder values.
124#define GET_GLOBALISEL_TEMPORARIES_DECL
125#include "ARMGenGlobalISel.inc"
126#undef GET_GLOBALISEL_TEMPORARIES_DECL
Diana Picus674888d2017-04-28 09:10:38 +0000127};
128} // end anonymous namespace
129
130namespace llvm {
131InstructionSelector *
Diana Picus8abcbbb2017-05-02 09:40:49 +0000132createARMInstructionSelector(const ARMBaseTargetMachine &TM,
133 const ARMSubtarget &STI,
Diana Picus674888d2017-04-28 09:10:38 +0000134 const ARMRegisterBankInfo &RBI) {
Diana Picus8abcbbb2017-05-02 09:40:49 +0000135 return new ARMInstructionSelector(TM, STI, RBI);
Diana Picus674888d2017-04-28 09:10:38 +0000136}
137}
138
Daniel Sanders8e82af22017-07-27 11:03:45 +0000139const unsigned zero_reg = 0;
Diana Picus8abcbbb2017-05-02 09:40:49 +0000140
141#define GET_GLOBALISEL_IMPL
142#include "ARMGenGlobalISel.inc"
143#undef GET_GLOBALISEL_IMPL
144
145ARMInstructionSelector::ARMInstructionSelector(const ARMBaseTargetMachine &TM,
146 const ARMSubtarget &STI,
Diana Picus22274932016-11-11 08:27:37 +0000147 const ARMRegisterBankInfo &RBI)
Diana Picus895c6aa2016-11-15 16:42:10 +0000148 : InstructionSelector(), TII(*STI.getInstrInfo()),
Diana Picus813af0d2018-12-14 12:37:24 +0000149 TRI(*STI.getRegisterInfo()), TM(TM), RBI(RBI), STI(STI), Opcodes(STI),
Diana Picus8abcbbb2017-05-02 09:40:49 +0000150#define GET_GLOBALISEL_PREDICATES_INIT
151#include "ARMGenGlobalISel.inc"
152#undef GET_GLOBALISEL_PREDICATES_INIT
153#define GET_GLOBALISEL_TEMPORARIES_INIT
154#include "ARMGenGlobalISel.inc"
155#undef GET_GLOBALISEL_TEMPORARIES_INIT
156{
157}
Diana Picus22274932016-11-11 08:27:37 +0000158
Diana Picus865f7fe2018-01-04 13:09:25 +0000159static const TargetRegisterClass *guessRegClass(unsigned Reg,
160 MachineRegisterInfo &MRI,
161 const TargetRegisterInfo &TRI,
162 const RegisterBankInfo &RBI) {
163 const RegisterBank *RegBank = RBI.getRegBank(Reg, MRI, TRI);
164 assert(RegBank && "Can't get reg bank for virtual register");
165
166 const unsigned Size = MRI.getType(Reg).getSizeInBits();
167 assert((RegBank->getID() == ARM::GPRRegBankID ||
168 RegBank->getID() == ARM::FPRRegBankID) &&
169 "Unsupported reg bank");
170
171 if (RegBank->getID() == ARM::FPRRegBankID) {
172 if (Size == 32)
173 return &ARM::SPRRegClass;
174 else if (Size == 64)
175 return &ARM::DPRRegClass;
Roman Tereshine79d6562018-05-23 02:59:31 +0000176 else if (Size == 128)
177 return &ARM::QPRRegClass;
Diana Picus865f7fe2018-01-04 13:09:25 +0000178 else
179 llvm_unreachable("Unsupported destination size");
180 }
181
182 return &ARM::GPRRegClass;
183}
184
Diana Picus812caee2016-12-16 12:54:46 +0000185static bool selectCopy(MachineInstr &I, const TargetInstrInfo &TII,
186 MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI,
187 const RegisterBankInfo &RBI) {
188 unsigned DstReg = I.getOperand(0).getReg();
189 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
190 return true;
191
Diana Picus865f7fe2018-01-04 13:09:25 +0000192 const TargetRegisterClass *RC = guessRegClass(DstReg, MRI, TRI, RBI);
Diana Picus4fa83c02017-02-08 13:23:04 +0000193
Diana Picus812caee2016-12-16 12:54:46 +0000194 // No need to constrain SrcReg. It will get constrained when
195 // we hit another of its uses or its defs.
196 // Copies do not have constraints.
197 if (!RBI.constrainGenericRegister(DstReg, *RC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000198 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
199 << " operand\n");
Diana Picus812caee2016-12-16 12:54:46 +0000200 return false;
201 }
202 return true;
203}
204
Diana Picus0b4190a2017-06-07 12:35:05 +0000205static bool selectMergeValues(MachineInstrBuilder &MIB,
206 const ARMBaseInstrInfo &TII,
207 MachineRegisterInfo &MRI,
208 const TargetRegisterInfo &TRI,
209 const RegisterBankInfo &RBI) {
210 assert(TII.getSubtarget().hasVFP2() && "Can't select merge without VFP");
Diana Picusb1701e02017-02-16 12:19:57 +0000211
Diana Picus0b4190a2017-06-07 12:35:05 +0000212 // We only support G_MERGE_VALUES as a way to stick together two scalar GPRs
Diana Picusb1701e02017-02-16 12:19:57 +0000213 // into one DPR.
214 unsigned VReg0 = MIB->getOperand(0).getReg();
215 (void)VReg0;
216 assert(MRI.getType(VReg0).getSizeInBits() == 64 &&
217 RBI.getRegBank(VReg0, MRI, TRI)->getID() == ARM::FPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000218 "Unsupported operand for G_MERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000219 unsigned VReg1 = MIB->getOperand(1).getReg();
220 (void)VReg1;
221 assert(MRI.getType(VReg1).getSizeInBits() == 32 &&
222 RBI.getRegBank(VReg1, MRI, TRI)->getID() == ARM::GPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000223 "Unsupported operand for G_MERGE_VALUES");
224 unsigned VReg2 = MIB->getOperand(2).getReg();
Diana Picusb1701e02017-02-16 12:19:57 +0000225 (void)VReg2;
226 assert(MRI.getType(VReg2).getSizeInBits() == 32 &&
227 RBI.getRegBank(VReg2, MRI, TRI)->getID() == ARM::GPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000228 "Unsupported operand for G_MERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000229
230 MIB->setDesc(TII.get(ARM::VMOVDRR));
231 MIB.add(predOps(ARMCC::AL));
232
233 return true;
234}
235
Diana Picus0b4190a2017-06-07 12:35:05 +0000236static bool selectUnmergeValues(MachineInstrBuilder &MIB,
237 const ARMBaseInstrInfo &TII,
238 MachineRegisterInfo &MRI,
239 const TargetRegisterInfo &TRI,
240 const RegisterBankInfo &RBI) {
241 assert(TII.getSubtarget().hasVFP2() && "Can't select unmerge without VFP");
Diana Picusb1701e02017-02-16 12:19:57 +0000242
Diana Picus0b4190a2017-06-07 12:35:05 +0000243 // We only support G_UNMERGE_VALUES as a way to break up one DPR into two
244 // GPRs.
Diana Picusb1701e02017-02-16 12:19:57 +0000245 unsigned VReg0 = MIB->getOperand(0).getReg();
246 (void)VReg0;
247 assert(MRI.getType(VReg0).getSizeInBits() == 32 &&
248 RBI.getRegBank(VReg0, MRI, TRI)->getID() == ARM::GPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000249 "Unsupported operand for G_UNMERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000250 unsigned VReg1 = MIB->getOperand(1).getReg();
251 (void)VReg1;
Diana Picus0b4190a2017-06-07 12:35:05 +0000252 assert(MRI.getType(VReg1).getSizeInBits() == 32 &&
253 RBI.getRegBank(VReg1, MRI, TRI)->getID() == ARM::GPRRegBankID &&
254 "Unsupported operand for G_UNMERGE_VALUES");
255 unsigned VReg2 = MIB->getOperand(2).getReg();
256 (void)VReg2;
257 assert(MRI.getType(VReg2).getSizeInBits() == 64 &&
258 RBI.getRegBank(VReg2, MRI, TRI)->getID() == ARM::FPRRegBankID &&
259 "Unsupported operand for G_UNMERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000260
Diana Picus0b4190a2017-06-07 12:35:05 +0000261 MIB->setDesc(TII.get(ARM::VMOVRRD));
Diana Picusb1701e02017-02-16 12:19:57 +0000262 MIB.add(predOps(ARMCC::AL));
263
264 return true;
265}
266
Diana Picus813af0d2018-12-14 12:37:24 +0000267ARMInstructionSelector::OpcodeCache::OpcodeCache(const ARMSubtarget &STI) {
268 bool isThumb = STI.isThumb();
269
270 using namespace TargetOpcode;
271
272#define STORE_OPCODE(VAR, OPC) VAR = isThumb ? ARM::t2##OPC : ARM::OPC
273 STORE_OPCODE(SEXT16, SXTH);
274 STORE_OPCODE(ZEXT16, UXTH);
275
276 STORE_OPCODE(SEXT8, SXTB);
277 STORE_OPCODE(ZEXT8, UXTB);
278
279 STORE_OPCODE(AND, ANDri);
280 STORE_OPCODE(RSB, RSBri);
281
282 STORE_OPCODE(STORE32, STRi12);
283 STORE_OPCODE(LOAD32, LDRi12);
284
285 // LDRH/STRH are special...
286 STORE16 = isThumb ? ARM::t2STRHi12 : ARM::STRH;
287 LOAD16 = isThumb ? ARM::t2LDRHi12 : ARM::LDRH;
288
289 STORE_OPCODE(STORE8, STRBi12);
290 STORE_OPCODE(LOAD8, LDRBi12);
Diana Picus75a04e22019-02-07 11:05:33 +0000291
292 STORE_OPCODE(CMPrr, CMPrr);
293 STORE_OPCODE(MOVi, MOVi);
294 STORE_OPCODE(MOVCCi, MOVCCi);
Diana Picus813af0d2018-12-14 12:37:24 +0000295#undef MAP_OPCODE
296}
297
298unsigned ARMInstructionSelector::selectSimpleExtOpc(unsigned Opc,
299 unsigned Size) const {
Diana Picus8b6c6be2017-01-25 08:10:40 +0000300 using namespace TargetOpcode;
301
Diana Picuse8368782017-02-17 13:44:19 +0000302 if (Size != 8 && Size != 16)
303 return Opc;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000304
305 if (Opc == G_SEXT)
Diana Picus813af0d2018-12-14 12:37:24 +0000306 return Size == 8 ? Opcodes.SEXT8 : Opcodes.SEXT16;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000307
308 if (Opc == G_ZEXT)
Diana Picus813af0d2018-12-14 12:37:24 +0000309 return Size == 8 ? Opcodes.ZEXT8 : Opcodes.ZEXT16;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000310
Diana Picuse8368782017-02-17 13:44:19 +0000311 return Opc;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000312}
313
Diana Picus813af0d2018-12-14 12:37:24 +0000314unsigned ARMInstructionSelector::selectLoadStoreOpCode(unsigned Opc,
315 unsigned RegBank,
316 unsigned Size) const {
Diana Picus3b99c642017-02-24 14:01:27 +0000317 bool isStore = Opc == TargetOpcode::G_STORE;
318
Diana Picus1540b062017-02-16 14:10:50 +0000319 if (RegBank == ARM::GPRRegBankID) {
320 switch (Size) {
321 case 1:
322 case 8:
Diana Picus813af0d2018-12-14 12:37:24 +0000323 return isStore ? Opcodes.STORE8 : Opcodes.LOAD8;
Diana Picus1540b062017-02-16 14:10:50 +0000324 case 16:
Diana Picus813af0d2018-12-14 12:37:24 +0000325 return isStore ? Opcodes.STORE16 : Opcodes.LOAD16;
Diana Picus1540b062017-02-16 14:10:50 +0000326 case 32:
Diana Picus813af0d2018-12-14 12:37:24 +0000327 return isStore ? Opcodes.STORE32 : Opcodes.LOAD32;
Diana Picuse8368782017-02-17 13:44:19 +0000328 default:
Diana Picus3b99c642017-02-24 14:01:27 +0000329 return Opc;
Diana Picus1540b062017-02-16 14:10:50 +0000330 }
Diana Picus1540b062017-02-16 14:10:50 +0000331 }
332
Diana Picuse8368782017-02-17 13:44:19 +0000333 if (RegBank == ARM::FPRRegBankID) {
334 switch (Size) {
335 case 32:
Diana Picus3b99c642017-02-24 14:01:27 +0000336 return isStore ? ARM::VSTRS : ARM::VLDRS;
Diana Picuse8368782017-02-17 13:44:19 +0000337 case 64:
Diana Picus3b99c642017-02-24 14:01:27 +0000338 return isStore ? ARM::VSTRD : ARM::VLDRD;
Diana Picuse8368782017-02-17 13:44:19 +0000339 default:
Diana Picus3b99c642017-02-24 14:01:27 +0000340 return Opc;
Diana Picuse8368782017-02-17 13:44:19 +0000341 }
Diana Picus278c7222017-01-26 09:20:47 +0000342 }
343
Diana Picus3b99c642017-02-24 14:01:27 +0000344 return Opc;
Diana Picus278c7222017-01-26 09:20:47 +0000345}
346
Diana Picus5b916532017-07-07 08:39:04 +0000347// When lowering comparisons, we sometimes need to perform two compares instead
348// of just one. Get the condition codes for both comparisons. If only one is
349// needed, the second member of the pair is ARMCC::AL.
350static std::pair<ARMCC::CondCodes, ARMCC::CondCodes>
351getComparePreds(CmpInst::Predicate Pred) {
352 std::pair<ARMCC::CondCodes, ARMCC::CondCodes> Preds = {ARMCC::AL, ARMCC::AL};
Diana Picus621894a2017-06-19 09:40:51 +0000353 switch (Pred) {
Diana Picus621894a2017-06-19 09:40:51 +0000354 case CmpInst::FCMP_ONE:
Diana Picus5b916532017-07-07 08:39:04 +0000355 Preds = {ARMCC::GT, ARMCC::MI};
356 break;
Diana Picus621894a2017-06-19 09:40:51 +0000357 case CmpInst::FCMP_UEQ:
Diana Picus5b916532017-07-07 08:39:04 +0000358 Preds = {ARMCC::EQ, ARMCC::VS};
359 break;
Diana Picus621894a2017-06-19 09:40:51 +0000360 case CmpInst::ICMP_EQ:
361 case CmpInst::FCMP_OEQ:
Diana Picus5b916532017-07-07 08:39:04 +0000362 Preds.first = ARMCC::EQ;
363 break;
Diana Picus621894a2017-06-19 09:40:51 +0000364 case CmpInst::ICMP_SGT:
365 case CmpInst::FCMP_OGT:
Diana Picus5b916532017-07-07 08:39:04 +0000366 Preds.first = ARMCC::GT;
367 break;
Diana Picus621894a2017-06-19 09:40:51 +0000368 case CmpInst::ICMP_SGE:
369 case CmpInst::FCMP_OGE:
Diana Picus5b916532017-07-07 08:39:04 +0000370 Preds.first = ARMCC::GE;
371 break;
Diana Picus621894a2017-06-19 09:40:51 +0000372 case CmpInst::ICMP_UGT:
373 case CmpInst::FCMP_UGT:
Diana Picus5b916532017-07-07 08:39:04 +0000374 Preds.first = ARMCC::HI;
375 break;
Diana Picus621894a2017-06-19 09:40:51 +0000376 case CmpInst::FCMP_OLT:
Diana Picus5b916532017-07-07 08:39:04 +0000377 Preds.first = ARMCC::MI;
378 break;
Diana Picus621894a2017-06-19 09:40:51 +0000379 case CmpInst::ICMP_ULE:
380 case CmpInst::FCMP_OLE:
Diana Picus5b916532017-07-07 08:39:04 +0000381 Preds.first = ARMCC::LS;
382 break;
Diana Picus621894a2017-06-19 09:40:51 +0000383 case CmpInst::FCMP_ORD:
Diana Picus5b916532017-07-07 08:39:04 +0000384 Preds.first = ARMCC::VC;
385 break;
Diana Picus621894a2017-06-19 09:40:51 +0000386 case CmpInst::FCMP_UNO:
Diana Picus5b916532017-07-07 08:39:04 +0000387 Preds.first = ARMCC::VS;
388 break;
Diana Picus621894a2017-06-19 09:40:51 +0000389 case CmpInst::FCMP_UGE:
Diana Picus5b916532017-07-07 08:39:04 +0000390 Preds.first = ARMCC::PL;
391 break;
Diana Picus621894a2017-06-19 09:40:51 +0000392 case CmpInst::ICMP_SLT:
393 case CmpInst::FCMP_ULT:
Diana Picus5b916532017-07-07 08:39:04 +0000394 Preds.first = ARMCC::LT;
395 break;
Diana Picus621894a2017-06-19 09:40:51 +0000396 case CmpInst::ICMP_SLE:
397 case CmpInst::FCMP_ULE:
Diana Picus5b916532017-07-07 08:39:04 +0000398 Preds.first = ARMCC::LE;
399 break;
Diana Picus621894a2017-06-19 09:40:51 +0000400 case CmpInst::FCMP_UNE:
401 case CmpInst::ICMP_NE:
Diana Picus5b916532017-07-07 08:39:04 +0000402 Preds.first = ARMCC::NE;
403 break;
Diana Picus621894a2017-06-19 09:40:51 +0000404 case CmpInst::ICMP_UGE:
Diana Picus5b916532017-07-07 08:39:04 +0000405 Preds.first = ARMCC::HS;
406 break;
Diana Picus621894a2017-06-19 09:40:51 +0000407 case CmpInst::ICMP_ULT:
Diana Picus5b916532017-07-07 08:39:04 +0000408 Preds.first = ARMCC::LO;
409 break;
410 default:
411 break;
Diana Picus621894a2017-06-19 09:40:51 +0000412 }
Diana Picus5b916532017-07-07 08:39:04 +0000413 assert(Preds.first != ARMCC::AL && "No comparisons needed?");
414 return Preds;
Diana Picus621894a2017-06-19 09:40:51 +0000415}
416
Diana Picus995746d2017-07-12 10:31:16 +0000417struct ARMInstructionSelector::CmpConstants {
Diana Picus75a04e22019-02-07 11:05:33 +0000418 CmpConstants(unsigned CmpOpcode, unsigned FlagsOpcode, unsigned SelectOpcode,
419 unsigned OpRegBank, unsigned OpSize)
Diana Picus995746d2017-07-12 10:31:16 +0000420 : ComparisonOpcode(CmpOpcode), ReadFlagsOpcode(FlagsOpcode),
Diana Picus75a04e22019-02-07 11:05:33 +0000421 SelectResultOpcode(SelectOpcode), OperandRegBankID(OpRegBank),
422 OperandSize(OpSize) {}
Diana Picus621894a2017-06-19 09:40:51 +0000423
Diana Picus5b916532017-07-07 08:39:04 +0000424 // The opcode used for performing the comparison.
Diana Picus995746d2017-07-12 10:31:16 +0000425 const unsigned ComparisonOpcode;
Diana Picus621894a2017-06-19 09:40:51 +0000426
Diana Picus5b916532017-07-07 08:39:04 +0000427 // The opcode used for reading the flags set by the comparison. May be
428 // ARM::INSTRUCTION_LIST_END if we don't need to read the flags.
Diana Picus995746d2017-07-12 10:31:16 +0000429 const unsigned ReadFlagsOpcode;
Diana Picus5b916532017-07-07 08:39:04 +0000430
Diana Picus75a04e22019-02-07 11:05:33 +0000431 // The opcode used for materializing the result of the comparison.
432 const unsigned SelectResultOpcode;
433
Diana Picus5b916532017-07-07 08:39:04 +0000434 // The assumed register bank ID for the operands.
Diana Picus995746d2017-07-12 10:31:16 +0000435 const unsigned OperandRegBankID;
Diana Picus5b916532017-07-07 08:39:04 +0000436
Diana Picus21014df2017-07-12 09:01:54 +0000437 // The assumed size in bits for the operands.
Diana Picus995746d2017-07-12 10:31:16 +0000438 const unsigned OperandSize;
Diana Picus5b916532017-07-07 08:39:04 +0000439};
440
Diana Picus995746d2017-07-12 10:31:16 +0000441struct ARMInstructionSelector::InsertInfo {
442 InsertInfo(MachineInstrBuilder &MIB)
443 : MBB(*MIB->getParent()), InsertBefore(std::next(MIB->getIterator())),
444 DbgLoc(MIB->getDebugLoc()) {}
Diana Picus5b916532017-07-07 08:39:04 +0000445
Diana Picus995746d2017-07-12 10:31:16 +0000446 MachineBasicBlock &MBB;
447 const MachineBasicBlock::instr_iterator InsertBefore;
448 const DebugLoc &DbgLoc;
449};
Diana Picus5b916532017-07-07 08:39:04 +0000450
Diana Picus995746d2017-07-12 10:31:16 +0000451void ARMInstructionSelector::putConstant(InsertInfo I, unsigned DestReg,
452 unsigned Constant) const {
Diana Picus75a04e22019-02-07 11:05:33 +0000453 (void)BuildMI(I.MBB, I.InsertBefore, I.DbgLoc, TII.get(Opcodes.MOVi))
Diana Picus995746d2017-07-12 10:31:16 +0000454 .addDef(DestReg)
455 .addImm(Constant)
456 .add(predOps(ARMCC::AL))
457 .add(condCodeOp());
458}
Diana Picus21014df2017-07-12 09:01:54 +0000459
Diana Picus995746d2017-07-12 10:31:16 +0000460bool ARMInstructionSelector::validOpRegPair(MachineRegisterInfo &MRI,
461 unsigned LHSReg, unsigned RHSReg,
462 unsigned ExpectedSize,
463 unsigned ExpectedRegBankID) const {
464 return MRI.getType(LHSReg) == MRI.getType(RHSReg) &&
465 validReg(MRI, LHSReg, ExpectedSize, ExpectedRegBankID) &&
466 validReg(MRI, RHSReg, ExpectedSize, ExpectedRegBankID);
467}
Diana Picus5b916532017-07-07 08:39:04 +0000468
Diana Picus995746d2017-07-12 10:31:16 +0000469bool ARMInstructionSelector::validReg(MachineRegisterInfo &MRI, unsigned Reg,
470 unsigned ExpectedSize,
471 unsigned ExpectedRegBankID) const {
472 if (MRI.getType(Reg).getSizeInBits() != ExpectedSize) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000473 LLVM_DEBUG(dbgs() << "Unexpected size for register");
Diana Picus995746d2017-07-12 10:31:16 +0000474 return false;
475 }
476
477 if (RBI.getRegBank(Reg, MRI, TRI)->getID() != ExpectedRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000478 LLVM_DEBUG(dbgs() << "Unexpected register bank for register");
Diana Picus995746d2017-07-12 10:31:16 +0000479 return false;
480 }
481
482 return true;
483}
484
485bool ARMInstructionSelector::selectCmp(CmpConstants Helper,
486 MachineInstrBuilder &MIB,
487 MachineRegisterInfo &MRI) const {
488 const InsertInfo I(MIB);
Diana Picus5b916532017-07-07 08:39:04 +0000489
Diana Picus621894a2017-06-19 09:40:51 +0000490 auto ResReg = MIB->getOperand(0).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000491 if (!validReg(MRI, ResReg, 1, ARM::GPRRegBankID))
Diana Picus5b916532017-07-07 08:39:04 +0000492 return false;
493
Diana Picus621894a2017-06-19 09:40:51 +0000494 auto Cond =
495 static_cast<CmpInst::Predicate>(MIB->getOperand(1).getPredicate());
Diana Picus5b916532017-07-07 08:39:04 +0000496 if (Cond == CmpInst::FCMP_TRUE || Cond == CmpInst::FCMP_FALSE) {
Diana Picus995746d2017-07-12 10:31:16 +0000497 putConstant(I, ResReg, Cond == CmpInst::FCMP_TRUE ? 1 : 0);
Diana Picus5b916532017-07-07 08:39:04 +0000498 MIB->eraseFromParent();
499 return true;
500 }
501
502 auto LHSReg = MIB->getOperand(2).getReg();
503 auto RHSReg = MIB->getOperand(3).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000504 if (!validOpRegPair(MRI, LHSReg, RHSReg, Helper.OperandSize,
505 Helper.OperandRegBankID))
Diana Picus621894a2017-06-19 09:40:51 +0000506 return false;
507
Diana Picus5b916532017-07-07 08:39:04 +0000508 auto ARMConds = getComparePreds(Cond);
Diana Picus995746d2017-07-12 10:31:16 +0000509 auto ZeroReg = MRI.createVirtualRegister(&ARM::GPRRegClass);
510 putConstant(I, ZeroReg, 0);
Diana Picus5b916532017-07-07 08:39:04 +0000511
512 if (ARMConds.second == ARMCC::AL) {
513 // Simple case, we only need one comparison and we're done.
Diana Picus995746d2017-07-12 10:31:16 +0000514 if (!insertComparison(Helper, I, ResReg, ARMConds.first, LHSReg, RHSReg,
515 ZeroReg))
Diana Picus5b916532017-07-07 08:39:04 +0000516 return false;
517 } else {
518 // Not so simple, we need two successive comparisons.
519 auto IntermediateRes = MRI.createVirtualRegister(&ARM::GPRRegClass);
Diana Picus995746d2017-07-12 10:31:16 +0000520 if (!insertComparison(Helper, I, IntermediateRes, ARMConds.first, LHSReg,
521 RHSReg, ZeroReg))
Diana Picus5b916532017-07-07 08:39:04 +0000522 return false;
Diana Picus995746d2017-07-12 10:31:16 +0000523 if (!insertComparison(Helper, I, ResReg, ARMConds.second, LHSReg, RHSReg,
524 IntermediateRes))
Diana Picus5b916532017-07-07 08:39:04 +0000525 return false;
526 }
Diana Picus621894a2017-06-19 09:40:51 +0000527
528 MIB->eraseFromParent();
529 return true;
530}
531
Diana Picus995746d2017-07-12 10:31:16 +0000532bool ARMInstructionSelector::insertComparison(CmpConstants Helper, InsertInfo I,
533 unsigned ResReg,
534 ARMCC::CondCodes Cond,
535 unsigned LHSReg, unsigned RHSReg,
536 unsigned PrevRes) const {
537 // Perform the comparison.
538 auto CmpI =
539 BuildMI(I.MBB, I.InsertBefore, I.DbgLoc, TII.get(Helper.ComparisonOpcode))
540 .addUse(LHSReg)
541 .addUse(RHSReg)
542 .add(predOps(ARMCC::AL));
543 if (!constrainSelectedInstRegOperands(*CmpI, TII, TRI, RBI))
544 return false;
545
546 // Read the comparison flags (if necessary).
547 if (Helper.ReadFlagsOpcode != ARM::INSTRUCTION_LIST_END) {
548 auto ReadI = BuildMI(I.MBB, I.InsertBefore, I.DbgLoc,
549 TII.get(Helper.ReadFlagsOpcode))
550 .add(predOps(ARMCC::AL));
551 if (!constrainSelectedInstRegOperands(*ReadI, TII, TRI, RBI))
552 return false;
553 }
554
555 // Select either 1 or the previous result based on the value of the flags.
Diana Picus75a04e22019-02-07 11:05:33 +0000556 auto Mov1I = BuildMI(I.MBB, I.InsertBefore, I.DbgLoc,
557 TII.get(Helper.SelectResultOpcode))
Diana Picus995746d2017-07-12 10:31:16 +0000558 .addDef(ResReg)
559 .addUse(PrevRes)
560 .addImm(1)
561 .add(predOps(Cond, ARM::CPSR));
562 if (!constrainSelectedInstRegOperands(*Mov1I, TII, TRI, RBI))
563 return false;
564
565 return true;
566}
567
Diana Picus930e6ec2017-08-03 09:14:59 +0000568bool ARMInstructionSelector::selectGlobal(MachineInstrBuilder &MIB,
569 MachineRegisterInfo &MRI) const {
Diana Picusabb08862017-09-05 07:57:41 +0000570 if ((STI.isROPI() || STI.isRWPI()) && !STI.isTargetELF()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000571 LLVM_DEBUG(dbgs() << "ROPI and RWPI only supported for ELF\n");
Diana Picus930e6ec2017-08-03 09:14:59 +0000572 return false;
573 }
Diana Picus930e6ec2017-08-03 09:14:59 +0000574
575 auto GV = MIB->getOperand(1).getGlobal();
576 if (GV->isThreadLocal()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000577 LLVM_DEBUG(dbgs() << "TLS variables not supported yet\n");
Diana Picus930e6ec2017-08-03 09:14:59 +0000578 return false;
579 }
580
581 auto &MBB = *MIB->getParent();
582 auto &MF = *MBB.getParent();
583
Sam Parker5b098342019-02-08 07:57:42 +0000584 bool UseMovt = STI.useMovt();
Diana Picus930e6ec2017-08-03 09:14:59 +0000585
Matt Arsenault41e5ac42018-03-14 00:36:23 +0000586 unsigned Size = TM.getPointerSize(0);
Diana Picusc9f29c62017-08-29 09:47:55 +0000587 unsigned Alignment = 4;
Diana Picusabb08862017-09-05 07:57:41 +0000588
589 auto addOpsForConstantPoolLoad = [&MF, Alignment,
590 Size](MachineInstrBuilder &MIB,
591 const GlobalValue *GV, bool IsSBREL) {
592 assert(MIB->getOpcode() == ARM::LDRi12 && "Unsupported instruction");
593 auto ConstPool = MF.getConstantPool();
594 auto CPIndex =
595 // For SB relative entries we need a target-specific constant pool.
596 // Otherwise, just use a regular constant pool entry.
597 IsSBREL
598 ? ConstPool->getConstantPoolIndex(
599 ARMConstantPoolConstant::Create(GV, ARMCP::SBREL), Alignment)
600 : ConstPool->getConstantPoolIndex(GV, Alignment);
601 MIB.addConstantPoolIndex(CPIndex, /*Offset*/ 0, /*TargetFlags*/ 0)
602 .addMemOperand(
603 MF.getMachineMemOperand(MachinePointerInfo::getConstantPool(MF),
604 MachineMemOperand::MOLoad, Size, Alignment))
605 .addImm(0)
606 .add(predOps(ARMCC::AL));
607 };
608
Diana Picusc9f29c62017-08-29 09:47:55 +0000609 if (TM.isPositionIndependent()) {
Diana Picusac154732017-09-05 08:22:47 +0000610 bool Indirect = STI.isGVIndirectSymbol(GV);
Diana Picusc9f29c62017-08-29 09:47:55 +0000611 // FIXME: Taking advantage of MOVT for ELF is pretty involved, so we don't
612 // support it yet. See PR28229.
613 unsigned Opc =
Diana Picusac154732017-09-05 08:22:47 +0000614 UseMovt && !STI.isTargetELF()
Diana Picusc9f29c62017-08-29 09:47:55 +0000615 ? (Indirect ? ARM::MOV_ga_pcrel_ldr : ARM::MOV_ga_pcrel)
616 : (Indirect ? ARM::LDRLIT_ga_pcrel_ldr : ARM::LDRLIT_ga_pcrel);
617 MIB->setDesc(TII.get(Opc));
618
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +0000619 int TargetFlags = ARMII::MO_NO_FLAG;
Diana Picusac154732017-09-05 08:22:47 +0000620 if (STI.isTargetDarwin())
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +0000621 TargetFlags |= ARMII::MO_NONLAZY;
622 if (STI.isGVInGOT(GV))
623 TargetFlags |= ARMII::MO_GOT;
624 MIB->getOperand(1).setTargetFlags(TargetFlags);
Diana Picusc9f29c62017-08-29 09:47:55 +0000625
626 if (Indirect)
627 MIB.addMemOperand(MF.getMachineMemOperand(
628 MachinePointerInfo::getGOT(MF), MachineMemOperand::MOLoad,
Matt Arsenault41e5ac42018-03-14 00:36:23 +0000629 TM.getProgramPointerSize(), Alignment));
Diana Picusc9f29c62017-08-29 09:47:55 +0000630
Diana Picusac154732017-09-05 08:22:47 +0000631 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
Diana Picusc9f29c62017-08-29 09:47:55 +0000632 }
633
Diana Picusf95979112017-09-01 11:13:39 +0000634 bool isReadOnly = STI.getTargetLowering()->isReadOnly(GV);
635 if (STI.isROPI() && isReadOnly) {
636 unsigned Opc = UseMovt ? ARM::MOV_ga_pcrel : ARM::LDRLIT_ga_pcrel;
637 MIB->setDesc(TII.get(Opc));
638 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
639 }
Diana Picusabb08862017-09-05 07:57:41 +0000640 if (STI.isRWPI() && !isReadOnly) {
641 auto Offset = MRI.createVirtualRegister(&ARM::GPRRegClass);
642 MachineInstrBuilder OffsetMIB;
643 if (UseMovt) {
644 OffsetMIB = BuildMI(MBB, *MIB, MIB->getDebugLoc(),
645 TII.get(ARM::MOVi32imm), Offset);
646 OffsetMIB.addGlobalAddress(GV, /*Offset*/ 0, ARMII::MO_SBREL);
647 } else {
648 // Load the offset from the constant pool.
649 OffsetMIB =
650 BuildMI(MBB, *MIB, MIB->getDebugLoc(), TII.get(ARM::LDRi12), Offset);
651 addOpsForConstantPoolLoad(OffsetMIB, GV, /*IsSBREL*/ true);
652 }
653 if (!constrainSelectedInstRegOperands(*OffsetMIB, TII, TRI, RBI))
654 return false;
655
656 // Add the offset to the SB register.
657 MIB->setDesc(TII.get(ARM::ADDrr));
658 MIB->RemoveOperand(1);
659 MIB.addReg(ARM::R9) // FIXME: don't hardcode R9
660 .addReg(Offset)
661 .add(predOps(ARMCC::AL))
662 .add(condCodeOp());
663
664 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
665 }
Diana Picusf95979112017-09-01 11:13:39 +0000666
Diana Picusac154732017-09-05 08:22:47 +0000667 if (STI.isTargetELF()) {
Diana Picus930e6ec2017-08-03 09:14:59 +0000668 if (UseMovt) {
669 MIB->setDesc(TII.get(ARM::MOVi32imm));
670 } else {
671 // Load the global's address from the constant pool.
672 MIB->setDesc(TII.get(ARM::LDRi12));
673 MIB->RemoveOperand(1);
Diana Picusabb08862017-09-05 07:57:41 +0000674 addOpsForConstantPoolLoad(MIB, GV, /*IsSBREL*/ false);
Diana Picus930e6ec2017-08-03 09:14:59 +0000675 }
Diana Picusac154732017-09-05 08:22:47 +0000676 } else if (STI.isTargetMachO()) {
Diana Picus930e6ec2017-08-03 09:14:59 +0000677 if (UseMovt)
678 MIB->setDesc(TII.get(ARM::MOVi32imm));
679 else
680 MIB->setDesc(TII.get(ARM::LDRLIT_ga_abs));
681 } else {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000682 LLVM_DEBUG(dbgs() << "Object format not supported yet\n");
Diana Picus930e6ec2017-08-03 09:14:59 +0000683 return false;
684 }
685
686 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
687}
688
Diana Picus7145d222017-06-27 09:19:51 +0000689bool ARMInstructionSelector::selectSelect(MachineInstrBuilder &MIB,
Diana Picus995746d2017-07-12 10:31:16 +0000690 MachineRegisterInfo &MRI) const {
Diana Picus7145d222017-06-27 09:19:51 +0000691 auto &MBB = *MIB->getParent();
692 auto InsertBefore = std::next(MIB->getIterator());
Diana Picus77367372017-07-07 08:53:27 +0000693 auto &DbgLoc = MIB->getDebugLoc();
Diana Picus7145d222017-06-27 09:19:51 +0000694
695 // Compare the condition to 0.
696 auto CondReg = MIB->getOperand(1).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000697 assert(validReg(MRI, CondReg, 1, ARM::GPRRegBankID) &&
Diana Picus7145d222017-06-27 09:19:51 +0000698 "Unsupported types for select operation");
Diana Picus77367372017-07-07 08:53:27 +0000699 auto CmpI = BuildMI(MBB, InsertBefore, DbgLoc, TII.get(ARM::CMPri))
Diana Picus7145d222017-06-27 09:19:51 +0000700 .addUse(CondReg)
701 .addImm(0)
702 .add(predOps(ARMCC::AL));
703 if (!constrainSelectedInstRegOperands(*CmpI, TII, TRI, RBI))
704 return false;
705
706 // Move a value into the result register based on the result of the
707 // comparison.
708 auto ResReg = MIB->getOperand(0).getReg();
709 auto TrueReg = MIB->getOperand(2).getReg();
710 auto FalseReg = MIB->getOperand(3).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000711 assert(validOpRegPair(MRI, ResReg, TrueReg, 32, ARM::GPRRegBankID) &&
712 validOpRegPair(MRI, TrueReg, FalseReg, 32, ARM::GPRRegBankID) &&
Diana Picus7145d222017-06-27 09:19:51 +0000713 "Unsupported types for select operation");
Diana Picus77367372017-07-07 08:53:27 +0000714 auto Mov1I = BuildMI(MBB, InsertBefore, DbgLoc, TII.get(ARM::MOVCCr))
Diana Picus7145d222017-06-27 09:19:51 +0000715 .addDef(ResReg)
716 .addUse(TrueReg)
717 .addUse(FalseReg)
718 .add(predOps(ARMCC::EQ, ARM::CPSR));
719 if (!constrainSelectedInstRegOperands(*Mov1I, TII, TRI, RBI))
720 return false;
721
722 MIB->eraseFromParent();
723 return true;
724}
725
Diana Picuse393bc72017-10-06 15:39:16 +0000726bool ARMInstructionSelector::selectShift(unsigned ShiftOpc,
727 MachineInstrBuilder &MIB) const {
728 MIB->setDesc(TII.get(ARM::MOVsr));
729 MIB.addImm(ShiftOpc);
730 MIB.add(predOps(ARMCC::AL)).add(condCodeOp());
731 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
732}
733
Daniel Sandersf76f3152017-11-16 00:46:35 +0000734bool ARMInstructionSelector::select(MachineInstr &I,
735 CodeGenCoverage &CoverageInfo) const {
Diana Picus812caee2016-12-16 12:54:46 +0000736 assert(I.getParent() && "Instruction should be in a basic block!");
737 assert(I.getParent()->getParent() && "Instruction should be in a function!");
738
739 auto &MBB = *I.getParent();
740 auto &MF = *MBB.getParent();
741 auto &MRI = MF.getRegInfo();
742
743 if (!isPreISelGenericOpcode(I.getOpcode())) {
744 if (I.isCopy())
745 return selectCopy(I, TII, MRI, TRI, RBI);
746
747 return true;
748 }
749
Diana Picus68773852017-12-22 11:09:18 +0000750 using namespace TargetOpcode;
Diana Picus68773852017-12-22 11:09:18 +0000751
Daniel Sandersf76f3152017-11-16 00:46:35 +0000752 if (selectImpl(I, CoverageInfo))
Diana Picus8abcbbb2017-05-02 09:40:49 +0000753 return true;
754
Diana Picus519807f2016-12-19 11:26:31 +0000755 MachineInstrBuilder MIB{MF, I};
Diana Picusd83df5d2017-01-25 08:47:40 +0000756 bool isSExt = false;
Diana Picus519807f2016-12-19 11:26:31 +0000757
Diana Picus519807f2016-12-19 11:26:31 +0000758 switch (I.getOpcode()) {
Diana Picus8b6c6be2017-01-25 08:10:40 +0000759 case G_SEXT:
Diana Picusd83df5d2017-01-25 08:47:40 +0000760 isSExt = true;
761 LLVM_FALLTHROUGH;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000762 case G_ZEXT: {
763 LLT DstTy = MRI.getType(I.getOperand(0).getReg());
764 // FIXME: Smaller destination sizes coming soon!
765 if (DstTy.getSizeInBits() != 32) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000766 LLVM_DEBUG(dbgs() << "Unsupported destination size for extension");
Diana Picus8b6c6be2017-01-25 08:10:40 +0000767 return false;
768 }
769
770 LLT SrcTy = MRI.getType(I.getOperand(1).getReg());
771 unsigned SrcSize = SrcTy.getSizeInBits();
772 switch (SrcSize) {
Diana Picusd83df5d2017-01-25 08:47:40 +0000773 case 1: {
774 // ZExt boils down to & 0x1; for SExt we also subtract that from 0
Diana Picus813af0d2018-12-14 12:37:24 +0000775 I.setDesc(TII.get(Opcodes.AND));
Diana Picusd83df5d2017-01-25 08:47:40 +0000776 MIB.addImm(1).add(predOps(ARMCC::AL)).add(condCodeOp());
777
778 if (isSExt) {
779 unsigned SExtResult = I.getOperand(0).getReg();
780
781 // Use a new virtual register for the result of the AND
782 unsigned AndResult = MRI.createVirtualRegister(&ARM::GPRRegClass);
783 I.getOperand(0).setReg(AndResult);
784
785 auto InsertBefore = std::next(I.getIterator());
Diana Picus813af0d2018-12-14 12:37:24 +0000786 auto SubI =
787 BuildMI(MBB, InsertBefore, I.getDebugLoc(), TII.get(Opcodes.RSB))
788 .addDef(SExtResult)
789 .addUse(AndResult)
790 .addImm(0)
791 .add(predOps(ARMCC::AL))
792 .add(condCodeOp());
Diana Picusd83df5d2017-01-25 08:47:40 +0000793 if (!constrainSelectedInstRegOperands(*SubI, TII, TRI, RBI))
794 return false;
795 }
796 break;
797 }
Diana Picus8b6c6be2017-01-25 08:10:40 +0000798 case 8:
799 case 16: {
Diana Picus813af0d2018-12-14 12:37:24 +0000800 unsigned NewOpc = selectSimpleExtOpc(I.getOpcode(), SrcSize);
Diana Picuse8368782017-02-17 13:44:19 +0000801 if (NewOpc == I.getOpcode())
802 return false;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000803 I.setDesc(TII.get(NewOpc));
804 MIB.addImm(0).add(predOps(ARMCC::AL));
805 break;
806 }
807 default:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000808 LLVM_DEBUG(dbgs() << "Unsupported source size for extension");
Diana Picus8b6c6be2017-01-25 08:10:40 +0000809 return false;
810 }
811 break;
812 }
Diana Picus657bfd32017-05-11 08:28:31 +0000813 case G_ANYEXT:
Diana Picus64a33432017-04-21 13:16:50 +0000814 case G_TRUNC: {
815 // The high bits are undefined, so there's nothing special to do, just
816 // treat it as a copy.
817 auto SrcReg = I.getOperand(1).getReg();
818 auto DstReg = I.getOperand(0).getReg();
819
820 const auto &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI);
821 const auto &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI);
822
Diana Picus75ce8522017-12-20 11:27:10 +0000823 if (SrcRegBank.getID() == ARM::FPRRegBankID) {
824 // This should only happen in the obscure case where we have put a 64-bit
825 // integer into a D register. Get it out of there and keep only the
826 // interesting part.
827 assert(I.getOpcode() == G_TRUNC && "Unsupported operand for G_ANYEXT");
828 assert(DstRegBank.getID() == ARM::GPRRegBankID &&
829 "Unsupported combination of register banks");
830 assert(MRI.getType(SrcReg).getSizeInBits() == 64 && "Unsupported size");
831 assert(MRI.getType(DstReg).getSizeInBits() <= 32 && "Unsupported size");
832
833 unsigned IgnoredBits = MRI.createVirtualRegister(&ARM::GPRRegClass);
834 auto InsertBefore = std::next(I.getIterator());
835 auto MovI =
836 BuildMI(MBB, InsertBefore, I.getDebugLoc(), TII.get(ARM::VMOVRRD))
837 .addDef(DstReg)
838 .addDef(IgnoredBits)
839 .addUse(SrcReg)
840 .add(predOps(ARMCC::AL));
841 if (!constrainSelectedInstRegOperands(*MovI, TII, TRI, RBI))
842 return false;
843
844 MIB->eraseFromParent();
845 return true;
846 }
847
Diana Picus64a33432017-04-21 13:16:50 +0000848 if (SrcRegBank.getID() != DstRegBank.getID()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000849 LLVM_DEBUG(
850 dbgs() << "G_TRUNC/G_ANYEXT operands on different register banks\n");
Diana Picus64a33432017-04-21 13:16:50 +0000851 return false;
852 }
853
854 if (SrcRegBank.getID() != ARM::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000855 LLVM_DEBUG(dbgs() << "G_TRUNC/G_ANYEXT on non-GPR not supported yet\n");
Diana Picus64a33432017-04-21 13:16:50 +0000856 return false;
857 }
858
859 I.setDesc(TII.get(COPY));
860 return selectCopy(I, TII, MRI, TRI, RBI);
861 }
Diana Picus37ae9f62018-01-04 10:54:57 +0000862 case G_CONSTANT: {
863 if (!MRI.getType(I.getOperand(0).getReg()).isPointer()) {
864 // Non-pointer constants should be handled by TableGen.
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000865 LLVM_DEBUG(dbgs() << "Unsupported constant type\n");
Diana Picus37ae9f62018-01-04 10:54:57 +0000866 return false;
867 }
868
869 auto &Val = I.getOperand(1);
870 if (Val.isCImm()) {
871 if (!Val.getCImm()->isZero()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000872 LLVM_DEBUG(dbgs() << "Unsupported pointer constant value\n");
Diana Picus37ae9f62018-01-04 10:54:57 +0000873 return false;
874 }
875 Val.ChangeToImmediate(0);
876 } else {
877 assert(Val.isImm() && "Unexpected operand for G_CONSTANT");
878 if (Val.getImm() != 0) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000879 LLVM_DEBUG(dbgs() << "Unsupported pointer constant value\n");
Diana Picus37ae9f62018-01-04 10:54:57 +0000880 return false;
881 }
882 }
883
884 I.setDesc(TII.get(ARM::MOVi));
885 MIB.add(predOps(ARMCC::AL)).add(condCodeOp());
886 break;
887 }
Diana Picus28a6d0e2017-12-22 13:05:51 +0000888 case G_INTTOPTR:
889 case G_PTRTOINT: {
890 auto SrcReg = I.getOperand(1).getReg();
891 auto DstReg = I.getOperand(0).getReg();
892
893 const auto &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI);
894 const auto &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI);
895
896 if (SrcRegBank.getID() != DstRegBank.getID()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000897 LLVM_DEBUG(
898 dbgs()
899 << "G_INTTOPTR/G_PTRTOINT operands on different register banks\n");
Diana Picus28a6d0e2017-12-22 13:05:51 +0000900 return false;
901 }
902
903 if (SrcRegBank.getID() != ARM::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000904 LLVM_DEBUG(
905 dbgs() << "G_INTTOPTR/G_PTRTOINT on non-GPR not supported yet\n");
Diana Picus28a6d0e2017-12-22 13:05:51 +0000906 return false;
907 }
908
909 I.setDesc(TII.get(COPY));
910 return selectCopy(I, TII, MRI, TRI, RBI);
911 }
Diana Picus7145d222017-06-27 09:19:51 +0000912 case G_SELECT:
Diana Picus995746d2017-07-12 10:31:16 +0000913 return selectSelect(MIB, MRI);
914 case G_ICMP: {
Diana Picus75a04e22019-02-07 11:05:33 +0000915 CmpConstants Helper(Opcodes.CMPrr, ARM::INSTRUCTION_LIST_END,
916 Opcodes.MOVCCi, ARM::GPRRegBankID, 32);
Diana Picus995746d2017-07-12 10:31:16 +0000917 return selectCmp(Helper, MIB, MRI);
918 }
Diana Picus21014df2017-07-12 09:01:54 +0000919 case G_FCMP: {
Diana Picusac154732017-09-05 08:22:47 +0000920 assert(STI.hasVFP2() && "Can't select fcmp without VFP");
Diana Picus21014df2017-07-12 09:01:54 +0000921
922 unsigned OpReg = I.getOperand(2).getReg();
923 unsigned Size = MRI.getType(OpReg).getSizeInBits();
Diana Picus995746d2017-07-12 10:31:16 +0000924
Diana Picusac154732017-09-05 08:22:47 +0000925 if (Size == 64 && STI.isFPOnlySP()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000926 LLVM_DEBUG(dbgs() << "Subtarget only supports single precision");
Diana Picus995746d2017-07-12 10:31:16 +0000927 return false;
928 }
929 if (Size != 32 && Size != 64) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000930 LLVM_DEBUG(dbgs() << "Unsupported size for G_FCMP operand");
Diana Picus995746d2017-07-12 10:31:16 +0000931 return false;
Diana Picus21014df2017-07-12 09:01:54 +0000932 }
933
Diana Picus995746d2017-07-12 10:31:16 +0000934 CmpConstants Helper(Size == 32 ? ARM::VCMPS : ARM::VCMPD, ARM::FMSTAT,
Diana Picus75a04e22019-02-07 11:05:33 +0000935 Opcodes.MOVCCi, ARM::FPRRegBankID, Size);
Diana Picus995746d2017-07-12 10:31:16 +0000936 return selectCmp(Helper, MIB, MRI);
Diana Picus21014df2017-07-12 09:01:54 +0000937 }
Diana Picuse393bc72017-10-06 15:39:16 +0000938 case G_LSHR:
939 return selectShift(ARM_AM::ShiftOpc::lsr, MIB);
940 case G_ASHR:
941 return selectShift(ARM_AM::ShiftOpc::asr, MIB);
942 case G_SHL: {
943 return selectShift(ARM_AM::ShiftOpc::lsl, MIB);
944 }
Diana Picus9d070942017-02-28 10:14:38 +0000945 case G_GEP:
Diana Picuse24b1042019-02-05 10:21:37 +0000946 I.setDesc(TII.get(STI.isThumb2() ? ARM::t2ADDrr : ARM::ADDrr));
Diana Picus8a73f552017-01-13 10:18:01 +0000947 MIB.add(predOps(ARMCC::AL)).add(condCodeOp());
Diana Picus519807f2016-12-19 11:26:31 +0000948 break;
949 case G_FRAME_INDEX:
950 // Add 0 to the given frame index and hope it will eventually be folded into
951 // the user(s).
952 I.setDesc(TII.get(ARM::ADDri));
Diana Picus8a73f552017-01-13 10:18:01 +0000953 MIB.addImm(0).add(predOps(ARMCC::AL)).add(condCodeOp());
Diana Picus519807f2016-12-19 11:26:31 +0000954 break;
Diana Picus930e6ec2017-08-03 09:14:59 +0000955 case G_GLOBAL_VALUE:
956 return selectGlobal(MIB, MRI);
Diana Picus3b99c642017-02-24 14:01:27 +0000957 case G_STORE:
Diana Picus278c7222017-01-26 09:20:47 +0000958 case G_LOAD: {
Daniel Sanders3c1c4c02017-12-05 05:52:07 +0000959 const auto &MemOp = **I.memoperands_begin();
960 if (MemOp.getOrdering() != AtomicOrdering::NotAtomic) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000961 LLVM_DEBUG(dbgs() << "Atomic load/store not supported yet\n");
Daniel Sanders3c1c4c02017-12-05 05:52:07 +0000962 return false;
963 }
964
Diana Picus1540b062017-02-16 14:10:50 +0000965 unsigned Reg = I.getOperand(0).getReg();
966 unsigned RegBank = RBI.getRegBank(Reg, MRI, TRI)->getID();
967
968 LLT ValTy = MRI.getType(Reg);
Diana Picus278c7222017-01-26 09:20:47 +0000969 const auto ValSize = ValTy.getSizeInBits();
970
Diana Picusac154732017-09-05 08:22:47 +0000971 assert((ValSize != 64 || STI.hasVFP2()) &&
Diana Picus3b99c642017-02-24 14:01:27 +0000972 "Don't know how to load/store 64-bit value without VFP");
Diana Picus1540b062017-02-16 14:10:50 +0000973
Diana Picus813af0d2018-12-14 12:37:24 +0000974 const auto NewOpc = selectLoadStoreOpCode(I.getOpcode(), RegBank, ValSize);
Diana Picus3b99c642017-02-24 14:01:27 +0000975 if (NewOpc == G_LOAD || NewOpc == G_STORE)
Diana Picuse8368782017-02-17 13:44:19 +0000976 return false;
977
Diana Picus278c7222017-01-26 09:20:47 +0000978 I.setDesc(TII.get(NewOpc));
979
Diana Picus3b99c642017-02-24 14:01:27 +0000980 if (NewOpc == ARM::LDRH || NewOpc == ARM::STRH)
Diana Picus278c7222017-01-26 09:20:47 +0000981 // LDRH has a funny addressing mode (there's already a FIXME for it).
982 MIB.addReg(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +0000983 MIB.addImm(0).add(predOps(ARMCC::AL));
Diana Picus519807f2016-12-19 11:26:31 +0000984 break;
Diana Picus278c7222017-01-26 09:20:47 +0000985 }
Diana Picus0b4190a2017-06-07 12:35:05 +0000986 case G_MERGE_VALUES: {
987 if (!selectMergeValues(MIB, TII, MRI, TRI, RBI))
Diana Picusb1701e02017-02-16 12:19:57 +0000988 return false;
989 break;
990 }
Diana Picus0b4190a2017-06-07 12:35:05 +0000991 case G_UNMERGE_VALUES: {
992 if (!selectUnmergeValues(MIB, TII, MRI, TRI, RBI))
Diana Picusb1701e02017-02-16 12:19:57 +0000993 return false;
994 break;
995 }
Diana Picus87a70672017-07-14 09:46:06 +0000996 case G_BRCOND: {
997 if (!validReg(MRI, I.getOperand(0).getReg(), 1, ARM::GPRRegBankID)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000998 LLVM_DEBUG(dbgs() << "Unsupported condition register for G_BRCOND");
Diana Picus87a70672017-07-14 09:46:06 +0000999 return false;
1000 }
1001
1002 // Set the flags.
1003 auto Test = BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(ARM::TSTri))
1004 .addReg(I.getOperand(0).getReg())
1005 .addImm(1)
1006 .add(predOps(ARMCC::AL));
1007 if (!constrainSelectedInstRegOperands(*Test, TII, TRI, RBI))
1008 return false;
1009
1010 // Branch conditionally.
1011 auto Branch = BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(ARM::Bcc))
1012 .add(I.getOperand(1))
Diana Picus863b5b02017-11-29 14:20:06 +00001013 .add(predOps(ARMCC::NE, ARM::CPSR));
Diana Picus87a70672017-07-14 09:46:06 +00001014 if (!constrainSelectedInstRegOperands(*Branch, TII, TRI, RBI))
1015 return false;
1016 I.eraseFromParent();
1017 return true;
1018 }
Diana Picus865f7fe2018-01-04 13:09:25 +00001019 case G_PHI: {
1020 I.setDesc(TII.get(PHI));
1021
1022 unsigned DstReg = I.getOperand(0).getReg();
1023 const TargetRegisterClass *RC = guessRegClass(DstReg, MRI, TRI, RBI);
1024 if (!RBI.constrainGenericRegister(DstReg, *RC, MRI)) {
1025 break;
1026 }
1027
1028 return true;
1029 }
Diana Picus519807f2016-12-19 11:26:31 +00001030 default:
1031 return false;
Diana Picus812caee2016-12-16 12:54:46 +00001032 }
1033
Diana Picus519807f2016-12-19 11:26:31 +00001034 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
Diana Picus22274932016-11-11 08:27:37 +00001035}