blob: 50c4e814b2ebf58168224dd563e5e40327b3ad7f [file] [log] [blame]
Chris Lattner0cb9dd72008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chris Lattner23fcc082001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Evan Chenge9c46c22010-03-03 01:44:33 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000019#include "llvm/CodeGen/MachineFunction.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000020#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner961e7422008-01-01 01:12:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000025#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Function.h"
27#include "llvm/IR/InlineAsm.h"
28#include "llvm/IR/LLVMContext.h"
29#include "llvm/IR/Metadata.h"
30#include "llvm/IR/Module.h"
31#include "llvm/IR/Type.h"
32#include "llvm/IR/Value.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000033#include "llvm/MC/MCInstrDesc.h"
Chris Lattner6c604e32010-03-13 08:14:18 +000034#include "llvm/MC/MCSymbol.h"
David Greene29388d62010-01-04 23:48:20 +000035#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetMachine.h"
41#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000042#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattner43df6c22004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000044
Chris Lattner60055892007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner961e7422008-01-01 01:12:31 +000049void MachineOperand::setReg(unsigned Reg) {
50 if (getReg() == Reg) return; // No change.
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000051
Chris Lattner961e7422008-01-01 01:12:31 +000052 // Otherwise, we have to change the register. If this operand is embedded
53 // into a machine function, we need to update the old and new register's
54 // use/def lists.
55 if (MachineInstr *MI = getParent())
56 if (MachineBasicBlock *MBB = MI->getParent())
57 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000058 MachineRegisterInfo &MRI = MF->getRegInfo();
59 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000060 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000061 MRI.addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +000062 return;
63 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000064
Chris Lattner961e7422008-01-01 01:12:31 +000065 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000066 SmallContents.RegNo = Reg;
Chris Lattner961e7422008-01-01 01:12:31 +000067}
68
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000069void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
70 const TargetRegisterInfo &TRI) {
71 assert(TargetRegisterInfo::isVirtualRegister(Reg));
72 if (SubIdx && getSubReg())
73 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
74 setReg(Reg);
Jakob Stoklund Olesen7b0ac862010-06-01 22:39:25 +000075 if (SubIdx)
76 setSubReg(SubIdx);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000077}
78
79void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
80 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
81 if (getSubReg()) {
82 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesen89bd2ae2011-05-08 19:21:08 +000083 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
84 // That won't happen in legal code.
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000085 setSubReg(0);
86 }
87 setReg(Reg);
88}
89
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +000090/// Change a def to a use, or a use to a def.
91void MachineOperand::setIsDef(bool Val) {
92 assert(isReg() && "Wrong MachineOperand accessor");
93 assert((!Val || !isDebug()) && "Marking a debug operation as def");
94 if (IsDef == Val)
95 return;
96 // MRI may keep uses and defs in different list positions.
97 if (MachineInstr *MI = getParent())
98 if (MachineBasicBlock *MBB = MI->getParent())
99 if (MachineFunction *MF = MBB->getParent()) {
100 MachineRegisterInfo &MRI = MF->getRegInfo();
101 MRI.removeRegOperandFromUseList(this);
102 IsDef = Val;
103 MRI.addRegOperandToUseList(this);
104 return;
105 }
106 IsDef = Val;
107}
108
Matt Arsenault93ffe582014-09-28 19:24:59 +0000109// If this operand is currently a register operand, and if this is in a
110// function, deregister the operand from the register's use/def list.
111void MachineOperand::removeRegFromUses() {
112 if (!isReg() || !isOnRegUseList())
113 return;
114
115 if (MachineInstr *MI = getParent()) {
116 if (MachineBasicBlock *MBB = MI->getParent()) {
117 if (MachineFunction *MF = MBB->getParent())
118 MF->getRegInfo().removeRegOperandFromUseList(this);
119 }
120 }
121}
122
Chris Lattner961e7422008-01-01 01:12:31 +0000123/// ChangeToImmediate - Replace this operand with a new immediate operand of
124/// the specified value. If an operand is known to be an immediate already,
125/// the setImm method should be used.
126void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000127 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Matt Arsenault93ffe582014-09-28 19:24:59 +0000128
129 removeRegFromUses();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000130
Chris Lattner961e7422008-01-01 01:12:31 +0000131 OpKind = MO_Immediate;
132 Contents.ImmVal = ImmVal;
133}
134
Matt Arsenault93ffe582014-09-28 19:24:59 +0000135void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) {
136 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
137
138 removeRegFromUses();
139
140 OpKind = MO_FPImmediate;
141 Contents.CFP = FPImm;
142}
143
Chris Lattner961e7422008-01-01 01:12:31 +0000144/// ChangeToRegister - Replace this operand with a new register operand of
145/// the specified value. If an operand is known to be an register already,
146/// the setReg method should be used.
147void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesend40d42c2010-02-10 00:41:49 +0000148 bool isKill, bool isDead, bool isUndef,
149 bool isDebug) {
Craig Topperc0196b12014-04-14 00:51:57 +0000150 MachineRegisterInfo *RegInfo = nullptr;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000151 if (MachineInstr *MI = getParent())
152 if (MachineBasicBlock *MBB = MI->getParent())
153 if (MachineFunction *MF = MBB->getParent())
154 RegInfo = &MF->getRegInfo();
155 // If this operand is already a register operand, remove it from the
Chris Lattner961e7422008-01-01 01:12:31 +0000156 // register's use/def lists.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000157 bool WasReg = isReg();
158 if (RegInfo && WasReg)
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000159 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000160
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000161 // Change this to a register and set the reg#.
162 OpKind = MO_Register;
163 SmallContents.RegNo = Reg;
Jakob Stoklund Olesena1b246d2013-01-07 23:21:44 +0000164 SubReg_TargetFlags = 0;
Chris Lattner961e7422008-01-01 01:12:31 +0000165 IsDef = isDef;
166 IsImp = isImp;
167 IsKill = isKill;
168 IsDead = isDead;
Evan Cheng0dc101b2009-06-30 08:49:04 +0000169 IsUndef = isUndef;
Jakob Stoklund Olesenb0d91ab2011-12-07 00:22:07 +0000170 IsInternalRead = false;
Dale Johannesenc0d712d2008-09-14 01:44:36 +0000171 IsEarlyClobber = false;
Dale Johannesend40d42c2010-02-10 00:41:49 +0000172 IsDebug = isDebug;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000173 // Ensure isOnRegUseList() returns false.
Craig Topperc0196b12014-04-14 00:51:57 +0000174 Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000175 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000176 if (!WasReg)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000177 TiedTo = 0;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000178
179 // If this operand is embedded in a function, add the operand to the
180 // register's use/def list.
181 if (RegInfo)
182 RegInfo->addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000183}
184
Chris Lattner60055892007-12-30 21:56:09 +0000185/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruth264854f2012-07-05 11:06:22 +0000186/// operand. Note that this should stay in sync with the hash_value overload
187/// below.
Chris Lattner60055892007-12-30 21:56:09 +0000188bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerfd682802009-06-24 17:54:48 +0000189 if (getType() != Other.getType() ||
190 getTargetFlags() != Other.getTargetFlags())
191 return false;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000192
Chris Lattner60055892007-12-30 21:56:09 +0000193 switch (getType()) {
Chris Lattner60055892007-12-30 21:56:09 +0000194 case MachineOperand::MO_Register:
195 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
196 getSubReg() == Other.getSubReg();
197 case MachineOperand::MO_Immediate:
198 return getImm() == Other.getImm();
Cameron Zwarich7da0f9a2011-07-01 23:45:21 +0000199 case MachineOperand::MO_CImmediate:
200 return getCImm() == Other.getCImm();
Nate Begeman26b76b62008-02-14 07:39:30 +0000201 case MachineOperand::MO_FPImmediate:
202 return getFPImm() == Other.getFPImm();
Chris Lattner60055892007-12-30 21:56:09 +0000203 case MachineOperand::MO_MachineBasicBlock:
204 return getMBB() == Other.getMBB();
205 case MachineOperand::MO_FrameIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000206 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000207 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000208 case MachineOperand::MO_TargetIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000209 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner60055892007-12-30 21:56:09 +0000210 case MachineOperand::MO_JumpTableIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000211 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000212 case MachineOperand::MO_GlobalAddress:
213 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
214 case MachineOperand::MO_ExternalSymbol:
215 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
216 getOffset() == Other.getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000217 case MachineOperand::MO_BlockAddress:
Michael Liaoabb87d42012-09-12 21:43:09 +0000218 return getBlockAddress() == Other.getBlockAddress() &&
219 getOffset() == Other.getOffset();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000220 case MachineOperand::MO_RegisterMask:
221 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000222 return getRegMask() == Other.getRegMask();
Chris Lattner6c604e32010-03-13 08:14:18 +0000223 case MachineOperand::MO_MCSymbol:
224 return getMCSymbol() == Other.getMCSymbol();
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000225 case MachineOperand::MO_CFIIndex:
226 return getCFIIndex() == Other.getCFIIndex();
Chris Lattnerf839ee02010-04-07 18:03:19 +0000227 case MachineOperand::MO_Metadata:
228 return getMetadata() == Other.getMetadata();
Chris Lattner60055892007-12-30 21:56:09 +0000229 }
Chandler Carruthf3e85022012-01-10 18:08:01 +0000230 llvm_unreachable("Invalid machine operand type");
Chris Lattner60055892007-12-30 21:56:09 +0000231}
232
Chandler Carruth264854f2012-07-05 11:06:22 +0000233// Note: this must stay exactly in sync with isIdenticalTo above.
234hash_code llvm::hash_value(const MachineOperand &MO) {
235 switch (MO.getType()) {
236 case MachineOperand::MO_Register:
Jakob Stoklund Olesendba99d02012-08-28 18:05:48 +0000237 // Register operands don't have target flags.
238 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruth264854f2012-07-05 11:06:22 +0000239 case MachineOperand::MO_Immediate:
240 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
241 case MachineOperand::MO_CImmediate:
242 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
243 case MachineOperand::MO_FPImmediate:
244 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
245 case MachineOperand::MO_MachineBasicBlock:
246 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
247 case MachineOperand::MO_FrameIndex:
248 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
249 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000250 case MachineOperand::MO_TargetIndex:
Chandler Carruth264854f2012-07-05 11:06:22 +0000251 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
252 MO.getOffset());
253 case MachineOperand::MO_JumpTableIndex:
254 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
255 case MachineOperand::MO_ExternalSymbol:
256 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
257 MO.getSymbolName());
258 case MachineOperand::MO_GlobalAddress:
259 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
260 MO.getOffset());
261 case MachineOperand::MO_BlockAddress:
262 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liaoabb87d42012-09-12 21:43:09 +0000263 MO.getBlockAddress(), MO.getOffset());
Chandler Carruth264854f2012-07-05 11:06:22 +0000264 case MachineOperand::MO_RegisterMask:
Juergen Ributzkae8294752013-12-14 06:53:06 +0000265 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruth264854f2012-07-05 11:06:22 +0000266 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
267 case MachineOperand::MO_Metadata:
268 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
269 case MachineOperand::MO_MCSymbol:
270 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000271 case MachineOperand::MO_CFIIndex:
272 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
Chandler Carruth264854f2012-07-05 11:06:22 +0000273 }
274 llvm_unreachable("Invalid machine operand type");
275}
276
Chris Lattner60055892007-12-30 21:56:09 +0000277/// print - Print the specified machine operand.
278///
Mon P Wangdfcc1ff2008-10-10 01:43:55 +0000279void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman2745d192009-11-09 19:38:45 +0000280 // If the instruction is embedded into a basic block, we can find the
281 // target info for the instruction.
282 if (!TM)
283 if (const MachineInstr *MI = getParent())
284 if (const MachineBasicBlock *MBB = MI->getParent())
285 if (const MachineFunction *MF = MBB->getParent())
286 TM = &MF->getTarget();
Eric Christopherd9134482014-08-04 21:25:23 +0000287 const TargetRegisterInfo *TRI =
288 TM ? TM->getSubtargetImpl()->getRegisterInfo() : nullptr;
Dan Gohman2745d192009-11-09 19:38:45 +0000289
Chris Lattner60055892007-12-30 21:56:09 +0000290 switch (getType()) {
291 case MachineOperand::MO_Register:
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000292 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman0ab11442008-12-18 21:51:27 +0000293
Evan Cheng0dc101b2009-06-30 08:49:04 +0000294 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000295 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000296 OS << '<';
Chris Lattner60055892007-12-30 21:56:09 +0000297 bool NeedComma = false;
Evan Cheng70b1fa52009-10-14 23:37:31 +0000298 if (isDef()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000299 if (NeedComma) OS << ',';
Dale Johannesen1f3ab862008-09-12 17:49:03 +0000300 if (isEarlyClobber())
301 OS << "earlyclobber,";
Evan Cheng70b1fa52009-10-14 23:37:31 +0000302 if (isImplicit())
303 OS << "imp-";
Chris Lattner60055892007-12-30 21:56:09 +0000304 OS << "def";
305 NeedComma = true;
Jakob Stoklund Olesen7111a632012-04-20 21:45:33 +0000306 // <def,read-undef> only makes sense when getSubReg() is set.
307 // Don't clutter the output otherwise.
308 if (isUndef() && getSubReg())
309 OS << ",read-undef";
Evan Chengf781bd82009-10-21 07:56:02 +0000310 } else if (isImplicit()) {
Evan Cheng70b1fa52009-10-14 23:37:31 +0000311 OS << "imp-use";
Evan Chengf781bd82009-10-21 07:56:02 +0000312 NeedComma = true;
313 }
Evan Cheng70b1fa52009-10-14 23:37:31 +0000314
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000315 if (isKill()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000316 if (NeedComma) OS << ',';
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000317 OS << "kill";
318 NeedComma = true;
319 }
320 if (isDead()) {
321 if (NeedComma) OS << ',';
322 OS << "dead";
323 NeedComma = true;
324 }
325 if (isUndef() && isUse()) {
326 if (NeedComma) OS << ',';
327 OS << "undef";
328 NeedComma = true;
329 }
330 if (isInternalRead()) {
331 if (NeedComma) OS << ',';
332 OS << "internal";
333 NeedComma = true;
334 }
335 if (isTied()) {
336 if (NeedComma) OS << ',';
337 OS << "tied";
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000338 if (TiedTo != 15)
339 OS << unsigned(TiedTo - 1);
Chris Lattner60055892007-12-30 21:56:09 +0000340 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000341 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000342 }
343 break;
344 case MachineOperand::MO_Immediate:
345 OS << getImm();
346 break;
Devang Patelf071d722011-06-24 20:46:11 +0000347 case MachineOperand::MO_CImmediate:
348 getCImm()->getValue().print(OS, false);
349 break;
Nate Begeman26b76b62008-02-14 07:39:30 +0000350 case MachineOperand::MO_FPImmediate:
Chris Lattnerfdd87902009-10-05 05:54:46 +0000351 if (getFPImm()->getType()->isFloatTy())
Nate Begeman26b76b62008-02-14 07:39:30 +0000352 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattnerfd682802009-06-24 17:54:48 +0000353 else
Nate Begeman26b76b62008-02-14 07:39:30 +0000354 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begeman26b76b62008-02-14 07:39:30 +0000355 break;
Chris Lattner60055892007-12-30 21:56:09 +0000356 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman34341e62009-10-31 20:19:03 +0000357 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner60055892007-12-30 21:56:09 +0000358 break;
359 case MachineOperand::MO_FrameIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000360 OS << "<fi#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000361 break;
362 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000363 OS << "<cp#" << getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000364 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000365 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000366 break;
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000367 case MachineOperand::MO_TargetIndex:
368 OS << "<ti#" << getIndex();
369 if (getOffset()) OS << "+" << getOffset();
370 OS << '>';
371 break;
Chris Lattner60055892007-12-30 21:56:09 +0000372 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000373 OS << "<jt#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000374 break;
375 case MachineOperand::MO_GlobalAddress:
Dan Gohman0080ee22009-11-06 18:03:10 +0000376 OS << "<ga:";
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000377 getGlobal()->printAsOperand(OS, /*PrintType=*/false);
Chris Lattner60055892007-12-30 21:56:09 +0000378 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000379 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000380 break;
381 case MachineOperand::MO_ExternalSymbol:
382 OS << "<es:" << getSymbolName();
383 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000384 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000385 break;
Dan Gohman6c938802009-10-30 01:27:03 +0000386 case MachineOperand::MO_BlockAddress:
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000387 OS << '<';
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000388 getBlockAddress()->printAsOperand(OS, /*PrintType=*/false);
Michael Liaoabb87d42012-09-12 21:43:09 +0000389 if (getOffset()) OS << "+" << getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000390 OS << '>';
391 break;
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000392 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen5e1ac452012-02-02 23:52:57 +0000393 OS << "<regmask>";
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000394 break;
Juergen Ributzkae8294752013-12-14 06:53:06 +0000395 case MachineOperand::MO_RegisterLiveOut:
396 OS << "<regliveout>";
397 break;
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000398 case MachineOperand::MO_Metadata:
399 OS << '<';
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000400 getMetadata()->printAsOperand(OS);
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000401 OS << '>';
402 break;
Chris Lattner6c604e32010-03-13 08:14:18 +0000403 case MachineOperand::MO_MCSymbol:
404 OS << "<MCSym=" << *getMCSymbol() << '>';
405 break;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000406 case MachineOperand::MO_CFIIndex:
407 OS << "<call frame instruction>";
408 break;
Chris Lattner60055892007-12-30 21:56:09 +0000409 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000410
Chris Lattnerfd682802009-06-24 17:54:48 +0000411 if (unsigned TF = getTargetFlags())
412 OS << "[TF=" << TF << ']';
Chris Lattner60055892007-12-30 21:56:09 +0000413}
414
415//===----------------------------------------------------------------------===//
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000416// MachineMemOperand Implementation
417//===----------------------------------------------------------------------===//
418
Chris Lattnerde93bb02010-09-21 05:39:30 +0000419/// getAddrSpace - Return the LLVM IR address space number that this pointer
420/// points into.
421unsigned MachinePointerInfo::getAddrSpace() const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000422 if (V.isNull() || V.is<const PseudoSourceValue*>()) return 0;
423 return cast<PointerType>(V.get<const Value*>()->getType())->getAddressSpace();
Chris Lattnerde93bb02010-09-21 05:39:30 +0000424}
425
Chris Lattner82fd06d2010-09-21 06:22:23 +0000426/// getConstantPool - Return a MachinePointerInfo record that refers to the
427/// constant pool.
428MachinePointerInfo MachinePointerInfo::getConstantPool() {
429 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
430}
431
432/// getFixedStack - Return a MachinePointerInfo record that refers to the
433/// the specified FrameIndex.
434MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
435 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
436}
437
Chris Lattner50287ea2010-09-21 06:43:24 +0000438MachinePointerInfo MachinePointerInfo::getJumpTable() {
439 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
440}
441
442MachinePointerInfo MachinePointerInfo::getGOT() {
443 return MachinePointerInfo(PseudoSourceValue::getGOT());
444}
Chris Lattnerde93bb02010-09-21 05:39:30 +0000445
Chris Lattner886250c2010-09-21 18:51:21 +0000446MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
447 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
448}
449
Chris Lattner00ca0b82010-09-21 04:32:08 +0000450MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000451 uint64_t s, unsigned int a,
Hal Finkelcc39b672014-07-24 12:16:19 +0000452 const AAMDNodes &AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +0000453 const MDNode *Ranges)
Chris Lattner00ca0b82010-09-21 04:32:08 +0000454 : PtrInfo(ptrinfo), Size(s),
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000455 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Hal Finkelcc39b672014-07-24 12:16:19 +0000456 AAInfo(AAInfo), Ranges(Ranges) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000457 assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue*>() ||
458 isa<PointerType>(PtrInfo.V.get<const Value*>()->getType())) &&
Chris Lattner00ca0b82010-09-21 04:32:08 +0000459 "invalid pointer value");
Dan Gohmane7c82422009-09-21 19:47:04 +0000460 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanbf98f682008-07-16 15:56:42 +0000461 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000462}
463
Dan Gohman2da2bed2008-08-20 15:58:01 +0000464/// Profile - Gather unique data for the object.
465///
466void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattner187f6532010-09-21 04:23:39 +0000467 ID.AddInteger(getOffset());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000468 ID.AddInteger(Size);
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000469 ID.AddPointer(getOpaqueValue());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000470 ID.AddInteger(Flags);
471}
472
Dan Gohman48b185d2009-09-25 20:36:54 +0000473void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
474 // The Value and Offset may differ due to CSE. But the flags and size
475 // should be the same.
476 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
477 assert(MMO->getSize() == getSize() && "Size mismatch!");
478
479 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
480 // Update the alignment value.
David Greene3a0412f2010-02-15 16:48:31 +0000481 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
482 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohman48b185d2009-09-25 20:36:54 +0000483 // Also update the base and offset, because the new alignment may
484 // not be applicable with the old ones.
Chris Lattner187f6532010-09-21 04:23:39 +0000485 PtrInfo = MMO->PtrInfo;
Dan Gohman48b185d2009-09-25 20:36:54 +0000486 }
487}
488
Dan Gohman5a6b11c2009-09-25 23:33:20 +0000489/// getAlignment - Return the minimum known alignment in bytes of the
490/// actual memory reference.
491uint64_t MachineMemOperand::getAlignment() const {
492 return MinAlign(getBaseAlignment(), getOffset());
493}
494
Dan Gohman48b185d2009-09-25 20:36:54 +0000495raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
496 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000497 "SV has to be a load, store or both.");
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000498
Dan Gohman48b185d2009-09-25 20:36:54 +0000499 if (MMO.isVolatile())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000500 OS << "Volatile ";
501
Dan Gohman48b185d2009-09-25 20:36:54 +0000502 if (MMO.isLoad())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000503 OS << "LD";
Dan Gohman48b185d2009-09-25 20:36:54 +0000504 if (MMO.isStore())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000505 OS << "ST";
Dan Gohman48b185d2009-09-25 20:36:54 +0000506 OS << MMO.getSize();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000507
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000508 // Print the address information.
509 OS << "[";
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000510 if (const Value *V = MMO.getValue())
511 V->printAsOperand(OS, /*PrintType=*/false);
512 else if (const PseudoSourceValue *PSV = MMO.getPseudoValue())
513 PSV->printCustom(OS);
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000514 else
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000515 OS << "<unknown>";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000516
Matt Arsenault68c38fd2013-12-14 00:24:02 +0000517 unsigned AS = MMO.getAddrSpace();
518 if (AS != 0)
519 OS << "(addrspace=" << AS << ')';
520
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000521 // If the alignment of the memory reference itself differs from the alignment
522 // of the base pointer, print the base alignment explicitly, next to the base
523 // pointer.
Dan Gohman48b185d2009-09-25 20:36:54 +0000524 if (MMO.getBaseAlignment() != MMO.getAlignment())
525 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000526
Dan Gohman48b185d2009-09-25 20:36:54 +0000527 if (MMO.getOffset() != 0)
528 OS << "+" << MMO.getOffset();
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000529 OS << "]";
530
531 // Print the alignment of the reference.
Dan Gohman48b185d2009-09-25 20:36:54 +0000532 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
533 MMO.getBaseAlignment() != MMO.getSize())
534 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000535
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000536 // Print TBAA info.
Hal Finkelcc39b672014-07-24 12:16:19 +0000537 if (const MDNode *TBAAInfo = MMO.getAAInfo().TBAA) {
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000538 OS << "(tbaa=";
539 if (TBAAInfo->getNumOperands() > 0)
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000540 TBAAInfo->getOperand(0)->printAsOperand(OS);
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000541 else
542 OS << "<unknown>";
543 OS << ")";
544 }
545
Hal Finkel94146652014-07-24 14:25:39 +0000546 // Print AA scope info.
547 if (const MDNode *ScopeInfo = MMO.getAAInfo().Scope) {
548 OS << "(alias.scope=";
549 if (ScopeInfo->getNumOperands() > 0)
550 for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000551 ScopeInfo->getOperand(i)->printAsOperand(OS);
Hal Finkel94146652014-07-24 14:25:39 +0000552 if (i != ie-1)
553 OS << ",";
554 }
555 else
556 OS << "<unknown>";
557 OS << ")";
558 }
559
560 // Print AA noalias scope info.
561 if (const MDNode *NoAliasInfo = MMO.getAAInfo().NoAlias) {
562 OS << "(noalias=";
563 if (NoAliasInfo->getNumOperands() > 0)
564 for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000565 NoAliasInfo->getOperand(i)->printAsOperand(OS);
Hal Finkel94146652014-07-24 14:25:39 +0000566 if (i != ie-1)
567 OS << ",";
568 }
569 else
570 OS << "<unknown>";
571 OS << ")";
572 }
573
Bill Wendling9f638ab2011-04-29 23:45:22 +0000574 // Print nontemporal info.
575 if (MMO.isNonTemporal())
576 OS << "(nontemporal)";
577
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000578 return OS;
579}
580
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000581//===----------------------------------------------------------------------===//
Chris Lattner60055892007-12-30 21:56:09 +0000582// MachineInstr Implementation
583//===----------------------------------------------------------------------===//
584
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000585void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000586 if (MCID->ImplicitDefs)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000587 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000588 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000589 if (MCID->ImplicitUses)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000590 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000591 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000592}
593
Bob Wilson406f2702010-04-09 04:34:03 +0000594/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
595/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000596/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000597MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
Benjamin Kramera9591b52015-02-07 12:28:15 +0000598 DebugLoc dl, bool NoImp)
599 : MCID(&tid), Parent(nullptr), Operands(nullptr), NumOperands(0), Flags(0),
600 AsmPrinterFlags(0), NumMemRefs(0), MemRefs(nullptr),
601 debugLoc(std::move(dl)) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000602 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
603
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000604 // Reserve space for the expected number of operands.
605 if (unsigned NumOps = MCID->getNumOperands() +
606 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
607 CapOperands = OperandCapacity::get(NumOps);
608 Operands = MF.allocateOperandArray(CapOperands);
609 }
610
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000611 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000612 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000613}
614
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000615/// MachineInstr ctor - Copies MachineInstr arg exactly
616///
Evan Chenga7a20c42008-07-19 00:37:25 +0000617MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Craig Topperc0196b12014-04-14 00:51:57 +0000618 : MCID(&MI.getDesc()), Parent(nullptr), Operands(nullptr), NumOperands(0),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000619 Flags(0), AsmPrinterFlags(0),
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000620 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000621 debugLoc(MI.getDebugLoc()) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000622 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
623
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000624 CapOperands = OperandCapacity::get(MI.getNumOperands());
625 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattner9953d862004-05-23 20:58:02 +0000626
Jakob Stoklund Olesendc5285f2013-01-05 05:05:51 +0000627 // Copy operands.
Evan Chenga7a20c42008-07-19 00:37:25 +0000628 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000629 addOperand(MF, MI.getOperand(i));
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000630
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000631 // Copy all the sensible flags.
632 setFlags(MI.Flags);
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000633}
634
Chris Lattner961e7422008-01-01 01:12:31 +0000635/// getRegInfo - If this instruction is embedded into a MachineFunction,
636/// return the MachineRegisterInfo object for the current function, otherwise
637/// return null.
638MachineRegisterInfo *MachineInstr::getRegInfo() {
639 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000640 return &MBB->getParent()->getRegInfo();
Craig Topperc0196b12014-04-14 00:51:57 +0000641 return nullptr;
Chris Lattner961e7422008-01-01 01:12:31 +0000642}
643
644/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
645/// this instruction from their respective use lists. This requires that the
646/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000647void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000648 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000649 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000650 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000651}
652
653/// AddRegOperandsToUseLists - Add all of the register operands in
654/// this instruction from their respective use lists. This requires that the
655/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000656void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000657 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000658 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000659 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000660}
661
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000662void MachineInstr::addOperand(const MachineOperand &Op) {
663 MachineBasicBlock *MBB = getParent();
664 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
665 MachineFunction *MF = MBB->getParent();
666 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
667 addOperand(*MF, Op);
668}
669
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000670/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
671/// ranges. If MRI is non-null also update use-def chains.
672static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
673 unsigned NumOps, MachineRegisterInfo *MRI) {
674 if (MRI)
675 return MRI->moveOperands(Dst, Src, NumOps);
676
Benjamin Kramer5c0e64f2015-02-21 16:22:48 +0000677 // MachineOperand is a trivially copyable type so we can just use memmove.
678 std::memmove(Dst, Src, NumOps * sizeof(MachineOperand));
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000679}
680
Chris Lattner961e7422008-01-01 01:12:31 +0000681/// addOperand - Add the specified operand to the instruction. If it is an
682/// implicit operand, it is added to the end of the operand list. If it is
683/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000684/// (before the first implicit operand).
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000685void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000686 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman9356d8f2008-12-09 22:45:08 +0000687
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000688 // Check if we're adding one of our existing operands.
689 if (&Op >= Operands && &Op < Operands + NumOperands) {
690 // This is unusual: MI->addOperand(MI->getOperand(i)).
691 // If adding Op requires reallocating or moving existing operands around,
692 // the Op reference could go stale. Support it by copying Op.
693 MachineOperand CopyOp(Op);
694 return addOperand(MF, CopyOp);
695 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000696
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000697 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000698 // the end, everything else goes before the implicit regs.
699 //
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000700 // FIXME: Allow mixed explicit and implicit operands on inline asm.
701 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
702 // implicit-defs, but they must not be moved around. See the FIXME in
703 // InstrEmitter.cpp.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000704 unsigned OpNo = getNumOperands();
705 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000706 if (!isImpReg && !isInlineAsm()) {
707 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
708 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000709 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner961e7422008-01-01 01:12:31 +0000710 }
711 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000712
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000713#ifndef NDEBUG
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000714 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000715 // OpNo now points as the desired insertion point. Unless this is a variadic
716 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000717 // RegMask operands go between the explicit and implicit operands.
718 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000719 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000720 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000721#endif
Chris Lattner961e7422008-01-01 01:12:31 +0000722
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000723 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000724
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000725 // Determine if the Operands array needs to be reallocated.
726 // Save the old capacity and operand array.
727 OperandCapacity OldCap = CapOperands;
728 MachineOperand *OldOperands = Operands;
729 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
730 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
731 Operands = MF.allocateOperandArray(CapOperands);
732 // Move the operands before the insertion point.
733 if (OpNo)
734 moveOperands(Operands, OldOperands, OpNo, MRI);
735 }
Chris Lattner961e7422008-01-01 01:12:31 +0000736
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000737 // Move the operands following the insertion point.
738 if (OpNo != NumOperands)
739 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
740 MRI);
741 ++NumOperands;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000742
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000743 // Deallocate the old operand array.
744 if (OldOperands != Operands && OldOperands)
745 MF.deallocateOperandArray(OldCap, OldOperands);
746
747 // Copy Op into place. It still needs to be inserted into the MRI use lists.
748 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
749 NewMO->ParentMI = this;
750
751 // When adding a register operand, tell MRI about it.
752 if (NewMO->isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000753 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Craig Topperc0196b12014-04-14 00:51:57 +0000754 NewMO->Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000755 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000756 NewMO->TiedTo = 0;
757 // Add the new operand to MRI, but only for instructions in an MBB.
758 if (MRI)
759 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000760 // The MCID operand information isn't accurate until we start adding
761 // explicit operands. The implicit operands are added first, then the
762 // explicits are inserted before them.
763 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000764 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000765 if (NewMO->isUse()) {
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000766 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000767 if (DefIdx != -1)
768 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000769 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000770 // If the register operand is flagged as early, mark the operand as such.
771 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000772 NewMO->setIsEarlyClobber(true);
Chris Lattner961e7422008-01-01 01:12:31 +0000773 }
Chris Lattner961e7422008-01-01 01:12:31 +0000774 }
775}
776
777/// RemoveOperand - Erase an operand from an instruction, leaving it with one
778/// fewer operand than it started with.
779///
780void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000781 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000782 untieRegOperand(OpNo);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000783
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000784#ifndef NDEBUG
785 // Moving tied operands would break the ties.
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000786 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000787 if (Operands[i].isReg())
788 assert(!Operands[i].isTied() && "Cannot move tied operands");
789#endif
790
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000791 MachineRegisterInfo *MRI = getRegInfo();
792 if (MRI && Operands[OpNo].isReg())
793 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner961e7422008-01-01 01:12:31 +0000794
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000795 // Don't call the MachineOperand destructor. A lot of this code depends on
796 // MachineOperand having a trivial destructor anyway, and adding a call here
797 // wouldn't make it 'destructor-correct'.
798
799 if (unsigned N = NumOperands - 1 - OpNo)
800 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
801 --NumOperands;
Chris Lattner961e7422008-01-01 01:12:31 +0000802}
803
Dan Gohman48b185d2009-09-25 20:36:54 +0000804/// addMemOperand - Add a MachineMemOperand to the machine instruction.
805/// This function should be used only occasionally. The setMemRefs function
806/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000807void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000808 MachineMemOperand *MO) {
809 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000810 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000811
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000812 unsigned NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000813 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000814
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000815 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000816 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000817 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohman48b185d2009-09-25 20:36:54 +0000818}
Chris Lattner961e7422008-01-01 01:12:31 +0000819
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000820bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenf0615c72013-01-10 18:42:44 +0000821 assert(!isBundledWithPred() && "Must be called on bundle header");
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000822 for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000823 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000824 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000825 return true;
826 } else {
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000827 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng7f8e5632011-12-07 07:15:52 +0000828 return false;
829 }
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000830 // This was the last instruction in the bundle.
831 if (!MII->isBundledWithSucc())
832 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000833 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000834}
835
Evan Chenge9c46c22010-03-03 01:44:33 +0000836bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
837 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000838 // If opcodes or number of operands are not the same then the two
839 // instructions are obviously not identical.
840 if (Other->getOpcode() != getOpcode() ||
841 Other->getNumOperands() != getNumOperands())
842 return false;
843
Evan Cheng7fae11b2011-12-14 02:11:42 +0000844 if (isBundle()) {
845 // Both instructions are bundles, compare MIs inside the bundle.
846 MachineBasicBlock::const_instr_iterator I1 = *this;
847 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
848 MachineBasicBlock::const_instr_iterator I2 = *Other;
849 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
850 while (++I1 != E1 && I1->isInsideBundle()) {
851 ++I2;
852 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
853 return false;
854 }
855 }
856
Evan Cheng0f260e12010-03-03 21:54:14 +0000857 // Check operands to make sure they match.
858 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
859 const MachineOperand &MO = getOperand(i);
860 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +0000861 if (!MO.isReg()) {
862 if (!MO.isIdenticalTo(OMO))
863 return false;
864 continue;
865 }
866
Evan Cheng0f260e12010-03-03 21:54:14 +0000867 // Clients may or may not want to ignore defs when testing for equality.
868 // For example, machine CSE pass only cares about finding common
869 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +0000870 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +0000871 if (Check == IgnoreDefs)
872 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +0000873 else if (Check == IgnoreVRegDefs) {
874 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
875 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
876 if (MO.getReg() != OMO.getReg())
877 return false;
878 } else {
879 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +0000880 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +0000881 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
882 return false;
883 }
884 } else {
885 if (!MO.isIdenticalTo(OMO))
886 return false;
887 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
888 return false;
889 }
Evan Cheng0f260e12010-03-03 21:54:14 +0000890 }
Devang Patelbf8cc602011-07-07 17:45:33 +0000891 // If DebugLoc does not match then two dbg.values are not identical.
892 if (isDebugValue())
893 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
894 && getDebugLoc() != Other->getDebugLoc())
895 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +0000896 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +0000897}
898
Chris Lattnerbec79b42006-04-17 21:35:41 +0000899MachineInstr *MachineInstr::removeFromParent() {
900 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000901 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +0000902}
903
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000904MachineInstr *MachineInstr::removeFromBundle() {
905 assert(getParent() && "Not embedded in a basic block!");
906 return getParent()->remove_instr(this);
907}
Chris Lattnerbec79b42006-04-17 21:35:41 +0000908
Dan Gohman3b460302008-07-07 23:14:23 +0000909void MachineInstr::eraseFromParent() {
910 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000911 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +0000912}
913
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +0000914void MachineInstr::eraseFromParentAndMarkDBGValuesForRemoval() {
915 assert(getParent() && "Not embedded in a basic block!");
916 MachineBasicBlock *MBB = getParent();
917 MachineFunction *MF = MBB->getParent();
918 assert(MF && "Not embedded in a function!");
919
920 MachineInstr *MI = (MachineInstr *)this;
921 MachineRegisterInfo &MRI = MF->getRegInfo();
922
923 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
924 const MachineOperand &MO = MI->getOperand(i);
925 if (!MO.isReg() || !MO.isDef())
926 continue;
927 unsigned Reg = MO.getReg();
928 if (!TargetRegisterInfo::isVirtualRegister(Reg))
929 continue;
930 MRI.markUsesInDebugValueAsUndef(Reg);
931 }
932 MI->eraseFromParent();
933}
934
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000935void MachineInstr::eraseFromBundle() {
936 assert(getParent() && "Not embedded in a basic block!");
937 getParent()->erase_instr(this);
938}
Dan Gohman3b460302008-07-07 23:14:23 +0000939
Evan Cheng4d728b02007-05-15 01:26:09 +0000940/// getNumExplicitOperands - Returns the number of non-implicit operands.
941///
942unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000943 unsigned NumOperands = MCID->getNumOperands();
944 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +0000945 return NumOperands;
946
Dan Gohman37608532009-04-15 17:59:11 +0000947 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
948 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000949 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +0000950 NumOperands++;
951 }
952 return NumOperands;
953}
954
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000955void MachineInstr::bundleWithPred() {
956 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
957 setFlag(BundledPred);
958 MachineBasicBlock::instr_iterator Pred = this;
959 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000960 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000961 Pred->setFlag(BundledSucc);
962}
963
964void MachineInstr::bundleWithSucc() {
965 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
966 setFlag(BundledSucc);
967 MachineBasicBlock::instr_iterator Succ = this;
968 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000969 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000970 Succ->setFlag(BundledPred);
971}
972
973void MachineInstr::unbundleFromPred() {
974 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
975 clearFlag(BundledPred);
976 MachineBasicBlock::instr_iterator Pred = this;
977 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000978 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000979 Pred->clearFlag(BundledSucc);
980}
981
982void MachineInstr::unbundleFromSucc() {
983 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
984 clearFlag(BundledSucc);
985 MachineBasicBlock::instr_iterator Succ = this;
Sergei Larin3b46d7e2013-01-09 17:54:33 +0000986 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000987 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000988 Succ->clearFlag(BundledPred);
989}
990
Evan Cheng6eb516d2011-01-07 23:50:32 +0000991bool MachineInstr::isStackAligningInlineAsm() const {
992 if (isInlineAsm()) {
993 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
994 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
995 return true;
996 }
997 return false;
998}
Chris Lattner33f5af02006-10-20 22:39:59 +0000999
Chad Rosier994f4042012-09-05 21:00:58 +00001000InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
1001 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
1002 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +00001003 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +00001004}
1005
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +00001006int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
1007 unsigned *GroupNo) const {
1008 assert(isInlineAsm() && "Expected an inline asm instruction");
1009 assert(OpIdx < getNumOperands() && "OpIdx out of range");
1010
1011 // Ignore queries about the initial operands.
1012 if (OpIdx < InlineAsm::MIOp_FirstOperand)
1013 return -1;
1014
1015 unsigned Group = 0;
1016 unsigned NumOps;
1017 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1018 i += NumOps) {
1019 const MachineOperand &FlagMO = getOperand(i);
1020 // If we reach the implicit register operands, stop looking.
1021 if (!FlagMO.isImm())
1022 return -1;
1023 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1024 if (i + NumOps > OpIdx) {
1025 if (GroupNo)
1026 *GroupNo = Group;
1027 return i;
1028 }
1029 ++Group;
1030 }
1031 return -1;
1032}
1033
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001034const TargetRegisterClass*
1035MachineInstr::getRegClassConstraint(unsigned OpIdx,
1036 const TargetInstrInfo *TII,
1037 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001038 assert(getParent() && "Can't have an MBB reference here!");
1039 assert(getParent()->getParent() && "Can't have an MF reference here!");
1040 const MachineFunction &MF = *getParent()->getParent();
1041
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001042 // Most opcodes have fixed constraints in their MCInstrDesc.
1043 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001044 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001045
1046 if (!getOperand(OpIdx).isReg())
Craig Topperc0196b12014-04-14 00:51:57 +00001047 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001048
1049 // For tied uses on inline asm, get the constraint from the def.
1050 unsigned DefIdx;
1051 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1052 OpIdx = DefIdx;
1053
1054 // Inline asm stores register class constraints in the flag word.
1055 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1056 if (FlagIdx < 0)
Craig Topperc0196b12014-04-14 00:51:57 +00001057 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001058
1059 unsigned Flag = getOperand(FlagIdx).getImm();
1060 unsigned RCID;
1061 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
1062 return TRI->getRegClass(RCID);
1063
1064 // Assume that all registers in a memory operand are pointers.
1065 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001066 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001067
Craig Topperc0196b12014-04-14 00:51:57 +00001068 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001069}
1070
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001071const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg(
1072 unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII,
1073 const TargetRegisterInfo *TRI, bool ExploreBundle) const {
1074 // Check every operands inside the bundle if we have
1075 // been asked to.
1076 if (ExploreBundle)
1077 for (ConstMIBundleOperands OpndIt(this); OpndIt.isValid() && CurRC;
1078 ++OpndIt)
1079 CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl(
1080 OpndIt.getOperandNo(), Reg, CurRC, TII, TRI);
1081 else
1082 // Otherwise, just check the current operands.
1083 for (ConstMIOperands OpndIt(this); OpndIt.isValid() && CurRC; ++OpndIt)
1084 CurRC = getRegClassConstraintEffectForVRegImpl(OpndIt.getOperandNo(), Reg,
1085 CurRC, TII, TRI);
1086 return CurRC;
1087}
1088
1089const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl(
1090 unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC,
1091 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1092 assert(CurRC && "Invalid initial register class");
1093 // Check if Reg is constrained by some of its use/def from MI.
1094 const MachineOperand &MO = getOperand(OpIdx);
1095 if (!MO.isReg() || MO.getReg() != Reg)
1096 return CurRC;
1097 // If yes, accumulate the constraints through the operand.
1098 return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI);
1099}
1100
1101const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect(
1102 unsigned OpIdx, const TargetRegisterClass *CurRC,
1103 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1104 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI);
1105 const MachineOperand &MO = getOperand(OpIdx);
1106 assert(MO.isReg() &&
1107 "Cannot get register constraints for non-register operand");
1108 assert(CurRC && "Invalid initial register class");
1109 if (unsigned SubIdx = MO.getSubReg()) {
1110 if (OpRC)
1111 CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx);
1112 else
1113 CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx);
1114 } else if (OpRC)
1115 CurRC = TRI->getCommonSubClass(CurRC, OpRC);
1116 return CurRC;
1117}
1118
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001119/// Return the number of instructions inside the MI bundle, not counting the
1120/// header instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +00001121unsigned MachineInstr::getBundleSize() const {
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001122 MachineBasicBlock::const_instr_iterator I = this;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001123 unsigned Size = 0;
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001124 while (I->isBundledWithSucc())
1125 ++Size, ++I;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001126 return Size;
1127}
1128
Evan Cheng910c8082007-04-26 19:00:32 +00001129/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +00001130/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +00001131/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng63254462008-03-05 00:59:57 +00001132int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1133 const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +00001134 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +00001135 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001136 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +00001137 continue;
1138 unsigned MOReg = MO.getReg();
1139 if (!MOReg)
1140 continue;
1141 if (MOReg == Reg ||
1142 (TRI &&
1143 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1144 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1145 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +00001146 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +00001147 return i;
Evan Cheng75c21942006-12-06 08:27:42 +00001148 }
Evan Chengec3ac312007-03-26 22:37:45 +00001149 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +00001150}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001151
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001152/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1153/// indicating if this instruction reads or writes Reg. This also considers
1154/// partial defines.
1155std::pair<bool,bool>
1156MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1157 SmallVectorImpl<unsigned> *Ops) const {
1158 bool PartDef = false; // Partial redefine.
1159 bool FullDef = false; // Full define.
1160 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001161
1162 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1163 const MachineOperand &MO = getOperand(i);
1164 if (!MO.isReg() || MO.getReg() != Reg)
1165 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001166 if (Ops)
1167 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001168 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001169 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +00001170 else if (MO.getSubReg() && !MO.isUndef())
1171 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001172 PartDef = true;
1173 else
1174 FullDef = true;
1175 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001176 // A partial redefine uses Reg unless there is also a full define.
1177 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001178}
1179
Evan Cheng63254462008-03-05 00:59:57 +00001180/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +00001181/// the specified register or -1 if it is not found. If isDead is true, defs
1182/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1183/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +00001184int
1185MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1186 const TargetRegisterInfo *TRI) const {
1187 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +00001188 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +00001189 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +00001190 // Accept regmask operands when Overlap is set.
1191 // Ignore them when looking for a specific def operand (Overlap == false).
1192 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1193 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001194 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +00001195 continue;
1196 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +00001197 bool Found = (MOReg == Reg);
1198 if (!Found && TRI && isPhys &&
1199 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1200 if (Overlap)
1201 Found = TRI->regsOverlap(MOReg, Reg);
1202 else
1203 Found = TRI->isSubRegister(MOReg, Reg);
1204 }
1205 if (Found && (!isDead || MO.isDead()))
1206 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001207 }
Evan Cheng63254462008-03-05 00:59:57 +00001208 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001209}
Evan Cheng4d728b02007-05-15 01:26:09 +00001210
Evan Cheng5983bdb2007-05-29 18:35:22 +00001211/// findFirstPredOperandIdx() - Find the index of the first operand in the
1212/// operand list that is used to represent the predicate. It returns -1 if
1213/// none is found.
1214int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +00001215 // Don't call MCID.findFirstPredOperandIdx() because this variant
1216 // is sometimes called on an instruction that's not yet complete, and
1217 // so the number of operands is less than the MCID indicates. In
1218 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001219 const MCInstrDesc &MCID = getDesc();
1220 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +00001221 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +00001222 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +00001223 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +00001224 }
1225
Evan Cheng5983bdb2007-05-29 18:35:22 +00001226 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +00001227}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001228
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001229// MachineOperand::TiedTo is 4 bits wide.
1230const unsigned TiedMax = 15;
1231
1232/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1233///
1234/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1235/// field. TiedTo can have these values:
1236///
1237/// 0: Operand is not tied to anything.
1238/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1239/// TiedMax: Tied to an operand >= TiedMax-1.
1240///
1241/// The tied def must be one of the first TiedMax operands on a normal
1242/// instruction. INLINEASM instructions allow more tied defs.
1243///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001244void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001245 MachineOperand &DefMO = getOperand(DefIdx);
1246 MachineOperand &UseMO = getOperand(UseIdx);
1247 assert(DefMO.isDef() && "DefIdx must be a def operand");
1248 assert(UseMO.isUse() && "UseIdx must be a use operand");
1249 assert(!DefMO.isTied() && "Def is already tied to another use");
1250 assert(!UseMO.isTied() && "Use is already tied to another def");
1251
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001252 if (DefIdx < TiedMax)
1253 UseMO.TiedTo = DefIdx + 1;
1254 else {
1255 // Inline asm can use the group descriptors to find tied operands, but on
1256 // normal instruction, the tied def must be within the first TiedMax
1257 // operands.
1258 assert(isInlineAsm() && "DefIdx out of range");
1259 UseMO.TiedTo = TiedMax;
1260 }
1261
1262 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1263 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001264}
1265
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001266/// Given the index of a tied register operand, find the operand it is tied to.
1267/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1268/// which must exist.
1269unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001270 const MachineOperand &MO = getOperand(OpIdx);
1271 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001272
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001273 // Normally TiedTo is in range.
1274 if (MO.TiedTo < TiedMax)
1275 return MO.TiedTo - 1;
1276
1277 // Uses on normal instructions can be out of range.
1278 if (!isInlineAsm()) {
1279 // Normal tied defs must be in the 0..TiedMax-1 range.
1280 if (MO.isUse())
1281 return TiedMax - 1;
1282 // MO is a def. Search for the tied use.
1283 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1284 const MachineOperand &UseMO = getOperand(i);
1285 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1286 return i;
1287 }
1288 llvm_unreachable("Can't find tied use");
1289 }
1290
1291 // Now deal with inline asm by parsing the operand group descriptor flags.
1292 // Find the beginning of each operand group.
1293 SmallVector<unsigned, 8> GroupIdx;
1294 unsigned OpIdxGroup = ~0u;
1295 unsigned NumOps;
1296 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1297 i += NumOps) {
1298 const MachineOperand &FlagMO = getOperand(i);
1299 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1300 unsigned CurGroup = GroupIdx.size();
1301 GroupIdx.push_back(i);
1302 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1303 // OpIdx belongs to this operand group.
1304 if (OpIdx > i && OpIdx < i + NumOps)
1305 OpIdxGroup = CurGroup;
1306 unsigned TiedGroup;
1307 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1308 continue;
1309 // Operands in this group are tied to operands in TiedGroup which must be
1310 // earlier. Find the number of operands between the two groups.
1311 unsigned Delta = i - GroupIdx[TiedGroup];
1312
1313 // OpIdx is a use tied to TiedGroup.
1314 if (OpIdxGroup == CurGroup)
1315 return OpIdx - Delta;
1316
1317 // OpIdx is a def tied to this use group.
1318 if (OpIdxGroup == TiedGroup)
1319 return OpIdx + Delta;
1320 }
1321 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001322}
1323
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001324/// clearKillInfo - Clears kill flags on all operands.
1325///
1326void MachineInstr::clearKillInfo() {
1327 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1328 MachineOperand &MO = getOperand(i);
1329 if (MO.isReg() && MO.isUse())
1330 MO.setIsKill(false);
1331 }
1332}
1333
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001334void MachineInstr::substituteRegister(unsigned FromReg,
1335 unsigned ToReg,
1336 unsigned SubIdx,
1337 const TargetRegisterInfo &RegInfo) {
1338 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1339 if (SubIdx)
1340 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1341 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1342 MachineOperand &MO = getOperand(i);
1343 if (!MO.isReg() || MO.getReg() != FromReg)
1344 continue;
1345 MO.substPhysReg(ToReg, RegInfo);
1346 }
1347 } else {
1348 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1349 MachineOperand &MO = getOperand(i);
1350 if (!MO.isReg() || MO.getReg() != FromReg)
1351 continue;
1352 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1353 }
1354 }
1355}
1356
Evan Cheng7d98a482008-07-03 09:09:37 +00001357/// isSafeToMove - Return true if it is safe to move this instruction. If
1358/// SawStore is set to true, it means that there is a store (or call) between
1359/// the instruction's location and its intended destination.
Dan Gohman0d9d8ae2008-11-18 19:04:29 +00001360bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Cheng62e795a2010-03-02 19:03:01 +00001361 AliasAnalysis *AA,
1362 bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +00001363 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001364 //
1365 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +00001366 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001367 // a load across an atomic load with Ordering > Monotonic.
1368 if (mayStore() || isCall() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001369 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +00001370 SawStore = true;
1371 return false;
1372 }
Evan Cheng0638c202011-01-07 21:08:26 +00001373
Rafael Espindolab1f25f12014-03-07 06:08:31 +00001374 if (isPosition() || isDebugValue() || isTerminator() ||
1375 hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +00001376 return false;
1377
1378 // See if this instruction does a load. If so, we have to guarantee that the
1379 // loaded value doesn't change between the load and the its intended
1380 // destination. The check for isInvariantLoad gives the targe the chance to
1381 // classify the load as always returning a constant, e.g. a constant pool
1382 // load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001383 if (mayLoad() && !isInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +00001384 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001385 // end of block, we can't move it.
1386 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +00001387
Evan Cheng399e1102008-03-13 00:44:09 +00001388 return true;
1389}
1390
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001391/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1392/// or volatile memory reference, or if the information describing the memory
1393/// reference is not available. Return false if it is known to have no ordered
1394/// memory references.
1395bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001396 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001397 if (!mayStore() &&
1398 !mayLoad() &&
1399 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001400 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001401 return false;
1402
1403 // Otherwise, if the instruction has no memory reference information,
1404 // conservatively assume it wasn't preserved.
1405 if (memoperands_empty())
1406 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001407
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001408 // Check the memory reference information for ordered references.
Dan Gohman48b185d2009-09-25 20:36:54 +00001409 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001410 if (!(*I)->isUnordered())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001411 return true;
1412
1413 return false;
1414}
1415
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001416/// isInvariantLoad - Return true if this instruction is loading from a
1417/// location whose value is invariant across the function. For example,
Dan Gohman4a618822010-02-10 16:03:48 +00001418/// loading a value from the constant pool or from the argument area
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001419/// of a function if it does not change. This should only return true of
1420/// *all* loads the instruction does are invariant (if it does multiple loads).
1421bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1422 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001423 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001424 return false;
1425
1426 // If the instruction has lost its memoperands, conservatively assume that
1427 // it may not be an invariant load.
1428 if (memoperands_empty())
1429 return false;
1430
1431 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1432
1433 for (mmo_iterator I = memoperands_begin(),
1434 E = memoperands_end(); I != E; ++I) {
1435 if ((*I)->isVolatile()) return false;
1436 if ((*I)->isStore()) return false;
Pete Cooper82cd9e82011-11-08 18:42:53 +00001437 if ((*I)->isInvariant()) return true;
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001438
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001439
1440 // A load from a constant PseudoSourceValue is invariant.
1441 if (const PseudoSourceValue *PSV = (*I)->getPseudoValue())
1442 if (PSV->isConstant(MFI))
1443 continue;
1444
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001445 if (const Value *V = (*I)->getValue()) {
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001446 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmana94cc6d2010-10-20 00:31:05 +00001447 if (AA && AA->pointsToConstantMemory(
1448 AliasAnalysis::Location(V, (*I)->getSize(),
Hal Finkelcc39b672014-07-24 12:16:19 +00001449 (*I)->getAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001450 continue;
1451 }
1452
1453 // Otherwise assume conservatively.
1454 return false;
1455 }
1456
1457 // Everything checks out.
1458 return true;
1459}
1460
Evan Cheng71453822009-12-03 02:31:43 +00001461/// isConstantValuePHI - If the specified instruction is a PHI that always
1462/// merges together the same virtual register, return the register, otherwise
1463/// return 0.
1464unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001465 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001466 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001467 assert(getNumOperands() >= 3 &&
1468 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001469
1470 unsigned Reg = getOperand(1).getReg();
1471 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1472 if (getOperand(i).getReg() != Reg)
1473 return 0;
1474 return Reg;
1475}
1476
Evan Cheng6eb516d2011-01-07 23:50:32 +00001477bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001478 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001479 return true;
1480 if (isInlineAsm()) {
1481 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1482 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1483 return true;
1484 }
1485
1486 return false;
1487}
1488
Evan Chengb083c472010-04-08 20:02:37 +00001489/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1490///
1491bool MachineInstr::allDefsAreDead() const {
1492 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1493 const MachineOperand &MO = getOperand(i);
1494 if (!MO.isReg() || MO.isUse())
1495 continue;
1496 if (!MO.isDead())
1497 return false;
1498 }
1499 return true;
1500}
1501
Evan Cheng21eedfb2010-10-22 21:49:09 +00001502/// copyImplicitOps - Copy implicit register operands from specified
1503/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001504void MachineInstr::copyImplicitOps(MachineFunction &MF,
1505 const MachineInstr *MI) {
Evan Cheng21eedfb2010-10-22 21:49:09 +00001506 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1507 i != e; ++i) {
1508 const MachineOperand &MO = MI->getOperand(i);
Lang Hames7c8189c2014-03-17 01:22:54 +00001509 if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001510 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001511 }
1512}
1513
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00001514void MachineInstr::dump() const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001515#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene29388d62010-01-04 23:48:20 +00001516 dbgs() << " " << *this;
Manman Ren742534c2012-09-06 19:06:06 +00001517#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001518}
1519
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001520static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelc7285182010-06-29 21:51:32 +00001521 raw_ostream &CommentOS) {
1522 const LLVMContext &Ctx = MF->getFunction()->getContext();
Zinovy Nisda925c02014-05-07 09:51:22 +00001523 DL.print(Ctx, CommentOS);
Devang Patelc7285182010-06-29 21:51:32 +00001524}
1525
Andrew Trickb36388a2013-01-25 07:45:25 +00001526void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM,
1527 bool SkipOpers) const {
Dan Gohman2745d192009-11-09 19:38:45 +00001528 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
Craig Topperc0196b12014-04-14 00:51:57 +00001529 const MachineFunction *MF = nullptr;
1530 const MachineRegisterInfo *MRI = nullptr;
Dan Gohman2745d192009-11-09 19:38:45 +00001531 if (const MachineBasicBlock *MBB = getParent()) {
1532 MF = MBB->getParent();
1533 if (!TM && MF)
1534 TM = &MF->getTarget();
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001535 if (MF)
1536 MRI = &MF->getRegInfo();
Dan Gohman2745d192009-11-09 19:38:45 +00001537 }
Dan Gohman34341e62009-10-31 20:19:03 +00001538
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001539 // Save a list of virtual registers.
1540 SmallVector<unsigned, 8> VirtRegs;
1541
Dan Gohman34341e62009-10-31 20:19:03 +00001542 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman2745d192009-11-09 19:38:45 +00001543 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman34341e62009-10-31 20:19:03 +00001544 for (; StartOp < e && getOperand(StartOp).isReg() &&
1545 getOperand(StartOp).isDef() &&
1546 !getOperand(StartOp).isImplicit();
1547 ++StartOp) {
1548 if (StartOp != 0) OS << ", ";
1549 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001550 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001551 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001552 VirtRegs.push_back(Reg);
Chris Lattnerac6e9742002-10-30 01:55:38 +00001553 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001554
Dan Gohman34341e62009-10-31 20:19:03 +00001555 if (StartOp != 0)
1556 OS << " = ";
1557
1558 // Print the opcode name.
Eric Christopherd9134482014-08-04 21:25:23 +00001559 if (TM && TM->getSubtargetImpl()->getInstrInfo())
1560 OS << TM->getSubtargetImpl()->getInstrInfo()->getName(getOpcode());
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001561 else
1562 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001563
Andrew Trickb36388a2013-01-25 07:45:25 +00001564 if (SkipOpers)
1565 return;
1566
Dan Gohman34341e62009-10-31 20:19:03 +00001567 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001568 bool OmittedAnyCallClobbers = false;
1569 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001570 unsigned AsmDescOp = ~0u;
1571 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001572
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001573 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001574 // Print asm string.
1575 OS << " ";
1576 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1577
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001578 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Cheng6eb516d2011-01-07 23:50:32 +00001579 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1580 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1581 OS << " [sideeffect]";
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001582 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1583 OS << " [mayload]";
1584 if (ExtraInfo & InlineAsm::Extra_MayStore)
1585 OS << " [maystore]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001586 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1587 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001588 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001589 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001590 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001591 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001592
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001593 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001594 FirstOp = false;
1595 }
1596
1597
Chris Lattnerac6e9742002-10-30 01:55:38 +00001598 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001599 const MachineOperand &MO = getOperand(i);
1600
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001601 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001602 VirtRegs.push_back(MO.getReg());
1603
Dan Gohman2745d192009-11-09 19:38:45 +00001604 // Omit call-clobbered registers which aren't used anywhere. This makes
1605 // call instructions much less noisy on targets where calls clobber lots
1606 // of registers. Don't rely on MO.isDead() because we may be called before
1607 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Craig Toppercf0444b2014-11-17 05:50:14 +00001608 if (MRI && isCall() &&
Dan Gohman2745d192009-11-09 19:38:45 +00001609 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1610 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001611 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Craig Toppercf0444b2014-11-17 05:50:14 +00001612 if (MRI->use_empty(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001613 bool HasAliasLive = false;
Eric Christopherd9134482014-08-04 21:25:23 +00001614 for (MCRegAliasIterator AI(
1615 Reg, TM->getSubtargetImpl()->getRegisterInfo(), true);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001616 AI.isValid(); ++AI) {
1617 unsigned AliasReg = *AI;
Craig Toppercf0444b2014-11-17 05:50:14 +00001618 if (!MRI->use_empty(AliasReg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001619 HasAliasLive = true;
1620 break;
1621 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001622 }
Dan Gohman2745d192009-11-09 19:38:45 +00001623 if (!HasAliasLive) {
1624 OmittedAnyCallClobbers = true;
1625 continue;
1626 }
1627 }
1628 }
1629 }
1630
1631 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001632 OS << " ";
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001633 if (i < getDesc().NumOperands) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001634 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1635 if (MCOI.isPredicate())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001636 OS << "pred:";
Evan Cheng6cc775f2011-06-28 19:10:37 +00001637 if (MCOI.isOptionalDef())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001638 OS << "opt:";
1639 }
Evan Chengd4d1a512010-04-28 20:03:13 +00001640 if (isDebugValue() && MO.isMetadata()) {
1641 // Pretty print DBG_VALUE instructions.
1642 const MDNode *MD = MO.getMetadata();
Duncan P. N. Exon Smith176b6912014-10-03 20:01:09 +00001643 DIDescriptor DI(MD);
1644 DIVariable DIV(MD);
1645
1646 if (DI.isVariable() && !DIV.getName().empty())
1647 OS << "!\"" << DIV.getName() << '\"';
Evan Chengd4d1a512010-04-28 20:03:13 +00001648 else
1649 MO.print(OS, TM);
Jakob Stoklund Olesenac0a2102010-07-04 23:24:23 +00001650 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
Eric Christopherd9134482014-08-04 21:25:23 +00001651 OS << TM->getSubtargetImpl()->getRegisterInfo()->getSubRegIndexName(
1652 MO.getImm());
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001653 } else if (i == AsmDescOp && MO.isImm()) {
1654 // Pretty print the inline asm operand descriptor.
1655 OS << '$' << AsmOpCount++;
1656 unsigned Flag = MO.getImm();
1657 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001658 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1659 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1660 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1661 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1662 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1663 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1664 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001665 }
1666
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001667 unsigned RCID = 0;
Nick Lewycky84882252011-10-13 00:54:59 +00001668 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Craig Toppercf0444b2014-11-17 05:50:14 +00001669 if (TM) {
1670 const TargetRegisterInfo *TRI =
1671 TM->getSubtargetImpl()->getRegisterInfo();
Eric Christopherd9134482014-08-04 21:25:23 +00001672 OS << ':'
Craig Toppercf0444b2014-11-17 05:50:14 +00001673 << TRI->getRegClassName(TRI->getRegClass(RCID));
1674 } else
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001675 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001676 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001677
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001678 unsigned TiedTo = 0;
1679 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001680 OS << " tiedto:$" << TiedTo;
1681
1682 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001683
1684 // Compute the index of the next operand descriptor.
1685 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Chengd4d1a512010-04-28 20:03:13 +00001686 } else
1687 MO.print(OS, TM);
Dan Gohman2745d192009-11-09 19:38:45 +00001688 }
1689
1690 // Briefly indicate whether any call clobbers were omitted.
1691 if (OmittedAnyCallClobbers) {
Bill Wendlingec030f22009-12-25 13:45:50 +00001692 if (!FirstOp) OS << ",";
Dan Gohman2745d192009-11-09 19:38:45 +00001693 OS << " ...";
Chris Lattner214808f2002-10-30 00:48:05 +00001694 }
Misha Brukman835702a2005-04-21 22:36:52 +00001695
Dan Gohman34341e62009-10-31 20:19:03 +00001696 bool HaveSemi = false;
Jakob Stoklund Olesen6922e9c2013-01-09 18:35:09 +00001697 const unsigned PrintableFlags = FrameSetup;
1698 if (Flags & PrintableFlags) {
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001699 if (!HaveSemi) OS << ";"; HaveSemi = true;
1700 OS << " flags: ";
1701
1702 if (Flags & FrameSetup)
1703 OS << "FrameSetup";
1704 }
1705
Dan Gohman3b460302008-07-07 23:14:23 +00001706 if (!memoperands_empty()) {
Dan Gohman34341e62009-10-31 20:19:03 +00001707 if (!HaveSemi) OS << ";"; HaveSemi = true;
1708
1709 OS << " mem:";
Dan Gohman48b185d2009-09-25 20:36:54 +00001710 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1711 i != e; ++i) {
1712 OS << **i;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001713 if (std::next(i) != e)
Dan Gohmanc0353bf2009-09-23 01:33:16 +00001714 OS << " ";
Dan Gohman2d489b52008-02-06 22:27:42 +00001715 }
1716 }
1717
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001718 // Print the regclass of any virtual registers encountered.
1719 if (MRI && !VirtRegs.empty()) {
1720 if (!HaveSemi) OS << ";"; HaveSemi = true;
1721 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1722 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Craig Toppercf0444b2014-11-17 05:50:14 +00001723 OS << " " << MRI->getTargetRegisterInfo()->getRegClassName(RC)
1724 << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001725 for (unsigned j = i+1; j != VirtRegs.size();) {
1726 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1727 ++j;
1728 continue;
1729 }
1730 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001731 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001732 VirtRegs.erase(VirtRegs.begin()+j);
1733 }
1734 }
1735 }
1736
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001737 // Print debug location information.
Devang Pateld61b1d52011-08-04 20:44:26 +00001738 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
Arnaud A. de Grandmaisonc97727a2014-03-21 21:54:46 +00001739 if (!HaveSemi) OS << ";";
Devang Pateld61b1d52011-08-04 20:44:26 +00001740 DIVariable DV(getOperand(e - 1).getMetadata());
1741 OS << " line no:" << DV.getLineNumber();
1742 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1743 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
Zinovy Nisda925c02014-05-07 09:51:22 +00001744 if (!InlinedAtDL.isUnknown() && MF) {
Devang Pateld61b1d52011-08-04 20:44:26 +00001745 OS << " inlined @[ ";
1746 printDebugLoc(InlinedAtDL, MF, OS);
1747 OS << " ]";
1748 }
1749 }
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001750 if (isIndirectDebugValue())
1751 OS << " indirect";
Devang Pateld61b1d52011-08-04 20:44:26 +00001752 } else if (!debugLoc.isUnknown() && MF) {
Arnaud A. de Grandmaison75c9e6d2014-03-15 22:13:15 +00001753 if (!HaveSemi) OS << ";";
Dan Gohman2e3f1872009-11-23 21:29:08 +00001754 OS << " dbg:";
Devang Patelc7285182010-06-29 21:51:32 +00001755 printDebugLoc(debugLoc, MF, OS);
Bill Wendling1a0a3d02009-02-19 21:44:55 +00001756 }
1757
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001758 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00001759}
1760
Owen Anderson2a8a4852008-01-24 01:10:07 +00001761bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001762 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001763 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001764 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001765 bool hasAliases = isPhysReg &&
1766 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001767 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001768 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00001769 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1770 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00001771 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00001772 continue;
1773 unsigned Reg = MO.getReg();
1774 if (!Reg)
1775 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00001776
Evan Cheng6c177732008-04-16 09:41:59 +00001777 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00001778 if (!Found) {
1779 if (MO.isKill())
1780 // The register is already marked kill.
1781 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00001782 if (isPhysReg && isRegTiedToDefOperand(i))
1783 // Two-address uses of physregs must not be marked kill.
1784 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001785 MO.setIsKill();
1786 Found = true;
1787 }
1788 } else if (hasAliases && MO.isKill() &&
1789 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001790 // A super-register kill already exists.
1791 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001792 return true;
1793 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00001794 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00001795 }
1796 }
1797
Evan Cheng6c177732008-04-16 09:41:59 +00001798 // Trim unneeded kill operands.
1799 while (!DeadOps.empty()) {
1800 unsigned OpIdx = DeadOps.back();
1801 if (getOperand(OpIdx).isImplicit())
1802 RemoveOperand(OpIdx);
1803 else
1804 getOperand(OpIdx).setIsKill(false);
1805 DeadOps.pop_back();
1806 }
1807
Bill Wendling7921ad02008-03-03 22:14:33 +00001808 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00001809 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00001810 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00001811 addOperand(MachineOperand::CreateReg(IncomingReg,
1812 false /*IsDef*/,
1813 true /*IsImp*/,
1814 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00001815 return true;
1816 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00001817 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001818}
1819
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001820void MachineInstr::clearRegisterKills(unsigned Reg,
1821 const TargetRegisterInfo *RegInfo) {
1822 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
Craig Topperc0196b12014-04-14 00:51:57 +00001823 RegInfo = nullptr;
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001824 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1825 MachineOperand &MO = getOperand(i);
1826 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1827 continue;
1828 unsigned OpReg = MO.getReg();
1829 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1830 MO.setIsKill(false);
1831 }
1832}
1833
Matthias Braun1965bfa2013-10-10 21:28:38 +00001834bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001835 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001836 bool AddIfNotFound) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001837 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001838 bool hasAliases = isPhysReg &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001839 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001840 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001841 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001842 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1843 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001844 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00001845 continue;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001846 unsigned MOReg = MO.getReg();
1847 if (!MOReg)
Dan Gohmanc7367b42008-09-03 15:56:16 +00001848 continue;
1849
Matthias Braun1965bfa2013-10-10 21:28:38 +00001850 if (MOReg == Reg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00001851 MO.setIsDead();
1852 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001853 } else if (hasAliases && MO.isDead() &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001854 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001855 // There exists a super-register that's marked dead.
Matthias Braun1965bfa2013-10-10 21:28:38 +00001856 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001857 return true;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001858 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng6c177732008-04-16 09:41:59 +00001859 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00001860 }
1861 }
1862
Evan Cheng6c177732008-04-16 09:41:59 +00001863 // Trim unneeded dead operands.
1864 while (!DeadOps.empty()) {
1865 unsigned OpIdx = DeadOps.back();
1866 if (getOperand(OpIdx).isImplicit())
1867 RemoveOperand(OpIdx);
1868 else
1869 getOperand(OpIdx).setIsDead(false);
1870 DeadOps.pop_back();
1871 }
1872
Dan Gohmanc7367b42008-09-03 15:56:16 +00001873 // If not found, this means an alias of one of the operands is dead. Add a
1874 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00001875 if (Found || !AddIfNotFound)
1876 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001877
Matthias Braun1965bfa2013-10-10 21:28:38 +00001878 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattnerfd682802009-06-24 17:54:48 +00001879 true /*IsDef*/,
1880 true /*IsImp*/,
1881 false /*IsKill*/,
1882 true /*IsDead*/));
1883 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001884}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001885
Matthias Braun26e7ea62015-02-04 19:35:16 +00001886void MachineInstr::clearRegisterDeads(unsigned Reg) {
1887 for (MachineOperand &MO : operands()) {
1888 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg)
1889 continue;
1890 MO.setIsDead(false);
1891 }
1892}
1893
Matthias Braunc1988f32015-01-21 22:55:13 +00001894void MachineInstr::addRegisterDefReadUndef(unsigned Reg) {
1895 for (MachineOperand &MO : operands()) {
1896 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg || MO.getSubReg() == 0)
1897 continue;
1898 MO.setIsUndef();
1899 }
1900}
1901
Matthias Braun1965bfa2013-10-10 21:28:38 +00001902void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001903 const TargetRegisterInfo *RegInfo) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001904 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1905 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001906 if (MO)
1907 return;
1908 } else {
1909 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1910 const MachineOperand &MO = getOperand(i);
Matthias Braun1965bfa2013-10-10 21:28:38 +00001911 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001912 MO.getSubReg() == 0)
1913 return;
1914 }
1915 }
Matthias Braun1965bfa2013-10-10 21:28:38 +00001916 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001917 true /*IsDef*/,
1918 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001919}
Evan Cheng59d27fe2010-03-03 23:37:30 +00001920
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001921void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00001922 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001923 bool HasRegMask = false;
Dan Gohman86936502010-06-18 23:28:01 +00001924 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1925 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001926 if (MO.isRegMask()) {
1927 HasRegMask = true;
1928 continue;
1929 }
Dan Gohman86936502010-06-18 23:28:01 +00001930 if (!MO.isReg() || !MO.isDef()) continue;
1931 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00001932 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00001933 bool Dead = true;
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001934 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1935 I != E; ++I)
Dan Gohman86936502010-06-18 23:28:01 +00001936 if (TRI.regsOverlap(*I, Reg)) {
1937 Dead = false;
1938 break;
1939 }
1940 // If there are no uses, including partial uses, the def is dead.
1941 if (Dead) MO.setIsDead();
1942 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001943
1944 // This is a call with a register mask operand.
1945 // Mask clobbers are always dead, so add defs for the non-dead defines.
1946 if (HasRegMask)
1947 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1948 I != E; ++I)
1949 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00001950}
1951
Evan Cheng59d27fe2010-03-03 23:37:30 +00001952unsigned
1953MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00001954 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00001955 SmallVector<size_t, 8> HashComponents;
1956 HashComponents.reserve(MI->getNumOperands() + 1);
1957 HashComponents.push_back(MI->getOpcode());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001958 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1959 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruth264854f2012-07-05 11:06:22 +00001960 if (MO.isReg() && MO.isDef() &&
1961 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1962 continue; // Skip virtual register defs.
1963
1964 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00001965 }
Chandler Carruth962152c2012-03-07 09:39:46 +00001966 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001967}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001968
1969void MachineInstr::emitError(StringRef Msg) const {
1970 // Find the source location cookie.
1971 unsigned LocCookie = 0;
Craig Topperc0196b12014-04-14 00:51:57 +00001972 const MDNode *LocMD = nullptr;
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001973 for (unsigned i = getNumOperands(); i != 0; --i) {
1974 if (getOperand(i-1).isMetadata() &&
1975 (LocMD = getOperand(i-1).getMetadata()) &&
1976 LocMD->getNumOperands() != 0) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00001977 if (const ConstantInt *CI =
1978 mdconst::dyn_extract<ConstantInt>(LocMD->getOperand(0))) {
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001979 LocCookie = CI->getZExtValue();
1980 break;
1981 }
1982 }
1983 }
1984
1985 if (const MachineBasicBlock *MBB = getParent())
1986 if (const MachineFunction *MF = MBB->getParent())
1987 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1988 report_fatal_error(Msg);
1989}