blob: e8fbe82902a2840ccf65df37d497c5cb2c6d0e38 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86.td - Target definition file for the Intel X86 --*- tablegen -*-===//
Michael J. Spencerb88784c2011-04-14 14:33:36 +00002//
John Criswell29265fe2003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Michael J. Spencerb88784c2011-04-14 14:33:36 +00007//
John Criswell29265fe2003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +00009//
Craig Topper271064e2011-10-11 06:44:02 +000010// This is a target description file for the Intel i386 architecture, referred
11// to here as the "X86" architecture.
Chris Lattner5da8e802003-08-03 15:47:49 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner25510802003-08-04 04:59:56 +000015// Get the target-independent interfaces which we are implementing...
Chris Lattner5da8e802003-08-03 15:47:49 +000016//
Evan Cheng977e7be2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Chris Lattner5da8e802003-08-03 15:47:49 +000018
19//===----------------------------------------------------------------------===//
Anitha Boyapati426feb62012-08-16 03:50:04 +000020// X86 Subtarget state
Evan Cheng13bcc6c2011-07-07 21:06:52 +000021//
22
23def Mode64Bit : SubtargetFeature<"64bit-mode", "In64BitMode", "true",
24 "64-bit mode (x86_64)">;
Craig Topper3c80d622014-01-06 04:55:54 +000025def Mode32Bit : SubtargetFeature<"32bit-mode", "In32BitMode", "true",
26 "32-bit mode (80386)">;
27def Mode16Bit : SubtargetFeature<"16bit-mode", "In16BitMode", "true",
28 "16-bit mode (i8086)">;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000029
30//===----------------------------------------------------------------------===//
Anitha Boyapati426feb62012-08-16 03:50:04 +000031// X86 Subtarget features
Bill Wendlinge6182262007-05-04 20:38:40 +000032//===----------------------------------------------------------------------===//
Chris Lattnercc8c5812009-09-02 05:53:04 +000033
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +000034def FeatureX87 : SubtargetFeature<"x87","HasX87", "true",
35 "Enable X87 float instructions">;
36
Chris Lattnercc8c5812009-09-02 05:53:04 +000037def FeatureCMOV : SubtargetFeature<"cmov","HasCMov", "true",
38 "Enable conditional move instructions">;
39
Benjamin Kramer2f489232010-12-04 20:32:23 +000040def FeaturePOPCNT : SubtargetFeature<"popcnt", "HasPOPCNT", "true",
41 "Support POPCNT instruction">;
42
Craig Topper09b65982015-10-16 06:03:09 +000043def FeatureFXSR : SubtargetFeature<"fxsr", "HasFXSR", "true",
44 "Support fxsave/fxrestore instructions">;
45
Amjad Aboud1db6d7a2015-10-12 11:47:46 +000046def FeatureXSAVE : SubtargetFeature<"xsave", "HasXSAVE", "true",
47 "Support xsave instructions">;
48
49def FeatureXSAVEOPT: SubtargetFeature<"xsaveopt", "HasXSAVEOPT", "true",
50 "Support xsaveopt instructions">;
51
52def FeatureXSAVEC : SubtargetFeature<"xsavec", "HasXSAVEC", "true",
53 "Support xsavec instructions">;
54
55def FeatureXSAVES : SubtargetFeature<"xsaves", "HasXSAVES", "true",
56 "Support xsaves instructions">;
57
Bill Wendlinge6182262007-05-04 20:38:40 +000058def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
59 "Enable SSE instructions",
Chris Lattnercc8c5812009-09-02 05:53:04 +000060 // SSE codegen depends on cmovs, and all
Michael J. Spencerb88784c2011-04-14 14:33:36 +000061 // SSE1+ processors support them.
Eric Christopher11e59832015-10-08 20:10:06 +000062 [FeatureCMOV]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000063def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
64 "Enable SSE2 instructions",
65 [FeatureSSE1]>;
66def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
67 "Enable SSE3 instructions",
68 [FeatureSSE2]>;
69def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3",
70 "Enable SSSE3 instructions",
71 [FeatureSSE3]>;
Rafael Espindola94a2c562013-08-23 20:21:34 +000072def FeatureSSE41 : SubtargetFeature<"sse4.1", "X86SSELevel", "SSE41",
Nate Begemane14fdfa2008-02-03 07:18:54 +000073 "Enable SSE 4.1 instructions",
74 [FeatureSSSE3]>;
Rafael Espindola94a2c562013-08-23 20:21:34 +000075def FeatureSSE42 : SubtargetFeature<"sse4.2", "X86SSELevel", "SSE42",
Nate Begemane14fdfa2008-02-03 07:18:54 +000076 "Enable SSE 4.2 instructions",
Craig Topper7bd33052011-12-29 15:51:45 +000077 [FeatureSSE41]>;
Eric Christopher57a6e132015-11-14 03:04:00 +000078// The MMX subtarget feature is separate from the rest of the SSE features
79// because it's important (for odd compatibility reasons) to be able to
80// turn it off explicitly while allowing SSE+ to be on.
81def FeatureMMX : SubtargetFeature<"mmx","X863DNowLevel", "MMX",
82 "Enable MMX instructions">;
Bill Wendlinge6182262007-05-04 20:38:40 +000083def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
Michael J. Spencer30088ba2011-04-15 00:32:41 +000084 "Enable 3DNow! instructions",
85 [FeatureMMX]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000086def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
Bill Wendlingf985c492007-05-06 07:56:19 +000087 "Enable 3DNow! Athlon instructions",
88 [Feature3DNow]>;
Dan Gohman74037512009-02-03 00:04:43 +000089// All x86-64 hardware has SSE2, but we don't mark SSE2 as an implied
90// feature, because SSE2 can be disabled (e.g. for compiling OS kernels)
91// without disabling 64-bit mode.
Bill Wendlingf985c492007-05-06 07:56:19 +000092def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true",
Chris Lattner77f7dba2010-03-14 22:24:34 +000093 "Support 64-bit instructions",
94 [FeatureCMOV]>;
Nick Lewycky3be42b82013-10-05 20:11:44 +000095def FeatureCMPXCHG16B : SubtargetFeature<"cx16", "HasCmpxchg16b", "true",
Eli Friedman5e570422011-08-26 21:21:21 +000096 "64-bit with cmpxchg16b",
97 [Feature64Bit]>;
Evan Cheng4c91aa32009-01-02 05:35:45 +000098def FeatureSlowBTMem : SubtargetFeature<"slow-bt-mem", "IsBTMemSlow", "true",
99 "Bit testing of memory is slow">;
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000100def FeatureSlowSHLD : SubtargetFeature<"slow-shld", "IsSHLDSlow", "true",
101 "SHLD instruction is slow">;
Sanjay Patel30145672015-09-01 20:51:51 +0000102// FIXME: This should not apply to CPUs that do not have SSE.
103def FeatureSlowUAMem16 : SubtargetFeature<"slow-unaligned-mem-16",
104 "IsUAMem16Slow", "true",
105 "Slow unaligned 16-byte memory access">;
Sanjay Patel501890e2014-11-21 17:40:04 +0000106def FeatureSlowUAMem32 : SubtargetFeature<"slow-unaligned-mem-32",
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000107 "IsUAMem32Slow", "true",
108 "Slow unaligned 32-byte memory access">;
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000109def FeatureSSE4A : SubtargetFeature<"sse4a", "HasSSE4A", "true",
Craig Toppera5d1fc22011-12-30 07:16:00 +0000110 "Support SSE 4a instructions",
111 [FeatureSSE3]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000112
Craig Topperf287a452012-01-09 09:02:13 +0000113def FeatureAVX : SubtargetFeature<"avx", "X86SSELevel", "AVX",
114 "Enable AVX instructions",
115 [FeatureSSE42]>;
116def FeatureAVX2 : SubtargetFeature<"avx2", "X86SSELevel", "AVX2",
Craig Topper228d9132011-10-30 19:57:21 +0000117 "Enable AVX2 instructions",
118 [FeatureAVX]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000119def FeatureAVX512 : SubtargetFeature<"avx512f", "X86SSELevel", "AVX512F",
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000120 "Enable AVX-512 instructions",
121 [FeatureAVX2]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000122def FeatureERI : SubtargetFeature<"avx512er", "HasERI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000123 "Enable AVX-512 Exponential and Reciprocal Instructions",
124 [FeatureAVX512]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000125def FeatureCDI : SubtargetFeature<"avx512cd", "HasCDI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000126 "Enable AVX-512 Conflict Detection Instructions",
127 [FeatureAVX512]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000128def FeaturePFI : SubtargetFeature<"avx512pf", "HasPFI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000129 "Enable AVX-512 PreFetch Instructions",
130 [FeatureAVX512]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000131def FeaturePREFETCHWT1 : SubtargetFeature<"prefetchwt1", "HasPFPREFETCHWT1",
132 "true",
133 "Prefetch with Intent to Write and T1 Hint">;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000134def FeatureDQI : SubtargetFeature<"avx512dq", "HasDQI", "true",
135 "Enable AVX-512 Doubleword and Quadword Instructions",
136 [FeatureAVX512]>;
137def FeatureBWI : SubtargetFeature<"avx512bw", "HasBWI", "true",
138 "Enable AVX-512 Byte and Word Instructions",
139 [FeatureAVX512]>;
140def FeatureVLX : SubtargetFeature<"avx512vl", "HasVLX", "true",
141 "Enable AVX-512 Vector Length eXtensions",
142 [FeatureAVX512]>;
Michael Zuckerman97b6a6922016-01-17 13:42:12 +0000143def FeatureVBMI : SubtargetFeature<"avx512vbmi", "HasVBMI", "true",
Craig Topper5c842be2016-11-09 04:50:48 +0000144 "Enable AVX-512 Vector Byte Manipulation Instructions",
145 [FeatureBWI]>;
Craig Topper3bb3f732016-02-08 01:23:15 +0000146def FeatureIFMA : SubtargetFeature<"avx512ifma", "HasIFMA", "true",
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000147 "Enable AVX-512 Integer Fused Multiple-Add",
148 [FeatureAVX512]>;
Asaf Badouh5acf66f2015-12-15 13:35:29 +0000149def FeaturePKU : SubtargetFeature<"pku", "HasPKU", "true",
150 "Enable protection keys">;
Benjamin Kramera0396e42012-05-31 14:34:17 +0000151def FeaturePCLMUL : SubtargetFeature<"pclmul", "HasPCLMUL", "true",
152 "Enable packed carry-less multiplication instructions",
Craig Topper29dd1482012-05-01 05:28:32 +0000153 [FeatureSSE2]>;
Craig Topper79dbb0c2012-06-03 18:58:46 +0000154def FeatureFMA : SubtargetFeature<"fma", "HasFMA", "true",
Craig Toppere1bd0512011-12-29 19:46:19 +0000155 "Enable three-operand fused multiple-add",
156 [FeatureAVX]>;
David Greene8f6f72c2009-06-26 22:46:54 +0000157def FeatureFMA4 : SubtargetFeature<"fma4", "HasFMA4", "true",
Craig Toppera5d1fc22011-12-30 07:16:00 +0000158 "Enable four-operand fused multiple-add",
Craig Topperbae0e9e2012-05-01 06:54:48 +0000159 [FeatureAVX, FeatureSSE4A]>;
Craig Toppera5d1fc22011-12-30 07:16:00 +0000160def FeatureXOP : SubtargetFeature<"xop", "HasXOP", "true",
Craig Topper43518cc2012-05-01 05:41:41 +0000161 "Enable XOP instructions",
Anitha Boyapatiaf3e9832012-08-16 04:04:02 +0000162 [FeatureFMA4]>;
Sanjay Patelffd039b2015-02-03 17:13:04 +0000163def FeatureSSEUnalignedMem : SubtargetFeature<"sse-unaligned-mem",
164 "HasSSEUnalignedMem", "true",
165 "Allow unaligned memory operands with SSE instructions">;
Eric Christopher2ef63182010-04-02 21:54:27 +0000166def FeatureAES : SubtargetFeature<"aes", "HasAES", "true",
Craig Topper29dd1482012-05-01 05:28:32 +0000167 "Enable AES instructions",
168 [FeatureSSE2]>;
Yunzhong Gaodd36e932013-09-24 18:21:52 +0000169def FeatureTBM : SubtargetFeature<"tbm", "HasTBM", "true",
170 "Enable TBM instructions">;
Craig Topper786bdb92011-10-03 17:28:23 +0000171def FeatureMOVBE : SubtargetFeature<"movbe", "HasMOVBE", "true",
172 "Support MOVBE instruction">;
Rafael Espindola94a2c562013-08-23 20:21:34 +0000173def FeatureRDRAND : SubtargetFeature<"rdrnd", "HasRDRAND", "true",
Craig Topper786bdb92011-10-03 17:28:23 +0000174 "Support RDRAND instruction">;
Craig Topperfe9179f2011-10-09 07:31:39 +0000175def FeatureF16C : SubtargetFeature<"f16c", "HasF16C", "true",
Craig Toppera6d204e2013-09-16 04:29:58 +0000176 "Support 16-bit floating point conversion instructions",
177 [FeatureAVX]>;
Craig Topper228d9132011-10-30 19:57:21 +0000178def FeatureFSGSBase : SubtargetFeature<"fsgsbase", "HasFSGSBase", "true",
179 "Support FS/GS Base instructions">;
Craig Topper271064e2011-10-11 06:44:02 +0000180def FeatureLZCNT : SubtargetFeature<"lzcnt", "HasLZCNT", "true",
181 "Support LZCNT instruction">;
Craig Topper3657fe42011-10-14 03:21:46 +0000182def FeatureBMI : SubtargetFeature<"bmi", "HasBMI", "true",
183 "Support BMI instructions">;
Craig Topperaea148c2011-10-16 07:55:05 +0000184def FeatureBMI2 : SubtargetFeature<"bmi2", "HasBMI2", "true",
185 "Support BMI2 instructions">;
Michael Liao73cffdd2012-11-08 07:28:54 +0000186def FeatureRTM : SubtargetFeature<"rtm", "HasRTM", "true",
187 "Support RTM instructions">;
Michael Liaoe344ec92013-03-26 22:46:02 +0000188def FeatureHLE : SubtargetFeature<"hle", "HasHLE", "true",
189 "Support HLE">;
Kay Tiong Khoof809c642013-02-14 19:08:21 +0000190def FeatureADX : SubtargetFeature<"adx", "HasADX", "true",
191 "Support ADX instructions">;
Ben Langmuir16501752013-09-12 15:51:31 +0000192def FeatureSHA : SubtargetFeature<"sha", "HasSHA", "true",
193 "Enable SHA instructions",
194 [FeatureSSE2]>;
Michael Liao5173ee02013-03-26 17:47:11 +0000195def FeaturePRFCHW : SubtargetFeature<"prfchw", "HasPRFCHW", "true",
196 "Support PRFCHW instructions">;
Michael Liaoa486a112013-03-28 23:41:26 +0000197def FeatureRDSEED : SubtargetFeature<"rdseed", "HasRDSEED", "true",
198 "Support RDSEED instruction">;
Hans Wennborg5000ce82015-12-04 23:00:33 +0000199def FeatureLAHFSAHF : SubtargetFeature<"sahf", "HasLAHFSAHF", "true",
200 "Support LAHF and SAHF instructions">;
Ashutosh Nema348af9c2016-05-18 11:59:12 +0000201def FeatureMWAITX : SubtargetFeature<"mwaitx", "HasMWAITX", "true",
202 "Enable MONITORX/MWAITX timer functionality">;
Elena Demikhovskyf7e641c2015-06-03 10:30:57 +0000203def FeatureMPX : SubtargetFeature<"mpx", "HasMPX", "true",
204 "Support MPX instructions">;
Sanjay Patel53d1d8b2015-10-12 15:24:01 +0000205def FeatureLEAForSP : SubtargetFeature<"lea-sp", "UseLeaForSP", "true",
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000206 "Use LEA for adjusting the stack pointer">;
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000207def FeatureSlowDivide32 : SubtargetFeature<"idivl-to-divb",
208 "HasSlowDivide32", "true",
209 "Use 8-bit divide for positive values less than 256">;
210def FeatureSlowDivide64 : SubtargetFeature<"idivq-to-divw",
211 "HasSlowDivide64", "true",
212 "Use 16-bit divide for positive values less than 65536">;
Preston Gurda01daac2013-01-08 18:27:24 +0000213def FeaturePadShortFunctions : SubtargetFeature<"pad-short-functions",
214 "PadShortFunctions", "true",
215 "Pad short functions">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000216def FeatureINVPCID : SubtargetFeature<"invpcid", "HasInvPCId", "true",
217 "Invalidate Process-Context Identifier">;
218def FeatureVMFUNC : SubtargetFeature<"vmfunc", "HasVMFUNC", "true",
219 "VM Functions">;
220def FeatureSMAP : SubtargetFeature<"smap", "HasSMAP", "true",
221 "Supervisor Mode Access Protection">;
222def FeatureSGX : SubtargetFeature<"sgx", "HasSGX", "true",
223 "Enable Software Guard Extensions">;
224def FeatureCLFLUSHOPT : SubtargetFeature<"clflushopt", "HasCLFLUSHOPT", "true",
225 "Flush A Cache Line Optimized">;
226def FeaturePCOMMIT : SubtargetFeature<"pcommit", "HasPCOMMIT", "true",
227 "Enable Persistent Commit">;
228def FeatureCLWB : SubtargetFeature<"clwb", "HasCLWB", "true",
229 "Cache Line Write Back">;
Michael Kuperstein454d1452015-07-23 12:23:45 +0000230// TODO: This feature ought to be renamed.
Sean Silvae1c6b542015-07-27 00:46:59 +0000231// What it really refers to are CPUs for which certain instructions
232// (which ones besides the example below?) are microcoded.
Michael Kuperstein454d1452015-07-23 12:23:45 +0000233// The best examples of this are the memory forms of CALL and PUSH
234// instructions, which should be avoided in favor of a MOV + register CALL/PUSH.
Preston Gurd663e6f92013-03-27 19:14:02 +0000235def FeatureCallRegIndirect : SubtargetFeature<"call-reg-indirect",
236 "CallRegIndirect", "true",
237 "Call register indirect">;
Preston Gurd8b7ab4b2013-04-25 20:29:37 +0000238def FeatureLEAUsesAG : SubtargetFeature<"lea-uses-ag", "LEAUsesAG", "true",
239 "LEA instruction needs inputs at AG stage">;
Alexey Volkov6226de62014-05-20 08:55:50 +0000240def FeatureSlowLEA : SubtargetFeature<"slow-lea", "SlowLEA", "true",
241 "LEA instruction with certain arguments is slow">;
Alexey Volkov5260dba2014-06-09 11:40:41 +0000242def FeatureSlowIncDec : SubtargetFeature<"slow-incdec", "SlowIncDec", "true",
243 "INC and DEC instructions are slower than ADD and SUB">;
Eric Christopher824f42f2015-05-12 01:26:05 +0000244def FeatureSoftFloat
245 : SubtargetFeature<"soft-float", "UseSoftFloat", "true",
246 "Use software floating point features.">;
Yunzhong Gao0de36ec2016-02-12 23:37:57 +0000247// On at least some AMD processors, there is no performance hazard to writing
248// only the lower parts of a YMM register without clearing the upper part.
249def FeatureFastPartialYMMWrite
250 : SubtargetFeature<"fast-partial-ymm-write", "HasFastPartialYMMWrite",
251 "true", "Partial writes to YMM registers are fast">;
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000252// FeatureFastScalarFSQRT should be enabled if scalar FSQRT has shorter latency
253// than the corresponding NR code. FeatureFastVectorFSQRT should be enabled if
254// vector FSQRT has higher throughput than the corresponding NR code.
255// The idea is that throughput bound code is likely to be vectorized, so for
256// vectorized code we should care about the throughput of SQRT operations.
257// But if the code is scalar that probably means that the code has some kind of
258// dependency and we should care more about reducing the latency.
259def FeatureFastScalarFSQRT
260 : SubtargetFeature<"fast-scalar-fsqrt", "HasFastScalarFSQRT",
261 "true", "Scalar SQRT is fast (disable Newton-Raphson)">;
262def FeatureFastVectorFSQRT
263 : SubtargetFeature<"fast-vector-fsqrt", "HasFastVectorFSQRT",
264 "true", "Vector SQRT is fast (disable Newton-Raphson)">;
Pierre Gousseaub6d652a2016-10-14 16:41:38 +0000265// If lzcnt has equivalent latency/throughput to most simple integer ops, it can
266// be used to replace test/set sequences.
267def FeatureFastLZCNT
268 : SubtargetFeature<
269 "fast-lzcnt", "HasFastLZCNT", "true",
270 "LZCNT instructions are as fast as most simple integer ops">;
David Greene8f6f72c2009-06-26 22:46:54 +0000271
Evan Chengff1beda2006-10-06 09:17:41 +0000272//===----------------------------------------------------------------------===//
273// X86 processors supported.
274//===----------------------------------------------------------------------===//
275
Andrew Trick8523b162012-02-01 23:20:51 +0000276include "X86Schedule.td"
277
278def ProcIntelAtom : SubtargetFeature<"atom", "X86ProcFamily", "IntelAtom",
279 "Intel Atom processors">;
Preston Gurd3fe264d2013-09-13 19:23:28 +0000280def ProcIntelSLM : SubtargetFeature<"slm", "X86ProcFamily", "IntelSLM",
281 "Intel Silvermont processors">;
Andrew Trick8523b162012-02-01 23:20:51 +0000282
Evan Chengff1beda2006-10-06 09:17:41 +0000283class Proc<string Name, list<SubtargetFeature> Features>
Andrew Trick87255e32012-07-07 04:00:00 +0000284 : ProcessorModel<Name, GenericModel, Features>;
Andrew Trick8523b162012-02-01 23:20:51 +0000285
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000286def : Proc<"generic", [FeatureX87, FeatureSlowUAMem16]>;
287def : Proc<"i386", [FeatureX87, FeatureSlowUAMem16]>;
288def : Proc<"i486", [FeatureX87, FeatureSlowUAMem16]>;
289def : Proc<"i586", [FeatureX87, FeatureSlowUAMem16]>;
290def : Proc<"pentium", [FeatureX87, FeatureSlowUAMem16]>;
291def : Proc<"pentium-mmx", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
292def : Proc<"i686", [FeatureX87, FeatureSlowUAMem16]>;
293def : Proc<"pentiumpro", [FeatureX87, FeatureSlowUAMem16, FeatureCMOV]>;
294def : Proc<"pentium2", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
295 FeatureCMOV, FeatureFXSR]>;
296def : Proc<"pentium3", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
297 FeatureSSE1, FeatureFXSR]>;
298def : Proc<"pentium3m", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
299 FeatureSSE1, FeatureFXSR, FeatureSlowBTMem]>;
Mitch Bodarte60465d2016-04-27 22:52:35 +0000300
301// Enable the PostRAScheduler for SSE2 and SSE3 class cpus.
302// The intent is to enable it for pentium4 which is the current default
303// processor in a vanilla 32-bit clang compilation when no specific
304// architecture is specified. This generally gives a nice performance
305// increase on silvermont, with largely neutral behavior on other
306// contemporary large core processors.
307// pentium-m, pentium4m, prescott and nocona are included as a preventative
308// measure to avoid performance surprises, in case clang's default cpu
309// changes slightly.
310
311def : ProcessorModel<"pentium-m", GenericPostRAModel,
312 [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
313 FeatureSSE2, FeatureFXSR, FeatureSlowBTMem]>;
314
315def : ProcessorModel<"pentium4", GenericPostRAModel,
316 [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
317 FeatureSSE2, FeatureFXSR]>;
318
319def : ProcessorModel<"pentium4m", GenericPostRAModel,
320 [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
321 FeatureSSE2, FeatureFXSR, FeatureSlowBTMem]>;
Chandler Carruth32908d72014-05-07 17:37:03 +0000322
Andrey Turetskiy958eb462016-04-01 10:16:15 +0000323// Intel Quark.
324def : Proc<"lakemont", []>;
325
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000326// Intel Core Duo.
Craig Topper09b65982015-10-16 06:03:09 +0000327def : ProcessorModel<"yonah", SandyBridgeModel,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000328 [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE3,
329 FeatureFXSR, FeatureSlowBTMem]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000330
331// NetBurst.
Mitch Bodarte60465d2016-04-27 22:52:35 +0000332def : ProcessorModel<"prescott", GenericPostRAModel,
333 [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE3,
334 FeatureFXSR, FeatureSlowBTMem]>;
335def : ProcessorModel<"nocona", GenericPostRAModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000336 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000337 FeatureSlowUAMem16,
338 FeatureMMX,
339 FeatureSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000340 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000341 FeatureCMPXCHG16B,
342 FeatureSlowBTMem
343]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000344
345// Intel Core 2 Solo/Duo.
Eric Christopher11e59832015-10-08 20:10:06 +0000346def : ProcessorModel<"core2", SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000347 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000348 FeatureSlowUAMem16,
349 FeatureMMX,
350 FeatureSSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000351 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000352 FeatureCMPXCHG16B,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000353 FeatureSlowBTMem,
354 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000355]>;
356def : ProcessorModel<"penryn", SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000357 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000358 FeatureSlowUAMem16,
359 FeatureMMX,
360 FeatureSSE41,
Craig Topper09b65982015-10-16 06:03:09 +0000361 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000362 FeatureCMPXCHG16B,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000363 FeatureSlowBTMem,
364 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000365]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000366
Chandler Carruthaf8924032014-12-09 10:58:36 +0000367// Atom CPUs.
368class BonnellProc<string Name> : ProcessorModel<Name, AtomModel, [
Eric Christopher11e59832015-10-08 20:10:06 +0000369 ProcIntelAtom,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000370 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000371 FeatureSlowUAMem16,
372 FeatureMMX,
373 FeatureSSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000374 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000375 FeatureCMPXCHG16B,
376 FeatureMOVBE,
377 FeatureSlowBTMem,
Sanjay Patel53d1d8b2015-10-12 15:24:01 +0000378 FeatureLEAForSP,
Eric Christopher11e59832015-10-08 20:10:06 +0000379 FeatureSlowDivide32,
380 FeatureSlowDivide64,
381 FeatureCallRegIndirect,
382 FeatureLEAUsesAG,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000383 FeaturePadShortFunctions,
384 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000385]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000386def : BonnellProc<"bonnell">;
387def : BonnellProc<"atom">; // Pin the generic name to the baseline.
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000388
Chandler Carruthaf8924032014-12-09 10:58:36 +0000389class SilvermontProc<string Name> : ProcessorModel<Name, SLMModel, [
Eric Christopher11e59832015-10-08 20:10:06 +0000390 ProcIntelSLM,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000391 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000392 FeatureMMX,
393 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000394 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000395 FeatureCMPXCHG16B,
396 FeatureMOVBE,
397 FeaturePOPCNT,
398 FeaturePCLMUL,
399 FeatureAES,
400 FeatureSlowDivide64,
401 FeatureCallRegIndirect,
402 FeaturePRFCHW,
403 FeatureSlowLEA,
404 FeatureSlowIncDec,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000405 FeatureSlowBTMem,
406 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000407]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000408def : SilvermontProc<"silvermont">;
409def : SilvermontProc<"slm">; // Legacy alias.
410
Eric Christopher2ef63182010-04-02 21:54:27 +0000411// "Arrandale" along with corei3 and corei5
Craig Topper3611d9b2015-03-30 06:31:11 +0000412class NehalemProc<string Name> : ProcessorModel<Name, SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000413 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000414 FeatureMMX,
415 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000416 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000417 FeatureCMPXCHG16B,
418 FeatureSlowBTMem,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000419 FeaturePOPCNT,
420 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000421]>;
Craig Topper3611d9b2015-03-30 06:31:11 +0000422def : NehalemProc<"nehalem">;
423def : NehalemProc<"corei7">;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000424
Eric Christopher2ef63182010-04-02 21:54:27 +0000425// Westmere is a similar machine to nehalem with some additional features.
426// Westmere is the corei3/i5/i7 path from nehalem to sandybridge
Chandler Carruthaf8924032014-12-09 10:58:36 +0000427class WestmereProc<string Name> : ProcessorModel<Name, SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000428 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000429 FeatureMMX,
430 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000431 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000432 FeatureCMPXCHG16B,
433 FeatureSlowBTMem,
434 FeaturePOPCNT,
435 FeatureAES,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000436 FeaturePCLMUL,
437 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000438]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000439def : WestmereProc<"westmere">;
440
Craig Topperf730a6b2016-02-13 21:35:37 +0000441class ProcessorFeatures<list<SubtargetFeature> Inherited,
442 list<SubtargetFeature> NewFeatures> {
443 list<SubtargetFeature> Value = !listconcat(Inherited, NewFeatures);
444}
445
446class ProcModel<string Name, SchedMachineModel Model,
447 list<SubtargetFeature> ProcFeatures,
448 list<SubtargetFeature> OtherFeatures> :
449 ProcessorModel<Name, Model, !listconcat(ProcFeatures, OtherFeatures)>;
450
Nate Begeman8b08f522010-12-10 00:26:57 +0000451// SSE is not listed here since llvm treats AVX as a reimplementation of SSE,
452// rather than a superset.
Craig Topperf730a6b2016-02-13 21:35:37 +0000453def SNBFeatures : ProcessorFeatures<[], [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000454 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000455 FeatureMMX,
456 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000457 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000458 FeatureCMPXCHG16B,
Eric Christopher11e59832015-10-08 20:10:06 +0000459 FeaturePOPCNT,
460 FeatureAES,
Craig Topper0ee35692015-10-14 05:37:38 +0000461 FeaturePCLMUL,
462 FeatureXSAVE,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000463 FeatureXSAVEOPT,
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000464 FeatureLAHFSAHF,
465 FeatureFastScalarFSQRT
Eric Christopher11e59832015-10-08 20:10:06 +0000466]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000467
Craig Topperf730a6b2016-02-13 21:35:37 +0000468class SandyBridgeProc<string Name> : ProcModel<Name, SandyBridgeModel,
469 SNBFeatures.Value, [
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000470 FeatureSlowBTMem,
471 FeatureSlowUAMem32
472]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000473def : SandyBridgeProc<"sandybridge">;
474def : SandyBridgeProc<"corei7-avx">; // Legacy alias.
Evan Chengff1beda2006-10-06 09:17:41 +0000475
Craig Topperf730a6b2016-02-13 21:35:37 +0000476def IVBFeatures : ProcessorFeatures<SNBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000477 FeatureRDRAND,
478 FeatureF16C,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000479 FeatureFSGSBase
480]>;
481
Craig Topperf730a6b2016-02-13 21:35:37 +0000482class IvyBridgeProc<string Name> : ProcModel<Name, SandyBridgeModel,
483 IVBFeatures.Value, [
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000484 FeatureSlowBTMem,
485 FeatureSlowUAMem32
Eric Christopher11e59832015-10-08 20:10:06 +0000486]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000487def : IvyBridgeProc<"ivybridge">;
488def : IvyBridgeProc<"core-avx-i">; // Legacy alias.
Craig Topper3657fe42011-10-14 03:21:46 +0000489
Craig Topperf730a6b2016-02-13 21:35:37 +0000490def HSWFeatures : ProcessorFeatures<IVBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000491 FeatureAVX2,
Eric Christopher11e59832015-10-08 20:10:06 +0000492 FeatureBMI,
493 FeatureBMI2,
494 FeatureFMA,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000495 FeatureLZCNT,
496 FeatureMOVBE,
497 FeatureINVPCID,
498 FeatureVMFUNC,
Eric Christopher11e59832015-10-08 20:10:06 +0000499 FeatureRTM,
500 FeatureHLE,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000501 FeatureSlowIncDec
Eric Christopher11e59832015-10-08 20:10:06 +0000502]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000503
Craig Topperf730a6b2016-02-13 21:35:37 +0000504class HaswellProc<string Name> : ProcModel<Name, HaswellModel,
505 HSWFeatures.Value, []>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000506def : HaswellProc<"haswell">;
507def : HaswellProc<"core-avx2">; // Legacy alias.
508
Craig Topperf730a6b2016-02-13 21:35:37 +0000509def BDWFeatures : ProcessorFeatures<HSWFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000510 FeatureADX,
511 FeatureRDSEED,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000512 FeatureSMAP
Eric Christopher11e59832015-10-08 20:10:06 +0000513]>;
Craig Topperf730a6b2016-02-13 21:35:37 +0000514class BroadwellProc<string Name> : ProcModel<Name, HaswellModel,
515 BDWFeatures.Value, []>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000516def : BroadwellProc<"broadwell">;
517
Craig Topperf730a6b2016-02-13 21:35:37 +0000518def SKLFeatures : ProcessorFeatures<BDWFeatures.Value, [
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000519 FeatureMPX,
520 FeatureXSAVEC,
521 FeatureXSAVES,
522 FeatureSGX,
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000523 FeatureCLFLUSHOPT,
524 FeatureFastVectorFSQRT
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000525]>;
526
527// FIXME: define SKL model
Craig Topperf730a6b2016-02-13 21:35:37 +0000528class SkylakeClientProc<string Name> : ProcModel<Name, HaswellModel,
529 SKLFeatures.Value, []>;
Sanjoy Dasaa63dc02016-02-21 17:12:03 +0000530def : SkylakeClientProc<"skylake">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000531
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000532// FIXME: define KNL model
Craig Topperf730a6b2016-02-13 21:35:37 +0000533class KnightsLandingProc<string Name> : ProcModel<Name, HaswellModel,
534 IVBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000535 FeatureAVX512,
536 FeatureERI,
537 FeatureCDI,
538 FeaturePFI,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000539 FeaturePREFETCHWT1,
540 FeatureADX,
541 FeatureRDSEED,
Eric Christopher11e59832015-10-08 20:10:06 +0000542 FeatureMOVBE,
543 FeatureLZCNT,
544 FeatureBMI,
545 FeatureBMI2,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000546 FeatureFMA
Eric Christopher11e59832015-10-08 20:10:06 +0000547]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000548def : KnightsLandingProc<"knl">;
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000549
Craig Topperf730a6b2016-02-13 21:35:37 +0000550def SKXFeatures : ProcessorFeatures<SKLFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000551 FeatureAVX512,
552 FeatureCDI,
553 FeatureDQI,
554 FeatureBWI,
555 FeatureVLX,
Asaf Badouh5acf66f2015-12-15 13:35:29 +0000556 FeaturePKU,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000557 FeaturePCOMMIT,
558 FeatureCLWB
Eric Christopher11e59832015-10-08 20:10:06 +0000559]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000560
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000561// FIXME: define SKX model
Craig Topperf730a6b2016-02-13 21:35:37 +0000562class SkylakeServerProc<string Name> : ProcModel<Name, HaswellModel,
563 SKXFeatures.Value, []>;
Sanjoy Dasaa63dc02016-02-21 17:12:03 +0000564def : SkylakeServerProc<"skylake-avx512">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000565def : SkylakeServerProc<"skx">; // Legacy alias.
566
Craig Topperf730a6b2016-02-13 21:35:37 +0000567def CNLFeatures : ProcessorFeatures<SKXFeatures.Value, [
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000568 FeatureVBMI,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000569 FeatureIFMA,
570 FeatureSHA
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000571]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000572
Craig Topperf730a6b2016-02-13 21:35:37 +0000573class CannonlakeProc<string Name> : ProcModel<Name, HaswellModel,
574 CNLFeatures.Value, []>;
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000575def : CannonlakeProc<"cannonlake">;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000576
577// AMD CPUs.
Robert Khasanovbfa01312014-07-21 14:54:21 +0000578
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000579def : Proc<"k6", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
580def : Proc<"k6-2", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
581def : Proc<"k6-3", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
582def : Proc<"athlon", [FeatureX87, FeatureSlowUAMem16, Feature3DNowA,
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000583 FeatureSlowBTMem, FeatureSlowSHLD]>;
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000584def : Proc<"athlon-tbird", [FeatureX87, FeatureSlowUAMem16, Feature3DNowA,
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000585 FeatureSlowBTMem, FeatureSlowSHLD]>;
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000586def : Proc<"athlon-4", [FeatureX87, FeatureSlowUAMem16, FeatureSSE1,
587 Feature3DNowA, FeatureFXSR, FeatureSlowBTMem,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000588 FeatureSlowSHLD]>;
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000589def : Proc<"athlon-xp", [FeatureX87, FeatureSlowUAMem16, FeatureSSE1,
590 Feature3DNowA, FeatureFXSR, FeatureSlowBTMem,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000591 FeatureSlowSHLD]>;
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000592def : Proc<"athlon-mp", [FeatureX87, FeatureSlowUAMem16, FeatureSSE1,
593 Feature3DNowA, FeatureFXSR, FeatureSlowBTMem,
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +0000594 FeatureSlowSHLD]>;
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000595def : Proc<"k8", [FeatureX87, FeatureSlowUAMem16, FeatureSSE2,
596 Feature3DNowA, FeatureFXSR, Feature64Bit,
597 FeatureSlowBTMem, FeatureSlowSHLD]>;
598def : Proc<"opteron", [FeatureX87, FeatureSlowUAMem16, FeatureSSE2,
599 Feature3DNowA, FeatureFXSR, Feature64Bit,
600 FeatureSlowBTMem, FeatureSlowSHLD]>;
601def : Proc<"athlon64", [FeatureX87, FeatureSlowUAMem16, FeatureSSE2,
602 Feature3DNowA, FeatureFXSR, Feature64Bit,
603 FeatureSlowBTMem, FeatureSlowSHLD]>;
604def : Proc<"athlon-fx", [FeatureX87, FeatureSlowUAMem16, FeatureSSE2,
605 Feature3DNowA, FeatureFXSR, Feature64Bit,
606 FeatureSlowBTMem, FeatureSlowSHLD]>;
607def : Proc<"k8-sse3", [FeatureX87, FeatureSlowUAMem16, FeatureSSE3,
608 Feature3DNowA, FeatureFXSR, FeatureCMPXCHG16B,
609 FeatureSlowBTMem, FeatureSlowSHLD]>;
610def : Proc<"opteron-sse3", [FeatureX87, FeatureSlowUAMem16, FeatureSSE3,
611 Feature3DNowA, FeatureFXSR, FeatureCMPXCHG16B,
612 FeatureSlowBTMem, FeatureSlowSHLD]>;
613def : Proc<"athlon64-sse3", [FeatureX87, FeatureSlowUAMem16, FeatureSSE3,
614 Feature3DNowA, FeatureFXSR, FeatureCMPXCHG16B,
615 FeatureSlowBTMem, FeatureSlowSHLD]>;
616def : Proc<"amdfam10", [FeatureX87, FeatureSSE4A, Feature3DNowA,
617 FeatureFXSR, FeatureCMPXCHG16B, FeatureLZCNT,
618 FeaturePOPCNT, FeatureSlowBTMem, FeatureSlowSHLD,
619 FeatureLAHFSAHF]>;
620def : Proc<"barcelona", [FeatureX87, FeatureSSE4A, Feature3DNowA,
621 FeatureFXSR, FeatureCMPXCHG16B, FeatureLZCNT,
622 FeaturePOPCNT, FeatureSlowBTMem, FeatureSlowSHLD,
623 FeatureLAHFSAHF]>;
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000624
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000625// Bobcat
Eric Christopher11e59832015-10-08 20:10:06 +0000626def : Proc<"btver1", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000627 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000628 FeatureMMX,
629 FeatureSSSE3,
630 FeatureSSE4A,
Craig Topper09b65982015-10-16 06:03:09 +0000631 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000632 FeatureCMPXCHG16B,
633 FeaturePRFCHW,
634 FeatureLZCNT,
635 FeaturePOPCNT,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000636 FeatureSlowSHLD,
637 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000638]>;
Sanjay Patel1191adf2014-09-09 20:07:07 +0000639
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000640// Jaguar
Eric Christopher11e59832015-10-08 20:10:06 +0000641def : ProcessorModel<"btver2", BtVer2Model, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000642 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000643 FeatureMMX,
644 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000645 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000646 FeatureSSE4A,
647 FeatureCMPXCHG16B,
648 FeaturePRFCHW,
649 FeatureAES,
650 FeaturePCLMUL,
651 FeatureBMI,
652 FeatureF16C,
653 FeatureMOVBE,
654 FeatureLZCNT,
Pierre Gousseaub6d652a2016-10-14 16:41:38 +0000655 FeatureFastLZCNT,
Eric Christopher11e59832015-10-08 20:10:06 +0000656 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000657 FeatureXSAVE,
658 FeatureXSAVEOPT,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000659 FeatureSlowSHLD,
Yunzhong Gao0de36ec2016-02-12 23:37:57 +0000660 FeatureLAHFSAHF,
661 FeatureFastPartialYMMWrite
Eric Christopher11e59832015-10-08 20:10:06 +0000662]>;
Sanjay Patele57f3c02014-11-28 18:40:18 +0000663
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000664// Bulldozer
Eric Christopher11e59832015-10-08 20:10:06 +0000665def : Proc<"bdver1", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000666 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000667 FeatureXOP,
668 FeatureFMA4,
669 FeatureCMPXCHG16B,
670 FeatureAES,
671 FeaturePRFCHW,
672 FeaturePCLMUL,
673 FeatureMMX,
674 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000675 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000676 FeatureSSE4A,
677 FeatureLZCNT,
678 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000679 FeatureXSAVE,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000680 FeatureSlowSHLD,
681 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000682]>;
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000683// Piledriver
Eric Christopher11e59832015-10-08 20:10:06 +0000684def : Proc<"bdver2", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000685 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000686 FeatureXOP,
687 FeatureFMA4,
688 FeatureCMPXCHG16B,
689 FeatureAES,
690 FeaturePRFCHW,
691 FeaturePCLMUL,
692 FeatureMMX,
693 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000694 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000695 FeatureSSE4A,
696 FeatureF16C,
697 FeatureLZCNT,
698 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000699 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +0000700 FeatureBMI,
701 FeatureTBM,
702 FeatureFMA,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000703 FeatureSlowSHLD,
704 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000705]>;
Benjamin Kramerd114def2013-11-04 10:29:20 +0000706
707// Steamroller
Eric Christopher11e59832015-10-08 20:10:06 +0000708def : Proc<"bdver3", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000709 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000710 FeatureXOP,
711 FeatureFMA4,
712 FeatureCMPXCHG16B,
713 FeatureAES,
714 FeaturePRFCHW,
715 FeaturePCLMUL,
716 FeatureMMX,
717 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000718 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000719 FeatureSSE4A,
720 FeatureF16C,
721 FeatureLZCNT,
722 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000723 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +0000724 FeatureBMI,
725 FeatureTBM,
726 FeatureFMA,
Craig Topper0ee35692015-10-14 05:37:38 +0000727 FeatureXSAVEOPT,
Eric Christopher11e59832015-10-08 20:10:06 +0000728 FeatureSlowSHLD,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000729 FeatureFSGSBase,
730 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000731]>;
Benjamin Kramerd114def2013-11-04 10:29:20 +0000732
Benjamin Kramer60045732014-05-02 15:47:07 +0000733// Excavator
Eric Christopher11e59832015-10-08 20:10:06 +0000734def : Proc<"bdver4", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000735 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000736 FeatureMMX,
737 FeatureAVX2,
Craig Topper09b65982015-10-16 06:03:09 +0000738 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000739 FeatureXOP,
740 FeatureFMA4,
741 FeatureCMPXCHG16B,
742 FeatureAES,
743 FeaturePRFCHW,
744 FeaturePCLMUL,
745 FeatureF16C,
746 FeatureLZCNT,
747 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000748 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +0000749 FeatureBMI,
750 FeatureBMI2,
751 FeatureTBM,
752 FeatureFMA,
Craig Topper0ee35692015-10-14 05:37:38 +0000753 FeatureXSAVEOPT,
Simon Pilgrim381a0ad2016-07-24 16:00:53 +0000754 FeatureSlowSHLD,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000755 FeatureFSGSBase,
Ashutosh Nema348af9c2016-05-18 11:59:12 +0000756 FeatureLAHFSAHF,
757 FeatureMWAITX
Eric Christopher11e59832015-10-08 20:10:06 +0000758]>;
Benjamin Kramer60045732014-05-02 15:47:07 +0000759
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000760def : Proc<"geode", [FeatureX87, FeatureSlowUAMem16, Feature3DNowA]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000761
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000762def : Proc<"winchip-c6", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
763def : Proc<"winchip2", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
764def : Proc<"c3", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
765def : Proc<"c3-2", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
766 FeatureSSE1, FeatureFXSR]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000767
Chandler Carruth32908d72014-05-07 17:37:03 +0000768// We also provide a generic 64-bit specific x86 processor model which tries to
769// be good for modern chips without enabling instruction set encodings past the
770// basic SSE2 and 64-bit ones. It disables slow things from any mainstream and
771// modern 64-bit x86 chip, and enables features that are generally beneficial.
Michael Liao5bf95782014-12-04 05:20:33 +0000772//
Chandler Carruth32908d72014-05-07 17:37:03 +0000773// We currently use the Sandy Bridge model as the default scheduling model as
774// we use it across Nehalem, Westmere, Sandy Bridge, and Ivy Bridge which
775// covers a huge swath of x86 processors. If there are specific scheduling
776// knobs which need to be tuned differently for AMD chips, we might consider
777// forming a common base for them.
Craig Topper09b65982015-10-16 06:03:09 +0000778def : ProcessorModel<"x86-64", SandyBridgeModel,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000779 [FeatureX87, FeatureMMX, FeatureSSE2, FeatureFXSR,
780 Feature64Bit, FeatureSlowBTMem ]>;
Chandler Carruth32908d72014-05-07 17:37:03 +0000781
Evan Chengff1beda2006-10-06 09:17:41 +0000782//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +0000783// Register File Description
784//===----------------------------------------------------------------------===//
785
786include "X86RegisterInfo.td"
787
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000788//===----------------------------------------------------------------------===//
789// Instruction Descriptions
790//===----------------------------------------------------------------------===//
791
Chris Lattner59a4a912003-08-03 21:54:21 +0000792include "X86InstrInfo.td"
793
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000794def X86InstrInfo : InstrInfo;
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000795
Chris Lattner5d00a0b2007-02-26 18:17:14 +0000796//===----------------------------------------------------------------------===//
797// Calling Conventions
798//===----------------------------------------------------------------------===//
799
800include "X86CallingConv.td"
801
802
803//===----------------------------------------------------------------------===//
Jim Grosbach4cf25f52010-10-30 13:48:28 +0000804// Assembly Parser
Chris Lattner5d00a0b2007-02-26 18:17:14 +0000805//===----------------------------------------------------------------------===//
806
Devang Patel85d684a2012-01-09 19:13:28 +0000807def ATTAsmParserVariant : AsmParserVariant {
Daniel Dunbar00331992009-07-29 00:02:19 +0000808 int Variant = 0;
Daniel Dunbare4318712009-08-11 20:59:47 +0000809
Chad Rosier9f7a2212013-04-18 22:35:36 +0000810 // Variant name.
811 string Name = "att";
812
Daniel Dunbare4318712009-08-11 20:59:47 +0000813 // Discard comments in assembly strings.
814 string CommentDelimiter = "#";
815
816 // Recognize hard coded registers.
817 string RegisterPrefix = "%";
Daniel Dunbar00331992009-07-29 00:02:19 +0000818}
819
Devang Patel67bf992a2012-01-10 17:51:54 +0000820def IntelAsmParserVariant : AsmParserVariant {
821 int Variant = 1;
822
Chad Rosier9f7a2212013-04-18 22:35:36 +0000823 // Variant name.
824 string Name = "intel";
825
Devang Patel67bf992a2012-01-10 17:51:54 +0000826 // Discard comments in assembly strings.
827 string CommentDelimiter = ";";
828
829 // Recognize hard coded registers.
830 string RegisterPrefix = "";
831}
832
Jim Grosbach4cf25f52010-10-30 13:48:28 +0000833//===----------------------------------------------------------------------===//
834// Assembly Printers
835//===----------------------------------------------------------------------===//
836
Chris Lattner56832602004-10-03 20:36:57 +0000837// The X86 target supports two different syntaxes for emitting machine code.
838// This is controlled by the -x86-asm-syntax={att|intel}
839def ATTAsmWriter : AsmWriter {
Chris Lattner1cbd3de2009-09-13 19:30:11 +0000840 string AsmWriterClassName = "ATTInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +0000841 int Variant = 0;
842}
843def IntelAsmWriter : AsmWriter {
Chris Lattner13306a12009-09-20 07:47:59 +0000844 string AsmWriterClassName = "IntelInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +0000845 int Variant = 1;
846}
847
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000848def X86 : Target {
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000849 // Information about the instructions...
Chris Lattner25510802003-08-04 04:59:56 +0000850 let InstructionSet = X86InstrInfo;
Devang Patel67bf992a2012-01-10 17:51:54 +0000851 let AssemblyParserVariants = [ATTAsmParserVariant, IntelAsmParserVariant];
Chris Lattner56832602004-10-03 20:36:57 +0000852 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000853}