blob: 74dac6561cff593e6c5855573087cd0d52ac35ef [file] [log] [blame]
Eugene Zelenkod96089b2017-02-14 00:33:36 +00001//===- AMDGPUBaseInfo.cpp - AMDGPU Base encoding information --------------===//
Tom Stellard347ac792015-06-26 21:15:07 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Eugene Zelenkod96089b2017-02-14 00:33:36 +00009
Eugene Zelenkod96089b2017-02-14 00:33:36 +000010#include "AMDGPUBaseInfo.h"
Alexander Timofeev2e5eece2018-03-05 15:12:21 +000011#include "AMDGPUTargetTransformInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000012#include "AMDGPU.h"
Sam Kolton1eeb11b2016-09-09 14:44:04 +000013#include "SIDefines.h"
Eugene Zelenkod96089b2017-02-14 00:33:36 +000014#include "llvm/ADT/StringRef.h"
15#include "llvm/ADT/Triple.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000016#include "llvm/BinaryFormat/ELF.h"
Tom Stellard08efb7e2017-01-27 18:41:14 +000017#include "llvm/CodeGen/MachineMemOperand.h"
Eugene Zelenkod96089b2017-02-14 00:33:36 +000018#include "llvm/IR/Attributes.h"
Tom Stellard08efb7e2017-01-27 18:41:14 +000019#include "llvm/IR/Constants.h"
Tom Stellardac00eb52015-12-15 16:26:16 +000020#include "llvm/IR/Function.h"
Tom Stellarde3b5aea2015-12-02 17:00:42 +000021#include "llvm/IR/GlobalValue.h"
Eugene Zelenkod96089b2017-02-14 00:33:36 +000022#include "llvm/IR/Instruction.h"
Tom Stellardca166212017-01-30 21:56:46 +000023#include "llvm/IR/LLVMContext.h"
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000024#include "llvm/IR/Module.h"
Tom Stellarde135ffd2015-09-25 21:41:28 +000025#include "llvm/MC/MCContext.h"
Eugene Zelenkod96089b2017-02-14 00:33:36 +000026#include "llvm/MC/MCInstrDesc.h"
Matt Arsenaultcad7fa82017-12-13 21:07:51 +000027#include "llvm/MC/MCInstrInfo.h"
Sam Kolton1eeb11b2016-09-09 14:44:04 +000028#include "llvm/MC/MCRegisterInfo.h"
Tom Stellarde135ffd2015-09-25 21:41:28 +000029#include "llvm/MC/MCSectionELF.h"
Tom Stellard2b65ed32015-12-21 18:44:27 +000030#include "llvm/MC/MCSubtargetInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000031#include "llvm/MC/SubtargetFeature.h"
Eugene Zelenkod96089b2017-02-14 00:33:36 +000032#include "llvm/Support/Casting.h"
Eugene Zelenkod96089b2017-02-14 00:33:36 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/MathExtras.h"
35#include <algorithm>
36#include <cassert>
37#include <cstdint>
38#include <cstring>
39#include <utility>
Tom Stellard347ac792015-06-26 21:15:07 +000040
Matt Arsenault678e1112017-04-10 17:58:06 +000041#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Tom Stellard347ac792015-06-26 21:15:07 +000042
Sam Koltona3ec5c12016-10-07 14:46:06 +000043#define GET_INSTRINFO_NAMED_OPS
Matt Arsenaultcad7fa82017-12-13 21:07:51 +000044#define GET_INSTRMAP_INFO
Sam Koltona3ec5c12016-10-07 14:46:06 +000045#include "AMDGPUGenInstrInfo.inc"
Matt Arsenaultcad7fa82017-12-13 21:07:51 +000046#undef GET_INSTRMAP_INFO
Sam Koltona3ec5c12016-10-07 14:46:06 +000047#undef GET_INSTRINFO_NAMED_OPS
Sam Koltona3ec5c12016-10-07 14:46:06 +000048
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +000049namespace {
50
51/// \returns Bit mask for given bit \p Shift and bit \p Width.
52unsigned getBitMask(unsigned Shift, unsigned Width) {
53 return ((1 << Width) - 1) << Shift;
54}
55
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000056/// Packs \p Src into \p Dst for given bit \p Shift and bit \p Width.
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +000057///
58/// \returns Packed \p Dst.
59unsigned packBits(unsigned Src, unsigned Dst, unsigned Shift, unsigned Width) {
60 Dst &= ~(1 << Shift) & ~getBitMask(Shift, Width);
61 Dst |= (Src << Shift) & getBitMask(Shift, Width);
62 return Dst;
63}
64
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000065/// Unpacks bits from \p Src for given bit \p Shift and bit \p Width.
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +000066///
67/// \returns Unpacked bits.
68unsigned unpackBits(unsigned Src, unsigned Shift, unsigned Width) {
69 return (Src & getBitMask(Shift, Width)) >> Shift;
70}
71
Matt Arsenaulte823d922017-02-18 18:29:53 +000072/// \returns Vmcnt bit shift (lower bits).
73unsigned getVmcntBitShiftLo() { return 0; }
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +000074
Matt Arsenaulte823d922017-02-18 18:29:53 +000075/// \returns Vmcnt bit width (lower bits).
76unsigned getVmcntBitWidthLo() { return 4; }
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +000077
78/// \returns Expcnt bit shift.
79unsigned getExpcntBitShift() { return 4; }
80
81/// \returns Expcnt bit width.
82unsigned getExpcntBitWidth() { return 3; }
83
84/// \returns Lgkmcnt bit shift.
85unsigned getLgkmcntBitShift() { return 8; }
86
87/// \returns Lgkmcnt bit width.
88unsigned getLgkmcntBitWidth() { return 4; }
89
Matt Arsenaulte823d922017-02-18 18:29:53 +000090/// \returns Vmcnt bit shift (higher bits).
91unsigned getVmcntBitShiftHi() { return 14; }
92
93/// \returns Vmcnt bit width (higher bits).
94unsigned getVmcntBitWidthHi() { return 2; }
95
Eugene Zelenkod96089b2017-02-14 00:33:36 +000096} // end namespace anonymous
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +000097
Tom Stellard347ac792015-06-26 21:15:07 +000098namespace llvm {
Konstantin Zhuravlyov3d1cc882017-04-21 19:45:22 +000099
Tom Stellard347ac792015-06-26 21:15:07 +0000100namespace AMDGPU {
101
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000102LLVM_READNONE
103static inline Channels indexToChannel(unsigned Channel) {
104 switch (Channel) {
105 case 1:
106 return AMDGPU::Channels_1;
107 case 2:
108 return AMDGPU::Channels_2;
109 case 3:
110 return AMDGPU::Channels_3;
111 case 4:
112 return AMDGPU::Channels_4;
113 default:
114 llvm_unreachable("invalid MIMG channel");
115 }
116}
117
118
119// FIXME: Need to handle d16 images correctly.
120static unsigned rcToChannels(unsigned RCID) {
121 switch (RCID) {
122 case AMDGPU::VGPR_32RegClassID:
123 return 1;
124 case AMDGPU::VReg_64RegClassID:
125 return 2;
126 case AMDGPU::VReg_96RegClassID:
127 return 3;
128 case AMDGPU::VReg_128RegClassID:
129 return 4;
130 default:
131 llvm_unreachable("invalid MIMG register class");
132 }
133}
134
135int getMaskedMIMGOp(const MCInstrInfo &MII, unsigned Opc, unsigned NewChannels) {
136 AMDGPU::Channels Channel = AMDGPU::indexToChannel(NewChannels);
137 unsigned OrigChannels = rcToChannels(MII.get(Opc).OpInfo[0].RegClass);
138 if (NewChannels == OrigChannels)
139 return Opc;
140
141 switch (OrigChannels) {
142 case 1:
143 return AMDGPU::getMaskedMIMGOp1(Opc, Channel);
144 case 2:
145 return AMDGPU::getMaskedMIMGOp2(Opc, Channel);
146 case 3:
147 return AMDGPU::getMaskedMIMGOp3(Opc, Channel);
148 case 4:
149 return AMDGPU::getMaskedMIMGOp4(Opc, Channel);
150 default:
151 llvm_unreachable("invalid MIMG channel");
152 }
153}
154
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000155int getMaskedMIMGAtomicOp(const MCInstrInfo &MII, unsigned Opc, unsigned NewChannels) {
156 assert(AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdst) != -1);
157 assert(NewChannels == 1 || NewChannels == 2 || NewChannels == 4);
158
159 unsigned OrigChannels = rcToChannels(MII.get(Opc).OpInfo[0].RegClass);
160 assert(OrigChannels == 1 || OrigChannels == 2 || OrigChannels == 4);
161
162 if (NewChannels == OrigChannels) return Opc;
163
164 if (OrigChannels <= 2 && NewChannels <= 2) {
165 // This is an ordinary atomic (not an atomic_cmpswap)
166 return (OrigChannels == 1)?
167 AMDGPU::getMIMGAtomicOp1(Opc) : AMDGPU::getMIMGAtomicOp2(Opc);
168 } else if (OrigChannels >= 2 && NewChannels >= 2) {
169 // This is an atomic_cmpswap
170 return (OrigChannels == 2)?
171 AMDGPU::getMIMGAtomicOp1(Opc) : AMDGPU::getMIMGAtomicOp2(Opc);
172 } else { // invalid OrigChannels/NewChannels value
173 return -1;
174 }
175}
176
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000177// Wrapper for Tablegen'd function. enum Subtarget is not defined in any
178// header files, so we need to wrap it in a function that takes unsigned
179// instead.
180int getMCOpcode(uint16_t Opcode, unsigned Gen) {
181 return getMCOpcodeGen(Opcode, static_cast<Subtarget>(Gen));
182}
183
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000184namespace IsaInfo {
Tom Stellard347ac792015-06-26 21:15:07 +0000185
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000186IsaVersion getIsaVersion(const FeatureBitset &Features) {
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +0000187 // GCN GFX6 (Southern Islands (SI)).
Wei Ding7c3e5112017-06-10 03:53:19 +0000188 if (Features.test(FeatureISAVersion6_0_0))
189 return {6, 0, 0};
190 if (Features.test(FeatureISAVersion6_0_1))
191 return {6, 0, 1};
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +0000192
193 // GCN GFX7 (Sea Islands (CI)).
Tom Stellard347ac792015-06-26 21:15:07 +0000194 if (Features.test(FeatureISAVersion7_0_0))
195 return {7, 0, 0};
Tom Stellard347ac792015-06-26 21:15:07 +0000196 if (Features.test(FeatureISAVersion7_0_1))
197 return {7, 0, 1};
Yaxun Liu94add852016-10-26 16:37:56 +0000198 if (Features.test(FeatureISAVersion7_0_2))
199 return {7, 0, 2};
Wei Ding7c3e5112017-06-10 03:53:19 +0000200 if (Features.test(FeatureISAVersion7_0_3))
201 return {7, 0, 3};
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +0000202 if (Features.test(FeatureISAVersion7_0_4))
203 return {7, 0, 4};
Stanislav Mekhanoshin0f722252018-03-06 18:33:55 +0000204 if (Features.test(FeatureSeaIslands))
205 return {7, 0, 0};
Yaxun Liu94add852016-10-26 16:37:56 +0000206
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +0000207 // GCN GFX8 (Volcanic Islands (VI)).
Tom Stellard347ac792015-06-26 21:15:07 +0000208 if (Features.test(FeatureISAVersion8_0_1))
209 return {8, 0, 1};
Changpeng Fang98317d22016-10-11 16:00:47 +0000210 if (Features.test(FeatureISAVersion8_0_2))
211 return {8, 0, 2};
Changpeng Fangc16be002016-01-13 20:39:25 +0000212 if (Features.test(FeatureISAVersion8_0_3))
213 return {8, 0, 3};
Yaxun Liu94add852016-10-26 16:37:56 +0000214 if (Features.test(FeatureISAVersion8_1_0))
215 return {8, 1, 0};
Stanislav Mekhanoshin0f722252018-03-06 18:33:55 +0000216 if (Features.test(FeatureVolcanicIslands))
217 return {8, 0, 0};
Yaxun Liu94add852016-10-26 16:37:56 +0000218
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +0000219 // GCN GFX9.
Matt Arsenaulte823d922017-02-18 18:29:53 +0000220 if (Features.test(FeatureISAVersion9_0_0))
221 return {9, 0, 0};
Wei Ding7c3e5112017-06-10 03:53:19 +0000222 if (Features.test(FeatureISAVersion9_0_2))
223 return {9, 0, 2};
Matt Arsenault0084adc2018-04-30 19:08:16 +0000224 if (Features.test(FeatureISAVersion9_0_4))
225 return {9, 0, 4};
226 if (Features.test(FeatureISAVersion9_0_6))
227 return {9, 0, 6};
Stanislav Mekhanoshin0f722252018-03-06 18:33:55 +0000228 if (Features.test(FeatureGFX9))
229 return {9, 0, 0};
Matt Arsenaulte823d922017-02-18 18:29:53 +0000230
Konstantin Zhuravlyov94b3b472017-07-11 17:57:41 +0000231 if (!Features.test(FeatureGCN) || Features.test(FeatureSouthernIslands))
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000232 return {0, 0, 0};
233 return {7, 0, 0};
Tom Stellard347ac792015-06-26 21:15:07 +0000234}
235
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000236void streamIsaVersion(const MCSubtargetInfo *STI, raw_ostream &Stream) {
237 auto TargetTriple = STI->getTargetTriple();
238 auto ISAVersion = IsaInfo::getIsaVersion(STI->getFeatureBits());
239
240 Stream << TargetTriple.getArchName() << '-'
241 << TargetTriple.getVendorName() << '-'
242 << TargetTriple.getOSName() << '-'
243 << TargetTriple.getEnvironmentName() << '-'
244 << "gfx"
245 << ISAVersion.Major
246 << ISAVersion.Minor
247 << ISAVersion.Stepping;
248 Stream.flush();
249}
250
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000251bool hasCodeObjectV3(const FeatureBitset &Features) {
252 return Features.test(FeatureCodeObjectV3);
253}
254
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000255unsigned getWavefrontSize(const FeatureBitset &Features) {
256 if (Features.test(FeatureWavefrontSize16))
257 return 16;
258 if (Features.test(FeatureWavefrontSize32))
259 return 32;
260
261 return 64;
262}
263
264unsigned getLocalMemorySize(const FeatureBitset &Features) {
265 if (Features.test(FeatureLocalMemorySize32768))
266 return 32768;
267 if (Features.test(FeatureLocalMemorySize65536))
268 return 65536;
269
270 return 0;
271}
272
273unsigned getEUsPerCU(const FeatureBitset &Features) {
274 return 4;
275}
276
277unsigned getMaxWorkGroupsPerCU(const FeatureBitset &Features,
278 unsigned FlatWorkGroupSize) {
279 if (!Features.test(FeatureGCN))
280 return 8;
Stanislav Mekhanoshin19f98c62017-02-15 01:03:59 +0000281 unsigned N = getWavesPerWorkGroup(Features, FlatWorkGroupSize);
282 if (N == 1)
283 return 40;
284 N = 40 / N;
285 return std::min(N, 16u);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000286}
287
288unsigned getMaxWavesPerCU(const FeatureBitset &Features) {
289 return getMaxWavesPerEU(Features) * getEUsPerCU(Features);
290}
291
292unsigned getMaxWavesPerCU(const FeatureBitset &Features,
293 unsigned FlatWorkGroupSize) {
294 return getWavesPerWorkGroup(Features, FlatWorkGroupSize);
295}
296
297unsigned getMinWavesPerEU(const FeatureBitset &Features) {
298 return 1;
299}
300
301unsigned getMaxWavesPerEU(const FeatureBitset &Features) {
302 if (!Features.test(FeatureGCN))
303 return 8;
304 // FIXME: Need to take scratch memory into account.
305 return 10;
306}
307
308unsigned getMaxWavesPerEU(const FeatureBitset &Features,
309 unsigned FlatWorkGroupSize) {
310 return alignTo(getMaxWavesPerCU(Features, FlatWorkGroupSize),
311 getEUsPerCU(Features)) / getEUsPerCU(Features);
312}
313
314unsigned getMinFlatWorkGroupSize(const FeatureBitset &Features) {
315 return 1;
316}
317
318unsigned getMaxFlatWorkGroupSize(const FeatureBitset &Features) {
319 return 2048;
320}
321
322unsigned getWavesPerWorkGroup(const FeatureBitset &Features,
323 unsigned FlatWorkGroupSize) {
324 return alignTo(FlatWorkGroupSize, getWavefrontSize(Features)) /
325 getWavefrontSize(Features);
326}
327
328unsigned getSGPRAllocGranule(const FeatureBitset &Features) {
329 IsaVersion Version = getIsaVersion(Features);
330 if (Version.Major >= 8)
331 return 16;
332 return 8;
333}
334
335unsigned getSGPREncodingGranule(const FeatureBitset &Features) {
336 return 8;
337}
338
339unsigned getTotalNumSGPRs(const FeatureBitset &Features) {
340 IsaVersion Version = getIsaVersion(Features);
341 if (Version.Major >= 8)
342 return 800;
343 return 512;
344}
345
346unsigned getAddressableNumSGPRs(const FeatureBitset &Features) {
347 if (Features.test(FeatureSGPRInitBug))
348 return FIXED_NUM_SGPRS_FOR_INIT_BUG;
349
350 IsaVersion Version = getIsaVersion(Features);
351 if (Version.Major >= 8)
352 return 102;
353 return 104;
354}
355
356unsigned getMinNumSGPRs(const FeatureBitset &Features, unsigned WavesPerEU) {
Konstantin Zhuravlyovfd871372017-02-09 21:33:23 +0000357 assert(WavesPerEU != 0);
358
359 if (WavesPerEU >= getMaxWavesPerEU(Features))
360 return 0;
361 unsigned MinNumSGPRs =
362 alignDown(getTotalNumSGPRs(Features) / (WavesPerEU + 1),
363 getSGPRAllocGranule(Features)) + 1;
364 return std::min(MinNumSGPRs, getAddressableNumSGPRs(Features));
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000365}
366
367unsigned getMaxNumSGPRs(const FeatureBitset &Features, unsigned WavesPerEU,
368 bool Addressable) {
Konstantin Zhuravlyovfd871372017-02-09 21:33:23 +0000369 assert(WavesPerEU != 0);
370
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000371 IsaVersion Version = getIsaVersion(Features);
Konstantin Zhuravlyovfd871372017-02-09 21:33:23 +0000372 unsigned MaxNumSGPRs = alignDown(getTotalNumSGPRs(Features) / WavesPerEU,
373 getSGPRAllocGranule(Features));
374 unsigned AddressableNumSGPRs = getAddressableNumSGPRs(Features);
375 if (Version.Major >= 8 && !Addressable)
376 AddressableNumSGPRs = 112;
377 return std::min(MaxNumSGPRs, AddressableNumSGPRs);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000378}
379
380unsigned getVGPRAllocGranule(const FeatureBitset &Features) {
381 return 4;
382}
383
384unsigned getVGPREncodingGranule(const FeatureBitset &Features) {
385 return getVGPRAllocGranule(Features);
386}
387
388unsigned getTotalNumVGPRs(const FeatureBitset &Features) {
389 return 256;
390}
391
392unsigned getAddressableNumVGPRs(const FeatureBitset &Features) {
393 return getTotalNumVGPRs(Features);
394}
395
396unsigned getMinNumVGPRs(const FeatureBitset &Features, unsigned WavesPerEU) {
Konstantin Zhuravlyovfd871372017-02-09 21:33:23 +0000397 assert(WavesPerEU != 0);
398
399 if (WavesPerEU >= getMaxWavesPerEU(Features))
400 return 0;
401 unsigned MinNumVGPRs =
402 alignDown(getTotalNumVGPRs(Features) / (WavesPerEU + 1),
403 getVGPRAllocGranule(Features)) + 1;
404 return std::min(MinNumVGPRs, getAddressableNumVGPRs(Features));
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000405}
406
407unsigned getMaxNumVGPRs(const FeatureBitset &Features, unsigned WavesPerEU) {
Konstantin Zhuravlyovfd871372017-02-09 21:33:23 +0000408 assert(WavesPerEU != 0);
409
410 unsigned MaxNumVGPRs = alignDown(getTotalNumVGPRs(Features) / WavesPerEU,
411 getVGPRAllocGranule(Features));
412 unsigned AddressableNumVGPRs = getAddressableNumVGPRs(Features);
413 return std::min(MaxNumVGPRs, AddressableNumVGPRs);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000414}
415
Eugene Zelenkod96089b2017-02-14 00:33:36 +0000416} // end namespace IsaInfo
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000417
Tom Stellardff7416b2015-06-26 21:58:31 +0000418void initDefaultAMDKernelCodeT(amd_kernel_code_t &Header,
419 const FeatureBitset &Features) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000420 IsaInfo::IsaVersion ISA = IsaInfo::getIsaVersion(Features);
Tom Stellardff7416b2015-06-26 21:58:31 +0000421
422 memset(&Header, 0, sizeof(Header));
423
424 Header.amd_kernel_code_version_major = 1;
Konstantin Zhuravlyov61830652018-04-09 20:47:22 +0000425 Header.amd_kernel_code_version_minor = 2;
Tom Stellardff7416b2015-06-26 21:58:31 +0000426 Header.amd_machine_kind = 1; // AMD_MACHINE_KIND_AMDGPU
427 Header.amd_machine_version_major = ISA.Major;
428 Header.amd_machine_version_minor = ISA.Minor;
429 Header.amd_machine_version_stepping = ISA.Stepping;
430 Header.kernel_code_entry_byte_offset = sizeof(Header);
431 // wavefront_size is specified as a power of 2: 2^6 = 64 threads.
432 Header.wavefront_size = 6;
Matt Arsenault5d910192017-01-25 20:21:57 +0000433
434 // If the code object does not support indirect functions, then the value must
435 // be 0xffffffff.
436 Header.call_convention = -1;
437
Tom Stellardff7416b2015-06-26 21:58:31 +0000438 // These alignment values are specified in powers of two, so alignment =
439 // 2^n. The minimum alignment is 2^4 = 16.
440 Header.kernarg_segment_alignment = 4;
441 Header.group_segment_alignment = 4;
442 Header.private_segment_alignment = 4;
443}
444
Konstantin Zhuravlyov435151a2017-11-01 19:12:38 +0000445bool isGroupSegment(const GlobalValue *GV) {
446 return GV->getType()->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000447}
448
Konstantin Zhuravlyov435151a2017-11-01 19:12:38 +0000449bool isGlobalSegment(const GlobalValue *GV) {
450 return GV->getType()->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
Tom Stellard00f2f912015-12-02 19:47:57 +0000451}
452
Konstantin Zhuravlyov435151a2017-11-01 19:12:38 +0000453bool isReadOnlySegment(const GlobalValue *GV) {
Matt Arsenault923712b2018-02-09 16:57:57 +0000454 return GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS ||
455 GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT;
Tom Stellard00f2f912015-12-02 19:47:57 +0000456}
457
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +0000458bool shouldEmitConstantsToTextSection(const Triple &TT) {
459 return TT.getOS() != Triple::AMDHSA;
460}
461
Matt Arsenault83002722016-05-12 02:45:18 +0000462int getIntegerAttribute(const Function &F, StringRef Name, int Default) {
Marek Olsakfccabaf2016-01-13 11:45:36 +0000463 Attribute A = F.getFnAttribute(Name);
Matt Arsenault83002722016-05-12 02:45:18 +0000464 int Result = Default;
Tom Stellardac00eb52015-12-15 16:26:16 +0000465
466 if (A.isStringAttribute()) {
467 StringRef Str = A.getValueAsString();
Marek Olsakfccabaf2016-01-13 11:45:36 +0000468 if (Str.getAsInteger(0, Result)) {
Tom Stellardac00eb52015-12-15 16:26:16 +0000469 LLVMContext &Ctx = F.getContext();
Matt Arsenault83002722016-05-12 02:45:18 +0000470 Ctx.emitError("can't parse integer attribute " + Name);
Tom Stellardac00eb52015-12-15 16:26:16 +0000471 }
472 }
Matt Arsenault83002722016-05-12 02:45:18 +0000473
Marek Olsakfccabaf2016-01-13 11:45:36 +0000474 return Result;
475}
476
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000477std::pair<int, int> getIntegerPairAttribute(const Function &F,
478 StringRef Name,
479 std::pair<int, int> Default,
480 bool OnlyFirstRequired) {
481 Attribute A = F.getFnAttribute(Name);
482 if (!A.isStringAttribute())
483 return Default;
484
485 LLVMContext &Ctx = F.getContext();
486 std::pair<int, int> Ints = Default;
487 std::pair<StringRef, StringRef> Strs = A.getValueAsString().split(',');
488 if (Strs.first.trim().getAsInteger(0, Ints.first)) {
489 Ctx.emitError("can't parse first integer attribute " + Name);
490 return Default;
491 }
492 if (Strs.second.trim().getAsInteger(0, Ints.second)) {
Eugene Zelenkod96089b2017-02-14 00:33:36 +0000493 if (!OnlyFirstRequired || !Strs.second.trim().empty()) {
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000494 Ctx.emitError("can't parse second integer attribute " + Name);
495 return Default;
496 }
497 }
498
499 return Ints;
Tom Stellard79a1fd72016-04-14 16:27:07 +0000500}
501
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000502unsigned getVmcntBitMask(const IsaInfo::IsaVersion &Version) {
Matt Arsenaulte823d922017-02-18 18:29:53 +0000503 unsigned VmcntLo = (1 << getVmcntBitWidthLo()) - 1;
504 if (Version.Major < 9)
505 return VmcntLo;
506
507 unsigned VmcntHi = ((1 << getVmcntBitWidthHi()) - 1) << getVmcntBitWidthLo();
508 return VmcntLo | VmcntHi;
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000509}
510
511unsigned getExpcntBitMask(const IsaInfo::IsaVersion &Version) {
512 return (1 << getExpcntBitWidth()) - 1;
513}
514
515unsigned getLgkmcntBitMask(const IsaInfo::IsaVersion &Version) {
516 return (1 << getLgkmcntBitWidth()) - 1;
517}
518
519unsigned getWaitcntBitMask(const IsaInfo::IsaVersion &Version) {
Matt Arsenaulte823d922017-02-18 18:29:53 +0000520 unsigned VmcntLo = getBitMask(getVmcntBitShiftLo(), getVmcntBitWidthLo());
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000521 unsigned Expcnt = getBitMask(getExpcntBitShift(), getExpcntBitWidth());
522 unsigned Lgkmcnt = getBitMask(getLgkmcntBitShift(), getLgkmcntBitWidth());
Matt Arsenaulte823d922017-02-18 18:29:53 +0000523 unsigned Waitcnt = VmcntLo | Expcnt | Lgkmcnt;
524 if (Version.Major < 9)
525 return Waitcnt;
526
527 unsigned VmcntHi = getBitMask(getVmcntBitShiftHi(), getVmcntBitWidthHi());
528 return Waitcnt | VmcntHi;
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +0000529}
530
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000531unsigned decodeVmcnt(const IsaInfo::IsaVersion &Version, unsigned Waitcnt) {
Matt Arsenaulte823d922017-02-18 18:29:53 +0000532 unsigned VmcntLo =
533 unpackBits(Waitcnt, getVmcntBitShiftLo(), getVmcntBitWidthLo());
534 if (Version.Major < 9)
535 return VmcntLo;
536
537 unsigned VmcntHi =
538 unpackBits(Waitcnt, getVmcntBitShiftHi(), getVmcntBitWidthHi());
539 VmcntHi <<= getVmcntBitWidthLo();
540 return VmcntLo | VmcntHi;
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +0000541}
542
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000543unsigned decodeExpcnt(const IsaInfo::IsaVersion &Version, unsigned Waitcnt) {
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000544 return unpackBits(Waitcnt, getExpcntBitShift(), getExpcntBitWidth());
545}
546
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000547unsigned decodeLgkmcnt(const IsaInfo::IsaVersion &Version, unsigned Waitcnt) {
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000548 return unpackBits(Waitcnt, getLgkmcntBitShift(), getLgkmcntBitWidth());
549}
550
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000551void decodeWaitcnt(const IsaInfo::IsaVersion &Version, unsigned Waitcnt,
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000552 unsigned &Vmcnt, unsigned &Expcnt, unsigned &Lgkmcnt) {
553 Vmcnt = decodeVmcnt(Version, Waitcnt);
554 Expcnt = decodeExpcnt(Version, Waitcnt);
555 Lgkmcnt = decodeLgkmcnt(Version, Waitcnt);
556}
557
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000558unsigned encodeVmcnt(const IsaInfo::IsaVersion &Version, unsigned Waitcnt,
559 unsigned Vmcnt) {
Matt Arsenaulte823d922017-02-18 18:29:53 +0000560 Waitcnt =
561 packBits(Vmcnt, Waitcnt, getVmcntBitShiftLo(), getVmcntBitWidthLo());
562 if (Version.Major < 9)
563 return Waitcnt;
564
565 Vmcnt >>= getVmcntBitWidthLo();
566 return packBits(Vmcnt, Waitcnt, getVmcntBitShiftHi(), getVmcntBitWidthHi());
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000567}
568
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000569unsigned encodeExpcnt(const IsaInfo::IsaVersion &Version, unsigned Waitcnt,
570 unsigned Expcnt) {
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000571 return packBits(Expcnt, Waitcnt, getExpcntBitShift(), getExpcntBitWidth());
572}
573
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000574unsigned encodeLgkmcnt(const IsaInfo::IsaVersion &Version, unsigned Waitcnt,
575 unsigned Lgkmcnt) {
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000576 return packBits(Lgkmcnt, Waitcnt, getLgkmcntBitShift(), getLgkmcntBitWidth());
577}
578
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000579unsigned encodeWaitcnt(const IsaInfo::IsaVersion &Version,
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000580 unsigned Vmcnt, unsigned Expcnt, unsigned Lgkmcnt) {
Konstantin Zhuravlyov31dbb032017-01-06 17:23:21 +0000581 unsigned Waitcnt = getWaitcntBitMask(Version);
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000582 Waitcnt = encodeVmcnt(Version, Waitcnt, Vmcnt);
583 Waitcnt = encodeExpcnt(Version, Waitcnt, Expcnt);
584 Waitcnt = encodeLgkmcnt(Version, Waitcnt, Lgkmcnt);
585 return Waitcnt;
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +0000586}
587
Marek Olsakfccabaf2016-01-13 11:45:36 +0000588unsigned getInitialPSInputAddr(const Function &F) {
589 return getIntegerAttribute(F, "InitialPSInputAddr", 0);
Tom Stellardac00eb52015-12-15 16:26:16 +0000590}
591
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000592bool isShader(CallingConv::ID cc) {
593 switch(cc) {
594 case CallingConv::AMDGPU_VS:
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000595 case CallingConv::AMDGPU_LS:
Marek Olsaka302a7362017-05-02 15:41:10 +0000596 case CallingConv::AMDGPU_HS:
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000597 case CallingConv::AMDGPU_ES:
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000598 case CallingConv::AMDGPU_GS:
599 case CallingConv::AMDGPU_PS:
600 case CallingConv::AMDGPU_CS:
601 return true;
602 default:
603 return false;
604 }
605}
606
607bool isCompute(CallingConv::ID cc) {
608 return !isShader(cc) || cc == CallingConv::AMDGPU_CS;
609}
610
Matt Arsenaulte622dc32017-04-11 22:29:24 +0000611bool isEntryFunctionCC(CallingConv::ID CC) {
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000612 switch (CC) {
613 case CallingConv::AMDGPU_KERNEL:
614 case CallingConv::SPIR_KERNEL:
615 case CallingConv::AMDGPU_VS:
616 case CallingConv::AMDGPU_GS:
617 case CallingConv::AMDGPU_PS:
618 case CallingConv::AMDGPU_CS:
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000619 case CallingConv::AMDGPU_ES:
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000620 case CallingConv::AMDGPU_HS:
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000621 case CallingConv::AMDGPU_LS:
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000622 return true;
623 default:
624 return false;
625 }
Matt Arsenaulte622dc32017-04-11 22:29:24 +0000626}
627
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000628bool hasXNACK(const MCSubtargetInfo &STI) {
629 return STI.getFeatureBits()[AMDGPU::FeatureXNACK];
630}
631
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000632bool hasMIMG_R128(const MCSubtargetInfo &STI) {
633 return STI.getFeatureBits()[AMDGPU::FeatureMIMG_R128];
634}
635
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000636bool hasPackedD16(const MCSubtargetInfo &STI) {
637 return !STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem];
638}
639
Tom Stellard2b65ed32015-12-21 18:44:27 +0000640bool isSI(const MCSubtargetInfo &STI) {
641 return STI.getFeatureBits()[AMDGPU::FeatureSouthernIslands];
642}
643
644bool isCI(const MCSubtargetInfo &STI) {
645 return STI.getFeatureBits()[AMDGPU::FeatureSeaIslands];
646}
647
648bool isVI(const MCSubtargetInfo &STI) {
649 return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
650}
651
Sam Koltonf7659d712017-05-23 10:08:55 +0000652bool isGFX9(const MCSubtargetInfo &STI) {
653 return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
654}
655
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000656bool isGCN3Encoding(const MCSubtargetInfo &STI) {
657 return STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding];
658}
659
Sam Koltonf7659d712017-05-23 10:08:55 +0000660bool isSGPR(unsigned Reg, const MCRegisterInfo* TRI) {
661 const MCRegisterClass SGPRClass = TRI->getRegClass(AMDGPU::SReg_32RegClassID);
662 const unsigned FirstSubReg = TRI->getSubReg(Reg, 1);
663 return SGPRClass.contains(FirstSubReg != 0 ? FirstSubReg : Reg) ||
664 Reg == AMDGPU::SCC;
665}
666
Dmitry Preobrazhenskydc4ac822017-06-21 14:41:34 +0000667bool isRegIntersect(unsigned Reg0, unsigned Reg1, const MCRegisterInfo* TRI) {
Dmitry Preobrazhensky00deef82017-07-18 11:14:02 +0000668 for (MCRegAliasIterator R(Reg0, TRI, true); R.isValid(); ++R) {
669 if (*R == Reg1) return true;
Dmitry Preobrazhenskydc4ac822017-06-21 14:41:34 +0000670 }
Dmitry Preobrazhenskydc4ac822017-06-21 14:41:34 +0000671 return false;
672}
673
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000674#define MAP_REG2REG \
675 using namespace AMDGPU; \
676 switch(Reg) { \
677 default: return Reg; \
678 CASE_CI_VI(FLAT_SCR) \
679 CASE_CI_VI(FLAT_SCR_LO) \
680 CASE_CI_VI(FLAT_SCR_HI) \
681 CASE_VI_GFX9(TTMP0) \
682 CASE_VI_GFX9(TTMP1) \
683 CASE_VI_GFX9(TTMP2) \
684 CASE_VI_GFX9(TTMP3) \
685 CASE_VI_GFX9(TTMP4) \
686 CASE_VI_GFX9(TTMP5) \
687 CASE_VI_GFX9(TTMP6) \
688 CASE_VI_GFX9(TTMP7) \
689 CASE_VI_GFX9(TTMP8) \
690 CASE_VI_GFX9(TTMP9) \
691 CASE_VI_GFX9(TTMP10) \
692 CASE_VI_GFX9(TTMP11) \
693 CASE_VI_GFX9(TTMP12) \
694 CASE_VI_GFX9(TTMP13) \
695 CASE_VI_GFX9(TTMP14) \
696 CASE_VI_GFX9(TTMP15) \
697 CASE_VI_GFX9(TTMP0_TTMP1) \
698 CASE_VI_GFX9(TTMP2_TTMP3) \
699 CASE_VI_GFX9(TTMP4_TTMP5) \
700 CASE_VI_GFX9(TTMP6_TTMP7) \
701 CASE_VI_GFX9(TTMP8_TTMP9) \
702 CASE_VI_GFX9(TTMP10_TTMP11) \
703 CASE_VI_GFX9(TTMP12_TTMP13) \
704 CASE_VI_GFX9(TTMP14_TTMP15) \
705 CASE_VI_GFX9(TTMP0_TTMP1_TTMP2_TTMP3) \
706 CASE_VI_GFX9(TTMP4_TTMP5_TTMP6_TTMP7) \
707 CASE_VI_GFX9(TTMP8_TTMP9_TTMP10_TTMP11) \
708 CASE_VI_GFX9(TTMP12_TTMP13_TTMP14_TTMP15) \
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000709 CASE_VI_GFX9(TTMP0_TTMP1_TTMP2_TTMP3_TTMP4_TTMP5_TTMP6_TTMP7) \
710 CASE_VI_GFX9(TTMP4_TTMP5_TTMP6_TTMP7_TTMP8_TTMP9_TTMP10_TTMP11) \
711 CASE_VI_GFX9(TTMP8_TTMP9_TTMP10_TTMP11_TTMP12_TTMP13_TTMP14_TTMP15) \
712 CASE_VI_GFX9(TTMP0_TTMP1_TTMP2_TTMP3_TTMP4_TTMP5_TTMP6_TTMP7_TTMP8_TTMP9_TTMP10_TTMP11_TTMP12_TTMP13_TTMP14_TTMP15) \
Tom Stellard2b65ed32015-12-21 18:44:27 +0000713 }
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000714
715#define CASE_CI_VI(node) \
716 assert(!isSI(STI)); \
717 case node: return isCI(STI) ? node##_ci : node##_vi;
718
719#define CASE_VI_GFX9(node) \
720 case node: return isGFX9(STI) ? node##_gfx9 : node##_vi;
721
722unsigned getMCReg(unsigned Reg, const MCSubtargetInfo &STI) {
723 MAP_REG2REG
Tom Stellard2b65ed32015-12-21 18:44:27 +0000724}
725
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000726#undef CASE_CI_VI
727#undef CASE_VI_GFX9
728
729#define CASE_CI_VI(node) case node##_ci: case node##_vi: return node;
730#define CASE_VI_GFX9(node) case node##_vi: case node##_gfx9: return node;
731
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +0000732unsigned mc2PseudoReg(unsigned Reg) {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000733 MAP_REG2REG
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +0000734}
735
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000736#undef CASE_CI_VI
737#undef CASE_VI_GFX9
738#undef MAP_REG2REG
739
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000740bool isSISrcOperand(const MCInstrDesc &Desc, unsigned OpNo) {
Artem Tamazov43b61562017-02-03 12:47:30 +0000741 assert(OpNo < Desc.NumOperands);
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000742 unsigned OpType = Desc.OpInfo[OpNo].OperandType;
Matt Arsenault4bd72362016-12-10 00:39:12 +0000743 return OpType >= AMDGPU::OPERAND_SRC_FIRST &&
744 OpType <= AMDGPU::OPERAND_SRC_LAST;
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000745}
746
747bool isSISrcFPOperand(const MCInstrDesc &Desc, unsigned OpNo) {
Artem Tamazov43b61562017-02-03 12:47:30 +0000748 assert(OpNo < Desc.NumOperands);
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000749 unsigned OpType = Desc.OpInfo[OpNo].OperandType;
Matt Arsenault4bd72362016-12-10 00:39:12 +0000750 switch (OpType) {
751 case AMDGPU::OPERAND_REG_IMM_FP32:
752 case AMDGPU::OPERAND_REG_IMM_FP64:
753 case AMDGPU::OPERAND_REG_IMM_FP16:
754 case AMDGPU::OPERAND_REG_INLINE_C_FP32:
755 case AMDGPU::OPERAND_REG_INLINE_C_FP64:
756 case AMDGPU::OPERAND_REG_INLINE_C_FP16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000757 case AMDGPU::OPERAND_REG_INLINE_C_V2FP16:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000758 return true;
759 default:
760 return false;
761 }
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000762}
763
764bool isSISrcInlinableOperand(const MCInstrDesc &Desc, unsigned OpNo) {
Artem Tamazov43b61562017-02-03 12:47:30 +0000765 assert(OpNo < Desc.NumOperands);
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000766 unsigned OpType = Desc.OpInfo[OpNo].OperandType;
Matt Arsenault4bd72362016-12-10 00:39:12 +0000767 return OpType >= AMDGPU::OPERAND_REG_INLINE_C_FIRST &&
768 OpType <= AMDGPU::OPERAND_REG_INLINE_C_LAST;
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000769}
770
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +0000771// Avoid using MCRegisterClass::getSize, since that function will go away
772// (move from MC* level to Target* level). Return size in bits.
Tom Stellardb133fbb2016-10-27 23:05:31 +0000773unsigned getRegBitWidth(unsigned RCID) {
774 switch (RCID) {
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +0000775 case AMDGPU::SGPR_32RegClassID:
776 case AMDGPU::VGPR_32RegClassID:
777 case AMDGPU::VS_32RegClassID:
778 case AMDGPU::SReg_32RegClassID:
779 case AMDGPU::SReg_32_XM0RegClassID:
780 return 32;
781 case AMDGPU::SGPR_64RegClassID:
782 case AMDGPU::VS_64RegClassID:
783 case AMDGPU::SReg_64RegClassID:
784 case AMDGPU::VReg_64RegClassID:
785 return 64;
786 case AMDGPU::VReg_96RegClassID:
787 return 96;
788 case AMDGPU::SGPR_128RegClassID:
789 case AMDGPU::SReg_128RegClassID:
790 case AMDGPU::VReg_128RegClassID:
791 return 128;
792 case AMDGPU::SReg_256RegClassID:
793 case AMDGPU::VReg_256RegClassID:
794 return 256;
795 case AMDGPU::SReg_512RegClassID:
796 case AMDGPU::VReg_512RegClassID:
797 return 512;
798 default:
799 llvm_unreachable("Unexpected register class");
800 }
801}
802
Tom Stellardb133fbb2016-10-27 23:05:31 +0000803unsigned getRegBitWidth(const MCRegisterClass &RC) {
804 return getRegBitWidth(RC.getID());
805}
806
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000807unsigned getRegOperandSize(const MCRegisterInfo *MRI, const MCInstrDesc &Desc,
808 unsigned OpNo) {
Artem Tamazov43b61562017-02-03 12:47:30 +0000809 assert(OpNo < Desc.NumOperands);
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +0000810 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
811 return getRegBitWidth(MRI->getRegClass(RCID)) / 8;
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000812}
813
Matt Arsenault26faed32016-12-05 22:26:17 +0000814bool isInlinableLiteral64(int64_t Literal, bool HasInv2Pi) {
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000815 if (Literal >= -16 && Literal <= 64)
816 return true;
817
Matt Arsenault26faed32016-12-05 22:26:17 +0000818 uint64_t Val = static_cast<uint64_t>(Literal);
819 return (Val == DoubleToBits(0.0)) ||
820 (Val == DoubleToBits(1.0)) ||
821 (Val == DoubleToBits(-1.0)) ||
822 (Val == DoubleToBits(0.5)) ||
823 (Val == DoubleToBits(-0.5)) ||
824 (Val == DoubleToBits(2.0)) ||
825 (Val == DoubleToBits(-2.0)) ||
826 (Val == DoubleToBits(4.0)) ||
827 (Val == DoubleToBits(-4.0)) ||
828 (Val == 0x3fc45f306dc9c882 && HasInv2Pi);
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000829}
830
Matt Arsenault26faed32016-12-05 22:26:17 +0000831bool isInlinableLiteral32(int32_t Literal, bool HasInv2Pi) {
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000832 if (Literal >= -16 && Literal <= 64)
833 return true;
834
Matt Arsenault4bd72362016-12-10 00:39:12 +0000835 // The actual type of the operand does not seem to matter as long
836 // as the bits match one of the inline immediate values. For example:
837 //
838 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
839 // so it is a legal inline immediate.
840 //
841 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
842 // floating-point, so it is a legal inline immediate.
843
Matt Arsenault26faed32016-12-05 22:26:17 +0000844 uint32_t Val = static_cast<uint32_t>(Literal);
845 return (Val == FloatToBits(0.0f)) ||
846 (Val == FloatToBits(1.0f)) ||
847 (Val == FloatToBits(-1.0f)) ||
848 (Val == FloatToBits(0.5f)) ||
849 (Val == FloatToBits(-0.5f)) ||
850 (Val == FloatToBits(2.0f)) ||
851 (Val == FloatToBits(-2.0f)) ||
852 (Val == FloatToBits(4.0f)) ||
853 (Val == FloatToBits(-4.0f)) ||
854 (Val == 0x3e22f983 && HasInv2Pi);
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000855}
856
Matt Arsenault4bd72362016-12-10 00:39:12 +0000857bool isInlinableLiteral16(int16_t Literal, bool HasInv2Pi) {
Sam Kolton9dffada2017-01-17 15:26:02 +0000858 if (!HasInv2Pi)
859 return false;
Matt Arsenault4bd72362016-12-10 00:39:12 +0000860
861 if (Literal >= -16 && Literal <= 64)
862 return true;
863
864 uint16_t Val = static_cast<uint16_t>(Literal);
865 return Val == 0x3C00 || // 1.0
866 Val == 0xBC00 || // -1.0
867 Val == 0x3800 || // 0.5
868 Val == 0xB800 || // -0.5
869 Val == 0x4000 || // 2.0
870 Val == 0xC000 || // -2.0
871 Val == 0x4400 || // 4.0
872 Val == 0xC400 || // -4.0
873 Val == 0x3118; // 1/2pi
874}
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000875
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000876bool isInlinableLiteralV216(int32_t Literal, bool HasInv2Pi) {
877 assert(HasInv2Pi);
878
879 int16_t Lo16 = static_cast<int16_t>(Literal);
880 int16_t Hi16 = static_cast<int16_t>(Literal >> 16);
881 return Lo16 == Hi16 && isInlinableLiteral16(Lo16, HasInv2Pi);
882}
883
Matt Arsenault894e53d2017-07-26 20:39:42 +0000884bool isArgPassedInSGPR(const Argument *A) {
885 const Function *F = A->getParent();
886
887 // Arguments to compute shaders are never a source of divergence.
888 CallingConv::ID CC = F->getCallingConv();
889 switch (CC) {
890 case CallingConv::AMDGPU_KERNEL:
891 case CallingConv::SPIR_KERNEL:
892 return true;
893 case CallingConv::AMDGPU_VS:
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000894 case CallingConv::AMDGPU_LS:
Matt Arsenault894e53d2017-07-26 20:39:42 +0000895 case CallingConv::AMDGPU_HS:
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000896 case CallingConv::AMDGPU_ES:
Matt Arsenault894e53d2017-07-26 20:39:42 +0000897 case CallingConv::AMDGPU_GS:
898 case CallingConv::AMDGPU_PS:
899 case CallingConv::AMDGPU_CS:
900 // For non-compute shaders, SGPR inputs are marked with either inreg or byval.
901 // Everything else is in VGPRs.
902 return F->getAttributes().hasParamAttribute(A->getArgNo(), Attribute::InReg) ||
903 F->getAttributes().hasParamAttribute(A->getArgNo(), Attribute::ByVal);
904 default:
905 // TODO: Should calls support inreg for SGPR inputs?
906 return false;
907 }
908}
909
Tom Stellard08efb7e2017-01-27 18:41:14 +0000910int64_t getSMRDEncodedOffset(const MCSubtargetInfo &ST, int64_t ByteOffset) {
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000911 if (isGCN3Encoding(ST))
912 return ByteOffset;
913 return ByteOffset >> 2;
Tom Stellard08efb7e2017-01-27 18:41:14 +0000914}
915
916bool isLegalSMRDImmOffset(const MCSubtargetInfo &ST, int64_t ByteOffset) {
917 int64_t EncodedOffset = getSMRDEncodedOffset(ST, ByteOffset);
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000918 return isGCN3Encoding(ST) ?
919 isUInt<20>(EncodedOffset) : isUInt<8>(EncodedOffset);
Tom Stellard08efb7e2017-01-27 18:41:14 +0000920}
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000921
Eugene Zelenkod96089b2017-02-14 00:33:36 +0000922} // end namespace AMDGPU
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000923
Eugene Zelenkod96089b2017-02-14 00:33:36 +0000924} // end namespace llvm
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000925
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000926namespace llvm {
927namespace AMDGPU {
928
929AMDGPUAS getAMDGPUAS(Triple T) {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000930 AMDGPUAS AS;
Yaxun Liu2a22c5d2018-02-02 16:07:16 +0000931 AS.FLAT_ADDRESS = 0;
932 AS.PRIVATE_ADDRESS = 5;
Yaxun Liu0124b542018-02-13 18:00:25 +0000933 AS.REGION_ADDRESS = 2;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000934 return AS;
935}
936
937AMDGPUAS getAMDGPUAS(const TargetMachine &M) {
938 return getAMDGPUAS(M.getTargetTriple());
939}
940
941AMDGPUAS getAMDGPUAS(const Module &M) {
942 return getAMDGPUAS(Triple(M.getTargetTriple()));
943}
Alexander Timofeev2e5eece2018-03-05 15:12:21 +0000944
Nicolai Haehnle4254d452018-04-01 17:09:14 +0000945namespace {
946
947struct SourceOfDivergence {
948 unsigned Intr;
949};
950const SourceOfDivergence *lookupSourceOfDivergenceByIntr(unsigned Intr);
951
952#define GET_SOURCEOFDIVERGENCE_IMPL
953#include "AMDGPUGenSearchableTables.inc"
954
955} // end anonymous namespace
956
Alexander Timofeev2e5eece2018-03-05 15:12:21 +0000957bool isIntrinsicSourceOfDivergence(unsigned IntrID) {
Nicolai Haehnle4254d452018-04-01 17:09:14 +0000958 return lookupSourceOfDivergenceByIntr(IntrID);
Alexander Timofeev2e5eece2018-03-05 15:12:21 +0000959}
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000960} // namespace AMDGPU
961} // namespace llvm