blob: 32088f3183642fca3516784c16e9791b47d9ecb5 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- HexagonInstrInfo.cpp - Hexagon Instruction Information ------------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Hexagon implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Tony Linthicum1213a7a2011-12-12 21:14:40 +000014#include "HexagonInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "Hexagon.h"
Craig Topperb25fda92012-03-17 18:46:09 +000016#include "HexagonRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000017#include "HexagonSubtarget.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000018#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/SmallVector.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000020#include "llvm/CodeGen/DFAPacketizer.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000023#include "llvm/CodeGen/MachineMemOperand.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000025#include "llvm/CodeGen/PseudoSourceValue.h"
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000026#include "llvm/MC/MCAsmInfo.h"
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +000027#include "llvm/Support/CommandLine.h"
Jyotsna Verma5ed51812013-05-01 21:37:34 +000028#include "llvm/Support/Debug.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000029#include "llvm/Support/MathExtras.h"
Reid Kleckner1c76f1552013-05-03 00:54:56 +000030#include "llvm/Support/raw_ostream.h"
Krzysztof Parzyszekaa935752015-11-24 15:11:13 +000031#include <cctype>
Tony Linthicum1213a7a2011-12-12 21:14:40 +000032
Tony Linthicum1213a7a2011-12-12 21:14:40 +000033using namespace llvm;
34
Chandler Carruthe96dd892014-04-21 22:55:11 +000035#define DEBUG_TYPE "hexagon-instrinfo"
36
Chandler Carruthd174b722014-04-22 02:03:14 +000037#define GET_INSTRINFO_CTOR_DTOR
38#define GET_INSTRMAP_INFO
39#include "HexagonGenInstrInfo.inc"
40#include "HexagonGenDFAPacketizer.inc"
41
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000042using namespace llvm;
43
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000044cl::opt<bool> ScheduleInlineAsm("hexagon-sched-inline-asm", cl::Hidden,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000045 cl::init(false), cl::desc("Do not consider inline-asm a scheduling/"
46 "packetization boundary."));
47
48static cl::opt<bool> EnableBranchPrediction("hexagon-enable-branch-prediction",
49 cl::Hidden, cl::init(true), cl::desc("Enable branch prediction"));
50
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000051static cl::opt<bool> DisableNVSchedule("disable-hexagon-nv-schedule",
52 cl::Hidden, cl::ZeroOrMore, cl::init(false),
53 cl::desc("Disable schedule adjustment for new value stores."));
54
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000055static cl::opt<bool> EnableTimingClassLatency(
56 "enable-timing-class-latency", cl::Hidden, cl::init(false),
57 cl::desc("Enable timing class latency"));
58
59static cl::opt<bool> EnableALUForwarding(
60 "enable-alu-forwarding", cl::Hidden, cl::init(true),
61 cl::desc("Enable vec alu forwarding"));
62
63static cl::opt<bool> EnableACCForwarding(
64 "enable-acc-forwarding", cl::Hidden, cl::init(true),
65 cl::desc("Enable vec acc forwarding"));
66
67static cl::opt<bool> BranchRelaxAsmLarge("branch-relax-asm-large",
68 cl::init(true), cl::Hidden, cl::ZeroOrMore, cl::desc("branch relax asm"));
69
Tony Linthicum1213a7a2011-12-12 21:14:40 +000070///
71/// Constants for Hexagon instructions.
72///
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000073const int Hexagon_MEMV_OFFSET_MAX_128B = 2047; // #s7
74const int Hexagon_MEMV_OFFSET_MIN_128B = -2048; // #s7
75const int Hexagon_MEMV_OFFSET_MAX = 1023; // #s6
76const int Hexagon_MEMV_OFFSET_MIN = -1024; // #s6
Tony Linthicum1213a7a2011-12-12 21:14:40 +000077const int Hexagon_MEMW_OFFSET_MAX = 4095;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000078const int Hexagon_MEMW_OFFSET_MIN = -4096;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000079const int Hexagon_MEMD_OFFSET_MAX = 8191;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000080const int Hexagon_MEMD_OFFSET_MIN = -8192;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000081const int Hexagon_MEMH_OFFSET_MAX = 2047;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000082const int Hexagon_MEMH_OFFSET_MIN = -2048;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000083const int Hexagon_MEMB_OFFSET_MAX = 1023;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000084const int Hexagon_MEMB_OFFSET_MIN = -1024;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000085const int Hexagon_ADDI_OFFSET_MAX = 32767;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000086const int Hexagon_ADDI_OFFSET_MIN = -32768;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000087const int Hexagon_MEMD_AUTOINC_MAX = 56;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000088const int Hexagon_MEMD_AUTOINC_MIN = -64;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000089const int Hexagon_MEMW_AUTOINC_MAX = 28;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000090const int Hexagon_MEMW_AUTOINC_MIN = -32;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000091const int Hexagon_MEMH_AUTOINC_MAX = 14;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000092const int Hexagon_MEMH_AUTOINC_MIN = -16;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000093const int Hexagon_MEMB_AUTOINC_MAX = 7;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000094const int Hexagon_MEMB_AUTOINC_MIN = -8;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000095const int Hexagon_MEMV_AUTOINC_MAX = 192;
96const int Hexagon_MEMV_AUTOINC_MIN = -256;
97const int Hexagon_MEMV_AUTOINC_MAX_128B = 384;
98const int Hexagon_MEMV_AUTOINC_MIN_128B = -512;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000099
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +0000100// Pin the vtable to this file.
101void HexagonInstrInfo::anchor() {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000102
103HexagonInstrInfo::HexagonInstrInfo(HexagonSubtarget &ST)
Eric Christopherc4d31402015-03-10 23:45:55 +0000104 : HexagonGenInstrInfo(Hexagon::ADJCALLSTACKDOWN, Hexagon::ADJCALLSTACKUP),
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000105 RI() {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000106
107
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000108static bool isIntRegForSubInst(unsigned Reg) {
109 return (Reg >= Hexagon::R0 && Reg <= Hexagon::R7) ||
110 (Reg >= Hexagon::R16 && Reg <= Hexagon::R23);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000111}
112
113
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000114static bool isDblRegForSubInst(unsigned Reg, const HexagonRegisterInfo &HRI) {
115 return isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::subreg_loreg)) &&
116 isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::subreg_hireg));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000117}
118
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000119
120/// Calculate number of instructions excluding the debug instructions.
121static unsigned nonDbgMICount(MachineBasicBlock::const_instr_iterator MIB,
122 MachineBasicBlock::const_instr_iterator MIE) {
123 unsigned Count = 0;
124 for (; MIB != MIE; ++MIB) {
125 if (!MIB->isDebugValue())
126 ++Count;
127 }
128 return Count;
129}
130
131
132/// Find the hardware loop instruction used to set-up the specified loop.
133/// On Hexagon, we have two instructions used to set-up the hardware loop
134/// (LOOP0, LOOP1) with corresponding endloop (ENDLOOP0, ENDLOOP1) instructions
135/// to indicate the end of a loop.
136static MachineInstr *findLoopInstr(MachineBasicBlock *BB, int EndLoopOp,
137 SmallPtrSet<MachineBasicBlock *, 8> &Visited) {
Brendon Cahoondf43e682015-05-08 16:16:29 +0000138 int LOOPi;
139 int LOOPr;
140 if (EndLoopOp == Hexagon::ENDLOOP0) {
141 LOOPi = Hexagon::J2_loop0i;
142 LOOPr = Hexagon::J2_loop0r;
143 } else { // EndLoopOp == Hexagon::EndLOOP1
144 LOOPi = Hexagon::J2_loop1i;
145 LOOPr = Hexagon::J2_loop1r;
146 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000147
Brendon Cahoondf43e682015-05-08 16:16:29 +0000148 // The loop set-up instruction will be in a predecessor block
149 for (MachineBasicBlock::pred_iterator PB = BB->pred_begin(),
150 PE = BB->pred_end(); PB != PE; ++PB) {
151 // If this has been visited, already skip it.
152 if (!Visited.insert(*PB).second)
153 continue;
154 if (*PB == BB)
155 continue;
156 for (MachineBasicBlock::reverse_instr_iterator I = (*PB)->instr_rbegin(),
157 E = (*PB)->instr_rend(); I != E; ++I) {
158 int Opc = I->getOpcode();
159 if (Opc == LOOPi || Opc == LOOPr)
160 return &*I;
161 // We've reached a different loop, which means the loop0 has been removed.
162 if (Opc == EndLoopOp)
163 return 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000164 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000165 // Check the predecessors for the LOOP instruction.
166 MachineInstr *loop = findLoopInstr(*PB, EndLoopOp, Visited);
167 if (loop)
168 return loop;
169 }
170 return 0;
171}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000172
Brendon Cahoondf43e682015-05-08 16:16:29 +0000173
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000174/// Gather register def/uses from MI.
175/// This treats possible (predicated) defs as actually happening ones
176/// (conservatively).
177static inline void parseOperands(const MachineInstr *MI,
178 SmallVector<unsigned, 4> &Defs, SmallVector<unsigned, 8> &Uses) {
179 Defs.clear();
180 Uses.clear();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000181
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000182 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
183 const MachineOperand &MO = MI->getOperand(i);
Brendon Cahoondf43e682015-05-08 16:16:29 +0000184
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000185 if (!MO.isReg())
186 continue;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000187
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000188 unsigned Reg = MO.getReg();
189 if (!Reg)
190 continue;
191
192 if (MO.isUse())
193 Uses.push_back(MO.getReg());
194
195 if (MO.isDef())
196 Defs.push_back(MO.getReg());
197 }
198}
199
200
201// Position dependent, so check twice for swap.
202static bool isDuplexPairMatch(unsigned Ga, unsigned Gb) {
203 switch (Ga) {
204 case HexagonII::HSIG_None:
205 default:
206 return false;
207 case HexagonII::HSIG_L1:
208 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_A);
209 case HexagonII::HSIG_L2:
210 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
211 Gb == HexagonII::HSIG_A);
212 case HexagonII::HSIG_S1:
213 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
214 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_A);
215 case HexagonII::HSIG_S2:
216 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
217 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_S2 ||
218 Gb == HexagonII::HSIG_A);
219 case HexagonII::HSIG_A:
220 return (Gb == HexagonII::HSIG_A);
221 case HexagonII::HSIG_Compound:
222 return (Gb == HexagonII::HSIG_Compound);
223 }
224 return false;
225}
226
227
228
229/// isLoadFromStackSlot - If the specified machine instruction is a direct
230/// load from a stack slot, return the virtual or physical register number of
231/// the destination along with the FrameIndex of the loaded stack slot. If
232/// not, return 0. This predicate must return 0 if the instruction has
233/// any side effects other than loading from the stack slot.
234unsigned HexagonInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
235 int &FrameIndex) const {
236 switch (MI->getOpcode()) {
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000237 default:
238 break;
239 case Hexagon::L2_loadrb_io:
240 case Hexagon::L2_loadrub_io:
241 case Hexagon::L2_loadrh_io:
242 case Hexagon::L2_loadruh_io:
243 case Hexagon::L2_loadri_io:
244 case Hexagon::L2_loadrd_io:
245 case Hexagon::V6_vL32b_ai:
246 case Hexagon::V6_vL32b_ai_128B:
247 case Hexagon::V6_vL32Ub_ai:
248 case Hexagon::V6_vL32Ub_ai_128B:
249 case Hexagon::LDriw_pred:
250 case Hexagon::LDriw_mod:
251 case Hexagon::LDriq_pred_V6:
252 case Hexagon::LDriq_pred_vec_V6:
253 case Hexagon::LDriv_pseudo_V6:
254 case Hexagon::LDrivv_pseudo_V6:
255 case Hexagon::LDriq_pred_V6_128B:
256 case Hexagon::LDriq_pred_vec_V6_128B:
257 case Hexagon::LDriv_pseudo_V6_128B:
258 case Hexagon::LDrivv_pseudo_V6_128B: {
259 const MachineOperand OpFI = MI->getOperand(1);
260 if (!OpFI.isFI())
261 return 0;
262 const MachineOperand OpOff = MI->getOperand(2);
263 if (!OpOff.isImm() || OpOff.getImm() != 0)
264 return 0;
265 FrameIndex = OpFI.getIndex();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000266 return MI->getOperand(0).getReg();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000267 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000268
269 case Hexagon::L2_ploadrbt_io:
270 case Hexagon::L2_ploadrbf_io:
271 case Hexagon::L2_ploadrubt_io:
272 case Hexagon::L2_ploadrubf_io:
273 case Hexagon::L2_ploadrht_io:
274 case Hexagon::L2_ploadrhf_io:
275 case Hexagon::L2_ploadruht_io:
276 case Hexagon::L2_ploadruhf_io:
277 case Hexagon::L2_ploadrit_io:
278 case Hexagon::L2_ploadrif_io:
279 case Hexagon::L2_ploadrdt_io:
280 case Hexagon::L2_ploadrdf_io: {
281 const MachineOperand OpFI = MI->getOperand(2);
282 if (!OpFI.isFI())
283 return 0;
284 const MachineOperand OpOff = MI->getOperand(3);
285 if (!OpOff.isImm() || OpOff.getImm() != 0)
286 return 0;
287 FrameIndex = OpFI.getIndex();
288 return MI->getOperand(0).getReg();
289 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000290 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000291
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000292 return 0;
293}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000294
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000295
296/// isStoreToStackSlot - If the specified machine instruction is a direct
297/// store to a stack slot, return the virtual or physical register number of
298/// the source reg along with the FrameIndex of the loaded stack slot. If
299/// not, return 0. This predicate must return 0 if the instruction has
300/// any side effects other than storing to the stack slot.
301unsigned HexagonInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
302 int &FrameIndex) const {
303 switch (MI->getOpcode()) {
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000304 default:
305 break;
306 case Hexagon::S2_storerb_io:
307 case Hexagon::S2_storerh_io:
308 case Hexagon::S2_storeri_io:
309 case Hexagon::S2_storerd_io:
310 case Hexagon::V6_vS32b_ai:
311 case Hexagon::V6_vS32b_ai_128B:
312 case Hexagon::V6_vS32Ub_ai:
313 case Hexagon::V6_vS32Ub_ai_128B:
314 case Hexagon::STriw_pred:
315 case Hexagon::STriw_mod:
316 case Hexagon::STriq_pred_V6:
317 case Hexagon::STriq_pred_vec_V6:
318 case Hexagon::STriv_pseudo_V6:
319 case Hexagon::STrivv_pseudo_V6:
320 case Hexagon::STriq_pred_V6_128B:
321 case Hexagon::STriq_pred_vec_V6_128B:
322 case Hexagon::STriv_pseudo_V6_128B:
323 case Hexagon::STrivv_pseudo_V6_128B: {
324 const MachineOperand &OpFI = MI->getOperand(0);
325 if (!OpFI.isFI())
326 return 0;
327 const MachineOperand &OpOff = MI->getOperand(1);
328 if (!OpOff.isImm() || OpOff.getImm() != 0)
329 return 0;
330 FrameIndex = OpFI.getIndex();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000331 return MI->getOperand(2).getReg();
332 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000333
334 case Hexagon::S2_pstorerbt_io:
335 case Hexagon::S2_pstorerbf_io:
336 case Hexagon::S2_pstorerht_io:
337 case Hexagon::S2_pstorerhf_io:
338 case Hexagon::S2_pstorerit_io:
339 case Hexagon::S2_pstorerif_io:
340 case Hexagon::S2_pstorerdt_io:
341 case Hexagon::S2_pstorerdf_io: {
342 const MachineOperand &OpFI = MI->getOperand(1);
343 if (!OpFI.isFI())
344 return 0;
345 const MachineOperand &OpOff = MI->getOperand(2);
346 if (!OpOff.isImm() || OpOff.getImm() != 0)
347 return 0;
348 FrameIndex = OpFI.getIndex();
349 return MI->getOperand(3).getReg();
350 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000351 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000352
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000353 return 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000354}
355
356
Brendon Cahoondf43e682015-05-08 16:16:29 +0000357/// This function can analyze one/two way branching only and should (mostly) be
358/// called by target independent side.
359/// First entry is always the opcode of the branching instruction, except when
360/// the Cond vector is supposed to be empty, e.g., when AnalyzeBranch fails, a
361/// BB with only unconditional jump. Subsequent entries depend upon the opcode,
362/// e.g. Jump_c p will have
363/// Cond[0] = Jump_c
364/// Cond[1] = p
365/// HW-loop ENDLOOP:
366/// Cond[0] = ENDLOOP
367/// Cond[1] = MBB
368/// New value jump:
369/// Cond[0] = Hexagon::CMPEQri_f_Jumpnv_t_V4 -- specific opcode
370/// Cond[1] = R
371/// Cond[2] = Imm
Brendon Cahoondf43e682015-05-08 16:16:29 +0000372///
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000373bool HexagonInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
374 MachineBasicBlock *&TBB,
Brendon Cahoondf43e682015-05-08 16:16:29 +0000375 MachineBasicBlock *&FBB,
376 SmallVectorImpl<MachineOperand> &Cond,
377 bool AllowModify) const {
Craig Topper062a2ba2014-04-25 05:30:21 +0000378 TBB = nullptr;
379 FBB = nullptr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000380 Cond.clear();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000381
382 // If the block has no terminators, it just falls into the block after it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000383 MachineBasicBlock::instr_iterator I = MBB.instr_end();
384 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000385 return false;
386
387 // A basic block may looks like this:
388 //
389 // [ insn
390 // EH_LABEL
391 // insn
392 // insn
393 // insn
394 // EH_LABEL
395 // insn ]
396 //
397 // It has two succs but does not have a terminator
398 // Don't know how to handle it.
399 do {
400 --I;
401 if (I->isEHLabel())
Brendon Cahoondf43e682015-05-08 16:16:29 +0000402 // Don't analyze EH branches.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000403 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000404 } while (I != MBB.instr_begin());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000405
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000406 I = MBB.instr_end();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000407 --I;
408
409 while (I->isDebugValue()) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000410 if (I == MBB.instr_begin())
411 return false;
412 --I;
413 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000414
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000415 bool JumpToBlock = I->getOpcode() == Hexagon::J2_jump &&
416 I->getOperand(0).isMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000417 // Delete the J2_jump if it's equivalent to a fall-through.
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000418 if (AllowModify && JumpToBlock &&
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000419 MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
420 DEBUG(dbgs()<< "\nErasing the jump to successor block\n";);
421 I->eraseFromParent();
422 I = MBB.instr_end();
423 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000424 return false;
425 --I;
426 }
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000427 if (!isUnpredicatedTerminator(&*I))
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000428 return false;
429
430 // Get the last instruction in the block.
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000431 MachineInstr *LastInst = &*I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000432 MachineInstr *SecondLastInst = nullptr;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000433 // Find one more terminator if present.
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000434 for (;;) {
435 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(&*I)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000436 if (!SecondLastInst)
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000437 SecondLastInst = &*I;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000438 else
439 // This is a third branch.
440 return true;
441 }
442 if (I == MBB.instr_begin())
443 break;
444 --I;
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000445 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000446
447 int LastOpcode = LastInst->getOpcode();
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000448 int SecLastOpcode = SecondLastInst ? SecondLastInst->getOpcode() : 0;
449 // If the branch target is not a basic block, it could be a tail call.
450 // (It is, if the target is a function.)
451 if (LastOpcode == Hexagon::J2_jump && !LastInst->getOperand(0).isMBB())
452 return true;
453 if (SecLastOpcode == Hexagon::J2_jump &&
454 !SecondLastInst->getOperand(0).isMBB())
455 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000456
457 bool LastOpcodeHasJMP_c = PredOpcodeHasJMP_c(LastOpcode);
Brendon Cahoondf43e682015-05-08 16:16:29 +0000458 bool LastOpcodeHasNVJump = isNewValueJump(LastInst);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000459
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000460 if (LastOpcodeHasJMP_c && !LastInst->getOperand(1).isMBB())
461 return true;
462
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000463 // If there is only one terminator instruction, process it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000464 if (LastInst && !SecondLastInst) {
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000465 if (LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000466 TBB = LastInst->getOperand(0).getMBB();
467 return false;
468 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000469 if (isEndLoopN(LastOpcode)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000470 TBB = LastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000471 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000472 Cond.push_back(LastInst->getOperand(0));
473 return false;
474 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000475 if (LastOpcodeHasJMP_c) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000476 TBB = LastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000477 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000478 Cond.push_back(LastInst->getOperand(0));
479 return false;
480 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000481 // Only supporting rr/ri versions of new-value jumps.
482 if (LastOpcodeHasNVJump && (LastInst->getNumExplicitOperands() == 3)) {
483 TBB = LastInst->getOperand(2).getMBB();
484 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
485 Cond.push_back(LastInst->getOperand(0));
486 Cond.push_back(LastInst->getOperand(1));
487 return false;
488 }
489 DEBUG(dbgs() << "\nCant analyze BB#" << MBB.getNumber()
490 << " with one jump\n";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000491 // Otherwise, don't know what this is.
492 return true;
493 }
494
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000495 bool SecLastOpcodeHasJMP_c = PredOpcodeHasJMP_c(SecLastOpcode);
Brendon Cahoondf43e682015-05-08 16:16:29 +0000496 bool SecLastOpcodeHasNVJump = isNewValueJump(SecondLastInst);
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000497 if (SecLastOpcodeHasJMP_c && (LastOpcode == Hexagon::J2_jump)) {
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000498 if (!SecondLastInst->getOperand(1).isMBB())
499 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000500 TBB = SecondLastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000501 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000502 Cond.push_back(SecondLastInst->getOperand(0));
503 FBB = LastInst->getOperand(0).getMBB();
504 return false;
505 }
506
Brendon Cahoondf43e682015-05-08 16:16:29 +0000507 // Only supporting rr/ri versions of new-value jumps.
508 if (SecLastOpcodeHasNVJump &&
509 (SecondLastInst->getNumExplicitOperands() == 3) &&
510 (LastOpcode == Hexagon::J2_jump)) {
511 TBB = SecondLastInst->getOperand(2).getMBB();
512 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
513 Cond.push_back(SecondLastInst->getOperand(0));
514 Cond.push_back(SecondLastInst->getOperand(1));
515 FBB = LastInst->getOperand(0).getMBB();
516 return false;
517 }
518
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000519 // If the block ends with two Hexagon:JMPs, handle it. The second one is not
520 // executed, so remove it.
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000521 if (SecLastOpcode == Hexagon::J2_jump && LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000522 TBB = SecondLastInst->getOperand(0).getMBB();
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000523 I = LastInst->getIterator();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000524 if (AllowModify)
525 I->eraseFromParent();
526 return false;
527 }
528
Brendon Cahoondf43e682015-05-08 16:16:29 +0000529 // If the block ends with an ENDLOOP, and J2_jump, handle it.
530 if (isEndLoopN(SecLastOpcode) && LastOpcode == Hexagon::J2_jump) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000531 TBB = SecondLastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000532 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000533 Cond.push_back(SecondLastInst->getOperand(0));
534 FBB = LastInst->getOperand(0).getMBB();
535 return false;
536 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000537 DEBUG(dbgs() << "\nCant analyze BB#" << MBB.getNumber()
538 << " with two jumps";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000539 // Otherwise, can't handle this.
540 return true;
541}
542
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000543
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000544unsigned HexagonInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Brendon Cahoondf43e682015-05-08 16:16:29 +0000545 DEBUG(dbgs() << "\nRemoving branches out of BB#" << MBB.getNumber());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000546 MachineBasicBlock::iterator I = MBB.end();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000547 unsigned Count = 0;
548 while (I != MBB.begin()) {
549 --I;
550 if (I->isDebugValue())
551 continue;
552 // Only removing branches from end of MBB.
553 if (!I->isBranch())
554 return Count;
555 if (Count && (I->getOpcode() == Hexagon::J2_jump))
556 llvm_unreachable("Malformed basic block: unconditional branch not last");
557 MBB.erase(&MBB.back());
558 I = MBB.end();
559 ++Count;
Krzysztof Parzyszek78cc36f2015-03-18 15:56:43 +0000560 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000561 return Count;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000562}
563
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000564
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000565unsigned HexagonInstrInfo::InsertBranch(MachineBasicBlock &MBB,
566 MachineBasicBlock *TBB, MachineBasicBlock *FBB,
567 ArrayRef<MachineOperand> Cond, DebugLoc DL) const {
568 unsigned BOpc = Hexagon::J2_jump;
569 unsigned BccOpc = Hexagon::J2_jumpt;
570 assert(validateBranchCond(Cond) && "Invalid branching condition");
571 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
572
573 // Check if ReverseBranchCondition has asked to reverse this branch
574 // If we want to reverse the branch an odd number of times, we want
575 // J2_jumpf.
576 if (!Cond.empty() && Cond[0].isImm())
577 BccOpc = Cond[0].getImm();
578
579 if (!FBB) {
580 if (Cond.empty()) {
581 // Due to a bug in TailMerging/CFG Optimization, we need to add a
582 // special case handling of a predicated jump followed by an
583 // unconditional jump. If not, Tail Merging and CFG Optimization go
584 // into an infinite loop.
585 MachineBasicBlock *NewTBB, *NewFBB;
586 SmallVector<MachineOperand, 4> Cond;
587 MachineInstr *Term = MBB.getFirstTerminator();
588 if (Term != MBB.end() && isPredicated(Term) &&
589 !AnalyzeBranch(MBB, NewTBB, NewFBB, Cond, false)) {
590 MachineBasicBlock *NextBB = &*++MBB.getIterator();
591 if (NewTBB == NextBB) {
592 ReverseBranchCondition(Cond);
593 RemoveBranch(MBB);
594 return InsertBranch(MBB, TBB, nullptr, Cond, DL);
595 }
596 }
597 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
598 } else if (isEndLoopN(Cond[0].getImm())) {
599 int EndLoopOp = Cond[0].getImm();
600 assert(Cond[1].isMBB());
601 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
602 // Check for it, and change the BB target if needed.
603 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
604 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, VisitedBBs);
605 assert(Loop != 0 && "Inserting an ENDLOOP without a LOOP");
606 Loop->getOperand(0).setMBB(TBB);
607 // Add the ENDLOOP after the finding the LOOP0.
608 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
609 } else if (isNewValueJump(Cond[0].getImm())) {
610 assert((Cond.size() == 3) && "Only supporting rr/ri version of nvjump");
611 // New value jump
612 // (ins IntRegs:$src1, IntRegs:$src2, brtarget:$offset)
613 // (ins IntRegs:$src1, u5Imm:$src2, brtarget:$offset)
614 unsigned Flags1 = getUndefRegState(Cond[1].isUndef());
615 DEBUG(dbgs() << "\nInserting NVJump for BB#" << MBB.getNumber(););
616 if (Cond[2].isReg()) {
617 unsigned Flags2 = getUndefRegState(Cond[2].isUndef());
618 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
619 addReg(Cond[2].getReg(), Flags2).addMBB(TBB);
620 } else if(Cond[2].isImm()) {
621 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
622 addImm(Cond[2].getImm()).addMBB(TBB);
623 } else
624 llvm_unreachable("Invalid condition for branching");
625 } else {
626 assert((Cond.size() == 2) && "Malformed cond vector");
627 const MachineOperand &RO = Cond[1];
628 unsigned Flags = getUndefRegState(RO.isUndef());
629 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
630 }
631 return 1;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000632 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000633 assert((!Cond.empty()) &&
634 "Cond. cannot be empty when multiple branchings are required");
635 assert((!isNewValueJump(Cond[0].getImm())) &&
636 "NV-jump cannot be inserted with another branch");
637 // Special case for hardware loops. The condition is a basic block.
638 if (isEndLoopN(Cond[0].getImm())) {
639 int EndLoopOp = Cond[0].getImm();
640 assert(Cond[1].isMBB());
641 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
642 // Check for it, and change the BB target if needed.
643 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
644 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, VisitedBBs);
645 assert(Loop != 0 && "Inserting an ENDLOOP without a LOOP");
646 Loop->getOperand(0).setMBB(TBB);
647 // Add the ENDLOOP after the finding the LOOP0.
648 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
649 } else {
650 const MachineOperand &RO = Cond[1];
651 unsigned Flags = getUndefRegState(RO.isUndef());
652 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000653 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000654 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000655
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000656 return 2;
657}
658
659
660bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
661 unsigned NumCycles, unsigned ExtraPredCycles,
662 BranchProbability Probability) const {
663 return nonDbgBBSize(&MBB) <= 3;
664}
665
666
667bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
668 unsigned NumTCycles, unsigned ExtraTCycles, MachineBasicBlock &FMBB,
669 unsigned NumFCycles, unsigned ExtraFCycles, BranchProbability Probability)
670 const {
671 return nonDbgBBSize(&TMBB) <= 3 && nonDbgBBSize(&FMBB) <= 3;
672}
673
674
675bool HexagonInstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
676 unsigned NumInstrs, BranchProbability Probability) const {
677 return NumInstrs <= 4;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000678}
679
680
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000681void HexagonInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000682 MachineBasicBlock::iterator I, DebugLoc DL, unsigned DestReg,
683 unsigned SrcReg, bool KillSrc) const {
684 auto &HRI = getRegisterInfo();
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000685 unsigned KillFlag = getKillRegState(KillSrc);
686
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000687 if (Hexagon::IntRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000688 auto MIB = BuildMI(MBB, I, DL, get(Hexagon::A2_tfr), DestReg)
689 .addReg(SrcReg, KillFlag);
690 // We could have a R12 = COPY R2, D1<imp-use, kill> instruction.
691 // Transfer the kill flags.
692 for (auto &Op : I->operands())
693 if (Op.isReg() && Op.isKill() && Op.isImplicit() && Op.isUse())
694 MIB.addReg(Op.getReg(), RegState::Kill | RegState::Implicit);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000695 return;
696 }
697 if (Hexagon::DoubleRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000698 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrp), DestReg)
699 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000700 return;
701 }
702 if (Hexagon::PredRegsRegClass.contains(SrcReg, DestReg)) {
703 // Map Pd = Ps to Pd = or(Ps, Ps).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000704 BuildMI(MBB, I, DL, get(Hexagon::C2_or), DestReg)
705 .addReg(SrcReg).addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000706 return;
707 }
Colin LeMahieu402f7722014-12-19 18:56:10 +0000708 if (Hexagon::CtrRegsRegClass.contains(DestReg) &&
Sirish Pande8bb97452012-05-12 05:54:15 +0000709 Hexagon::IntRegsRegClass.contains(SrcReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000710 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
711 .addReg(SrcReg, KillFlag);
712 return;
713 }
714 if (Hexagon::IntRegsRegClass.contains(DestReg) &&
715 Hexagon::CtrRegsRegClass.contains(SrcReg)) {
716 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrcrr), DestReg)
717 .addReg(SrcReg, KillFlag);
718 return;
719 }
720 if (Hexagon::ModRegsRegClass.contains(DestReg) &&
721 Hexagon::IntRegsRegClass.contains(SrcReg)) {
722 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
723 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000724 return;
Sirish Pande30804c22012-02-15 18:52:27 +0000725 }
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000726 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
727 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000728 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
729 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000730 return;
731 }
732 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
733 Hexagon::PredRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000734 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrrp), DestReg)
735 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000736 return;
737 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000738 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
739 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000740 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
741 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000742 return;
743 }
744 if (Hexagon::VectorRegsRegClass.contains(SrcReg, DestReg)) {
745 BuildMI(MBB, I, DL, get(Hexagon::V6_vassign), DestReg).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000746 addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000747 return;
748 }
749 if (Hexagon::VecDblRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000750 BuildMI(MBB, I, DL, get(Hexagon::V6_vcombine), DestReg)
751 .addReg(HRI.getSubReg(SrcReg, Hexagon::subreg_hireg), KillFlag)
752 .addReg(HRI.getSubReg(SrcReg, Hexagon::subreg_loreg), KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000753 return;
754 }
755 if (Hexagon::VecPredRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000756 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), DestReg)
757 .addReg(SrcReg)
758 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000759 return;
760 }
761 if (Hexagon::VecPredRegsRegClass.contains(SrcReg) &&
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000762 Hexagon::VectorRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000763 llvm_unreachable("Unimplemented pred to vec");
764 return;
765 }
766 if (Hexagon::VecPredRegsRegClass.contains(DestReg) &&
767 Hexagon::VectorRegsRegClass.contains(SrcReg)) {
768 llvm_unreachable("Unimplemented vec to pred");
769 return;
770 }
771 if (Hexagon::VecPredRegs128BRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000772 unsigned DstHi = HRI.getSubReg(DestReg, Hexagon::subreg_hireg);
773 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), DstHi)
774 .addReg(HRI.getSubReg(SrcReg, Hexagon::subreg_hireg), KillFlag);
775 unsigned DstLo = HRI.getSubReg(DestReg, Hexagon::subreg_loreg);
776 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), DstLo)
777 .addReg(HRI.getSubReg(SrcReg, Hexagon::subreg_loreg), KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000778 return;
779 }
Sirish Pande30804c22012-02-15 18:52:27 +0000780
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000781#ifndef NDEBUG
782 // Show the invalid registers to ease debugging.
783 dbgs() << "Invalid registers for copy in BB#" << MBB.getNumber()
784 << ": " << PrintReg(DestReg, &HRI)
785 << " = " << PrintReg(SrcReg, &HRI) << '\n';
786#endif
Sirish Pande30804c22012-02-15 18:52:27 +0000787 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000788}
789
790
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000791void HexagonInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
792 MachineBasicBlock::iterator I, unsigned SrcReg, bool isKill, int FI,
793 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000794 DebugLoc DL = MBB.findDebugLoc(I);
795 MachineFunction &MF = *MBB.getParent();
796 MachineFrameInfo &MFI = *MF.getFrameInfo();
797 unsigned Align = MFI.getObjectAlignment(FI);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000798 unsigned KillFlag = getKillRegState(isKill);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000799
Alex Lorenze40c8a22015-08-11 23:09:45 +0000800 MachineMemOperand *MMO = MF.getMachineMemOperand(
801 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
802 MFI.getObjectSize(FI), Align);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000803
Craig Topperc7242e02012-04-20 07:30:17 +0000804 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000805 BuildMI(MBB, I, DL, get(Hexagon::S2_storeri_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000806 .addFrameIndex(FI).addImm(0)
807 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000808 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000809 BuildMI(MBB, I, DL, get(Hexagon::S2_storerd_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000810 .addFrameIndex(FI).addImm(0)
811 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000812 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000813 BuildMI(MBB, I, DL, get(Hexagon::STriw_pred))
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000814 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000815 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000816 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
817 BuildMI(MBB, I, DL, get(Hexagon::STriw_mod))
818 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000819 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
820 } else if (Hexagon::VecPredRegs128BRegClass.hasSubClassEq(RC)) {
821 BuildMI(MBB, I, DL, get(Hexagon::STriq_pred_V6_128B))
822 .addFrameIndex(FI).addImm(0)
823 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
824 } else if (Hexagon::VecPredRegsRegClass.hasSubClassEq(RC)) {
825 BuildMI(MBB, I, DL, get(Hexagon::STriq_pred_V6))
826 .addFrameIndex(FI).addImm(0)
827 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
828 } else if (Hexagon::VectorRegs128BRegClass.hasSubClassEq(RC)) {
829 DEBUG(dbgs() << "++Generating 128B vector spill");
830 BuildMI(MBB, I, DL, get(Hexagon::STriv_pseudo_V6_128B))
831 .addFrameIndex(FI).addImm(0)
832 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
833 } else if (Hexagon::VectorRegsRegClass.hasSubClassEq(RC)) {
834 DEBUG(dbgs() << "++Generating vector spill");
835 BuildMI(MBB, I, DL, get(Hexagon::STriv_pseudo_V6))
836 .addFrameIndex(FI).addImm(0)
837 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
838 } else if (Hexagon::VecDblRegsRegClass.hasSubClassEq(RC)) {
839 DEBUG(dbgs() << "++Generating double vector spill");
840 BuildMI(MBB, I, DL, get(Hexagon::STrivv_pseudo_V6))
841 .addFrameIndex(FI).addImm(0)
842 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
843 } else if (Hexagon::VecDblRegs128BRegClass.hasSubClassEq(RC)) {
844 DEBUG(dbgs() << "++Generating 128B double vector spill");
845 BuildMI(MBB, I, DL, get(Hexagon::STrivv_pseudo_V6_128B))
846 .addFrameIndex(FI).addImm(0)
847 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000848 } else {
Craig Toppere55c5562012-02-07 02:50:20 +0000849 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000850 }
851}
852
853
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000854void HexagonInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
855 MachineBasicBlock::iterator I, unsigned DestReg, int FI,
856 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000857 DebugLoc DL = MBB.findDebugLoc(I);
858 MachineFunction &MF = *MBB.getParent();
859 MachineFrameInfo &MFI = *MF.getFrameInfo();
860 unsigned Align = MFI.getObjectAlignment(FI);
861
Alex Lorenze40c8a22015-08-11 23:09:45 +0000862 MachineMemOperand *MMO = MF.getMachineMemOperand(
863 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
864 MFI.getObjectSize(FI), Align);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000865
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000866 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +0000867 BuildMI(MBB, I, DL, get(Hexagon::L2_loadri_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000868 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000869 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu947cd702014-12-23 20:44:59 +0000870 BuildMI(MBB, I, DL, get(Hexagon::L2_loadrd_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000871 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000872 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000873 BuildMI(MBB, I, DL, get(Hexagon::LDriw_pred), DestReg)
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000874 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
875 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
876 BuildMI(MBB, I, DL, get(Hexagon::LDriw_mod), DestReg)
877 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000878 } else if (Hexagon::VecPredRegs128BRegClass.hasSubClassEq(RC)) {
879 BuildMI(MBB, I, DL, get(Hexagon::LDriq_pred_V6_128B), DestReg)
880 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
881 } else if (Hexagon::VecPredRegsRegClass.hasSubClassEq(RC)) {
882 BuildMI(MBB, I, DL, get(Hexagon::LDriq_pred_V6), DestReg)
883 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
884 } else if (Hexagon::VecDblRegs128BRegClass.hasSubClassEq(RC)) {
885 DEBUG(dbgs() << "++Generating 128B double vector restore");
886 BuildMI(MBB, I, DL, get(Hexagon::LDrivv_pseudo_V6_128B), DestReg)
887 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
888 } else if (Hexagon::VectorRegs128BRegClass.hasSubClassEq(RC)) {
889 DEBUG(dbgs() << "++Generating 128B vector restore");
890 BuildMI(MBB, I, DL, get(Hexagon::LDriv_pseudo_V6_128B), DestReg)
891 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
892 } else if (Hexagon::VectorRegsRegClass.hasSubClassEq(RC)) {
893 DEBUG(dbgs() << "++Generating vector restore");
894 BuildMI(MBB, I, DL, get(Hexagon::LDriv_pseudo_V6), DestReg)
895 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
896 } else if (Hexagon::VecDblRegsRegClass.hasSubClassEq(RC)) {
897 DEBUG(dbgs() << "++Generating double vector restore");
898 BuildMI(MBB, I, DL, get(Hexagon::LDrivv_pseudo_V6), DestReg)
899 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000900 } else {
Craig Toppere55c5562012-02-07 02:50:20 +0000901 llvm_unreachable("Can't store this register to stack slot");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000902 }
903}
904
905
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000906/// expandPostRAPseudo - This function is called for all pseudo instructions
907/// that remain after register allocation. Many pseudo instructions are
908/// created to help register allocation. This is the place to convert them
909/// into real instructions. The target can edit MI in place, or it can insert
910/// new instructions and erase MI. The function should return true if
911/// anything was changed.
912bool HexagonInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI)
913 const {
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +0000914 const HexagonRegisterInfo &HRI = getRegisterInfo();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000915 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +0000916 MachineBasicBlock &MBB = *MI->getParent();
917 DebugLoc DL = MI->getDebugLoc();
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000918 unsigned Opc = MI->getOpcode();
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +0000919 const unsigned VecOffset = 1;
920 bool Is128B = false;
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000921
922 switch (Opc) {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000923 case Hexagon::ALIGNA:
924 BuildMI(MBB, MI, DL, get(Hexagon::A2_andir), MI->getOperand(0).getReg())
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +0000925 .addReg(HRI.getFrameRegister())
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000926 .addImm(-MI->getOperand(1).getImm());
927 MBB.erase(MI);
928 return true;
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +0000929 case Hexagon::HEXAGON_V6_vassignp_128B:
930 case Hexagon::HEXAGON_V6_vassignp: {
931 unsigned SrcReg = MI->getOperand(1).getReg();
932 unsigned DstReg = MI->getOperand(0).getReg();
933 if (SrcReg != DstReg)
934 copyPhysReg(MBB, MI, DL, DstReg, SrcReg, MI->getOperand(1).isKill());
935 MBB.erase(MI);
936 return true;
937 }
938 case Hexagon::HEXAGON_V6_lo_128B:
939 case Hexagon::HEXAGON_V6_lo: {
940 unsigned SrcReg = MI->getOperand(1).getReg();
941 unsigned DstReg = MI->getOperand(0).getReg();
942 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::subreg_loreg);
943 copyPhysReg(MBB, MI, DL, DstReg, SrcSubLo, MI->getOperand(1).isKill());
944 MBB.erase(MI);
945 MRI.clearKillFlags(SrcSubLo);
946 return true;
947 }
948 case Hexagon::HEXAGON_V6_hi_128B:
949 case Hexagon::HEXAGON_V6_hi: {
950 unsigned SrcReg = MI->getOperand(1).getReg();
951 unsigned DstReg = MI->getOperand(0).getReg();
952 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::subreg_hireg);
953 copyPhysReg(MBB, MI, DL, DstReg, SrcSubHi, MI->getOperand(1).isKill());
954 MBB.erase(MI);
955 MRI.clearKillFlags(SrcSubHi);
956 return true;
957 }
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +0000958 case Hexagon::STrivv_indexed_128B:
959 Is128B = true;
960 case Hexagon::STrivv_indexed: {
961 unsigned SrcReg = MI->getOperand(2).getReg();
962 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::subreg_hireg);
963 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::subreg_loreg);
964 unsigned NewOpcd = Is128B ? Hexagon::V6_vS32b_ai_128B
965 : Hexagon::V6_vS32b_ai;
966 unsigned Offset = Is128B ? VecOffset << 7 : VecOffset << 6;
967 MachineInstr *MI1New = BuildMI(MBB, MI, DL, get(NewOpcd))
968 .addOperand(MI->getOperand(0))
969 .addImm(MI->getOperand(1).getImm())
970 .addReg(SrcSubLo)
971 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
972 MI1New->getOperand(0).setIsKill(false);
973 BuildMI(MBB, MI, DL, get(NewOpcd))
974 .addOperand(MI->getOperand(0))
975 // The Vectors are indexed in multiples of vector size.
976 .addImm(MI->getOperand(1).getImm()+Offset)
977 .addReg(SrcSubHi)
978 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
979 MBB.erase(MI);
980 return true;
981 }
982 case Hexagon::LDrivv_pseudo_V6_128B:
983 case Hexagon::LDrivv_indexed_128B:
984 Is128B = true;
985 case Hexagon::LDrivv_pseudo_V6:
986 case Hexagon::LDrivv_indexed: {
987 unsigned NewOpcd = Is128B ? Hexagon::V6_vL32b_ai_128B
988 : Hexagon::V6_vL32b_ai;
989 unsigned DstReg = MI->getOperand(0).getReg();
990 unsigned Offset = Is128B ? VecOffset << 7 : VecOffset << 6;
991 MachineInstr *MI1New =
992 BuildMI(MBB, MI, DL, get(NewOpcd),
993 HRI.getSubReg(DstReg, Hexagon::subreg_loreg))
994 .addOperand(MI->getOperand(1))
995 .addImm(MI->getOperand(2).getImm());
996 MI1New->getOperand(1).setIsKill(false);
997 BuildMI(MBB, MI, DL, get(NewOpcd),
998 HRI.getSubReg(DstReg, Hexagon::subreg_hireg))
999 .addOperand(MI->getOperand(1))
1000 // The Vectors are indexed in multiples of vector size.
1001 .addImm(MI->getOperand(2).getImm() + Offset)
1002 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
1003 MBB.erase(MI);
1004 return true;
1005 }
1006 case Hexagon::LDriv_pseudo_V6_128B:
1007 Is128B = true;
1008 case Hexagon::LDriv_pseudo_V6: {
1009 unsigned DstReg = MI->getOperand(0).getReg();
1010 unsigned NewOpc = Is128B ? Hexagon::V6_vL32b_ai_128B
1011 : Hexagon::V6_vL32b_ai;
1012 int32_t Off = MI->getOperand(2).getImm();
1013 int32_t Idx = Off;
1014 BuildMI(MBB, MI, DL, get(NewOpc), DstReg)
1015 .addOperand(MI->getOperand(1))
1016 .addImm(Idx)
1017 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
1018 MBB.erase(MI);
1019 return true;
1020 }
1021 case Hexagon::STriv_pseudo_V6_128B:
1022 Is128B = true;
1023 case Hexagon::STriv_pseudo_V6: {
1024 unsigned NewOpc = Is128B ? Hexagon::V6_vS32b_ai_128B
1025 : Hexagon::V6_vS32b_ai;
1026 int32_t Off = MI->getOperand(1).getImm();
1027 int32_t Idx = Is128B ? (Off >> 7) : (Off >> 6);
1028 BuildMI(MBB, MI, DL, get(NewOpc))
1029 .addOperand(MI->getOperand(0))
1030 .addImm(Idx)
1031 .addOperand(MI->getOperand(2))
1032 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
1033 MBB.erase(MI);
1034 return true;
1035 }
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001036 case Hexagon::TFR_PdTrue: {
1037 unsigned Reg = MI->getOperand(0).getReg();
1038 BuildMI(MBB, MI, DL, get(Hexagon::C2_orn), Reg)
1039 .addReg(Reg, RegState::Undef)
1040 .addReg(Reg, RegState::Undef);
1041 MBB.erase(MI);
1042 return true;
1043 }
1044 case Hexagon::TFR_PdFalse: {
1045 unsigned Reg = MI->getOperand(0).getReg();
1046 BuildMI(MBB, MI, DL, get(Hexagon::C2_andn), Reg)
1047 .addReg(Reg, RegState::Undef)
1048 .addReg(Reg, RegState::Undef);
1049 MBB.erase(MI);
1050 return true;
1051 }
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001052 case Hexagon::VMULW: {
1053 // Expand a 64-bit vector multiply into 2 32-bit scalar multiplies.
1054 unsigned DstReg = MI->getOperand(0).getReg();
1055 unsigned Src1Reg = MI->getOperand(1).getReg();
1056 unsigned Src2Reg = MI->getOperand(2).getReg();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001057 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::subreg_hireg);
1058 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::subreg_loreg);
1059 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::subreg_hireg);
1060 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::subreg_loreg);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001061 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::M2_mpyi),
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001062 HRI.getSubReg(DstReg, Hexagon::subreg_hireg)).addReg(Src1SubHi)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001063 .addReg(Src2SubHi);
1064 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::M2_mpyi),
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001065 HRI.getSubReg(DstReg, Hexagon::subreg_loreg)).addReg(Src1SubLo)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001066 .addReg(Src2SubLo);
1067 MBB.erase(MI);
1068 MRI.clearKillFlags(Src1SubHi);
1069 MRI.clearKillFlags(Src1SubLo);
1070 MRI.clearKillFlags(Src2SubHi);
1071 MRI.clearKillFlags(Src2SubLo);
1072 return true;
1073 }
1074 case Hexagon::VMULW_ACC: {
1075 // Expand 64-bit vector multiply with addition into 2 scalar multiplies.
1076 unsigned DstReg = MI->getOperand(0).getReg();
1077 unsigned Src1Reg = MI->getOperand(1).getReg();
1078 unsigned Src2Reg = MI->getOperand(2).getReg();
1079 unsigned Src3Reg = MI->getOperand(3).getReg();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001080 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::subreg_hireg);
1081 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::subreg_loreg);
1082 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::subreg_hireg);
1083 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::subreg_loreg);
1084 unsigned Src3SubHi = HRI.getSubReg(Src3Reg, Hexagon::subreg_hireg);
1085 unsigned Src3SubLo = HRI.getSubReg(Src3Reg, Hexagon::subreg_loreg);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001086 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::M2_maci),
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001087 HRI.getSubReg(DstReg, Hexagon::subreg_hireg)).addReg(Src1SubHi)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001088 .addReg(Src2SubHi).addReg(Src3SubHi);
1089 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::M2_maci),
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001090 HRI.getSubReg(DstReg, Hexagon::subreg_loreg)).addReg(Src1SubLo)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001091 .addReg(Src2SubLo).addReg(Src3SubLo);
1092 MBB.erase(MI);
1093 MRI.clearKillFlags(Src1SubHi);
1094 MRI.clearKillFlags(Src1SubLo);
1095 MRI.clearKillFlags(Src2SubHi);
1096 MRI.clearKillFlags(Src2SubLo);
1097 MRI.clearKillFlags(Src3SubHi);
1098 MRI.clearKillFlags(Src3SubLo);
1099 return true;
1100 }
Krzysztof Parzyszek237b9612016-01-14 15:37:16 +00001101 case Hexagon::Insert4: {
1102 unsigned DstReg = MI->getOperand(0).getReg();
1103 unsigned Src1Reg = MI->getOperand(1).getReg();
1104 unsigned Src2Reg = MI->getOperand(2).getReg();
1105 unsigned Src3Reg = MI->getOperand(3).getReg();
1106 unsigned Src4Reg = MI->getOperand(4).getReg();
1107 unsigned Src1RegIsKill = getKillRegState(MI->getOperand(1).isKill());
1108 unsigned Src2RegIsKill = getKillRegState(MI->getOperand(2).isKill());
1109 unsigned Src3RegIsKill = getKillRegState(MI->getOperand(3).isKill());
1110 unsigned Src4RegIsKill = getKillRegState(MI->getOperand(4).isKill());
1111 unsigned DstSubHi = HRI.getSubReg(DstReg, Hexagon::subreg_hireg);
1112 unsigned DstSubLo = HRI.getSubReg(DstReg, Hexagon::subreg_loreg);
1113 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::S2_insert),
1114 HRI.getSubReg(DstReg, Hexagon::subreg_loreg)).addReg(DstSubLo)
1115 .addReg(Src1Reg, Src1RegIsKill).addImm(16).addImm(0);
1116 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::S2_insert),
1117 HRI.getSubReg(DstReg, Hexagon::subreg_loreg)).addReg(DstSubLo)
1118 .addReg(Src2Reg, Src2RegIsKill).addImm(16).addImm(16);
1119 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::S2_insert),
1120 HRI.getSubReg(DstReg, Hexagon::subreg_hireg)).addReg(DstSubHi)
1121 .addReg(Src3Reg, Src3RegIsKill).addImm(16).addImm(0);
1122 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::S2_insert),
1123 HRI.getSubReg(DstReg, Hexagon::subreg_hireg)).addReg(DstSubHi)
1124 .addReg(Src4Reg, Src4RegIsKill).addImm(16).addImm(16);
1125 MBB.erase(MI);
1126 MRI.clearKillFlags(DstReg);
1127 MRI.clearKillFlags(DstSubHi);
1128 MRI.clearKillFlags(DstSubLo);
1129 return true;
1130 }
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001131 case Hexagon::MUX64_rr: {
1132 const MachineOperand &Op0 = MI->getOperand(0);
1133 const MachineOperand &Op1 = MI->getOperand(1);
1134 const MachineOperand &Op2 = MI->getOperand(2);
1135 const MachineOperand &Op3 = MI->getOperand(3);
1136 unsigned Rd = Op0.getReg();
1137 unsigned Pu = Op1.getReg();
1138 unsigned Rs = Op2.getReg();
1139 unsigned Rt = Op3.getReg();
1140 DebugLoc DL = MI->getDebugLoc();
1141 unsigned K1 = getKillRegState(Op1.isKill());
1142 unsigned K2 = getKillRegState(Op2.isKill());
1143 unsigned K3 = getKillRegState(Op3.isKill());
1144 if (Rd != Rs)
1145 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpt), Rd)
1146 .addReg(Pu, (Rd == Rt) ? K1 : 0)
1147 .addReg(Rs, K2);
1148 if (Rd != Rt)
1149 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpf), Rd)
1150 .addReg(Pu, K1)
1151 .addReg(Rt, K3);
1152 MBB.erase(MI);
1153 return true;
1154 }
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001155 case Hexagon::TCRETURNi:
1156 MI->setDesc(get(Hexagon::J2_jump));
1157 return true;
1158 case Hexagon::TCRETURNr:
1159 MI->setDesc(get(Hexagon::J2_jumpr));
1160 return true;
Krzysztof Parzyszek70a134d2015-11-25 21:40:03 +00001161 case Hexagon::TFRI_f:
1162 case Hexagon::TFRI_cPt_f:
1163 case Hexagon::TFRI_cNotPt_f: {
1164 unsigned Opx = (Opc == Hexagon::TFRI_f) ? 1 : 2;
1165 APFloat FVal = MI->getOperand(Opx).getFPImm()->getValueAPF();
1166 APInt IVal = FVal.bitcastToAPInt();
1167 MI->RemoveOperand(Opx);
1168 unsigned NewOpc = (Opc == Hexagon::TFRI_f) ? Hexagon::A2_tfrsi :
1169 (Opc == Hexagon::TFRI_cPt_f) ? Hexagon::C2_cmoveit :
1170 Hexagon::C2_cmoveif;
1171 MI->setDesc(get(NewOpc));
1172 MI->addOperand(MachineOperand::CreateImm(IVal.getZExtValue()));
1173 return true;
1174 }
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001175 }
1176
1177 return false;
1178}
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001179
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001180
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001181// We indicate that we want to reverse the branch by
1182// inserting the reversed branching opcode.
1183bool HexagonInstrInfo::ReverseBranchCondition(
1184 SmallVectorImpl<MachineOperand> &Cond) const {
1185 if (Cond.empty())
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001186 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001187 assert(Cond[0].isImm() && "First entry in the cond vector not imm-val");
1188 unsigned opcode = Cond[0].getImm();
1189 //unsigned temp;
1190 assert(get(opcode).isBranch() && "Should be a branching condition.");
1191 if (isEndLoopN(opcode))
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001192 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001193 unsigned NewOpcode = getInvertedPredicatedOpcode(opcode);
1194 Cond[0].setImm(NewOpcode);
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001195 return false;
1196}
1197
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001198
1199void HexagonInstrInfo::insertNoop(MachineBasicBlock &MBB,
1200 MachineBasicBlock::iterator MI) const {
1201 DebugLoc DL;
1202 BuildMI(MBB, MI, DL, get(Hexagon::A2_nop));
1203}
1204
1205
1206// Returns true if an instruction is predicated irrespective of the predicate
1207// sense. For example, all of the following will return true.
1208// if (p0) R1 = add(R2, R3)
1209// if (!p0) R1 = add(R2, R3)
1210// if (p0.new) R1 = add(R2, R3)
1211// if (!p0.new) R1 = add(R2, R3)
1212// Note: New-value stores are not included here as in the current
1213// implementation, we don't need to check their predicate sense.
1214bool HexagonInstrInfo::isPredicated(const MachineInstr *MI) const {
Brendon Cahoondf43e682015-05-08 16:16:29 +00001215 const uint64_t F = MI->getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001216 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001217}
1218
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001219
1220bool HexagonInstrInfo::PredicateInstruction(MachineInstr *MI,
1221 ArrayRef<MachineOperand> Cond) const {
1222 if (Cond.empty() || isNewValueJump(Cond[0].getImm()) ||
1223 isEndLoopN(Cond[0].getImm())) {
1224 DEBUG(dbgs() << "\nCannot predicate:"; MI->dump(););
1225 return false;
1226 }
1227 int Opc = MI->getOpcode();
1228 assert (isPredicable(MI) && "Expected predicable instruction");
1229 bool invertJump = predOpcodeHasNot(Cond);
1230
1231 // We have to predicate MI "in place", i.e. after this function returns,
1232 // MI will need to be transformed into a predicated form. To avoid com-
1233 // plicated manipulations with the operands (handling tied operands,
1234 // etc.), build a new temporary instruction, then overwrite MI with it.
1235
1236 MachineBasicBlock &B = *MI->getParent();
1237 DebugLoc DL = MI->getDebugLoc();
1238 unsigned PredOpc = getCondOpcode(Opc, invertJump);
1239 MachineInstrBuilder T = BuildMI(B, MI, DL, get(PredOpc));
1240 unsigned NOp = 0, NumOps = MI->getNumOperands();
1241 while (NOp < NumOps) {
1242 MachineOperand &Op = MI->getOperand(NOp);
1243 if (!Op.isReg() || !Op.isDef() || Op.isImplicit())
1244 break;
1245 T.addOperand(Op);
1246 NOp++;
1247 }
1248
1249 unsigned PredReg, PredRegPos, PredRegFlags;
1250 bool GotPredReg = getPredReg(Cond, PredReg, PredRegPos, PredRegFlags);
1251 (void)GotPredReg;
1252 assert(GotPredReg);
1253 T.addReg(PredReg, PredRegFlags);
1254 while (NOp < NumOps)
1255 T.addOperand(MI->getOperand(NOp++));
1256
1257 MI->setDesc(get(PredOpc));
1258 while (unsigned n = MI->getNumOperands())
1259 MI->RemoveOperand(n-1);
1260 for (unsigned i = 0, n = T->getNumOperands(); i < n; ++i)
1261 MI->addOperand(T->getOperand(i));
1262
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001263 MachineBasicBlock::instr_iterator TI = T->getIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001264 B.erase(TI);
1265
1266 MachineRegisterInfo &MRI = B.getParent()->getRegInfo();
1267 MRI.clearKillFlags(PredReg);
1268 return true;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001269}
1270
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001271
1272bool HexagonInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
1273 ArrayRef<MachineOperand> Pred2) const {
1274 // TODO: Fix this
1275 return false;
1276}
1277
1278
1279bool HexagonInstrInfo::DefinesPredicate(MachineInstr *MI,
1280 std::vector<MachineOperand> &Pred) const {
1281 auto &HRI = getRegisterInfo();
1282 for (unsigned oper = 0; oper < MI->getNumOperands(); ++oper) {
1283 MachineOperand MO = MI->getOperand(oper);
1284 if (MO.isReg() && MO.isDef()) {
1285 const TargetRegisterClass* RC = HRI.getMinimalPhysRegClass(MO.getReg());
1286 if (RC == &Hexagon::PredRegsRegClass) {
1287 Pred.push_back(MO);
1288 return true;
1289 }
1290 }
1291 }
1292 return false;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +00001293}
Andrew Trickd06df962012-02-01 22:13:57 +00001294
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001295bool HexagonInstrInfo::isPredicable(MachineInstr *MI) const {
1296 bool isPred = MI->getDesc().isPredicable();
1297
1298 if (!isPred)
1299 return false;
1300
1301 const int Opc = MI->getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001302 int NumOperands = MI->getNumOperands();
1303
1304 // Keep a flag for upto 4 operands in the instructions, to indicate if
1305 // that operand has been constant extended.
1306 bool OpCExtended[4];
1307 if (NumOperands > 4)
1308 NumOperands = 4;
1309
1310 for (int i = 0; i < NumOperands; i++)
1311 OpCExtended[i] = (isOperandExtended(MI, i) && isConstExtended(MI));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001312
1313 switch(Opc) {
Colin LeMahieu4af437f2014-12-09 20:23:30 +00001314 case Hexagon::A2_tfrsi:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001315 return (isOperandExtended(MI, 1) && isConstExtended(MI)) ||
1316 isInt<12>(MI->getOperand(1).getImm());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001317
Colin LeMahieubda31b42014-12-29 20:44:51 +00001318 case Hexagon::S2_storerd_io:
Brendon Cahoonf6b687e2012-05-14 19:35:42 +00001319 return isShiftedUInt<6,3>(MI->getOperand(1).getImm());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001320
Colin LeMahieubda31b42014-12-29 20:44:51 +00001321 case Hexagon::S2_storeri_io:
Colin LeMahieu90148902014-12-30 22:28:31 +00001322 case Hexagon::S2_storerinew_io:
Brendon Cahoonf6b687e2012-05-14 19:35:42 +00001323 return isShiftedUInt<6,2>(MI->getOperand(1).getImm());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001324
Colin LeMahieubda31b42014-12-29 20:44:51 +00001325 case Hexagon::S2_storerh_io:
Colin LeMahieu90148902014-12-30 22:28:31 +00001326 case Hexagon::S2_storerhnew_io:
Brendon Cahoonf6b687e2012-05-14 19:35:42 +00001327 return isShiftedUInt<6,1>(MI->getOperand(1).getImm());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001328
Colin LeMahieubda31b42014-12-29 20:44:51 +00001329 case Hexagon::S2_storerb_io:
Colin LeMahieu90148902014-12-30 22:28:31 +00001330 case Hexagon::S2_storerbnew_io:
Brendon Cahoonf6b687e2012-05-14 19:35:42 +00001331 return isUInt<6>(MI->getOperand(1).getImm());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001332
Colin LeMahieu947cd702014-12-23 20:44:59 +00001333 case Hexagon::L2_loadrd_io:
Brendon Cahoonf6b687e2012-05-14 19:35:42 +00001334 return isShiftedUInt<6,3>(MI->getOperand(2).getImm());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001335
Colin LeMahieu026e88d2014-12-23 20:02:16 +00001336 case Hexagon::L2_loadri_io:
Brendon Cahoonf6b687e2012-05-14 19:35:42 +00001337 return isShiftedUInt<6,2>(MI->getOperand(2).getImm());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001338
Colin LeMahieu8e39cad2014-12-23 17:25:57 +00001339 case Hexagon::L2_loadrh_io:
Colin LeMahieua9386d22014-12-23 16:42:57 +00001340 case Hexagon::L2_loadruh_io:
Brendon Cahoonf6b687e2012-05-14 19:35:42 +00001341 return isShiftedUInt<6,1>(MI->getOperand(2).getImm());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001342
Colin LeMahieu4b1eac42014-12-22 21:40:43 +00001343 case Hexagon::L2_loadrb_io:
Colin LeMahieuaf1e5de2014-12-22 21:20:03 +00001344 case Hexagon::L2_loadrub_io:
Brendon Cahoonf6b687e2012-05-14 19:35:42 +00001345 return isUInt<6>(MI->getOperand(2).getImm());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001346
Colin LeMahieuc83cbbf2014-12-26 19:31:46 +00001347 case Hexagon::L2_loadrd_pi:
Brendon Cahoonf6b687e2012-05-14 19:35:42 +00001348 return isShiftedInt<4,3>(MI->getOperand(3).getImm());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001349
Colin LeMahieuc83cbbf2014-12-26 19:31:46 +00001350 case Hexagon::L2_loadri_pi:
Brendon Cahoonf6b687e2012-05-14 19:35:42 +00001351 return isShiftedInt<4,2>(MI->getOperand(3).getImm());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001352
Colin LeMahieuc83cbbf2014-12-26 19:31:46 +00001353 case Hexagon::L2_loadrh_pi:
1354 case Hexagon::L2_loadruh_pi:
Brendon Cahoonf6b687e2012-05-14 19:35:42 +00001355 return isShiftedInt<4,1>(MI->getOperand(3).getImm());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001356
Colin LeMahieu96976a12014-12-26 18:57:13 +00001357 case Hexagon::L2_loadrb_pi:
Colin LeMahieufe9612e2014-12-26 19:12:11 +00001358 case Hexagon::L2_loadrub_pi:
Brendon Cahoonf6b687e2012-05-14 19:35:42 +00001359 return isInt<4>(MI->getOperand(3).getImm());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001360
Colin LeMahieu2bad4a72014-12-30 21:01:38 +00001361 case Hexagon::S4_storeirb_io:
1362 case Hexagon::S4_storeirh_io:
1363 case Hexagon::S4_storeiri_io:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001364 return (OpCExtended[1] || isUInt<6>(MI->getOperand(1).getImm())) &&
1365 (OpCExtended[2] || isInt<6>(MI->getOperand(2).getImm()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001366
Colin LeMahieuf297dbe2015-02-05 17:49:13 +00001367 case Hexagon::A2_addi:
Brendon Cahoonf6b687e2012-05-14 19:35:42 +00001368 return isInt<8>(MI->getOperand(2).getImm());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001369
Colin LeMahieu3b3197e2014-11-24 17:44:19 +00001370 case Hexagon::A2_aslh:
Colin LeMahieu397a25e2014-11-24 18:04:42 +00001371 case Hexagon::A2_asrh:
Colin LeMahieu91ffec92014-11-21 21:35:52 +00001372 case Hexagon::A2_sxtb:
Colin LeMahieu310991c2014-11-21 21:54:59 +00001373 case Hexagon::A2_sxth:
Colin LeMahieubb7d6f52014-11-24 16:48:43 +00001374 case Hexagon::A2_zxtb:
Colin LeMahieu098256c2014-11-24 17:11:34 +00001375 case Hexagon::A2_zxth:
Colin LeMahieu4fd203d2015-02-09 21:56:37 +00001376 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001377 }
1378
1379 return true;
1380}
1381
Jyotsna Verma84c47102013-05-06 18:49:23 +00001382
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001383bool HexagonInstrInfo::isSchedulingBoundary(const MachineInstr *MI,
1384 const MachineBasicBlock *MBB, const MachineFunction &MF) const {
1385 // Debug info is never a scheduling boundary. It's necessary to be explicit
1386 // due to the special treatment of IT instructions below, otherwise a
1387 // dbg_value followed by an IT will result in the IT instruction being
1388 // considered a scheduling hazard, which is wrong. It should be the actual
1389 // instruction preceding the dbg_value instruction(s), just like it is
1390 // when debug info is not present.
1391 if (MI->isDebugValue())
Brendon Cahoondf43e682015-05-08 16:16:29 +00001392 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001393
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001394 // Throwing call is a boundary.
1395 if (MI->isCall()) {
1396 // If any of the block's successors is a landing pad, this could be a
1397 // throwing call.
1398 for (auto I : MBB->successors())
1399 if (I->isEHPad())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001400 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001401 }
1402
1403 // Don't mess around with no return calls.
1404 if (MI->getOpcode() == Hexagon::CALLv3nr)
1405 return true;
1406
1407 // Terminators and labels can't be scheduled around.
1408 if (MI->getDesc().isTerminator() || MI->isPosition())
1409 return true;
1410
1411 if (MI->isInlineAsm() && !ScheduleInlineAsm)
1412 return true;
1413
1414 return false;
1415}
1416
1417
1418/// Measure the specified inline asm to determine an approximation of its
1419/// length.
1420/// Comments (which run till the next SeparatorString or newline) do not
1421/// count as an instruction.
1422/// Any other non-whitespace text is considered an instruction, with
1423/// multiple instructions separated by SeparatorString or newlines.
1424/// Variable-length instructions are not handled here; this function
1425/// may be overloaded in the target code to do that.
1426/// Hexagon counts the number of ##'s and adjust for that many
1427/// constant exenders.
1428unsigned HexagonInstrInfo::getInlineAsmLength(const char *Str,
1429 const MCAsmInfo &MAI) const {
1430 StringRef AStr(Str);
1431 // Count the number of instructions in the asm.
1432 bool atInsnStart = true;
1433 unsigned Length = 0;
1434 for (; *Str; ++Str) {
1435 if (*Str == '\n' || strncmp(Str, MAI.getSeparatorString(),
1436 strlen(MAI.getSeparatorString())) == 0)
1437 atInsnStart = true;
1438 if (atInsnStart && !std::isspace(static_cast<unsigned char>(*Str))) {
1439 Length += MAI.getMaxInstLength();
1440 atInsnStart = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001441 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001442 if (atInsnStart && strncmp(Str, MAI.getCommentString(),
1443 strlen(MAI.getCommentString())) == 0)
1444 atInsnStart = false;
1445 }
1446
1447 // Add to size number of constant extenders seen * 4.
1448 StringRef Occ("##");
1449 Length += AStr.count(Occ)*4;
1450 return Length;
1451}
1452
1453
1454ScheduleHazardRecognizer*
1455HexagonInstrInfo::CreateTargetPostRAHazardRecognizer(
1456 const InstrItineraryData *II, const ScheduleDAG *DAG) const {
1457 return TargetInstrInfo::CreateTargetPostRAHazardRecognizer(II, DAG);
1458}
1459
1460
1461/// \brief For a comparison instruction, return the source registers in
1462/// \p SrcReg and \p SrcReg2 if having two register operands, and the value it
1463/// compares against in CmpValue. Return true if the comparison instruction
1464/// can be analyzed.
1465bool HexagonInstrInfo::analyzeCompare(const MachineInstr *MI,
1466 unsigned &SrcReg, unsigned &SrcReg2, int &Mask, int &Value) const {
1467 unsigned Opc = MI->getOpcode();
1468
1469 // Set mask and the first source register.
1470 switch (Opc) {
1471 case Hexagon::C2_cmpeq:
1472 case Hexagon::C2_cmpeqp:
1473 case Hexagon::C2_cmpgt:
1474 case Hexagon::C2_cmpgtp:
1475 case Hexagon::C2_cmpgtu:
1476 case Hexagon::C2_cmpgtup:
1477 case Hexagon::C4_cmpneq:
1478 case Hexagon::C4_cmplte:
1479 case Hexagon::C4_cmplteu:
1480 case Hexagon::C2_cmpeqi:
1481 case Hexagon::C2_cmpgti:
1482 case Hexagon::C2_cmpgtui:
1483 case Hexagon::C4_cmpneqi:
1484 case Hexagon::C4_cmplteui:
1485 case Hexagon::C4_cmpltei:
1486 SrcReg = MI->getOperand(1).getReg();
1487 Mask = ~0;
1488 break;
1489 case Hexagon::A4_cmpbeq:
1490 case Hexagon::A4_cmpbgt:
1491 case Hexagon::A4_cmpbgtu:
1492 case Hexagon::A4_cmpbeqi:
1493 case Hexagon::A4_cmpbgti:
1494 case Hexagon::A4_cmpbgtui:
1495 SrcReg = MI->getOperand(1).getReg();
1496 Mask = 0xFF;
1497 break;
1498 case Hexagon::A4_cmpheq:
1499 case Hexagon::A4_cmphgt:
1500 case Hexagon::A4_cmphgtu:
1501 case Hexagon::A4_cmpheqi:
1502 case Hexagon::A4_cmphgti:
1503 case Hexagon::A4_cmphgtui:
1504 SrcReg = MI->getOperand(1).getReg();
1505 Mask = 0xFFFF;
1506 break;
1507 }
1508
1509 // Set the value/second source register.
1510 switch (Opc) {
1511 case Hexagon::C2_cmpeq:
1512 case Hexagon::C2_cmpeqp:
1513 case Hexagon::C2_cmpgt:
1514 case Hexagon::C2_cmpgtp:
1515 case Hexagon::C2_cmpgtu:
1516 case Hexagon::C2_cmpgtup:
1517 case Hexagon::A4_cmpbeq:
1518 case Hexagon::A4_cmpbgt:
1519 case Hexagon::A4_cmpbgtu:
1520 case Hexagon::A4_cmpheq:
1521 case Hexagon::A4_cmphgt:
1522 case Hexagon::A4_cmphgtu:
1523 case Hexagon::C4_cmpneq:
1524 case Hexagon::C4_cmplte:
1525 case Hexagon::C4_cmplteu:
1526 SrcReg2 = MI->getOperand(2).getReg();
1527 return true;
1528
1529 case Hexagon::C2_cmpeqi:
1530 case Hexagon::C2_cmpgtui:
1531 case Hexagon::C2_cmpgti:
1532 case Hexagon::C4_cmpneqi:
1533 case Hexagon::C4_cmplteui:
1534 case Hexagon::C4_cmpltei:
1535 case Hexagon::A4_cmpbeqi:
1536 case Hexagon::A4_cmpbgti:
1537 case Hexagon::A4_cmpbgtui:
1538 case Hexagon::A4_cmpheqi:
1539 case Hexagon::A4_cmphgti:
1540 case Hexagon::A4_cmphgtui:
1541 SrcReg2 = 0;
1542 Value = MI->getOperand(2).getImm();
1543 return true;
1544 }
1545
1546 return false;
1547}
1548
1549
1550unsigned HexagonInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
1551 const MachineInstr *MI, unsigned *PredCost) const {
1552 return getInstrTimingClassLatency(ItinData, MI);
1553}
1554
1555
1556DFAPacketizer *HexagonInstrInfo::CreateTargetScheduleState(
1557 const TargetSubtargetInfo &STI) const {
1558 const InstrItineraryData *II = STI.getInstrItineraryData();
1559 return static_cast<const HexagonSubtarget&>(STI).createDFAPacketizer(II);
1560}
1561
1562
1563// Inspired by this pair:
1564// %R13<def> = L2_loadri_io %R29, 136; mem:LD4[FixedStack0]
1565// S2_storeri_io %R29, 132, %R1<kill>; flags: mem:ST4[FixedStack1]
1566// Currently AA considers the addresses in these instructions to be aliasing.
1567bool HexagonInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr *MIa,
1568 MachineInstr *MIb, AliasAnalysis *AA) const {
1569 int OffsetA = 0, OffsetB = 0;
1570 unsigned SizeA = 0, SizeB = 0;
1571
1572 if (MIa->hasUnmodeledSideEffects() || MIb->hasUnmodeledSideEffects() ||
1573 MIa->hasOrderedMemoryRef() || MIa->hasOrderedMemoryRef())
1574 return false;
1575
1576 // Instructions that are pure loads, not loads and stores like memops are not
1577 // dependent.
1578 if (MIa->mayLoad() && !isMemOp(MIa) && MIb->mayLoad() && !isMemOp(MIb))
1579 return true;
1580
1581 // Get base, offset, and access size in MIa.
1582 unsigned BaseRegA = getBaseAndOffset(MIa, OffsetA, SizeA);
1583 if (!BaseRegA || !SizeA)
1584 return false;
1585
1586 // Get base, offset, and access size in MIb.
1587 unsigned BaseRegB = getBaseAndOffset(MIb, OffsetB, SizeB);
1588 if (!BaseRegB || !SizeB)
1589 return false;
1590
1591 if (BaseRegA != BaseRegB)
1592 return false;
1593
1594 // This is a mem access with the same base register and known offsets from it.
1595 // Reason about it.
1596 if (OffsetA > OffsetB) {
1597 uint64_t offDiff = (uint64_t)((int64_t)OffsetA - (int64_t)OffsetB);
1598 return (SizeB <= offDiff);
1599 } else if (OffsetA < OffsetB) {
1600 uint64_t offDiff = (uint64_t)((int64_t)OffsetB - (int64_t)OffsetA);
1601 return (SizeA <= offDiff);
1602 }
1603
1604 return false;
1605}
1606
1607
1608unsigned HexagonInstrInfo::createVR(MachineFunction* MF, MVT VT) const {
1609 MachineRegisterInfo &MRI = MF->getRegInfo();
1610 const TargetRegisterClass *TRC;
1611 if (VT == MVT::i1) {
1612 TRC = &Hexagon::PredRegsRegClass;
1613 } else if (VT == MVT::i32 || VT == MVT::f32) {
1614 TRC = &Hexagon::IntRegsRegClass;
1615 } else if (VT == MVT::i64 || VT == MVT::f64) {
1616 TRC = &Hexagon::DoubleRegsRegClass;
1617 } else {
1618 llvm_unreachable("Cannot handle this register class");
1619 }
1620
1621 unsigned NewReg = MRI.createVirtualRegister(TRC);
1622 return NewReg;
1623}
1624
1625
1626bool HexagonInstrInfo::isAbsoluteSet(const MachineInstr* MI) const {
1627 return (getAddrMode(MI) == HexagonII::AbsoluteSet);
1628}
1629
1630
1631bool HexagonInstrInfo::isAccumulator(const MachineInstr *MI) const {
1632 const uint64_t F = MI->getDesc().TSFlags;
1633 return((F >> HexagonII::AccumulatorPos) & HexagonII::AccumulatorMask);
1634}
1635
1636
1637bool HexagonInstrInfo::isComplex(const MachineInstr *MI) const {
1638 const MachineFunction *MF = MI->getParent()->getParent();
1639 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
1640 const HexagonInstrInfo *QII = (const HexagonInstrInfo *) TII;
1641
1642 if (!(isTC1(MI))
1643 && !(QII->isTC2Early(MI))
1644 && !(MI->getDesc().mayLoad())
1645 && !(MI->getDesc().mayStore())
1646 && (MI->getDesc().getOpcode() != Hexagon::S2_allocframe)
1647 && (MI->getDesc().getOpcode() != Hexagon::L2_deallocframe)
1648 && !(QII->isMemOp(MI))
1649 && !(MI->isBranch())
1650 && !(MI->isReturn())
1651 && !MI->isCall())
1652 return true;
1653
1654 return false;
1655}
1656
1657
Sanjay Patele4b9f502015-12-07 19:21:39 +00001658// Return true if the instruction is a compund branch instruction.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001659bool HexagonInstrInfo::isCompoundBranchInstr(const MachineInstr *MI) const {
1660 return (getType(MI) == HexagonII::TypeCOMPOUND && MI->isBranch());
1661}
1662
1663
1664bool HexagonInstrInfo::isCondInst(const MachineInstr *MI) const {
1665 return (MI->isBranch() && isPredicated(MI)) ||
1666 isConditionalTransfer(MI) ||
1667 isConditionalALU32(MI) ||
1668 isConditionalLoad(MI) ||
1669 // Predicated stores which don't have a .new on any operands.
1670 (MI->mayStore() && isPredicated(MI) && !isNewValueStore(MI) &&
1671 !isPredicatedNew(MI));
1672}
1673
1674
1675bool HexagonInstrInfo::isConditionalALU32(const MachineInstr* MI) const {
1676 switch (MI->getOpcode()) {
1677 case Hexagon::A2_paddf:
1678 case Hexagon::A2_paddfnew:
1679 case Hexagon::A2_paddif:
1680 case Hexagon::A2_paddifnew:
1681 case Hexagon::A2_paddit:
1682 case Hexagon::A2_padditnew:
1683 case Hexagon::A2_paddt:
1684 case Hexagon::A2_paddtnew:
1685 case Hexagon::A2_pandf:
1686 case Hexagon::A2_pandfnew:
1687 case Hexagon::A2_pandt:
1688 case Hexagon::A2_pandtnew:
1689 case Hexagon::A2_porf:
1690 case Hexagon::A2_porfnew:
1691 case Hexagon::A2_port:
1692 case Hexagon::A2_portnew:
1693 case Hexagon::A2_psubf:
1694 case Hexagon::A2_psubfnew:
1695 case Hexagon::A2_psubt:
1696 case Hexagon::A2_psubtnew:
1697 case Hexagon::A2_pxorf:
1698 case Hexagon::A2_pxorfnew:
1699 case Hexagon::A2_pxort:
1700 case Hexagon::A2_pxortnew:
1701 case Hexagon::A4_paslhf:
1702 case Hexagon::A4_paslhfnew:
1703 case Hexagon::A4_paslht:
1704 case Hexagon::A4_paslhtnew:
1705 case Hexagon::A4_pasrhf:
1706 case Hexagon::A4_pasrhfnew:
1707 case Hexagon::A4_pasrht:
1708 case Hexagon::A4_pasrhtnew:
1709 case Hexagon::A4_psxtbf:
1710 case Hexagon::A4_psxtbfnew:
1711 case Hexagon::A4_psxtbt:
1712 case Hexagon::A4_psxtbtnew:
1713 case Hexagon::A4_psxthf:
1714 case Hexagon::A4_psxthfnew:
1715 case Hexagon::A4_psxtht:
1716 case Hexagon::A4_psxthtnew:
1717 case Hexagon::A4_pzxtbf:
1718 case Hexagon::A4_pzxtbfnew:
1719 case Hexagon::A4_pzxtbt:
1720 case Hexagon::A4_pzxtbtnew:
1721 case Hexagon::A4_pzxthf:
1722 case Hexagon::A4_pzxthfnew:
1723 case Hexagon::A4_pzxtht:
1724 case Hexagon::A4_pzxthtnew:
1725 case Hexagon::C2_ccombinewf:
1726 case Hexagon::C2_ccombinewt:
1727 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001728 }
1729 return false;
1730}
1731
1732
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001733// FIXME - Function name and it's functionality don't match.
1734// It should be renamed to hasPredNewOpcode()
1735bool HexagonInstrInfo::isConditionalLoad(const MachineInstr* MI) const {
1736 if (!MI->getDesc().mayLoad() || !isPredicated(MI))
1737 return false;
1738
1739 int PNewOpcode = Hexagon::getPredNewOpcode(MI->getOpcode());
1740 // Instruction with valid predicated-new opcode can be promoted to .new.
1741 return PNewOpcode >= 0;
1742}
1743
1744
1745// Returns true if an instruction is a conditional store.
1746//
1747// Note: It doesn't include conditional new-value stores as they can't be
1748// converted to .new predicate.
1749bool HexagonInstrInfo::isConditionalStore(const MachineInstr* MI) const {
1750 switch (MI->getOpcode()) {
1751 default: return false;
1752 case Hexagon::S4_storeirbt_io:
1753 case Hexagon::S4_storeirbf_io:
1754 case Hexagon::S4_pstorerbt_rr:
1755 case Hexagon::S4_pstorerbf_rr:
1756 case Hexagon::S2_pstorerbt_io:
1757 case Hexagon::S2_pstorerbf_io:
1758 case Hexagon::S2_pstorerbt_pi:
1759 case Hexagon::S2_pstorerbf_pi:
1760 case Hexagon::S2_pstorerdt_io:
1761 case Hexagon::S2_pstorerdf_io:
1762 case Hexagon::S4_pstorerdt_rr:
1763 case Hexagon::S4_pstorerdf_rr:
1764 case Hexagon::S2_pstorerdt_pi:
1765 case Hexagon::S2_pstorerdf_pi:
1766 case Hexagon::S2_pstorerht_io:
1767 case Hexagon::S2_pstorerhf_io:
1768 case Hexagon::S4_storeirht_io:
1769 case Hexagon::S4_storeirhf_io:
1770 case Hexagon::S4_pstorerht_rr:
1771 case Hexagon::S4_pstorerhf_rr:
1772 case Hexagon::S2_pstorerht_pi:
1773 case Hexagon::S2_pstorerhf_pi:
1774 case Hexagon::S2_pstorerit_io:
1775 case Hexagon::S2_pstorerif_io:
1776 case Hexagon::S4_storeirit_io:
1777 case Hexagon::S4_storeirif_io:
1778 case Hexagon::S4_pstorerit_rr:
1779 case Hexagon::S4_pstorerif_rr:
1780 case Hexagon::S2_pstorerit_pi:
1781 case Hexagon::S2_pstorerif_pi:
1782
1783 // V4 global address store before promoting to dot new.
1784 case Hexagon::S4_pstorerdt_abs:
1785 case Hexagon::S4_pstorerdf_abs:
1786 case Hexagon::S4_pstorerbt_abs:
1787 case Hexagon::S4_pstorerbf_abs:
1788 case Hexagon::S4_pstorerht_abs:
1789 case Hexagon::S4_pstorerhf_abs:
1790 case Hexagon::S4_pstorerit_abs:
1791 case Hexagon::S4_pstorerif_abs:
1792 return true;
1793
1794 // Predicated new value stores (i.e. if (p0) memw(..)=r0.new) are excluded
1795 // from the "Conditional Store" list. Because a predicated new value store
1796 // would NOT be promoted to a double dot new store.
1797 // This function returns yes for those stores that are predicated but not
1798 // yet promoted to predicate dot new instructions.
1799 }
1800}
1801
1802
1803bool HexagonInstrInfo::isConditionalTransfer(const MachineInstr *MI) const {
1804 switch (MI->getOpcode()) {
1805 case Hexagon::A2_tfrt:
1806 case Hexagon::A2_tfrf:
1807 case Hexagon::C2_cmoveit:
1808 case Hexagon::C2_cmoveif:
1809 case Hexagon::A2_tfrtnew:
1810 case Hexagon::A2_tfrfnew:
1811 case Hexagon::C2_cmovenewit:
1812 case Hexagon::C2_cmovenewif:
1813 case Hexagon::A2_tfrpt:
1814 case Hexagon::A2_tfrpf:
1815 return true;
1816
1817 default:
1818 return false;
1819 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001820 return false;
1821}
1822
1823
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001824// TODO: In order to have isExtendable for fpimm/f32Ext, we need to handle
1825// isFPImm and later getFPImm as well.
1826bool HexagonInstrInfo::isConstExtended(const MachineInstr *MI) const {
1827 const uint64_t F = MI->getDesc().TSFlags;
1828 unsigned isExtended = (F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask;
1829 if (isExtended) // Instruction must be extended.
Krzysztof Parzyszekc6f19332015-03-19 15:18:57 +00001830 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001831
1832 unsigned isExtendable =
1833 (F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask;
1834 if (!isExtendable)
1835 return false;
1836
1837 if (MI->isCall())
1838 return false;
1839
1840 short ExtOpNum = getCExtOpNum(MI);
1841 const MachineOperand &MO = MI->getOperand(ExtOpNum);
1842 // Use MO operand flags to determine if MO
1843 // has the HMOTF_ConstExtended flag set.
1844 if (MO.getTargetFlags() && HexagonII::HMOTF_ConstExtended)
Brendon Cahoondf43e682015-05-08 16:16:29 +00001845 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001846 // If this is a Machine BB address we are talking about, and it is
1847 // not marked as extended, say so.
1848 if (MO.isMBB())
1849 return false;
1850
1851 // We could be using an instruction with an extendable immediate and shoehorn
1852 // a global address into it. If it is a global address it will be constant
1853 // extended. We do this for COMBINE.
1854 // We currently only handle isGlobal() because it is the only kind of
1855 // object we are going to end up with here for now.
1856 // In the future we probably should add isSymbol(), etc.
1857 if (MO.isGlobal() || MO.isSymbol() || MO.isBlockAddress() ||
1858 MO.isJTI() || MO.isCPI())
1859 return true;
1860
1861 // If the extendable operand is not 'Immediate' type, the instruction should
1862 // have 'isExtended' flag set.
1863 assert(MO.isImm() && "Extendable operand must be Immediate type");
1864
1865 int MinValue = getMinValue(MI);
1866 int MaxValue = getMaxValue(MI);
1867 int ImmValue = MO.getImm();
1868
1869 return (ImmValue < MinValue || ImmValue > MaxValue);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001870}
1871
1872
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001873bool HexagonInstrInfo::isDeallocRet(const MachineInstr *MI) const {
1874 switch (MI->getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001875 case Hexagon::L4_return :
1876 case Hexagon::L4_return_t :
1877 case Hexagon::L4_return_f :
1878 case Hexagon::L4_return_tnew_pnt :
1879 case Hexagon::L4_return_fnew_pnt :
1880 case Hexagon::L4_return_tnew_pt :
1881 case Hexagon::L4_return_fnew_pt :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001882 return true;
1883 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001884 return false;
1885}
1886
1887
1888// Return true when ConsMI uses a register defined by ProdMI.
1889bool HexagonInstrInfo::isDependent(const MachineInstr *ProdMI,
1890 const MachineInstr *ConsMI) const {
1891 const MCInstrDesc &ProdMCID = ProdMI->getDesc();
1892 if (!ProdMCID.getNumDefs())
1893 return false;
1894
1895 auto &HRI = getRegisterInfo();
1896
1897 SmallVector<unsigned, 4> DefsA;
1898 SmallVector<unsigned, 4> DefsB;
1899 SmallVector<unsigned, 8> UsesA;
1900 SmallVector<unsigned, 8> UsesB;
1901
1902 parseOperands(ProdMI, DefsA, UsesA);
1903 parseOperands(ConsMI, DefsB, UsesB);
1904
1905 for (auto &RegA : DefsA)
1906 for (auto &RegB : UsesB) {
1907 // True data dependency.
1908 if (RegA == RegB)
1909 return true;
1910
1911 if (Hexagon::DoubleRegsRegClass.contains(RegA))
1912 for (MCSubRegIterator SubRegs(RegA, &HRI); SubRegs.isValid(); ++SubRegs)
1913 if (RegB == *SubRegs)
1914 return true;
1915
1916 if (Hexagon::DoubleRegsRegClass.contains(RegB))
1917 for (MCSubRegIterator SubRegs(RegB, &HRI); SubRegs.isValid(); ++SubRegs)
1918 if (RegA == *SubRegs)
1919 return true;
1920 }
1921
1922 return false;
1923}
1924
1925
1926// Returns true if the instruction is alread a .cur.
1927bool HexagonInstrInfo::isDotCurInst(const MachineInstr* MI) const {
1928 switch (MI->getOpcode()) {
1929 case Hexagon::V6_vL32b_cur_pi:
1930 case Hexagon::V6_vL32b_cur_ai:
1931 case Hexagon::V6_vL32b_cur_pi_128B:
1932 case Hexagon::V6_vL32b_cur_ai_128B:
1933 return true;
1934 }
1935 return false;
1936}
1937
1938
1939// Returns true, if any one of the operands is a dot new
1940// insn, whether it is predicated dot new or register dot new.
1941bool HexagonInstrInfo::isDotNewInst(const MachineInstr* MI) const {
1942 if (isNewValueInst(MI) ||
1943 (isPredicated(MI) && isPredicatedNew(MI)))
1944 return true;
1945
1946 return false;
1947}
1948
1949
1950/// Symmetrical. See if these two instructions are fit for duplex pair.
1951bool HexagonInstrInfo::isDuplexPair(const MachineInstr *MIa,
1952 const MachineInstr *MIb) const {
1953 HexagonII::SubInstructionGroup MIaG = getDuplexCandidateGroup(MIa);
1954 HexagonII::SubInstructionGroup MIbG = getDuplexCandidateGroup(MIb);
1955 return (isDuplexPairMatch(MIaG, MIbG) || isDuplexPairMatch(MIbG, MIaG));
1956}
1957
1958
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00001959bool HexagonInstrInfo::isEarlySourceInstr(const MachineInstr *MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001960 if (!MI)
1961 return false;
1962
1963 if (MI->mayLoad() || MI->mayStore() || MI->isCompare())
1964 return true;
1965
1966 // Multiply
1967 unsigned SchedClass = MI->getDesc().getSchedClass();
1968 if (SchedClass == Hexagon::Sched::M_tc_3or4x_SLOT23)
1969 return true;
1970 return false;
1971}
1972
1973
1974bool HexagonInstrInfo::isEndLoopN(unsigned Opcode) const {
1975 return (Opcode == Hexagon::ENDLOOP0 ||
1976 Opcode == Hexagon::ENDLOOP1);
1977}
1978
1979
1980bool HexagonInstrInfo::isExpr(unsigned OpType) const {
1981 switch(OpType) {
1982 case MachineOperand::MO_MachineBasicBlock:
1983 case MachineOperand::MO_GlobalAddress:
1984 case MachineOperand::MO_ExternalSymbol:
1985 case MachineOperand::MO_JumpTableIndex:
1986 case MachineOperand::MO_ConstantPoolIndex:
1987 case MachineOperand::MO_BlockAddress:
1988 return true;
1989 default:
1990 return false;
1991 }
1992}
1993
1994
1995bool HexagonInstrInfo::isExtendable(const MachineInstr *MI) const {
1996 const MCInstrDesc &MID = MI->getDesc();
1997 const uint64_t F = MID.TSFlags;
1998 if ((F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask)
1999 return true;
2000
2001 // TODO: This is largely obsolete now. Will need to be removed
2002 // in consecutive patches.
2003 switch(MI->getOpcode()) {
2004 // TFR_FI Remains a special case.
2005 case Hexagon::TFR_FI:
2006 return true;
2007 default:
2008 return false;
2009 }
2010 return false;
2011}
2012
2013
2014// This returns true in two cases:
2015// - The OP code itself indicates that this is an extended instruction.
2016// - One of MOs has been marked with HMOTF_ConstExtended flag.
2017bool HexagonInstrInfo::isExtended(const MachineInstr *MI) const {
2018 // First check if this is permanently extended op code.
2019 const uint64_t F = MI->getDesc().TSFlags;
2020 if ((F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask)
2021 return true;
2022 // Use MO operand flags to determine if one of MI's operands
2023 // has HMOTF_ConstExtended flag set.
2024 for (MachineInstr::const_mop_iterator I = MI->operands_begin(),
2025 E = MI->operands_end(); I != E; ++I) {
2026 if (I->getTargetFlags() && HexagonII::HMOTF_ConstExtended)
2027 return true;
2028 }
2029 return false;
2030}
2031
2032
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002033bool HexagonInstrInfo::isFloat(const MachineInstr *MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002034 unsigned Opcode = MI->getOpcode();
2035 const uint64_t F = get(Opcode).TSFlags;
2036 return (F >> HexagonII::FPPos) & HexagonII::FPMask;
2037}
2038
2039
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002040// No V60 HVX VMEM with A_INDIRECT.
2041bool HexagonInstrInfo::isHVXMemWithAIndirect(const MachineInstr *I,
2042 const MachineInstr *J) const {
2043 if (!isV60VectorInstruction(I))
2044 return false;
2045 if (!I->mayLoad() && !I->mayStore())
2046 return false;
2047 return J->isIndirectBranch() || isIndirectCall(J) || isIndirectL4Return(J);
2048}
2049
2050
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002051bool HexagonInstrInfo::isIndirectCall(const MachineInstr *MI) const {
2052 switch (MI->getOpcode()) {
2053 case Hexagon::J2_callr :
2054 case Hexagon::J2_callrf :
2055 case Hexagon::J2_callrt :
2056 return true;
2057 }
2058 return false;
2059}
2060
2061
2062bool HexagonInstrInfo::isIndirectL4Return(const MachineInstr *MI) const {
2063 switch (MI->getOpcode()) {
2064 case Hexagon::L4_return :
2065 case Hexagon::L4_return_t :
2066 case Hexagon::L4_return_f :
2067 case Hexagon::L4_return_fnew_pnt :
2068 case Hexagon::L4_return_fnew_pt :
2069 case Hexagon::L4_return_tnew_pnt :
2070 case Hexagon::L4_return_tnew_pt :
2071 return true;
2072 }
2073 return false;
2074}
2075
2076
2077bool HexagonInstrInfo::isJumpR(const MachineInstr *MI) const {
2078 switch (MI->getOpcode()) {
2079 case Hexagon::J2_jumpr :
2080 case Hexagon::J2_jumprt :
2081 case Hexagon::J2_jumprf :
2082 case Hexagon::J2_jumprtnewpt :
2083 case Hexagon::J2_jumprfnewpt :
2084 case Hexagon::J2_jumprtnew :
2085 case Hexagon::J2_jumprfnew :
2086 return true;
2087 }
2088 return false;
2089}
2090
2091
2092// Return true if a given MI can accomodate given offset.
2093// Use abs estimate as oppose to the exact number.
2094// TODO: This will need to be changed to use MC level
2095// definition of instruction extendable field size.
2096bool HexagonInstrInfo::isJumpWithinBranchRange(const MachineInstr *MI,
2097 unsigned offset) const {
2098 // This selection of jump instructions matches to that what
2099 // AnalyzeBranch can parse, plus NVJ.
2100 if (isNewValueJump(MI)) // r9:2
2101 return isInt<11>(offset);
2102
2103 switch (MI->getOpcode()) {
2104 // Still missing Jump to address condition on register value.
2105 default:
2106 return false;
2107 case Hexagon::J2_jump: // bits<24> dst; // r22:2
2108 case Hexagon::J2_call:
2109 case Hexagon::CALLv3nr:
2110 return isInt<24>(offset);
2111 case Hexagon::J2_jumpt: //bits<17> dst; // r15:2
2112 case Hexagon::J2_jumpf:
2113 case Hexagon::J2_jumptnew:
2114 case Hexagon::J2_jumptnewpt:
2115 case Hexagon::J2_jumpfnew:
2116 case Hexagon::J2_jumpfnewpt:
2117 case Hexagon::J2_callt:
2118 case Hexagon::J2_callf:
2119 return isInt<17>(offset);
2120 case Hexagon::J2_loop0i:
2121 case Hexagon::J2_loop0iext:
2122 case Hexagon::J2_loop0r:
2123 case Hexagon::J2_loop0rext:
2124 case Hexagon::J2_loop1i:
2125 case Hexagon::J2_loop1iext:
2126 case Hexagon::J2_loop1r:
2127 case Hexagon::J2_loop1rext:
2128 return isInt<9>(offset);
2129 // TODO: Add all the compound branches here. Can we do this in Relation model?
2130 case Hexagon::J4_cmpeqi_tp0_jump_nt:
2131 case Hexagon::J4_cmpeqi_tp1_jump_nt:
2132 return isInt<11>(offset);
2133 }
2134}
2135
2136
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002137bool HexagonInstrInfo::isLateInstrFeedsEarlyInstr(const MachineInstr *LRMI,
2138 const MachineInstr *ESMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002139 if (!LRMI || !ESMI)
2140 return false;
2141
2142 bool isLate = isLateResultInstr(LRMI);
2143 bool isEarly = isEarlySourceInstr(ESMI);
2144
2145 DEBUG(dbgs() << "V60" << (isLate ? "-LR " : " -- "));
2146 DEBUG(LRMI->dump());
2147 DEBUG(dbgs() << "V60" << (isEarly ? "-ES " : " -- "));
2148 DEBUG(ESMI->dump());
2149
2150 if (isLate && isEarly) {
2151 DEBUG(dbgs() << "++Is Late Result feeding Early Source\n");
2152 return true;
2153 }
2154
2155 return false;
2156}
2157
2158
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002159bool HexagonInstrInfo::isLateResultInstr(const MachineInstr *MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002160 if (!MI)
2161 return false;
2162
2163 switch (MI->getOpcode()) {
2164 case TargetOpcode::EXTRACT_SUBREG:
2165 case TargetOpcode::INSERT_SUBREG:
2166 case TargetOpcode::SUBREG_TO_REG:
2167 case TargetOpcode::REG_SEQUENCE:
2168 case TargetOpcode::IMPLICIT_DEF:
2169 case TargetOpcode::COPY:
2170 case TargetOpcode::INLINEASM:
2171 case TargetOpcode::PHI:
2172 return false;
2173 default:
2174 break;
2175 }
2176
2177 unsigned SchedClass = MI->getDesc().getSchedClass();
2178
2179 switch (SchedClass) {
2180 case Hexagon::Sched::ALU32_2op_tc_1_SLOT0123:
2181 case Hexagon::Sched::ALU32_3op_tc_1_SLOT0123:
2182 case Hexagon::Sched::ALU32_ADDI_tc_1_SLOT0123:
2183 case Hexagon::Sched::ALU64_tc_1_SLOT23:
2184 case Hexagon::Sched::EXTENDER_tc_1_SLOT0123:
2185 case Hexagon::Sched::S_2op_tc_1_SLOT23:
2186 case Hexagon::Sched::S_3op_tc_1_SLOT23:
2187 case Hexagon::Sched::V2LDST_tc_ld_SLOT01:
2188 case Hexagon::Sched::V2LDST_tc_st_SLOT0:
2189 case Hexagon::Sched::V2LDST_tc_st_SLOT01:
2190 case Hexagon::Sched::V4LDST_tc_ld_SLOT01:
2191 case Hexagon::Sched::V4LDST_tc_st_SLOT0:
2192 case Hexagon::Sched::V4LDST_tc_st_SLOT01:
2193 return false;
2194 }
2195 return true;
2196}
2197
2198
2199bool HexagonInstrInfo::isLateSourceInstr(const MachineInstr *MI) const {
2200 if (!MI)
2201 return false;
2202
2203 // Instructions with iclass A_CVI_VX and attribute A_CVI_LATE uses a multiply
2204 // resource, but all operands can be received late like an ALU instruction.
2205 return MI->getDesc().getSchedClass() == Hexagon::Sched::CVI_VX_LATE;
2206}
2207
2208
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002209bool HexagonInstrInfo::isLoopN(const MachineInstr *MI) const {
2210 unsigned Opcode = MI->getOpcode();
2211 return Opcode == Hexagon::J2_loop0i ||
2212 Opcode == Hexagon::J2_loop0r ||
2213 Opcode == Hexagon::J2_loop0iext ||
2214 Opcode == Hexagon::J2_loop0rext ||
2215 Opcode == Hexagon::J2_loop1i ||
2216 Opcode == Hexagon::J2_loop1r ||
2217 Opcode == Hexagon::J2_loop1iext ||
2218 Opcode == Hexagon::J2_loop1rext;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002219}
2220
2221
2222bool HexagonInstrInfo::isMemOp(const MachineInstr *MI) const {
2223 switch (MI->getOpcode()) {
2224 default: return false;
2225 case Hexagon::L4_iadd_memopw_io :
2226 case Hexagon::L4_isub_memopw_io :
2227 case Hexagon::L4_add_memopw_io :
2228 case Hexagon::L4_sub_memopw_io :
2229 case Hexagon::L4_and_memopw_io :
2230 case Hexagon::L4_or_memopw_io :
2231 case Hexagon::L4_iadd_memoph_io :
2232 case Hexagon::L4_isub_memoph_io :
2233 case Hexagon::L4_add_memoph_io :
2234 case Hexagon::L4_sub_memoph_io :
2235 case Hexagon::L4_and_memoph_io :
2236 case Hexagon::L4_or_memoph_io :
2237 case Hexagon::L4_iadd_memopb_io :
2238 case Hexagon::L4_isub_memopb_io :
2239 case Hexagon::L4_add_memopb_io :
2240 case Hexagon::L4_sub_memopb_io :
2241 case Hexagon::L4_and_memopb_io :
2242 case Hexagon::L4_or_memopb_io :
2243 case Hexagon::L4_ior_memopb_io:
2244 case Hexagon::L4_ior_memoph_io:
2245 case Hexagon::L4_ior_memopw_io:
2246 case Hexagon::L4_iand_memopb_io:
2247 case Hexagon::L4_iand_memoph_io:
2248 case Hexagon::L4_iand_memopw_io:
2249 return true;
2250 }
2251 return false;
2252}
2253
2254
2255bool HexagonInstrInfo::isNewValue(const MachineInstr* MI) const {
2256 const uint64_t F = MI->getDesc().TSFlags;
2257 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2258}
2259
2260
2261bool HexagonInstrInfo::isNewValue(unsigned Opcode) const {
2262 const uint64_t F = get(Opcode).TSFlags;
2263 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2264}
2265
2266
2267bool HexagonInstrInfo::isNewValueInst(const MachineInstr *MI) const {
2268 return isNewValueJump(MI) || isNewValueStore(MI);
2269}
2270
2271
2272bool HexagonInstrInfo::isNewValueJump(const MachineInstr *MI) const {
2273 return isNewValue(MI) && MI->isBranch();
2274}
2275
2276
2277bool HexagonInstrInfo::isNewValueJump(unsigned Opcode) const {
2278 return isNewValue(Opcode) && get(Opcode).isBranch() && isPredicated(Opcode);
2279}
2280
2281
2282bool HexagonInstrInfo::isNewValueStore(const MachineInstr *MI) const {
2283 const uint64_t F = MI->getDesc().TSFlags;
2284 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2285}
2286
2287
2288bool HexagonInstrInfo::isNewValueStore(unsigned Opcode) const {
2289 const uint64_t F = get(Opcode).TSFlags;
2290 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2291}
2292
2293
2294// Returns true if a particular operand is extendable for an instruction.
2295bool HexagonInstrInfo::isOperandExtended(const MachineInstr *MI,
2296 unsigned OperandNum) const {
2297 const uint64_t F = MI->getDesc().TSFlags;
2298 return ((F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask)
2299 == OperandNum;
2300}
2301
2302
2303bool HexagonInstrInfo::isPostIncrement(const MachineInstr* MI) const {
2304 return getAddrMode(MI) == HexagonII::PostInc;
2305}
2306
2307
2308bool HexagonInstrInfo::isPredicatedNew(const MachineInstr *MI) const {
2309 const uint64_t F = MI->getDesc().TSFlags;
2310 assert(isPredicated(MI));
2311 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2312}
2313
2314
2315bool HexagonInstrInfo::isPredicatedNew(unsigned Opcode) const {
2316 const uint64_t F = get(Opcode).TSFlags;
2317 assert(isPredicated(Opcode));
2318 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2319}
2320
2321
2322bool HexagonInstrInfo::isPredicatedTrue(const MachineInstr *MI) const {
2323 const uint64_t F = MI->getDesc().TSFlags;
2324 return !((F >> HexagonII::PredicatedFalsePos) &
2325 HexagonII::PredicatedFalseMask);
2326}
2327
2328
2329bool HexagonInstrInfo::isPredicatedTrue(unsigned Opcode) const {
2330 const uint64_t F = get(Opcode).TSFlags;
2331 // Make sure that the instruction is predicated.
2332 assert((F>> HexagonII::PredicatedPos) & HexagonII::PredicatedMask);
2333 return !((F >> HexagonII::PredicatedFalsePos) &
2334 HexagonII::PredicatedFalseMask);
2335}
2336
2337
2338bool HexagonInstrInfo::isPredicated(unsigned Opcode) const {
2339 const uint64_t F = get(Opcode).TSFlags;
2340 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
2341}
2342
2343
2344bool HexagonInstrInfo::isPredicateLate(unsigned Opcode) const {
2345 const uint64_t F = get(Opcode).TSFlags;
2346 return ~(F >> HexagonII::PredicateLatePos) & HexagonII::PredicateLateMask;
2347}
2348
2349
2350bool HexagonInstrInfo::isPredictedTaken(unsigned Opcode) const {
2351 const uint64_t F = get(Opcode).TSFlags;
2352 assert(get(Opcode).isBranch() &&
2353 (isPredicatedNew(Opcode) || isNewValue(Opcode)));
2354 return (F >> HexagonII::TakenPos) & HexagonII::TakenMask;
2355}
2356
2357
2358bool HexagonInstrInfo::isSaveCalleeSavedRegsCall(const MachineInstr *MI) const {
2359 return MI->getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4 ||
2360 MI->getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT;
2361}
2362
2363
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002364bool HexagonInstrInfo::isSignExtendingLoad(const MachineInstr* MI) const {
2365 switch (MI->getOpcode()) {
2366 // Byte
2367 case Hexagon::L2_loadrb_io:
2368 case Hexagon::L4_loadrb_ur:
2369 case Hexagon::L4_loadrb_ap:
2370 case Hexagon::L2_loadrb_pr:
2371 case Hexagon::L2_loadrb_pbr:
2372 case Hexagon::L2_loadrb_pi:
2373 case Hexagon::L2_loadrb_pci:
2374 case Hexagon::L2_loadrb_pcr:
2375 case Hexagon::L2_loadbsw2_io:
2376 case Hexagon::L4_loadbsw2_ur:
2377 case Hexagon::L4_loadbsw2_ap:
2378 case Hexagon::L2_loadbsw2_pr:
2379 case Hexagon::L2_loadbsw2_pbr:
2380 case Hexagon::L2_loadbsw2_pi:
2381 case Hexagon::L2_loadbsw2_pci:
2382 case Hexagon::L2_loadbsw2_pcr:
2383 case Hexagon::L2_loadbsw4_io:
2384 case Hexagon::L4_loadbsw4_ur:
2385 case Hexagon::L4_loadbsw4_ap:
2386 case Hexagon::L2_loadbsw4_pr:
2387 case Hexagon::L2_loadbsw4_pbr:
2388 case Hexagon::L2_loadbsw4_pi:
2389 case Hexagon::L2_loadbsw4_pci:
2390 case Hexagon::L2_loadbsw4_pcr:
2391 case Hexagon::L4_loadrb_rr:
2392 case Hexagon::L2_ploadrbt_io:
2393 case Hexagon::L2_ploadrbt_pi:
2394 case Hexagon::L2_ploadrbf_io:
2395 case Hexagon::L2_ploadrbf_pi:
2396 case Hexagon::L2_ploadrbtnew_io:
2397 case Hexagon::L2_ploadrbfnew_io:
2398 case Hexagon::L4_ploadrbt_rr:
2399 case Hexagon::L4_ploadrbf_rr:
2400 case Hexagon::L4_ploadrbtnew_rr:
2401 case Hexagon::L4_ploadrbfnew_rr:
2402 case Hexagon::L2_ploadrbtnew_pi:
2403 case Hexagon::L2_ploadrbfnew_pi:
2404 case Hexagon::L4_ploadrbt_abs:
2405 case Hexagon::L4_ploadrbf_abs:
2406 case Hexagon::L4_ploadrbtnew_abs:
2407 case Hexagon::L4_ploadrbfnew_abs:
2408 case Hexagon::L2_loadrbgp:
2409 // Half
2410 case Hexagon::L2_loadrh_io:
2411 case Hexagon::L4_loadrh_ur:
2412 case Hexagon::L4_loadrh_ap:
2413 case Hexagon::L2_loadrh_pr:
2414 case Hexagon::L2_loadrh_pbr:
2415 case Hexagon::L2_loadrh_pi:
2416 case Hexagon::L2_loadrh_pci:
2417 case Hexagon::L2_loadrh_pcr:
2418 case Hexagon::L4_loadrh_rr:
2419 case Hexagon::L2_ploadrht_io:
2420 case Hexagon::L2_ploadrht_pi:
2421 case Hexagon::L2_ploadrhf_io:
2422 case Hexagon::L2_ploadrhf_pi:
2423 case Hexagon::L2_ploadrhtnew_io:
2424 case Hexagon::L2_ploadrhfnew_io:
2425 case Hexagon::L4_ploadrht_rr:
2426 case Hexagon::L4_ploadrhf_rr:
2427 case Hexagon::L4_ploadrhtnew_rr:
2428 case Hexagon::L4_ploadrhfnew_rr:
2429 case Hexagon::L2_ploadrhtnew_pi:
2430 case Hexagon::L2_ploadrhfnew_pi:
2431 case Hexagon::L4_ploadrht_abs:
2432 case Hexagon::L4_ploadrhf_abs:
2433 case Hexagon::L4_ploadrhtnew_abs:
2434 case Hexagon::L4_ploadrhfnew_abs:
2435 case Hexagon::L2_loadrhgp:
2436 return true;
2437 default:
2438 return false;
2439 }
2440}
2441
2442
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002443bool HexagonInstrInfo::isSolo(const MachineInstr* MI) const {
2444 const uint64_t F = MI->getDesc().TSFlags;
2445 return (F >> HexagonII::SoloPos) & HexagonII::SoloMask;
2446}
2447
2448
2449bool HexagonInstrInfo::isSpillPredRegOp(const MachineInstr *MI) const {
2450 switch (MI->getOpcode()) {
2451 case Hexagon::STriw_pred :
2452 case Hexagon::LDriw_pred :
2453 return true;
2454 default:
2455 return false;
2456 }
2457}
2458
2459
2460// Returns true when SU has a timing class TC1.
2461bool HexagonInstrInfo::isTC1(const MachineInstr *MI) const {
2462 unsigned SchedClass = MI->getDesc().getSchedClass();
2463 switch (SchedClass) {
2464 case Hexagon::Sched::ALU32_2op_tc_1_SLOT0123:
2465 case Hexagon::Sched::ALU32_3op_tc_1_SLOT0123:
2466 case Hexagon::Sched::ALU32_ADDI_tc_1_SLOT0123:
2467 case Hexagon::Sched::ALU64_tc_1_SLOT23:
2468 case Hexagon::Sched::EXTENDER_tc_1_SLOT0123:
2469 //case Hexagon::Sched::M_tc_1_SLOT23:
2470 case Hexagon::Sched::S_2op_tc_1_SLOT23:
2471 case Hexagon::Sched::S_3op_tc_1_SLOT23:
2472 return true;
2473
2474 default:
2475 return false;
2476 }
2477}
2478
2479
2480bool HexagonInstrInfo::isTC2(const MachineInstr *MI) const {
2481 unsigned SchedClass = MI->getDesc().getSchedClass();
2482 switch (SchedClass) {
2483 case Hexagon::Sched::ALU32_3op_tc_2_SLOT0123:
2484 case Hexagon::Sched::ALU64_tc_2_SLOT23:
2485 case Hexagon::Sched::CR_tc_2_SLOT3:
2486 case Hexagon::Sched::M_tc_2_SLOT23:
2487 case Hexagon::Sched::S_2op_tc_2_SLOT23:
2488 case Hexagon::Sched::S_3op_tc_2_SLOT23:
2489 return true;
2490
2491 default:
2492 return false;
2493 }
2494}
2495
2496
2497bool HexagonInstrInfo::isTC2Early(const MachineInstr *MI) const {
2498 unsigned SchedClass = MI->getDesc().getSchedClass();
2499 switch (SchedClass) {
2500 case Hexagon::Sched::ALU32_2op_tc_2early_SLOT0123:
2501 case Hexagon::Sched::ALU32_3op_tc_2early_SLOT0123:
2502 case Hexagon::Sched::ALU64_tc_2early_SLOT23:
2503 case Hexagon::Sched::CR_tc_2early_SLOT23:
2504 case Hexagon::Sched::CR_tc_2early_SLOT3:
2505 case Hexagon::Sched::J_tc_2early_SLOT0123:
2506 case Hexagon::Sched::J_tc_2early_SLOT2:
2507 case Hexagon::Sched::J_tc_2early_SLOT23:
2508 case Hexagon::Sched::S_2op_tc_2early_SLOT23:
2509 case Hexagon::Sched::S_3op_tc_2early_SLOT23:
2510 return true;
2511
2512 default:
2513 return false;
2514 }
2515}
2516
2517
2518bool HexagonInstrInfo::isTC4x(const MachineInstr *MI) const {
2519 if (!MI)
2520 return false;
2521
2522 unsigned SchedClass = MI->getDesc().getSchedClass();
2523 return SchedClass == Hexagon::Sched::M_tc_3or4x_SLOT23;
2524}
2525
2526
2527bool HexagonInstrInfo::isV60VectorInstruction(const MachineInstr *MI) const {
2528 if (!MI)
2529 return false;
2530
2531 const uint64_t V = getType(MI);
2532 return HexagonII::TypeCVI_FIRST <= V && V <= HexagonII::TypeCVI_LAST;
2533}
2534
2535
2536// Check if the Offset is a valid auto-inc imm by Load/Store Type.
2537//
2538bool HexagonInstrInfo::isValidAutoIncImm(const EVT VT, const int Offset) const {
2539 if (VT == MVT::v16i32 || VT == MVT::v8i64 ||
2540 VT == MVT::v32i16 || VT == MVT::v64i8) {
2541 return (Offset >= Hexagon_MEMV_AUTOINC_MIN &&
2542 Offset <= Hexagon_MEMV_AUTOINC_MAX &&
2543 (Offset & 0x3f) == 0);
2544 }
2545 // 128B
2546 if (VT == MVT::v32i32 || VT == MVT::v16i64 ||
2547 VT == MVT::v64i16 || VT == MVT::v128i8) {
2548 return (Offset >= Hexagon_MEMV_AUTOINC_MIN_128B &&
2549 Offset <= Hexagon_MEMV_AUTOINC_MAX_128B &&
2550 (Offset & 0x7f) == 0);
2551 }
2552 if (VT == MVT::i64) {
2553 return (Offset >= Hexagon_MEMD_AUTOINC_MIN &&
2554 Offset <= Hexagon_MEMD_AUTOINC_MAX &&
2555 (Offset & 0x7) == 0);
2556 }
2557 if (VT == MVT::i32) {
2558 return (Offset >= Hexagon_MEMW_AUTOINC_MIN &&
2559 Offset <= Hexagon_MEMW_AUTOINC_MAX &&
2560 (Offset & 0x3) == 0);
2561 }
2562 if (VT == MVT::i16) {
2563 return (Offset >= Hexagon_MEMH_AUTOINC_MIN &&
2564 Offset <= Hexagon_MEMH_AUTOINC_MAX &&
2565 (Offset & 0x1) == 0);
2566 }
2567 if (VT == MVT::i8) {
2568 return (Offset >= Hexagon_MEMB_AUTOINC_MIN &&
2569 Offset <= Hexagon_MEMB_AUTOINC_MAX);
2570 }
2571 llvm_unreachable("Not an auto-inc opc!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002572}
2573
2574
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002575bool HexagonInstrInfo::isValidOffset(unsigned Opcode, int Offset,
2576 bool Extend) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002577 // This function is to check whether the "Offset" is in the correct range of
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002578 // the given "Opcode". If "Offset" is not in the correct range, "A2_addi" is
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002579 // inserted to calculate the final address. Due to this reason, the function
2580 // assumes that the "Offset" has correct alignment.
Jyotsna Vermaec613662013-03-14 19:08:03 +00002581 // We used to assert if the offset was not properly aligned, however,
2582 // there are cases where a misaligned pointer recast can cause this
2583 // problem, and we need to allow for it. The front end warns of such
2584 // misaligns with respect to load size.
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002585
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002586 switch (Opcode) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002587 case Hexagon::STriq_pred_V6:
2588 case Hexagon::STriq_pred_vec_V6:
2589 case Hexagon::STriv_pseudo_V6:
2590 case Hexagon::STrivv_pseudo_V6:
2591 case Hexagon::LDriq_pred_V6:
2592 case Hexagon::LDriq_pred_vec_V6:
2593 case Hexagon::LDriv_pseudo_V6:
2594 case Hexagon::LDrivv_pseudo_V6:
2595 case Hexagon::LDrivv_indexed:
2596 case Hexagon::STrivv_indexed:
2597 case Hexagon::V6_vL32b_ai:
2598 case Hexagon::V6_vS32b_ai:
2599 case Hexagon::V6_vL32Ub_ai:
2600 case Hexagon::V6_vS32Ub_ai:
2601 return (Offset >= Hexagon_MEMV_OFFSET_MIN) &&
2602 (Offset <= Hexagon_MEMV_OFFSET_MAX);
2603
2604 case Hexagon::STriq_pred_V6_128B:
2605 case Hexagon::STriq_pred_vec_V6_128B:
2606 case Hexagon::STriv_pseudo_V6_128B:
2607 case Hexagon::STrivv_pseudo_V6_128B:
2608 case Hexagon::LDriq_pred_V6_128B:
2609 case Hexagon::LDriq_pred_vec_V6_128B:
2610 case Hexagon::LDriv_pseudo_V6_128B:
2611 case Hexagon::LDrivv_pseudo_V6_128B:
2612 case Hexagon::LDrivv_indexed_128B:
2613 case Hexagon::STrivv_indexed_128B:
2614 case Hexagon::V6_vL32b_ai_128B:
2615 case Hexagon::V6_vS32b_ai_128B:
2616 case Hexagon::V6_vL32Ub_ai_128B:
2617 case Hexagon::V6_vS32Ub_ai_128B:
2618 return (Offset >= Hexagon_MEMV_OFFSET_MIN_128B) &&
2619 (Offset <= Hexagon_MEMV_OFFSET_MAX_128B);
2620
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002621 case Hexagon::J2_loop0i:
2622 case Hexagon::J2_loop1i:
2623 return isUInt<10>(Offset);
2624 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002625
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002626 if (Extend)
2627 return true;
2628
2629 switch (Opcode) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +00002630 case Hexagon::L2_loadri_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002631 case Hexagon::S2_storeri_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002632 return (Offset >= Hexagon_MEMW_OFFSET_MIN) &&
2633 (Offset <= Hexagon_MEMW_OFFSET_MAX);
2634
Colin LeMahieu947cd702014-12-23 20:44:59 +00002635 case Hexagon::L2_loadrd_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002636 case Hexagon::S2_storerd_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002637 return (Offset >= Hexagon_MEMD_OFFSET_MIN) &&
2638 (Offset <= Hexagon_MEMD_OFFSET_MAX);
2639
Colin LeMahieu8e39cad2014-12-23 17:25:57 +00002640 case Hexagon::L2_loadrh_io:
Colin LeMahieua9386d22014-12-23 16:42:57 +00002641 case Hexagon::L2_loadruh_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002642 case Hexagon::S2_storerh_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002643 return (Offset >= Hexagon_MEMH_OFFSET_MIN) &&
2644 (Offset <= Hexagon_MEMH_OFFSET_MAX);
2645
Colin LeMahieu4b1eac42014-12-22 21:40:43 +00002646 case Hexagon::L2_loadrb_io:
Colin LeMahieuaf1e5de2014-12-22 21:20:03 +00002647 case Hexagon::L2_loadrub_io:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002648 case Hexagon::S2_storerb_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002649 return (Offset >= Hexagon_MEMB_OFFSET_MIN) &&
2650 (Offset <= Hexagon_MEMB_OFFSET_MAX);
2651
Colin LeMahieuf297dbe2015-02-05 17:49:13 +00002652 case Hexagon::A2_addi:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002653 return (Offset >= Hexagon_ADDI_OFFSET_MIN) &&
2654 (Offset <= Hexagon_ADDI_OFFSET_MAX);
2655
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002656 case Hexagon::L4_iadd_memopw_io :
2657 case Hexagon::L4_isub_memopw_io :
2658 case Hexagon::L4_add_memopw_io :
2659 case Hexagon::L4_sub_memopw_io :
2660 case Hexagon::L4_and_memopw_io :
2661 case Hexagon::L4_or_memopw_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002662 return (0 <= Offset && Offset <= 255);
2663
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002664 case Hexagon::L4_iadd_memoph_io :
2665 case Hexagon::L4_isub_memoph_io :
2666 case Hexagon::L4_add_memoph_io :
2667 case Hexagon::L4_sub_memoph_io :
2668 case Hexagon::L4_and_memoph_io :
2669 case Hexagon::L4_or_memoph_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002670 return (0 <= Offset && Offset <= 127);
2671
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002672 case Hexagon::L4_iadd_memopb_io :
2673 case Hexagon::L4_isub_memopb_io :
2674 case Hexagon::L4_add_memopb_io :
2675 case Hexagon::L4_sub_memopb_io :
2676 case Hexagon::L4_and_memopb_io :
2677 case Hexagon::L4_or_memopb_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002678 return (0 <= Offset && Offset <= 63);
2679
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002680 // LDriw_xxx and STriw_xxx are pseudo operations, so it has to take offset of
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002681 // any size. Later pass knows how to handle it.
2682 case Hexagon::STriw_pred:
2683 case Hexagon::LDriw_pred:
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +00002684 case Hexagon::STriw_mod:
2685 case Hexagon::LDriw_mod:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002686 return true;
2687
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002688 case Hexagon::TFR_FI:
2689 case Hexagon::TFR_FIA:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002690 case Hexagon::INLINEASM:
2691 return true;
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002692
2693 case Hexagon::L2_ploadrbt_io:
2694 case Hexagon::L2_ploadrbf_io:
2695 case Hexagon::L2_ploadrubt_io:
2696 case Hexagon::L2_ploadrubf_io:
2697 case Hexagon::S2_pstorerbt_io:
2698 case Hexagon::S2_pstorerbf_io:
2699 case Hexagon::S4_storeirb_io:
2700 case Hexagon::S4_storeirbt_io:
2701 case Hexagon::S4_storeirbf_io:
2702 return isUInt<6>(Offset);
2703
2704 case Hexagon::L2_ploadrht_io:
2705 case Hexagon::L2_ploadrhf_io:
2706 case Hexagon::L2_ploadruht_io:
2707 case Hexagon::L2_ploadruhf_io:
2708 case Hexagon::S2_pstorerht_io:
2709 case Hexagon::S2_pstorerhf_io:
2710 case Hexagon::S4_storeirh_io:
2711 case Hexagon::S4_storeirht_io:
2712 case Hexagon::S4_storeirhf_io:
2713 return isShiftedUInt<6,1>(Offset);
2714
2715 case Hexagon::L2_ploadrit_io:
2716 case Hexagon::L2_ploadrif_io:
2717 case Hexagon::S2_pstorerit_io:
2718 case Hexagon::S2_pstorerif_io:
2719 case Hexagon::S4_storeiri_io:
2720 case Hexagon::S4_storeirit_io:
2721 case Hexagon::S4_storeirif_io:
2722 return isShiftedUInt<6,2>(Offset);
2723
2724 case Hexagon::L2_ploadrdt_io:
2725 case Hexagon::L2_ploadrdf_io:
2726 case Hexagon::S2_pstorerdt_io:
2727 case Hexagon::S2_pstorerdf_io:
2728 return isShiftedUInt<6,3>(Offset);
2729 } // switch
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002730
Benjamin Kramerb6684012011-12-27 11:41:05 +00002731 llvm_unreachable("No offset range is defined for this opcode. "
2732 "Please define it in the above switch statement!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002733}
2734
2735
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002736bool HexagonInstrInfo::isVecAcc(const MachineInstr *MI) const {
2737 return MI && isV60VectorInstruction(MI) && isAccumulator(MI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002738}
2739
2740
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002741bool HexagonInstrInfo::isVecALU(const MachineInstr *MI) const {
2742 if (!MI)
Andrew Trickd06df962012-02-01 22:13:57 +00002743 return false;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002744 const uint64_t F = get(MI->getOpcode()).TSFlags;
2745 const uint64_t V = ((F >> HexagonII::TypePos) & HexagonII::TypeMask);
2746 return
2747 V == HexagonII::TypeCVI_VA ||
2748 V == HexagonII::TypeCVI_VA_DV;
2749}
Andrew Trickd06df962012-02-01 22:13:57 +00002750
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002751
2752bool HexagonInstrInfo::isVecUsableNextPacket(const MachineInstr *ProdMI,
2753 const MachineInstr *ConsMI) const {
2754 if (EnableACCForwarding && isVecAcc(ProdMI) && isVecAcc(ConsMI))
2755 return true;
2756
2757 if (EnableALUForwarding && (isVecALU(ConsMI) || isLateSourceInstr(ConsMI)))
2758 return true;
2759
2760 if (mayBeNewStore(ConsMI))
Andrew Trickd06df962012-02-01 22:13:57 +00002761 return true;
2762
2763 return false;
2764}
Jyotsna Verma84256432013-03-01 17:37:13 +00002765
Jyotsna Verma84256432013-03-01 17:37:13 +00002766
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002767bool HexagonInstrInfo::isZeroExtendingLoad(const MachineInstr* MI) const {
2768 switch (MI->getOpcode()) {
2769 // Byte
2770 case Hexagon::L2_loadrub_io:
2771 case Hexagon::L4_loadrub_ur:
2772 case Hexagon::L4_loadrub_ap:
2773 case Hexagon::L2_loadrub_pr:
2774 case Hexagon::L2_loadrub_pbr:
2775 case Hexagon::L2_loadrub_pi:
2776 case Hexagon::L2_loadrub_pci:
2777 case Hexagon::L2_loadrub_pcr:
2778 case Hexagon::L2_loadbzw2_io:
2779 case Hexagon::L4_loadbzw2_ur:
2780 case Hexagon::L4_loadbzw2_ap:
2781 case Hexagon::L2_loadbzw2_pr:
2782 case Hexagon::L2_loadbzw2_pbr:
2783 case Hexagon::L2_loadbzw2_pi:
2784 case Hexagon::L2_loadbzw2_pci:
2785 case Hexagon::L2_loadbzw2_pcr:
2786 case Hexagon::L2_loadbzw4_io:
2787 case Hexagon::L4_loadbzw4_ur:
2788 case Hexagon::L4_loadbzw4_ap:
2789 case Hexagon::L2_loadbzw4_pr:
2790 case Hexagon::L2_loadbzw4_pbr:
2791 case Hexagon::L2_loadbzw4_pi:
2792 case Hexagon::L2_loadbzw4_pci:
2793 case Hexagon::L2_loadbzw4_pcr:
2794 case Hexagon::L4_loadrub_rr:
2795 case Hexagon::L2_ploadrubt_io:
2796 case Hexagon::L2_ploadrubt_pi:
2797 case Hexagon::L2_ploadrubf_io:
2798 case Hexagon::L2_ploadrubf_pi:
2799 case Hexagon::L2_ploadrubtnew_io:
2800 case Hexagon::L2_ploadrubfnew_io:
2801 case Hexagon::L4_ploadrubt_rr:
2802 case Hexagon::L4_ploadrubf_rr:
2803 case Hexagon::L4_ploadrubtnew_rr:
2804 case Hexagon::L4_ploadrubfnew_rr:
2805 case Hexagon::L2_ploadrubtnew_pi:
2806 case Hexagon::L2_ploadrubfnew_pi:
2807 case Hexagon::L4_ploadrubt_abs:
2808 case Hexagon::L4_ploadrubf_abs:
2809 case Hexagon::L4_ploadrubtnew_abs:
2810 case Hexagon::L4_ploadrubfnew_abs:
2811 case Hexagon::L2_loadrubgp:
2812 // Half
2813 case Hexagon::L2_loadruh_io:
2814 case Hexagon::L4_loadruh_ur:
2815 case Hexagon::L4_loadruh_ap:
2816 case Hexagon::L2_loadruh_pr:
2817 case Hexagon::L2_loadruh_pbr:
2818 case Hexagon::L2_loadruh_pi:
2819 case Hexagon::L2_loadruh_pci:
2820 case Hexagon::L2_loadruh_pcr:
2821 case Hexagon::L4_loadruh_rr:
2822 case Hexagon::L2_ploadruht_io:
2823 case Hexagon::L2_ploadruht_pi:
2824 case Hexagon::L2_ploadruhf_io:
2825 case Hexagon::L2_ploadruhf_pi:
2826 case Hexagon::L2_ploadruhtnew_io:
2827 case Hexagon::L2_ploadruhfnew_io:
2828 case Hexagon::L4_ploadruht_rr:
2829 case Hexagon::L4_ploadruhf_rr:
2830 case Hexagon::L4_ploadruhtnew_rr:
2831 case Hexagon::L4_ploadruhfnew_rr:
2832 case Hexagon::L2_ploadruhtnew_pi:
2833 case Hexagon::L2_ploadruhfnew_pi:
2834 case Hexagon::L4_ploadruht_abs:
2835 case Hexagon::L4_ploadruhf_abs:
2836 case Hexagon::L4_ploadruhtnew_abs:
2837 case Hexagon::L4_ploadruhfnew_abs:
2838 case Hexagon::L2_loadruhgp:
2839 return true;
2840 default:
2841 return false;
2842 }
2843}
2844
2845
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002846/// \brief Can these instructions execute at the same time in a bundle.
2847bool HexagonInstrInfo::canExecuteInBundle(const MachineInstr *First,
2848 const MachineInstr *Second) const {
2849 if (DisableNVSchedule)
2850 return false;
2851 if (mayBeNewStore(Second)) {
2852 // Make sure the definition of the first instruction is the value being
2853 // stored.
2854 const MachineOperand &Stored =
2855 Second->getOperand(Second->getNumOperands() - 1);
2856 if (!Stored.isReg())
2857 return false;
2858 for (unsigned i = 0, e = First->getNumOperands(); i < e; ++i) {
2859 const MachineOperand &Op = First->getOperand(i);
2860 if (Op.isReg() && Op.isDef() && Op.getReg() == Stored.getReg())
2861 return true;
2862 }
2863 }
2864 return false;
2865}
2866
2867
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002868bool HexagonInstrInfo::hasEHLabel(const MachineBasicBlock *B) const {
2869 for (auto &I : *B)
2870 if (I.isEHLabel())
2871 return true;
2872 return false;
Jyotsna Verma84256432013-03-01 17:37:13 +00002873}
2874
Jyotsna Verma84256432013-03-01 17:37:13 +00002875
2876// Returns true if an instruction can be converted into a non-extended
2877// equivalent instruction.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002878bool HexagonInstrInfo::hasNonExtEquivalent(const MachineInstr *MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00002879 short NonExtOpcode;
2880 // Check if the instruction has a register form that uses register in place
2881 // of the extended operand, if so return that as the non-extended form.
2882 if (Hexagon::getRegForm(MI->getOpcode()) >= 0)
2883 return true;
2884
2885 if (MI->getDesc().mayLoad() || MI->getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00002886 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00002887
2888 switch (getAddrMode(MI)) {
2889 case HexagonII::Absolute :
2890 // Load/store with absolute addressing mode can be converted into
2891 // base+offset mode.
Krzysztof Parzyszek02579052015-10-20 19:21:05 +00002892 NonExtOpcode = Hexagon::getBaseWithImmOffset(MI->getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00002893 break;
2894 case HexagonII::BaseImmOffset :
2895 // Load/store with base+offset addressing mode can be converted into
2896 // base+register offset addressing mode. However left shift operand should
2897 // be set to 0.
2898 NonExtOpcode = Hexagon::getBaseWithRegOffset(MI->getOpcode());
2899 break;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002900 case HexagonII::BaseLongOffset:
2901 NonExtOpcode = Hexagon::getRegShlForm(MI->getOpcode());
2902 break;
Jyotsna Verma84256432013-03-01 17:37:13 +00002903 default:
2904 return false;
2905 }
2906 if (NonExtOpcode < 0)
2907 return false;
2908 return true;
2909 }
2910 return false;
2911}
2912
Jyotsna Verma84256432013-03-01 17:37:13 +00002913
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002914bool HexagonInstrInfo::hasPseudoInstrPair(const MachineInstr *MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002915 return Hexagon::getRealHWInstr(MI->getOpcode(),
2916 Hexagon::InstrType_Pseudo) >= 0;
2917}
2918
2919
2920bool HexagonInstrInfo::hasUncondBranch(const MachineBasicBlock *B)
2921 const {
2922 MachineBasicBlock::const_iterator I = B->getFirstTerminator(), E = B->end();
2923 while (I != E) {
2924 if (I->isBarrier())
2925 return true;
2926 ++I;
2927 }
2928 return false;
2929}
2930
2931
2932// Returns true, if a LD insn can be promoted to a cur load.
2933bool HexagonInstrInfo::mayBeCurLoad(const MachineInstr *MI) const {
2934 auto &HST = MI->getParent()->getParent()->getSubtarget<HexagonSubtarget>();
2935 const uint64_t F = MI->getDesc().TSFlags;
2936 return ((F >> HexagonII::mayCVLoadPos) & HexagonII::mayCVLoadMask) &&
2937 HST.hasV60TOps();
2938}
2939
2940
2941// Returns true, if a ST insn can be promoted to a new-value store.
2942bool HexagonInstrInfo::mayBeNewStore(const MachineInstr *MI) const {
2943 const uint64_t F = MI->getDesc().TSFlags;
2944 return (F >> HexagonII::mayNVStorePos) & HexagonII::mayNVStoreMask;
2945}
2946
2947
2948bool HexagonInstrInfo::producesStall(const MachineInstr *ProdMI,
2949 const MachineInstr *ConsMI) const {
2950 // There is no stall when ProdMI is not a V60 vector.
2951 if (!isV60VectorInstruction(ProdMI))
2952 return false;
2953
2954 // There is no stall when ProdMI and ConsMI are not dependent.
2955 if (!isDependent(ProdMI, ConsMI))
2956 return false;
2957
2958 // When Forward Scheduling is enabled, there is no stall if ProdMI and ConsMI
2959 // are scheduled in consecutive packets.
2960 if (isVecUsableNextPacket(ProdMI, ConsMI))
2961 return false;
2962
2963 return true;
2964}
2965
2966
2967bool HexagonInstrInfo::producesStall(const MachineInstr *MI,
2968 MachineBasicBlock::const_instr_iterator BII) const {
2969 // There is no stall when I is not a V60 vector.
2970 if (!isV60VectorInstruction(MI))
2971 return false;
2972
2973 MachineBasicBlock::const_instr_iterator MII = BII;
2974 MachineBasicBlock::const_instr_iterator MIE = MII->getParent()->instr_end();
2975
2976 if (!(*MII).isBundle()) {
2977 const MachineInstr *J = &*MII;
2978 if (!isV60VectorInstruction(J))
2979 return false;
2980 else if (isVecUsableNextPacket(J, MI))
2981 return false;
2982 return true;
2983 }
2984
2985 for (++MII; MII != MIE && MII->isInsideBundle(); ++MII) {
2986 const MachineInstr *J = &*MII;
2987 if (producesStall(J, MI))
2988 return true;
2989 }
2990 return false;
2991}
2992
2993
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002994bool HexagonInstrInfo::predCanBeUsedAsDotNew(const MachineInstr *MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002995 unsigned PredReg) const {
2996 for (unsigned opNum = 0; opNum < MI->getNumOperands(); opNum++) {
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002997 const MachineOperand &MO = MI->getOperand(opNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002998 if (MO.isReg() && MO.isDef() && MO.isImplicit() && (MO.getReg() == PredReg))
2999 return false; // Predicate register must be explicitly defined.
3000 }
3001
3002 // Hexagon Programmer's Reference says that decbin, memw_locked, and
3003 // memd_locked cannot be used as .new as well,
3004 // but we don't seem to have these instructions defined.
3005 return MI->getOpcode() != Hexagon::A4_tlbmatch;
3006}
3007
3008
3009bool HexagonInstrInfo::PredOpcodeHasJMP_c(unsigned Opcode) const {
3010 return (Opcode == Hexagon::J2_jumpt) ||
3011 (Opcode == Hexagon::J2_jumpf) ||
3012 (Opcode == Hexagon::J2_jumptnew) ||
3013 (Opcode == Hexagon::J2_jumpfnew) ||
3014 (Opcode == Hexagon::J2_jumptnewpt) ||
3015 (Opcode == Hexagon::J2_jumpfnewpt);
3016}
3017
3018
3019bool HexagonInstrInfo::predOpcodeHasNot(ArrayRef<MachineOperand> Cond) const {
3020 if (Cond.empty() || !isPredicated(Cond[0].getImm()))
3021 return false;
3022 return !isPredicatedTrue(Cond[0].getImm());
3023}
3024
3025
3026unsigned HexagonInstrInfo::getAddrMode(const MachineInstr* MI) const {
3027 const uint64_t F = MI->getDesc().TSFlags;
3028 return (F >> HexagonII::AddrModePos) & HexagonII::AddrModeMask;
3029}
3030
3031
3032// Returns the base register in a memory access (load/store). The offset is
3033// returned in Offset and the access size is returned in AccessSize.
3034unsigned HexagonInstrInfo::getBaseAndOffset(const MachineInstr *MI,
3035 int &Offset, unsigned &AccessSize) const {
3036 // Return if it is not a base+offset type instruction or a MemOp.
3037 if (getAddrMode(MI) != HexagonII::BaseImmOffset &&
3038 getAddrMode(MI) != HexagonII::BaseLongOffset &&
3039 !isMemOp(MI) && !isPostIncrement(MI))
3040 return 0;
3041
3042 // Since it is a memory access instruction, getMemAccessSize() should never
3043 // return 0.
3044 assert (getMemAccessSize(MI) &&
3045 "BaseImmOffset or BaseLongOffset or MemOp without accessSize");
3046
3047 // Return Values of getMemAccessSize() are
3048 // 0 - Checked in the assert above.
3049 // 1, 2, 3, 4 & 7, 8 - The statement below is correct for all these.
3050 // MemAccessSize is represented as 1+log2(N) where N is size in bits.
3051 AccessSize = (1U << (getMemAccessSize(MI) - 1));
3052
3053 unsigned basePos = 0, offsetPos = 0;
3054 if (!getBaseAndOffsetPosition(MI, basePos, offsetPos))
3055 return 0;
3056
3057 // Post increment updates its EA after the mem access,
3058 // so we need to treat its offset as zero.
3059 if (isPostIncrement(MI))
3060 Offset = 0;
3061 else {
3062 Offset = MI->getOperand(offsetPos).getImm();
3063 }
3064
3065 return MI->getOperand(basePos).getReg();
3066}
3067
3068
3069/// Return the position of the base and offset operands for this instruction.
3070bool HexagonInstrInfo::getBaseAndOffsetPosition(const MachineInstr *MI,
3071 unsigned &BasePos, unsigned &OffsetPos) const {
3072 // Deal with memops first.
3073 if (isMemOp(MI)) {
3074 assert (MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
3075 "Bad Memop.");
3076 BasePos = 0;
3077 OffsetPos = 1;
3078 } else if (MI->mayStore()) {
3079 BasePos = 0;
3080 OffsetPos = 1;
3081 } else if (MI->mayLoad()) {
3082 BasePos = 1;
3083 OffsetPos = 2;
3084 } else
3085 return false;
3086
3087 if (isPredicated(MI)) {
3088 BasePos++;
3089 OffsetPos++;
3090 }
3091 if (isPostIncrement(MI)) {
3092 BasePos++;
3093 OffsetPos++;
3094 }
3095
3096 if (!MI->getOperand(BasePos).isReg() || !MI->getOperand(OffsetPos).isImm())
3097 return false;
3098
3099 return true;
3100}
3101
3102
3103// Inserts branching instructions in reverse order of their occurence.
3104// e.g. jump_t t1 (i1)
3105// jump t2 (i2)
3106// Jumpers = {i2, i1}
3107SmallVector<MachineInstr*, 2> HexagonInstrInfo::getBranchingInstrs(
3108 MachineBasicBlock& MBB) const {
3109 SmallVector<MachineInstr*, 2> Jumpers;
3110 // If the block has no terminators, it just falls into the block after it.
3111 MachineBasicBlock::instr_iterator I = MBB.instr_end();
3112 if (I == MBB.instr_begin())
3113 return Jumpers;
3114
3115 // A basic block may looks like this:
3116 //
3117 // [ insn
3118 // EH_LABEL
3119 // insn
3120 // insn
3121 // insn
3122 // EH_LABEL
3123 // insn ]
3124 //
3125 // It has two succs but does not have a terminator
3126 // Don't know how to handle it.
3127 do {
3128 --I;
3129 if (I->isEHLabel())
3130 return Jumpers;
3131 } while (I != MBB.instr_begin());
3132
3133 I = MBB.instr_end();
3134 --I;
3135
3136 while (I->isDebugValue()) {
3137 if (I == MBB.instr_begin())
3138 return Jumpers;
3139 --I;
3140 }
3141 if (!isUnpredicatedTerminator(&*I))
3142 return Jumpers;
3143
3144 // Get the last instruction in the block.
3145 MachineInstr *LastInst = &*I;
3146 Jumpers.push_back(LastInst);
3147 MachineInstr *SecondLastInst = nullptr;
3148 // Find one more terminator if present.
3149 do {
3150 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(&*I)) {
3151 if (!SecondLastInst) {
3152 SecondLastInst = &*I;
3153 Jumpers.push_back(SecondLastInst);
3154 } else // This is a third branch.
3155 return Jumpers;
3156 }
3157 if (I == MBB.instr_begin())
3158 break;
3159 --I;
3160 } while (true);
3161 return Jumpers;
3162}
3163
3164
3165// Returns Operand Index for the constant extended instruction.
3166unsigned HexagonInstrInfo::getCExtOpNum(const MachineInstr *MI) const {
3167 const uint64_t F = MI->getDesc().TSFlags;
3168 return (F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask;
3169}
3170
3171// See if instruction could potentially be a duplex candidate.
3172// If so, return its group. Zero otherwise.
3173HexagonII::CompoundGroup HexagonInstrInfo::getCompoundCandidateGroup(
3174 const MachineInstr *MI) const {
3175 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
3176
3177 switch (MI->getOpcode()) {
3178 default:
3179 return HexagonII::HCG_None;
3180 //
3181 // Compound pairs.
3182 // "p0=cmp.eq(Rs16,Rt16); if (p0.new) jump:nt #r9:2"
3183 // "Rd16=#U6 ; jump #r9:2"
3184 // "Rd16=Rs16 ; jump #r9:2"
3185 //
3186 case Hexagon::C2_cmpeq:
3187 case Hexagon::C2_cmpgt:
3188 case Hexagon::C2_cmpgtu:
3189 DstReg = MI->getOperand(0).getReg();
3190 Src1Reg = MI->getOperand(1).getReg();
3191 Src2Reg = MI->getOperand(2).getReg();
3192 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3193 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
3194 isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg))
3195 return HexagonII::HCG_A;
3196 break;
3197 case Hexagon::C2_cmpeqi:
3198 case Hexagon::C2_cmpgti:
3199 case Hexagon::C2_cmpgtui:
3200 // P0 = cmp.eq(Rs,#u2)
3201 DstReg = MI->getOperand(0).getReg();
3202 SrcReg = MI->getOperand(1).getReg();
3203 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3204 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
3205 isIntRegForSubInst(SrcReg) && MI->getOperand(2).isImm() &&
3206 ((isUInt<5>(MI->getOperand(2).getImm())) ||
3207 (MI->getOperand(2).getImm() == -1)))
3208 return HexagonII::HCG_A;
3209 break;
3210 case Hexagon::A2_tfr:
3211 // Rd = Rs
3212 DstReg = MI->getOperand(0).getReg();
3213 SrcReg = MI->getOperand(1).getReg();
3214 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3215 return HexagonII::HCG_A;
3216 break;
3217 case Hexagon::A2_tfrsi:
3218 // Rd = #u6
3219 // Do not test for #u6 size since the const is getting extended
3220 // regardless and compound could be formed.
3221 DstReg = MI->getOperand(0).getReg();
3222 if (isIntRegForSubInst(DstReg))
3223 return HexagonII::HCG_A;
3224 break;
3225 case Hexagon::S2_tstbit_i:
3226 DstReg = MI->getOperand(0).getReg();
3227 Src1Reg = MI->getOperand(1).getReg();
3228 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3229 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
3230 MI->getOperand(2).isImm() &&
3231 isIntRegForSubInst(Src1Reg) && (MI->getOperand(2).getImm() == 0))
3232 return HexagonII::HCG_A;
3233 break;
3234 // The fact that .new form is used pretty much guarantees
3235 // that predicate register will match. Nevertheless,
3236 // there could be some false positives without additional
3237 // checking.
3238 case Hexagon::J2_jumptnew:
3239 case Hexagon::J2_jumpfnew:
3240 case Hexagon::J2_jumptnewpt:
3241 case Hexagon::J2_jumpfnewpt:
3242 Src1Reg = MI->getOperand(0).getReg();
3243 if (Hexagon::PredRegsRegClass.contains(Src1Reg) &&
3244 (Hexagon::P0 == Src1Reg || Hexagon::P1 == Src1Reg))
3245 return HexagonII::HCG_B;
3246 break;
3247 // Transfer and jump:
3248 // Rd=#U6 ; jump #r9:2
3249 // Rd=Rs ; jump #r9:2
3250 // Do not test for jump range here.
3251 case Hexagon::J2_jump:
3252 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
3253 return HexagonII::HCG_C;
3254 break;
3255 }
3256
3257 return HexagonII::HCG_None;
3258}
3259
3260
3261// Returns -1 when there is no opcode found.
3262unsigned HexagonInstrInfo::getCompoundOpcode(const MachineInstr *GA,
3263 const MachineInstr *GB) const {
3264 assert(getCompoundCandidateGroup(GA) == HexagonII::HCG_A);
3265 assert(getCompoundCandidateGroup(GB) == HexagonII::HCG_B);
3266 if ((GA->getOpcode() != Hexagon::C2_cmpeqi) ||
3267 (GB->getOpcode() != Hexagon::J2_jumptnew))
3268 return -1;
3269 unsigned DestReg = GA->getOperand(0).getReg();
3270 if (!GB->readsRegister(DestReg))
3271 return -1;
3272 if (DestReg == Hexagon::P0)
3273 return Hexagon::J4_cmpeqi_tp0_jump_nt;
3274 if (DestReg == Hexagon::P1)
3275 return Hexagon::J4_cmpeqi_tp1_jump_nt;
3276 return -1;
3277}
3278
3279
3280int HexagonInstrInfo::getCondOpcode(int Opc, bool invertPredicate) const {
3281 enum Hexagon::PredSense inPredSense;
3282 inPredSense = invertPredicate ? Hexagon::PredSense_false :
3283 Hexagon::PredSense_true;
3284 int CondOpcode = Hexagon::getPredOpcode(Opc, inPredSense);
3285 if (CondOpcode >= 0) // Valid Conditional opcode/instruction
3286 return CondOpcode;
3287
3288 // This switch case will be removed once all the instructions have been
3289 // modified to use relation maps.
3290 switch(Opc) {
3291 case Hexagon::TFRI_f:
3292 return !invertPredicate ? Hexagon::TFRI_cPt_f :
3293 Hexagon::TFRI_cNotPt_f;
3294 }
3295
3296 llvm_unreachable("Unexpected predicable instruction");
3297}
3298
3299
3300// Return the cur value instruction for a given store.
3301int HexagonInstrInfo::getDotCurOp(const MachineInstr* MI) const {
3302 switch (MI->getOpcode()) {
3303 default: llvm_unreachable("Unknown .cur type");
3304 case Hexagon::V6_vL32b_pi:
3305 return Hexagon::V6_vL32b_cur_pi;
3306 case Hexagon::V6_vL32b_ai:
3307 return Hexagon::V6_vL32b_cur_ai;
3308 //128B
3309 case Hexagon::V6_vL32b_pi_128B:
3310 return Hexagon::V6_vL32b_cur_pi_128B;
3311 case Hexagon::V6_vL32b_ai_128B:
3312 return Hexagon::V6_vL32b_cur_ai_128B;
3313 }
3314 return 0;
3315}
3316
3317
3318
3319// The diagram below shows the steps involved in the conversion of a predicated
3320// store instruction to its .new predicated new-value form.
3321//
3322// p.new NV store [ if(p0.new)memw(R0+#0)=R2.new ]
3323// ^ ^
3324// / \ (not OK. it will cause new-value store to be
3325// / X conditional on p0.new while R2 producer is
3326// / \ on p0)
3327// / \.
3328// p.new store p.old NV store
3329// [if(p0.new)memw(R0+#0)=R2] [if(p0)memw(R0+#0)=R2.new]
3330// ^ ^
3331// \ /
3332// \ /
3333// \ /
3334// p.old store
3335// [if (p0)memw(R0+#0)=R2]
3336//
3337//
3338// The following set of instructions further explains the scenario where
3339// conditional new-value store becomes invalid when promoted to .new predicate
3340// form.
3341//
3342// { 1) if (p0) r0 = add(r1, r2)
3343// 2) p0 = cmp.eq(r3, #0) }
3344//
3345// 3) if (p0) memb(r1+#0) = r0 --> this instruction can't be grouped with
3346// the first two instructions because in instr 1, r0 is conditional on old value
3347// of p0 but its use in instr 3 is conditional on p0 modified by instr 2 which
3348// is not valid for new-value stores.
3349// Predicated new value stores (i.e. if (p0) memw(..)=r0.new) are excluded
3350// from the "Conditional Store" list. Because a predicated new value store
3351// would NOT be promoted to a double dot new store. See diagram below:
3352// This function returns yes for those stores that are predicated but not
3353// yet promoted to predicate dot new instructions.
3354//
3355// +---------------------+
3356// /-----| if (p0) memw(..)=r0 |---------\~
3357// || +---------------------+ ||
3358// promote || /\ /\ || promote
3359// || /||\ /||\ ||
3360// \||/ demote || \||/
3361// \/ || || \/
3362// +-------------------------+ || +-------------------------+
3363// | if (p0.new) memw(..)=r0 | || | if (p0) memw(..)=r0.new |
3364// +-------------------------+ || +-------------------------+
3365// || || ||
3366// || demote \||/
3367// promote || \/ NOT possible
3368// || || /\~
3369// \||/ || /||\~
3370// \/ || ||
3371// +-----------------------------+
3372// | if (p0.new) memw(..)=r0.new |
3373// +-----------------------------+
3374// Double Dot New Store
3375//
3376// Returns the most basic instruction for the .new predicated instructions and
3377// new-value stores.
3378// For example, all of the following instructions will be converted back to the
3379// same instruction:
3380// 1) if (p0.new) memw(R0+#0) = R1.new --->
3381// 2) if (p0) memw(R0+#0)= R1.new -------> if (p0) memw(R0+#0) = R1
3382// 3) if (p0.new) memw(R0+#0) = R1 --->
3383//
3384// To understand the translation of instruction 1 to its original form, consider
3385// a packet with 3 instructions.
3386// { p0 = cmp.eq(R0,R1)
3387// if (p0.new) R2 = add(R3, R4)
3388// R5 = add (R3, R1)
3389// }
3390// if (p0) memw(R5+#0) = R2 <--- trying to include it in the previous packet
3391//
3392// This instruction can be part of the previous packet only if both p0 and R2
3393// are promoted to .new values. This promotion happens in steps, first
3394// predicate register is promoted to .new and in the next iteration R2 is
3395// promoted. Therefore, in case of dependence check failure (due to R5) during
3396// next iteration, it should be converted back to its most basic form.
3397
3398
3399// Return the new value instruction for a given store.
3400int HexagonInstrInfo::getDotNewOp(const MachineInstr* MI) const {
3401 int NVOpcode = Hexagon::getNewValueOpcode(MI->getOpcode());
3402 if (NVOpcode >= 0) // Valid new-value store instruction.
3403 return NVOpcode;
3404
3405 switch (MI->getOpcode()) {
3406 default: llvm_unreachable("Unknown .new type");
3407 case Hexagon::S4_storerb_ur:
3408 return Hexagon::S4_storerbnew_ur;
3409
3410 case Hexagon::S2_storerb_pci:
3411 return Hexagon::S2_storerb_pci;
3412
3413 case Hexagon::S2_storeri_pci:
3414 return Hexagon::S2_storeri_pci;
3415
3416 case Hexagon::S2_storerh_pci:
3417 return Hexagon::S2_storerh_pci;
3418
3419 case Hexagon::S2_storerd_pci:
3420 return Hexagon::S2_storerd_pci;
3421
3422 case Hexagon::S2_storerf_pci:
3423 return Hexagon::S2_storerf_pci;
3424
3425 case Hexagon::V6_vS32b_ai:
3426 return Hexagon::V6_vS32b_new_ai;
3427
3428 case Hexagon::V6_vS32b_pi:
3429 return Hexagon::V6_vS32b_new_pi;
3430
3431 // 128B
3432 case Hexagon::V6_vS32b_ai_128B:
3433 return Hexagon::V6_vS32b_new_ai_128B;
3434
3435 case Hexagon::V6_vS32b_pi_128B:
3436 return Hexagon::V6_vS32b_new_pi_128B;
3437 }
3438 return 0;
3439}
3440
3441// Returns the opcode to use when converting MI, which is a conditional jump,
3442// into a conditional instruction which uses the .new value of the predicate.
3443// We also use branch probabilities to add a hint to the jump.
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00003444int HexagonInstrInfo::getDotNewPredJumpOp(const MachineInstr *MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003445 const MachineBranchProbabilityInfo *MBPI) const {
3446 // We assume that block can have at most two successors.
3447 bool taken = false;
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00003448 const MachineBasicBlock *Src = MI->getParent();
3449 const MachineOperand *BrTarget = &MI->getOperand(1);
3450 const MachineBasicBlock *Dst = BrTarget->getMBB();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003451
3452 const BranchProbability Prediction = MBPI->getEdgeProbability(Src, Dst);
3453 if (Prediction >= BranchProbability(1,2))
3454 taken = true;
3455
3456 switch (MI->getOpcode()) {
3457 case Hexagon::J2_jumpt:
3458 return taken ? Hexagon::J2_jumptnewpt : Hexagon::J2_jumptnew;
3459 case Hexagon::J2_jumpf:
3460 return taken ? Hexagon::J2_jumpfnewpt : Hexagon::J2_jumpfnew;
3461
3462 default:
3463 llvm_unreachable("Unexpected jump instruction.");
3464 }
3465}
3466
3467
3468// Return .new predicate version for an instruction.
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00003469int HexagonInstrInfo::getDotNewPredOp(const MachineInstr *MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003470 const MachineBranchProbabilityInfo *MBPI) const {
3471 int NewOpcode = Hexagon::getPredNewOpcode(MI->getOpcode());
3472 if (NewOpcode >= 0) // Valid predicate new instruction
3473 return NewOpcode;
3474
3475 switch (MI->getOpcode()) {
3476 // Condtional Jumps
3477 case Hexagon::J2_jumpt:
3478 case Hexagon::J2_jumpf:
3479 return getDotNewPredJumpOp(MI, MBPI);
3480
3481 default:
3482 assert(0 && "Unknown .new type");
3483 }
3484 return 0;
3485}
3486
3487
3488int HexagonInstrInfo::getDotOldOp(const int opc) const {
3489 int NewOp = opc;
3490 if (isPredicated(NewOp) && isPredicatedNew(NewOp)) { // Get predicate old form
3491 NewOp = Hexagon::getPredOldOpcode(NewOp);
3492 assert(NewOp >= 0 &&
3493 "Couldn't change predicate new instruction to its old form.");
3494 }
3495
3496 if (isNewValueStore(NewOp)) { // Convert into non-new-value format
3497 NewOp = Hexagon::getNonNVStore(NewOp);
3498 assert(NewOp >= 0 && "Couldn't change new-value store to its old form.");
3499 }
3500 return NewOp;
3501}
3502
3503
3504// See if instruction could potentially be a duplex candidate.
3505// If so, return its group. Zero otherwise.
3506HexagonII::SubInstructionGroup HexagonInstrInfo::getDuplexCandidateGroup(
3507 const MachineInstr *MI) const {
3508 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
3509 auto &HRI = getRegisterInfo();
3510
3511 switch (MI->getOpcode()) {
3512 default:
3513 return HexagonII::HSIG_None;
3514 //
3515 // Group L1:
3516 //
3517 // Rd = memw(Rs+#u4:2)
3518 // Rd = memub(Rs+#u4:0)
3519 case Hexagon::L2_loadri_io:
3520 DstReg = MI->getOperand(0).getReg();
3521 SrcReg = MI->getOperand(1).getReg();
3522 // Special case this one from Group L2.
3523 // Rd = memw(r29+#u5:2)
3524 if (isIntRegForSubInst(DstReg)) {
3525 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
3526 HRI.getStackRegister() == SrcReg &&
3527 MI->getOperand(2).isImm() &&
3528 isShiftedUInt<5,2>(MI->getOperand(2).getImm()))
3529 return HexagonII::HSIG_L2;
3530 // Rd = memw(Rs+#u4:2)
3531 if (isIntRegForSubInst(SrcReg) &&
3532 (MI->getOperand(2).isImm() &&
3533 isShiftedUInt<4,2>(MI->getOperand(2).getImm())))
3534 return HexagonII::HSIG_L1;
3535 }
3536 break;
3537 case Hexagon::L2_loadrub_io:
3538 // Rd = memub(Rs+#u4:0)
3539 DstReg = MI->getOperand(0).getReg();
3540 SrcReg = MI->getOperand(1).getReg();
3541 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
3542 MI->getOperand(2).isImm() && isUInt<4>(MI->getOperand(2).getImm()))
3543 return HexagonII::HSIG_L1;
3544 break;
3545 //
3546 // Group L2:
3547 //
3548 // Rd = memh/memuh(Rs+#u3:1)
3549 // Rd = memb(Rs+#u3:0)
3550 // Rd = memw(r29+#u5:2) - Handled above.
3551 // Rdd = memd(r29+#u5:3)
3552 // deallocframe
3553 // [if ([!]p0[.new])] dealloc_return
3554 // [if ([!]p0[.new])] jumpr r31
3555 case Hexagon::L2_loadrh_io:
3556 case Hexagon::L2_loadruh_io:
3557 // Rd = memh/memuh(Rs+#u3:1)
3558 DstReg = MI->getOperand(0).getReg();
3559 SrcReg = MI->getOperand(1).getReg();
3560 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
3561 MI->getOperand(2).isImm() &&
3562 isShiftedUInt<3,1>(MI->getOperand(2).getImm()))
3563 return HexagonII::HSIG_L2;
3564 break;
3565 case Hexagon::L2_loadrb_io:
3566 // Rd = memb(Rs+#u3:0)
3567 DstReg = MI->getOperand(0).getReg();
3568 SrcReg = MI->getOperand(1).getReg();
3569 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
3570 MI->getOperand(2).isImm() &&
3571 isUInt<3>(MI->getOperand(2).getImm()))
3572 return HexagonII::HSIG_L2;
3573 break;
3574 case Hexagon::L2_loadrd_io:
3575 // Rdd = memd(r29+#u5:3)
3576 DstReg = MI->getOperand(0).getReg();
3577 SrcReg = MI->getOperand(1).getReg();
3578 if (isDblRegForSubInst(DstReg, HRI) &&
3579 Hexagon::IntRegsRegClass.contains(SrcReg) &&
3580 HRI.getStackRegister() == SrcReg &&
3581 MI->getOperand(2).isImm() &&
3582 isShiftedUInt<5,3>(MI->getOperand(2).getImm()))
3583 return HexagonII::HSIG_L2;
3584 break;
3585 // dealloc_return is not documented in Hexagon Manual, but marked
3586 // with A_SUBINSN attribute in iset_v4classic.py.
3587 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
3588 case Hexagon::L4_return:
3589 case Hexagon::L2_deallocframe:
3590 return HexagonII::HSIG_L2;
3591 case Hexagon::EH_RETURN_JMPR:
3592 case Hexagon::JMPret :
3593 // jumpr r31
3594 // Actual form JMPR %PC<imp-def>, %R31<imp-use>, %R0<imp-use,internal>.
3595 DstReg = MI->getOperand(0).getReg();
3596 if (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg))
3597 return HexagonII::HSIG_L2;
3598 break;
3599 case Hexagon::JMPrett:
3600 case Hexagon::JMPretf:
3601 case Hexagon::JMPrettnewpt:
3602 case Hexagon::JMPretfnewpt :
3603 case Hexagon::JMPrettnew :
3604 case Hexagon::JMPretfnew :
3605 DstReg = MI->getOperand(1).getReg();
3606 SrcReg = MI->getOperand(0).getReg();
3607 // [if ([!]p0[.new])] jumpr r31
3608 if ((Hexagon::PredRegsRegClass.contains(SrcReg) &&
3609 (Hexagon::P0 == SrcReg)) &&
3610 (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg)))
3611 return HexagonII::HSIG_L2;
3612 break;
3613 case Hexagon::L4_return_t :
3614 case Hexagon::L4_return_f :
3615 case Hexagon::L4_return_tnew_pnt :
3616 case Hexagon::L4_return_fnew_pnt :
3617 case Hexagon::L4_return_tnew_pt :
3618 case Hexagon::L4_return_fnew_pt :
3619 // [if ([!]p0[.new])] dealloc_return
3620 SrcReg = MI->getOperand(0).getReg();
3621 if (Hexagon::PredRegsRegClass.contains(SrcReg) && (Hexagon::P0 == SrcReg))
3622 return HexagonII::HSIG_L2;
3623 break;
3624 //
3625 // Group S1:
3626 //
3627 // memw(Rs+#u4:2) = Rt
3628 // memb(Rs+#u4:0) = Rt
3629 case Hexagon::S2_storeri_io:
3630 // Special case this one from Group S2.
3631 // memw(r29+#u5:2) = Rt
3632 Src1Reg = MI->getOperand(0).getReg();
3633 Src2Reg = MI->getOperand(2).getReg();
3634 if (Hexagon::IntRegsRegClass.contains(Src1Reg) &&
3635 isIntRegForSubInst(Src2Reg) &&
3636 HRI.getStackRegister() == Src1Reg && MI->getOperand(1).isImm() &&
3637 isShiftedUInt<5,2>(MI->getOperand(1).getImm()))
3638 return HexagonII::HSIG_S2;
3639 // memw(Rs+#u4:2) = Rt
3640 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
3641 MI->getOperand(1).isImm() &&
3642 isShiftedUInt<4,2>(MI->getOperand(1).getImm()))
3643 return HexagonII::HSIG_S1;
3644 break;
3645 case Hexagon::S2_storerb_io:
3646 // memb(Rs+#u4:0) = Rt
3647 Src1Reg = MI->getOperand(0).getReg();
3648 Src2Reg = MI->getOperand(2).getReg();
3649 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
3650 MI->getOperand(1).isImm() && isUInt<4>(MI->getOperand(1).getImm()))
3651 return HexagonII::HSIG_S1;
3652 break;
3653 //
3654 // Group S2:
3655 //
3656 // memh(Rs+#u3:1) = Rt
3657 // memw(r29+#u5:2) = Rt
3658 // memd(r29+#s6:3) = Rtt
3659 // memw(Rs+#u4:2) = #U1
3660 // memb(Rs+#u4) = #U1
3661 // allocframe(#u5:3)
3662 case Hexagon::S2_storerh_io:
3663 // memh(Rs+#u3:1) = Rt
3664 Src1Reg = MI->getOperand(0).getReg();
3665 Src2Reg = MI->getOperand(2).getReg();
3666 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
3667 MI->getOperand(1).isImm() &&
3668 isShiftedUInt<3,1>(MI->getOperand(1).getImm()))
3669 return HexagonII::HSIG_S1;
3670 break;
3671 case Hexagon::S2_storerd_io:
3672 // memd(r29+#s6:3) = Rtt
3673 Src1Reg = MI->getOperand(0).getReg();
3674 Src2Reg = MI->getOperand(2).getReg();
3675 if (isDblRegForSubInst(Src2Reg, HRI) &&
3676 Hexagon::IntRegsRegClass.contains(Src1Reg) &&
3677 HRI.getStackRegister() == Src1Reg && MI->getOperand(1).isImm() &&
3678 isShiftedInt<6,3>(MI->getOperand(1).getImm()))
3679 return HexagonII::HSIG_S2;
3680 break;
3681 case Hexagon::S4_storeiri_io:
3682 // memw(Rs+#u4:2) = #U1
3683 Src1Reg = MI->getOperand(0).getReg();
3684 if (isIntRegForSubInst(Src1Reg) && MI->getOperand(1).isImm() &&
3685 isShiftedUInt<4,2>(MI->getOperand(1).getImm()) &&
3686 MI->getOperand(2).isImm() && isUInt<1>(MI->getOperand(2).getImm()))
3687 return HexagonII::HSIG_S2;
3688 break;
3689 case Hexagon::S4_storeirb_io:
3690 // memb(Rs+#u4) = #U1
3691 Src1Reg = MI->getOperand(0).getReg();
3692 if (isIntRegForSubInst(Src1Reg) && MI->getOperand(1).isImm() &&
3693 isUInt<4>(MI->getOperand(1).getImm()) && MI->getOperand(2).isImm() &&
3694 MI->getOperand(2).isImm() && isUInt<1>(MI->getOperand(2).getImm()))
3695 return HexagonII::HSIG_S2;
3696 break;
3697 case Hexagon::S2_allocframe:
3698 if (MI->getOperand(0).isImm() &&
3699 isShiftedUInt<5,3>(MI->getOperand(0).getImm()))
3700 return HexagonII::HSIG_S1;
3701 break;
3702 //
3703 // Group A:
3704 //
3705 // Rx = add(Rx,#s7)
3706 // Rd = Rs
3707 // Rd = #u6
3708 // Rd = #-1
3709 // if ([!]P0[.new]) Rd = #0
3710 // Rd = add(r29,#u6:2)
3711 // Rx = add(Rx,Rs)
3712 // P0 = cmp.eq(Rs,#u2)
3713 // Rdd = combine(#0,Rs)
3714 // Rdd = combine(Rs,#0)
3715 // Rdd = combine(#u2,#U2)
3716 // Rd = add(Rs,#1)
3717 // Rd = add(Rs,#-1)
3718 // Rd = sxth/sxtb/zxtb/zxth(Rs)
3719 // Rd = and(Rs,#1)
3720 case Hexagon::A2_addi:
3721 DstReg = MI->getOperand(0).getReg();
3722 SrcReg = MI->getOperand(1).getReg();
3723 if (isIntRegForSubInst(DstReg)) {
3724 // Rd = add(r29,#u6:2)
3725 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
3726 HRI.getStackRegister() == SrcReg && MI->getOperand(2).isImm() &&
3727 isShiftedUInt<6,2>(MI->getOperand(2).getImm()))
3728 return HexagonII::HSIG_A;
3729 // Rx = add(Rx,#s7)
3730 if ((DstReg == SrcReg) && MI->getOperand(2).isImm() &&
3731 isInt<7>(MI->getOperand(2).getImm()))
3732 return HexagonII::HSIG_A;
3733 // Rd = add(Rs,#1)
3734 // Rd = add(Rs,#-1)
3735 if (isIntRegForSubInst(SrcReg) && MI->getOperand(2).isImm() &&
3736 ((MI->getOperand(2).getImm() == 1) ||
3737 (MI->getOperand(2).getImm() == -1)))
3738 return HexagonII::HSIG_A;
3739 }
3740 break;
3741 case Hexagon::A2_add:
3742 // Rx = add(Rx,Rs)
3743 DstReg = MI->getOperand(0).getReg();
3744 Src1Reg = MI->getOperand(1).getReg();
3745 Src2Reg = MI->getOperand(2).getReg();
3746 if (isIntRegForSubInst(DstReg) && (DstReg == Src1Reg) &&
3747 isIntRegForSubInst(Src2Reg))
3748 return HexagonII::HSIG_A;
3749 break;
3750 case Hexagon::A2_andir:
3751 // Same as zxtb.
3752 // Rd16=and(Rs16,#255)
3753 // Rd16=and(Rs16,#1)
3754 DstReg = MI->getOperand(0).getReg();
3755 SrcReg = MI->getOperand(1).getReg();
3756 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
3757 MI->getOperand(2).isImm() &&
3758 ((MI->getOperand(2).getImm() == 1) ||
3759 (MI->getOperand(2).getImm() == 255)))
3760 return HexagonII::HSIG_A;
3761 break;
3762 case Hexagon::A2_tfr:
3763 // Rd = Rs
3764 DstReg = MI->getOperand(0).getReg();
3765 SrcReg = MI->getOperand(1).getReg();
3766 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3767 return HexagonII::HSIG_A;
3768 break;
3769 case Hexagon::A2_tfrsi:
3770 // Rd = #u6
3771 // Do not test for #u6 size since the const is getting extended
3772 // regardless and compound could be formed.
3773 // Rd = #-1
3774 DstReg = MI->getOperand(0).getReg();
3775 if (isIntRegForSubInst(DstReg))
3776 return HexagonII::HSIG_A;
3777 break;
3778 case Hexagon::C2_cmoveit:
3779 case Hexagon::C2_cmovenewit:
3780 case Hexagon::C2_cmoveif:
3781 case Hexagon::C2_cmovenewif:
3782 // if ([!]P0[.new]) Rd = #0
3783 // Actual form:
3784 // %R16<def> = C2_cmovenewit %P0<internal>, 0, %R16<imp-use,undef>;
3785 DstReg = MI->getOperand(0).getReg();
3786 SrcReg = MI->getOperand(1).getReg();
3787 if (isIntRegForSubInst(DstReg) &&
3788 Hexagon::PredRegsRegClass.contains(SrcReg) && Hexagon::P0 == SrcReg &&
3789 MI->getOperand(2).isImm() && MI->getOperand(2).getImm() == 0)
3790 return HexagonII::HSIG_A;
3791 break;
3792 case Hexagon::C2_cmpeqi:
3793 // P0 = cmp.eq(Rs,#u2)
3794 DstReg = MI->getOperand(0).getReg();
3795 SrcReg = MI->getOperand(1).getReg();
3796 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3797 Hexagon::P0 == DstReg && isIntRegForSubInst(SrcReg) &&
3798 MI->getOperand(2).isImm() && isUInt<2>(MI->getOperand(2).getImm()))
3799 return HexagonII::HSIG_A;
3800 break;
3801 case Hexagon::A2_combineii:
3802 case Hexagon::A4_combineii:
3803 // Rdd = combine(#u2,#U2)
3804 DstReg = MI->getOperand(0).getReg();
3805 if (isDblRegForSubInst(DstReg, HRI) &&
3806 ((MI->getOperand(1).isImm() && isUInt<2>(MI->getOperand(1).getImm())) ||
3807 (MI->getOperand(1).isGlobal() &&
3808 isUInt<2>(MI->getOperand(1).getOffset()))) &&
3809 ((MI->getOperand(2).isImm() && isUInt<2>(MI->getOperand(2).getImm())) ||
3810 (MI->getOperand(2).isGlobal() &&
3811 isUInt<2>(MI->getOperand(2).getOffset()))))
3812 return HexagonII::HSIG_A;
3813 break;
3814 case Hexagon::A4_combineri:
3815 // Rdd = combine(Rs,#0)
3816 DstReg = MI->getOperand(0).getReg();
3817 SrcReg = MI->getOperand(1).getReg();
3818 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
3819 ((MI->getOperand(2).isImm() && MI->getOperand(2).getImm() == 0) ||
3820 (MI->getOperand(2).isGlobal() && MI->getOperand(2).getOffset() == 0)))
3821 return HexagonII::HSIG_A;
3822 break;
3823 case Hexagon::A4_combineir:
3824 // Rdd = combine(#0,Rs)
3825 DstReg = MI->getOperand(0).getReg();
3826 SrcReg = MI->getOperand(2).getReg();
3827 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
3828 ((MI->getOperand(1).isImm() && MI->getOperand(1).getImm() == 0) ||
3829 (MI->getOperand(1).isGlobal() && MI->getOperand(1).getOffset() == 0)))
3830 return HexagonII::HSIG_A;
3831 break;
3832 case Hexagon::A2_sxtb:
3833 case Hexagon::A2_sxth:
3834 case Hexagon::A2_zxtb:
3835 case Hexagon::A2_zxth:
3836 // Rd = sxth/sxtb/zxtb/zxth(Rs)
3837 DstReg = MI->getOperand(0).getReg();
3838 SrcReg = MI->getOperand(1).getReg();
3839 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3840 return HexagonII::HSIG_A;
3841 break;
3842 }
3843
3844 return HexagonII::HSIG_None;
3845}
3846
3847
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00003848short HexagonInstrInfo::getEquivalentHWInstr(const MachineInstr *MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003849 return Hexagon::getRealHWInstr(MI->getOpcode(), Hexagon::InstrType_Real);
3850}
3851
3852
3853// Return first non-debug instruction in the basic block.
3854MachineInstr *HexagonInstrInfo::getFirstNonDbgInst(MachineBasicBlock *BB)
3855 const {
3856 for (auto MII = BB->instr_begin(), End = BB->instr_end(); MII != End; MII++) {
3857 MachineInstr *MI = &*MII;
3858 if (MI->isDebugValue())
3859 continue;
3860 return MI;
3861 }
3862 return nullptr;
3863}
3864
3865
3866unsigned HexagonInstrInfo::getInstrTimingClassLatency(
3867 const InstrItineraryData *ItinData, const MachineInstr *MI) const {
3868 // Default to one cycle for no itinerary. However, an "empty" itinerary may
3869 // still have a MinLatency property, which getStageLatency checks.
3870 if (!ItinData)
3871 return getInstrLatency(ItinData, MI);
3872
3873 // Get the latency embedded in the itinerary. If we're not using timing class
3874 // latencies or if we using BSB scheduling, then restrict the maximum latency
3875 // to 1 (that is, either 0 or 1).
3876 if (MI->isTransient())
3877 return 0;
3878 unsigned Latency = ItinData->getStageLatency(MI->getDesc().getSchedClass());
3879 if (!EnableTimingClassLatency ||
3880 MI->getParent()->getParent()->getSubtarget<HexagonSubtarget>().
3881 useBSBScheduling())
3882 if (Latency > 1)
3883 Latency = 1;
3884 return Latency;
3885}
3886
3887
3888// inverts the predication logic.
3889// p -> NotP
3890// NotP -> P
3891bool HexagonInstrInfo::getInvertedPredSense(
3892 SmallVectorImpl<MachineOperand> &Cond) const {
3893 if (Cond.empty())
3894 return false;
3895 unsigned Opc = getInvertedPredicatedOpcode(Cond[0].getImm());
3896 Cond[0].setImm(Opc);
3897 return true;
3898}
3899
3900
3901unsigned HexagonInstrInfo::getInvertedPredicatedOpcode(const int Opc) const {
3902 int InvPredOpcode;
3903 InvPredOpcode = isPredicatedTrue(Opc) ? Hexagon::getFalsePredOpcode(Opc)
3904 : Hexagon::getTruePredOpcode(Opc);
3905 if (InvPredOpcode >= 0) // Valid instruction with the inverted predicate.
3906 return InvPredOpcode;
3907
3908 llvm_unreachable("Unexpected predicated instruction");
3909}
3910
3911
3912// Returns the max value that doesn't need to be extended.
3913int HexagonInstrInfo::getMaxValue(const MachineInstr *MI) const {
3914 const uint64_t F = MI->getDesc().TSFlags;
3915 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
3916 & HexagonII::ExtentSignedMask;
3917 unsigned bits = (F >> HexagonII::ExtentBitsPos)
3918 & HexagonII::ExtentBitsMask;
3919
3920 if (isSigned) // if value is signed
3921 return ~(-1U << (bits - 1));
3922 else
3923 return ~(-1U << bits);
3924}
3925
3926
3927unsigned HexagonInstrInfo::getMemAccessSize(const MachineInstr* MI) const {
3928 const uint64_t F = MI->getDesc().TSFlags;
3929 return (F >> HexagonII::MemAccessSizePos) & HexagonII::MemAccesSizeMask;
3930}
3931
3932
3933// Returns the min value that doesn't need to be extended.
3934int HexagonInstrInfo::getMinValue(const MachineInstr *MI) const {
3935 const uint64_t F = MI->getDesc().TSFlags;
3936 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
3937 & HexagonII::ExtentSignedMask;
3938 unsigned bits = (F >> HexagonII::ExtentBitsPos)
3939 & HexagonII::ExtentBitsMask;
3940
3941 if (isSigned) // if value is signed
3942 return -1U << (bits - 1);
3943 else
3944 return 0;
3945}
3946
3947
3948// Returns opcode of the non-extended equivalent instruction.
3949short HexagonInstrInfo::getNonExtOpcode(const MachineInstr *MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00003950 // Check if the instruction has a register form that uses register in place
3951 // of the extended operand, if so return that as the non-extended form.
3952 short NonExtOpcode = Hexagon::getRegForm(MI->getOpcode());
3953 if (NonExtOpcode >= 0)
3954 return NonExtOpcode;
3955
3956 if (MI->getDesc().mayLoad() || MI->getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00003957 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00003958 switch (getAddrMode(MI)) {
3959 case HexagonII::Absolute :
Krzysztof Parzyszek02579052015-10-20 19:21:05 +00003960 return Hexagon::getBaseWithImmOffset(MI->getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00003961 case HexagonII::BaseImmOffset :
3962 return Hexagon::getBaseWithRegOffset(MI->getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003963 case HexagonII::BaseLongOffset:
3964 return Hexagon::getRegShlForm(MI->getOpcode());
3965
Jyotsna Verma84256432013-03-01 17:37:13 +00003966 default:
3967 return -1;
3968 }
3969 }
3970 return -1;
3971}
Jyotsna Verma5ed51812013-05-01 21:37:34 +00003972
Brendon Cahoondf43e682015-05-08 16:16:29 +00003973
Ahmed Bougachac88bf542015-06-11 19:30:37 +00003974bool HexagonInstrInfo::getPredReg(ArrayRef<MachineOperand> Cond,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003975 unsigned &PredReg, unsigned &PredRegPos, unsigned &PredRegFlags) const {
Brendon Cahoondf43e682015-05-08 16:16:29 +00003976 if (Cond.empty())
3977 return false;
3978 assert(Cond.size() == 2);
3979 if (isNewValueJump(Cond[0].getImm()) || Cond[1].isMBB()) {
3980 DEBUG(dbgs() << "No predregs for new-value jumps/endloop");
3981 return false;
3982 }
3983 PredReg = Cond[1].getReg();
3984 PredRegPos = 1;
3985 // See IfConversion.cpp why we add RegState::Implicit | RegState::Undef
3986 PredRegFlags = 0;
3987 if (Cond[1].isImplicit())
3988 PredRegFlags = RegState::Implicit;
3989 if (Cond[1].isUndef())
3990 PredRegFlags |= RegState::Undef;
3991 return true;
3992}
3993
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003994
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00003995short HexagonInstrInfo::getPseudoInstrPair(const MachineInstr *MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003996 return Hexagon::getRealHWInstr(MI->getOpcode(), Hexagon::InstrType_Pseudo);
3997}
3998
3999
4000short HexagonInstrInfo::getRegForm(const MachineInstr *MI) const {
4001 return Hexagon::getRegForm(MI->getOpcode());
4002}
4003
4004
4005// Return the number of bytes required to encode the instruction.
4006// Hexagon instructions are fixed length, 4 bytes, unless they
4007// use a constant extender, which requires another 4 bytes.
4008// For debug instructions and prolog labels, return 0.
4009unsigned HexagonInstrInfo::getSize(const MachineInstr *MI) const {
4010 if (MI->isDebugValue() || MI->isPosition())
4011 return 0;
4012
4013 unsigned Size = MI->getDesc().getSize();
4014 if (!Size)
4015 // Assume the default insn size in case it cannot be determined
4016 // for whatever reason.
4017 Size = HEXAGON_INSTR_SIZE;
4018
4019 if (isConstExtended(MI) || isExtended(MI))
4020 Size += HEXAGON_INSTR_SIZE;
4021
4022 // Try and compute number of instructions in asm.
4023 if (BranchRelaxAsmLarge && MI->getOpcode() == Hexagon::INLINEASM) {
4024 const MachineBasicBlock &MBB = *MI->getParent();
4025 const MachineFunction *MF = MBB.getParent();
4026 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
4027
4028 // Count the number of register definitions to find the asm string.
4029 unsigned NumDefs = 0;
4030 for (; MI->getOperand(NumDefs).isReg() && MI->getOperand(NumDefs).isDef();
4031 ++NumDefs)
4032 assert(NumDefs != MI->getNumOperands()-2 && "No asm string?");
4033
4034 assert(MI->getOperand(NumDefs).isSymbol() && "No asm string?");
4035 // Disassemble the AsmStr and approximate number of instructions.
4036 const char *AsmStr = MI->getOperand(NumDefs).getSymbolName();
4037 Size = getInlineAsmLength(AsmStr, *MAI);
4038 }
4039
4040 return Size;
4041}
4042
4043
4044uint64_t HexagonInstrInfo::getType(const MachineInstr* MI) const {
4045 const uint64_t F = MI->getDesc().TSFlags;
4046 return (F >> HexagonII::TypePos) & HexagonII::TypeMask;
4047}
4048
4049
4050unsigned HexagonInstrInfo::getUnits(const MachineInstr* MI) const {
4051 const TargetSubtargetInfo &ST = MI->getParent()->getParent()->getSubtarget();
4052 const InstrItineraryData &II = *ST.getInstrItineraryData();
4053 const InstrStage &IS = *II.beginStage(MI->getDesc().getSchedClass());
4054
4055 return IS.getUnits();
4056}
4057
4058
4059unsigned HexagonInstrInfo::getValidSubTargets(const unsigned Opcode) const {
4060 const uint64_t F = get(Opcode).TSFlags;
4061 return (F >> HexagonII::validSubTargetPos) & HexagonII::validSubTargetMask;
4062}
4063
4064
4065// Calculate size of the basic block without debug instructions.
4066unsigned HexagonInstrInfo::nonDbgBBSize(const MachineBasicBlock *BB) const {
4067 return nonDbgMICount(BB->instr_begin(), BB->instr_end());
4068}
4069
4070
4071unsigned HexagonInstrInfo::nonDbgBundleSize(
4072 MachineBasicBlock::const_iterator BundleHead) const {
4073 assert(BundleHead->isBundle() && "Not a bundle header");
Duncan P. N. Exon Smithd84f6002016-02-22 21:30:15 +00004074 auto MII = BundleHead.getInstrIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004075 // Skip the bundle header.
4076 return nonDbgMICount(++MII, getBundleEnd(BundleHead));
4077}
4078
4079
4080/// immediateExtend - Changes the instruction in place to one using an immediate
4081/// extender.
4082void HexagonInstrInfo::immediateExtend(MachineInstr *MI) const {
4083 assert((isExtendable(MI)||isConstExtended(MI)) &&
4084 "Instruction must be extendable");
4085 // Find which operand is extendable.
4086 short ExtOpNum = getCExtOpNum(MI);
4087 MachineOperand &MO = MI->getOperand(ExtOpNum);
4088 // This needs to be something we understand.
4089 assert((MO.isMBB() || MO.isImm()) &&
4090 "Branch with unknown extendable field type");
4091 // Mark given operand as extended.
4092 MO.addTargetFlag(HexagonII::HMOTF_ConstExtended);
4093}
4094
4095
4096bool HexagonInstrInfo::invertAndChangeJumpTarget(
4097 MachineInstr* MI, MachineBasicBlock* NewTarget) const {
4098 DEBUG(dbgs() << "\n[invertAndChangeJumpTarget] to BB#"
4099 << NewTarget->getNumber(); MI->dump(););
4100 assert(MI->isBranch());
4101 unsigned NewOpcode = getInvertedPredicatedOpcode(MI->getOpcode());
4102 int TargetPos = MI->getNumOperands() - 1;
4103 // In general branch target is the last operand,
4104 // but some implicit defs added at the end might change it.
4105 while ((TargetPos > -1) && !MI->getOperand(TargetPos).isMBB())
4106 --TargetPos;
4107 assert((TargetPos >= 0) && MI->getOperand(TargetPos).isMBB());
4108 MI->getOperand(TargetPos).setMBB(NewTarget);
4109 if (EnableBranchPrediction && isPredicatedNew(MI)) {
4110 NewOpcode = reversePrediction(NewOpcode);
4111 }
4112 MI->setDesc(get(NewOpcode));
4113 return true;
4114}
4115
4116
4117void HexagonInstrInfo::genAllInsnTimingClasses(MachineFunction &MF) const {
4118 /* +++ The code below is used to generate complete set of Hexagon Insn +++ */
4119 MachineFunction::iterator A = MF.begin();
4120 MachineBasicBlock &B = *A;
4121 MachineBasicBlock::iterator I = B.begin();
4122 MachineInstr *MI = &*I;
4123 DebugLoc DL = MI->getDebugLoc();
4124 MachineInstr *NewMI;
4125
4126 for (unsigned insn = TargetOpcode::GENERIC_OP_END+1;
4127 insn < Hexagon::INSTRUCTION_LIST_END; ++insn) {
4128 NewMI = BuildMI(B, MI, DL, get(insn));
4129 DEBUG(dbgs() << "\n" << getName(NewMI->getOpcode()) <<
4130 " Class: " << NewMI->getDesc().getSchedClass());
4131 NewMI->eraseFromParent();
4132 }
4133 /* --- The code above is used to generate complete set of Hexagon Insn --- */
4134}
4135
4136
4137// inverts the predication logic.
4138// p -> NotP
4139// NotP -> P
4140bool HexagonInstrInfo::reversePredSense(MachineInstr* MI) const {
4141 DEBUG(dbgs() << "\nTrying to reverse pred. sense of:"; MI->dump());
4142 MI->setDesc(get(getInvertedPredicatedOpcode(MI->getOpcode())));
4143 return true;
4144}
4145
4146
4147// Reverse the branch prediction.
4148unsigned HexagonInstrInfo::reversePrediction(unsigned Opcode) const {
4149 int PredRevOpcode = -1;
4150 if (isPredictedTaken(Opcode))
4151 PredRevOpcode = Hexagon::notTakenBranchPrediction(Opcode);
4152 else
4153 PredRevOpcode = Hexagon::takenBranchPrediction(Opcode);
4154 assert(PredRevOpcode > 0);
4155 return PredRevOpcode;
4156}
4157
4158
4159// TODO: Add more rigorous validation.
4160bool HexagonInstrInfo::validateBranchCond(const ArrayRef<MachineOperand> &Cond)
4161 const {
4162 return Cond.empty() || (Cond[0].isImm() && (Cond.size() != 1));
4163}
4164