blob: b33d895520b4cbfa7821f6020b872a90aa679448 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86MCTargetDesc.cpp - X86 Target Descriptions ---------------------===//
Evan Cheng24753312011-06-24 01:44:41 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides X86 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng3ddfbd32011-07-06 22:01:53 +000014#include "X86MCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000015#include "InstPrinter/X86ATTInstPrinter.h"
16#include "InstPrinter/X86IntelInstPrinter.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "X86MCAsmInfo.h"
Daniel Sanders50f17232015-09-15 16:17:27 +000018#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng1e210d02011-06-28 20:07:07 +000020#include "llvm/MC/MCInstrInfo.h"
Evan Cheng24753312011-06-24 01:44:41 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengb2531002011-07-25 19:33:48 +000022#include "llvm/MC/MCStreamer.h"
Evan Cheng0711c4d2011-07-01 22:25:04 +000023#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/MC/MachineLocation.h"
Craig Topperc4965bc2012-02-05 07:21:30 +000025#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/Support/Host.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Evan Chengd9997ac2011-06-27 18:32:37 +000028
Chandler Carruthd174b722014-04-22 02:03:14 +000029#if _MSC_VER
30#include <intrin.h>
31#endif
32
33using namespace llvm;
34
Evan Chengd9997ac2011-06-27 18:32:37 +000035#define GET_REGINFO_MC_DESC
36#include "X86GenRegisterInfo.inc"
Evan Cheng1e210d02011-06-28 20:07:07 +000037
38#define GET_INSTRINFO_MC_DESC
39#include "X86GenInstrInfo.inc"
40
Evan Cheng0711c4d2011-07-01 22:25:04 +000041#define GET_SUBTARGETINFO_MC_DESC
Evan Chengc9c090d2011-07-01 22:36:09 +000042#include "X86GenSubtargetInfo.inc"
Evan Cheng0711c4d2011-07-01 22:25:04 +000043
Daniel Sanders50f17232015-09-15 16:17:27 +000044std::string X86_MC::ParseX86Triple(const Triple &TT) {
Nick Lewycky73df7e32011-09-05 21:51:43 +000045 std::string FS;
Daniel Sanders50f17232015-09-15 16:17:27 +000046 if (TT.getArch() == Triple::x86_64)
Craig Topper3c80d622014-01-06 04:55:54 +000047 FS = "+64bit-mode,-32bit-mode,-16bit-mode";
Daniel Sanders50f17232015-09-15 16:17:27 +000048 else if (TT.getEnvironment() != Triple::CODE16)
Craig Topper3c80d622014-01-06 04:55:54 +000049 FS = "-64bit-mode,+32bit-mode,-16bit-mode";
David Woodhouse71d15ed2014-01-20 12:02:25 +000050 else
51 FS = "-64bit-mode,-32bit-mode,+16bit-mode";
52
Nick Lewycky73df7e32011-09-05 21:51:43 +000053 return FS;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000054}
55
Daniel Sanders50f17232015-09-15 16:17:27 +000056unsigned X86_MC::getDwarfRegFlavour(const Triple &TT, bool isEH) {
57 if (TT.getArch() == Triple::x86_64)
Evan Chengd60fa58b2011-07-18 20:57:22 +000058 return DWARFFlavour::X86_64;
59
Eric Christopher1f8ad4f2014-06-10 22:34:28 +000060 if (TT.isOSDarwin())
Evan Chengd60fa58b2011-07-18 20:57:22 +000061 return isEH ? DWARFFlavour::X86_32_DarwinEH : DWARFFlavour::X86_32_Generic;
Eric Christopher1f8ad4f2014-06-10 22:34:28 +000062 if (TT.isOSCygMing())
Evan Chengd60fa58b2011-07-18 20:57:22 +000063 // Unsupported by now, just quick fallback
64 return DWARFFlavour::X86_32_Generic;
65 return DWARFFlavour::X86_32_Generic;
66}
67
Reid Klecknerf9c275f2016-02-10 20:55:49 +000068void X86_MC::initLLVMToSEHAndCVRegMapping(MCRegisterInfo *MRI) {
Evan Chengd60fa58b2011-07-18 20:57:22 +000069 // FIXME: TableGen these.
Reid Klecknerf9c275f2016-02-10 20:55:49 +000070 for (unsigned Reg = X86::NoRegister + 1; Reg < X86::NUM_TARGET_REGS; ++Reg) {
Michael Liaof54249b2012-10-04 19:50:43 +000071 unsigned SEH = MRI->getEncodingValue(Reg);
Evan Chengd60fa58b2011-07-18 20:57:22 +000072 MRI->mapLLVMRegToSEHReg(Reg, SEH);
73 }
Reid Klecknerf9c275f2016-02-10 20:55:49 +000074
75 // These CodeView registers are numbered sequentially starting at value 1.
Craig Toppercf65c622016-03-02 04:42:31 +000076 static const MCPhysReg LowCVRegs[] = {
Reid Klecknerf9c275f2016-02-10 20:55:49 +000077 X86::AL, X86::CL, X86::DL, X86::BL, X86::AH, X86::CH,
78 X86::DH, X86::BH, X86::AX, X86::CX, X86::DX, X86::BX,
79 X86::SP, X86::BP, X86::SI, X86::DI, X86::EAX, X86::ECX,
80 X86::EDX, X86::EBX, X86::ESP, X86::EBP, X86::ESI, X86::EDI,
81 };
82 unsigned CVLowRegStart = 1;
83 for (unsigned I = 0; I < array_lengthof(LowCVRegs); ++I)
84 MRI->mapLLVMRegToCVReg(LowCVRegs[I], I + CVLowRegStart);
85
Reid Kleckner5340b272016-06-22 23:50:19 +000086 MRI->mapLLVMRegToCVReg(X86::EFLAGS, 34);
87
88 // The x87 registers start at 128 and are numbered sequentially.
David Majnemere2ad7372016-02-24 10:01:24 +000089 unsigned FP0Start = 128;
90 for (unsigned I = 0; I < 8; ++I)
91 MRI->mapLLVMRegToCVReg(X86::FP0 + I, FP0Start + I);
92
Reid Klecknerf9c275f2016-02-10 20:55:49 +000093 // The low 8 XMM registers start at 154 and are numbered sequentially.
94 unsigned CVXMM0Start = 154;
95 for (unsigned I = 0; I < 8; ++I)
96 MRI->mapLLVMRegToCVReg(X86::XMM0 + I, CVXMM0Start + I);
97
98 // The high 8 XMM registers start at 252 and are numbered sequentially.
99 unsigned CVXMM8Start = 252;
100 for (unsigned I = 0; I < 8; ++I)
101 MRI->mapLLVMRegToCVReg(X86::XMM8 + I, CVXMM8Start + I);
102
103 // FIXME: XMM16 and above from AVX512 not yet documented.
104
105 // AMD64 registers start at 324 and count up.
106 unsigned CVX64RegStart = 324;
Craig Toppercf65c622016-03-02 04:42:31 +0000107 static const MCPhysReg CVX64Regs[] = {
Reid Klecknerf9c275f2016-02-10 20:55:49 +0000108 X86::SIL, X86::DIL, X86::BPL, X86::SPL, X86::RAX, X86::RBX,
109 X86::RCX, X86::RDX, X86::RSI, X86::RDI, X86::RBP, X86::RSP,
110 X86::R8, X86::R9, X86::R10, X86::R11, X86::R12, X86::R13,
111 X86::R14, X86::R15, X86::R8B, X86::R9B, X86::R10B, X86::R11B,
112 X86::R12B, X86::R13B, X86::R14B, X86::R15B, X86::R8W, X86::R9W,
113 X86::R10W, X86::R11W, X86::R12W, X86::R13W, X86::R14W, X86::R15W,
114 X86::R8D, X86::R9D, X86::R10D, X86::R11D, X86::R12D, X86::R13D,
115 X86::R14D, X86::R15D, X86::YMM0, X86::YMM1, X86::YMM2, X86::YMM3,
116 X86::YMM4, X86::YMM5, X86::YMM6, X86::YMM7, X86::YMM8, X86::YMM9,
117 X86::YMM10, X86::YMM11, X86::YMM12, X86::YMM13, X86::YMM14, X86::YMM15,
118 };
119 for (unsigned I = 0; I < array_lengthof(CVX64Regs); ++I)
120 MRI->mapLLVMRegToCVReg(CVX64Regs[I], CVX64RegStart + I);
Evan Chengd60fa58b2011-07-18 20:57:22 +0000121}
122
Daniel Sanders50f17232015-09-15 16:17:27 +0000123MCSubtargetInfo *X86_MC::createX86MCSubtargetInfo(const Triple &TT,
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000124 StringRef CPU, StringRef FS) {
Daniel Sanders50f17232015-09-15 16:17:27 +0000125 std::string ArchFS = X86_MC::ParseX86Triple(TT);
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000126 if (!FS.empty()) {
127 if (!ArchFS.empty())
Yaron Keren75e0c4b2015-03-27 17:51:30 +0000128 ArchFS = (Twine(ArchFS) + "," + FS).str();
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000129 else
130 ArchFS = FS;
131 }
132
133 std::string CPUName = CPU;
Jim Grosbacha344b6c32014-04-14 22:23:30 +0000134 if (CPUName.empty())
Evan Cheng964cb5f2011-07-08 21:14:14 +0000135 CPUName = "generic";
Evan Cheng13bcc6c2011-07-07 21:06:52 +0000136
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +0000137 return createX86MCSubtargetInfoImpl(TT, CPUName, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000138}
139
Evan Cheng1705ab02011-07-14 23:50:31 +0000140static MCInstrInfo *createX86MCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000141 MCInstrInfo *X = new MCInstrInfo();
142 InitX86MCInstrInfo(X);
143 return X;
144}
145
Daniel Sanders50f17232015-09-15 16:17:27 +0000146static MCRegisterInfo *createX86MCRegisterInfo(const Triple &TT) {
147 unsigned RA = (TT.getArch() == Triple::x86_64)
Daniel Sandersf423f562015-07-06 16:56:07 +0000148 ? X86::RIP // Should have dwarf #16.
149 : X86::EIP; // Should have dwarf #8.
Evan Chengd60fa58b2011-07-18 20:57:22 +0000150
Evan Cheng1705ab02011-07-14 23:50:31 +0000151 MCRegisterInfo *X = new MCRegisterInfo();
Daniel Sandersf423f562015-07-06 16:56:07 +0000152 InitX86MCRegisterInfo(X, RA, X86_MC::getDwarfRegFlavour(TT, false),
153 X86_MC::getDwarfRegFlavour(TT, true), RA);
Reid Klecknerf9c275f2016-02-10 20:55:49 +0000154 X86_MC::initLLVMToSEHAndCVRegMapping(X);
Evan Cheng1705ab02011-07-14 23:50:31 +0000155 return X;
156}
157
Daniel Sanders7813ae82015-06-04 13:12:25 +0000158static MCAsmInfo *createX86MCAsmInfo(const MCRegisterInfo &MRI,
Daniel Sanders50f17232015-09-15 16:17:27 +0000159 const Triple &TheTriple) {
160 bool is64Bit = TheTriple.getArch() == Triple::x86_64;
Evan Cheng1705ab02011-07-14 23:50:31 +0000161
Evan Cheng67c033e2011-07-18 22:29:13 +0000162 MCAsmInfo *MAI;
Daniel Sanders50f17232015-09-15 16:17:27 +0000163 if (TheTriple.isOSBinFormatMachO()) {
Evan Cheng67c033e2011-07-18 22:29:13 +0000164 if (is64Bit)
Daniel Sanders50f17232015-09-15 16:17:27 +0000165 MAI = new X86_64MCAsmInfoDarwin(TheTriple);
Evan Cheng1705ab02011-07-14 23:50:31 +0000166 else
Daniel Sanders50f17232015-09-15 16:17:27 +0000167 MAI = new X86MCAsmInfoDarwin(TheTriple);
168 } else if (TheTriple.isOSBinFormatELF()) {
Andrew Kaylorfeb805f2012-10-02 18:38:34 +0000169 // Force the use of an ELF container.
Daniel Sanders50f17232015-09-15 16:17:27 +0000170 MAI = new X86ELFMCAsmInfo(TheTriple);
171 } else if (TheTriple.isWindowsMSVCEnvironment() ||
172 TheTriple.isWindowsCoreCLREnvironment()) {
173 MAI = new X86MCAsmInfoMicrosoft(TheTriple);
174 } else if (TheTriple.isOSCygMing() ||
175 TheTriple.isWindowsItaniumEnvironment()) {
176 MAI = new X86MCAsmInfoGNUCOFF(TheTriple);
Evan Cheng67c033e2011-07-18 22:29:13 +0000177 } else {
Andrew Kaylorfeb805f2012-10-02 18:38:34 +0000178 // The default is ELF.
Daniel Sanders50f17232015-09-15 16:17:27 +0000179 MAI = new X86ELFMCAsmInfo(TheTriple);
Evan Cheng1705ab02011-07-14 23:50:31 +0000180 }
181
Evan Cheng67c033e2011-07-18 22:29:13 +0000182 // Initialize initial frame state.
183 // Calculate amount of bytes used for return address storing
184 int stackGrowth = is64Bit ? -8 : -4;
Evan Cheng1705ab02011-07-14 23:50:31 +0000185
Evan Cheng67c033e2011-07-18 22:29:13 +0000186 // Initial state of the frame pointer is esp+stackGrowth.
Rafael Espindola227144c2013-05-13 01:16:13 +0000187 unsigned StackPtr = is64Bit ? X86::RSP : X86::ESP;
188 MCCFIInstruction Inst = MCCFIInstruction::createDefCfa(
Craig Topper062a2ba2014-04-25 05:30:21 +0000189 nullptr, MRI.getDwarfRegNum(StackPtr, true), -stackGrowth);
Rafael Espindola227144c2013-05-13 01:16:13 +0000190 MAI->addInitialFrameState(Inst);
Evan Cheng67c033e2011-07-18 22:29:13 +0000191
192 // Add return address to move list
Rafael Espindola227144c2013-05-13 01:16:13 +0000193 unsigned InstPtr = is64Bit ? X86::RIP : X86::EIP;
194 MCCFIInstruction Inst2 = MCCFIInstruction::createOffset(
Craig Topper062a2ba2014-04-25 05:30:21 +0000195 nullptr, MRI.getDwarfRegNum(InstPtr, true), stackGrowth);
Rafael Espindola227144c2013-05-13 01:16:13 +0000196 MAI->addInitialFrameState(Inst2);
Evan Cheng67c033e2011-07-18 22:29:13 +0000197
198 return MAI;
Evan Cheng1705ab02011-07-14 23:50:31 +0000199}
200
Daniel Sanders50f17232015-09-15 16:17:27 +0000201static MCInstPrinter *createX86MCInstPrinter(const Triple &T,
Eric Christopherf8019402015-03-31 00:10:04 +0000202 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000203 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000204 const MCInstrInfo &MII,
Eric Christopherf8019402015-03-31 00:10:04 +0000205 const MCRegisterInfo &MRI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000206 if (SyntaxVariant == 0)
Eric Christopher9c1bd052015-03-30 22:16:37 +0000207 return new X86ATTInstPrinter(MAI, MII, MRI);
Evan Cheng61faa552011-07-25 21:20:24 +0000208 if (SyntaxVariant == 1)
Craig Topper54bfde72012-04-02 06:09:36 +0000209 return new X86IntelInstPrinter(MAI, MII, MRI);
Craig Topper062a2ba2014-04-25 05:30:21 +0000210 return nullptr;
Evan Cheng61faa552011-07-25 21:20:24 +0000211}
212
Daniel Sanders50f17232015-09-15 16:17:27 +0000213static MCRelocationInfo *createX86MCRelocationInfo(const Triple &TheTriple,
Quentin Colombetf4828052013-05-24 22:51:52 +0000214 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000215 // Default to the stock relocation info.
Daniel Sanders50f17232015-09-15 16:17:27 +0000216 return llvm::createMCRelocationInfo(TheTriple, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000217}
218
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000219static MCInstrAnalysis *createX86MCInstrAnalysis(const MCInstrInfo *Info) {
220 return new MCInstrAnalysis(Info);
221}
222
Evan Cheng8c886a42011-07-22 21:58:54 +0000223// Force static initialization.
224extern "C" void LLVMInitializeX86TargetMC() {
Mehdi Aminif42454b2016-10-09 23:00:34 +0000225 for (Target *T : {&getTheX86_32Target(), &getTheX86_64Target()}) {
Rafael Espindola69244c32015-03-18 23:15:49 +0000226 // Register the MC asm info.
227 RegisterMCAsmInfoFn X(*T, createX86MCAsmInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000228
Rafael Espindola69244c32015-03-18 23:15:49 +0000229 // Register the MC instruction info.
230 TargetRegistry::RegisterMCInstrInfo(*T, createX86MCInstrInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000231
Rafael Espindola69244c32015-03-18 23:15:49 +0000232 // Register the MC register info.
233 TargetRegistry::RegisterMCRegInfo(*T, createX86MCRegisterInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000234
Rafael Espindola69244c32015-03-18 23:15:49 +0000235 // Register the MC subtarget info.
236 TargetRegistry::RegisterMCSubtargetInfo(*T,
237 X86_MC::createX86MCSubtargetInfo);
Evan Chengb2531002011-07-25 19:33:48 +0000238
Rafael Espindola69244c32015-03-18 23:15:49 +0000239 // Register the MC instruction analyzer.
240 TargetRegistry::RegisterMCInstrAnalysis(*T, createX86MCInstrAnalysis);
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000241
Rafael Espindola69244c32015-03-18 23:15:49 +0000242 // Register the code emitter.
243 TargetRegistry::RegisterMCCodeEmitter(*T, createX86MCCodeEmitter);
244
245 // Register the object streamer.
Rafael Espindolacd584a82015-03-19 01:50:16 +0000246 TargetRegistry::RegisterCOFFStreamer(*T, createX86WinCOFFStreamer);
Rafael Espindola69244c32015-03-18 23:15:49 +0000247
248 // Register the MCInstPrinter.
249 TargetRegistry::RegisterMCInstPrinter(*T, createX86MCInstPrinter);
250
251 // Register the MC relocation info.
252 TargetRegistry::RegisterMCRelocationInfo(*T, createX86MCRelocationInfo);
253 }
Evan Chengb2531002011-07-25 19:33:48 +0000254
255 // Register the asm backend.
Mehdi Aminif42454b2016-10-09 23:00:34 +0000256 TargetRegistry::RegisterMCAsmBackend(getTheX86_32Target(),
Evan Cheng5928e692011-07-25 23:24:55 +0000257 createX86_32AsmBackend);
Mehdi Aminif42454b2016-10-09 23:00:34 +0000258 TargetRegistry::RegisterMCAsmBackend(getTheX86_64Target(),
Evan Cheng5928e692011-07-25 23:24:55 +0000259 createX86_64AsmBackend);
Evan Cheng2129f592011-07-19 06:37:02 +0000260}
Craig Topperc0453e82015-12-25 22:10:08 +0000261
262unsigned llvm::getX86SubSuperRegisterOrZero(unsigned Reg, unsigned Size,
263 bool High) {
264 switch (Size) {
265 default: return 0;
266 case 8:
267 if (High) {
268 switch (Reg) {
269 default: return getX86SubSuperRegisterOrZero(Reg, 64);
270 case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI:
271 return X86::SI;
272 case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI:
273 return X86::DI;
274 case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP:
275 return X86::BP;
276 case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP:
277 return X86::SP;
278 case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX:
279 return X86::AH;
280 case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX:
281 return X86::DH;
282 case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX:
283 return X86::CH;
284 case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX:
285 return X86::BH;
286 }
287 } else {
288 switch (Reg) {
289 default: return 0;
290 case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX:
291 return X86::AL;
292 case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX:
293 return X86::DL;
294 case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX:
295 return X86::CL;
296 case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX:
297 return X86::BL;
298 case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI:
299 return X86::SIL;
300 case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI:
301 return X86::DIL;
302 case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP:
303 return X86::BPL;
304 case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP:
305 return X86::SPL;
306 case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8:
307 return X86::R8B;
308 case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9:
309 return X86::R9B;
310 case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10:
311 return X86::R10B;
312 case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11:
313 return X86::R11B;
314 case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12:
315 return X86::R12B;
316 case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13:
317 return X86::R13B;
318 case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14:
319 return X86::R14B;
320 case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15:
321 return X86::R15B;
322 }
323 }
324 case 16:
325 switch (Reg) {
326 default: return 0;
327 case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX:
328 return X86::AX;
329 case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX:
330 return X86::DX;
331 case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX:
332 return X86::CX;
333 case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX:
334 return X86::BX;
335 case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI:
336 return X86::SI;
337 case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI:
338 return X86::DI;
339 case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP:
340 return X86::BP;
341 case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP:
342 return X86::SP;
343 case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8:
344 return X86::R8W;
345 case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9:
346 return X86::R9W;
347 case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10:
348 return X86::R10W;
349 case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11:
350 return X86::R11W;
351 case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12:
352 return X86::R12W;
353 case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13:
354 return X86::R13W;
355 case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14:
356 return X86::R14W;
357 case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15:
358 return X86::R15W;
359 }
360 case 32:
361 switch (Reg) {
362 default: return 0;
363 case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX:
364 return X86::EAX;
365 case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX:
366 return X86::EDX;
367 case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX:
368 return X86::ECX;
369 case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX:
370 return X86::EBX;
371 case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI:
372 return X86::ESI;
373 case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI:
374 return X86::EDI;
375 case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP:
376 return X86::EBP;
377 case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP:
378 return X86::ESP;
379 case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8:
380 return X86::R8D;
381 case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9:
382 return X86::R9D;
383 case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10:
384 return X86::R10D;
385 case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11:
386 return X86::R11D;
387 case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12:
388 return X86::R12D;
389 case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13:
390 return X86::R13D;
391 case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14:
392 return X86::R14D;
393 case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15:
394 return X86::R15D;
395 }
396 case 64:
397 switch (Reg) {
398 default: return 0;
399 case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX:
400 return X86::RAX;
401 case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX:
402 return X86::RDX;
403 case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX:
404 return X86::RCX;
405 case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX:
406 return X86::RBX;
407 case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI:
408 return X86::RSI;
409 case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI:
410 return X86::RDI;
411 case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP:
412 return X86::RBP;
413 case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP:
414 return X86::RSP;
415 case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8:
416 return X86::R8;
417 case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9:
418 return X86::R9;
419 case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10:
420 return X86::R10;
421 case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11:
422 return X86::R11;
423 case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12:
424 return X86::R12;
425 case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13:
426 return X86::R13;
427 case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14:
428 return X86::R14;
429 case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15:
430 return X86::R15;
431 }
432 }
433}
434
435unsigned llvm::getX86SubSuperRegister(unsigned Reg, unsigned Size, bool High) {
436 unsigned Res = getX86SubSuperRegisterOrZero(Reg, Size, High);
437 assert(Res != 0 && "Unexpected register or VT");
438 return Res;
439}
440
441