blob: e27bf7f5c0e0bd9aa357762cb44d30b1e663b9b1 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrAltivec.td - The PowerPC Altivec Extension -*- tablegen -*-===//
2//
Chris Lattner2a85fa12006-03-25 07:51:43 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner2a85fa12006-03-25 07:51:43 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Bill Schmidtfe723b92015-04-27 19:57:34 +000014// *********************************** NOTE ***********************************
15// ** For POWER8 Little Endian, the VSX swap optimization relies on knowing **
16// ** which VMX and VSX instructions are lane-sensitive and which are not. **
17// ** A lane-sensitive instruction relies, implicitly or explicitly, on **
18// ** whether lanes are numbered from left to right. An instruction like **
19// ** VADDFP is not lane-sensitive, because each lane of the result vector **
20// ** relies only on the corresponding lane of the source vectors. However, **
21// ** an instruction like VMULESB is lane-sensitive, because "even" and **
22// ** "odd" lanes are different for big-endian and little-endian numbering. **
23// ** **
24// ** When adding new VMX and VSX instructions, please consider whether they **
25// ** are lane-sensitive. If so, they must be added to a switch statement **
26// ** in PPCVSXSwapRemoval::gatherVectorInstructions(). **
27// ****************************************************************************
28
Chris Lattner2a85fa12006-03-25 07:51:43 +000029//===----------------------------------------------------------------------===//
30// Altivec transformation functions and pattern fragments.
31//
32
Chris Lattner1c85e342010-03-28 08:00:23 +000033// Since we canonicalize buildvectors to v16i8, all vnots "-1" operands will be
34// of that type.
35def vnot_ppc : PatFrag<(ops node:$in),
36 (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>;
Chris Lattnere8b83b42006-04-06 17:23:16 +000037
Nate Begeman8d6d4b92009-04-27 18:41:29 +000038def vpkuhum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
39 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000040 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG);
Chris Lattnera4bbfae2006-04-06 22:28:36 +000041}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000042def vpkuwum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
43 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000044 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG);
Nate Begeman8d6d4b92009-04-27 18:41:29 +000045}]>;
Bill Schmidt5ed84cd2015-05-16 01:02:12 +000046def vpkudum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
47 (vector_shuffle node:$lhs, node:$rhs), [{
48 return PPC::isVPKUDUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG);
49}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000050def vpkuhum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
51 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000052 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG);
Nate Begeman8d6d4b92009-04-27 18:41:29 +000053}]>;
54def vpkuwum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
55 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000056 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG);
Chris Lattnera4bbfae2006-04-06 22:28:36 +000057}]>;
Bill Schmidt5ed84cd2015-05-16 01:02:12 +000058def vpkudum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
59 (vector_shuffle node:$lhs, node:$rhs), [{
60 return PPC::isVPKUDUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG);
61}]>;
Chris Lattnera4bbfae2006-04-06 22:28:36 +000062
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000063// These fragments are provided for little-endian, where the inputs must be
64// swapped for correct semantics.
65def vpkuhum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
66 (vector_shuffle node:$lhs, node:$rhs), [{
67 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG);
68}]>;
69def vpkuwum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
70 (vector_shuffle node:$lhs, node:$rhs), [{
71 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG);
72}]>;
Bill Schmidt5ed84cd2015-05-16 01:02:12 +000073def vpkudum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
74 (vector_shuffle node:$lhs, node:$rhs), [{
75 return PPC::isVPKUDUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG);
76}]>;
Chris Lattnera4bbfae2006-04-06 22:28:36 +000077
Nate Begeman8d6d4b92009-04-27 18:41:29 +000078def vmrglb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000079 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000080 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000081}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000082def vmrglh_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000083 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000084 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000085}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000086def vmrglw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000087 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000088 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000089}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000090def vmrghb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000091 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000092 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000093}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000094def vmrghh_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000095 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000096 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000097}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000098def vmrghw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000099 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000100 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +0000101}]>;
102
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000103
104def vmrglb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +0000105 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000106 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +0000107}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000108def vmrglh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
109 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000110 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +0000111}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000112def vmrglw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
113 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000114 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +0000115}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000116def vmrghb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
117 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000118 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +0000119}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000120def vmrghh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
121 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000122 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +0000123}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000124def vmrghw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
125 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000126 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG);
127}]>;
128
129
130// These fragments are provided for little-endian, where the inputs must be
131// swapped for correct semantics.
132def vmrglb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
133 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
134 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG);
135}]>;
136def vmrglh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
137 (vector_shuffle node:$lhs, node:$rhs), [{
138 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG);
139}]>;
140def vmrglw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
141 (vector_shuffle node:$lhs, node:$rhs), [{
142 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG);
143}]>;
144def vmrghb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
145 (vector_shuffle node:$lhs, node:$rhs), [{
146 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG);
147}]>;
148def vmrghh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
149 (vector_shuffle node:$lhs, node:$rhs), [{
150 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG);
151}]>;
152def vmrghw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
153 (vector_shuffle node:$lhs, node:$rhs), [{
154 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000155}]>;
156
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000157
158def VSLDOI_get_imm : SDNodeXForm<vector_shuffle, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000159 return getI32Imm(PPC::isVSLDOIShuffleMask(N, 0, *CurDAG), SDLoc(N));
Chris Lattner1d338192006-04-06 18:26:28 +0000160}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000161def vsldoi_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
162 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidt42a69362014-08-05 20:47:25 +0000163 return PPC::isVSLDOIShuffleMask(N, 0, *CurDAG) != -1;
Chris Lattner1d338192006-04-06 18:26:28 +0000164}], VSLDOI_get_imm>;
165
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000166
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000167/// VSLDOI_unary* - These are used to match vsldoi(X,X), which is turned into
Chris Lattner1d338192006-04-06 18:26:28 +0000168/// vector_shuffle(X,undef,mask) by the dag combiner.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000169def VSLDOI_unary_get_imm : SDNodeXForm<vector_shuffle, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000170 return getI32Imm(PPC::isVSLDOIShuffleMask(N, 1, *CurDAG), SDLoc(N));
Chris Lattner1d338192006-04-06 18:26:28 +0000171}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000172def vsldoi_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
173 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidt42a69362014-08-05 20:47:25 +0000174 return PPC::isVSLDOIShuffleMask(N, 1, *CurDAG) != -1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000175}], VSLDOI_unary_get_imm>;
Chris Lattner1d338192006-04-06 18:26:28 +0000176
177
Bill Schmidt42a69362014-08-05 20:47:25 +0000178/// VSLDOI_swapped* - These fragments are provided for little-endian, where
179/// the inputs must be swapped for correct semantics.
180def VSLDOI_swapped_get_imm : SDNodeXForm<vector_shuffle, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000181 return getI32Imm(PPC::isVSLDOIShuffleMask(N, 2, *CurDAG), SDLoc(N));
Bill Schmidt42a69362014-08-05 20:47:25 +0000182}]>;
183def vsldoi_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
184 (vector_shuffle node:$lhs, node:$rhs), [{
185 return PPC::isVSLDOIShuffleMask(N, 2, *CurDAG) != -1;
186}], VSLDOI_get_imm>;
187
188
Chris Lattner95c7adc2006-04-04 17:25:31 +0000189// VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000190def VSPLTB_get_imm : SDNodeXForm<vector_shuffle, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000191 return getI32Imm(PPC::getVSPLTImmediate(N, 1, *CurDAG), SDLoc(N));
Chris Lattner2a85fa12006-03-25 07:51:43 +0000192}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000193def vspltb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
194 (vector_shuffle node:$lhs, node:$rhs), [{
195 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 1);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000196}], VSPLTB_get_imm>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000197def VSPLTH_get_imm : SDNodeXForm<vector_shuffle, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000198 return getI32Imm(PPC::getVSPLTImmediate(N, 2, *CurDAG), SDLoc(N));
Chris Lattner95c7adc2006-04-04 17:25:31 +0000199}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000200def vsplth_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
201 (vector_shuffle node:$lhs, node:$rhs), [{
202 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 2);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000203}], VSPLTH_get_imm>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000204def VSPLTW_get_imm : SDNodeXForm<vector_shuffle, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000205 return getI32Imm(PPC::getVSPLTImmediate(N, 4, *CurDAG), SDLoc(N));
Chris Lattner95c7adc2006-04-04 17:25:31 +0000206}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000207def vspltw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
208 (vector_shuffle node:$lhs, node:$rhs), [{
209 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 4);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000210}], VSPLTW_get_imm>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000211
Chris Lattner2a85fa12006-03-25 07:51:43 +0000212
213// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
214def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000215 return PPC::get_VSPLTI_elt(N, 1, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000216}]>;
217def vecspltisb : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000218 return PPC::get_VSPLTI_elt(N, 1, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000219}], VSPLTISB_get_imm>;
220
221// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
222def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000223 return PPC::get_VSPLTI_elt(N, 2, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000224}]>;
225def vecspltish : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000226 return PPC::get_VSPLTI_elt(N, 2, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000227}], VSPLTISH_get_imm>;
228
229// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
230def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000231 return PPC::get_VSPLTI_elt(N, 4, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000232}]>;
233def vecspltisw : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000234 return PPC::get_VSPLTI_elt(N, 4, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000235}], VSPLTISW_get_imm>;
236
Chris Lattner2a85fa12006-03-25 07:51:43 +0000237//===----------------------------------------------------------------------===//
Chris Lattnera23158f2006-03-30 23:21:27 +0000238// Helpers for defining instructions that directly correspond to intrinsics.
239
Bill Schmidt74b2e722013-03-28 19:27:24 +0000240// VA1a_Int_Ty - A VAForm_1a intrinsic definition of specific type.
241class VA1a_Int_Ty<bits<6> xo, string opc, Intrinsic IntID, ValueType Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000242 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000243 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000244 [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB, Ty:$vC))]>;
245
246// VA1a_Int_Ty2 - A VAForm_1a intrinsic definition where the type of the
247// inputs doesn't match the type of the output.
248class VA1a_Int_Ty2<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy,
249 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000250 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000251 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000252 [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB, InTy:$vC))]>;
253
254// VA1a_Int_Ty3 - A VAForm_1a intrinsic definition where there are two
255// input types and an output type.
256class VA1a_Int_Ty3<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy,
257 ValueType In1Ty, ValueType In2Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000258 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000259 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000260 [(set OutTy:$vD,
261 (IntID In1Ty:$vA, In1Ty:$vB, In2Ty:$vC))]>;
262
Bill Schmidt74b2e722013-03-28 19:27:24 +0000263// VX1_Int_Ty - A VXForm_1 intrinsic definition of specific type.
264class VX1_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000265 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000266 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000267 [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB))]>;
268
269// VX1_Int_Ty2 - A VXForm_1 intrinsic definition where the type of the
270// inputs doesn't match the type of the output.
271class VX1_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
272 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000273 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000274 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000275 [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB))]>;
276
277// VX1_Int_Ty3 - A VXForm_1 intrinsic definition where there are two
278// input types and an output type.
279class VX1_Int_Ty3<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
280 ValueType In1Ty, ValueType In2Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000281 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000282 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000283 [(set OutTy:$vD, (IntID In1Ty:$vA, In2Ty:$vB))]>;
284
Bill Schmidt74b2e722013-03-28 19:27:24 +0000285// VX2_Int_SP - A VXForm_2 intrinsic definition of vector single-precision type.
286class VX2_Int_SP<bits<11> xo, string opc, Intrinsic IntID>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000287 : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000288 !strconcat(opc, " $vD, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000289 [(set v4f32:$vD, (IntID v4f32:$vB))]>;
290
291// VX2_Int_Ty2 - A VXForm_2 intrinsic definition where the type of the
292// inputs doesn't match the type of the output.
293class VX2_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
294 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000295 : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000296 !strconcat(opc, " $vD, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000297 [(set OutTy:$vD, (IntID InTy:$vB))]>;
298
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000299class VXBX_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty>
300 : VXForm_BX<xo, (outs vrrc:$vD), (ins vrrc:$vA),
301 !strconcat(opc, " $vD, $vA"), IIC_VecFP,
302 [(set Ty:$vD, (IntID Ty:$vA))]>;
303
304class VXCR_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty>
305 : VXForm_CR<xo, (outs vrrc:$vD), (ins vrrc:$vA, u1imm:$ST, u4imm:$SIX),
306 !strconcat(opc, " $vD, $vA, $ST, $SIX"), IIC_VecFP,
307 [(set Ty:$vD, (IntID Ty:$vA, imm:$ST, imm:$SIX))]>;
308
Chris Lattnera23158f2006-03-30 23:21:27 +0000309//===----------------------------------------------------------------------===//
Chris Lattner2a85fa12006-03-25 07:51:43 +0000310// Instruction Definitions.
311
Eric Christopher1b8e7632014-05-22 01:07:24 +0000312def HasAltivec : Predicate<"PPCSubTarget->hasAltivec()">;
Hal Finkelb0fac422013-03-15 13:21:21 +0000313let Predicates = [HasAltivec] in {
314
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000315def DSS : DSS_Form<0, 822, (outs), (ins u5imm:$STRM),
316 "dss $STRM", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dss imm:$STRM)]>,
317 Deprecated<DeprecatedDST> {
318 let A = 0;
319 let B = 0;
320}
321
322def DSSALL : DSS_Form<1, 822, (outs), (ins),
323 "dssall", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dssall)]>,
324 Deprecated<DeprecatedDST> {
325 let STRM = 0;
326 let A = 0;
327 let B = 0;
328}
329
330def DST : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
331 "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
332 [(int_ppc_altivec_dst i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000333 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000334
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000335def DSTT : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
336 "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
337 [(int_ppc_altivec_dstt i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000338 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000339
340def DSTST : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
341 "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
342 [(int_ppc_altivec_dstst i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000343 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000344
345def DSTSTT : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
346 "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
347 [(int_ppc_altivec_dststt i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000348 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000349
350let isCodeGenOnly = 1 in {
351 // The very same instructions as above, but formally matching 64bit registers.
352 def DST64 : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
353 "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
354 [(int_ppc_altivec_dst i64:$rA, i32:$rB, imm:$STRM)]>,
355 Deprecated<DeprecatedDST>;
356
357 def DSTT64 : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
358 "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
359 [(int_ppc_altivec_dstt i64:$rA, i32:$rB, imm:$STRM)]>,
360 Deprecated<DeprecatedDST>;
361
362 def DSTST64 : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
363 "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
364 [(int_ppc_altivec_dstst i64:$rA, i32:$rB,
365 imm:$STRM)]>,
366 Deprecated<DeprecatedDST>;
367
368 def DSTSTT64 : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
369 "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
370 [(int_ppc_altivec_dststt i64:$rA, i32:$rB,
371 imm:$STRM)]>,
372 Deprecated<DeprecatedDST>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000373}
Chris Lattnerc94d9322006-04-05 22:27:14 +0000374
Ulrich Weigand136ac222013-04-26 16:53:15 +0000375def MFVSCR : VXForm_4<1540, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000376 "mfvscr $vD", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000377 [(set v8i16:$vD, (int_ppc_altivec_mfvscr))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000378def MTVSCR : VXForm_5<1604, (outs), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000379 "mtvscr $vB", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000380 [(int_ppc_altivec_mtvscr v4i32:$vB)]>;
Chris Lattner5a528e52006-04-05 00:03:57 +0000381
Hal Finkel6a778fb2015-03-11 23:28:38 +0000382let PPC970_Unit = 2 in { // Loads.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000383def LVEBX: XForm_1<31, 7, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000384 "lvebx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000385 [(set v16i8:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000386def LVEHX: XForm_1<31, 39, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000387 "lvehx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000388 [(set v8i16:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000389def LVEWX: XForm_1<31, 71, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000390 "lvewx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000391 [(set v4i32:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000392def LVX : XForm_1<31, 103, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000393 "lvx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000394 [(set v4i32:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000395def LVXL : XForm_1<31, 359, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000396 "lvxl $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000397 [(set v4i32:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000398}
399
Ulrich Weigand136ac222013-04-26 16:53:15 +0000400def LVSL : XForm_1<31, 6, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000401 "lvsl $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000402 [(set v16i8:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
Chris Lattner551d3a12006-03-30 23:07:36 +0000403 PPC970_Unit_LSU;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000404def LVSR : XForm_1<31, 38, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000405 "lvsr $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000406 [(set v16i8:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
Chris Lattner551d3a12006-03-30 23:07:36 +0000407 PPC970_Unit_LSU;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000408
Chris Lattnere20f3802008-01-06 05:53:26 +0000409let PPC970_Unit = 2 in { // Stores.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000410def STVEBX: XForm_8<31, 135, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000411 "stvebx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000412 [(int_ppc_altivec_stvebx v16i8:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000413def STVEHX: XForm_8<31, 167, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000414 "stvehx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000415 [(int_ppc_altivec_stvehx v8i16:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000416def STVEWX: XForm_8<31, 199, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000417 "stvewx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000418 [(int_ppc_altivec_stvewx v4i32:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000419def STVX : XForm_8<31, 231, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000420 "stvx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000421 [(int_ppc_altivec_stvx v4i32:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000422def STVXL : XForm_8<31, 487, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000423 "stvxl $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000424 [(int_ppc_altivec_stvxl v4i32:$rS, xoaddr:$dst)]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000425}
426
427let PPC970_Unit = 5 in { // VALU Operations.
428// VA-Form instructions. 3-input AltiVec ops.
Hal Finkele01d3212014-03-24 15:07:28 +0000429let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000430def VMADDFP : VAForm_1<46, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000431 "vmaddfp $vD, $vA, $vC, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000432 [(set v4f32:$vD,
433 (fma v4f32:$vA, v4f32:$vC, v4f32:$vB))]>;
Hal Finkel0c6d2192013-04-03 14:40:16 +0000434
435// FIXME: The fma+fneg pattern won't match because fneg is not legal.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000436def VNMSUBFP: VAForm_1<47, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000437 "vnmsubfp $vD, $vA, $vC, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000438 [(set v4f32:$vD, (fneg (fma v4f32:$vA, v4f32:$vC,
Hal Finkele01d3212014-03-24 15:07:28 +0000439 (fneg v4f32:$vB))))]>;
Chris Lattner575352a2006-04-05 00:49:48 +0000440
Bill Schmidt74b2e722013-03-28 19:27:24 +0000441def VMHADDSHS : VA1a_Int_Ty<32, "vmhaddshs", int_ppc_altivec_vmhaddshs, v8i16>;
442def VMHRADDSHS : VA1a_Int_Ty<33, "vmhraddshs", int_ppc_altivec_vmhraddshs,
443 v8i16>;
444def VMLADDUHM : VA1a_Int_Ty<34, "vmladduhm", int_ppc_altivec_vmladduhm, v8i16>;
Hal Finkele01d3212014-03-24 15:07:28 +0000445} // isCommutable
Bill Schmidt74b2e722013-03-28 19:27:24 +0000446
447def VPERM : VA1a_Int_Ty3<43, "vperm", int_ppc_altivec_vperm,
448 v4i32, v4i32, v16i8>;
449def VSEL : VA1a_Int_Ty<42, "vsel", int_ppc_altivec_vsel, v4i32>;
Chris Lattnere7fd4b02006-03-31 20:00:35 +0000450
Chris Lattner1d338192006-04-06 18:26:28 +0000451// Shuffles.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000452def VSLDOI : VAForm_2<44, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000453 "vsldoi $vD, $vA, $vB, $SH", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000454 [(set v16i8:$vD,
455 (vsldoi_shuffle:$SH v16i8:$vA, v16i8:$vB))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000456
457// VX-Form instructions. AltiVec arithmetic ops.
Hal Finkele01d3212014-03-24 15:07:28 +0000458let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000459def VADDFP : VXForm_1<10, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000460 "vaddfp $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000461 [(set v4f32:$vD, (fadd v4f32:$vA, v4f32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000462
Ulrich Weigand136ac222013-04-26 16:53:15 +0000463def VADDUBM : VXForm_1<0, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000464 "vaddubm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000465 [(set v16i8:$vD, (add v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000466def VADDUHM : VXForm_1<64, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000467 "vadduhm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000468 [(set v8i16:$vD, (add v8i16:$vA, v8i16:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000469def VADDUWM : VXForm_1<128, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000470 "vadduwm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000471 [(set v4i32:$vD, (add v4i32:$vA, v4i32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000472
Bill Schmidt74b2e722013-03-28 19:27:24 +0000473def VADDCUW : VX1_Int_Ty<384, "vaddcuw", int_ppc_altivec_vaddcuw, v4i32>;
474def VADDSBS : VX1_Int_Ty<768, "vaddsbs", int_ppc_altivec_vaddsbs, v16i8>;
475def VADDSHS : VX1_Int_Ty<832, "vaddshs", int_ppc_altivec_vaddshs, v8i16>;
476def VADDSWS : VX1_Int_Ty<896, "vaddsws", int_ppc_altivec_vaddsws, v4i32>;
477def VADDUBS : VX1_Int_Ty<512, "vaddubs", int_ppc_altivec_vaddubs, v16i8>;
478def VADDUHS : VX1_Int_Ty<576, "vadduhs", int_ppc_altivec_vadduhs, v8i16>;
479def VADDUWS : VX1_Int_Ty<640, "vadduws", int_ppc_altivec_vadduws, v4i32>;
Hal Finkele01d3212014-03-24 15:07:28 +0000480} // isCommutable
481
482let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000483def VAND : VXForm_1<1028, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000484 "vand $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000485 [(set v4i32:$vD, (and v4i32:$vA, v4i32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000486def VANDC : VXForm_1<1092, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000487 "vandc $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000488 [(set v4i32:$vD, (and v4i32:$vA,
489 (vnot_ppc v4i32:$vB)))]>;
Chris Lattnerb3617be2006-03-25 22:16:05 +0000490
Ulrich Weigand136ac222013-04-26 16:53:15 +0000491def VCFSX : VXForm_1<842, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000492 "vcfsx $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000493 [(set v4f32:$vD,
494 (int_ppc_altivec_vcfsx v4i32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000495def VCFUX : VXForm_1<778, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000496 "vcfux $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000497 [(set v4f32:$vD,
498 (int_ppc_altivec_vcfux v4i32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000499def VCTSXS : VXForm_1<970, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000500 "vctsxs $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000501 [(set v4i32:$vD,
502 (int_ppc_altivec_vctsxs v4f32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000503def VCTUXS : VXForm_1<906, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000504 "vctuxs $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000505 [(set v4i32:$vD,
506 (int_ppc_altivec_vctuxs v4f32:$vB, imm:$UIMM))]>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000507
508// Defines with the UIM field set to 0 for floating-point
509// to integer (fp_to_sint/fp_to_uint) conversions and integer
510// to floating-point (sint_to_fp/uint_to_fp) conversions.
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000511let isCodeGenOnly = 1, VA = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000512def VCFSX_0 : VXForm_1<842, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000513 "vcfsx $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000514 [(set v4f32:$vD,
515 (int_ppc_altivec_vcfsx v4i32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000516def VCTUXS_0 : VXForm_1<906, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000517 "vctuxs $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000518 [(set v4i32:$vD,
519 (int_ppc_altivec_vctuxs v4f32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000520def VCFUX_0 : VXForm_1<778, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000521 "vcfux $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000522 [(set v4f32:$vD,
523 (int_ppc_altivec_vcfux v4i32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000524def VCTSXS_0 : VXForm_1<970, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000525 "vctsxs $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000526 [(set v4i32:$vD,
527 (int_ppc_altivec_vctsxs v4f32:$vB, 0))]>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000528}
Bill Schmidt74b2e722013-03-28 19:27:24 +0000529def VEXPTEFP : VX2_Int_SP<394, "vexptefp", int_ppc_altivec_vexptefp>;
530def VLOGEFP : VX2_Int_SP<458, "vlogefp", int_ppc_altivec_vlogefp>;
Chris Lattnerff77dc02006-03-31 22:41:56 +0000531
Hal Finkele01d3212014-03-24 15:07:28 +0000532let isCommutable = 1 in {
Bill Schmidt74b2e722013-03-28 19:27:24 +0000533def VAVGSB : VX1_Int_Ty<1282, "vavgsb", int_ppc_altivec_vavgsb, v16i8>;
534def VAVGSH : VX1_Int_Ty<1346, "vavgsh", int_ppc_altivec_vavgsh, v8i16>;
535def VAVGSW : VX1_Int_Ty<1410, "vavgsw", int_ppc_altivec_vavgsw, v4i32>;
536def VAVGUB : VX1_Int_Ty<1026, "vavgub", int_ppc_altivec_vavgub, v16i8>;
537def VAVGUH : VX1_Int_Ty<1090, "vavguh", int_ppc_altivec_vavguh, v8i16>;
538def VAVGUW : VX1_Int_Ty<1154, "vavguw", int_ppc_altivec_vavguw, v4i32>;
Chris Lattner96338b62006-04-04 23:14:00 +0000539
Bill Schmidt74b2e722013-03-28 19:27:24 +0000540def VMAXFP : VX1_Int_Ty<1034, "vmaxfp", int_ppc_altivec_vmaxfp, v4f32>;
541def VMAXSB : VX1_Int_Ty< 258, "vmaxsb", int_ppc_altivec_vmaxsb, v16i8>;
542def VMAXSH : VX1_Int_Ty< 322, "vmaxsh", int_ppc_altivec_vmaxsh, v8i16>;
543def VMAXSW : VX1_Int_Ty< 386, "vmaxsw", int_ppc_altivec_vmaxsw, v4i32>;
544def VMAXUB : VX1_Int_Ty< 2, "vmaxub", int_ppc_altivec_vmaxub, v16i8>;
545def VMAXUH : VX1_Int_Ty< 66, "vmaxuh", int_ppc_altivec_vmaxuh, v8i16>;
546def VMAXUW : VX1_Int_Ty< 130, "vmaxuw", int_ppc_altivec_vmaxuw, v4i32>;
547def VMINFP : VX1_Int_Ty<1098, "vminfp", int_ppc_altivec_vminfp, v4f32>;
548def VMINSB : VX1_Int_Ty< 770, "vminsb", int_ppc_altivec_vminsb, v16i8>;
549def VMINSH : VX1_Int_Ty< 834, "vminsh", int_ppc_altivec_vminsh, v8i16>;
550def VMINSW : VX1_Int_Ty< 898, "vminsw", int_ppc_altivec_vminsw, v4i32>;
551def VMINUB : VX1_Int_Ty< 514, "vminub", int_ppc_altivec_vminub, v16i8>;
552def VMINUH : VX1_Int_Ty< 578, "vminuh", int_ppc_altivec_vminuh, v8i16>;
553def VMINUW : VX1_Int_Ty< 642, "vminuw", int_ppc_altivec_vminuw, v4i32>;
Hal Finkele01d3212014-03-24 15:07:28 +0000554} // isCommutable
Chris Lattner551d3a12006-03-30 23:07:36 +0000555
Ulrich Weigand136ac222013-04-26 16:53:15 +0000556def VMRGHB : VXForm_1< 12, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000557 "vmrghb $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000558 [(set v16i8:$vD, (vmrghb_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000559def VMRGHH : VXForm_1< 76, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000560 "vmrghh $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000561 [(set v16i8:$vD, (vmrghh_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000562def VMRGHW : VXForm_1<140, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000563 "vmrghw $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000564 [(set v16i8:$vD, (vmrghw_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000565def VMRGLB : VXForm_1<268, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000566 "vmrglb $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000567 [(set v16i8:$vD, (vmrglb_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000568def VMRGLH : VXForm_1<332, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000569 "vmrglh $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000570 [(set v16i8:$vD, (vmrglh_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000571def VMRGLW : VXForm_1<396, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000572 "vmrglw $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000573 [(set v16i8:$vD, (vmrglw_shuffle v16i8:$vA, v16i8:$vB))]>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000574
Bill Schmidt74b2e722013-03-28 19:27:24 +0000575def VMSUMMBM : VA1a_Int_Ty3<37, "vmsummbm", int_ppc_altivec_vmsummbm,
576 v4i32, v16i8, v4i32>;
577def VMSUMSHM : VA1a_Int_Ty3<40, "vmsumshm", int_ppc_altivec_vmsumshm,
578 v4i32, v8i16, v4i32>;
579def VMSUMSHS : VA1a_Int_Ty3<41, "vmsumshs", int_ppc_altivec_vmsumshs,
580 v4i32, v8i16, v4i32>;
581def VMSUMUBM : VA1a_Int_Ty3<36, "vmsumubm", int_ppc_altivec_vmsumubm,
582 v4i32, v16i8, v4i32>;
583def VMSUMUHM : VA1a_Int_Ty3<38, "vmsumuhm", int_ppc_altivec_vmsumuhm,
584 v4i32, v8i16, v4i32>;
585def VMSUMUHS : VA1a_Int_Ty3<39, "vmsumuhs", int_ppc_altivec_vmsumuhs,
586 v4i32, v8i16, v4i32>;
Chris Lattnerc4e3ead2006-03-30 23:39:06 +0000587
Hal Finkele01d3212014-03-24 15:07:28 +0000588let isCommutable = 1 in {
Bill Schmidt74b2e722013-03-28 19:27:24 +0000589def VMULESB : VX1_Int_Ty2<776, "vmulesb", int_ppc_altivec_vmulesb,
590 v8i16, v16i8>;
591def VMULESH : VX1_Int_Ty2<840, "vmulesh", int_ppc_altivec_vmulesh,
592 v4i32, v8i16>;
593def VMULEUB : VX1_Int_Ty2<520, "vmuleub", int_ppc_altivec_vmuleub,
594 v8i16, v16i8>;
595def VMULEUH : VX1_Int_Ty2<584, "vmuleuh", int_ppc_altivec_vmuleuh,
596 v4i32, v8i16>;
597def VMULOSB : VX1_Int_Ty2<264, "vmulosb", int_ppc_altivec_vmulosb,
598 v8i16, v16i8>;
599def VMULOSH : VX1_Int_Ty2<328, "vmulosh", int_ppc_altivec_vmulosh,
600 v4i32, v8i16>;
601def VMULOUB : VX1_Int_Ty2< 8, "vmuloub", int_ppc_altivec_vmuloub,
602 v8i16, v16i8>;
603def VMULOUH : VX1_Int_Ty2< 72, "vmulouh", int_ppc_altivec_vmulouh,
604 v4i32, v8i16>;
Hal Finkele01d3212014-03-24 15:07:28 +0000605} // isCommutable
Chris Lattner551d3a12006-03-30 23:07:36 +0000606
Bill Schmidt74b2e722013-03-28 19:27:24 +0000607def VREFP : VX2_Int_SP<266, "vrefp", int_ppc_altivec_vrefp>;
608def VRFIM : VX2_Int_SP<714, "vrfim", int_ppc_altivec_vrfim>;
609def VRFIN : VX2_Int_SP<522, "vrfin", int_ppc_altivec_vrfin>;
610def VRFIP : VX2_Int_SP<650, "vrfip", int_ppc_altivec_vrfip>;
611def VRFIZ : VX2_Int_SP<586, "vrfiz", int_ppc_altivec_vrfiz>;
612def VRSQRTEFP : VX2_Int_SP<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000613
Ulrich Weigand551b0852013-04-26 15:39:57 +0000614def VSUBCUW : VX1_Int_Ty<1408, "vsubcuw", int_ppc_altivec_vsubcuw, v4i32>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000615
Ulrich Weigand136ac222013-04-26 16:53:15 +0000616def VSUBFP : VXForm_1<74, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000617 "vsubfp $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000618 [(set v4f32:$vD, (fsub v4f32:$vA, v4f32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000619def VSUBUBM : VXForm_1<1024, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000620 "vsububm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000621 [(set v16i8:$vD, (sub v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000622def VSUBUHM : VXForm_1<1088, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000623 "vsubuhm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000624 [(set v8i16:$vD, (sub v8i16:$vA, v8i16:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000625def VSUBUWM : VXForm_1<1152, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000626 "vsubuwm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000627 [(set v4i32:$vD, (sub v4i32:$vA, v4i32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000628
Bill Schmidt74b2e722013-03-28 19:27:24 +0000629def VSUBSBS : VX1_Int_Ty<1792, "vsubsbs" , int_ppc_altivec_vsubsbs, v16i8>;
630def VSUBSHS : VX1_Int_Ty<1856, "vsubshs" , int_ppc_altivec_vsubshs, v8i16>;
631def VSUBSWS : VX1_Int_Ty<1920, "vsubsws" , int_ppc_altivec_vsubsws, v4i32>;
632def VSUBUBS : VX1_Int_Ty<1536, "vsububs" , int_ppc_altivec_vsububs, v16i8>;
633def VSUBUHS : VX1_Int_Ty<1600, "vsubuhs" , int_ppc_altivec_vsubuhs, v8i16>;
634def VSUBUWS : VX1_Int_Ty<1664, "vsubuws" , int_ppc_altivec_vsubuws, v4i32>;
635
636def VSUMSWS : VX1_Int_Ty<1928, "vsumsws" , int_ppc_altivec_vsumsws, v4i32>;
637def VSUM2SWS: VX1_Int_Ty<1672, "vsum2sws", int_ppc_altivec_vsum2sws, v4i32>;
638
Ulrich Weigand551b0852013-04-26 15:39:57 +0000639def VSUM4SBS: VX1_Int_Ty3<1800, "vsum4sbs", int_ppc_altivec_vsum4sbs,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000640 v4i32, v16i8, v4i32>;
641def VSUM4SHS: VX1_Int_Ty3<1608, "vsum4shs", int_ppc_altivec_vsum4shs,
642 v4i32, v8i16, v4i32>;
643def VSUM4UBS: VX1_Int_Ty3<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs,
644 v4i32, v16i8, v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000645
Ulrich Weigand136ac222013-04-26 16:53:15 +0000646def VNOR : VXForm_1<1284, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000647 "vnor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000648 [(set v4i32:$vD, (vnot_ppc (or v4i32:$vA,
649 v4i32:$vB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000650let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000651def VOR : VXForm_1<1156, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000652 "vor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000653 [(set v4i32:$vD, (or v4i32:$vA, v4i32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000654def VXOR : VXForm_1<1220, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000655 "vxor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000656 [(set v4i32:$vD, (xor v4i32:$vA, v4i32:$vB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000657} // isCommutable
Chris Lattner2a85fa12006-03-25 07:51:43 +0000658
Bill Schmidt74b2e722013-03-28 19:27:24 +0000659def VRLB : VX1_Int_Ty< 4, "vrlb", int_ppc_altivec_vrlb, v16i8>;
660def VRLH : VX1_Int_Ty< 68, "vrlh", int_ppc_altivec_vrlh, v8i16>;
661def VRLW : VX1_Int_Ty< 132, "vrlw", int_ppc_altivec_vrlw, v4i32>;
Chris Lattner2f8e2b22006-04-05 01:16:22 +0000662
Bill Schmidt74b2e722013-03-28 19:27:24 +0000663def VSL : VX1_Int_Ty< 452, "vsl" , int_ppc_altivec_vsl, v4i32 >;
664def VSLO : VX1_Int_Ty<1036, "vslo", int_ppc_altivec_vslo, v4i32>;
665
666def VSLB : VX1_Int_Ty< 260, "vslb", int_ppc_altivec_vslb, v16i8>;
667def VSLH : VX1_Int_Ty< 324, "vslh", int_ppc_altivec_vslh, v8i16>;
668def VSLW : VX1_Int_Ty< 388, "vslw", int_ppc_altivec_vslw, v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000669
Ulrich Weigand136ac222013-04-26 16:53:15 +0000670def VSPLTB : VXForm_1<524, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000671 "vspltb $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000672 [(set v16i8:$vD,
673 (vspltb_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000674def VSPLTH : VXForm_1<588, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000675 "vsplth $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000676 [(set v16i8:$vD,
677 (vsplth_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000678def VSPLTW : VXForm_1<652, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000679 "vspltw $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000680 [(set v16i8:$vD,
681 (vspltw_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000682
Bill Schmidt74b2e722013-03-28 19:27:24 +0000683def VSR : VX1_Int_Ty< 708, "vsr" , int_ppc_altivec_vsr, v4i32>;
684def VSRO : VX1_Int_Ty<1100, "vsro" , int_ppc_altivec_vsro, v4i32>;
685
686def VSRAB : VX1_Int_Ty< 772, "vsrab", int_ppc_altivec_vsrab, v16i8>;
687def VSRAH : VX1_Int_Ty< 836, "vsrah", int_ppc_altivec_vsrah, v8i16>;
688def VSRAW : VX1_Int_Ty< 900, "vsraw", int_ppc_altivec_vsraw, v4i32>;
689def VSRB : VX1_Int_Ty< 516, "vsrb" , int_ppc_altivec_vsrb , v16i8>;
690def VSRH : VX1_Int_Ty< 580, "vsrh" , int_ppc_altivec_vsrh , v8i16>;
691def VSRW : VX1_Int_Ty< 644, "vsrw" , int_ppc_altivec_vsrw , v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000692
693
Ulrich Weigand136ac222013-04-26 16:53:15 +0000694def VSPLTISB : VXForm_3<780, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000695 "vspltisb $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000696 [(set v16i8:$vD, (v16i8 vecspltisb:$SIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000697def VSPLTISH : VXForm_3<844, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000698 "vspltish $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000699 [(set v8i16:$vD, (v8i16 vecspltish:$SIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000700def VSPLTISW : VXForm_3<908, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000701 "vspltisw $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000702 [(set v4i32:$vD, (v4i32 vecspltisw:$SIMM))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000703
Chris Lattner551d3a12006-03-30 23:07:36 +0000704// Vector Pack.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000705def VPKPX : VX1_Int_Ty2<782, "vpkpx", int_ppc_altivec_vpkpx,
706 v8i16, v4i32>;
707def VPKSHSS : VX1_Int_Ty2<398, "vpkshss", int_ppc_altivec_vpkshss,
708 v16i8, v8i16>;
709def VPKSHUS : VX1_Int_Ty2<270, "vpkshus", int_ppc_altivec_vpkshus,
710 v16i8, v8i16>;
711def VPKSWSS : VX1_Int_Ty2<462, "vpkswss", int_ppc_altivec_vpkswss,
712 v16i8, v4i32>;
713def VPKSWUS : VX1_Int_Ty2<334, "vpkswus", int_ppc_altivec_vpkswus,
714 v8i16, v4i32>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000715def VPKUHUM : VXForm_1<14, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000716 "vpkuhum $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000717 [(set v16i8:$vD,
718 (vpkuhum_shuffle v16i8:$vA, v16i8:$vB))]>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000719def VPKUHUS : VX1_Int_Ty2<142, "vpkuhus", int_ppc_altivec_vpkuhus,
720 v16i8, v8i16>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000721def VPKUWUM : VXForm_1<78, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000722 "vpkuwum $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000723 [(set v16i8:$vD,
724 (vpkuwum_shuffle v16i8:$vA, v16i8:$vB))]>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000725def VPKUWUS : VX1_Int_Ty2<206, "vpkuwus", int_ppc_altivec_vpkuwus,
726 v8i16, v4i32>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000727
728// Vector Unpack.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000729def VUPKHPX : VX2_Int_Ty2<846, "vupkhpx", int_ppc_altivec_vupkhpx,
730 v4i32, v8i16>;
731def VUPKHSB : VX2_Int_Ty2<526, "vupkhsb", int_ppc_altivec_vupkhsb,
732 v8i16, v16i8>;
733def VUPKHSH : VX2_Int_Ty2<590, "vupkhsh", int_ppc_altivec_vupkhsh,
734 v4i32, v8i16>;
735def VUPKLPX : VX2_Int_Ty2<974, "vupklpx", int_ppc_altivec_vupklpx,
736 v4i32, v8i16>;
737def VUPKLSB : VX2_Int_Ty2<654, "vupklsb", int_ppc_altivec_vupklsb,
738 v8i16, v16i8>;
739def VUPKLSH : VX2_Int_Ty2<718, "vupklsh", int_ppc_altivec_vupklsh,
740 v4i32, v8i16>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000741
Chris Lattner2a85fa12006-03-25 07:51:43 +0000742
Chris Lattner793cbcb2006-03-26 04:57:17 +0000743// Altivec Comparisons.
744
Chris Lattner45c70932006-03-31 05:32:57 +0000745class VCMP<bits<10> xo, string asmstr, ValueType Ty>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000746 : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr,
747 IIC_VecFPCompare,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000748 [(set Ty:$vD, (Ty (PPCvcmp Ty:$vA, Ty:$vB, xo)))]>;
Chris Lattner45c70932006-03-31 05:32:57 +0000749class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000750 : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr,
751 IIC_VecFPCompare,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000752 [(set Ty:$vD, (Ty (PPCvcmp_o Ty:$vA, Ty:$vB, xo)))]> {
Chris Lattner95c7adc2006-04-04 17:25:31 +0000753 let Defs = [CR6];
754 let RC = 1;
755}
Chris Lattner45c70932006-03-31 05:32:57 +0000756
757// f32 element comparisons.0
758def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
759def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
760def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
761def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
762def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
763def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
764def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
765def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000766
767// i8 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000768def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
769def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
770def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
771def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
772def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
773def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000774
775// i16 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000776def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
777def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
778def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
779def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
780def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
781def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000782
783// i32 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000784def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
785def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
786def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
787def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
788def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
789def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Kit Barton0cfa7b72015-03-03 19:55:45 +0000790
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000791let isCodeGenOnly = 1 in {
Hal Finkel47150812013-07-11 17:43:32 +0000792def V_SET0B : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000793 "vxor $vD, $vD, $vD", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000794 [(set v16i8:$vD, (v16i8 immAllZerosV))]>;
795def V_SET0H : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000796 "vxor $vD, $vD, $vD", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000797 [(set v8i16:$vD, (v8i16 immAllZerosV))]>;
798def V_SET0 : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000799 "vxor $vD, $vD, $vD", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000800 [(set v4i32:$vD, (v4i32 immAllZerosV))]>;
Hal Finkel47150812013-07-11 17:43:32 +0000801
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000802let IMM=-1 in {
Hal Finkel47150812013-07-11 17:43:32 +0000803def V_SETALLONESB : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000804 "vspltisw $vD, -1", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000805 [(set v16i8:$vD, (v16i8 immAllOnesV))]>;
806def V_SETALLONESH : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000807 "vspltisw $vD, -1", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000808 [(set v8i16:$vD, (v8i16 immAllOnesV))]>;
809def V_SETALLONES : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000810 "vspltisw $vD, -1", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000811 [(set v4i32:$vD, (v4i32 immAllOnesV))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000812}
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000813}
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000814} // VALU Operations.
Chris Lattner2a85fa12006-03-25 07:51:43 +0000815
816//===----------------------------------------------------------------------===//
817// Additional Altivec Patterns
818//
819
Chris Lattner2a85fa12006-03-25 07:51:43 +0000820// Loads.
Chris Lattner868a75b2006-06-20 00:39:56 +0000821def : Pat<(v4i32 (load xoaddr:$src)), (LVX xoaddr:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000822
823// Stores.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000824def : Pat<(store v4i32:$rS, xoaddr:$dst),
825 (STVX $rS, xoaddr:$dst)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000826
827// Bit conversions.
828def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
829def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
830def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000831def : Pat<(v16i8 (bitconvert (v2i64 VRRC:$src))), (v16i8 VRRC:$src)>;
Kit Bartond4eb73c2015-05-05 16:10:44 +0000832def : Pat<(v16i8 (bitconvert (v1i128 VRRC:$src))), (v16i8 VRRC:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000833
834def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
835def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
836def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000837def : Pat<(v8i16 (bitconvert (v2i64 VRRC:$src))), (v8i16 VRRC:$src)>;
Kit Bartond4eb73c2015-05-05 16:10:44 +0000838def : Pat<(v8i16 (bitconvert (v1i128 VRRC:$src))), (v8i16 VRRC:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000839
840def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
841def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
842def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000843def : Pat<(v4i32 (bitconvert (v2i64 VRRC:$src))), (v4i32 VRRC:$src)>;
Kit Bartond4eb73c2015-05-05 16:10:44 +0000844def : Pat<(v4i32 (bitconvert (v1i128 VRRC:$src))), (v4i32 VRRC:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000845
846def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
847def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
848def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000849def : Pat<(v4f32 (bitconvert (v2i64 VRRC:$src))), (v4f32 VRRC:$src)>;
Kit Bartond4eb73c2015-05-05 16:10:44 +0000850def : Pat<(v4f32 (bitconvert (v1i128 VRRC:$src))), (v4f32 VRRC:$src)>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000851
852def : Pat<(v2i64 (bitconvert (v16i8 VRRC:$src))), (v2i64 VRRC:$src)>;
853def : Pat<(v2i64 (bitconvert (v8i16 VRRC:$src))), (v2i64 VRRC:$src)>;
854def : Pat<(v2i64 (bitconvert (v4i32 VRRC:$src))), (v2i64 VRRC:$src)>;
855def : Pat<(v2i64 (bitconvert (v4f32 VRRC:$src))), (v2i64 VRRC:$src)>;
Kit Bartond4eb73c2015-05-05 16:10:44 +0000856def : Pat<(v2i64 (bitconvert (v1i128 VRRC:$src))), (v2i64 VRRC:$src)>;
857
858def : Pat<(v1i128 (bitconvert (v16i8 VRRC:$src))), (v1i128 VRRC:$src)>;
859def : Pat<(v1i128 (bitconvert (v8i16 VRRC:$src))), (v1i128 VRRC:$src)>;
860def : Pat<(v1i128 (bitconvert (v4i32 VRRC:$src))), (v1i128 VRRC:$src)>;
861def : Pat<(v1i128 (bitconvert (v4f32 VRRC:$src))), (v1i128 VRRC:$src)>;
862def : Pat<(v1i128 (bitconvert (v2i64 VRRC:$src))), (v1i128 VRRC:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000863
Chris Lattner1d338192006-04-06 18:26:28 +0000864// Shuffles.
865
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000866// Match vsldoi(x,x), vpkuwum(x,x), vpkuhum(x,x)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000867def:Pat<(vsldoi_unary_shuffle:$in v16i8:$vA, undef),
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000868 (VSLDOI $vA, $vA, (VSLDOI_unary_get_imm $in))>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000869def:Pat<(vpkuwum_unary_shuffle v16i8:$vA, undef),
870 (VPKUWUM $vA, $vA)>;
871def:Pat<(vpkuhum_unary_shuffle v16i8:$vA, undef),
872 (VPKUHUM $vA, $vA)>;
Chris Lattner1d338192006-04-06 18:26:28 +0000873
Bill Schmidt42a69362014-08-05 20:47:25 +0000874// Match vsldoi(y,x), vpkuwum(y,x), vpkuhum(y,x), i.e., swapped operands.
875// These fragments are matched for little-endian, where the inputs must
876// be swapped for correct semantics.
877def:Pat<(vsldoi_swapped_shuffle:$in v16i8:$vA, v16i8:$vB),
878 (VSLDOI $vB, $vA, (VSLDOI_swapped_get_imm $in))>;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000879def:Pat<(vpkuwum_swapped_shuffle v16i8:$vA, v16i8:$vB),
880 (VPKUWUM $vB, $vA)>;
881def:Pat<(vpkuhum_swapped_shuffle v16i8:$vA, v16i8:$vB),
882 (VPKUHUM $vB, $vA)>;
883
Chris Lattnerf38e0332006-04-06 22:02:42 +0000884// Match vmrg*(x,x)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000885def:Pat<(vmrglb_unary_shuffle v16i8:$vA, undef),
886 (VMRGLB $vA, $vA)>;
887def:Pat<(vmrglh_unary_shuffle v16i8:$vA, undef),
888 (VMRGLH $vA, $vA)>;
889def:Pat<(vmrglw_unary_shuffle v16i8:$vA, undef),
890 (VMRGLW $vA, $vA)>;
891def:Pat<(vmrghb_unary_shuffle v16i8:$vA, undef),
892 (VMRGHB $vA, $vA)>;
893def:Pat<(vmrghh_unary_shuffle v16i8:$vA, undef),
894 (VMRGHH $vA, $vA)>;
895def:Pat<(vmrghw_unary_shuffle v16i8:$vA, undef),
896 (VMRGHW $vA, $vA)>;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000897
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000898// Match vmrg*(y,x), i.e., swapped operands. These fragments
899// are matched for little-endian, where the inputs must be
900// swapped for correct semantics.
901def:Pat<(vmrglb_swapped_shuffle v16i8:$vA, v16i8:$vB),
902 (VMRGLB $vB, $vA)>;
903def:Pat<(vmrglh_swapped_shuffle v16i8:$vA, v16i8:$vB),
904 (VMRGLH $vB, $vA)>;
905def:Pat<(vmrglw_swapped_shuffle v16i8:$vA, v16i8:$vB),
906 (VMRGLW $vB, $vA)>;
907def:Pat<(vmrghb_swapped_shuffle v16i8:$vA, v16i8:$vB),
908 (VMRGHB $vB, $vA)>;
909def:Pat<(vmrghh_swapped_shuffle v16i8:$vA, v16i8:$vB),
910 (VMRGHH $vB, $vA)>;
911def:Pat<(vmrghw_swapped_shuffle v16i8:$vA, v16i8:$vB),
912 (VMRGHW $vB, $vA)>;
913
Chris Lattnerb3617be2006-03-25 22:16:05 +0000914// Logical Operations
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000915def : Pat<(vnot_ppc v4i32:$vA), (VNOR $vA, $vA)>;
Chris Lattner873202f2006-04-15 23:45:24 +0000916
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000917def : Pat<(vnot_ppc (or v4i32:$A, v4i32:$B)),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000918 (VNOR $A, $B)>;
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000919def : Pat<(and v4i32:$A, (vnot_ppc v4i32:$B)),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000920 (VANDC $A, $B)>;
Chris Lattner873202f2006-04-15 23:45:24 +0000921
Bill Schmidt74b2e722013-03-28 19:27:24 +0000922def : Pat<(fmul v4f32:$vA, v4f32:$vB),
923 (VMADDFP $vA, $vB,
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000924 (v4i32 (VSLW (V_SETALLONES), (V_SETALLONES))))>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000925
926// Fused multiply add and multiply sub for packed float. These are represented
927// separately from the real instructions above, for operations that must have
928// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000929def : Pat<(PPCvmaddfp v4f32:$A, v4f32:$B, v4f32:$C),
930 (VMADDFP $A, $B, $C)>;
931def : Pat<(PPCvnmsubfp v4f32:$A, v4f32:$B, v4f32:$C),
932 (VNMSUBFP $A, $B, $C)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000933
Bill Schmidt74b2e722013-03-28 19:27:24 +0000934def : Pat<(int_ppc_altivec_vmaddfp v4f32:$A, v4f32:$B, v4f32:$C),
935 (VMADDFP $A, $B, $C)>;
936def : Pat<(int_ppc_altivec_vnmsubfp v4f32:$A, v4f32:$B, v4f32:$C),
937 (VNMSUBFP $A, $B, $C)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000938
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000939def : Pat<(PPCvperm v16i8:$vA, v16i8:$vB, v16i8:$vC),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000940 (VPERM $vA, $vB, $vC)>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000941
Hal Finkel2e103312013-04-03 04:01:11 +0000942def : Pat<(PPCfre v4f32:$A), (VREFP $A)>;
943def : Pat<(PPCfrsqrte v4f32:$A), (VRSQRTEFP $A)>;
944
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000945// Vector shifts
Bill Schmidt74b2e722013-03-28 19:27:24 +0000946def : Pat<(v16i8 (shl v16i8:$vA, v16i8:$vB)),
947 (v16i8 (VSLB $vA, $vB))>;
948def : Pat<(v8i16 (shl v8i16:$vA, v8i16:$vB)),
949 (v8i16 (VSLH $vA, $vB))>;
950def : Pat<(v4i32 (shl v4i32:$vA, v4i32:$vB)),
951 (v4i32 (VSLW $vA, $vB))>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000952
Bill Schmidt74b2e722013-03-28 19:27:24 +0000953def : Pat<(v16i8 (srl v16i8:$vA, v16i8:$vB)),
954 (v16i8 (VSRB $vA, $vB))>;
955def : Pat<(v8i16 (srl v8i16:$vA, v8i16:$vB)),
956 (v8i16 (VSRH $vA, $vB))>;
957def : Pat<(v4i32 (srl v4i32:$vA, v4i32:$vB)),
958 (v4i32 (VSRW $vA, $vB))>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000959
Bill Schmidt74b2e722013-03-28 19:27:24 +0000960def : Pat<(v16i8 (sra v16i8:$vA, v16i8:$vB)),
961 (v16i8 (VSRAB $vA, $vB))>;
962def : Pat<(v8i16 (sra v8i16:$vA, v8i16:$vB)),
963 (v8i16 (VSRAH $vA, $vB))>;
964def : Pat<(v4i32 (sra v4i32:$vA, v4i32:$vB)),
965 (v4i32 (VSRAW $vA, $vB))>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000966
967// Float to integer and integer to float conversions
Bill Schmidt74b2e722013-03-28 19:27:24 +0000968def : Pat<(v4i32 (fp_to_sint v4f32:$vA)),
969 (VCTSXS_0 $vA)>;
970def : Pat<(v4i32 (fp_to_uint v4f32:$vA)),
971 (VCTUXS_0 $vA)>;
972def : Pat<(v4f32 (sint_to_fp v4i32:$vA)),
973 (VCFSX_0 $vA)>;
974def : Pat<(v4f32 (uint_to_fp v4i32:$vA)),
975 (VCFUX_0 $vA)>;
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000976
977// Floating-point rounding
Bill Schmidt74b2e722013-03-28 19:27:24 +0000978def : Pat<(v4f32 (ffloor v4f32:$vA)),
979 (VRFIM $vA)>;
980def : Pat<(v4f32 (fceil v4f32:$vA)),
981 (VRFIP $vA)>;
982def : Pat<(v4f32 (ftrunc v4f32:$vA)),
983 (VRFIZ $vA)>;
984def : Pat<(v4f32 (fnearbyint v4f32:$vA)),
985 (VRFIN $vA)>;
Hal Finkelb0fac422013-03-15 13:21:21 +0000986
987} // end HasAltivec
988
Bill Schmidtfe88b182015-02-03 21:58:23 +0000989def HasP8Altivec : Predicate<"PPCSubTarget->hasP8Altivec()">;
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000990def HasP8Crypto : Predicate<"PPCSubTarget->hasP8Crypto()">;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000991let Predicates = [HasP8Altivec] in {
Bill Schmidt433b1c32015-02-05 15:24:47 +0000992
Kit Barton0cfa7b72015-03-03 19:55:45 +0000993let isCommutable = 1 in {
994def VMULESW : VX1_Int_Ty2<904, "vmulesw", int_ppc_altivec_vmulesw,
995 v2i64, v4i32>;
996def VMULEUW : VX1_Int_Ty2<648, "vmuleuw", int_ppc_altivec_vmuleuw,
997 v2i64, v4i32>;
998def VMULOSW : VX1_Int_Ty2<392, "vmulosw", int_ppc_altivec_vmulosw,
999 v2i64, v4i32>;
1000def VMULOUW : VX1_Int_Ty2<136, "vmulouw", int_ppc_altivec_vmulouw,
1001 v2i64, v4i32>;
Kit Barton20d39812015-03-10 19:49:38 +00001002def VMULUWM : VXForm_1<137, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1003 "vmuluwm $vD, $vA, $vB", IIC_VecGeneral,
1004 [(set v4i32:$vD, (mul v4i32:$vA, v4i32:$vB))]>;
Kit Barton0cfa7b72015-03-03 19:55:45 +00001005def VMAXSD : VX1_Int_Ty<450, "vmaxsd", int_ppc_altivec_vmaxsd, v2i64>;
1006def VMAXUD : VX1_Int_Ty<194, "vmaxud", int_ppc_altivec_vmaxud, v2i64>;
1007def VMINSD : VX1_Int_Ty<962, "vminsd", int_ppc_altivec_vminsd, v2i64>;
Bill Schmidt17235252015-03-18 22:13:03 +00001008def VMINUD : VX1_Int_Ty<706, "vminud", int_ppc_altivec_vminud, v2i64>;
Kit Barton0cfa7b72015-03-03 19:55:45 +00001009} // isCommutable
1010
Kit Bartone48b1e12015-03-05 16:24:38 +00001011// Vector shifts
Kit Barton0cfa7b72015-03-03 19:55:45 +00001012def VRLD : VX1_Int_Ty<196, "vrld", int_ppc_altivec_vrld, v2i64>;
Kit Bartone48b1e12015-03-05 16:24:38 +00001013def VSLD : VXForm_1<1476, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1014 "vsld $vD, $vA, $vB", IIC_VecGeneral,
1015 [(set v2i64:$vD, (shl v2i64:$vA, v2i64:$vB))]>;
1016def VSRD : VXForm_1<1732, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1017 "vsrd $vD, $vA, $vB", IIC_VecGeneral,
1018 [(set v2i64:$vD, (srl v2i64:$vA, v2i64:$vB))]>;
1019def VSRAD : VXForm_1<964, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1020 "vsrad $vD, $vA, $vB", IIC_VecGeneral,
1021 [(set v2i64:$vD, (sra v2i64:$vA, v2i64:$vB))]>;
Kit Barton0cfa7b72015-03-03 19:55:45 +00001022
1023// Vector Integer Arithmetic Instructions
1024let isCommutable = 1 in {
1025def VADDUDM : VXForm_1<192, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1026 "vaddudm $vD, $vA, $vB", IIC_VecGeneral,
1027 [(set v2i64:$vD, (add v2i64:$vA, v2i64:$vB))]>;
Kit Barton66460332015-05-25 15:49:26 +00001028def VADDUQM : VXForm_1<256, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1029 "vadduqm $vD, $vA, $vB", IIC_VecGeneral,
1030 [(set v1i128:$vD, (add v1i128:$vA, v1i128:$vB))]>;
Kit Barton0cfa7b72015-03-03 19:55:45 +00001031} // isCommutable
1032
Kit Barton66460332015-05-25 15:49:26 +00001033// Vector Quadword Add
1034def VADDEUQM : VA1a_Int_Ty<60, "vaddeuqm", int_ppc_altivec_vaddeuqm, v1i128>;
1035def VADDCUQ : VX1_Int_Ty<320, "vaddcuq", int_ppc_altivec_vaddcuq, v1i128>;
1036def VADDECUQ : VA1a_Int_Ty<61, "vaddecuq", int_ppc_altivec_vaddecuq, v1i128>;
1037
1038// Vector Doubleword Subtract
Kit Barton0cfa7b72015-03-03 19:55:45 +00001039def VSUBUDM : VXForm_1<1216, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1040 "vsubudm $vD, $vA, $vB", IIC_VecGeneral,
1041 [(set v2i64:$vD, (sub v2i64:$vA, v2i64:$vB))]>;
1042
Kit Barton66460332015-05-25 15:49:26 +00001043// Vector Quadword Subtract
1044def VSUBUQM : VXForm_1<1280, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1045 "vsubuqm $vD, $vA, $vB", IIC_VecGeneral,
1046 [(set v1i128:$vD, (sub v1i128:$vA, v1i128:$vB))]>;
1047def VSUBEUQM : VA1a_Int_Ty<62, "vsubeuqm", int_ppc_altivec_vsubeuqm, v1i128>;
1048def VSUBCUQ : VX1_Int_Ty<1344, "vsubcuq", int_ppc_altivec_vsubcuq, v1i128>;
1049def VSUBECUQ : VA1a_Int_Ty<63, "vsubecuq", int_ppc_altivec_vsubecuq, v1i128>;
1050
Bill Schmidt433b1c32015-02-05 15:24:47 +00001051// Count Leading Zeros
1052def VCLZB : VXForm_2<1794, (outs vrrc:$vD), (ins vrrc:$vB),
1053 "vclzb $vD, $vB", IIC_VecGeneral,
1054 [(set v16i8:$vD, (ctlz v16i8:$vB))]>;
1055def VCLZH : VXForm_2<1858, (outs vrrc:$vD), (ins vrrc:$vB),
1056 "vclzh $vD, $vB", IIC_VecGeneral,
1057 [(set v8i16:$vD, (ctlz v8i16:$vB))]>;
1058def VCLZW : VXForm_2<1922, (outs vrrc:$vD), (ins vrrc:$vB),
1059 "vclzw $vD, $vB", IIC_VecGeneral,
1060 [(set v4i32:$vD, (ctlz v4i32:$vB))]>;
1061def VCLZD : VXForm_2<1986, (outs vrrc:$vD), (ins vrrc:$vB),
1062 "vclzd $vD, $vB", IIC_VecGeneral,
1063 [(set v2i64:$vD, (ctlz v2i64:$vB))]>;
1064
Bill Schmidtfe88b182015-02-03 21:58:23 +00001065// Population Count
1066def VPOPCNTB : VXForm_2<1795, (outs vrrc:$vD), (ins vrrc:$vB),
1067 "vpopcntb $vD, $vB", IIC_VecGeneral,
1068 [(set v16i8:$vD, (ctpop v16i8:$vB))]>;
1069def VPOPCNTH : VXForm_2<1859, (outs vrrc:$vD), (ins vrrc:$vB),
1070 "vpopcnth $vD, $vB", IIC_VecGeneral,
1071 [(set v8i16:$vD, (ctpop v8i16:$vB))]>;
1072def VPOPCNTW : VXForm_2<1923, (outs vrrc:$vD), (ins vrrc:$vB),
1073 "vpopcntw $vD, $vB", IIC_VecGeneral,
1074 [(set v4i32:$vD, (ctpop v4i32:$vB))]>;
1075def VPOPCNTD : VXForm_2<1987, (outs vrrc:$vD), (ins vrrc:$vB),
1076 "vpopcntd $vD, $vB", IIC_VecGeneral,
1077 [(set v2i64:$vD, (ctpop v2i64:$vB))]>;
Kit Barton0b0cdb12015-02-09 17:03:18 +00001078
1079let isCommutable = 1 in {
Kit Barton0b0cdb12015-02-09 17:03:18 +00001080// FIXME: Use AddedComplexity > 400 to ensure these patterns match before the
1081// VSX equivalents. We need to fix this up at some point. Two possible
1082// solutions for this problem:
1083// 1. Disable Altivec patterns that compete with VSX patterns using the
1084// !HasVSX predicate. This essentially favours VSX over Altivec, in
1085// hopes of reducing register pressure (larger register set using VSX
1086// instructions than VMX instructions)
1087// 2. Employ a more disciplined use of AddedComplexity, which would provide
1088// more fine-grained control than option 1. This would be beneficial
1089// if we find situations where Altivec is really preferred over VSX.
1090def VEQV : VXForm_1<1668, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1091 "veqv $vD, $vA, $vB", IIC_VecGeneral,
1092 [(set v4i32:$vD, (vnot_ppc (xor v4i32:$vA, v4i32:$vB)))]>;
1093def VNAND : VXForm_1<1412, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1094 "vnand $vD, $vA, $vB", IIC_VecGeneral,
1095 [(set v4i32:$vD, (vnot_ppc (and v4i32:$vA, v4i32:$vB)))]>;
Kit Barton263edb92015-02-20 15:54:58 +00001096} // isCommutable
1097
Kit Barton0b0cdb12015-02-09 17:03:18 +00001098def VORC : VXForm_1<1348, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1099 "vorc $vD, $vA, $vB", IIC_VecGeneral,
1100 [(set v4i32:$vD, (or v4i32:$vA,
1101 (vnot_ppc v4i32:$vB)))]>;
Kit Barton0cfa7b72015-03-03 19:55:45 +00001102
1103// i64 element comparisons.
1104def VCMPEQUD : VCMP <199, "vcmpequd $vD, $vA, $vB" , v2i64>;
1105def VCMPEQUDo : VCMPo<199, "vcmpequd. $vD, $vA, $vB", v2i64>;
1106def VCMPGTSD : VCMP <967, "vcmpgtsd $vD, $vA, $vB" , v2i64>;
1107def VCMPGTSDo : VCMPo<967, "vcmpgtsd. $vD, $vA, $vB", v2i64>;
1108def VCMPGTUD : VCMP <711, "vcmpgtud $vD, $vA, $vB" , v2i64>;
1109def VCMPGTUDo : VCMPo<711, "vcmpgtud. $vD, $vA, $vB", v2i64>;
1110
Nemanja Ivanovice8effe12015-03-04 20:44:33 +00001111// The cryptography instructions that do not require Category:Vector.Crypto
1112def VPMSUMB : VX1_Int_Ty<1032, "vpmsumb",
1113 int_ppc_altivec_crypto_vpmsumb, v16i8>;
1114def VPMSUMH : VX1_Int_Ty<1096, "vpmsumh",
1115 int_ppc_altivec_crypto_vpmsumh, v8i16>;
1116def VPMSUMW : VX1_Int_Ty<1160, "vpmsumw",
1117 int_ppc_altivec_crypto_vpmsumw, v4i32>;
1118def VPMSUMD : VX1_Int_Ty<1224, "vpmsumd",
1119 int_ppc_altivec_crypto_vpmsumd, v2i64>;
1120def VPERMXOR : VA1a_Int_Ty<45, "vpermxor",
1121 int_ppc_altivec_crypto_vpermxor, v16i8>;
1122
Bill Schmidt5ed84cd2015-05-16 01:02:12 +00001123// Vector doubleword integer pack and unpack.
1124def VPKSDSS : VX1_Int_Ty2<1486, "vpksdss", int_ppc_altivec_vpksdss,
1125 v4i32, v2i64>;
1126def VPKSDUS : VX1_Int_Ty2<1358, "vpksdus", int_ppc_altivec_vpksdus,
1127 v4i32, v2i64>;
1128def VPKUDUM : VXForm_1<1102, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1129 "vpkudum $vD, $vA, $vB", IIC_VecFP,
1130 [(set v16i8:$vD,
1131 (vpkudum_shuffle v16i8:$vA, v16i8:$vB))]>;
1132def VPKUDUS : VX1_Int_Ty2<1230, "vpkudus", int_ppc_altivec_vpkudus,
1133 v4i32, v2i64>;
1134def VUPKHSW : VX2_Int_Ty2<1614, "vupkhsw", int_ppc_altivec_vupkhsw,
1135 v2i64, v4i32>;
1136def VUPKLSW : VX2_Int_Ty2<1742, "vupklsw", int_ppc_altivec_vupklsw,
1137 v2i64, v4i32>;
1138
1139// Shuffle patterns for unary and swapped (LE) vector pack modulo.
1140def:Pat<(vpkudum_unary_shuffle v16i8:$vA, undef),
1141 (VPKUDUM $vA, $vA)>;
1142def:Pat<(vpkudum_swapped_shuffle v16i8:$vA, v16i8:$vB),
1143 (VPKUDUM $vB, $vA)>;
1144
1145
Bill Schmidtfe88b182015-02-03 21:58:23 +00001146} // end HasP8Altivec
Nemanja Ivanovice8effe12015-03-04 20:44:33 +00001147
1148// Crypto instructions (from builtins)
1149let Predicates = [HasP8Crypto] in {
1150def VSHASIGMAW : VXCR_Int_Ty<1666, "vshasigmaw",
1151 int_ppc_altivec_crypto_vshasigmaw, v4i32>;
1152def VSHASIGMAD : VXCR_Int_Ty<1730, "vshasigmad",
1153 int_ppc_altivec_crypto_vshasigmad, v2i64>;
1154def VCIPHER : VX1_Int_Ty<1288, "vcipher", int_ppc_altivec_crypto_vcipher,
1155 v2i64>;
1156def VCIPHERLAST : VX1_Int_Ty<1289, "vcipherlast",
1157 int_ppc_altivec_crypto_vcipherlast, v2i64>;
1158def VNCIPHER : VX1_Int_Ty<1352, "vncipher",
1159 int_ppc_altivec_crypto_vncipher, v2i64>;
1160def VNCIPHERLAST : VX1_Int_Ty<1353, "vncipherlast",
1161 int_ppc_altivec_crypto_vncipherlast, v2i64>;
1162def VSBOX : VXBX_Int_Ty<1480, "vsbox", int_ppc_altivec_crypto_vsbox, v2i64>;
1163} // HasP8Crypto