blob: b3870906ab0a84674ef27c4a788da0427543aba1 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrFormats.td - X86 Instruction Formats -------*- tablegen -*-===//
2//
Evan Cheng12c6be82007-07-31 08:04:03 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Evan Cheng12c6be82007-07-31 08:04:03 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// X86 Instruction Format Definitions.
12//
13
14// Format specifies the encoding used by the instruction. This is part of the
15// ad-hoc solution used to emit machine instruction encodings by our machine
16// code emitter.
17class Format<bits<6> val> {
18 bits<6> Value = val;
19}
20
21def Pseudo : Format<0>; def RawFrm : Format<1>;
22def AddRegFrm : Format<2>; def MRMDestReg : Format<3>;
23def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>;
24def MRMSrcMem : Format<6>;
25def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>;
26def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
27def MRM6r : Format<22>; def MRM7r : Format<23>;
28def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>;
29def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>;
30def MRM6m : Format<30>; def MRM7m : Format<31>;
31def MRMInitReg : Format<32>;
Chris Lattnerf7477e52010-02-12 02:06:33 +000032def MRM_C1 : Format<33>;
Chris Lattner140caa72010-02-13 00:41:14 +000033def MRM_C2 : Format<34>;
34def MRM_C3 : Format<35>;
35def MRM_C4 : Format<36>;
36def MRM_C8 : Format<37>;
37def MRM_C9 : Format<38>;
38def MRM_E8 : Format<39>;
39def MRM_F0 : Format<40>;
40def MRM_F8 : Format<41>;
Sean Callanan4d804d72010-02-13 02:06:11 +000041def MRM_F9 : Format<42>;
Chris Lattnercea0a8d2010-09-17 18:02:29 +000042def RawFrmImm8 : Format<43>;
43def RawFrmImm16 : Format<44>;
Rafael Espindolae3906212011-02-22 00:35:18 +000044def MRM_D0 : Format<45>;
45def MRM_D1 : Format<46>;
Craig Topper66a35972012-02-19 01:39:49 +000046def MRM_D4 : Format<47>;
47def MRM_D8 : Format<48>;
48def MRM_D9 : Format<49>;
49def MRM_DA : Format<50>;
50def MRM_DB : Format<51>;
51def MRM_DC : Format<52>;
52def MRM_DD : Format<53>;
53def MRM_DE : Format<54>;
54def MRM_DF : Format<55>;
Evan Cheng12c6be82007-07-31 08:04:03 +000055
56// ImmType - This specifies the immediate type used by an instruction. This is
57// part of the ad-hoc solution used to emit machine instruction encodings by our
58// machine code emitter.
59class ImmType<bits<3> val> {
60 bits<3> Value = val;
61}
Chris Lattner12455ca2010-02-12 22:27:07 +000062def NoImm : ImmType<0>;
63def Imm8 : ImmType<1>;
64def Imm8PCRel : ImmType<2>;
65def Imm16 : ImmType<3>;
Chris Lattnerac588122010-07-07 22:27:31 +000066def Imm16PCRel : ImmType<4>;
67def Imm32 : ImmType<5>;
68def Imm32PCRel : ImmType<6>;
69def Imm64 : ImmType<7>;
Evan Cheng12c6be82007-07-31 08:04:03 +000070
71// FPFormat - This specifies what form this FP instruction has. This is used by
72// the Floating-Point stackifier pass.
73class FPFormat<bits<3> val> {
74 bits<3> Value = val;
75}
76def NotFP : FPFormat<0>;
77def ZeroArgFP : FPFormat<1>;
78def OneArgFP : FPFormat<2>;
79def OneArgFPRW : FPFormat<3>;
80def TwoArgFP : FPFormat<4>;
81def CompareFP : FPFormat<5>;
82def CondMovFP : FPFormat<6>;
83def SpecialFP : FPFormat<7>;
84
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000085// Class specifying the SSE execution domain, used by the SSEDomainFix pass.
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +000086// Keep in sync with tables in X86InstrInfo.cpp.
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000087class Domain<bits<2> val> {
88 bits<2> Value = val;
89}
90def GenericDomain : Domain<0>;
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +000091def SSEPackedSingle : Domain<1>;
92def SSEPackedDouble : Domain<2>;
93def SSEPackedInt : Domain<3>;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000094
Evan Cheng12c6be82007-07-31 08:04:03 +000095// Prefix byte classes which are used to indicate to the ad-hoc machine code
96// emitter that various prefix bytes are required.
97class OpSize { bit hasOpSizePrefix = 1; }
98class AdSize { bit hasAdSizePrefix = 1; }
99class REX_W { bit hasREX_WPrefix = 1; }
Andrew Lenharth0070dd12008-03-01 13:37:02 +0000100class LOCK { bit hasLockPrefix = 1; }
Anton Korobeynikov25897772008-10-11 19:09:15 +0000101class SegFS { bits<2> SegOvrBits = 1; }
102class SegGS { bits<2> SegOvrBits = 2; }
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000103class TB { bits<5> Prefix = 1; }
104class REP { bits<5> Prefix = 2; }
105class D8 { bits<5> Prefix = 3; }
106class D9 { bits<5> Prefix = 4; }
107class DA { bits<5> Prefix = 5; }
108class DB { bits<5> Prefix = 6; }
109class DC { bits<5> Prefix = 7; }
110class DD { bits<5> Prefix = 8; }
111class DE { bits<5> Prefix = 9; }
112class DF { bits<5> Prefix = 10; }
113class XD { bits<5> Prefix = 11; }
114class XS { bits<5> Prefix = 12; }
115class T8 { bits<5> Prefix = 13; }
116class TA { bits<5> Prefix = 14; }
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000117class A6 { bits<5> Prefix = 15; }
118class A7 { bits<5> Prefix = 16; }
Craig Topper96fa5972011-10-16 16:50:08 +0000119class T8XD { bits<5> Prefix = 17; }
120class T8XS { bits<5> Prefix = 18; }
Craig Topper980d5982011-10-23 07:34:00 +0000121class TAXD { bits<5> Prefix = 19; }
Jan Sjödin6dd24882011-12-12 19:12:26 +0000122class XOP8 { bits<5> Prefix = 20; }
123class XOP9 { bits<5> Prefix = 21; }
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000124class VEX { bit hasVEXPrefix = 1; }
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000125class VEX_W { bit hasVEX_WPrefix = 1; }
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000126class VEX_4V : VEX { bit hasVEX_4VPrefix = 1; }
Craig Topperaea148c2011-10-16 07:55:05 +0000127class VEX_4VOp3 : VEX { bit hasVEX_4VOp3Prefix = 1; }
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +0000128class VEX_I8IMM { bit hasVEX_i8ImmReg = 1; }
Bruno Cardoso Lopesfd8bfcd2010-07-13 21:07:28 +0000129class VEX_L { bit hasVEX_L = 1; }
Craig Topperf18c8962011-10-04 06:30:42 +0000130class VEX_LIG { bit ignoresVEX_L = 1; }
Chris Lattner45270db2010-10-03 18:08:05 +0000131class Has3DNow0F0FOpcode { bit has3DNow0F0FOpcode = 1; }
Craig Toppercd93de92011-12-30 04:48:54 +0000132class MemOp4 { bit hasMemOp4Prefix = 1; }
Jan Sjödin6dd24882011-12-12 19:12:26 +0000133class XOP { bit hasXOP_Prefix = 1; }
Evan Cheng12c6be82007-07-31 08:04:03 +0000134class X86Inst<bits<8> opcod, Format f, ImmType i, dag outs, dag ins,
Andrew Trick8523b162012-02-01 23:20:51 +0000135 string AsmStr,
136 InstrItinClass itin,
137 Domain d = GenericDomain>
Evan Cheng12c6be82007-07-31 08:04:03 +0000138 : Instruction {
139 let Namespace = "X86";
140
141 bits<8> Opcode = opcod;
142 Format Form = f;
143 bits<6> FormBits = Form.Value;
144 ImmType ImmT = i;
Evan Cheng12c6be82007-07-31 08:04:03 +0000145
146 dag OutOperandList = outs;
147 dag InOperandList = ins;
148 string AsmString = AsmStr;
149
Chris Lattner7ff33462010-10-31 19:22:57 +0000150 // If this is a pseudo instruction, mark it isCodeGenOnly.
151 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
152
Andrew Trick8523b162012-02-01 23:20:51 +0000153 let Itinerary = itin;
154
Evan Cheng12c6be82007-07-31 08:04:03 +0000155 //
156 // Attributes specific to X86 instructions...
157 //
158 bit hasOpSizePrefix = 0; // Does this inst have a 0x66 prefix?
159 bit hasAdSizePrefix = 0; // Does this inst have a 0x67 prefix?
160
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000161 bits<5> Prefix = 0; // Which prefix byte does this inst have?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000162 bit hasREX_WPrefix = 0; // Does this inst require the REX.W prefix?
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000163 FPFormat FPForm = NotFP; // What flavor of FP instruction is this?
Dan Gohmana21bdda2008-08-20 13:46:21 +0000164 bit hasLockPrefix = 0; // Does this inst have a 0xF0 prefix?
Anton Korobeynikov25897772008-10-11 19:09:15 +0000165 bits<2> SegOvrBits = 0; // Segment override prefix.
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000166 Domain ExeDomain = d;
Eric Christopher3a8ae232010-11-30 09:11:54 +0000167 bit hasVEXPrefix = 0; // Does this inst require a VEX prefix?
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000168 bit hasVEX_WPrefix = 0; // Does this inst set the VEX_W field?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000169 bit hasVEX_4VPrefix = 0; // Does this inst require the VEX.VVVV field?
Craig Topperaea148c2011-10-16 07:55:05 +0000170 bit hasVEX_4VOp3Prefix = 0; // Does this inst require the VEX.VVVV field to
171 // encode the third operand?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000172 bit hasVEX_i8ImmReg = 0; // Does this inst require the last source register
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +0000173 // to be encoded in a immediate field?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000174 bit hasVEX_L = 0; // Does this inst use large (256-bit) registers?
Craig Topperf18c8962011-10-04 06:30:42 +0000175 bit ignoresVEX_L = 0; // Does this instruction ignore the L-bit
Chris Lattner45270db2010-10-03 18:08:05 +0000176 bit has3DNow0F0FOpcode =0;// Wacky 3dNow! encoding?
Craig Toppercd93de92011-12-30 04:48:54 +0000177 bit hasMemOp4Prefix = 0; // Same bit as VEX_W, but used for swapping operands
Jan Sjödin6dd24882011-12-12 19:12:26 +0000178 bit hasXOP_Prefix = 0; // Does this inst require an XOP prefix?
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000179
180 // TSFlags layout should be kept in sync with X86InstrInfo.h.
181 let TSFlags{5-0} = FormBits;
182 let TSFlags{6} = hasOpSizePrefix;
183 let TSFlags{7} = hasAdSizePrefix;
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000184 let TSFlags{12-8} = Prefix;
185 let TSFlags{13} = hasREX_WPrefix;
186 let TSFlags{16-14} = ImmT.Value;
187 let TSFlags{19-17} = FPForm.Value;
188 let TSFlags{20} = hasLockPrefix;
189 let TSFlags{22-21} = SegOvrBits;
190 let TSFlags{24-23} = ExeDomain.Value;
191 let TSFlags{32-25} = Opcode;
192 let TSFlags{33} = hasVEXPrefix;
193 let TSFlags{34} = hasVEX_WPrefix;
194 let TSFlags{35} = hasVEX_4VPrefix;
Craig Topperaea148c2011-10-16 07:55:05 +0000195 let TSFlags{36} = hasVEX_4VOp3Prefix;
196 let TSFlags{37} = hasVEX_i8ImmReg;
197 let TSFlags{38} = hasVEX_L;
198 let TSFlags{39} = ignoresVEX_L;
199 let TSFlags{40} = has3DNow0F0FOpcode;
Craig Toppercd93de92011-12-30 04:48:54 +0000200 let TSFlags{41} = hasMemOp4Prefix;
Jan Sjödin6dd24882011-12-12 19:12:26 +0000201 let TSFlags{42} = hasXOP_Prefix;
Evan Cheng12c6be82007-07-31 08:04:03 +0000202}
203
Eric Christopheref62f572010-11-30 08:57:23 +0000204class PseudoI<dag oops, dag iops, list<dag> pattern>
Andrew Trick8523b162012-02-01 23:20:51 +0000205 : X86Inst<0, Pseudo, NoImm, oops, iops, "", NoItinerary> {
Eric Christopheref62f572010-11-30 08:57:23 +0000206 let Pattern = pattern;
207}
208
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000209class I<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000210 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT,
211 Domain d = GenericDomain>
212 : X86Inst<o, f, NoImm, outs, ins, asm, itin, d> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000213 let Pattern = pattern;
214 let CodeSize = 3;
215}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000216class Ii8 <bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000217 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT,
218 Domain d = GenericDomain>
219 : X86Inst<o, f, Imm8, outs, ins, asm, itin, d> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000220 let Pattern = pattern;
221 let CodeSize = 3;
222}
Chris Lattner12455ca2010-02-12 22:27:07 +0000223class Ii8PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000224 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
225 : X86Inst<o, f, Imm8PCRel, outs, ins, asm, itin> {
Chris Lattner12455ca2010-02-12 22:27:07 +0000226 let Pattern = pattern;
227 let CodeSize = 3;
228}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000229class Ii16<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000230 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
231 : X86Inst<o, f, Imm16, outs, ins, asm, itin> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000232 let Pattern = pattern;
233 let CodeSize = 3;
234}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000235class Ii32<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000236 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
237 : X86Inst<o, f, Imm32, outs, ins, asm, itin> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000238 let Pattern = pattern;
239 let CodeSize = 3;
240}
241
Chris Lattnerac588122010-07-07 22:27:31 +0000242class Ii16PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000243 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
244 : X86Inst<o, f, Imm16PCRel, outs, ins, asm, itin> {
Chris Lattnerac588122010-07-07 22:27:31 +0000245 let Pattern = pattern;
246 let CodeSize = 3;
247}
248
Chris Lattner12455ca2010-02-12 22:27:07 +0000249class Ii32PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000250 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
251 : X86Inst<o, f, Imm32PCRel, outs, ins, asm, itin> {
Chris Lattner12455ca2010-02-12 22:27:07 +0000252 let Pattern = pattern;
253 let CodeSize = 3;
254}
255
Evan Cheng12c6be82007-07-31 08:04:03 +0000256// FPStack Instruction Templates:
257// FPI - Floating Point Instruction template.
258class FPI<bits<8> o, Format F, dag outs, dag ins, string asm>
259 : I<o, F, outs, ins, asm, []> {}
260
Bob Wilsona967c422010-08-26 18:08:11 +0000261// FpI_ - Floating Point Pseudo Instruction template. Not Predicated.
Andrew Trick8523b162012-02-01 23:20:51 +0000262class FpI_<dag outs, dag ins, FPFormat fp, list<dag> pattern,
263 InstrItinClass itin = IIC_DEFAULT>
264 : X86Inst<0, Pseudo, NoImm, outs, ins, "", itin> {
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000265 let FPForm = fp;
Evan Cheng12c6be82007-07-31 08:04:03 +0000266 let Pattern = pattern;
267}
268
Sean Callanan050e0cd2009-09-15 00:35:17 +0000269// Templates for instructions that use a 16- or 32-bit segmented address as
270// their only operand: lcall (FAR CALL) and ljmp (FAR JMP)
271//
272// Iseg16 - 16-bit segment selector, 16-bit offset
273// Iseg32 - 16-bit segment selector, 32-bit offset
274
275class Iseg16 <bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000276 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
277 : X86Inst<o, f, Imm16, outs, ins, asm, itin> {
Sean Callanan050e0cd2009-09-15 00:35:17 +0000278 let Pattern = pattern;
279 let CodeSize = 3;
280}
281
282class Iseg32 <bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000283 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
284 : X86Inst<o, f, Imm32, outs, ins, asm, itin> {
Sean Callanan050e0cd2009-09-15 00:35:17 +0000285 let Pattern = pattern;
286 let CodeSize = 3;
287}
288
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000289// SI - SSE 1 & 2 scalar instructions
Andrew Trick8523b162012-02-01 23:20:51 +0000290class SI<bits<8> o, Format F, dag outs, dag ins, string asm,
291 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
292 : I<o, F, outs, ins, asm, pattern, itin> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000293 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes66d2d572010-06-18 23:53:27 +0000294 !if(!eq(Prefix, 12 /* XS */), [HasSSE1], [HasSSE2]));
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000295
296 // AVX instructions have a 'v' prefix in the mnemonic
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000297 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000298}
299
Bruno Cardoso Lopes191a1cd2010-06-24 00:32:06 +0000300// SIi8 - SSE 1 & 2 scalar instructions
301class SIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000302 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
303 : Ii8<o, F, outs, ins, asm, pattern, itin> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000304 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes191a1cd2010-06-24 00:32:06 +0000305 !if(!eq(Prefix, 12 /* XS */), [HasSSE1], [HasSSE2]));
306
307 // AVX instructions have a 'v' prefix in the mnemonic
308 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
309}
310
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000311// PI - SSE 1 & 2 packed instructions
312class PI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern,
Andrew Trick8523b162012-02-01 23:20:51 +0000313 InstrItinClass itin, Domain d>
314 : I<o, F, outs, ins, asm, pattern, itin, d> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000315 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000316 !if(hasOpSizePrefix /* OpSize */, [HasSSE2], [HasSSE1]));
317
318 // AVX instructions have a 'v' prefix in the mnemonic
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000319 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000320}
321
Bruno Cardoso Lopes1e13c172010-06-22 23:37:59 +0000322// PIi8 - SSE 1 & 2 packed instructions with immediate
323class PIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000324 list<dag> pattern, InstrItinClass itin, Domain d>
325 : Ii8<o, F, outs, ins, asm, pattern, itin, d> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000326 let Predicates = !if(hasVEX_4VPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes1e13c172010-06-22 23:37:59 +0000327 !if(hasOpSizePrefix /* OpSize */, [HasSSE2], [HasSSE1]));
328
329 // AVX instructions have a 'v' prefix in the mnemonic
330 let AsmString = !if(hasVEX_4VPrefix, !strconcat("v", asm), asm);
331}
332
Evan Cheng12c6be82007-07-31 08:04:03 +0000333// SSE1 Instruction Templates:
334//
335// SSI - SSE1 instructions with XS prefix.
336// PSI - SSE1 instructions with TB prefix.
337// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000338// VSSI - SSE1 instructions with XS prefix in AVX form.
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000339// VPSI - SSE1 instructions with TB prefix in AVX form.
Evan Cheng12c6be82007-07-31 08:04:03 +0000340
Andrew Trick8523b162012-02-01 23:20:51 +0000341class SSI<bits<8> o, Format F, dag outs, dag ins, string asm,
342 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
343 : I<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[HasSSE1]>;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000344class SSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000345 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
346 : Ii8<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[HasSSE1]>;
347class PSI<bits<8> o, Format F, dag outs, dag ins, string asm,
348 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
349 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedSingle>, TB,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000350 Requires<[HasSSE1]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000351class PSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000352 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
353 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedSingle>, TB,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000354 Requires<[HasSSE1]>;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000355class VSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000356 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
357 : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin>, XS,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000358 Requires<[HasAVX]>;
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000359class VPSI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000360 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
361 : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin, SSEPackedSingle>, TB,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000362 Requires<[HasAVX]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000363
364// SSE2 Instruction Templates:
365//
Bill Wendling76105a42008-08-27 21:32:04 +0000366// SDI - SSE2 instructions with XD prefix.
367// SDIi8 - SSE2 instructions with ImmT == Imm8 and XD prefix.
368// SSDIi8 - SSE2 instructions with ImmT == Imm8 and XS prefix.
369// PDI - SSE2 instructions with TB and OpSize prefixes.
370// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000371// VSDI - SSE2 instructions with XD prefix in AVX form.
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000372// VPDI - SSE2 instructions with TB and OpSize prefixes in AVX form.
Evan Cheng12c6be82007-07-31 08:04:03 +0000373
Andrew Trick8523b162012-02-01 23:20:51 +0000374class SDI<bits<8> o, Format F, dag outs, dag ins, string asm,
375 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
376 : I<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[HasSSE2]>;
Evan Cheng01c7c192007-12-20 19:57:09 +0000377class SDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000378 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
379 : Ii8<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[HasSSE2]>;
Bill Wendling76105a42008-08-27 21:32:04 +0000380class SSDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
381 list<dag> pattern>
382 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE2]>;
Andrew Trick8523b162012-02-01 23:20:51 +0000383class PDI<bits<8> o, Format F, dag outs, dag ins, string asm,
384 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
385 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, TB, OpSize,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000386 Requires<[HasSSE2]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000387class PDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000388 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
389 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, TB, OpSize,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000390 Requires<[HasSSE2]>;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000391class VSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000392 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
393 : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin>, XD,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000394 Requires<[HasAVX]>;
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000395class VPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000396 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
397 : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin, SSEPackedDouble>, TB,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000398 OpSize, Requires<[HasAVX]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000399
400// SSE3 Instruction Templates:
401//
402// S3I - SSE3 instructions with TB and OpSize prefixes.
403// S3SI - SSE3 instructions with XS prefix.
404// S3DI - SSE3 instructions with XD prefix.
405
Sean Callanan04d8cb72009-12-18 00:01:26 +0000406class S3SI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000407 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
408 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedSingle>, XS,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000409 Requires<[HasSSE3]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000410class S3DI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000411 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
412 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, XD,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000413 Requires<[HasSSE3]>;
Andrew Trick8523b162012-02-01 23:20:51 +0000414class S3I<bits<8> o, Format F, dag outs, dag ins, string asm,
415 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
416 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, TB, OpSize,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000417 Requires<[HasSSE3]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000418
419
Nate Begeman8ef50212008-02-12 22:51:28 +0000420// SSSE3 Instruction Templates:
421//
422// SS38I - SSSE3 instructions with T8 prefix.
423// SS3AI - SSSE3 instructions with TA prefix.
424//
425// Note: SSSE3 instructions have 64-bit and 128-bit versions. The 64-bit version
Craig Topper744f6312012-01-09 00:11:29 +0000426// uses the MMX registers. The 64-bit versions are grouped with the MMX
427// classes. They need to be enabled even if AVX is enabled.
Nate Begeman8ef50212008-02-12 22:51:28 +0000428
429class SS38I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000430 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
431 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000432 Requires<[HasSSSE3]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000433class SS3AI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000434 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
435 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000436 Requires<[HasSSSE3]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000437
438// SSE4.1 Instruction Templates:
439//
440// SS48I - SSE 4.1 instructions with T8 prefix.
Evan Cheng96bdbd62008-03-14 07:39:27 +0000441// SS41AIi8 - SSE 4.1 instructions with TA prefix and ImmT == Imm8.
Nate Begeman8ef50212008-02-12 22:51:28 +0000442//
443class SS48I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000444 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
445 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000446 Requires<[HasSSE41]>;
Evan Cheng96bdbd62008-03-14 07:39:27 +0000447class SS4AIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000448 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
449 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000450 Requires<[HasSSE41]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000451
Nate Begeman55b7bec2008-07-17 16:51:19 +0000452// SSE4.2 Instruction Templates:
453//
454// SS428I - SSE 4.2 instructions with T8 prefix.
455class SS428I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000456 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
457 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000458 Requires<[HasSSE42]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000459
Craig Topper96fa5972011-10-16 16:50:08 +0000460// SS42FI - SSE 4.2 instructions with T8XD prefix.
Eric Christopher7dfa9f22009-08-08 21:55:08 +0000461class SS42FI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000462 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
463 : I<o, F, outs, ins, asm, pattern, itin>, T8XD, Requires<[HasSSE42]>;
Craig Topperb9109842012-01-01 19:51:58 +0000464
Eric Christopher9fe912d2009-08-18 22:50:32 +0000465// SS42AI = SSE 4.2 instructions with TA prefix
466class SS42AI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000467 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
468 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000469 Requires<[HasSSE42]>;
Eric Christopher9fe912d2009-08-18 22:50:32 +0000470
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000471// AVX Instruction Templates:
472// Instructions introduced in AVX (no SSE equivalent forms)
473//
474// AVX8I - AVX instructions with T8 and OpSize prefix.
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000475// AVXAIi8 - AVX instructions with TA, OpSize prefix and ImmT = Imm8.
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000476class AVX8I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000477 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
478 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8, OpSize,
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000479 Requires<[HasAVX]>;
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000480class AVXAIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000481 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
482 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA, OpSize,
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000483 Requires<[HasAVX]>;
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000484
Craig Topper05d1cb92011-11-06 06:12:20 +0000485// AVX2 Instruction Templates:
486// Instructions introduced in AVX2 (no SSE equivalent forms)
487//
488// AVX28I - AVX2 instructions with T8 and OpSize prefix.
489// AVX2AIi8 - AVX2 instructions with TA, OpSize prefix and ImmT = Imm8.
490class AVX28I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000491 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
492 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8, OpSize,
Craig Topper05d1cb92011-11-06 06:12:20 +0000493 Requires<[HasAVX2]>;
Craig Topperf01f1b52011-11-06 23:04:08 +0000494class AVX2AIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000495 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
496 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA, OpSize,
Craig Topper05d1cb92011-11-06 06:12:20 +0000497 Requires<[HasAVX2]>;
498
Eric Christopher2ef63182010-04-02 21:54:27 +0000499// AES Instruction Templates:
500//
501// AES8I
Eric Christopher1290fa02010-04-05 21:14:32 +0000502// These use the same encoding as the SSE4.2 T8 and TA encodings.
Eric Christopher2ef63182010-04-02 21:54:27 +0000503class AES8I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000504 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
505 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8,
Craig Topper15591232011-12-29 18:00:08 +0000506 Requires<[HasSSE2, HasAES]>;
Eric Christopher2ef63182010-04-02 21:54:27 +0000507
508class AESAI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000509 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
510 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Craig Topper15591232011-12-29 18:00:08 +0000511 Requires<[HasSSE2, HasAES]>;
Eric Christopher2ef63182010-04-02 21:54:27 +0000512
Bruno Cardoso Lopesea0e05a2010-07-23 18:41:12 +0000513// CLMUL Instruction Templates
514class CLMULIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000515 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
516 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Craig Topper97f05c52011-12-29 18:08:36 +0000517 OpSize, Requires<[HasSSE2, HasCLMUL]>;
Eli Friedman415412e2011-07-05 18:21:20 +0000518
519class AVXCLMULIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000520 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
521 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Bruno Cardoso Lopesea0e05a2010-07-23 18:41:12 +0000522 OpSize, VEX_4V, Requires<[HasAVX, HasCLMUL]>;
523
Bruno Cardoso Lopesacd92302010-07-23 00:54:35 +0000524// FMA3 Instruction Templates
525class FMA3<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000526 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
527 : I<o, F, outs, ins, asm, pattern, itin>, T8,
Bruno Cardoso Lopesacd92302010-07-23 00:54:35 +0000528 OpSize, VEX_4V, Requires<[HasFMA3]>;
529
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000530// FMA4 Instruction Templates
531class FMA4<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000532 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
533 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000534 OpSize, VEX_4V, VEX_I8IMM, Requires<[HasFMA4]>;
535
Jan Sjödin7c0face2011-12-12 19:37:49 +0000536// XOP 2, 3 and 4 Operand Instruction Template
537class IXOP<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000538 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
539 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>,
Jan Sjödin7c0face2011-12-12 19:37:49 +0000540 XOP, XOP9, Requires<[HasXOP]>;
541
542// XOP 2, 3 and 4 Operand Instruction Templates with imm byte
543class IXOPi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000544 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
545 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>,
Jan Sjödin7c0face2011-12-12 19:37:49 +0000546 XOP, XOP8, Requires<[HasXOP]>;
547
548// XOP 5 operand instruction (VEX encoding!)
549class IXOP5<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000550 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
551 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Jan Sjödin7c0face2011-12-12 19:37:49 +0000552 OpSize, VEX_4V, VEX_I8IMM, Requires<[HasXOP]>;
553
Evan Cheng12c6be82007-07-31 08:04:03 +0000554// X86-64 Instruction templates...
555//
556
Andrew Trick8523b162012-02-01 23:20:51 +0000557class RI<bits<8> o, Format F, dag outs, dag ins, string asm,
558 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
559 : I<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000560class RIi8 <bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000561 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
562 : Ii8<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000563class RIi32 <bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000564 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
565 : Ii32<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000566
567class RIi64<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000568 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
569 : X86Inst<o, f, Imm64, outs, ins, asm, itin>, REX_W {
Evan Cheng12c6be82007-07-31 08:04:03 +0000570 let Pattern = pattern;
571 let CodeSize = 3;
572}
573
574class RSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000575 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
576 : SSI<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000577class RSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000578 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
579 : SDI<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000580class RPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000581 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
582 : PDI<o, F, outs, ins, asm, pattern, itin>, REX_W;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000583class VRPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000584 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
585 : VPDI<o, F, outs, ins, asm, pattern, itin>, VEX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000586
587// MMX Instruction templates
588//
589
590// MMXI - MMX instructions with TB prefix.
Anton Korobeynikov31099512008-08-23 15:53:19 +0000591// MMXI64 - MMX instructions with TB prefix valid only in 64 bit mode.
Evan Cheng12c6be82007-07-31 08:04:03 +0000592// MMX2I - MMX / SSE2 instructions with TB and OpSize prefixes.
593// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
594// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
595// MMXID - MMX instructions with XD prefix.
596// MMXIS - MMX instructions with XS prefix.
Sean Callanan04d8cb72009-12-18 00:01:26 +0000597class MMXI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000598 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
599 : I<o, F, outs, ins, asm, pattern, itin>, TB, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000600class MMXI64<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000601 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
602 : I<o, F, outs, ins, asm, pattern, itin>, TB, Requires<[HasMMX,In64BitMode]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000603class MMXRI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000604 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
605 : I<o, F, outs, ins, asm, pattern, itin>, TB, REX_W, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000606class MMX2I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000607 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
608 : I<o, F, outs, ins, asm, pattern, itin>, TB, OpSize, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000609class MMXIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000610 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
611 : Ii8<o, F, outs, ins, asm, pattern, itin>, TB, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000612class MMXID<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000613 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
614 : Ii8<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000615class MMXIS<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000616 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
617 : Ii8<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[HasMMX]>;