blob: c1574fac578ee7678dc445c3417eca961661e13e [file] [log] [blame]
Akira Hatanakae2489122011-04-15 21:51:11 +00001//===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
15#ifndef MipsISELLOWERING_H
16#define MipsISELLOWERING_H
17
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000018#include "Mips.h"
19#include "MipsSubtarget.h"
Akira Hatanaka4a3711d2012-10-26 23:56:38 +000020#include "llvm/CodeGen/CallingConvLower.h"
Craig Topperb25fda92012-03-17 18:46:09 +000021#include "llvm/CodeGen/SelectionDAG.h"
Akira Hatanaka4b634fa2013-03-05 22:13:04 +000022#include "llvm/IR/Function.h"
Craig Topperb25fda92012-03-17 18:46:09 +000023#include "llvm/Target/TargetLowering.h"
Akira Hatanakaf7d16d02013-01-22 20:05:56 +000024#include <deque>
Reed Kotlera2d76bc2013-01-24 04:24:02 +000025#include <string>
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000026
27namespace llvm {
28 namespace MipsISD {
29 enum NodeType {
30 // Start the numbering from where ISD NodeType finishes.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000032
33 // Jump and link (call)
34 JmpLink,
35
Akira Hatanaka91318df2012-10-19 20:59:39 +000036 // Tail call
37 TailCall,
38
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000039 // Get the Higher 16 bits from a 32-bit immediate
40 // No relation with Mips Hi register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000041 Hi,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000042
43 // Get the Lower 16 bits from a 32-bit immediate
44 // No relation with Mips Lo register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000045 Lo,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000046
Bruno Cardoso Lopese5d1fcf2008-07-21 18:52:34 +000047 // Handle gp_rel (small data/bss sections) relocation.
48 GPRel,
49
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +000050 // Thread Pointer
51 ThreadPointer,
52
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000053 // Floating Point Branch Conditional
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000054 FPBrcond,
55
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000056 // Floating Point Compare
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000057 FPCmp,
58
Akira Hatanakaa5352702011-03-31 18:26:17 +000059 // Floating Point Conditional Moves
60 CMovFP_T,
61 CMovFP_F,
62
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +000063 // Floating Point Rounding
64 FPRound,
65
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000066 // Return
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000067 Ret,
68
Akira Hatanakac0b02062013-01-30 00:26:49 +000069 EH_RETURN,
70
Akira Hatanaka28721bd2013-03-30 01:14:04 +000071 // Node used to extract integer from accumulator.
72 ExtractLOHI,
73
74 // Node used to insert integers to accumulator.
75 InsertLOHI,
76
77 // Mult nodes.
78 Mult,
79 Multu,
80
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000081 // MAdd/Sub nodes
82 MAdd,
83 MAddu,
84 MSub,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000085 MSubu,
86
87 // DivRem(u)
88 DivRem,
Akira Hatanaka27916972011-04-15 19:52:08 +000089 DivRemU,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000090 DivRem16,
91 DivRemU16,
Akira Hatanaka27916972011-04-15 19:52:08 +000092
93 BuildPairF64,
Akira Hatanakab4068432011-05-28 01:07:07 +000094 ExtractElementF64,
95
Akira Hatanaka5ee84642011-12-09 01:53:17 +000096 Wrapper,
Akira Hatanaka4c406e72011-06-21 00:40:49 +000097
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +000098 DynAlloc,
99
Akira Hatanaka5360f882011-08-17 02:05:42 +0000100 Sync,
101
102 Ext,
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000103 Ins,
104
Akira Hatanaka233ac532012-09-21 23:52:47 +0000105 // EXTR.W instrinsic nodes.
106 EXTP,
107 EXTPDP,
108 EXTR_S_H,
109 EXTR_W,
110 EXTR_R_W,
111 EXTR_RS_W,
112 SHILO,
113 MTHLIP,
114
115 // DPA.W intrinsic nodes.
116 MULSAQ_S_W_PH,
117 MAQ_S_W_PHL,
118 MAQ_S_W_PHR,
119 MAQ_SA_W_PHL,
120 MAQ_SA_W_PHR,
121 DPAU_H_QBL,
122 DPAU_H_QBR,
123 DPSU_H_QBL,
124 DPSU_H_QBR,
125 DPAQ_S_W_PH,
126 DPSQ_S_W_PH,
127 DPAQ_SA_L_W,
128 DPSQ_SA_L_W,
129 DPA_W_PH,
130 DPS_W_PH,
131 DPAQX_S_W_PH,
132 DPAQX_SA_W_PH,
133 DPAX_W_PH,
134 DPSX_W_PH,
135 DPSQX_S_W_PH,
136 DPSQX_SA_W_PH,
137 MULSA_W_PH,
138
139 MULT,
140 MULTU,
141 MADD_DSP,
142 MADDU_DSP,
143 MSUB_DSP,
144 MSUBU_DSP,
145
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000146 // DSP shift nodes.
147 SHLL_DSP,
148 SHRA_DSP,
149 SHRL_DSP,
150
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000151 // Load/Store Left/Right nodes.
152 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE,
153 LWR,
154 SWL,
155 SWR,
156 LDL,
157 LDR,
158 SDL,
159 SDR
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000160 };
161 }
162
Akira Hatanakae2489122011-04-15 21:51:11 +0000163 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000164 // TargetLowering Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +0000165 //===--------------------------------------------------------------------===//
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000166 class MipsFunctionInfo;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000167
Chris Lattner58e8be82009-08-13 05:41:27 +0000168 class MipsTargetLowering : public TargetLowering {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000169 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +0000170 explicit MipsTargetLowering(MipsTargetMachine &TM);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000171
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000172 static const MipsTargetLowering *create(MipsTargetMachine &TM);
Akira Hatanaka770f0642011-11-07 18:59:49 +0000173
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000174 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000175
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000176 virtual void LowerOperationWrapper(SDNode *N,
177 SmallVectorImpl<SDValue> &Results,
178 SelectionDAG &DAG) const;
179
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000180 /// LowerOperation - Provide custom lowering hooks for some operations.
Dan Gohman21cea8a2010-04-17 15:26:15 +0000181 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000182
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000183 /// ReplaceNodeResults - Replace the results of node with an illegal result
184 /// type with new values built out of custom code.
185 ///
186 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
187 SelectionDAG &DAG) const;
188
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000189 /// getTargetNodeName - This method returns the name of a target specific
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000190 // DAG node.
191 virtual const char *getTargetNodeName(unsigned Opcode) const;
192
Scott Michela6729e82008-03-10 15:42:14 +0000193 /// getSetCCResultType - get the ISD::SETCC result ValueType
Duncan Sandsf2641e12011-09-06 19:07:46 +0000194 EVT getSetCCResultType(EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000195
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000196 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000197
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000198 virtual MachineBasicBlock *
199 EmitInstrWithCustomInserter(MachineInstr *MI, MachineBasicBlock *MBB) const;
Reed Kotler97f8e2f2013-01-28 02:46:49 +0000200
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000201 struct LTStr {
202 bool operator()(const char *S1, const char *S2) const {
203 return strcmp(S1, S2) < 0;
204 }
205 };
Reed Kotler5fdeb212012-12-15 00:20:05 +0000206
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000207 protected:
208 SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000209
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000210 SDValue getAddrLocal(SDValue Op, SelectionDAG &DAG, bool HasMips64) const;
211
212 SDValue getAddrGlobal(SDValue Op, SelectionDAG &DAG, unsigned Flag) const;
213
214 SDValue getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
215 unsigned HiFlag, unsigned LoFlag) const;
216
217 /// This function fills Ops, which is the list of operands that will later
218 /// be used when a function call node is created. It also generates
219 /// copyToReg nodes to set up argument registers.
220 virtual void
221 getOpndList(SmallVectorImpl<SDValue> &Ops,
222 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
223 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
224 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000225
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000226 /// ByValArgInfo - Byval argument information.
227 struct ByValArgInfo {
228 unsigned FirstIdx; // Index of the first register used.
229 unsigned NumRegs; // Number of registers used for this argument.
230 unsigned Address; // Offset of the stack area used to pass this argument.
231
232 ByValArgInfo() : FirstIdx(0), NumRegs(0), Address(0) {}
233 };
234
235 /// MipsCC - This class provides methods used to analyze formal and call
236 /// arguments and inquire about calling convention information.
237 class MipsCC {
238 public:
Akira Hatanaka5001be52013-02-15 21:45:11 +0000239 MipsCC(CallingConv::ID CallConv, bool IsO32, CCState &Info);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000240
Akira Hatanaka5001be52013-02-15 21:45:11 +0000241 void analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Outs,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +0000242 bool IsVarArg, bool IsSoftFloat,
243 const SDNode *CallNode,
244 std::vector<ArgListEntry> &FuncArgs);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +0000245 void analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Ins,
246 bool IsSoftFloat,
247 Function::const_arg_iterator FuncArg);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000248
249 void analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins,
250 bool IsSoftFloat, const SDNode *CallNode,
251 const Type *RetTy) const;
252
253 void analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs,
254 bool IsSoftFloat, const Type *RetTy) const;
255
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000256 const CCState &getCCInfo() const { return CCInfo; }
257
258 /// hasByValArg - Returns true if function has byval arguments.
259 bool hasByValArg() const { return !ByValArgs.empty(); }
260
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000261 /// regSize - Size (in number of bits) of integer registers.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000262 unsigned regSize() const { return IsO32 ? 4 : 8; }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000263
264 /// numIntArgRegs - Number of integer registers available for calls.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000265 unsigned numIntArgRegs() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000266
267 /// reservedArgArea - The size of the area the caller reserves for
268 /// register arguments. This is 16-byte if ABI is O32.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000269 unsigned reservedArgArea() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000270
Akira Hatanaka5001be52013-02-15 21:45:11 +0000271 /// Return pointer to array of integer argument registers.
272 const uint16_t *intArgRegs() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000273
274 typedef SmallVector<ByValArgInfo, 2>::const_iterator byval_iterator;
275 byval_iterator byval_begin() const { return ByValArgs.begin(); }
276 byval_iterator byval_end() const { return ByValArgs.end(); }
277
278 private:
Akira Hatanaka5001be52013-02-15 21:45:11 +0000279 void handleByValArg(unsigned ValNo, MVT ValVT, MVT LocVT,
280 CCValAssign::LocInfo LocInfo,
281 ISD::ArgFlagsTy ArgFlags);
282
283 /// useRegsForByval - Returns true if the calling convention allows the
284 /// use of registers to pass byval arguments.
285 bool useRegsForByval() const { return CallConv != CallingConv::Fast; }
286
287 /// Return the function that analyzes fixed argument list functions.
288 llvm::CCAssignFn *fixedArgFn() const;
289
290 /// Return the function that analyzes variable argument list functions.
291 llvm::CCAssignFn *varArgFn() const;
292
293 const uint16_t *shadowRegs() const;
294
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000295 void allocateRegs(ByValArgInfo &ByVal, unsigned ByValSize,
296 unsigned Align);
297
Akira Hatanaka4b634fa2013-03-05 22:13:04 +0000298 /// Return the type of the register which is used to pass an argument or
299 /// return a value. This function returns f64 if the argument is an i64
300 /// value which has been generated as a result of softening an f128 value.
301 /// Otherwise, it just returns VT.
302 MVT getRegVT(MVT VT, const Type *OrigTy, const SDNode *CallNode,
303 bool IsSoftFloat) const;
304
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000305 template<typename Ty>
306 void analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
307 const SDNode *CallNode, const Type *RetTy) const;
308
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000309 CCState &CCInfo;
Akira Hatanaka5001be52013-02-15 21:45:11 +0000310 CallingConv::ID CallConv;
311 bool IsO32;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000312 SmallVector<ByValArgInfo, 2> ByValArgs;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000313 };
314
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000315 // Subtarget Info
316 const MipsSubtarget *Subtarget;
Jia Liuf54f60f2012-02-28 07:46:26 +0000317
Akira Hatanaka7989f152011-10-28 18:47:24 +0000318 bool HasMips64, IsN64, IsO32;
Chris Lattner58e8be82009-08-13 05:41:27 +0000319
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000320 private:
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000321 // Lower Operand helpers
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000322 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000323 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000324 const SmallVectorImpl<ISD::InputArg> &Ins,
325 DebugLoc dl, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000326 SmallVectorImpl<SDValue> &InVals,
327 const SDNode *CallNode, const Type *RetTy) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000328
329 // Lower Operand specifics
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000330 SDValue lowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
331 SDValue lowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
332 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
333 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
334 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
335 SDValue lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
336 SDValue lowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
337 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
338 SDValue lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
339 SDValue lowerSETCC(SDValue Op, SelectionDAG &DAG) const;
340 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
341 SDValue lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
342 SDValue lowerFABS(SDValue Op, SelectionDAG &DAG) const;
343 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
344 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
345 SDValue lowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000346 SDValue lowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
347 SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const;
348 SDValue lowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000349 bool IsSRA) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000350 SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const;
351 SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000352 SDValue lowerADD(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes4eed3af2008-06-06 00:58:26 +0000353
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000354 /// isEligibleForTailCallOptimization - Check whether the call is eligible
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000355 /// for tail call optimization.
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000356 virtual bool
357 isEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
358 unsigned NextStackOffset,
359 const MipsFunctionInfo& FI) const = 0;
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000360
Akira Hatanaka25dad192012-10-27 00:10:18 +0000361 /// copyByValArg - Copy argument registers which were used to pass a byval
362 /// argument to the stack. Create a stack frame object for the byval
363 /// argument.
364 void copyByValRegs(SDValue Chain, DebugLoc DL,
365 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
366 const ISD::ArgFlagsTy &Flags,
367 SmallVectorImpl<SDValue> &InVals,
368 const Argument *FuncArg,
369 const MipsCC &CC, const ByValArgInfo &ByVal) const;
370
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000371 /// passByValArg - Pass a byval argument in registers or on stack.
372 void passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +0000373 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000374 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
375 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
376 const MipsCC &CC, const ByValArgInfo &ByVal,
377 const ISD::ArgFlagsTy &Flags, bool isLittle) const;
378
Akira Hatanaka2a134022012-10-27 00:21:13 +0000379 /// writeVarArgRegs - Write variable function arguments passed in registers
380 /// to the stack. Also create a stack frame object for the first variable
381 /// argument.
382 void writeVarArgRegs(std::vector<SDValue> &OutChains, const MipsCC &CC,
383 SDValue Chain, DebugLoc DL, SelectionDAG &DAG) const;
384
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000385 virtual SDValue
386 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000387 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000388 const SmallVectorImpl<ISD::InputArg> &Ins,
389 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000390 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000391
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000392 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain,
393 SDValue Arg, DebugLoc DL, bool IsTailCall,
394 SelectionDAG &DAG) const;
395
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000396 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000397 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000398 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000399
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +0000400 virtual bool
401 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
402 bool isVarArg,
403 const SmallVectorImpl<ISD::OutputArg> &Outs,
404 LLVMContext &Context) const;
405
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000406 virtual SDValue
407 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000408 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000409 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000410 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000411 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000412
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000413 // Inline asm support
414 ConstraintType getConstraintType(const std::string &Constraint) const;
415
Akira Hatanakae2489122011-04-15 21:51:11 +0000416 /// Examine constraint string and operand type and determine a weight value.
417 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000418 ConstraintWeight getSingleConstraintMatchWeight(
419 AsmOperandInfo &info, const char *constraint) const;
420
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000421 std::pair<unsigned, const TargetRegisterClass*>
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000422 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000423 EVT VT) const;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000424
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000425 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
426 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
427 /// true it means one of the asm constraint of the inline asm instruction
428 /// being processed is 'm'.
429 virtual void LowerAsmOperandForConstraint(SDValue Op,
430 std::string &Constraint,
431 std::vector<SDValue> &Ops,
432 SelectionDAG &DAG) const;
433
Akira Hatanakaef839192012-11-17 00:25:41 +0000434 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const;
435
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000436 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000437
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000438 virtual EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000439 unsigned SrcAlign,
440 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000441 bool MemcpyStrSrc,
442 MachineFunction &MF) const;
443
Evan Cheng16993aa2009-10-27 19:56:55 +0000444 /// isFPImmLegal - Returns true if the target can instruction select the
445 /// specified FP immediate natively. If false, the legalizer will
446 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000447 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000448
Akira Hatanakaf0b08442012-02-03 04:33:00 +0000449 virtual unsigned getJumpTableEncoding() const;
450
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000451 MachineBasicBlock *emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000452 unsigned Size, unsigned BinOpcode, bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000453 MachineBasicBlock *emitAtomicBinaryPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000454 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
455 bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000456 MachineBasicBlock *emitAtomicCmpSwap(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000457 MachineBasicBlock *BB, unsigned Size) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000458 MachineBasicBlock *emitAtomicCmpSwapPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000459 MachineBasicBlock *BB, unsigned Size) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000460 };
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000461
462 /// Create MipsTargetLowering objects.
463 const MipsTargetLowering *createMips16TargetLowering(MipsTargetMachine &TM);
464 const MipsTargetLowering *createMipsSETargetLowering(MipsTargetMachine &TM);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000465}
466
467#endif // MipsISELLOWERING_H