blob: 52432a5820fbea14cd1209e5c2ba7d62f446be17 [file] [log] [blame]
Eric Christopher87590fa2016-06-16 01:00:53 +00001//===-- PPCAsmParser.cpp - Parse PowerPC asm to MCInst instructions -------===//
Ulrich Weigand640192d2013-05-03 19:49:39 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Ulrich Weigand96e65782013-06-20 16:23:52 +000010#include "MCTargetDesc/PPCMCExpr.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000011#include "MCTargetDesc/PPCMCTargetDesc.h"
Rafael Espindola6b9ee9b2014-01-25 02:35:56 +000012#include "PPCTargetStreamer.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000013#include "llvm/ADT/STLExtras.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000014#include "llvm/ADT/StringSwitch.h"
15#include "llvm/ADT/Twine.h"
Ulrich Weigandbb686102014-07-20 23:06:03 +000016#include "llvm/MC/MCContext.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000017#include "llvm/MC/MCExpr.h"
18#include "llvm/MC/MCInst.h"
19#include "llvm/MC/MCInstrInfo.h"
20#include "llvm/MC/MCParser/MCAsmLexer.h"
21#include "llvm/MC/MCParser/MCAsmParser.h"
22#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000023#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000024#include "llvm/MC/MCRegisterInfo.h"
25#include "llvm/MC/MCStreamer.h"
26#include "llvm/MC/MCSubtargetInfo.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000027#include "llvm/MC/MCSymbolELF.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000028#include "llvm/Support/SourceMgr.h"
29#include "llvm/Support/TargetRegistry.h"
30#include "llvm/Support/raw_ostream.h"
31
32using namespace llvm;
33
Craig Topperf7df7222014-12-18 05:02:14 +000034static const MCPhysReg RRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000035 PPC::R0, PPC::R1, PPC::R2, PPC::R3,
36 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
37 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
38 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
39 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
40 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
41 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
42 PPC::R28, PPC::R29, PPC::R30, PPC::R31
43};
Craig Topperf7df7222014-12-18 05:02:14 +000044static const MCPhysReg RRegsNoR0[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000045 PPC::ZERO,
46 PPC::R1, PPC::R2, PPC::R3,
47 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
48 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
49 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
50 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
51 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
52 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
53 PPC::R28, PPC::R29, PPC::R30, PPC::R31
54};
Craig Topperf7df7222014-12-18 05:02:14 +000055static const MCPhysReg XRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000056 PPC::X0, PPC::X1, PPC::X2, PPC::X3,
57 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
58 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
59 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
60 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
61 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
62 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
63 PPC::X28, PPC::X29, PPC::X30, PPC::X31
64};
Craig Topperf7df7222014-12-18 05:02:14 +000065static const MCPhysReg XRegsNoX0[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000066 PPC::ZERO8,
67 PPC::X1, PPC::X2, PPC::X3,
68 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
69 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
70 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
71 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
72 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
73 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
74 PPC::X28, PPC::X29, PPC::X30, PPC::X31
75};
Craig Topperf7df7222014-12-18 05:02:14 +000076static const MCPhysReg FRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000077 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
78 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
79 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
80 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
81 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
82 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
83 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
84 PPC::F28, PPC::F29, PPC::F30, PPC::F31
85};
Nemanja Ivanovic11049f82016-10-04 06:59:23 +000086static const MCPhysReg VFRegs[32] = {
87 PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3,
88 PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7,
89 PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11,
90 PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
91 PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
92 PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
93 PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
94 PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
95};
Craig Topperf7df7222014-12-18 05:02:14 +000096static const MCPhysReg VRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000097 PPC::V0, PPC::V1, PPC::V2, PPC::V3,
98 PPC::V4, PPC::V5, PPC::V6, PPC::V7,
99 PPC::V8, PPC::V9, PPC::V10, PPC::V11,
100 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
101 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
102 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
103 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
104 PPC::V28, PPC::V29, PPC::V30, PPC::V31
105};
Craig Topperf7df7222014-12-18 05:02:14 +0000106static const MCPhysReg VSRegs[64] = {
Hal Finkel27774d92014-03-13 07:58:58 +0000107 PPC::VSL0, PPC::VSL1, PPC::VSL2, PPC::VSL3,
108 PPC::VSL4, PPC::VSL5, PPC::VSL6, PPC::VSL7,
109 PPC::VSL8, PPC::VSL9, PPC::VSL10, PPC::VSL11,
110 PPC::VSL12, PPC::VSL13, PPC::VSL14, PPC::VSL15,
111 PPC::VSL16, PPC::VSL17, PPC::VSL18, PPC::VSL19,
112 PPC::VSL20, PPC::VSL21, PPC::VSL22, PPC::VSL23,
113 PPC::VSL24, PPC::VSL25, PPC::VSL26, PPC::VSL27,
114 PPC::VSL28, PPC::VSL29, PPC::VSL30, PPC::VSL31,
115
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000116 PPC::V0, PPC::V1, PPC::V2, PPC::V3,
117 PPC::V4, PPC::V5, PPC::V6, PPC::V7,
118 PPC::V8, PPC::V9, PPC::V10, PPC::V11,
119 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
120 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
121 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
122 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
123 PPC::V28, PPC::V29, PPC::V30, PPC::V31
Hal Finkel27774d92014-03-13 07:58:58 +0000124};
Craig Topperf7df7222014-12-18 05:02:14 +0000125static const MCPhysReg VSFRegs[64] = {
Hal Finkel19be5062014-03-29 05:29:01 +0000126 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
127 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
128 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
129 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
130 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
131 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
132 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
133 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
134
135 PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3,
136 PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7,
137 PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11,
138 PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
139 PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
140 PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
141 PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
142 PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
143};
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000144static const MCPhysReg VSSRegs[64] = {
145 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
146 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
147 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
148 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
149 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
150 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
151 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
152 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
153
154 PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3,
155 PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7,
156 PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11,
157 PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
158 PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
159 PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
160 PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
161 PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
162};
Hal Finkelc93a9a22015-02-25 01:06:45 +0000163static unsigned QFRegs[32] = {
164 PPC::QF0, PPC::QF1, PPC::QF2, PPC::QF3,
165 PPC::QF4, PPC::QF5, PPC::QF6, PPC::QF7,
166 PPC::QF8, PPC::QF9, PPC::QF10, PPC::QF11,
167 PPC::QF12, PPC::QF13, PPC::QF14, PPC::QF15,
168 PPC::QF16, PPC::QF17, PPC::QF18, PPC::QF19,
169 PPC::QF20, PPC::QF21, PPC::QF22, PPC::QF23,
170 PPC::QF24, PPC::QF25, PPC::QF26, PPC::QF27,
171 PPC::QF28, PPC::QF29, PPC::QF30, PPC::QF31
172};
Craig Topperf7df7222014-12-18 05:02:14 +0000173static const MCPhysReg CRBITRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000174 PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN,
175 PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN,
176 PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN,
177 PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN,
178 PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN,
179 PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN,
180 PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN,
181 PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN
182};
Craig Topperf7df7222014-12-18 05:02:14 +0000183static const MCPhysReg CRRegs[8] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000184 PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
185 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7
186};
187
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000188// Evaluate an expression containing condition register
189// or condition register field symbols. Returns positive
190// value on success, or -1 on error.
191static int64_t
192EvaluateCRExpr(const MCExpr *E) {
193 switch (E->getKind()) {
194 case MCExpr::Target:
195 return -1;
196
197 case MCExpr::Constant: {
198 int64_t Res = cast<MCConstantExpr>(E)->getValue();
199 return Res < 0 ? -1 : Res;
200 }
201
202 case MCExpr::SymbolRef: {
203 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
204 StringRef Name = SRE->getSymbol().getName();
205
206 if (Name == "lt") return 0;
207 if (Name == "gt") return 1;
208 if (Name == "eq") return 2;
209 if (Name == "so") return 3;
210 if (Name == "un") return 3;
211
212 if (Name == "cr0") return 0;
213 if (Name == "cr1") return 1;
214 if (Name == "cr2") return 2;
215 if (Name == "cr3") return 3;
216 if (Name == "cr4") return 4;
217 if (Name == "cr5") return 5;
218 if (Name == "cr6") return 6;
219 if (Name == "cr7") return 7;
220
221 return -1;
222 }
223
224 case MCExpr::Unary:
225 return -1;
226
227 case MCExpr::Binary: {
228 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
229 int64_t LHSVal = EvaluateCRExpr(BE->getLHS());
230 int64_t RHSVal = EvaluateCRExpr(BE->getRHS());
231 int64_t Res;
232
233 if (LHSVal < 0 || RHSVal < 0)
234 return -1;
235
236 switch (BE->getOpcode()) {
237 default: return -1;
238 case MCBinaryExpr::Add: Res = LHSVal + RHSVal; break;
239 case MCBinaryExpr::Mul: Res = LHSVal * RHSVal; break;
240 }
241
242 return Res < 0 ? -1 : Res;
243 }
244 }
245
246 llvm_unreachable("Invalid expression kind!");
247}
248
Craig Topperf7df7222014-12-18 05:02:14 +0000249namespace {
250
Ulrich Weigand640192d2013-05-03 19:49:39 +0000251struct PPCOperand;
252
253class PPCAsmParser : public MCTargetAsmParser {
Hal Finkel0096dbd2013-09-12 14:40:06 +0000254 const MCInstrInfo &MII;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000255 bool IsPPC64;
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000256 bool IsDarwin;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000257
Rafael Espindola961d4692014-11-11 05:18:41 +0000258 void Warning(SMLoc L, const Twine &Msg) { getParser().Warning(L, Msg); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000259
260 bool isPPC64() const { return IsPPC64; }
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000261 bool isDarwin() const { return IsDarwin; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000262
Nirav Daved6642c12016-12-05 14:11:03 +0000263 bool MatchRegisterName(unsigned &RegNo, int64_t &IntVal);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000264
Craig Topper0d3fa922014-04-29 07:57:37 +0000265 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000266
Ulrich Weigand96e65782013-06-20 16:23:52 +0000267 const MCExpr *ExtractModifierFromExpr(const MCExpr *E,
268 PPCMCExpr::VariantKind &Variant);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +0000269 const MCExpr *FixupVariantKind(const MCExpr *E);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000270 bool ParseExpression(const MCExpr *&EVal);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000271 bool ParseDarwinExpression(const MCExpr *&EVal);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000272
David Blaikie960ea3f2014-06-08 16:18:35 +0000273 bool ParseOperand(OperandVector &Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000274
Nirav Daved6642c12016-12-05 14:11:03 +0000275 bool ParseDirectiveWord(unsigned Size, AsmToken ID);
276 bool ParseDirectiveTC(unsigned Size, AsmToken ID);
Ulrich Weigand55daa772013-07-09 10:00:34 +0000277 bool ParseDirectiveMachine(SMLoc L);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000278 bool ParseDarwinDirectiveMachine(SMLoc L);
Ulrich Weigand0daa5162014-07-20 22:56:57 +0000279 bool ParseDirectiveAbiVersion(SMLoc L);
Ulrich Weigandbb686102014-07-20 23:06:03 +0000280 bool ParseDirectiveLocalEntry(SMLoc L);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000281
282 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000283 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000284 uint64_t &ErrorInfo,
Craig Topper0d3fa922014-04-29 07:57:37 +0000285 bool MatchingInlineAsm) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000286
David Blaikie960ea3f2014-06-08 16:18:35 +0000287 void ProcessInstruction(MCInst &Inst, const OperandVector &Ops);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000288
Ulrich Weigand640192d2013-05-03 19:49:39 +0000289 /// @name Auto-generated Match Functions
290 /// {
291
292#define GET_ASSEMBLER_HEADER
293#include "PPCGenAsmMatcher.inc"
294
295 /// }
296
297
298public:
Akira Hatanakab11ef082015-11-14 06:35:56 +0000299 PPCAsmParser(const MCSubtargetInfo &STI, MCAsmParser &,
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000300 const MCInstrInfo &MII, const MCTargetOptions &Options)
301 : MCTargetAsmParser(Options, STI), MII(MII) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000302 // Check for 64-bit vs. 32-bit pointer mode.
Benjamin Kramer4fed9282016-05-27 12:30:51 +0000303 const Triple &TheTriple = STI.getTargetTriple();
Daniel Sanders50f17232015-09-15 16:17:27 +0000304 IsPPC64 = (TheTriple.getArch() == Triple::ppc64 ||
305 TheTriple.getArch() == Triple::ppc64le);
306 IsDarwin = TheTriple.isMacOSX();
Ulrich Weigand640192d2013-05-03 19:49:39 +0000307 // Initialize the set of available features.
308 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
309 }
310
David Blaikie960ea3f2014-06-08 16:18:35 +0000311 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
312 SMLoc NameLoc, OperandVector &Operands) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000313
Craig Topper0d3fa922014-04-29 07:57:37 +0000314 bool ParseDirective(AsmToken DirectiveID) override;
Ulrich Weigandc0944b52013-07-08 14:49:37 +0000315
David Blaikie960ea3f2014-06-08 16:18:35 +0000316 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topper0d3fa922014-04-29 07:57:37 +0000317 unsigned Kind) override;
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +0000318
Craig Topper0d3fa922014-04-29 07:57:37 +0000319 const MCExpr *applyModifierToExpr(const MCExpr *E,
320 MCSymbolRefExpr::VariantKind,
321 MCContext &Ctx) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000322};
323
324/// PPCOperand - Instances of this class represent a parsed PowerPC machine
325/// instruction.
326struct PPCOperand : public MCParsedAsmOperand {
327 enum KindTy {
328 Token,
329 Immediate,
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000330 ContextImmediate,
Ulrich Weigand5b427592013-07-05 12:22:36 +0000331 Expression,
332 TLSRegister
Ulrich Weigand640192d2013-05-03 19:49:39 +0000333 } Kind;
334
335 SMLoc StartLoc, EndLoc;
336 bool IsPPC64;
337
338 struct TokOp {
339 const char *Data;
340 unsigned Length;
341 };
342
343 struct ImmOp {
344 int64_t Val;
345 };
346
347 struct ExprOp {
348 const MCExpr *Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000349 int64_t CRVal; // Cached result of EvaluateCRExpr(Val)
Ulrich Weigand640192d2013-05-03 19:49:39 +0000350 };
351
Ulrich Weigand5b427592013-07-05 12:22:36 +0000352 struct TLSRegOp {
353 const MCSymbolRefExpr *Sym;
354 };
355
Ulrich Weigand640192d2013-05-03 19:49:39 +0000356 union {
357 struct TokOp Tok;
358 struct ImmOp Imm;
359 struct ExprOp Expr;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000360 struct TLSRegOp TLSReg;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000361 };
362
363 PPCOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
364public:
365 PPCOperand(const PPCOperand &o) : MCParsedAsmOperand() {
366 Kind = o.Kind;
367 StartLoc = o.StartLoc;
368 EndLoc = o.EndLoc;
369 IsPPC64 = o.IsPPC64;
370 switch (Kind) {
371 case Token:
372 Tok = o.Tok;
373 break;
374 case Immediate:
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000375 case ContextImmediate:
Ulrich Weigand640192d2013-05-03 19:49:39 +0000376 Imm = o.Imm;
377 break;
378 case Expression:
379 Expr = o.Expr;
380 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000381 case TLSRegister:
382 TLSReg = o.TLSReg;
383 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000384 }
385 }
386
Richard Smithc2a28302016-03-08 00:59:44 +0000387 // Disable use of sized deallocation due to overallocation of PPCOperand
388 // objects in CreateTokenWithStringCopy.
389 void operator delete(void *p) { ::operator delete(p); }
390
Ulrich Weigand640192d2013-05-03 19:49:39 +0000391 /// getStartLoc - Get the location of the first token of this operand.
Craig Topper0d3fa922014-04-29 07:57:37 +0000392 SMLoc getStartLoc() const override { return StartLoc; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000393
394 /// getEndLoc - Get the location of the last token of this operand.
Peter Collingbourne0da86302016-10-10 22:49:37 +0000395 SMLoc getEndLoc() const override { return EndLoc; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000396
397 /// isPPC64 - True if this operand is for an instruction in 64-bit mode.
398 bool isPPC64() const { return IsPPC64; }
399
400 int64_t getImm() const {
401 assert(Kind == Immediate && "Invalid access!");
402 return Imm.Val;
403 }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000404 int64_t getImmS16Context() const {
Eric Christopher87590fa2016-06-16 01:00:53 +0000405 assert((Kind == Immediate || Kind == ContextImmediate) &&
406 "Invalid access!");
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000407 if (Kind == Immediate)
408 return Imm.Val;
409 return static_cast<int16_t>(Imm.Val);
410 }
411 int64_t getImmU16Context() const {
Eric Christopher87590fa2016-06-16 01:00:53 +0000412 assert((Kind == Immediate || Kind == ContextImmediate) &&
413 "Invalid access!");
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000414 return Imm.Val;
415 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000416
417 const MCExpr *getExpr() const {
418 assert(Kind == Expression && "Invalid access!");
419 return Expr.Val;
420 }
421
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000422 int64_t getExprCRVal() const {
423 assert(Kind == Expression && "Invalid access!");
424 return Expr.CRVal;
425 }
426
Ulrich Weigand5b427592013-07-05 12:22:36 +0000427 const MCExpr *getTLSReg() const {
428 assert(Kind == TLSRegister && "Invalid access!");
429 return TLSReg.Sym;
430 }
431
Craig Topper0d3fa922014-04-29 07:57:37 +0000432 unsigned getReg() const override {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000433 assert(isRegNumber() && "Invalid access!");
434 return (unsigned) Imm.Val;
435 }
436
Hal Finkel27774d92014-03-13 07:58:58 +0000437 unsigned getVSReg() const {
438 assert(isVSRegNumber() && "Invalid access!");
439 return (unsigned) Imm.Val;
440 }
441
Ulrich Weigand640192d2013-05-03 19:49:39 +0000442 unsigned getCCReg() const {
443 assert(isCCRegNumber() && "Invalid access!");
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000444 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
445 }
446
447 unsigned getCRBit() const {
448 assert(isCRBitNumber() && "Invalid access!");
449 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000450 }
451
452 unsigned getCRBitMask() const {
453 assert(isCRBitMask() && "Invalid access!");
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000454 return 7 - countTrailingZeros<uint64_t>(Imm.Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000455 }
456
Craig Topper0d3fa922014-04-29 07:57:37 +0000457 bool isToken() const override { return Kind == Token; }
Eric Christopher87590fa2016-06-16 01:00:53 +0000458 bool isImm() const override {
459 return Kind == Immediate || Kind == Expression;
460 }
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000461 bool isU1Imm() const { return Kind == Immediate && isUInt<1>(getImm()); }
Hal Finkel27774d92014-03-13 07:58:58 +0000462 bool isU2Imm() const { return Kind == Immediate && isUInt<2>(getImm()); }
Kit Barton535e69d2015-03-25 19:36:23 +0000463 bool isU3Imm() const { return Kind == Immediate && isUInt<3>(getImm()); }
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000464 bool isU4Imm() const { return Kind == Immediate && isUInt<4>(getImm()); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000465 bool isU5Imm() const { return Kind == Immediate && isUInt<5>(getImm()); }
466 bool isS5Imm() const { return Kind == Immediate && isInt<5>(getImm()); }
467 bool isU6Imm() const { return Kind == Immediate && isUInt<6>(getImm()); }
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000468 bool isU6ImmX2() const { return Kind == Immediate &&
469 isUInt<6>(getImm()) &&
470 (getImm() & 1) == 0; }
Chuang-Yu Cheng80722712016-03-28 08:34:28 +0000471 bool isU7Imm() const { return Kind == Immediate && isUInt<7>(getImm()); }
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000472 bool isU7ImmX4() const { return Kind == Immediate &&
473 isUInt<7>(getImm()) &&
474 (getImm() & 3) == 0; }
Chuang-Yu Cheng80722712016-03-28 08:34:28 +0000475 bool isU8Imm() const { return Kind == Immediate && isUInt<8>(getImm()); }
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000476 bool isU8ImmX8() const { return Kind == Immediate &&
477 isUInt<8>(getImm()) &&
478 (getImm() & 7) == 0; }
Eric Christopher87590fa2016-06-16 01:00:53 +0000479
Bill Schmidte26236e2015-05-22 16:44:10 +0000480 bool isU10Imm() const { return Kind == Immediate && isUInt<10>(getImm()); }
Hal Finkelc93a9a22015-02-25 01:06:45 +0000481 bool isU12Imm() const { return Kind == Immediate && isUInt<12>(getImm()); }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000482 bool isU16Imm() const {
483 switch (Kind) {
484 case Expression:
485 return true;
486 case Immediate:
487 case ContextImmediate:
488 return isUInt<16>(getImmU16Context());
489 default:
490 return false;
491 }
492 }
493 bool isS16Imm() const {
494 switch (Kind) {
495 case Expression:
496 return true;
497 case Immediate:
498 case ContextImmediate:
499 return isInt<16>(getImmS16Context());
500 default:
501 return false;
502 }
503 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000504 bool isS16ImmX4() const { return Kind == Expression ||
505 (Kind == Immediate && isInt<16>(getImm()) &&
506 (getImm() & 3) == 0); }
Kit Bartonba532dc2016-03-08 03:49:13 +0000507 bool isS16ImmX16() const { return Kind == Expression ||
508 (Kind == Immediate && isInt<16>(getImm()) &&
509 (getImm() & 15) == 0); }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000510 bool isS17Imm() const {
511 switch (Kind) {
512 case Expression:
513 return true;
514 case Immediate:
515 case ContextImmediate:
516 return isInt<17>(getImmS16Context());
517 default:
518 return false;
519 }
520 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000521 bool isTLSReg() const { return Kind == TLSRegister; }
Joerg Sonnenbergereb9d13f2014-08-08 20:57:58 +0000522 bool isDirectBr() const {
523 if (Kind == Expression)
524 return true;
525 if (Kind != Immediate)
526 return false;
527 // Operand must be 64-bit aligned, signed 27-bit immediate.
528 if ((getImm() & 3) != 0)
529 return false;
530 if (isInt<26>(getImm()))
531 return true;
532 if (!IsPPC64) {
533 // In 32-bit mode, large 32-bit quantities wrap around.
534 if (isUInt<32>(getImm()) && isInt<26>(static_cast<int32_t>(getImm())))
535 return true;
536 }
537 return false;
538 }
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000539 bool isCondBr() const { return Kind == Expression ||
540 (Kind == Immediate && isInt<16>(getImm()) &&
541 (getImm() & 3) == 0); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000542 bool isRegNumber() const { return Kind == Immediate && isUInt<5>(getImm()); }
Eric Christopher87590fa2016-06-16 01:00:53 +0000543 bool isVSRegNumber() const {
544 return Kind == Immediate && isUInt<6>(getImm());
545 }
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000546 bool isCCRegNumber() const { return (Kind == Expression
547 && isUInt<3>(getExprCRVal())) ||
548 (Kind == Immediate
549 && isUInt<3>(getImm())); }
550 bool isCRBitNumber() const { return (Kind == Expression
551 && isUInt<5>(getExprCRVal())) ||
552 (Kind == Immediate
553 && isUInt<5>(getImm())); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000554 bool isCRBitMask() const { return Kind == Immediate && isUInt<8>(getImm()) &&
555 isPowerOf2_32(getImm()); }
Hal Finkel522e4d92016-09-03 02:31:44 +0000556 bool isATBitsAsHint() const { return false; }
Craig Topper0d3fa922014-04-29 07:57:37 +0000557 bool isMem() const override { return false; }
558 bool isReg() const override { return false; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000559
560 void addRegOperands(MCInst &Inst, unsigned N) const {
561 llvm_unreachable("addRegOperands");
562 }
563
564 void addRegGPRCOperands(MCInst &Inst, unsigned N) const {
565 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000566 Inst.addOperand(MCOperand::createReg(RRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000567 }
568
569 void addRegGPRCNoR0Operands(MCInst &Inst, unsigned N) const {
570 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000571 Inst.addOperand(MCOperand::createReg(RRegsNoR0[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000572 }
573
574 void addRegG8RCOperands(MCInst &Inst, unsigned N) const {
575 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000576 Inst.addOperand(MCOperand::createReg(XRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000577 }
578
579 void addRegG8RCNoX0Operands(MCInst &Inst, unsigned N) const {
580 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000581 Inst.addOperand(MCOperand::createReg(XRegsNoX0[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000582 }
583
584 void addRegGxRCOperands(MCInst &Inst, unsigned N) const {
585 if (isPPC64())
586 addRegG8RCOperands(Inst, N);
587 else
588 addRegGPRCOperands(Inst, N);
589 }
590
591 void addRegGxRCNoR0Operands(MCInst &Inst, unsigned N) const {
592 if (isPPC64())
593 addRegG8RCNoX0Operands(Inst, N);
594 else
595 addRegGPRCNoR0Operands(Inst, N);
596 }
597
598 void addRegF4RCOperands(MCInst &Inst, unsigned N) const {
599 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000600 Inst.addOperand(MCOperand::createReg(FRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000601 }
602
603 void addRegF8RCOperands(MCInst &Inst, unsigned N) const {
604 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000605 Inst.addOperand(MCOperand::createReg(FRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000606 }
607
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000608 void addRegVFRCOperands(MCInst &Inst, unsigned N) const {
609 assert(N == 1 && "Invalid number of operands!");
610 Inst.addOperand(MCOperand::createReg(VFRegs[getReg()]));
611 }
612
Ulrich Weigand640192d2013-05-03 19:49:39 +0000613 void addRegVRRCOperands(MCInst &Inst, unsigned N) const {
614 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000615 Inst.addOperand(MCOperand::createReg(VRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000616 }
617
Hal Finkel27774d92014-03-13 07:58:58 +0000618 void addRegVSRCOperands(MCInst &Inst, unsigned N) const {
619 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000620 Inst.addOperand(MCOperand::createReg(VSRegs[getVSReg()]));
Hal Finkel27774d92014-03-13 07:58:58 +0000621 }
622
Hal Finkel19be5062014-03-29 05:29:01 +0000623 void addRegVSFRCOperands(MCInst &Inst, unsigned N) const {
624 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000625 Inst.addOperand(MCOperand::createReg(VSFRegs[getVSReg()]));
Hal Finkel19be5062014-03-29 05:29:01 +0000626 }
627
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000628 void addRegVSSRCOperands(MCInst &Inst, unsigned N) const {
629 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000630 Inst.addOperand(MCOperand::createReg(VSSRegs[getVSReg()]));
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000631 }
632
Hal Finkelc93a9a22015-02-25 01:06:45 +0000633 void addRegQFRCOperands(MCInst &Inst, unsigned N) const {
634 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000635 Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
Hal Finkelc93a9a22015-02-25 01:06:45 +0000636 }
637
638 void addRegQSRCOperands(MCInst &Inst, unsigned N) const {
639 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000640 Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
Hal Finkelc93a9a22015-02-25 01:06:45 +0000641 }
642
643 void addRegQBRCOperands(MCInst &Inst, unsigned N) const {
644 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000645 Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
Hal Finkelc93a9a22015-02-25 01:06:45 +0000646 }
647
Ulrich Weigand640192d2013-05-03 19:49:39 +0000648 void addRegCRBITRCOperands(MCInst &Inst, unsigned N) const {
649 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000650 Inst.addOperand(MCOperand::createReg(CRBITRegs[getCRBit()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000651 }
652
653 void addRegCRRCOperands(MCInst &Inst, unsigned N) const {
654 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000655 Inst.addOperand(MCOperand::createReg(CRRegs[getCCReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000656 }
657
658 void addCRBitMaskOperands(MCInst &Inst, unsigned N) const {
659 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000660 Inst.addOperand(MCOperand::createReg(CRRegs[getCRBitMask()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000661 }
662
663 void addImmOperands(MCInst &Inst, unsigned N) const {
664 assert(N == 1 && "Invalid number of operands!");
665 if (Kind == Immediate)
Jim Grosbache9119e42015-05-13 18:37:00 +0000666 Inst.addOperand(MCOperand::createImm(getImm()));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000667 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000668 Inst.addOperand(MCOperand::createExpr(getExpr()));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000669 }
670
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000671 void addS16ImmOperands(MCInst &Inst, unsigned N) const {
672 assert(N == 1 && "Invalid number of operands!");
673 switch (Kind) {
674 case Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000675 Inst.addOperand(MCOperand::createImm(getImm()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000676 break;
677 case ContextImmediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000678 Inst.addOperand(MCOperand::createImm(getImmS16Context()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000679 break;
680 default:
Jim Grosbache9119e42015-05-13 18:37:00 +0000681 Inst.addOperand(MCOperand::createExpr(getExpr()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000682 break;
683 }
684 }
685
686 void addU16ImmOperands(MCInst &Inst, unsigned N) const {
687 assert(N == 1 && "Invalid number of operands!");
688 switch (Kind) {
689 case Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000690 Inst.addOperand(MCOperand::createImm(getImm()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000691 break;
692 case ContextImmediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000693 Inst.addOperand(MCOperand::createImm(getImmU16Context()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000694 break;
695 default:
Jim Grosbache9119e42015-05-13 18:37:00 +0000696 Inst.addOperand(MCOperand::createExpr(getExpr()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000697 break;
698 }
699 }
700
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000701 void addBranchTargetOperands(MCInst &Inst, unsigned N) const {
702 assert(N == 1 && "Invalid number of operands!");
703 if (Kind == Immediate)
Jim Grosbache9119e42015-05-13 18:37:00 +0000704 Inst.addOperand(MCOperand::createImm(getImm() / 4));
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000705 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000706 Inst.addOperand(MCOperand::createExpr(getExpr()));
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000707 }
708
Ulrich Weigand5b427592013-07-05 12:22:36 +0000709 void addTLSRegOperands(MCInst &Inst, unsigned N) const {
710 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000711 Inst.addOperand(MCOperand::createExpr(getTLSReg()));
Ulrich Weigand5b427592013-07-05 12:22:36 +0000712 }
713
Ulrich Weigand640192d2013-05-03 19:49:39 +0000714 StringRef getToken() const {
715 assert(Kind == Token && "Invalid access!");
716 return StringRef(Tok.Data, Tok.Length);
717 }
718
Craig Topper0d3fa922014-04-29 07:57:37 +0000719 void print(raw_ostream &OS) const override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000720
David Blaikie960ea3f2014-06-08 16:18:35 +0000721 static std::unique_ptr<PPCOperand> CreateToken(StringRef Str, SMLoc S,
722 bool IsPPC64) {
723 auto Op = make_unique<PPCOperand>(Token);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000724 Op->Tok.Data = Str.data();
725 Op->Tok.Length = Str.size();
726 Op->StartLoc = S;
727 Op->EndLoc = S;
728 Op->IsPPC64 = IsPPC64;
729 return Op;
730 }
731
David Blaikie960ea3f2014-06-08 16:18:35 +0000732 static std::unique_ptr<PPCOperand>
733 CreateTokenWithStringCopy(StringRef Str, SMLoc S, bool IsPPC64) {
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000734 // Allocate extra memory for the string and copy it.
David Blaikie960ea3f2014-06-08 16:18:35 +0000735 // FIXME: This is incorrect, Operands are owned by unique_ptr with a default
736 // deleter which will destroy them by simply using "delete", not correctly
737 // calling operator delete on this extra memory after calling the dtor
738 // explicitly.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000739 void *Mem = ::operator new(sizeof(PPCOperand) + Str.size());
David Blaikie960ea3f2014-06-08 16:18:35 +0000740 std::unique_ptr<PPCOperand> Op(new (Mem) PPCOperand(Token));
Benjamin Kramer769989c2014-08-15 11:05:45 +0000741 Op->Tok.Data = reinterpret_cast<const char *>(Op.get() + 1);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000742 Op->Tok.Length = Str.size();
Benjamin Kramer769989c2014-08-15 11:05:45 +0000743 std::memcpy(const_cast<char *>(Op->Tok.Data), Str.data(), Str.size());
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000744 Op->StartLoc = S;
745 Op->EndLoc = S;
746 Op->IsPPC64 = IsPPC64;
747 return Op;
748 }
749
David Blaikie960ea3f2014-06-08 16:18:35 +0000750 static std::unique_ptr<PPCOperand> CreateImm(int64_t Val, SMLoc S, SMLoc E,
751 bool IsPPC64) {
752 auto Op = make_unique<PPCOperand>(Immediate);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000753 Op->Imm.Val = Val;
754 Op->StartLoc = S;
755 Op->EndLoc = E;
756 Op->IsPPC64 = IsPPC64;
757 return Op;
758 }
759
David Blaikie960ea3f2014-06-08 16:18:35 +0000760 static std::unique_ptr<PPCOperand> CreateExpr(const MCExpr *Val, SMLoc S,
761 SMLoc E, bool IsPPC64) {
762 auto Op = make_unique<PPCOperand>(Expression);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000763 Op->Expr.Val = Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000764 Op->Expr.CRVal = EvaluateCRExpr(Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000765 Op->StartLoc = S;
766 Op->EndLoc = E;
767 Op->IsPPC64 = IsPPC64;
768 return Op;
769 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000770
David Blaikie960ea3f2014-06-08 16:18:35 +0000771 static std::unique_ptr<PPCOperand>
772 CreateTLSReg(const MCSymbolRefExpr *Sym, SMLoc S, SMLoc E, bool IsPPC64) {
773 auto Op = make_unique<PPCOperand>(TLSRegister);
Ulrich Weigand5b427592013-07-05 12:22:36 +0000774 Op->TLSReg.Sym = Sym;
775 Op->StartLoc = S;
776 Op->EndLoc = E;
777 Op->IsPPC64 = IsPPC64;
778 return Op;
779 }
780
David Blaikie960ea3f2014-06-08 16:18:35 +0000781 static std::unique_ptr<PPCOperand>
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000782 CreateContextImm(int64_t Val, SMLoc S, SMLoc E, bool IsPPC64) {
783 auto Op = make_unique<PPCOperand>(ContextImmediate);
784 Op->Imm.Val = Val;
785 Op->StartLoc = S;
786 Op->EndLoc = E;
787 Op->IsPPC64 = IsPPC64;
788 return Op;
789 }
790
791 static std::unique_ptr<PPCOperand>
David Blaikie960ea3f2014-06-08 16:18:35 +0000792 CreateFromMCExpr(const MCExpr *Val, SMLoc S, SMLoc E, bool IsPPC64) {
Ulrich Weigand5b427592013-07-05 12:22:36 +0000793 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Val))
794 return CreateImm(CE->getValue(), S, E, IsPPC64);
795
796 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(Val))
797 if (SRE->getKind() == MCSymbolRefExpr::VK_PPC_TLS)
798 return CreateTLSReg(SRE, S, E, IsPPC64);
799
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000800 if (const PPCMCExpr *TE = dyn_cast<PPCMCExpr>(Val)) {
801 int64_t Res;
Jim Grosbach13760bd2015-05-30 01:25:56 +0000802 if (TE->evaluateAsConstant(Res))
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000803 return CreateContextImm(Res, S, E, IsPPC64);
804 }
805
Ulrich Weigand5b427592013-07-05 12:22:36 +0000806 return CreateExpr(Val, S, E, IsPPC64);
807 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000808};
809
810} // end anonymous namespace.
811
812void PPCOperand::print(raw_ostream &OS) const {
813 switch (Kind) {
814 case Token:
815 OS << "'" << getToken() << "'";
816 break;
817 case Immediate:
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000818 case ContextImmediate:
Ulrich Weigand640192d2013-05-03 19:49:39 +0000819 OS << getImm();
820 break;
821 case Expression:
Rafael Espindolaf4a13652015-05-27 13:05:42 +0000822 OS << *getExpr();
Ulrich Weigand640192d2013-05-03 19:49:39 +0000823 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000824 case TLSRegister:
Rafael Espindolaf4a13652015-05-27 13:05:42 +0000825 OS << *getTLSReg();
Ulrich Weigand5b427592013-07-05 12:22:36 +0000826 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000827 }
828}
829
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000830static void
831addNegOperand(MCInst &Inst, MCOperand &Op, MCContext &Ctx) {
832 if (Op.isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +0000833 Inst.addOperand(MCOperand::createImm(-Op.getImm()));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000834 return;
835 }
836 const MCExpr *Expr = Op.getExpr();
837 if (const MCUnaryExpr *UnExpr = dyn_cast<MCUnaryExpr>(Expr)) {
838 if (UnExpr->getOpcode() == MCUnaryExpr::Minus) {
Jim Grosbache9119e42015-05-13 18:37:00 +0000839 Inst.addOperand(MCOperand::createExpr(UnExpr->getSubExpr()));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000840 return;
841 }
842 } else if (const MCBinaryExpr *BinExpr = dyn_cast<MCBinaryExpr>(Expr)) {
843 if (BinExpr->getOpcode() == MCBinaryExpr::Sub) {
Jim Grosbach13760bd2015-05-30 01:25:56 +0000844 const MCExpr *NE = MCBinaryExpr::createSub(BinExpr->getRHS(),
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000845 BinExpr->getLHS(), Ctx);
Jim Grosbache9119e42015-05-13 18:37:00 +0000846 Inst.addOperand(MCOperand::createExpr(NE));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000847 return;
848 }
849 }
Jim Grosbach13760bd2015-05-30 01:25:56 +0000850 Inst.addOperand(MCOperand::createExpr(MCUnaryExpr::createMinus(Expr, Ctx)));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000851}
852
David Blaikie960ea3f2014-06-08 16:18:35 +0000853void PPCAsmParser::ProcessInstruction(MCInst &Inst,
854 const OperandVector &Operands) {
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000855 int Opcode = Inst.getOpcode();
856 switch (Opcode) {
Hal Finkelfefcfff2015-04-23 22:47:57 +0000857 case PPC::DCBTx:
858 case PPC::DCBTT:
859 case PPC::DCBTSTx:
860 case PPC::DCBTSTT: {
861 MCInst TmpInst;
862 TmpInst.setOpcode((Opcode == PPC::DCBTx || Opcode == PPC::DCBTT) ?
863 PPC::DCBT : PPC::DCBTST);
Jim Grosbache9119e42015-05-13 18:37:00 +0000864 TmpInst.addOperand(MCOperand::createImm(
Hal Finkelfefcfff2015-04-23 22:47:57 +0000865 (Opcode == PPC::DCBTx || Opcode == PPC::DCBTSTx) ? 0 : 16));
866 TmpInst.addOperand(Inst.getOperand(0));
867 TmpInst.addOperand(Inst.getOperand(1));
868 Inst = TmpInst;
869 break;
870 }
871 case PPC::DCBTCT:
872 case PPC::DCBTDS: {
873 MCInst TmpInst;
874 TmpInst.setOpcode(PPC::DCBT);
875 TmpInst.addOperand(Inst.getOperand(2));
876 TmpInst.addOperand(Inst.getOperand(0));
877 TmpInst.addOperand(Inst.getOperand(1));
878 Inst = TmpInst;
879 break;
880 }
881 case PPC::DCBTSTCT:
882 case PPC::DCBTSTDS: {
883 MCInst TmpInst;
884 TmpInst.setOpcode(PPC::DCBTST);
885 TmpInst.addOperand(Inst.getOperand(2));
886 TmpInst.addOperand(Inst.getOperand(0));
887 TmpInst.addOperand(Inst.getOperand(1));
888 Inst = TmpInst;
889 break;
890 }
Hal Finkel277736e2016-09-02 23:41:54 +0000891 case PPC::DCBFx:
892 case PPC::DCBFL:
893 case PPC::DCBFLP: {
894 int L = 0;
895 if (Opcode == PPC::DCBFL)
896 L = 1;
897 else if (Opcode == PPC::DCBFLP)
898 L = 3;
899
900 MCInst TmpInst;
901 TmpInst.setOpcode(PPC::DCBF);
902 TmpInst.addOperand(MCOperand::createImm(L));
903 TmpInst.addOperand(Inst.getOperand(0));
904 TmpInst.addOperand(Inst.getOperand(1));
905 Inst = TmpInst;
906 break;
907 }
Ulrich Weigand6ca71572013-06-24 18:08:03 +0000908 case PPC::LAx: {
909 MCInst TmpInst;
910 TmpInst.setOpcode(PPC::LA);
911 TmpInst.addOperand(Inst.getOperand(0));
912 TmpInst.addOperand(Inst.getOperand(2));
913 TmpInst.addOperand(Inst.getOperand(1));
914 Inst = TmpInst;
915 break;
916 }
Ulrich Weigand4069e242013-06-25 13:16:48 +0000917 case PPC::SUBI: {
918 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000919 TmpInst.setOpcode(PPC::ADDI);
920 TmpInst.addOperand(Inst.getOperand(0));
921 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000922 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000923 Inst = TmpInst;
924 break;
925 }
926 case PPC::SUBIS: {
927 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000928 TmpInst.setOpcode(PPC::ADDIS);
929 TmpInst.addOperand(Inst.getOperand(0));
930 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000931 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000932 Inst = TmpInst;
933 break;
934 }
935 case PPC::SUBIC: {
936 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000937 TmpInst.setOpcode(PPC::ADDIC);
938 TmpInst.addOperand(Inst.getOperand(0));
939 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000940 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000941 Inst = TmpInst;
942 break;
943 }
944 case PPC::SUBICo: {
945 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000946 TmpInst.setOpcode(PPC::ADDICo);
947 TmpInst.addOperand(Inst.getOperand(0));
948 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000949 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000950 Inst = TmpInst;
951 break;
952 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000953 case PPC::EXTLWI:
954 case PPC::EXTLWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000955 MCInst TmpInst;
956 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000957 int64_t B = Inst.getOperand(3).getImm();
958 TmpInst.setOpcode(Opcode == PPC::EXTLWI? PPC::RLWINM : PPC::RLWINMo);
959 TmpInst.addOperand(Inst.getOperand(0));
960 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000961 TmpInst.addOperand(MCOperand::createImm(B));
962 TmpInst.addOperand(MCOperand::createImm(0));
963 TmpInst.addOperand(MCOperand::createImm(N - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000964 Inst = TmpInst;
965 break;
966 }
967 case PPC::EXTRWI:
968 case PPC::EXTRWIo: {
969 MCInst TmpInst;
970 int64_t N = Inst.getOperand(2).getImm();
971 int64_t B = Inst.getOperand(3).getImm();
972 TmpInst.setOpcode(Opcode == PPC::EXTRWI? PPC::RLWINM : PPC::RLWINMo);
973 TmpInst.addOperand(Inst.getOperand(0));
974 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000975 TmpInst.addOperand(MCOperand::createImm(B + N));
976 TmpInst.addOperand(MCOperand::createImm(32 - N));
977 TmpInst.addOperand(MCOperand::createImm(31));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000978 Inst = TmpInst;
979 break;
980 }
981 case PPC::INSLWI:
982 case PPC::INSLWIo: {
983 MCInst TmpInst;
984 int64_t N = Inst.getOperand(2).getImm();
985 int64_t B = Inst.getOperand(3).getImm();
986 TmpInst.setOpcode(Opcode == PPC::INSLWI? PPC::RLWIMI : PPC::RLWIMIo);
987 TmpInst.addOperand(Inst.getOperand(0));
988 TmpInst.addOperand(Inst.getOperand(0));
989 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000990 TmpInst.addOperand(MCOperand::createImm(32 - B));
991 TmpInst.addOperand(MCOperand::createImm(B));
992 TmpInst.addOperand(MCOperand::createImm((B + N) - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000993 Inst = TmpInst;
994 break;
995 }
996 case PPC::INSRWI:
997 case PPC::INSRWIo: {
998 MCInst TmpInst;
999 int64_t N = Inst.getOperand(2).getImm();
1000 int64_t B = Inst.getOperand(3).getImm();
1001 TmpInst.setOpcode(Opcode == PPC::INSRWI? PPC::RLWIMI : PPC::RLWIMIo);
1002 TmpInst.addOperand(Inst.getOperand(0));
1003 TmpInst.addOperand(Inst.getOperand(0));
1004 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001005 TmpInst.addOperand(MCOperand::createImm(32 - (B + N)));
1006 TmpInst.addOperand(MCOperand::createImm(B));
1007 TmpInst.addOperand(MCOperand::createImm((B + N) - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001008 Inst = TmpInst;
1009 break;
1010 }
1011 case PPC::ROTRWI:
1012 case PPC::ROTRWIo: {
1013 MCInst TmpInst;
1014 int64_t N = Inst.getOperand(2).getImm();
1015 TmpInst.setOpcode(Opcode == PPC::ROTRWI? PPC::RLWINM : PPC::RLWINMo);
1016 TmpInst.addOperand(Inst.getOperand(0));
1017 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001018 TmpInst.addOperand(MCOperand::createImm(32 - N));
1019 TmpInst.addOperand(MCOperand::createImm(0));
1020 TmpInst.addOperand(MCOperand::createImm(31));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001021 Inst = TmpInst;
1022 break;
1023 }
1024 case PPC::SLWI:
1025 case PPC::SLWIo: {
1026 MCInst TmpInst;
1027 int64_t N = Inst.getOperand(2).getImm();
1028 TmpInst.setOpcode(Opcode == PPC::SLWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001029 TmpInst.addOperand(Inst.getOperand(0));
1030 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001031 TmpInst.addOperand(MCOperand::createImm(N));
1032 TmpInst.addOperand(MCOperand::createImm(0));
1033 TmpInst.addOperand(MCOperand::createImm(31 - N));
Ulrich Weigandd8394902013-05-03 19:50:27 +00001034 Inst = TmpInst;
1035 break;
1036 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001037 case PPC::SRWI:
1038 case PPC::SRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +00001039 MCInst TmpInst;
1040 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001041 TmpInst.setOpcode(Opcode == PPC::SRWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001042 TmpInst.addOperand(Inst.getOperand(0));
1043 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001044 TmpInst.addOperand(MCOperand::createImm(32 - N));
1045 TmpInst.addOperand(MCOperand::createImm(N));
1046 TmpInst.addOperand(MCOperand::createImm(31));
Ulrich Weigandd8394902013-05-03 19:50:27 +00001047 Inst = TmpInst;
1048 break;
1049 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001050 case PPC::CLRRWI:
1051 case PPC::CLRRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +00001052 MCInst TmpInst;
1053 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001054 TmpInst.setOpcode(Opcode == PPC::CLRRWI? PPC::RLWINM : PPC::RLWINMo);
1055 TmpInst.addOperand(Inst.getOperand(0));
1056 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001057 TmpInst.addOperand(MCOperand::createImm(0));
1058 TmpInst.addOperand(MCOperand::createImm(0));
1059 TmpInst.addOperand(MCOperand::createImm(31 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001060 Inst = TmpInst;
1061 break;
1062 }
1063 case PPC::CLRLSLWI:
1064 case PPC::CLRLSLWIo: {
1065 MCInst TmpInst;
1066 int64_t B = Inst.getOperand(2).getImm();
1067 int64_t N = Inst.getOperand(3).getImm();
1068 TmpInst.setOpcode(Opcode == PPC::CLRLSLWI? PPC::RLWINM : PPC::RLWINMo);
1069 TmpInst.addOperand(Inst.getOperand(0));
1070 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001071 TmpInst.addOperand(MCOperand::createImm(N));
1072 TmpInst.addOperand(MCOperand::createImm(B - N));
1073 TmpInst.addOperand(MCOperand::createImm(31 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001074 Inst = TmpInst;
1075 break;
1076 }
1077 case PPC::EXTLDI:
1078 case PPC::EXTLDIo: {
1079 MCInst TmpInst;
1080 int64_t N = Inst.getOperand(2).getImm();
1081 int64_t B = Inst.getOperand(3).getImm();
1082 TmpInst.setOpcode(Opcode == PPC::EXTLDI? PPC::RLDICR : PPC::RLDICRo);
1083 TmpInst.addOperand(Inst.getOperand(0));
1084 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001085 TmpInst.addOperand(MCOperand::createImm(B));
1086 TmpInst.addOperand(MCOperand::createImm(N - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001087 Inst = TmpInst;
1088 break;
1089 }
1090 case PPC::EXTRDI:
1091 case PPC::EXTRDIo: {
1092 MCInst TmpInst;
1093 int64_t N = Inst.getOperand(2).getImm();
1094 int64_t B = Inst.getOperand(3).getImm();
1095 TmpInst.setOpcode(Opcode == PPC::EXTRDI? PPC::RLDICL : PPC::RLDICLo);
1096 TmpInst.addOperand(Inst.getOperand(0));
1097 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001098 TmpInst.addOperand(MCOperand::createImm(B + N));
1099 TmpInst.addOperand(MCOperand::createImm(64 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001100 Inst = TmpInst;
1101 break;
1102 }
1103 case PPC::INSRDI:
1104 case PPC::INSRDIo: {
1105 MCInst TmpInst;
1106 int64_t N = Inst.getOperand(2).getImm();
1107 int64_t B = Inst.getOperand(3).getImm();
1108 TmpInst.setOpcode(Opcode == PPC::INSRDI? PPC::RLDIMI : PPC::RLDIMIo);
1109 TmpInst.addOperand(Inst.getOperand(0));
1110 TmpInst.addOperand(Inst.getOperand(0));
1111 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001112 TmpInst.addOperand(MCOperand::createImm(64 - (B + N)));
1113 TmpInst.addOperand(MCOperand::createImm(B));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001114 Inst = TmpInst;
1115 break;
1116 }
1117 case PPC::ROTRDI:
1118 case PPC::ROTRDIo: {
1119 MCInst TmpInst;
1120 int64_t N = Inst.getOperand(2).getImm();
1121 TmpInst.setOpcode(Opcode == PPC::ROTRDI? PPC::RLDICL : PPC::RLDICLo);
1122 TmpInst.addOperand(Inst.getOperand(0));
1123 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001124 TmpInst.addOperand(MCOperand::createImm(64 - N));
1125 TmpInst.addOperand(MCOperand::createImm(0));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001126 Inst = TmpInst;
1127 break;
1128 }
1129 case PPC::SLDI:
1130 case PPC::SLDIo: {
1131 MCInst TmpInst;
1132 int64_t N = Inst.getOperand(2).getImm();
1133 TmpInst.setOpcode(Opcode == PPC::SLDI? PPC::RLDICR : PPC::RLDICRo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001134 TmpInst.addOperand(Inst.getOperand(0));
1135 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001136 TmpInst.addOperand(MCOperand::createImm(N));
1137 TmpInst.addOperand(MCOperand::createImm(63 - N));
Ulrich Weigandd8394902013-05-03 19:50:27 +00001138 Inst = TmpInst;
1139 break;
1140 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001141 case PPC::SRDI:
1142 case PPC::SRDIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +00001143 MCInst TmpInst;
1144 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001145 TmpInst.setOpcode(Opcode == PPC::SRDI? PPC::RLDICL : PPC::RLDICLo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001146 TmpInst.addOperand(Inst.getOperand(0));
1147 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001148 TmpInst.addOperand(MCOperand::createImm(64 - N));
1149 TmpInst.addOperand(MCOperand::createImm(N));
Ulrich Weigandd8394902013-05-03 19:50:27 +00001150 Inst = TmpInst;
1151 break;
1152 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001153 case PPC::CLRRDI:
1154 case PPC::CLRRDIo: {
1155 MCInst TmpInst;
1156 int64_t N = Inst.getOperand(2).getImm();
1157 TmpInst.setOpcode(Opcode == PPC::CLRRDI? PPC::RLDICR : PPC::RLDICRo);
1158 TmpInst.addOperand(Inst.getOperand(0));
1159 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001160 TmpInst.addOperand(MCOperand::createImm(0));
1161 TmpInst.addOperand(MCOperand::createImm(63 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001162 Inst = TmpInst;
1163 break;
1164 }
1165 case PPC::CLRLSLDI:
1166 case PPC::CLRLSLDIo: {
1167 MCInst TmpInst;
1168 int64_t B = Inst.getOperand(2).getImm();
1169 int64_t N = Inst.getOperand(3).getImm();
1170 TmpInst.setOpcode(Opcode == PPC::CLRLSLDI? PPC::RLDIC : PPC::RLDICo);
1171 TmpInst.addOperand(Inst.getOperand(0));
1172 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001173 TmpInst.addOperand(MCOperand::createImm(N));
1174 TmpInst.addOperand(MCOperand::createImm(B - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001175 Inst = TmpInst;
1176 break;
1177 }
Hal Finkel6e9110a2015-03-28 19:42:41 +00001178 case PPC::RLWINMbm:
1179 case PPC::RLWINMobm: {
1180 unsigned MB, ME;
1181 int64_t BM = Inst.getOperand(3).getImm();
1182 if (!isRunOfOnes(BM, MB, ME))
1183 break;
1184
1185 MCInst TmpInst;
1186 TmpInst.setOpcode(Opcode == PPC::RLWINMbm ? PPC::RLWINM : PPC::RLWINMo);
1187 TmpInst.addOperand(Inst.getOperand(0));
1188 TmpInst.addOperand(Inst.getOperand(1));
1189 TmpInst.addOperand(Inst.getOperand(2));
Jim Grosbache9119e42015-05-13 18:37:00 +00001190 TmpInst.addOperand(MCOperand::createImm(MB));
1191 TmpInst.addOperand(MCOperand::createImm(ME));
Hal Finkel6e9110a2015-03-28 19:42:41 +00001192 Inst = TmpInst;
1193 break;
1194 }
1195 case PPC::RLWIMIbm:
1196 case PPC::RLWIMIobm: {
1197 unsigned MB, ME;
1198 int64_t BM = Inst.getOperand(3).getImm();
1199 if (!isRunOfOnes(BM, MB, ME))
1200 break;
1201
1202 MCInst TmpInst;
1203 TmpInst.setOpcode(Opcode == PPC::RLWIMIbm ? PPC::RLWIMI : PPC::RLWIMIo);
1204 TmpInst.addOperand(Inst.getOperand(0));
1205 TmpInst.addOperand(Inst.getOperand(0)); // The tied operand.
1206 TmpInst.addOperand(Inst.getOperand(1));
1207 TmpInst.addOperand(Inst.getOperand(2));
Jim Grosbache9119e42015-05-13 18:37:00 +00001208 TmpInst.addOperand(MCOperand::createImm(MB));
1209 TmpInst.addOperand(MCOperand::createImm(ME));
Hal Finkel6e9110a2015-03-28 19:42:41 +00001210 Inst = TmpInst;
1211 break;
1212 }
1213 case PPC::RLWNMbm:
1214 case PPC::RLWNMobm: {
1215 unsigned MB, ME;
1216 int64_t BM = Inst.getOperand(3).getImm();
1217 if (!isRunOfOnes(BM, MB, ME))
1218 break;
1219
1220 MCInst TmpInst;
1221 TmpInst.setOpcode(Opcode == PPC::RLWNMbm ? PPC::RLWNM : PPC::RLWNMo);
1222 TmpInst.addOperand(Inst.getOperand(0));
1223 TmpInst.addOperand(Inst.getOperand(1));
1224 TmpInst.addOperand(Inst.getOperand(2));
Jim Grosbache9119e42015-05-13 18:37:00 +00001225 TmpInst.addOperand(MCOperand::createImm(MB));
1226 TmpInst.addOperand(MCOperand::createImm(ME));
Hal Finkel6e9110a2015-03-28 19:42:41 +00001227 Inst = TmpInst;
1228 break;
1229 }
Kit Barton4f79f962015-06-16 16:01:15 +00001230 case PPC::MFTB: {
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001231 if (getSTI().getFeatureBits()[PPC::FeatureMFTB]) {
Kit Barton4f79f962015-06-16 16:01:15 +00001232 assert(Inst.getNumOperands() == 2 && "Expecting two operands");
1233 Inst.setOpcode(PPC::MFSPR);
1234 }
1235 break;
1236 }
Chuang-Yu Chengeaf4b3d2016-04-06 01:46:45 +00001237 case PPC::CP_COPYx:
1238 case PPC::CP_COPY_FIRST: {
1239 MCInst TmpInst;
1240 TmpInst.setOpcode(PPC::CP_COPY);
1241 TmpInst.addOperand(Inst.getOperand(0));
1242 TmpInst.addOperand(Inst.getOperand(1));
1243 TmpInst.addOperand(MCOperand::createImm(Opcode == PPC::CP_COPYx ? 0 : 1));
1244
1245 Inst = TmpInst;
1246 break;
1247 }
1248 case PPC::CP_PASTEx :
1249 case PPC::CP_PASTE_LAST: {
1250 MCInst TmpInst;
1251 TmpInst.setOpcode(Opcode == PPC::CP_PASTEx ?
1252 PPC::CP_PASTE : PPC::CP_PASTEo);
1253 TmpInst.addOperand(Inst.getOperand(0));
1254 TmpInst.addOperand(Inst.getOperand(1));
1255 TmpInst.addOperand(MCOperand::createImm(Opcode == PPC::CP_PASTEx ? 0 : 1));
1256
1257 Inst = TmpInst;
1258 break;
1259 }
Ulrich Weigandd8394902013-05-03 19:50:27 +00001260 }
1261}
1262
David Blaikie960ea3f2014-06-08 16:18:35 +00001263bool PPCAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
1264 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00001265 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00001266 bool MatchingInlineAsm) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001267 MCInst Inst;
1268
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00001269 switch (MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm)) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001270 case Match_Success:
Ulrich Weigandd8394902013-05-03 19:50:27 +00001271 // Post-process instructions (typically extended mnemonics)
1272 ProcessInstruction(Inst, Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001273 Inst.setLoc(IDLoc);
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001274 Out.EmitInstruction(Inst, getSTI());
Ulrich Weigand640192d2013-05-03 19:49:39 +00001275 return false;
1276 case Match_MissingFeature:
1277 return Error(IDLoc, "instruction use requires an option to be enabled");
1278 case Match_MnemonicFail:
Craig Topper589ceee2015-01-03 08:16:34 +00001279 return Error(IDLoc, "unrecognized instruction mnemonic");
Ulrich Weigand640192d2013-05-03 19:49:39 +00001280 case Match_InvalidOperand: {
1281 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00001282 if (ErrorInfo != ~0ULL) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001283 if (ErrorInfo >= Operands.size())
1284 return Error(IDLoc, "too few operands for instruction");
1285
David Blaikie960ea3f2014-06-08 16:18:35 +00001286 ErrorLoc = ((PPCOperand &)*Operands[ErrorInfo]).getStartLoc();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001287 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
1288 }
1289
1290 return Error(ErrorLoc, "invalid operand for instruction");
1291 }
1292 }
1293
1294 llvm_unreachable("Implement any new match types added!");
1295}
1296
Nirav Daved6642c12016-12-05 14:11:03 +00001297bool PPCAsmParser::MatchRegisterName(unsigned &RegNo, int64_t &IntVal) {
1298 if (getParser().getTok().is(AsmToken::Identifier)) {
1299 StringRef Name = getParser().getTok().getString();
Ulrich Weigand509c2402013-05-06 11:16:57 +00001300 if (Name.equals_lower("lr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001301 RegNo = isPPC64()? PPC::LR8 : PPC::LR;
1302 IntVal = 8;
Ulrich Weigand509c2402013-05-06 11:16:57 +00001303 } else if (Name.equals_lower("ctr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001304 RegNo = isPPC64()? PPC::CTR8 : PPC::CTR;
1305 IntVal = 9;
Hal Finkel52727c62013-07-02 03:39:34 +00001306 } else if (Name.equals_lower("vrsave")) {
1307 RegNo = PPC::VRSAVE;
1308 IntVal = 256;
Rui Ueyama29d29102013-10-31 19:59:55 +00001309 } else if (Name.startswith_lower("r") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001310 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1311 RegNo = isPPC64()? XRegs[IntVal] : RRegs[IntVal];
Rui Ueyama29d29102013-10-31 19:59:55 +00001312 } else if (Name.startswith_lower("f") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001313 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1314 RegNo = FRegs[IntVal];
Hal Finkel4dc8fcc2015-04-23 23:16:22 +00001315 } else if (Name.startswith_lower("vs") &&
1316 !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 64) {
1317 RegNo = VSRegs[IntVal];
Rui Ueyama29d29102013-10-31 19:59:55 +00001318 } else if (Name.startswith_lower("v") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001319 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1320 RegNo = VRegs[IntVal];
Hal Finkel4dc8fcc2015-04-23 23:16:22 +00001321 } else if (Name.startswith_lower("q") &&
1322 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1323 RegNo = QFRegs[IntVal];
Rui Ueyama29d29102013-10-31 19:59:55 +00001324 } else if (Name.startswith_lower("cr") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001325 !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 8) {
1326 RegNo = CRRegs[IntVal];
Nirav Daved6642c12016-12-05 14:11:03 +00001327 } else
1328 return true;
1329 getParser().Lex();
1330 return false;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001331 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001332 return true;
1333}
1334
1335bool PPCAsmParser::
1336ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) {
Nirav Daved6642c12016-12-05 14:11:03 +00001337 const AsmToken &Tok = getParser().getTok();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001338 StartLoc = Tok.getLoc();
1339 EndLoc = Tok.getEndLoc();
1340 RegNo = 0;
1341 int64_t IntVal;
Nirav Daved6642c12016-12-05 14:11:03 +00001342 if (MatchRegisterName(RegNo, IntVal))
1343 return TokError("invalid register name");
1344 return false;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001345}
1346
NAKAMURA Takumi36c17ee2013-06-25 01:14:20 +00001347/// Extract \code @l/@ha \endcode modifier from expression. Recursively scan
Ulrich Weigande67c5652013-06-21 14:42:49 +00001348/// the expression and check for VK_PPC_LO/HI/HA
Ulrich Weigand96e65782013-06-20 16:23:52 +00001349/// symbol variants. If all symbols with modifier use the same
1350/// variant, return the corresponding PPCMCExpr::VariantKind,
1351/// and a modified expression using the default symbol variant.
1352/// Otherwise, return NULL.
1353const MCExpr *PPCAsmParser::
1354ExtractModifierFromExpr(const MCExpr *E,
1355 PPCMCExpr::VariantKind &Variant) {
1356 MCContext &Context = getParser().getContext();
1357 Variant = PPCMCExpr::VK_PPC_None;
1358
1359 switch (E->getKind()) {
1360 case MCExpr::Target:
1361 case MCExpr::Constant:
Craig Topper062a2ba2014-04-25 05:30:21 +00001362 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001363
1364 case MCExpr::SymbolRef: {
1365 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1366
1367 switch (SRE->getKind()) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001368 case MCSymbolRefExpr::VK_PPC_LO:
1369 Variant = PPCMCExpr::VK_PPC_LO;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001370 break;
Ulrich Weigande67c5652013-06-21 14:42:49 +00001371 case MCSymbolRefExpr::VK_PPC_HI:
1372 Variant = PPCMCExpr::VK_PPC_HI;
1373 break;
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001374 case MCSymbolRefExpr::VK_PPC_HA:
1375 Variant = PPCMCExpr::VK_PPC_HA;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001376 break;
Ulrich Weigande9126f52013-06-21 14:43:42 +00001377 case MCSymbolRefExpr::VK_PPC_HIGHER:
1378 Variant = PPCMCExpr::VK_PPC_HIGHER;
1379 break;
1380 case MCSymbolRefExpr::VK_PPC_HIGHERA:
1381 Variant = PPCMCExpr::VK_PPC_HIGHERA;
1382 break;
1383 case MCSymbolRefExpr::VK_PPC_HIGHEST:
1384 Variant = PPCMCExpr::VK_PPC_HIGHEST;
1385 break;
1386 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1387 Variant = PPCMCExpr::VK_PPC_HIGHESTA;
1388 break;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001389 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001390 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001391 }
1392
Jim Grosbach13760bd2015-05-30 01:25:56 +00001393 return MCSymbolRefExpr::create(&SRE->getSymbol(), Context);
Ulrich Weigand96e65782013-06-20 16:23:52 +00001394 }
1395
1396 case MCExpr::Unary: {
1397 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1398 const MCExpr *Sub = ExtractModifierFromExpr(UE->getSubExpr(), Variant);
1399 if (!Sub)
Craig Topper062a2ba2014-04-25 05:30:21 +00001400 return nullptr;
Jim Grosbach13760bd2015-05-30 01:25:56 +00001401 return MCUnaryExpr::create(UE->getOpcode(), Sub, Context);
Ulrich Weigand96e65782013-06-20 16:23:52 +00001402 }
1403
1404 case MCExpr::Binary: {
1405 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1406 PPCMCExpr::VariantKind LHSVariant, RHSVariant;
1407 const MCExpr *LHS = ExtractModifierFromExpr(BE->getLHS(), LHSVariant);
1408 const MCExpr *RHS = ExtractModifierFromExpr(BE->getRHS(), RHSVariant);
1409
1410 if (!LHS && !RHS)
Craig Topper062a2ba2014-04-25 05:30:21 +00001411 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001412
1413 if (!LHS) LHS = BE->getLHS();
1414 if (!RHS) RHS = BE->getRHS();
1415
1416 if (LHSVariant == PPCMCExpr::VK_PPC_None)
1417 Variant = RHSVariant;
1418 else if (RHSVariant == PPCMCExpr::VK_PPC_None)
1419 Variant = LHSVariant;
1420 else if (LHSVariant == RHSVariant)
1421 Variant = LHSVariant;
1422 else
Craig Topper062a2ba2014-04-25 05:30:21 +00001423 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001424
Jim Grosbach13760bd2015-05-30 01:25:56 +00001425 return MCBinaryExpr::create(BE->getOpcode(), LHS, RHS, Context);
Ulrich Weigand96e65782013-06-20 16:23:52 +00001426 }
1427 }
1428
1429 llvm_unreachable("Invalid expression kind!");
1430}
1431
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001432/// Find all VK_TLSGD/VK_TLSLD symbol references in expression and replace
1433/// them by VK_PPC_TLSGD/VK_PPC_TLSLD. This is necessary to avoid having
1434/// _GLOBAL_OFFSET_TABLE_ created via ELFObjectWriter::RelocNeedsGOT.
1435/// FIXME: This is a hack.
1436const MCExpr *PPCAsmParser::
1437FixupVariantKind(const MCExpr *E) {
1438 MCContext &Context = getParser().getContext();
1439
1440 switch (E->getKind()) {
1441 case MCExpr::Target:
1442 case MCExpr::Constant:
1443 return E;
1444
1445 case MCExpr::SymbolRef: {
1446 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1447 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
1448
1449 switch (SRE->getKind()) {
1450 case MCSymbolRefExpr::VK_TLSGD:
1451 Variant = MCSymbolRefExpr::VK_PPC_TLSGD;
1452 break;
1453 case MCSymbolRefExpr::VK_TLSLD:
1454 Variant = MCSymbolRefExpr::VK_PPC_TLSLD;
1455 break;
1456 default:
1457 return E;
1458 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00001459 return MCSymbolRefExpr::create(&SRE->getSymbol(), Variant, Context);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001460 }
1461
1462 case MCExpr::Unary: {
1463 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1464 const MCExpr *Sub = FixupVariantKind(UE->getSubExpr());
1465 if (Sub == UE->getSubExpr())
1466 return E;
Jim Grosbach13760bd2015-05-30 01:25:56 +00001467 return MCUnaryExpr::create(UE->getOpcode(), Sub, Context);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001468 }
1469
1470 case MCExpr::Binary: {
1471 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1472 const MCExpr *LHS = FixupVariantKind(BE->getLHS());
1473 const MCExpr *RHS = FixupVariantKind(BE->getRHS());
1474 if (LHS == BE->getLHS() && RHS == BE->getRHS())
1475 return E;
Jim Grosbach13760bd2015-05-30 01:25:56 +00001476 return MCBinaryExpr::create(BE->getOpcode(), LHS, RHS, Context);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001477 }
1478 }
1479
1480 llvm_unreachable("Invalid expression kind!");
1481}
1482
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001483/// ParseExpression. This differs from the default "parseExpression" in that
1484/// it handles modifiers.
Ulrich Weigand96e65782013-06-20 16:23:52 +00001485bool PPCAsmParser::
1486ParseExpression(const MCExpr *&EVal) {
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001487
1488 if (isDarwin())
1489 return ParseDarwinExpression(EVal);
1490
1491 // (ELF Platforms)
1492 // Handle \code @l/@ha \endcode
Ulrich Weigand96e65782013-06-20 16:23:52 +00001493 if (getParser().parseExpression(EVal))
1494 return true;
1495
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001496 EVal = FixupVariantKind(EVal);
1497
Ulrich Weigand96e65782013-06-20 16:23:52 +00001498 PPCMCExpr::VariantKind Variant;
1499 const MCExpr *E = ExtractModifierFromExpr(EVal, Variant);
1500 if (E)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001501 EVal = PPCMCExpr::create(Variant, E, false, getParser().getContext());
Ulrich Weigand96e65782013-06-20 16:23:52 +00001502
1503 return false;
1504}
1505
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001506/// ParseDarwinExpression. (MachO Platforms)
1507/// This differs from the default "parseExpression" in that it handles detection
1508/// of the \code hi16(), ha16() and lo16() \endcode modifiers. At present,
1509/// parseExpression() doesn't recognise the modifiers when in the Darwin/MachO
Eric Christopher87590fa2016-06-16 01:00:53 +00001510/// syntax form so it is done here. TODO: Determine if there is merit in
1511/// arranging for this to be done at a higher level.
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001512bool PPCAsmParser::
1513ParseDarwinExpression(const MCExpr *&EVal) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001514 MCAsmParser &Parser = getParser();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001515 PPCMCExpr::VariantKind Variant = PPCMCExpr::VK_PPC_None;
1516 switch (getLexer().getKind()) {
1517 default:
1518 break;
1519 case AsmToken::Identifier:
1520 // Compiler-generated Darwin identifiers begin with L,l,_ or "; thus
1521 // something starting with any other char should be part of the
1522 // asm syntax. If handwritten asm includes an identifier like lo16,
1523 // then all bets are off - but no-one would do that, right?
1524 StringRef poss = Parser.getTok().getString();
1525 if (poss.equals_lower("lo16")) {
1526 Variant = PPCMCExpr::VK_PPC_LO;
1527 } else if (poss.equals_lower("hi16")) {
1528 Variant = PPCMCExpr::VK_PPC_HI;
1529 } else if (poss.equals_lower("ha16")) {
1530 Variant = PPCMCExpr::VK_PPC_HA;
1531 }
1532 if (Variant != PPCMCExpr::VK_PPC_None) {
1533 Parser.Lex(); // Eat the xx16
1534 if (getLexer().isNot(AsmToken::LParen))
1535 return Error(Parser.getTok().getLoc(), "expected '('");
1536 Parser.Lex(); // Eat the '('
1537 }
1538 break;
1539 }
1540
1541 if (getParser().parseExpression(EVal))
1542 return true;
1543
1544 if (Variant != PPCMCExpr::VK_PPC_None) {
1545 if (getLexer().isNot(AsmToken::RParen))
1546 return Error(Parser.getTok().getLoc(), "expected ')'");
1547 Parser.Lex(); // Eat the ')'
Jim Grosbach13760bd2015-05-30 01:25:56 +00001548 EVal = PPCMCExpr::create(Variant, EVal, false, getParser().getContext());
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001549 }
1550 return false;
1551}
1552
1553/// ParseOperand
1554/// This handles registers in the form 'NN', '%rNN' for ELF platforms and
1555/// rNN for MachO.
David Blaikie960ea3f2014-06-08 16:18:35 +00001556bool PPCAsmParser::ParseOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001557 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001558 SMLoc S = Parser.getTok().getLoc();
1559 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
1560 const MCExpr *EVal;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001561
1562 // Attempt to parse the next token as an immediate
1563 switch (getLexer().getKind()) {
1564 // Special handling for register names. These are interpreted
1565 // as immediates corresponding to the register number.
1566 case AsmToken::Percent:
1567 Parser.Lex(); // Eat the '%'.
1568 unsigned RegNo;
1569 int64_t IntVal;
Nirav Daved6642c12016-12-05 14:11:03 +00001570 if (MatchRegisterName(RegNo, IntVal))
1571 return Error(S, "invalid register name");
1572
1573 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
1574 return false;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001575
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001576 case AsmToken::Identifier:
Ulrich Weigand640192d2013-05-03 19:49:39 +00001577 case AsmToken::LParen:
1578 case AsmToken::Plus:
1579 case AsmToken::Minus:
1580 case AsmToken::Integer:
Ulrich Weigand640192d2013-05-03 19:49:39 +00001581 case AsmToken::Dot:
1582 case AsmToken::Dollar:
Roman Divackya26f9a62014-03-12 19:25:57 +00001583 case AsmToken::Exclaim:
1584 case AsmToken::Tilde:
Nirav Daved6642c12016-12-05 14:11:03 +00001585 // Note that non-register-name identifiers from the compiler will begin
1586 // with '_', 'L'/'l' or '"'. Of course, handwritten asm could include
1587 // identifiers like r31foo - so we fall through in the event that parsing
1588 // a register name fails.
1589 if (isDarwin()) {
1590 unsigned RegNo;
1591 int64_t IntVal;
1592 if (!MatchRegisterName(RegNo, IntVal)) {
1593 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
1594 return false;
1595 }
1596 }
1597 // All other expressions
1598
Ulrich Weigand96e65782013-06-20 16:23:52 +00001599 if (!ParseExpression(EVal))
Ulrich Weigand640192d2013-05-03 19:49:39 +00001600 break;
Nirav Daved6642c12016-12-05 14:11:03 +00001601 // Fall-through
1602 LLVM_FALLTHROUGH;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001603 default:
1604 return Error(S, "unknown operand");
1605 }
1606
Ulrich Weigand640192d2013-05-03 19:49:39 +00001607 // Push the parsed operand into the list of operands
David Blaikie960ea3f2014-06-08 16:18:35 +00001608 Operands.push_back(PPCOperand::CreateFromMCExpr(EVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001609
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001610 // Check whether this is a TLS call expression
1611 bool TLSCall = false;
1612 if (const MCSymbolRefExpr *Ref = dyn_cast<MCSymbolRefExpr>(EVal))
1613 TLSCall = Ref->getSymbol().getName() == "__tls_get_addr";
1614
1615 if (TLSCall && getLexer().is(AsmToken::LParen)) {
1616 const MCExpr *TLSSym;
1617
1618 Parser.Lex(); // Eat the '('.
1619 S = Parser.getTok().getLoc();
1620 if (ParseExpression(TLSSym))
1621 return Error(S, "invalid TLS call expression");
1622 if (getLexer().isNot(AsmToken::RParen))
1623 return Error(Parser.getTok().getLoc(), "missing ')'");
1624 E = Parser.getTok().getLoc();
1625 Parser.Lex(); // Eat the ')'.
1626
David Blaikie960ea3f2014-06-08 16:18:35 +00001627 Operands.push_back(PPCOperand::CreateFromMCExpr(TLSSym, S, E, isPPC64()));
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001628 }
1629
1630 // Otherwise, check for D-form memory operands
1631 if (!TLSCall && getLexer().is(AsmToken::LParen)) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001632 Parser.Lex(); // Eat the '('.
1633 S = Parser.getTok().getLoc();
1634
1635 int64_t IntVal;
1636 switch (getLexer().getKind()) {
1637 case AsmToken::Percent:
1638 Parser.Lex(); // Eat the '%'.
1639 unsigned RegNo;
Nirav Daved6642c12016-12-05 14:11:03 +00001640 if (MatchRegisterName(RegNo, IntVal))
Ulrich Weigand640192d2013-05-03 19:49:39 +00001641 return Error(S, "invalid register name");
Ulrich Weigand640192d2013-05-03 19:49:39 +00001642 break;
1643
1644 case AsmToken::Integer:
Nirav Daved6642c12016-12-05 14:11:03 +00001645 if (isDarwin())
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001646 return Error(S, "unexpected integer value");
Nirav Daved6642c12016-12-05 14:11:03 +00001647 else if (getParser().parseAbsoluteExpression(IntVal) || IntVal < 0 ||
1648 IntVal > 31)
1649 return Error(S, "invalid register number");
Ulrich Weigand640192d2013-05-03 19:49:39 +00001650 break;
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001651 case AsmToken::Identifier:
1652 if (isDarwin()) {
1653 unsigned RegNo;
Nirav Daved6642c12016-12-05 14:11:03 +00001654 if (!MatchRegisterName(RegNo, IntVal)) {
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001655 break;
1656 }
1657 }
Justin Bognerb03fd122016-08-17 05:10:15 +00001658 LLVM_FALLTHROUGH;
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001659
Ulrich Weigand640192d2013-05-03 19:49:39 +00001660 default:
1661 return Error(S, "invalid memory operand");
1662 }
1663
Ulrich Weigand640192d2013-05-03 19:49:39 +00001664 E = Parser.getTok().getLoc();
Nirav Daved6642c12016-12-05 14:11:03 +00001665 if (parseToken(AsmToken::RParen, "missing ')'"))
1666 return true;
David Blaikie960ea3f2014-06-08 16:18:35 +00001667 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001668 }
1669
1670 return false;
1671}
1672
1673/// Parse an instruction mnemonic followed by its operands.
David Blaikie960ea3f2014-06-08 16:18:35 +00001674bool PPCAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
1675 SMLoc NameLoc, OperandVector &Operands) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001676 // The first operand is the token for the instruction name.
Ulrich Weigand86247b62013-06-24 16:52:04 +00001677 // If the next character is a '+' or '-', we need to add it to the
1678 // instruction name, to match what TableGen is doing.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001679 std::string NewOpcode;
Nirav Daved6642c12016-12-05 14:11:03 +00001680 if (parseOptionalToken(AsmToken::Plus)) {
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001681 NewOpcode = Name;
1682 NewOpcode += '+';
1683 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001684 }
Nirav Daved6642c12016-12-05 14:11:03 +00001685 if (parseOptionalToken(AsmToken::Minus)) {
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001686 NewOpcode = Name;
1687 NewOpcode += '-';
1688 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001689 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001690 // If the instruction ends in a '.', we need to create a separate
1691 // token for it, to match what TableGen is doing.
1692 size_t Dot = Name.find('.');
1693 StringRef Mnemonic = Name.slice(0, Dot);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001694 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1695 Operands.push_back(
1696 PPCOperand::CreateTokenWithStringCopy(Mnemonic, NameLoc, isPPC64()));
1697 else
1698 Operands.push_back(PPCOperand::CreateToken(Mnemonic, NameLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001699 if (Dot != StringRef::npos) {
1700 SMLoc DotLoc = SMLoc::getFromPointer(NameLoc.getPointer() + Dot);
1701 StringRef DotStr = Name.slice(Dot, StringRef::npos);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001702 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1703 Operands.push_back(
1704 PPCOperand::CreateTokenWithStringCopy(DotStr, DotLoc, isPPC64()));
1705 else
1706 Operands.push_back(PPCOperand::CreateToken(DotStr, DotLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001707 }
1708
1709 // If there are no more operands then finish
Nirav Daved6642c12016-12-05 14:11:03 +00001710 if (parseOptionalToken(AsmToken::EndOfStatement))
Ulrich Weigand640192d2013-05-03 19:49:39 +00001711 return false;
1712
1713 // Parse the first operand
1714 if (ParseOperand(Operands))
1715 return true;
1716
Nirav Daved6642c12016-12-05 14:11:03 +00001717 while (!parseOptionalToken(AsmToken::EndOfStatement)) {
1718 if (parseToken(AsmToken::Comma) || ParseOperand(Operands))
Ulrich Weigand640192d2013-05-03 19:49:39 +00001719 return true;
1720 }
1721
Hal Finkelfefcfff2015-04-23 22:47:57 +00001722 // We'll now deal with an unfortunate special case: the syntax for the dcbt
1723 // and dcbtst instructions differs for server vs. embedded cores.
1724 // The syntax for dcbt is:
1725 // dcbt ra, rb, th [server]
1726 // dcbt th, ra, rb [embedded]
1727 // where th can be omitted when it is 0. dcbtst is the same. We take the
1728 // server form to be the default, so swap the operands if we're parsing for
1729 // an embedded core (they'll be swapped again upon printing).
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001730 if (getSTI().getFeatureBits()[PPC::FeatureBookE] &&
Hal Finkelfefcfff2015-04-23 22:47:57 +00001731 Operands.size() == 4 &&
1732 (Name == "dcbt" || Name == "dcbtst")) {
1733 std::swap(Operands[1], Operands[3]);
1734 std::swap(Operands[2], Operands[1]);
1735 }
1736
Ulrich Weigand640192d2013-05-03 19:49:39 +00001737 return false;
1738}
1739
1740/// ParseDirective parses the PPC specific directives
1741bool PPCAsmParser::ParseDirective(AsmToken DirectiveID) {
1742 StringRef IDVal = DirectiveID.getIdentifier();
Nirav Daved6642c12016-12-05 14:11:03 +00001743 if (isDarwin()) {
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001744 if (IDVal == ".machine")
Nirav Daved6642c12016-12-05 14:11:03 +00001745 ParseDarwinDirectiveMachine(DirectiveID.getLoc());
1746 else
1747 return true;
1748 } else if (IDVal == ".word")
1749 ParseDirectiveWord(2, DirectiveID);
1750 else if (IDVal == ".llong")
1751 ParseDirectiveWord(8, DirectiveID);
1752 else if (IDVal == ".tc")
1753 ParseDirectiveTC(isPPC64() ? 8 : 4, DirectiveID);
1754 else if (IDVal == ".machine")
1755 ParseDirectiveMachine(DirectiveID.getLoc());
1756 else if (IDVal == ".abiversion")
1757 ParseDirectiveAbiVersion(DirectiveID.getLoc());
1758 else if (IDVal == ".localentry")
1759 ParseDirectiveLocalEntry(DirectiveID.getLoc());
1760 else
1761 return true;
1762 return false;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001763}
1764
1765/// ParseDirectiveWord
1766/// ::= .word [ expression (, expression)* ]
Nirav Daved6642c12016-12-05 14:11:03 +00001767bool PPCAsmParser::ParseDirectiveWord(unsigned Size, AsmToken ID) {
1768 auto parseOp = [&]() -> bool {
1769 const MCExpr *Value;
1770 SMLoc ExprLoc = getParser().getTok().getLoc();
1771 if (getParser().parseExpression(Value))
1772 return true;
1773 if (const auto *MCE = dyn_cast<MCConstantExpr>(Value)) {
1774 assert(Size <= 8 && "Invalid size");
1775 uint64_t IntValue = MCE->getValue();
1776 if (!isUIntN(8 * Size, IntValue) && !isIntN(8 * Size, IntValue))
1777 return Error(ExprLoc, "literal value out of range for '" +
1778 ID.getIdentifier() + "' directive");
1779 getStreamer().EmitIntValue(IntValue, Size);
1780 } else
1781 getStreamer().EmitValue(Value, Size, ExprLoc);
1782 return false;
1783 };
Ulrich Weigand640192d2013-05-03 19:49:39 +00001784
Nirav Daved6642c12016-12-05 14:11:03 +00001785 if (parseMany(parseOp))
1786 return addErrorSuffix(" in '" + ID.getIdentifier() + "' directive");
Ulrich Weigand640192d2013-05-03 19:49:39 +00001787 return false;
1788}
1789
1790/// ParseDirectiveTC
1791/// ::= .tc [ symbol (, expression)* ]
Nirav Daved6642c12016-12-05 14:11:03 +00001792bool PPCAsmParser::ParseDirectiveTC(unsigned Size, AsmToken ID) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001793 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001794 // Skip TC symbol, which is only used with XCOFF.
1795 while (getLexer().isNot(AsmToken::EndOfStatement)
1796 && getLexer().isNot(AsmToken::Comma))
1797 Parser.Lex();
Nirav Daved6642c12016-12-05 14:11:03 +00001798 if (parseToken(AsmToken::Comma))
1799 return addErrorSuffix(" in '.tc' directive");
Ulrich Weigand640192d2013-05-03 19:49:39 +00001800
1801 // Align to word size.
1802 getParser().getStreamer().EmitValueToAlignment(Size);
1803
1804 // Emit expressions.
Nirav Daved6642c12016-12-05 14:11:03 +00001805 return ParseDirectiveWord(Size, ID);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001806}
1807
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001808/// ParseDirectiveMachine (ELF platforms)
Ulrich Weigand55daa772013-07-09 10:00:34 +00001809/// ::= .machine [ cpu | "push" | "pop" ]
1810bool PPCAsmParser::ParseDirectiveMachine(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001811 MCAsmParser &Parser = getParser();
Nirav Daved6642c12016-12-05 14:11:03 +00001812 if (Parser.getTok().isNot(AsmToken::Identifier) &&
1813 Parser.getTok().isNot(AsmToken::String))
1814 return Error(L, "unexpected token in '.machine' directive");
Ulrich Weigand55daa772013-07-09 10:00:34 +00001815
1816 StringRef CPU = Parser.getTok().getIdentifier();
Ulrich Weigand55daa772013-07-09 10:00:34 +00001817
1818 // FIXME: Right now, the parser always allows any available
1819 // instruction, so the .machine directive is not useful.
1820 // Implement ".machine any" (by doing nothing) for the benefit
1821 // of existing assembler code. Likewise, we can then implement
1822 // ".machine push" and ".machine pop" as no-op.
Nirav Daved6642c12016-12-05 14:11:03 +00001823 if (CPU != "any" && CPU != "push" && CPU != "pop")
1824 return TokError("unrecognized machine type");
Ulrich Weigand55daa772013-07-09 10:00:34 +00001825
Nirav Daved6642c12016-12-05 14:11:03 +00001826 Parser.Lex();
1827
1828 if (parseToken(AsmToken::EndOfStatement))
1829 return addErrorSuffix(" in '.machine' directive");
1830
Rafael Espindola6b9ee9b2014-01-25 02:35:56 +00001831 PPCTargetStreamer &TStreamer =
1832 *static_cast<PPCTargetStreamer *>(
1833 getParser().getStreamer().getTargetStreamer());
1834 TStreamer.emitMachine(CPU);
Ulrich Weigand55daa772013-07-09 10:00:34 +00001835
1836 return false;
1837}
1838
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001839/// ParseDarwinDirectiveMachine (Mach-o platforms)
1840/// ::= .machine cpu-identifier
1841bool PPCAsmParser::ParseDarwinDirectiveMachine(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001842 MCAsmParser &Parser = getParser();
Nirav Daved6642c12016-12-05 14:11:03 +00001843 if (Parser.getTok().isNot(AsmToken::Identifier) &&
1844 Parser.getTok().isNot(AsmToken::String))
1845 return Error(L, "unexpected token in directive");
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001846
1847 StringRef CPU = Parser.getTok().getIdentifier();
1848 Parser.Lex();
1849
1850 // FIXME: this is only the 'default' set of cpu variants.
1851 // However we don't act on this information at present, this is simply
1852 // allowing parsing to proceed with minimal sanity checking.
Nirav Daved6642c12016-12-05 14:11:03 +00001853 if (check(CPU != "ppc7400" && CPU != "ppc" && CPU != "ppc64", L,
1854 "unrecognized cpu type") ||
1855 check(isPPC64() && (CPU == "ppc7400" || CPU == "ppc"), L,
1856 "wrong cpu type specified for 64bit") ||
1857 check(!isPPC64() && CPU == "ppc64", L,
1858 "wrong cpu type specified for 32bit") ||
1859 parseToken(AsmToken::EndOfStatement))
1860 return addErrorSuffix(" in '.machine' directive");
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001861 return false;
1862}
1863
Ulrich Weigand0daa5162014-07-20 22:56:57 +00001864/// ParseDirectiveAbiVersion
1865/// ::= .abiversion constant-expression
1866bool PPCAsmParser::ParseDirectiveAbiVersion(SMLoc L) {
1867 int64_t AbiVersion;
Nirav Daved6642c12016-12-05 14:11:03 +00001868 if (check(getParser().parseAbsoluteExpression(AbiVersion), L,
1869 "expected constant expression") ||
1870 parseToken(AsmToken::EndOfStatement))
1871 return addErrorSuffix(" in '.abiversion' directive");
Ulrich Weigand0daa5162014-07-20 22:56:57 +00001872
1873 PPCTargetStreamer &TStreamer =
1874 *static_cast<PPCTargetStreamer *>(
1875 getParser().getStreamer().getTargetStreamer());
1876 TStreamer.emitAbiVersion(AbiVersion);
1877
1878 return false;
1879}
1880
Ulrich Weigandbb686102014-07-20 23:06:03 +00001881/// ParseDirectiveLocalEntry
1882/// ::= .localentry symbol, expression
1883bool PPCAsmParser::ParseDirectiveLocalEntry(SMLoc L) {
1884 StringRef Name;
Nirav Daved6642c12016-12-05 14:11:03 +00001885 if (getParser().parseIdentifier(Name))
1886 return Error(L, "expected identifier in '.localentry' directive");
1887
Rafael Espindola95fb9b92015-06-02 20:38:46 +00001888 MCSymbolELF *Sym = cast<MCSymbolELF>(getContext().getOrCreateSymbol(Name));
Ulrich Weigandbb686102014-07-20 23:06:03 +00001889 const MCExpr *Expr;
Ulrich Weigandbb686102014-07-20 23:06:03 +00001890
Nirav Daved6642c12016-12-05 14:11:03 +00001891 if (parseToken(AsmToken::Comma) ||
1892 check(getParser().parseExpression(Expr), L, "expected expression") ||
1893 parseToken(AsmToken::EndOfStatement))
1894 return addErrorSuffix(" in '.localentry' directive");
Ulrich Weigandbb686102014-07-20 23:06:03 +00001895
1896 PPCTargetStreamer &TStreamer =
1897 *static_cast<PPCTargetStreamer *>(
1898 getParser().getStreamer().getTargetStreamer());
1899 TStreamer.emitLocalEntry(Sym, Expr);
1900
1901 return false;
1902}
1903
1904
1905
Ulrich Weigand640192d2013-05-03 19:49:39 +00001906/// Force static initialization.
1907extern "C" void LLVMInitializePowerPCAsmParser() {
Mehdi Aminif42454b2016-10-09 23:00:34 +00001908 RegisterMCAsmParser<PPCAsmParser> A(getThePPC32Target());
1909 RegisterMCAsmParser<PPCAsmParser> B(getThePPC64Target());
1910 RegisterMCAsmParser<PPCAsmParser> C(getThePPC64LETarget());
Ulrich Weigand640192d2013-05-03 19:49:39 +00001911}
1912
1913#define GET_REGISTER_MATCHER
1914#define GET_MATCHER_IMPLEMENTATION
1915#include "PPCGenAsmMatcher.inc"
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001916
1917// Define this matcher function after the auto-generated include so we
1918// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +00001919unsigned PPCAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001920 unsigned Kind) {
1921 // If the kind is a token for a literal immediate, check if our asm
1922 // operand matches. This is for InstAliases which have a fixed-value
1923 // immediate in the syntax.
1924 int64_t ImmVal;
1925 switch (Kind) {
1926 case MCK_0: ImmVal = 0; break;
1927 case MCK_1: ImmVal = 1; break;
Roman Divacky62cb6352013-09-12 17:50:54 +00001928 case MCK_2: ImmVal = 2; break;
1929 case MCK_3: ImmVal = 3; break;
Joerg Sonnenbergerdda8e782014-07-30 09:24:37 +00001930 case MCK_4: ImmVal = 4; break;
1931 case MCK_5: ImmVal = 5; break;
1932 case MCK_6: ImmVal = 6; break;
1933 case MCK_7: ImmVal = 7; break;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001934 default: return Match_InvalidOperand;
1935 }
1936
David Blaikie960ea3f2014-06-08 16:18:35 +00001937 PPCOperand &Op = static_cast<PPCOperand &>(AsmOp);
1938 if (Op.isImm() && Op.getImm() == ImmVal)
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001939 return Match_Success;
1940
1941 return Match_InvalidOperand;
1942}
1943
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001944const MCExpr *
1945PPCAsmParser::applyModifierToExpr(const MCExpr *E,
1946 MCSymbolRefExpr::VariantKind Variant,
1947 MCContext &Ctx) {
1948 switch (Variant) {
1949 case MCSymbolRefExpr::VK_PPC_LO:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001950 return PPCMCExpr::create(PPCMCExpr::VK_PPC_LO, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001951 case MCSymbolRefExpr::VK_PPC_HI:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001952 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HI, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001953 case MCSymbolRefExpr::VK_PPC_HA:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001954 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HA, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001955 case MCSymbolRefExpr::VK_PPC_HIGHER:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001956 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHER, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001957 case MCSymbolRefExpr::VK_PPC_HIGHERA:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001958 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHERA, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001959 case MCSymbolRefExpr::VK_PPC_HIGHEST:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001960 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHEST, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001961 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001962 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHESTA, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001963 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001964 return nullptr;
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001965 }
1966}