blob: d8b03c6aab483aadf1c420347b6ba84cea8de761 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstrInfo.td - AMDGPU DAG nodes --------------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains DAG node defintions for the AMDGPU target.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// AMDGPU DAG Profiles
16//===----------------------------------------------------------------------===//
17
18def AMDGPUDTIntTernaryOp : SDTypeProfile<1, 3, [
19 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisInt<3>
20]>;
21
Matt Arsenaulta0050b02014-06-19 01:19:19 +000022def AMDGPUTrigPreOp : SDTypeProfile<1, 2,
23 [SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]
24>;
25
Matt Arsenault2e7cc482014-08-15 17:30:25 +000026def AMDGPULdExpOp : SDTypeProfile<1, 2,
27 [SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]
28>;
29
Matt Arsenault4831ce52015-01-06 23:00:37 +000030def AMDGPUFPClassOp : SDTypeProfile<1, 2,
31 [SDTCisInt<0>, SDTCisFP<1>, SDTCisInt<2>]
32>;
33
Matt Arsenault1f17c662017-02-22 00:27:34 +000034def AMDGPUFPPackOp : SDTypeProfile<1, 2,
35 [SDTCisFP<1>, SDTCisSameAs<1, 2>]
36>;
37
Matt Arsenaulta0050b02014-06-19 01:19:19 +000038def AMDGPUDivScaleOp : SDTypeProfile<2, 3,
39 [SDTCisFP<0>, SDTCisInt<1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisSameAs<0, 4>]
40>;
41
Matt Arsenault1bc9d952015-02-14 04:22:00 +000042// float, float, float, vcc
43def AMDGPUFmasOp : SDTypeProfile<1, 4,
44 [SDTCisFP<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisInt<4>]
45>;
46
Matt Arsenault03006fd2016-07-19 16:27:56 +000047def AMDGPUKillSDT : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
48
Matt Arsenaultc5b641a2017-03-17 20:41:45 +000049def AMDGPUIfOp : SDTypeProfile<1, 2,
50 [SDTCisVT<0, i64>, SDTCisVT<1, i1>, SDTCisVT<2, OtherVT>]
51>;
52
53def AMDGPUElseOp : SDTypeProfile<1, 2,
54 [SDTCisVT<0, i64>, SDTCisVT<1, i64>, SDTCisVT<2, OtherVT>]
55>;
56
57def AMDGPULoopOp : SDTypeProfile<0, 2,
58 [SDTCisVT<0, i64>, SDTCisVT<1, OtherVT>]
59>;
60
61def AMDGPUBreakOp : SDTypeProfile<1, 1,
62 [SDTCisVT<0, i64>, SDTCisVT<1, i64>]
63>;
64
65def AMDGPUIfBreakOp : SDTypeProfile<1, 2,
66 [SDTCisVT<0, i64>, SDTCisVT<1, i1>, SDTCisVT<2, i64>]
67>;
68
69def AMDGPUElseBreakOp : SDTypeProfile<1, 2,
70 [SDTCisVT<0, i64>, SDTCisVT<1, i64>, SDTCisVT<2, i64>]
71>;
72
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +000073def AMDGPUAddeSubeOp : SDTypeProfile<2, 3,
74 [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisVT<0, i32>, SDTCisVT<1, i1>, SDTCisVT<4, i1>]
75>;
76
Matt Arsenault71bcbd42017-08-11 20:42:08 +000077def SDT_AMDGPUTCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>]>;
78
Tom Stellard75aadc22012-12-11 21:25:42 +000079//===----------------------------------------------------------------------===//
80// AMDGPU DAG Nodes
81//
82
Matt Arsenaultc5b641a2017-03-17 20:41:45 +000083def AMDGPUif : SDNode<"AMDGPUISD::IF", AMDGPUIfOp, [SDNPHasChain]>;
84def AMDGPUelse : SDNode<"AMDGPUISD::ELSE", AMDGPUElseOp, [SDNPHasChain]>;
85def AMDGPUloop : SDNode<"AMDGPUISD::LOOP", AMDGPULoopOp, [SDNPHasChain]>;
86
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +000087def callseq_start : SDNode<"ISD::CALLSEQ_START",
88 SDCallSeqStart<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>,
89 [SDNPHasChain, SDNPOutGlue]
90>;
91
92def callseq_end : SDNode<"ISD::CALLSEQ_END",
93 SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>,
94 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]
95>;
96
97def AMDGPUcall : SDNode<"AMDGPUISD::CALL",
98 SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>,
99 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
100 SDNPVariadic]
101>;
102
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000103def AMDGPUtc_return: SDNode<"AMDGPUISD::TC_RETURN", SDT_AMDGPUTCRET,
104 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]
105>;
106
Matt Arsenault3e025382017-04-24 17:49:13 +0000107def AMDGPUtrap : SDNode<"AMDGPUISD::TRAP",
108 SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>,
109 [SDNPHasChain, SDNPVariadic, SDNPSideEffect, SDNPInGlue]
110>;
111
Jan Veselyfbcb7542016-05-13 20:39:18 +0000112def AMDGPUconstdata_ptr : SDNode<
113 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 1, [SDTCisVT<0, iPTR>,
114 SDTCisVT<0, iPTR>]>
115>;
116
Tom Stellard75aadc22012-12-11 21:25:42 +0000117// This argument to this node is a dword address.
118def AMDGPUdwordaddr : SDNode<"AMDGPUISD::DWORDADDR", SDTIntUnaryOp>;
119
Jan Veselyf1705042017-01-20 21:24:26 +0000120// Force dependencies for vector trunc stores
121def R600dummy_chain : SDNode<"AMDGPUISD::DUMMY_CHAIN", SDTNone, [SDNPHasChain]>;
122
Matt Arsenaultad14ce82014-07-19 18:44:39 +0000123def AMDGPUcos : SDNode<"AMDGPUISD::COS_HW", SDTFPUnaryOp>;
124def AMDGPUsin : SDNode<"AMDGPUISD::SIN_HW", SDTFPUnaryOp>;
125
Tom Stellard75aadc22012-12-11 21:25:42 +0000126// out = a - floor(a)
127def AMDGPUfract : SDNode<"AMDGPUISD::FRACT", SDTFPUnaryOp>;
128
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000129// out = 1.0 / a
130def AMDGPUrcp : SDNode<"AMDGPUISD::RCP", SDTFPUnaryOp>;
131
132// out = 1.0 / sqrt(a)
133def AMDGPUrsq : SDNode<"AMDGPUISD::RSQ", SDTFPUnaryOp>;
134
Matt Arsenault257d48d2014-06-24 22:13:39 +0000135// out = 1.0 / sqrt(a)
Matt Arsenault32fc5272016-07-26 16:45:45 +0000136def AMDGPUrcp_legacy : SDNode<"AMDGPUISD::RCP_LEGACY", SDTFPUnaryOp>;
Matt Arsenault257d48d2014-06-24 22:13:39 +0000137def AMDGPUrsq_legacy : SDNode<"AMDGPUISD::RSQ_LEGACY", SDTFPUnaryOp>;
138
139// out = 1.0 / sqrt(a) result clamped to +/- max_float.
Matt Arsenault79963e82016-02-13 01:03:00 +0000140def AMDGPUrsq_clamp : SDNode<"AMDGPUISD::RSQ_CLAMP", SDTFPUnaryOp>;
Matt Arsenault257d48d2014-06-24 22:13:39 +0000141
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000142def AMDGPUldexp : SDNode<"AMDGPUISD::LDEXP", AMDGPULdExpOp>;
143
Matt Arsenault1f17c662017-02-22 00:27:34 +0000144def AMDGPUpkrtz_f16_f32 : SDNode<"AMDGPUISD::CVT_PKRTZ_F16_F32", AMDGPUFPPackOp>;
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000145def AMDGPUfp_to_f16 : SDNode<"AMDGPUISD::FP_TO_FP16" , SDTFPToIntOp>;
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000146def AMDGPUfp16_zext : SDNode<"AMDGPUISD::FP16_ZEXT" , SDTFPToIntOp>;
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000147
Matt Arsenault1f17c662017-02-22 00:27:34 +0000148
Matt Arsenault4831ce52015-01-06 23:00:37 +0000149def AMDGPUfp_class : SDNode<"AMDGPUISD::FP_CLASS", AMDGPUFPClassOp>;
150
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000151// out = max(a, b) a and b are floats, where a nan comparison fails.
152// This is not commutative because this gives the second operand:
153// x < nan ? x : nan -> nan
154// nan < x ? nan : x -> x
155def AMDGPUfmax_legacy : SDNode<"AMDGPUISD::FMAX_LEGACY", SDTFPBinOp,
Matt Arsenault145d5712014-12-12 02:30:33 +0000156 []
Tom Stellard75aadc22012-12-11 21:25:42 +0000157>;
158
Matt Arsenault32fc5272016-07-26 16:45:45 +0000159def AMDGPUfmul_legacy : SDNode<"AMDGPUISD::FMUL_LEGACY", SDTFPBinOp,
160 [SDNPCommutative, SDNPAssociative]
161>;
162
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000163def AMDGPUclamp : SDNode<"AMDGPUISD::CLAMP", SDTFPUnaryOp>;
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000164
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000165// out = min(a, b) a and b are floats, where a nan comparison fails.
166def AMDGPUfmin_legacy : SDNode<"AMDGPUISD::FMIN_LEGACY", SDTFPBinOp,
Matt Arsenault145d5712014-12-12 02:30:33 +0000167 []
Tom Stellard75aadc22012-12-11 21:25:42 +0000168>;
169
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000170// FIXME: TableGen doesn't like commutative instructions with more
171// than 2 operands.
172// out = max(a, b, c) a, b and c are floats
173def AMDGPUfmax3 : SDNode<"AMDGPUISD::FMAX3", SDTFPTernaryOp,
174 [/*SDNPCommutative, SDNPAssociative*/]
175>;
176
177// out = max(a, b, c) a, b, and c are signed ints
178def AMDGPUsmax3 : SDNode<"AMDGPUISD::SMAX3", AMDGPUDTIntTernaryOp,
179 [/*SDNPCommutative, SDNPAssociative*/]
180>;
181
182// out = max(a, b, c) a, b and c are unsigned ints
183def AMDGPUumax3 : SDNode<"AMDGPUISD::UMAX3", AMDGPUDTIntTernaryOp,
184 [/*SDNPCommutative, SDNPAssociative*/]
185>;
186
187// out = min(a, b, c) a, b and c are floats
188def AMDGPUfmin3 : SDNode<"AMDGPUISD::FMIN3", SDTFPTernaryOp,
189 [/*SDNPCommutative, SDNPAssociative*/]
190>;
191
192// out = min(a, b, c) a, b and c are signed ints
193def AMDGPUsmin3 : SDNode<"AMDGPUISD::SMIN3", AMDGPUDTIntTernaryOp,
194 [/*SDNPCommutative, SDNPAssociative*/]
195>;
196
197// out = min(a, b) a and b are unsigned ints
198def AMDGPUumin3 : SDNode<"AMDGPUISD::UMIN3", AMDGPUDTIntTernaryOp,
199 [/*SDNPCommutative, SDNPAssociative*/]
200>;
Matt Arsenault364a6742014-06-11 17:50:44 +0000201
Jan Vesely808fff52015-04-30 17:15:56 +0000202// out = (src0 + src1 > 0xFFFFFFFF) ? 1 : 0
203def AMDGPUcarry : SDNode<"AMDGPUISD::CARRY", SDTIntBinOp, []>;
204
205// out = (src1 > src0) ? 1 : 0
206def AMDGPUborrow : SDNode<"AMDGPUISD::BORROW", SDTIntBinOp, []>;
207
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000208// TODO: remove AMDGPUadde/AMDGPUsube when ADDCARRY/SUBCARRY get their own
209// nodes in TargetSelectionDAG.td.
210def AMDGPUadde : SDNode<"ISD::ADDCARRY", AMDGPUAddeSubeOp, []>;
211
212def AMDGPUsube : SDNode<"ISD::SUBCARRY", AMDGPUAddeSubeOp, []>;
213
Wei Ding07e03712016-07-28 16:42:13 +0000214def AMDGPUSetCCOp : SDTypeProfile<1, 3, [ // setcc
215 SDTCisVT<0, i64>, SDTCisSameAs<1, 2>, SDTCisVT<3, OtherVT>
216]>;
217
218def AMDGPUsetcc : SDNode<"AMDGPUISD::SETCC", AMDGPUSetCCOp>;
Jan Vesely808fff52015-04-30 17:15:56 +0000219
Tom Stellard8485fa02016-12-07 02:42:15 +0000220def AMDGPUSetRegOp : SDTypeProfile<0, 2, [
221 SDTCisInt<0>, SDTCisInt<1>
222]>;
223
224def AMDGPUsetreg : SDNode<"AMDGPUISD::SETREG", AMDGPUSetRegOp, [
225 SDNPHasChain, SDNPSideEffect, SDNPOptInGlue, SDNPOutGlue]>;
226
227def AMDGPUfma : SDNode<"AMDGPUISD::FMA_W_CHAIN", SDTFPTernaryOp, [
228 SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
229
230def AMDGPUmul : SDNode<"AMDGPUISD::FMUL_W_CHAIN", SDTFPBinOp, [
231 SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
232
Matt Arsenault364a6742014-06-11 17:50:44 +0000233def AMDGPUcvt_f32_ubyte0 : SDNode<"AMDGPUISD::CVT_F32_UBYTE0",
234 SDTIntToFPOp, []>;
235def AMDGPUcvt_f32_ubyte1 : SDNode<"AMDGPUISD::CVT_F32_UBYTE1",
236 SDTIntToFPOp, []>;
237def AMDGPUcvt_f32_ubyte2 : SDNode<"AMDGPUISD::CVT_F32_UBYTE2",
238 SDTIntToFPOp, []>;
239def AMDGPUcvt_f32_ubyte3 : SDNode<"AMDGPUISD::CVT_F32_UBYTE3",
240 SDTIntToFPOp, []>;
241
242
Tom Stellard75aadc22012-12-11 21:25:42 +0000243// urecip - This operation is a helper for integer division, it returns the
244// result of 1 / a as a fractional unsigned integer.
245// out = (2^32 / a) + e
246// e is rounding error
247def AMDGPUurecip : SDNode<"AMDGPUISD::URECIP", SDTIntUnaryOp>;
248
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000249// Special case divide preop and flags.
250def AMDGPUdiv_scale : SDNode<"AMDGPUISD::DIV_SCALE", AMDGPUDivScaleOp>;
251
252// Special case divide FMA with scale and flags (src0 = Quotient,
253// src1 = Denominator, src2 = Numerator).
Matt Arsenault1bc9d952015-02-14 04:22:00 +0000254def AMDGPUdiv_fmas : SDNode<"AMDGPUISD::DIV_FMAS", AMDGPUFmasOp>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000255
256// Single or double precision division fixup.
257// Special case divide fixup and flags(src0 = Quotient, src1 =
258// Denominator, src2 = Numerator).
259def AMDGPUdiv_fixup : SDNode<"AMDGPUISD::DIV_FIXUP", SDTFPTernaryOp>;
260
Wei Ding4d3d4ca2017-02-24 23:00:29 +0000261def AMDGPUfmad_ftz : SDNode<"AMDGPUISD::FMAD_FTZ", SDTFPTernaryOp>;
262
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000263// Look Up 2.0 / pi src0 with segment select src1[4:0]
264def AMDGPUtrig_preop : SDNode<"AMDGPUISD::TRIG_PREOP", AMDGPUTrigPreOp>;
265
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000266def AMDGPUregister_load : SDNode<"AMDGPUISD::REGISTER_LOAD",
267 SDTypeProfile<1, 2, [SDTCisPtrTy<1>, SDTCisInt<2>]>,
268 [SDNPHasChain, SDNPMayLoad]>;
269
270def AMDGPUregister_store : SDNode<"AMDGPUISD::REGISTER_STORE",
271 SDTypeProfile<0, 3, [SDTCisPtrTy<1>, SDTCisInt<2>]>,
272 [SDNPHasChain, SDNPMayStore]>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000273
Tom Stellardf3d166a2013-08-26 15:05:49 +0000274// MSKOR instructions are atomic memory instructions used mainly for storing
275// 8-bit and 16-bit values. The definition is:
276//
277// MSKOR(dst, mask, src) MEM[dst] = ((MEM[dst] & ~mask) | src)
278//
279// src0: vec4(src, 0, 0, mask)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000280// src1: dst - rat offset (aka pointer) in dwords
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000281def AMDGPUstore_mskor : SDNode<"AMDGPUISD::STORE_MSKOR",
282 SDTypeProfile<0, 2, []>,
283 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Tom Stellard4d566b22013-11-27 21:23:20 +0000284
Tom Stellard354a43c2016-04-01 18:27:37 +0000285def AMDGPUatomic_cmp_swap : SDNode<"AMDGPUISD::ATOMIC_CMP_SWAP",
286 SDTypeProfile<1, 2, [SDTCisPtrTy<1>, SDTCisVec<2>]>,
287 [SDNPHasChain, SDNPMayStore, SDNPMayLoad,
288 SDNPMemOperand]>;
289
Tom Stellard4d566b22013-11-27 21:23:20 +0000290def AMDGPUround : SDNode<"ISD::FROUND",
291 SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisSameAs<0,1>]>>;
Matt Arsenaultfae02982014-03-17 18:58:11 +0000292
293def AMDGPUbfe_u32 : SDNode<"AMDGPUISD::BFE_U32", AMDGPUDTIntTernaryOp>;
294def AMDGPUbfe_i32 : SDNode<"AMDGPUISD::BFE_I32", AMDGPUDTIntTernaryOp>;
Matt Arsenaultb3458362014-03-31 18:21:13 +0000295def AMDGPUbfi : SDNode<"AMDGPUISD::BFI", AMDGPUDTIntTernaryOp>;
296def AMDGPUbfm : SDNode<"AMDGPUISD::BFM", SDTIntBinOp>;
Matt Arsenaultfae02982014-03-17 18:58:11 +0000297
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000298def AMDGPUffbh_u32 : SDNode<"AMDGPUISD::FFBH_U32", SDTIntUnaryOp>;
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000299def AMDGPUffbh_i32 : SDNode<"AMDGPUISD::FFBH_I32", SDTIntUnaryOp>;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000300
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000301// Signed and unsigned 24-bit multiply. The highest 8-bits are ignore
302// when performing the mulitply. The result is a 32-bit value.
Tom Stellard50122a52014-04-07 19:45:41 +0000303def AMDGPUmul_u24 : SDNode<"AMDGPUISD::MUL_U24", SDTIntBinOp,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000304 [SDNPCommutative, SDNPAssociative]
Tom Stellard50122a52014-04-07 19:45:41 +0000305>;
306def AMDGPUmul_i24 : SDNode<"AMDGPUISD::MUL_I24", SDTIntBinOp,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000307 [SDNPCommutative, SDNPAssociative]
308>;
309
310def AMDGPUmulhi_u24 : SDNode<"AMDGPUISD::MULHI_U24", SDTIntBinOp,
311 [SDNPCommutative, SDNPAssociative]
312>;
313def AMDGPUmulhi_i24 : SDNode<"AMDGPUISD::MULHI_I24", SDTIntBinOp,
314 [SDNPCommutative, SDNPAssociative]
Tom Stellard50122a52014-04-07 19:45:41 +0000315>;
Matt Arsenaulteb260202014-05-22 18:00:15 +0000316
317def AMDGPUmad_u24 : SDNode<"AMDGPUISD::MAD_U24", AMDGPUDTIntTernaryOp,
318 []
319>;
320def AMDGPUmad_i24 : SDNode<"AMDGPUISD::MAD_I24", AMDGPUDTIntTernaryOp,
321 []
322>;
Tom Stellardbc5b5372014-06-13 16:38:59 +0000323
Matt Arsenaultf639c322016-01-28 20:53:42 +0000324def AMDGPUsmed3 : SDNode<"AMDGPUISD::SMED3", AMDGPUDTIntTernaryOp,
325 []
326>;
327
328def AMDGPUumed3 : SDNode<"AMDGPUISD::UMED3", AMDGPUDTIntTernaryOp,
329 []
330>;
331
332def AMDGPUfmed3 : SDNode<"AMDGPUISD::FMED3", SDTFPTernaryOp, []>;
333
Marek Olsak2d825902017-04-28 20:21:58 +0000334def AMDGPUinit_exec : SDNode<"AMDGPUISD::INIT_EXEC",
335 SDTypeProfile<0, 1, [SDTCisInt<0>]>,
336 [SDNPHasChain, SDNPInGlue]>;
337
338def AMDGPUinit_exec_from_input : SDNode<"AMDGPUISD::INIT_EXEC_FROM_INPUT",
339 SDTypeProfile<0, 2,
340 [SDTCisInt<0>, SDTCisInt<1>]>,
341 [SDNPHasChain, SDNPInGlue]>;
342
Tom Stellardfc92e772015-05-12 14:18:14 +0000343def AMDGPUsendmsg : SDNode<"AMDGPUISD::SENDMSG",
344 SDTypeProfile<0, 1, [SDTCisInt<0>]>,
345 [SDNPHasChain, SDNPInGlue]>;
346
Jan Veselyd48445d2017-01-04 18:06:55 +0000347def AMDGPUsendmsghalt : SDNode<"AMDGPUISD::SENDMSGHALT",
348 SDTypeProfile<0, 1, [SDTCisInt<0>]>,
349 [SDNPHasChain, SDNPInGlue]>;
350
Tom Stellard2a9d9472015-05-12 15:00:46 +0000351def AMDGPUinterp_mov : SDNode<"AMDGPUISD::INTERP_MOV",
352 SDTypeProfile<1, 3, [SDTCisFP<0>]>,
353 [SDNPInGlue]>;
354
355def AMDGPUinterp_p1 : SDNode<"AMDGPUISD::INTERP_P1",
356 SDTypeProfile<1, 3, [SDTCisFP<0>]>,
357 [SDNPInGlue, SDNPOutGlue]>;
358
359def AMDGPUinterp_p2 : SDNode<"AMDGPUISD::INTERP_P2",
360 SDTypeProfile<1, 4, [SDTCisFP<0>]>,
361 [SDNPInGlue]>;
362
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000363
Matt Arsenault03006fd2016-07-19 16:27:56 +0000364def AMDGPUkill : SDNode<"AMDGPUISD::KILL", AMDGPUKillSDT,
365 [SDNPHasChain, SDNPSideEffect]>;
366
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000367// SI+ export
368def AMDGPUExportOp : SDTypeProfile<0, 8, [
Matt Arsenault4165efd2017-01-17 07:26:53 +0000369 SDTCisInt<0>, // i8 tgt
370 SDTCisInt<1>, // i8 en
371 // i32 or f32 src0
372 SDTCisSameAs<3, 2>, // f32 src1
373 SDTCisSameAs<4, 2>, // f32 src2
374 SDTCisSameAs<5, 2>, // f32 src3
375 SDTCisInt<6>, // i1 compr
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000376 // skip done
Matt Arsenault4165efd2017-01-17 07:26:53 +0000377 SDTCisInt<1> // i1 vm
378
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000379]>;
380
381def AMDGPUexport: SDNode<"AMDGPUISD::EXPORT", AMDGPUExportOp,
382 [SDNPHasChain, SDNPMayStore]>;
383
384def AMDGPUexport_done: SDNode<"AMDGPUISD::EXPORT_DONE", AMDGPUExportOp,
385 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
386
387
388def R600ExportOp : SDTypeProfile<0, 7, [SDTCisFP<0>, SDTCisInt<1>]>;
389
390def R600_EXPORT: SDNode<"AMDGPUISD::R600_EXPORT", R600ExportOp,
391 [SDNPHasChain, SDNPSideEffect]>;
392
Tom Stellardbc5b5372014-06-13 16:38:59 +0000393//===----------------------------------------------------------------------===//
394// Flow Control Profile Types
395//===----------------------------------------------------------------------===//
396// Branch instruction where second and third are basic blocks
397def SDTIL_BRCond : SDTypeProfile<0, 2, [
398 SDTCisVT<0, OtherVT>
399 ]>;
400
401//===----------------------------------------------------------------------===//
402// Flow Control DAG Nodes
403//===----------------------------------------------------------------------===//
404def IL_brcond : SDNode<"AMDGPUISD::BRANCH_COND", SDTIL_BRCond, [SDNPHasChain]>;
405
406//===----------------------------------------------------------------------===//
407// Call/Return DAG Nodes
408//===----------------------------------------------------------------------===//
Matt Arsenault9babdf42016-06-22 20:15:28 +0000409def AMDGPUendpgm : SDNode<"AMDGPUISD::ENDPGM", SDTNone,
410 [SDNPHasChain, SDNPOptInGlue]>;
411
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000412def AMDGPUreturn_to_epilog : SDNode<"AMDGPUISD::RETURN_TO_EPILOG", SDTNone,
Marek Olsak8a0f3352016-01-13 17:23:04 +0000413 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000414
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000415def AMDGPUret_flag : SDNode<"AMDGPUISD::RET_FLAG", SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000416 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]
417>;