blob: 2bd70a96c432261f4a4cd1ca94dbed6ba3305011 [file] [log] [blame]
Chris Lattner74f4ca72009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner5159bbaf2009-09-20 07:41:30 +000015#include "X86AsmPrinter.h"
NAKAMURA Takumi1db59952014-06-25 12:41:52 +000016#include "X86RegisterInfo.h"
Craig Topperb25fda92012-03-17 18:46:09 +000017#include "InstPrinter/X86ATTInstPrinter.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000018#include "MCTargetDesc/X86BaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/ADT/SmallString.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000020#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner05f40392009-09-16 06:25:03 +000021#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000022#include "llvm/CodeGen/StackMaps.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000023#include "llvm/IR/DataLayout.h"
24#include "llvm/IR/GlobalValue.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000025#include "llvm/IR/Mangler.h"
Evan Cheng1705ab02011-07-14 23:50:31 +000026#include "llvm/MC/MCAsmInfo.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000027#include "llvm/MC/MCContext.h"
28#include "llvm/MC/MCExpr.h"
29#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000030#include "llvm/MC/MCInstBuilder.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000031#include "llvm/MC/MCStreamer.h"
Chris Lattnere397df72010-03-12 19:42:40 +000032#include "llvm/MC/MCSymbol.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000033using namespace llvm;
34
Craig Topper2a3f7752012-10-16 06:01:50 +000035namespace {
36
37/// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst.
38class X86MCInstLower {
39 MCContext &Ctx;
Craig Topper2a3f7752012-10-16 06:01:50 +000040 const MachineFunction &MF;
41 const TargetMachine &TM;
42 const MCAsmInfo &MAI;
43 X86AsmPrinter &AsmPrinter;
44public:
Rafael Espindola38c2e652013-10-29 16:11:22 +000045 X86MCInstLower(const MachineFunction &MF, X86AsmPrinter &asmprinter);
Craig Topper2a3f7752012-10-16 06:01:50 +000046
47 void Lower(const MachineInstr *MI, MCInst &OutMI) const;
48
49 MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const;
50 MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const;
51
52private:
53 MachineModuleInfoMachO &getMachOMMI() const;
Rafael Espindola38c2e652013-10-29 16:11:22 +000054 Mangler *getMang() const {
55 return AsmPrinter.Mang;
56 }
Craig Topper2a3f7752012-10-16 06:01:50 +000057};
58
59} // end anonymous namespace
60
Rafael Espindola38c2e652013-10-29 16:11:22 +000061X86MCInstLower::X86MCInstLower(const MachineFunction &mf,
Chris Lattnerb3f608b2010-07-22 21:10:04 +000062 X86AsmPrinter &asmprinter)
Rafael Espindola38c2e652013-10-29 16:11:22 +000063: Ctx(mf.getContext()), MF(mf), TM(mf.getTarget()),
Chris Lattner41ff5d42010-07-20 22:45:33 +000064 MAI(*TM.getMCAsmInfo()), AsmPrinter(asmprinter) {}
Chris Lattner31722082009-09-12 20:34:57 +000065
Chris Lattner05f40392009-09-16 06:25:03 +000066MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner7fbdd7c2010-07-20 22:26:07 +000067 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattner05f40392009-09-16 06:25:03 +000068}
69
Chris Lattner31722082009-09-12 20:34:57 +000070
Chris Lattnerd9d71862010-02-08 23:03:41 +000071/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
72/// operand to an MCSymbol.
Chris Lattner31722082009-09-12 20:34:57 +000073MCSymbol *X86MCInstLower::
Chris Lattnerd9d71862010-02-08 23:03:41 +000074GetSymbolFromOperand(const MachineOperand &MO) const {
Rafael Espindola58873562014-01-03 19:21:54 +000075 const DataLayout *DL = TM.getDataLayout();
Michael Liao6f720612012-10-17 02:22:27 +000076 assert((MO.isGlobal() || MO.isSymbol() || MO.isMBB()) && "Isn't a symbol reference");
Chris Lattnerd9d71862010-02-08 23:03:41 +000077
Chris Lattner35ed98a2009-09-11 05:58:44 +000078 SmallString<128> Name;
Rafael Espindolad5bd5a42013-11-28 20:12:44 +000079 StringRef Suffix;
80
81 switch (MO.getTargetFlags()) {
82 case X86II::MO_DLLIMPORT:
83 // Handle dllimport linkage.
84 Name += "__imp_";
85 break;
86 case X86II::MO_DARWIN_STUB:
87 Suffix = "$stub";
88 break;
89 case X86II::MO_DARWIN_NONLAZY:
90 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
91 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
92 Suffix = "$non_lazy_ptr";
93 break;
94 }
Chad Rosier24c19d22012-08-01 18:39:17 +000095
Rafael Espindola01d19d022013-12-05 05:19:12 +000096 if (!Suffix.empty())
Rafael Espindola58873562014-01-03 19:21:54 +000097 Name += DL->getPrivateGlobalPrefix();
Rafael Espindola01d19d022013-12-05 05:19:12 +000098
99 unsigned PrefixLen = Name.size();
100
Michael Liao6f720612012-10-17 02:22:27 +0000101 if (MO.isGlobal()) {
Chris Lattnere397df72010-03-12 19:42:40 +0000102 const GlobalValue *GV = MO.getGlobal();
Rafael Espindoladaeafb42014-02-19 17:23:20 +0000103 AsmPrinter.getNameWithPrefix(Name, GV);
Michael Liao6f720612012-10-17 02:22:27 +0000104 } else if (MO.isSymbol()) {
Rafael Espindola3e3a3f12013-11-28 08:59:52 +0000105 getMang()->getNameWithPrefix(Name, MO.getSymbolName());
Michael Liao6f720612012-10-17 02:22:27 +0000106 } else if (MO.isMBB()) {
107 Name += MO.getMBB()->getSymbol()->getName();
Chris Lattner17ec6b12009-09-20 06:45:52 +0000108 }
Rafael Espindola01d19d022013-12-05 05:19:12 +0000109 unsigned OrigLen = Name.size() - PrefixLen;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000110
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000111 Name += Suffix;
Rafael Espindola01d19d022013-12-05 05:19:12 +0000112 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name);
113
114 StringRef OrigName = StringRef(Name).substr(PrefixLen, OrigLen);
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000115
Chris Lattnerd9d71862010-02-08 23:03:41 +0000116 // If the target flags on the operand changes the name of the symbol, do that
117 // before we return the symbol.
Chris Lattner74f4ca72009-09-02 17:35:12 +0000118 switch (MO.getTargetFlags()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000119 default: break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000120 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner446d5892009-09-11 06:59:18 +0000121 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000122 MachineModuleInfoImpl::StubValueTy &StubSym =
123 getMachOMMI().getGVStubEntry(Sym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000124 if (!StubSym.getPointer()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000125 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000126 StubSym =
127 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000128 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000129 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000130 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000131 break;
Chris Lattner446d5892009-09-11 06:59:18 +0000132 }
Chris Lattner19a9f422009-09-11 07:03:20 +0000133 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000134 MachineModuleInfoImpl::StubValueTy &StubSym =
135 getMachOMMI().getHiddenGVStubEntry(Sym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000136 if (!StubSym.getPointer()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000137 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000138 StubSym =
139 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000140 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000141 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000142 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000143 break;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000144 }
145 case X86II::MO_DARWIN_STUB: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000146 MachineModuleInfoImpl::StubValueTy &StubSym =
147 getMachOMMI().getFnStubEntry(Sym);
148 if (StubSym.getPointer())
Chris Lattnerd9d71862010-02-08 23:03:41 +0000149 return Sym;
Chad Rosier24c19d22012-08-01 18:39:17 +0000150
Chris Lattnerd9d71862010-02-08 23:03:41 +0000151 if (MO.isGlobal()) {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000152 StubSym =
153 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000154 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000155 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000156 } else {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000157 StubSym =
158 MachineModuleInfoImpl::
Rafael Espindola01d19d022013-12-05 05:19:12 +0000159 StubValueTy(Ctx.GetOrCreateSymbol(OrigName), false);
Chris Lattner446d5892009-09-11 06:59:18 +0000160 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000161 break;
Chris Lattner9a7edd62009-09-11 06:36:33 +0000162 }
Chris Lattnerc5a95c52009-09-09 00:10:14 +0000163 }
Chris Lattnerd9d71862010-02-08 23:03:41 +0000164
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000165 return Sym;
Chris Lattner74f4ca72009-09-02 17:35:12 +0000166}
167
Chris Lattner31722082009-09-12 20:34:57 +0000168MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
169 MCSymbol *Sym) const {
Chris Lattnerc7b00732009-09-03 07:30:56 +0000170 // FIXME: We would like an efficient form for this, so we don't have to do a
171 // lot of extra uniquing.
Craig Topper062a2ba2014-04-25 05:30:21 +0000172 const MCExpr *Expr = nullptr;
Daniel Dunbar55992562010-03-15 23:51:06 +0000173 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chad Rosier24c19d22012-08-01 18:39:17 +0000174
Chris Lattner6370d562009-09-03 04:56:20 +0000175 switch (MO.getTargetFlags()) {
Chris Lattner954b9cd2009-09-03 05:06:07 +0000176 default: llvm_unreachable("Unknown target flag on GV operand");
177 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner954b9cd2009-09-03 05:06:07 +0000178 // These affect the name of the symbol, not any suffix.
179 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000180 case X86II::MO_DLLIMPORT:
181 case X86II::MO_DARWIN_STUB:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000182 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000183
Eric Christopherb0e1a452010-06-03 04:07:48 +0000184 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
185 case X86II::MO_TLVP_PIC_BASE:
Chris Lattner769aedd2010-07-14 23:04:59 +0000186 Expr = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
187 // Subtract the pic base.
188 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner7077efe2010-11-14 22:48:15 +0000189 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(),
Chris Lattner769aedd2010-07-14 23:04:59 +0000190 Ctx),
191 Ctx);
192 break;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000193 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000194 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000195 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
196 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000197 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
198 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
199 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000200 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000201 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborgf9d0e442012-05-11 10:11:01 +0000202 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000203 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
204 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
205 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
206 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000207 case X86II::MO_PIC_BASE_OFFSET:
208 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
209 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Chris Lattner99777dd2010-02-08 22:52:47 +0000210 Expr = MCSymbolRefExpr::Create(Sym, Ctx);
Chris Lattner954b9cd2009-09-03 05:06:07 +0000211 // Subtract the pic base.
Chad Rosier24c19d22012-08-01 18:39:17 +0000212 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner7077efe2010-11-14 22:48:15 +0000213 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000214 Ctx);
Chris Lattner2366d952010-07-20 22:30:53 +0000215 if (MO.isJTI() && MAI.hasSetDirective()) {
Evan Chengd0d8e332010-04-12 23:07:17 +0000216 // If .set directive is supported, use it to reduce the number of
217 // relocations the assembler will generate for differences between
218 // local labels. This is only safe when the symbols are in the same
219 // section so we are restricting it to jumptable references.
220 MCSymbol *Label = Ctx.CreateTempSymbol();
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000221 AsmPrinter.OutStreamer.EmitAssignment(Label, Expr);
Evan Chengd0d8e332010-04-12 23:07:17 +0000222 Expr = MCSymbolRefExpr::Create(Label, Ctx);
223 }
Chris Lattner954b9cd2009-09-03 05:06:07 +0000224 break;
Chris Lattnerc7b00732009-09-03 07:30:56 +0000225 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000226
Craig Topper062a2ba2014-04-25 05:30:21 +0000227 if (!Expr)
Daniel Dunbar55992562010-03-15 23:51:06 +0000228 Expr = MCSymbolRefExpr::Create(Sym, RefKind, Ctx);
Chad Rosier24c19d22012-08-01 18:39:17 +0000229
Michael Liao6f720612012-10-17 02:22:27 +0000230 if (!MO.isJTI() && !MO.isMBB() && MO.getOffset())
Chris Lattner31722082009-09-12 20:34:57 +0000231 Expr = MCBinaryExpr::CreateAdd(Expr,
232 MCConstantExpr::Create(MO.getOffset(), Ctx),
233 Ctx);
Chris Lattner5daf6192009-09-03 04:44:53 +0000234 return MCOperand::CreateExpr(Expr);
235}
236
Chris Lattner482c5df2009-09-11 04:28:13 +0000237
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000238/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
239/// a short fixed-register form.
240static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
241 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000242 assert(Inst.getOperand(0).isReg() &&
243 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000244 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
245 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
246 Inst.getNumOperands() == 2) && "Unexpected instruction!");
247
248 // Check whether the destination register can be fixed.
249 unsigned Reg = Inst.getOperand(0).getReg();
250 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
251 return;
252
253 // If so, rewrite the instruction.
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000254 MCOperand Saved = Inst.getOperand(ImmOp);
255 Inst = MCInst();
256 Inst.setOpcode(Opcode);
257 Inst.addOperand(Saved);
258}
259
Benjamin Kramer068a2252013-07-12 18:06:44 +0000260/// \brief If a movsx instruction has a shorter encoding for the used register
261/// simplify the instruction to use it instead.
262static void SimplifyMOVSX(MCInst &Inst) {
263 unsigned NewOpcode = 0;
264 unsigned Op0 = Inst.getOperand(0).getReg(), Op1 = Inst.getOperand(1).getReg();
265 switch (Inst.getOpcode()) {
266 default:
267 llvm_unreachable("Unexpected instruction!");
268 case X86::MOVSX16rr8: // movsbw %al, %ax --> cbtw
269 if (Op0 == X86::AX && Op1 == X86::AL)
270 NewOpcode = X86::CBW;
271 break;
272 case X86::MOVSX32rr16: // movswl %ax, %eax --> cwtl
273 if (Op0 == X86::EAX && Op1 == X86::AX)
274 NewOpcode = X86::CWDE;
275 break;
276 case X86::MOVSX64rr32: // movslq %eax, %rax --> cltq
277 if (Op0 == X86::RAX && Op1 == X86::EAX)
278 NewOpcode = X86::CDQE;
279 break;
280 }
281
282 if (NewOpcode != 0) {
283 Inst = MCInst();
284 Inst.setOpcode(NewOpcode);
285 }
286}
287
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000288/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman51ec7452010-08-16 21:03:32 +0000289static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
290 unsigned Opcode) {
291 // Don't make these simplifications in 64-bit mode; other assemblers don't
292 // perform them because they make the code larger.
293 if (Printer.getSubtarget().is64Bit())
294 return;
295
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000296 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
297 unsigned AddrBase = IsStore;
298 unsigned RegOp = IsStore ? 0 : 5;
299 unsigned AddrOp = AddrBase + 3;
300 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000301 Inst.getOperand(AddrBase + X86::AddrBaseReg).isReg() &&
302 Inst.getOperand(AddrBase + X86::AddrScaleAmt).isImm() &&
303 Inst.getOperand(AddrBase + X86::AddrIndexReg).isReg() &&
304 Inst.getOperand(AddrBase + X86::AddrSegmentReg).isReg() &&
305 (Inst.getOperand(AddrOp).isExpr() ||
306 Inst.getOperand(AddrOp).isImm()) &&
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000307 "Unexpected instruction!");
308
309 // Check whether the destination register can be fixed.
310 unsigned Reg = Inst.getOperand(RegOp).getReg();
311 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
312 return;
313
314 // Check whether this is an absolute address.
Chad Rosier24c19d22012-08-01 18:39:17 +0000315 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
Eric Christopher29b58af2010-06-17 00:51:48 +0000316 // to do this here.
317 bool Absolute = true;
318 if (Inst.getOperand(AddrOp).isExpr()) {
319 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
320 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
321 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
322 Absolute = false;
323 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000324
Eric Christopher29b58af2010-06-17 00:51:48 +0000325 if (Absolute &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000326 (Inst.getOperand(AddrBase + X86::AddrBaseReg).getReg() != 0 ||
327 Inst.getOperand(AddrBase + X86::AddrScaleAmt).getImm() != 1 ||
328 Inst.getOperand(AddrBase + X86::AddrIndexReg).getReg() != 0))
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000329 return;
330
331 // If so, rewrite the instruction.
332 MCOperand Saved = Inst.getOperand(AddrOp);
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000333 MCOperand Seg = Inst.getOperand(AddrBase + X86::AddrSegmentReg);
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000334 Inst = MCInst();
335 Inst.setOpcode(Opcode);
336 Inst.addOperand(Saved);
Craig Toppera9d2c672014-01-16 07:57:45 +0000337 Inst.addOperand(Seg);
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000338}
Chris Lattner31722082009-09-12 20:34:57 +0000339
David Woodhouse79dd5052014-01-08 12:58:07 +0000340static unsigned getRetOpcode(const X86Subtarget &Subtarget)
341{
342 return Subtarget.is64Bit() ? X86::RETQ : X86::RETL;
343}
344
Chris Lattner31722082009-09-12 20:34:57 +0000345void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
346 OutMI.setOpcode(MI->getOpcode());
Chad Rosier24c19d22012-08-01 18:39:17 +0000347
Chris Lattner31722082009-09-12 20:34:57 +0000348 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
349 const MachineOperand &MO = MI->getOperand(i);
Chad Rosier24c19d22012-08-01 18:39:17 +0000350
Chris Lattner31722082009-09-12 20:34:57 +0000351 MCOperand MCOp;
352 switch (MO.getType()) {
353 default:
354 MI->dump();
355 llvm_unreachable("unknown operand type");
356 case MachineOperand::MO_Register:
Chris Lattner0b4a59f2009-10-19 23:35:57 +0000357 // Ignore all implicit register operands.
358 if (MO.isImplicit()) continue;
Chris Lattner31722082009-09-12 20:34:57 +0000359 MCOp = MCOperand::CreateReg(MO.getReg());
360 break;
361 case MachineOperand::MO_Immediate:
362 MCOp = MCOperand::CreateImm(MO.getImm());
363 break;
364 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner31722082009-09-12 20:34:57 +0000365 case MachineOperand::MO_GlobalAddress:
Chris Lattner31722082009-09-12 20:34:57 +0000366 case MachineOperand::MO_ExternalSymbol:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000367 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner31722082009-09-12 20:34:57 +0000368 break;
369 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000370 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
Chris Lattner31722082009-09-12 20:34:57 +0000371 break;
372 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000373 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
Chris Lattner31722082009-09-12 20:34:57 +0000374 break;
Dan Gohmanf7c42992009-10-30 01:28:02 +0000375 case MachineOperand::MO_BlockAddress:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000376 MCOp = LowerSymbolOperand(MO,
377 AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
Dan Gohmanf7c42992009-10-30 01:28:02 +0000378 break;
Jakob Stoklund Olesenf1fb1d22012-01-18 23:52:19 +0000379 case MachineOperand::MO_RegisterMask:
380 // Ignore call clobbers.
381 continue;
Chris Lattner31722082009-09-12 20:34:57 +0000382 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000383
Chris Lattner31722082009-09-12 20:34:57 +0000384 OutMI.addOperand(MCOp);
385 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000386
Chris Lattner31722082009-09-12 20:34:57 +0000387 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner626656a2010-10-08 03:54:52 +0000388ReSimplify:
Chris Lattner31722082009-09-12 20:34:57 +0000389 switch (OutMI.getOpcode()) {
Tim Northover6833e3f2013-06-10 20:43:49 +0000390 case X86::LEA64_32r:
Chris Lattnerf4693072010-07-08 23:46:44 +0000391 case X86::LEA64r:
392 case X86::LEA16r:
393 case X86::LEA32r:
394 // LEA should have a segment register, but it must be empty.
395 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
396 "Unexpected # of LEA operands");
397 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
398 "LEA has segment specified!");
Chris Lattner31722082009-09-12 20:34:57 +0000399 break;
Chris Lattnere96d5342010-02-05 21:30:49 +0000400
Tim Northover3a1fd4c2013-06-01 09:55:14 +0000401 case X86::MOV32ri64:
402 OutMI.setOpcode(X86::MOV32ri);
403 break;
404
Craig Toppera66d81d2013-03-14 07:09:57 +0000405 // Commute operands to get a smaller encoding by using VEX.R instead of VEX.B
406 // if one of the registers is extended, but other isn't.
407 case X86::VMOVAPDrr:
408 case X86::VMOVAPDYrr:
409 case X86::VMOVAPSrr:
410 case X86::VMOVAPSYrr:
411 case X86::VMOVDQArr:
412 case X86::VMOVDQAYrr:
413 case X86::VMOVDQUrr:
414 case X86::VMOVDQUYrr:
Craig Toppera66d81d2013-03-14 07:09:57 +0000415 case X86::VMOVUPDrr:
416 case X86::VMOVUPDYrr:
417 case X86::VMOVUPSrr:
418 case X86::VMOVUPSYrr: {
Craig Topper612f7bf2013-03-16 03:44:31 +0000419 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
420 X86II::isX86_64ExtendedReg(OutMI.getOperand(1).getReg())) {
421 unsigned NewOpc;
422 switch (OutMI.getOpcode()) {
423 default: llvm_unreachable("Invalid opcode");
424 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
425 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
426 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
427 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
428 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
429 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
430 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
431 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
432 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
433 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
434 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
435 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
436 }
437 OutMI.setOpcode(NewOpc);
Craig Toppera66d81d2013-03-14 07:09:57 +0000438 }
Craig Topper612f7bf2013-03-16 03:44:31 +0000439 break;
440 }
441 case X86::VMOVSDrr:
442 case X86::VMOVSSrr: {
443 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
444 X86II::isX86_64ExtendedReg(OutMI.getOperand(2).getReg())) {
445 unsigned NewOpc;
446 switch (OutMI.getOpcode()) {
447 default: llvm_unreachable("Invalid opcode");
448 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
449 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
450 }
451 OutMI.setOpcode(NewOpc);
452 }
Craig Toppera66d81d2013-03-14 07:09:57 +0000453 break;
454 }
455
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000456 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
457 // inputs modeled as normal uses instead of implicit uses. As such, truncate
458 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbarb243dfb2010-05-19 08:07:12 +0000459 case X86::TAILJMPr64:
Daniel Dunbar45ace402010-05-19 04:31:36 +0000460 case X86::CALL64r:
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000461 case X86::CALL64pcrel32: {
Daniel Dunbar45ace402010-05-19 04:31:36 +0000462 unsigned Opcode = OutMI.getOpcode();
Chris Lattner9f465392010-05-18 21:40:18 +0000463 MCOperand Saved = OutMI.getOperand(0);
464 OutMI = MCInst();
Daniel Dunbar45ace402010-05-19 04:31:36 +0000465 OutMI.setOpcode(Opcode);
Chris Lattner9f465392010-05-18 21:40:18 +0000466 OutMI.addOperand(Saved);
467 break;
468 }
Daniel Dunbar45ace402010-05-19 04:31:36 +0000469
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000470 case X86::EH_RETURN:
471 case X86::EH_RETURN64: {
472 OutMI = MCInst();
David Woodhouse79dd5052014-01-08 12:58:07 +0000473 OutMI.setOpcode(getRetOpcode(AsmPrinter.getSubtarget()));
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000474 break;
475 }
476
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000477 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattner88c18562010-07-09 00:49:41 +0000478 case X86::TAILJMPr:
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000479 case X86::TAILJMPd:
480 case X86::TAILJMPd64: {
Chris Lattner88c18562010-07-09 00:49:41 +0000481 unsigned Opcode;
482 switch (OutMI.getOpcode()) {
Craig Topper4ed72782012-02-05 05:38:58 +0000483 default: llvm_unreachable("Invalid opcode");
Chris Lattner88c18562010-07-09 00:49:41 +0000484 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
485 case X86::TAILJMPd:
486 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
487 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000488
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000489 MCOperand Saved = OutMI.getOperand(0);
490 OutMI = MCInst();
Chris Lattner88c18562010-07-09 00:49:41 +0000491 OutMI.setOpcode(Opcode);
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000492 OutMI.addOperand(Saved);
493 break;
494 }
495
Chris Lattner626656a2010-10-08 03:54:52 +0000496 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
497 // this with an ugly goto in case the resultant OR uses EAX and needs the
498 // short form.
Chris Lattnerdd774772010-10-08 03:57:25 +0000499 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
500 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
501 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
502 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
503 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
504 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
505 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
506 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
507 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chad Rosier24c19d22012-08-01 18:39:17 +0000508
Chris Lattner28aae172010-03-14 17:04:18 +0000509 // The assembler backend wants to see branches in their small form and relax
510 // them to their large form. The JIT can only handle the large form because
Chris Lattner87dd2d62010-03-14 17:10:52 +0000511 // it does not do relaxation. For now, translate the large form to the
Chris Lattner28aae172010-03-14 17:04:18 +0000512 // small one here.
513 case X86::JMP_4: OutMI.setOpcode(X86::JMP_1); break;
514 case X86::JO_4: OutMI.setOpcode(X86::JO_1); break;
515 case X86::JNO_4: OutMI.setOpcode(X86::JNO_1); break;
516 case X86::JB_4: OutMI.setOpcode(X86::JB_1); break;
517 case X86::JAE_4: OutMI.setOpcode(X86::JAE_1); break;
518 case X86::JE_4: OutMI.setOpcode(X86::JE_1); break;
519 case X86::JNE_4: OutMI.setOpcode(X86::JNE_1); break;
520 case X86::JBE_4: OutMI.setOpcode(X86::JBE_1); break;
521 case X86::JA_4: OutMI.setOpcode(X86::JA_1); break;
522 case X86::JS_4: OutMI.setOpcode(X86::JS_1); break;
523 case X86::JNS_4: OutMI.setOpcode(X86::JNS_1); break;
524 case X86::JP_4: OutMI.setOpcode(X86::JP_1); break;
525 case X86::JNP_4: OutMI.setOpcode(X86::JNP_1); break;
526 case X86::JL_4: OutMI.setOpcode(X86::JL_1); break;
527 case X86::JGE_4: OutMI.setOpcode(X86::JGE_1); break;
528 case X86::JLE_4: OutMI.setOpcode(X86::JLE_1); break;
529 case X86::JG_4: OutMI.setOpcode(X86::JG_1); break;
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000530
Eli Friedman02f2f892011-09-07 18:48:32 +0000531 // Atomic load and store require a separate pseudo-inst because Acquire
532 // implies mayStore and Release implies mayLoad; fix these to regular MOV
533 // instructions here
534 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
535 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
536 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
537 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
538 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
539 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
540 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
541 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
542
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000543 // We don't currently select the correct instruction form for instructions
544 // which have a short %eax, etc. form. Handle this by custom lowering, for
545 // now.
546 //
547 // Note, we are currently not handling the following instructions:
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000548 // MOV64ao8, MOV64o8a
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000549 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000550 case X86::MOV8mr_NOREX:
Eli Friedman51ec7452010-08-16 21:03:32 +0000551 case X86::MOV8mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8ao8); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000552 case X86::MOV8rm_NOREX:
Eli Friedman51ec7452010-08-16 21:03:32 +0000553 case X86::MOV8rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8o8a); break;
554 case X86::MOV16mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16ao16); break;
555 case X86::MOV16rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16o16a); break;
556 case X86::MOV32mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32ao32); break;
557 case X86::MOV32rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32o32a); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000558
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000559 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
560 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
561 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
562 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
563 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
564 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
565 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
566 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
567 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
568 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
569 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
570 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
571 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
572 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
573 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
574 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
575 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
576 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
577 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
578 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
579 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
580 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
581 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
582 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
583 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
584 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
585 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
586 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
587 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
588 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
589 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
590 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
591 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
592 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
593 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
594 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000595
Benjamin Kramer068a2252013-07-12 18:06:44 +0000596 // Try to shrink some forms of movsx.
597 case X86::MOVSX16rr8:
598 case X86::MOVSX32rr16:
599 case X86::MOVSX64rr32:
600 SimplifyMOVSX(OutMI);
601 break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000602 }
Chris Lattner31722082009-09-12 20:34:57 +0000603}
604
Rafael Espindolac4774792010-11-28 21:16:39 +0000605static void LowerTlsAddr(MCStreamer &OutStreamer,
606 X86MCInstLower &MCInstLowering,
David Woodhousee6c13e42014-01-28 23:12:42 +0000607 const MachineInstr &MI,
608 const MCSubtargetInfo& STI) {
Hans Wennborg789acfb2012-06-01 16:27:21 +0000609
610 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
611 MI.getOpcode() == X86::TLS_base_addr64;
612
613 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
614
Rafael Espindolac4774792010-11-28 21:16:39 +0000615 MCContext &context = OutStreamer.getContext();
616
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000617 if (needsPadding)
David Woodhousee6c13e42014-01-28 23:12:42 +0000618 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX), STI);
Hans Wennborg789acfb2012-06-01 16:27:21 +0000619
620 MCSymbolRefExpr::VariantKind SRVK;
621 switch (MI.getOpcode()) {
622 case X86::TLS_addr32:
623 case X86::TLS_addr64:
624 SRVK = MCSymbolRefExpr::VK_TLSGD;
625 break;
626 case X86::TLS_base_addr32:
627 SRVK = MCSymbolRefExpr::VK_TLSLDM;
628 break;
629 case X86::TLS_base_addr64:
630 SRVK = MCSymbolRefExpr::VK_TLSLD;
631 break;
632 default:
633 llvm_unreachable("unexpected opcode");
634 }
635
Rafael Espindolac4774792010-11-28 21:16:39 +0000636 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Hans Wennborg789acfb2012-06-01 16:27:21 +0000637 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::Create(sym, SRVK, context);
Rafael Espindolac4774792010-11-28 21:16:39 +0000638
639 MCInst LEA;
640 if (is64Bits) {
641 LEA.setOpcode(X86::LEA64r);
642 LEA.addOperand(MCOperand::CreateReg(X86::RDI)); // dest
643 LEA.addOperand(MCOperand::CreateReg(X86::RIP)); // base
644 LEA.addOperand(MCOperand::CreateImm(1)); // scale
645 LEA.addOperand(MCOperand::CreateReg(0)); // index
646 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
647 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindola55d11452012-06-07 18:39:19 +0000648 } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) {
649 LEA.setOpcode(X86::LEA32r);
650 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
651 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // base
652 LEA.addOperand(MCOperand::CreateImm(1)); // scale
653 LEA.addOperand(MCOperand::CreateReg(0)); // index
654 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
655 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000656 } else {
657 LEA.setOpcode(X86::LEA32r);
658 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
659 LEA.addOperand(MCOperand::CreateReg(0)); // base
660 LEA.addOperand(MCOperand::CreateImm(1)); // scale
661 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // index
662 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
663 LEA.addOperand(MCOperand::CreateReg(0)); // seg
664 }
David Woodhousee6c13e42014-01-28 23:12:42 +0000665 OutStreamer.EmitInstruction(LEA, STI);
Rafael Espindolac4774792010-11-28 21:16:39 +0000666
Hans Wennborg789acfb2012-06-01 16:27:21 +0000667 if (needsPadding) {
David Woodhousee6c13e42014-01-28 23:12:42 +0000668 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX), STI);
669 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX), STI);
670 OutStreamer.EmitInstruction(MCInstBuilder(X86::REX64_PREFIX), STI);
Rafael Espindolac4774792010-11-28 21:16:39 +0000671 }
672
Rafael Espindolac4774792010-11-28 21:16:39 +0000673 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
674 MCSymbol *tlsGetAddr = context.GetOrCreateSymbol(name);
675 const MCSymbolRefExpr *tlsRef =
676 MCSymbolRefExpr::Create(tlsGetAddr,
677 MCSymbolRefExpr::VK_PLT,
678 context);
679
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000680 OutStreamer.EmitInstruction(MCInstBuilder(is64Bits ? X86::CALL64pcrel32
681 : X86::CALLpcrel32)
David Woodhousee6c13e42014-01-28 23:12:42 +0000682 .addExpr(tlsRef), STI);
Rafael Espindolac4774792010-11-28 21:16:39 +0000683}
Devang Patel50c94312010-04-28 01:39:28 +0000684
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000685/// \brief Emit the optimal amount of multi-byte nops on X86.
David Woodhousee6c13e42014-01-28 23:12:42 +0000686static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit, const MCSubtargetInfo &STI) {
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000687 // This works only for 64bit. For 32bit we have to do additional checking if
688 // the CPU supports multi-byte nops.
689 assert(Is64Bit && "EmitNops only supports X86-64");
690 while (NumBytes) {
691 unsigned Opc, BaseReg, ScaleVal, IndexReg, Displacement, SegmentReg;
692 Opc = IndexReg = Displacement = SegmentReg = 0;
693 BaseReg = X86::RAX; ScaleVal = 1;
694 switch (NumBytes) {
695 case 0: llvm_unreachable("Zero nops?"); break;
696 case 1: NumBytes -= 1; Opc = X86::NOOP; break;
697 case 2: NumBytes -= 2; Opc = X86::XCHG16ar; break;
698 case 3: NumBytes -= 3; Opc = X86::NOOPL; break;
699 case 4: NumBytes -= 4; Opc = X86::NOOPL; Displacement = 8; break;
700 case 5: NumBytes -= 5; Opc = X86::NOOPL; Displacement = 8;
701 IndexReg = X86::RAX; break;
702 case 6: NumBytes -= 6; Opc = X86::NOOPW; Displacement = 8;
703 IndexReg = X86::RAX; break;
704 case 7: NumBytes -= 7; Opc = X86::NOOPL; Displacement = 512; break;
705 case 8: NumBytes -= 8; Opc = X86::NOOPL; Displacement = 512;
706 IndexReg = X86::RAX; break;
707 case 9: NumBytes -= 9; Opc = X86::NOOPW; Displacement = 512;
708 IndexReg = X86::RAX; break;
709 default: NumBytes -= 10; Opc = X86::NOOPW; Displacement = 512;
710 IndexReg = X86::RAX; SegmentReg = X86::CS; break;
711 }
712
713 unsigned NumPrefixes = std::min(NumBytes, 5U);
714 NumBytes -= NumPrefixes;
715 for (unsigned i = 0; i != NumPrefixes; ++i)
716 OS.EmitBytes("\x66");
717
718 switch (Opc) {
719 default: llvm_unreachable("Unexpected opcode"); break;
720 case X86::NOOP:
David Woodhousee6c13e42014-01-28 23:12:42 +0000721 OS.EmitInstruction(MCInstBuilder(Opc), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000722 break;
723 case X86::XCHG16ar:
David Woodhousee6c13e42014-01-28 23:12:42 +0000724 OS.EmitInstruction(MCInstBuilder(Opc).addReg(X86::AX), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000725 break;
726 case X86::NOOPL:
727 case X86::NOOPW:
728 OS.EmitInstruction(MCInstBuilder(Opc).addReg(BaseReg).addImm(ScaleVal)
729 .addReg(IndexReg)
730 .addImm(Displacement)
David Woodhousee6c13e42014-01-28 23:12:42 +0000731 .addReg(SegmentReg), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000732 break;
733 }
734 } // while (NumBytes)
735}
736
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000737// Lower a stackmap of the form:
738// <id>, <shadowBytes>, ...
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000739static void LowerSTACKMAP(MCStreamer &OS, StackMaps &SM,
David Woodhousee6c13e42014-01-28 23:12:42 +0000740 const MachineInstr &MI, bool Is64Bit, const MCSubtargetInfo& STI) {
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000741 unsigned NumBytes = MI.getOperand(1).getImm();
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000742 SM.recordStackMap(MI);
Andrew Trick153ebe62013-10-31 22:11:56 +0000743 // Emit padding.
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000744 // FIXME: These nops ensure that the stackmap's shadow is covered by
745 // instructions from the same basic block, but the nops should not be
746 // necessary if instructions from the same block follow the stackmap.
David Woodhousee6c13e42014-01-28 23:12:42 +0000747 EmitNops(OS, NumBytes, Is64Bit, STI);
Andrew Trick153ebe62013-10-31 22:11:56 +0000748}
749
Andrew Trick561f2212013-11-14 06:54:10 +0000750// Lower a patchpoint of the form:
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000751// [<def>], <id>, <numBytes>, <target>, <numArgs>, <cc>, ...
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000752static void LowerPATCHPOINT(MCStreamer &OS, StackMaps &SM,
David Woodhousee6c13e42014-01-28 23:12:42 +0000753 const MachineInstr &MI, bool Is64Bit, const MCSubtargetInfo& STI) {
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000754 assert(Is64Bit && "Patchpoint currently only supports X86-64");
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000755 SM.recordPatchPoint(MI);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +0000756
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000757 PatchPointOpers opers(&MI);
758 unsigned ScratchIdx = opers.getNextScratchIdx();
Andrew Trick561f2212013-11-14 06:54:10 +0000759 unsigned EncodedBytes = 0;
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000760 int64_t CallTarget = opers.getMetaOper(PatchPointOpers::TargetPos).getImm();
Andrew Trick561f2212013-11-14 06:54:10 +0000761 if (CallTarget) {
762 // Emit MOV to materialize the target address and the CALL to target.
763 // This is encoded with 12-13 bytes, depending on which register is used.
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000764 unsigned ScratchReg = MI.getOperand(ScratchIdx).getReg();
765 if (X86II::isX86_64ExtendedReg(ScratchReg))
766 EncodedBytes = 13;
767 else
768 EncodedBytes = 12;
769 OS.EmitInstruction(MCInstBuilder(X86::MOV64ri).addReg(ScratchReg)
David Woodhousee6c13e42014-01-28 23:12:42 +0000770 .addImm(CallTarget), STI);
771 OS.EmitInstruction(MCInstBuilder(X86::CALL64r).addReg(ScratchReg), STI);
Andrew Trick561f2212013-11-14 06:54:10 +0000772 }
Andrew Trick153ebe62013-10-31 22:11:56 +0000773 // Emit padding.
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000774 unsigned NumBytes = opers.getMetaOper(PatchPointOpers::NBytesPos).getImm();
775 assert(NumBytes >= EncodedBytes &&
Andrew Trick153ebe62013-10-31 22:11:56 +0000776 "Patchpoint can't request size less than the length of a call.");
777
David Woodhousee6c13e42014-01-28 23:12:42 +0000778 EmitNops(OS, NumBytes - EncodedBytes, Is64Bit, STI);
Andrew Trick153ebe62013-10-31 22:11:56 +0000779}
780
Chris Lattner94a946c2010-01-28 01:02:27 +0000781void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola38c2e652013-10-29 16:11:22 +0000782 X86MCInstLower MCInstLowering(*MF, *this);
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000783 const X86RegisterInfo *RI =
784 static_cast<const X86RegisterInfo *>(TM.getRegisterInfo());
785
Chris Lattner74f4ca72009-09-02 17:35:12 +0000786 switch (MI->getOpcode()) {
Dale Johannesenb36c7092010-04-06 22:45:26 +0000787 case TargetOpcode::DBG_VALUE:
David Blaikieb735b4d2013-06-16 20:34:27 +0000788 llvm_unreachable("Should be handled target independently");
Dale Johannesen5d7f0a02010-04-07 01:15:14 +0000789
Eric Christopher4abffad2010-08-05 18:34:30 +0000790 // Emit nothing here but a comment if we can.
791 case X86::Int_MemBarrier:
Rafael Espindola0b694812014-01-16 16:28:37 +0000792 OutStreamer.emitRawComment("MEMBARRIER");
Eric Christopher4abffad2010-08-05 18:34:30 +0000793 return;
Owen Anderson0ca562e2011-10-04 23:26:17 +0000794
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000795
796 case X86::EH_RETURN:
797 case X86::EH_RETURN64: {
798 // Lower these as normal, but add some comments.
799 unsigned Reg = MI->getOperand(0).getReg();
800 OutStreamer.AddComment(StringRef("eh_return, addr: %") +
801 X86ATTInstPrinter::getRegisterName(Reg));
802 break;
803 }
Chris Lattner88c18562010-07-09 00:49:41 +0000804 case X86::TAILJMPr:
805 case X86::TAILJMPd:
806 case X86::TAILJMPd64:
807 // Lower these as normal, but add some comments.
808 OutStreamer.AddComment("TAILCALL");
809 break;
Rafael Espindolac4774792010-11-28 21:16:39 +0000810
811 case X86::TLS_addr32:
812 case X86::TLS_addr64:
Hans Wennborg789acfb2012-06-01 16:27:21 +0000813 case X86::TLS_base_addr32:
814 case X86::TLS_base_addr64:
David Woodhousee6c13e42014-01-28 23:12:42 +0000815 return LowerTlsAddr(OutStreamer, MCInstLowering, *MI, getSubtargetInfo());
Rafael Espindolac4774792010-11-28 21:16:39 +0000816
Chris Lattner74f4ca72009-09-02 17:35:12 +0000817 case X86::MOVPC32r: {
818 // This is a pseudo op for a two instruction sequence with a label, which
819 // looks like:
820 // call "L1$pb"
821 // "L1$pb":
822 // popl %esi
Chad Rosier24c19d22012-08-01 18:39:17 +0000823
Chris Lattner74f4ca72009-09-02 17:35:12 +0000824 // Emit the call.
Chris Lattner7077efe2010-11-14 22:48:15 +0000825 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner74f4ca72009-09-02 17:35:12 +0000826 // FIXME: We would like an efficient form for this, so we don't have to do a
827 // lot of extra uniquing.
David Woodhousee6c13e42014-01-28 23:12:42 +0000828 EmitToStreamer(OutStreamer, MCInstBuilder(X86::CALLpcrel32)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000829 .addExpr(MCSymbolRefExpr::Create(PICBase, OutContext)));
Chad Rosier24c19d22012-08-01 18:39:17 +0000830
Chris Lattner74f4ca72009-09-02 17:35:12 +0000831 // Emit the label.
832 OutStreamer.EmitLabel(PICBase);
Chad Rosier24c19d22012-08-01 18:39:17 +0000833
Chris Lattner74f4ca72009-09-02 17:35:12 +0000834 // popl $reg
David Woodhousee6c13e42014-01-28 23:12:42 +0000835 EmitToStreamer(OutStreamer, MCInstBuilder(X86::POP32r)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000836 .addReg(MI->getOperand(0).getReg()));
Chris Lattner74f4ca72009-09-02 17:35:12 +0000837 return;
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000838 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000839
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000840 case X86::ADD32ri: {
841 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
842 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
843 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000844
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000845 // Okay, we have something like:
846 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
Chad Rosier24c19d22012-08-01 18:39:17 +0000847
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000848 // For this, we want to print something like:
849 // MYGLOBAL + (. - PICBASE)
850 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerd7581392010-03-12 18:47:50 +0000851 // to it.
Chris Lattneraed00fa2010-03-17 05:41:18 +0000852 MCSymbol *DotSym = OutContext.CreateTempSymbol();
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000853 OutStreamer.EmitLabel(DotSym);
Chad Rosier24c19d22012-08-01 18:39:17 +0000854
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000855 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattnerd9d71862010-02-08 23:03:41 +0000856 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chad Rosier24c19d22012-08-01 18:39:17 +0000857
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000858 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
859 const MCExpr *PICBase =
Chris Lattner7077efe2010-11-14 22:48:15 +0000860 MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), OutContext);
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000861 DotExpr = MCBinaryExpr::CreateSub(DotExpr, PICBase, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +0000862
863 DotExpr = MCBinaryExpr::CreateAdd(MCSymbolRefExpr::Create(OpSym,OutContext),
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000864 DotExpr, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +0000865
David Woodhousee6c13e42014-01-28 23:12:42 +0000866 EmitToStreamer(OutStreamer, MCInstBuilder(X86::ADD32ri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000867 .addReg(MI->getOperand(0).getReg())
868 .addReg(MI->getOperand(1).getReg())
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000869 .addExpr(DotExpr));
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000870 return;
871 }
Andrew Trick153ebe62013-10-31 22:11:56 +0000872
873 case TargetOpcode::STACKMAP:
David Woodhousee6c13e42014-01-28 23:12:42 +0000874 return LowerSTACKMAP(OutStreamer, SM, *MI, Subtarget->is64Bit(), getSubtargetInfo());
Andrew Trick153ebe62013-10-31 22:11:56 +0000875
876 case TargetOpcode::PATCHPOINT:
David Woodhousee6c13e42014-01-28 23:12:42 +0000877 return LowerPATCHPOINT(OutStreamer, SM, *MI, Subtarget->is64Bit(), getSubtargetInfo());
Lang Hamesc2b77232013-11-11 23:00:41 +0000878
879 case X86::MORESTACK_RET:
David Woodhousee6c13e42014-01-28 23:12:42 +0000880 EmitToStreamer(OutStreamer, MCInstBuilder(getRetOpcode(*Subtarget)));
Lang Hamesc2b77232013-11-11 23:00:41 +0000881 return;
882
883 case X86::MORESTACK_RET_RESTORE_R10:
884 // Return, then restore R10.
David Woodhousee6c13e42014-01-28 23:12:42 +0000885 EmitToStreamer(OutStreamer, MCInstBuilder(getRetOpcode(*Subtarget)));
886 EmitToStreamer(OutStreamer, MCInstBuilder(X86::MOV64rr)
Lang Hamesc2b77232013-11-11 23:00:41 +0000887 .addReg(X86::R10)
888 .addReg(X86::RAX));
889 return;
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000890
891 case X86::SEH_PushReg:
Saleem Abdulrasool7206a522014-06-29 01:52:01 +0000892 OutStreamer.EmitWinCFIPushReg(RI->getSEHRegNum(MI->getOperand(0).getImm()));
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000893 return;
894
895 case X86::SEH_SaveReg:
Saleem Abdulrasool7206a522014-06-29 01:52:01 +0000896 OutStreamer.EmitWinCFISaveReg(RI->getSEHRegNum(MI->getOperand(0).getImm()),
897 MI->getOperand(1).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000898 return;
899
900 case X86::SEH_SaveXMM:
Saleem Abdulrasool7206a522014-06-29 01:52:01 +0000901 OutStreamer.EmitWinCFISaveXMM(RI->getSEHRegNum(MI->getOperand(0).getImm()),
902 MI->getOperand(1).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000903 return;
904
905 case X86::SEH_StackAlloc:
Saleem Abdulrasool7206a522014-06-29 01:52:01 +0000906 OutStreamer.EmitWinCFIAllocStack(MI->getOperand(0).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000907 return;
908
909 case X86::SEH_SetFrame:
Saleem Abdulrasool7206a522014-06-29 01:52:01 +0000910 OutStreamer.EmitWinCFISetFrame(RI->getSEHRegNum(MI->getOperand(0).getImm()),
911 MI->getOperand(1).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000912 return;
913
914 case X86::SEH_PushFrame:
Saleem Abdulrasool7206a522014-06-29 01:52:01 +0000915 OutStreamer.EmitWinCFIPushFrame(MI->getOperand(0).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000916 return;
917
918 case X86::SEH_EndPrologue:
Saleem Abdulrasool7206a522014-06-29 01:52:01 +0000919 OutStreamer.EmitWinCFIEndProlog();
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000920 return;
Chris Lattner74f4ca72009-09-02 17:35:12 +0000921 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000922
Chris Lattner31722082009-09-12 20:34:57 +0000923 MCInst TmpInst;
924 MCInstLowering.Lower(MI, TmpInst);
David Woodhousee6c13e42014-01-28 23:12:42 +0000925 EmitToStreamer(OutStreamer, TmpInst);
Chris Lattner74f4ca72009-09-02 17:35:12 +0000926}