blob: b75a6c03b837e131aa8aebd5852ad13a694677a7 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000011#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
12#define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
Tom Stellard75aadc22012-12-11 21:25:42 +000013
Tom Stellard75aadc22012-12-11 21:25:42 +000014namespace llvm {
15
Tom Stellard75aadc22012-12-11 21:25:42 +000016class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000017class FunctionPass;
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000018class GCNTargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000019class ModulePass;
20class Pass;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000021class Target;
22class TargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000023class PassRegistry;
Tom Stellard75aadc22012-12-11 21:25:42 +000024
25// R600 Passes
Vincent Lejeunedec18752013-06-05 21:38:04 +000026FunctionPass *createR600VectorRegMerger(TargetMachine &tm);
Tom Stellard75aadc22012-12-11 21:25:42 +000027FunctionPass *createR600ExpandSpecialInstrsPass(TargetMachine &tm);
Tom Stellard1de55822013-12-11 17:51:41 +000028FunctionPass *createR600EmitClauseMarkers();
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +000029FunctionPass *createR600ClauseMergePass(TargetMachine &tm);
Vincent Lejeune147700b2013-04-30 00:14:27 +000030FunctionPass *createR600Packetizer(TargetMachine &tm);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000031FunctionPass *createR600ControlFlowFinalizer(TargetMachine &tm);
Tom Stellardf2ba9722013-12-11 17:51:47 +000032FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000033
34// SI Passes
Tom Stellard9fa17912013-08-14 23:24:45 +000035FunctionPass *createSITypeRewriter();
Tom Stellardf8794352012-12-19 22:10:31 +000036FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard6596ba72014-11-21 22:06:37 +000037FunctionPass *createSIFoldOperandsPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000038FunctionPass *createSILowerI1CopiesPass();
Tom Stellard1aaad692014-07-21 16:55:33 +000039FunctionPass *createSIShrinkInstructionsPass();
Matt Arsenault41033282014-10-10 22:01:59 +000040FunctionPass *createSILoadStoreOptimizerPass(TargetMachine &tm);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000041FunctionPass *createSIWholeQuadModePass();
Tom Stellard28d13a42015-05-12 17:13:02 +000042FunctionPass *createSIFixControlFlowLiveIntervalsPass();
Matt Arsenault782c03b2015-11-03 22:30:13 +000043FunctionPass *createSIFixSGPRCopiesPass();
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000044FunctionPass *createSIDebuggerInsertNopsPass();
Tom Stellard6e1967e2016-02-05 17:42:38 +000045FunctionPass *createSIInsertWaitsPass();
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000046FunctionPass *createAMDGPUCodeGenPreparePass(const GCNTargetMachine *TM = nullptr);
Tom Stellard75aadc22012-12-11 21:25:42 +000047
Matt Arsenault39319482015-11-06 18:01:57 +000048ModulePass *createAMDGPUAnnotateKernelFeaturesPass();
49void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &);
50extern char &AMDGPUAnnotateKernelFeaturesID;
51
Tom Stellard6596ba72014-11-21 22:06:37 +000052void initializeSIFoldOperandsPass(PassRegistry &);
53extern char &SIFoldOperandsID;
54
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000055void initializeSIShrinkInstructionsPass(PassRegistry&);
56extern char &SIShrinkInstructionsID;
57
Matt Arsenault782c03b2015-11-03 22:30:13 +000058void initializeSIFixSGPRCopiesPass(PassRegistry &);
59extern char &SIFixSGPRCopiesID;
60
Tom Stellard1bd80722014-04-30 15:31:33 +000061void initializeSILowerI1CopiesPass(PassRegistry &);
62extern char &SILowerI1CopiesID;
63
Matt Arsenault41033282014-10-10 22:01:59 +000064void initializeSILoadStoreOptimizerPass(PassRegistry &);
65extern char &SILoadStoreOptimizerID;
66
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000067void initializeSIWholeQuadModePass(PassRegistry &);
68extern char &SIWholeQuadModeID;
69
Matt Arsenault55d49cf2016-02-12 02:16:10 +000070void initializeSILowerControlFlowPass(PassRegistry &);
Matt Arsenault78fc9da2016-08-22 19:33:16 +000071extern char &SILowerControlFlowID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +000072
Matt Arsenault78fc9da2016-08-22 19:33:16 +000073void initializeSIInsertSkipsPass(PassRegistry &);
74extern char &SIInsertSkipsPassID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +000075
Tom Stellard75aadc22012-12-11 21:25:42 +000076// Passes common to R600 and SI
Matt Arsenaulte0132462016-01-30 05:19:45 +000077FunctionPass *createAMDGPUPromoteAlloca(const TargetMachine *TM = nullptr);
78void initializeAMDGPUPromoteAllocaPass(PassRegistry&);
79extern char &AMDGPUPromoteAllocaID;
80
Tom Stellardf8794352012-12-19 22:10:31 +000081Pass *createAMDGPUStructurizeCFGPass();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000082FunctionPass *createAMDGPUISelDag(TargetMachine &tm);
Tom Stellard5cbb53c2014-11-03 19:49:05 +000083ModulePass *createAMDGPUAlwaysInlinePass();
Tom Stellardfd253952015-08-07 23:19:30 +000084ModulePass *createAMDGPUOpenCLImageTypeLoweringPass();
Tom Stellarda6f24c62015-12-15 20:55:55 +000085FunctionPass *createAMDGPUAnnotateUniformValues();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000086
Tom Stellard28d13a42015-05-12 17:13:02 +000087void initializeSIFixControlFlowLiveIntervalsPass(PassRegistry&);
88extern char &SIFixControlFlowLiveIntervalsID;
89
Tom Stellarda6f24c62015-12-15 20:55:55 +000090void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&);
91extern char &AMDGPUAnnotateUniformValuesPassID;
Tom Stellardb2de94e2014-07-02 20:53:48 +000092
Matt Arsenault86de4862016-06-24 07:07:55 +000093void initializeAMDGPUCodeGenPreparePass(PassRegistry&);
94extern char &AMDGPUCodeGenPrepareID;
95
Tom Stellard77a17772016-01-20 15:48:27 +000096void initializeSIAnnotateControlFlowPass(PassRegistry&);
97extern char &SIAnnotateControlFlowPassID;
98
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000099void initializeSIDebuggerInsertNopsPass(PassRegistry&);
100extern char &SIDebuggerInsertNopsID;
Tom Stellardcc7067a62016-03-03 03:53:29 +0000101
Tom Stellard6e1967e2016-02-05 17:42:38 +0000102void initializeSIInsertWaitsPass(PassRegistry&);
103extern char &SIInsertWaitsID;
104
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000105extern Target TheAMDGPUTarget;
Tom Stellard49f8bfd2015-01-06 18:00:21 +0000106extern Target TheGCNTarget;
Tom Stellard75aadc22012-12-11 21:25:42 +0000107
Tom Stellard067c8152014-07-21 14:01:14 +0000108namespace AMDGPU {
109enum TargetIndex {
Tom Stellard95292bb2015-01-20 17:49:47 +0000110 TI_CONSTDATA_START,
111 TI_SCRATCH_RSRC_DWORD0,
112 TI_SCRATCH_RSRC_DWORD1,
113 TI_SCRATCH_RSRC_DWORD2,
114 TI_SCRATCH_RSRC_DWORD3
Tom Stellard067c8152014-07-21 14:01:14 +0000115};
116}
117
Tom Stellard75aadc22012-12-11 21:25:42 +0000118} // End namespace llvm
119
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000120/// OpenCL uses address spaces to differentiate between
121/// various memory regions on the hardware. On the CPU
122/// all of the address spaces point to the same memory,
123/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +0000124/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000125/// memory locations.
126namespace AMDGPUAS {
Reid Kleckner218a9592015-06-08 21:57:57 +0000127enum AddressSpaces : unsigned {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000128 PRIVATE_ADDRESS = 0, ///< Address space for private memory.
129 GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0).
Jan Vesely81f1b302016-05-13 20:39:16 +0000130 CONSTANT_ADDRESS = 2, ///< Address space for constant memory (VTX2)
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000131 LOCAL_ADDRESS = 3, ///< Address space for local memory.
Matt Arsenault46b51b72014-05-22 18:27:07 +0000132 FLAT_ADDRESS = 4, ///< Address space for flat memory.
133 REGION_ADDRESS = 5, ///< Address space for region memory.
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000134 PARAM_D_ADDRESS = 6, ///< Address space for direct addressible parameter memory (CONST0)
135 PARAM_I_ADDRESS = 7, ///< Address space for indirect addressible parameter memory (VTX1)
Tom Stellard1e803092013-07-23 01:48:18 +0000136
137 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on this
138 // order to be able to dynamically index a constant buffer, for example:
139 //
140 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
141
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000142 CONSTANT_BUFFER_0 = 8,
143 CONSTANT_BUFFER_1 = 9,
144 CONSTANT_BUFFER_2 = 10,
145 CONSTANT_BUFFER_3 = 11,
146 CONSTANT_BUFFER_4 = 12,
147 CONSTANT_BUFFER_5 = 13,
148 CONSTANT_BUFFER_6 = 14,
149 CONSTANT_BUFFER_7 = 15,
150 CONSTANT_BUFFER_8 = 16,
151 CONSTANT_BUFFER_9 = 17,
152 CONSTANT_BUFFER_10 = 18,
153 CONSTANT_BUFFER_11 = 19,
154 CONSTANT_BUFFER_12 = 20,
155 CONSTANT_BUFFER_13 = 21,
156 CONSTANT_BUFFER_14 = 22,
157 CONSTANT_BUFFER_15 = 23,
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000158
159 // Some places use this if the address space can't be determined.
160 UNKNOWN_ADDRESS_SPACE = ~0u
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000161};
162
163} // namespace AMDGPUAS
164
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000165#endif