blob: bf493c9fd38fcabe05fe85891b872a8b4f0d4185 [file] [log] [blame]
Matt Arsenault7836f892016-01-20 21:22:21 +00001//===-- AMDGPUISelDAGToDAG.cpp - A dag to dag inst selector for AMDGPU ----===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Defines an instruction selector for the AMDGPU target.
12//
13//===----------------------------------------------------------------------===//
Matt Arsenault592d0682015-12-01 23:04:05 +000014
Tom Stellard75aadc22012-12-11 21:25:42 +000015#include "AMDGPUInstrInfo.h"
Tom Stellardbc4497b2016-02-12 23:45:29 +000016#include "AMDGPUIntrinsicInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000017#include "AMDGPUISelLowering.h" // For AMDGPUISD
Tom Stellard2e59a452014-06-13 01:32:00 +000018#include "AMDGPUSubtarget.h"
Christian Konigf82901a2013-02-26 17:52:23 +000019#include "SIISelLowering.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000020#include "SIMachineFunctionInfo.h"
Jan Veselyf97de002016-05-13 20:39:29 +000021#include "llvm/Analysis/ValueTracking.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000022#include "llvm/CodeGen/FunctionLoweringInfo.h"
Matt Arsenaultf43c2a02016-03-23 21:49:25 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultd9d659a2015-11-03 22:30:08 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000025#include "llvm/CodeGen/SelectionDAG.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026#include "llvm/CodeGen/SelectionDAGISel.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000027#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000028
29using namespace llvm;
30
Matt Arsenaultd2759212016-02-13 01:24:08 +000031namespace llvm {
32class R600InstrInfo;
33}
34
Tom Stellard75aadc22012-12-11 21:25:42 +000035//===----------------------------------------------------------------------===//
36// Instruction Selector Implementation
37//===----------------------------------------------------------------------===//
38
39namespace {
Tom Stellardbc4497b2016-02-12 23:45:29 +000040
Tom Stellard75aadc22012-12-11 21:25:42 +000041/// AMDGPU specific code to select AMDGPU machine instructions for
42/// SelectionDAG operations.
43class AMDGPUDAGToDAGISel : public SelectionDAGISel {
44 // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can
45 // make the right decision when generating code for different targets.
Eric Christopher7792e322015-01-30 23:24:40 +000046 const AMDGPUSubtarget *Subtarget;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000047
Tom Stellard75aadc22012-12-11 21:25:42 +000048public:
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000049 explicit AMDGPUDAGToDAGISel(TargetMachine &TM, CodeGenOpt::Level OptLevel)
50 : SelectionDAGISel(TM, OptLevel) {}
51
Tom Stellard75aadc22012-12-11 21:25:42 +000052 virtual ~AMDGPUDAGToDAGISel();
Eric Christopher7792e322015-01-30 23:24:40 +000053 bool runOnMachineFunction(MachineFunction &MF) override;
Justin Bogner95927c02016-05-12 21:03:32 +000054 void Select(SDNode *N) override;
Mehdi Amini117296c2016-10-01 02:56:57 +000055 StringRef getPassName() const override;
Craig Topper5656db42014-04-29 07:57:24 +000056 void PostprocessISelDAG() override;
Tom Stellard75aadc22012-12-11 21:25:42 +000057
58private:
Matt Arsenaultac0fc842016-09-17 16:09:55 +000059 SDValue foldFrameIndex(SDValue N) const;
Matt Arsenaultfe267752016-07-28 00:32:02 +000060 bool isInlineImmediate(const SDNode *N) const;
Vincent Lejeunec6896792013-06-04 23:17:15 +000061 bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs,
Tom Stellard84021442013-07-23 01:48:24 +000062 const R600InstrInfo *TII);
Tom Stellard365366f2013-01-23 02:09:06 +000063 bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Vincent Lejeunec6896792013-06-04 23:17:15 +000064 bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Tom Stellard75aadc22012-12-11 21:25:42 +000065
Jan Vesely43b7b5b2016-04-07 19:23:11 +000066 bool isConstantLoad(const MemSDNode *N, int cbID) const;
Tom Stellardbc4497b2016-02-12 23:45:29 +000067 bool isUniformBr(const SDNode *N) const;
68
Tom Stellard381a94a2015-05-12 15:00:49 +000069 SDNode *glueCopyToM0(SDNode *N) const;
70
Tom Stellarddf94dc32013-08-14 23:24:24 +000071 const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const;
Tom Stellard365366f2013-01-23 02:09:06 +000072 bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr);
Matt Arsenault209a7b92014-04-18 07:40:20 +000073 bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg,
74 SDValue& Offset);
Tom Stellard75aadc22012-12-11 21:25:42 +000075 bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000076 bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellard85e8b6d2014-08-22 18:49:33 +000077 bool isDSOffsetLegal(const SDValue &Base, unsigned Offset,
78 unsigned OffsetBits) const;
79 bool SelectDS1Addr1Offset(SDValue Ptr, SDValue &Base, SDValue &Offset) const;
Tom Stellardf3fc5552014-08-22 18:49:35 +000080 bool SelectDS64Bit4ByteAligned(SDValue Ptr, SDValue &Base, SDValue &Offset0,
81 SDValue &Offset1) const;
Changpeng Fangb41574a2015-12-22 20:55:23 +000082 bool SelectMUBUF(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard155bbb72014-08-11 22:18:17 +000083 SDValue &SOffset, SDValue &Offset, SDValue &Offen,
84 SDValue &Idxen, SDValue &Addr64, SDValue &GLC, SDValue &SLC,
85 SDValue &TFE) const;
86 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +000087 SDValue &SOffset, SDValue &Offset, SDValue &GLC,
88 SDValue &SLC, SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +000089 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +000090 SDValue &VAddr, SDValue &SOffset, SDValue &Offset,
Tom Stellard7980fc82014-09-25 18:30:26 +000091 SDValue &SLC) const;
Tom Stellardb02094e2014-07-21 15:45:01 +000092 bool SelectMUBUFScratch(SDValue Addr, SDValue &RSrc, SDValue &VAddr,
93 SDValue &SOffset, SDValue &ImmOffset) const;
Tom Stellard155bbb72014-08-11 22:18:17 +000094 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &SOffset,
95 SDValue &Offset, SDValue &GLC, SDValue &SLC,
Tom Stellardb02094e2014-07-21 15:45:01 +000096 SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +000097 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
Matt Arsenault88701812016-06-09 23:42:48 +000098 SDValue &Offset, SDValue &SLC) const;
Jan Vesely43b7b5b2016-04-07 19:23:11 +000099 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
100 SDValue &Offset) const;
Nicolai Haehnlea6092592016-06-15 07:13:05 +0000101 bool SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +0000102 SDValue &SOffset,
103 SDValue &ImmOffset) const;
104 bool SelectMUBUFIntrinsicOffset(SDValue Offset, SDValue &SOffset,
105 SDValue &ImmOffset) const;
106 bool SelectMUBUFIntrinsicVOffset(SDValue Offset, SDValue &SOffset,
107 SDValue &ImmOffset, SDValue &VOffset) const;
Matt Arsenault7757c592016-06-09 23:42:54 +0000108
109 bool SelectFlat(SDValue Addr, SDValue &VAddr,
110 SDValue &SLC, SDValue &TFE) const;
111
Tom Stellarddee26a22015-08-06 19:28:30 +0000112 bool SelectSMRDOffset(SDValue ByteOffsetNode, SDValue &Offset,
113 bool &Imm) const;
114 bool SelectSMRD(SDValue Addr, SDValue &SBase, SDValue &Offset,
115 bool &Imm) const;
116 bool SelectSMRDImm(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellard217361c2015-08-06 19:28:38 +0000117 bool SelectSMRDImm32(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000118 bool SelectSMRDSgpr(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
119 bool SelectSMRDBufferImm(SDValue Addr, SDValue &Offset) const;
Tom Stellard217361c2015-08-06 19:28:38 +0000120 bool SelectSMRDBufferImm32(SDValue Addr, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000121 bool SelectSMRDBufferSgpr(SDValue Addr, SDValue &Offset) const;
Nicolai Haehnle7968c342016-07-12 08:12:16 +0000122 bool SelectMOVRELOffset(SDValue Index, SDValue &Base, SDValue &Offset) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000123 bool SelectVOP3Mods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000124 bool SelectVOP3NoMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000125 bool SelectVOP3Mods0(SDValue In, SDValue &Src, SDValue &SrcMods,
126 SDValue &Clamp, SDValue &Omod) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000127 bool SelectVOP3NoMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
128 SDValue &Clamp, SDValue &Omod) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000129
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000130 bool SelectVOP3Mods0Clamp(SDValue In, SDValue &Src, SDValue &SrcMods,
131 SDValue &Omod) const;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000132 bool SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src, SDValue &SrcMods,
133 SDValue &Clamp,
134 SDValue &Omod) const;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000135
Justin Bogner95927c02016-05-12 21:03:32 +0000136 void SelectADD_SUB_I64(SDNode *N);
137 void SelectDIV_SCALE(SDNode *N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000138
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000139 SDNode *getS_BFE(unsigned Opcode, const SDLoc &DL, SDValue Val,
Marek Olsak9b728682015-03-24 13:40:27 +0000140 uint32_t Offset, uint32_t Width);
Justin Bogner95927c02016-05-12 21:03:32 +0000141 void SelectS_BFEFromShifts(SDNode *N);
142 void SelectS_BFE(SDNode *N);
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000143 bool isCBranchSCC(const SDNode *N) const;
Justin Bogner95927c02016-05-12 21:03:32 +0000144 void SelectBRCOND(SDNode *N);
Matt Arsenault88701812016-06-09 23:42:48 +0000145 void SelectATOMIC_CMP_SWAP(SDNode *N);
Marek Olsak9b728682015-03-24 13:40:27 +0000146
Tom Stellard75aadc22012-12-11 21:25:42 +0000147 // Include the pieces autogenerated from the target description.
148#include "AMDGPUGenDAGISel.inc"
149};
150} // end anonymous namespace
151
152/// \brief This pass converts a legalized DAG into a AMDGPU-specific
153// DAG, ready for instruction scheduling.
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000154FunctionPass *llvm::createAMDGPUISelDag(TargetMachine &TM,
155 CodeGenOpt::Level OptLevel) {
156 return new AMDGPUDAGToDAGISel(TM, OptLevel);
Tom Stellard75aadc22012-12-11 21:25:42 +0000157}
158
Eric Christopher7792e322015-01-30 23:24:40 +0000159bool AMDGPUDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000160 Subtarget = &MF.getSubtarget<AMDGPUSubtarget>();
Eric Christopher7792e322015-01-30 23:24:40 +0000161 return SelectionDAGISel::runOnMachineFunction(MF);
Tom Stellard75aadc22012-12-11 21:25:42 +0000162}
163
164AMDGPUDAGToDAGISel::~AMDGPUDAGToDAGISel() {
165}
166
Matt Arsenaultfe267752016-07-28 00:32:02 +0000167bool AMDGPUDAGToDAGISel::isInlineImmediate(const SDNode *N) const {
168 const SIInstrInfo *TII
169 = static_cast<const SISubtarget *>(Subtarget)->getInstrInfo();
170
171 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N))
172 return TII->isInlineConstant(C->getAPIntValue());
173
174 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N))
175 return TII->isInlineConstant(C->getValueAPF().bitcastToAPInt());
176
177 return false;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000178}
179
Tom Stellarddf94dc32013-08-14 23:24:24 +0000180/// \brief Determine the register class for \p OpNo
181/// \returns The register class of the virtual register that will be used for
182/// the given operand number \OpNo or NULL if the register class cannot be
183/// determined.
184const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N,
185 unsigned OpNo) const {
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000186 if (!N->isMachineOpcode()) {
187 if (N->getOpcode() == ISD::CopyToReg) {
188 unsigned Reg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
189 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
190 MachineRegisterInfo &MRI = CurDAG->getMachineFunction().getRegInfo();
191 return MRI.getRegClass(Reg);
192 }
193
194 const SIRegisterInfo *TRI
195 = static_cast<const SISubtarget *>(Subtarget)->getRegisterInfo();
196 return TRI->getPhysRegClass(Reg);
197 }
198
Matt Arsenault209a7b92014-04-18 07:40:20 +0000199 return nullptr;
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000200 }
Matt Arsenault209a7b92014-04-18 07:40:20 +0000201
Tom Stellarddf94dc32013-08-14 23:24:24 +0000202 switch (N->getMachineOpcode()) {
203 default: {
Eric Christopherd9134482014-08-04 21:25:23 +0000204 const MCInstrDesc &Desc =
Eric Christopher7792e322015-01-30 23:24:40 +0000205 Subtarget->getInstrInfo()->get(N->getMachineOpcode());
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000206 unsigned OpIdx = Desc.getNumDefs() + OpNo;
207 if (OpIdx >= Desc.getNumOperands())
Matt Arsenault209a7b92014-04-18 07:40:20 +0000208 return nullptr;
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000209 int RegClass = Desc.OpInfo[OpIdx].RegClass;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000210 if (RegClass == -1)
211 return nullptr;
212
Eric Christopher7792e322015-01-30 23:24:40 +0000213 return Subtarget->getRegisterInfo()->getRegClass(RegClass);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000214 }
215 case AMDGPU::REG_SEQUENCE: {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000216 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000217 const TargetRegisterClass *SuperRC =
Eric Christopher7792e322015-01-30 23:24:40 +0000218 Subtarget->getRegisterInfo()->getRegClass(RCID);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000219
220 SDValue SubRegOp = N->getOperand(OpNo + 1);
221 unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue();
Eric Christopher7792e322015-01-30 23:24:40 +0000222 return Subtarget->getRegisterInfo()->getSubClassWithSubReg(SuperRC,
223 SubRegIdx);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000224 }
225 }
226}
227
Tom Stellard381a94a2015-05-12 15:00:49 +0000228SDNode *AMDGPUDAGToDAGISel::glueCopyToM0(SDNode *N) const {
229 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellarda4b746d2016-07-05 16:10:44 +0000230 cast<MemSDNode>(N)->getAddressSpace() != AMDGPUAS::LOCAL_ADDRESS)
Tom Stellard381a94a2015-05-12 15:00:49 +0000231 return N;
232
233 const SITargetLowering& Lowering =
234 *static_cast<const SITargetLowering*>(getTargetLowering());
235
236 // Write max value to m0 before each load operation
237
238 SDValue M0 = Lowering.copyToM0(*CurDAG, CurDAG->getEntryNode(), SDLoc(N),
239 CurDAG->getTargetConstant(-1, SDLoc(N), MVT::i32));
240
241 SDValue Glue = M0.getValue(1);
242
243 SmallVector <SDValue, 8> Ops;
244 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
245 Ops.push_back(N->getOperand(i));
246 }
247 Ops.push_back(Glue);
248 CurDAG->MorphNodeTo(N, N->getOpcode(), N->getVTList(), Ops);
249
250 return N;
251}
252
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000253static unsigned selectSGPRVectorRegClassID(unsigned NumVectorElts) {
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000254 switch (NumVectorElts) {
255 case 1:
Marek Olsak79c05872016-11-25 17:37:09 +0000256 return AMDGPU::SReg_32_XM0RegClassID;
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000257 case 2:
258 return AMDGPU::SReg_64RegClassID;
259 case 4:
260 return AMDGPU::SReg_128RegClassID;
261 case 8:
262 return AMDGPU::SReg_256RegClassID;
263 case 16:
264 return AMDGPU::SReg_512RegClassID;
265 }
266
267 llvm_unreachable("invalid vector size");
268}
269
Justin Bogner95927c02016-05-12 21:03:32 +0000270void AMDGPUDAGToDAGISel::Select(SDNode *N) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000271 unsigned int Opc = N->getOpcode();
272 if (N->isMachineOpcode()) {
Tim Northover31d093c2013-09-22 08:21:56 +0000273 N->setNodeId(-1);
Justin Bogner95927c02016-05-12 21:03:32 +0000274 return; // Already selected.
Tom Stellard75aadc22012-12-11 21:25:42 +0000275 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000276
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000277 if (isa<AtomicSDNode>(N) ||
278 (Opc == AMDGPUISD::ATOMIC_INC || Opc == AMDGPUISD::ATOMIC_DEC))
Tom Stellard381a94a2015-05-12 15:00:49 +0000279 N = glueCopyToM0(N);
280
Tom Stellard75aadc22012-12-11 21:25:42 +0000281 switch (Opc) {
282 default: break;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000283 // We are selecting i64 ADD here instead of custom lower it during
284 // DAG legalization, so we can fold some i64 ADDs used for address
285 // calculation into the LOAD and STORE instructions.
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000286 case ISD::ADD:
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000287 case ISD::ADDC:
288 case ISD::ADDE:
289 case ISD::SUB:
290 case ISD::SUBC:
291 case ISD::SUBE: {
Tom Stellard1f15bff2014-02-25 21:36:18 +0000292 if (N->getValueType(0) != MVT::i64 ||
Eric Christopher7792e322015-01-30 23:24:40 +0000293 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Tom Stellard1f15bff2014-02-25 21:36:18 +0000294 break;
295
Justin Bogner95927c02016-05-12 21:03:32 +0000296 SelectADD_SUB_I64(N);
297 return;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000298 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000299 case ISD::SCALAR_TO_VECTOR:
Tom Stellard880a80a2014-06-17 16:53:14 +0000300 case AMDGPUISD::BUILD_VERTICAL_VECTOR:
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000301 case ISD::BUILD_VECTOR: {
Tom Stellard8e5da412013-08-14 23:24:32 +0000302 unsigned RegClassID;
Eric Christopher7792e322015-01-30 23:24:40 +0000303 const AMDGPURegisterInfo *TRI = Subtarget->getRegisterInfo();
Tom Stellard8e5da412013-08-14 23:24:32 +0000304 EVT VT = N->getValueType(0);
305 unsigned NumVectorElts = VT.getVectorNumElements();
Matt Arsenault064c2062014-06-11 17:40:32 +0000306 EVT EltVT = VT.getVectorElementType();
307 assert(EltVT.bitsEq(MVT::i32));
Eric Christopher7792e322015-01-30 23:24:40 +0000308 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000309 RegClassID = selectSGPRVectorRegClassID(NumVectorElts);
Tom Stellard8e5da412013-08-14 23:24:32 +0000310 } else {
311 // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
312 // that adds a 128 bits reg copy when going through TwoAddressInstructions
313 // pass. We want to avoid 128 bits copies as much as possible because they
314 // can't be bundled by our scheduler.
315 switch(NumVectorElts) {
316 case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break;
Tom Stellard880a80a2014-06-17 16:53:14 +0000317 case 4:
318 if (Opc == AMDGPUISD::BUILD_VERTICAL_VECTOR)
319 RegClassID = AMDGPU::R600_Reg128VerticalRegClassID;
320 else
321 RegClassID = AMDGPU::R600_Reg128RegClassID;
322 break;
Tom Stellard8e5da412013-08-14 23:24:32 +0000323 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
324 }
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000325 }
Tom Stellard0344cdf2013-08-01 15:23:42 +0000326
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000327 SDLoc DL(N);
328 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Tom Stellard8e5da412013-08-14 23:24:32 +0000329
330 if (NumVectorElts == 1) {
Justin Bogner95927c02016-05-12 21:03:32 +0000331 CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT, N->getOperand(0),
332 RegClass);
333 return;
Tom Stellard0344cdf2013-08-01 15:23:42 +0000334 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000335
336 assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not "
337 "supported yet");
338 // 16 = Max Num Vector Elements
339 // 2 = 2 REG_SEQUENCE operands per element (value, subreg index)
340 // 1 = Vector Register Class
Matt Arsenault064c2062014-06-11 17:40:32 +0000341 SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1);
Tom Stellard8e5da412013-08-14 23:24:32 +0000342
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000343 RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000344 bool IsRegSeq = true;
Matt Arsenault064c2062014-06-11 17:40:32 +0000345 unsigned NOps = N->getNumOperands();
346 for (unsigned i = 0; i < NOps; i++) {
Tom Stellard8e5da412013-08-14 23:24:32 +0000347 // XXX: Why is this here?
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000348 if (isa<RegisterSDNode>(N->getOperand(i))) {
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000349 IsRegSeq = false;
350 break;
351 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000352 RegSeqArgs[1 + (2 * i)] = N->getOperand(i);
353 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000354 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL,
355 MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000356 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000357
358 if (NOps != NumVectorElts) {
359 // Fill in the missing undef elements if this was a scalar_to_vector.
360 assert(Opc == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts);
361
362 MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000363 DL, EltVT);
Matt Arsenault064c2062014-06-11 17:40:32 +0000364 for (unsigned i = NOps; i < NumVectorElts; ++i) {
365 RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0);
366 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000367 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL, MVT::i32);
Matt Arsenault064c2062014-06-11 17:40:32 +0000368 }
369 }
370
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000371 if (!IsRegSeq)
372 break;
Justin Bogner95927c02016-05-12 21:03:32 +0000373 CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(), RegSeqArgs);
374 return;
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000375 }
Tom Stellard754f80f2013-04-05 23:31:51 +0000376 case ISD::BUILD_PAIR: {
377 SDValue RC, SubReg0, SubReg1;
Eric Christopher7792e322015-01-30 23:24:40 +0000378 if (Subtarget->getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard754f80f2013-04-05 23:31:51 +0000379 break;
380 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000381 SDLoc DL(N);
Tom Stellard754f80f2013-04-05 23:31:51 +0000382 if (N->getValueType(0) == MVT::i128) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000383 RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32);
384 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32);
385 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000386 } else if (N->getValueType(0) == MVT::i64) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000387 RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32);
388 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
389 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000390 } else {
391 llvm_unreachable("Unhandled value type for BUILD_PAIR");
392 }
393 const SDValue Ops[] = { RC, N->getOperand(0), SubReg0,
394 N->getOperand(1), SubReg1 };
Justin Bogner95927c02016-05-12 21:03:32 +0000395 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
396 N->getValueType(0), Ops));
397 return;
Tom Stellard754f80f2013-04-05 23:31:51 +0000398 }
Tom Stellard7ed0b522014-04-03 20:19:27 +0000399
400 case ISD::Constant:
401 case ISD::ConstantFP: {
Eric Christopher7792e322015-01-30 23:24:40 +0000402 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellard7ed0b522014-04-03 20:19:27 +0000403 N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N))
404 break;
405
406 uint64_t Imm;
407 if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N))
408 Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue();
409 else {
Tom Stellard3cbe0142014-04-07 19:31:13 +0000410 ConstantSDNode *C = cast<ConstantSDNode>(N);
Tom Stellard7ed0b522014-04-03 20:19:27 +0000411 Imm = C->getZExtValue();
412 }
413
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000414 SDLoc DL(N);
415 SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
416 CurDAG->getConstant(Imm & 0xFFFFFFFF, DL,
417 MVT::i32));
418 SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
419 CurDAG->getConstant(Imm >> 32, DL, MVT::i32));
Tom Stellard7ed0b522014-04-03 20:19:27 +0000420 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000421 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
422 SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
423 SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
Tom Stellard7ed0b522014-04-03 20:19:27 +0000424 };
425
Justin Bogner95927c02016-05-12 21:03:32 +0000426 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
427 N->getValueType(0), Ops));
428 return;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000429 }
Matt Arsenault4bf43d42015-09-25 17:27:08 +0000430 case ISD::LOAD:
Tom Stellard096b8c12015-02-04 20:49:49 +0000431 case ISD::STORE: {
Tom Stellard381a94a2015-05-12 15:00:49 +0000432 N = glueCopyToM0(N);
Tom Stellard096b8c12015-02-04 20:49:49 +0000433 break;
434 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000435
436 case AMDGPUISD::BFE_I32:
437 case AMDGPUISD::BFE_U32: {
Eric Christopher7792e322015-01-30 23:24:40 +0000438 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Matt Arsenault78b86702014-04-18 05:19:26 +0000439 break;
440
441 // There is a scalar version available, but unlike the vector version which
442 // has a separate operand for the offset and width, the scalar version packs
443 // the width and offset into a single operand. Try to move to the scalar
444 // version if the offsets are constant, so that we can try to keep extended
445 // loads of kernel arguments in SGPRs.
446
447 // TODO: Technically we could try to pattern match scalar bitshifts of
448 // dynamic values, but it's probably not useful.
449 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
450 if (!Offset)
451 break;
452
453 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
454 if (!Width)
455 break;
456
457 bool Signed = Opc == AMDGPUISD::BFE_I32;
458
Matt Arsenault78b86702014-04-18 05:19:26 +0000459 uint32_t OffsetVal = Offset->getZExtValue();
460 uint32_t WidthVal = Width->getZExtValue();
461
Justin Bogner95927c02016-05-12 21:03:32 +0000462 ReplaceNode(N, getS_BFE(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32,
463 SDLoc(N), N->getOperand(0), OffsetVal, WidthVal));
464 return;
Matt Arsenault78b86702014-04-18 05:19:26 +0000465 }
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000466 case AMDGPUISD::DIV_SCALE: {
Justin Bogner95927c02016-05-12 21:03:32 +0000467 SelectDIV_SCALE(N);
468 return;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000469 }
Tom Stellard3457a842014-10-09 19:06:00 +0000470 case ISD::CopyToReg: {
471 const SITargetLowering& Lowering =
472 *static_cast<const SITargetLowering*>(getTargetLowering());
473 Lowering.legalizeTargetIndependentNode(N, *CurDAG);
474 break;
475 }
Marek Olsak9b728682015-03-24 13:40:27 +0000476 case ISD::AND:
477 case ISD::SRL:
478 case ISD::SRA:
Matt Arsenault7e8de012016-04-22 22:59:16 +0000479 case ISD::SIGN_EXTEND_INREG:
Marek Olsak9b728682015-03-24 13:40:27 +0000480 if (N->getValueType(0) != MVT::i32 ||
481 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
482 break;
483
Justin Bogner95927c02016-05-12 21:03:32 +0000484 SelectS_BFE(N);
485 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +0000486 case ISD::BRCOND:
Justin Bogner95927c02016-05-12 21:03:32 +0000487 SelectBRCOND(N);
488 return;
Matt Arsenault88701812016-06-09 23:42:48 +0000489
490 case AMDGPUISD::ATOMIC_CMP_SWAP:
491 SelectATOMIC_CMP_SWAP(N);
492 return;
Tom Stellard75aadc22012-12-11 21:25:42 +0000493 }
Tom Stellard3457a842014-10-09 19:06:00 +0000494
Justin Bogner95927c02016-05-12 21:03:32 +0000495 SelectCode(N);
Tom Stellard365366f2013-01-23 02:09:06 +0000496}
497
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000498bool AMDGPUDAGToDAGISel::isConstantLoad(const MemSDNode *N, int CbId) const {
499 if (!N->readMem())
500 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000501 if (CbId == -1)
Tom Stellarda4b746d2016-07-05 16:10:44 +0000502 return N->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000503
Tom Stellarda4b746d2016-07-05 16:10:44 +0000504 return N->getAddressSpace() == AMDGPUAS::CONSTANT_BUFFER_0 + CbId;
Matt Arsenault3f981402014-09-15 15:41:53 +0000505}
506
Tom Stellardbc4497b2016-02-12 23:45:29 +0000507bool AMDGPUDAGToDAGISel::isUniformBr(const SDNode *N) const {
508 const BasicBlock *BB = FuncInfo->MBB->getBasicBlock();
Nicolai Haehnle05b127d2016-04-14 17:42:35 +0000509 const Instruction *Term = BB->getTerminator();
510 return Term->getMetadata("amdgpu.uniform") ||
511 Term->getMetadata("structurizecfg.uniform");
Tom Stellardbc4497b2016-02-12 23:45:29 +0000512}
513
Mehdi Amini117296c2016-10-01 02:56:57 +0000514StringRef AMDGPUDAGToDAGISel::getPassName() const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000515 return "AMDGPU DAG->DAG Pattern Instruction Selection";
516}
517
Tom Stellard41fc7852013-07-23 01:48:42 +0000518//===----------------------------------------------------------------------===//
519// Complex Patterns
520//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000521
Tom Stellard365366f2013-01-23 02:09:06 +0000522bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr,
Matt Arsenault209a7b92014-04-18 07:40:20 +0000523 SDValue& IntPtr) {
Tom Stellard365366f2013-01-23 02:09:06 +0000524 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000525 IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, SDLoc(Addr),
526 true);
Tom Stellard365366f2013-01-23 02:09:06 +0000527 return true;
528 }
529 return false;
530}
531
532bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr,
533 SDValue& BaseReg, SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000534 if (!isa<ConstantSDNode>(Addr)) {
Tom Stellard365366f2013-01-23 02:09:06 +0000535 BaseReg = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000536 Offset = CurDAG->getIntPtrConstant(0, SDLoc(Addr), true);
Tom Stellard365366f2013-01-23 02:09:06 +0000537 return true;
538 }
539 return false;
540}
541
Tom Stellard75aadc22012-12-11 21:25:42 +0000542bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
543 SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000544 ConstantSDNode *IMMOffset;
Tom Stellard75aadc22012-12-11 21:25:42 +0000545
546 if (Addr.getOpcode() == ISD::ADD
547 && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))
548 && isInt<16>(IMMOffset->getZExtValue())) {
549
550 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000551 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
552 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000553 return true;
554 // If the pointer address is constant, we can move it to the offset field.
555 } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr))
556 && isInt<16>(IMMOffset->getZExtValue())) {
557 Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Trickef9de2a2013-05-25 02:42:55 +0000558 SDLoc(CurDAG->getEntryNode()),
Tom Stellard75aadc22012-12-11 21:25:42 +0000559 AMDGPU::ZERO, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000560 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
561 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000562 return true;
563 }
564
565 // Default case, no offset
566 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000567 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000568 return true;
569}
570
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000571bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
572 SDValue &Offset) {
573 ConstantSDNode *C;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000574 SDLoc DL(Addr);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000575
576 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
577 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000578 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000579 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
580 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
581 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000582 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000583 } else {
584 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000585 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000586 }
587
588 return true;
589}
Christian Konigd910b7d2013-02-26 17:52:16 +0000590
Justin Bogner95927c02016-05-12 21:03:32 +0000591void AMDGPUDAGToDAGISel::SelectADD_SUB_I64(SDNode *N) {
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000592 SDLoc DL(N);
593 SDValue LHS = N->getOperand(0);
594 SDValue RHS = N->getOperand(1);
595
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000596 unsigned Opcode = N->getOpcode();
597 bool ConsumeCarry = (Opcode == ISD::ADDE || Opcode == ISD::SUBE);
598 bool ProduceCarry =
599 ConsumeCarry || Opcode == ISD::ADDC || Opcode == ISD::SUBC;
600 bool IsAdd =
601 (Opcode == ISD::ADD || Opcode == ISD::ADDC || Opcode == ISD::ADDE);
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000602
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000603 SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
604 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000605
606 SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
607 DL, MVT::i32, LHS, Sub0);
608 SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
609 DL, MVT::i32, LHS, Sub1);
610
611 SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
612 DL, MVT::i32, RHS, Sub0);
613 SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
614 DL, MVT::i32, RHS, Sub1);
615
616 SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000617
Tom Stellard80942a12014-09-05 14:07:59 +0000618 unsigned Opc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000619 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
620
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000621 SDNode *AddLo;
622 if (!ConsumeCarry) {
623 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0) };
624 AddLo = CurDAG->getMachineNode(Opc, DL, VTList, Args);
625 } else {
626 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0), N->getOperand(2) };
627 AddLo = CurDAG->getMachineNode(CarryOpc, DL, VTList, Args);
628 }
629 SDValue AddHiArgs[] = {
630 SDValue(Hi0, 0),
631 SDValue(Hi1, 0),
632 SDValue(AddLo, 1)
633 };
634 SDNode *AddHi = CurDAG->getMachineNode(CarryOpc, DL, VTList, AddHiArgs);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000635
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000636 SDValue RegSequenceArgs[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000637 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000638 SDValue(AddLo,0),
639 Sub0,
640 SDValue(AddHi,0),
641 Sub1,
642 };
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000643 SDNode *RegSequence = CurDAG->getMachineNode(AMDGPU::REG_SEQUENCE, DL,
644 MVT::i64, RegSequenceArgs);
645
646 if (ProduceCarry) {
647 // Replace the carry-use
648 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 1), SDValue(AddHi, 1));
649 }
650
651 // Replace the remaining uses.
652 CurDAG->ReplaceAllUsesWith(N, RegSequence);
653 CurDAG->RemoveDeadNode(N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000654}
655
Matt Arsenault044f1d12015-02-14 04:24:28 +0000656// We need to handle this here because tablegen doesn't support matching
657// instructions with multiple outputs.
Justin Bogner95927c02016-05-12 21:03:32 +0000658void AMDGPUDAGToDAGISel::SelectDIV_SCALE(SDNode *N) {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000659 SDLoc SL(N);
660 EVT VT = N->getValueType(0);
661
662 assert(VT == MVT::f32 || VT == MVT::f64);
663
664 unsigned Opc
665 = (VT == MVT::f64) ? AMDGPU::V_DIV_SCALE_F64 : AMDGPU::V_DIV_SCALE_F32;
666
NAKAMURA Takumi84965032015-09-22 11:14:12 +0000667 // src0_modifiers, src0, src1_modifiers, src1, src2_modifiers, src2, clamp,
668 // omod
Matt Arsenault044f1d12015-02-14 04:24:28 +0000669 SDValue Ops[8];
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000670
Matt Arsenault044f1d12015-02-14 04:24:28 +0000671 SelectVOP3Mods0(N->getOperand(0), Ops[1], Ops[0], Ops[6], Ops[7]);
672 SelectVOP3Mods(N->getOperand(1), Ops[3], Ops[2]);
673 SelectVOP3Mods(N->getOperand(2), Ops[5], Ops[4]);
Justin Bogner95927c02016-05-12 21:03:32 +0000674 CurDAG->SelectNodeTo(N, Opc, VT, MVT::i1, Ops);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000675}
676
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000677bool AMDGPUDAGToDAGISel::isDSOffsetLegal(const SDValue &Base, unsigned Offset,
678 unsigned OffsetBits) const {
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000679 if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
680 (OffsetBits == 8 && !isUInt<8>(Offset)))
681 return false;
682
Matt Arsenault706f9302015-07-06 16:01:58 +0000683 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS ||
684 Subtarget->unsafeDSOffsetFoldingEnabled())
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000685 return true;
686
687 // On Southern Islands instruction with a negative base value and an offset
688 // don't seem to work.
689 return CurDAG->SignBitIsZero(Base);
690}
691
692bool AMDGPUDAGToDAGISel::SelectDS1Addr1Offset(SDValue Addr, SDValue &Base,
693 SDValue &Offset) const {
Tom Stellard92b24f32016-04-29 14:34:26 +0000694 SDLoc DL(Addr);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000695 if (CurDAG->isBaseWithConstantOffset(Addr)) {
696 SDValue N0 = Addr.getOperand(0);
697 SDValue N1 = Addr.getOperand(1);
698 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
699 if (isDSOffsetLegal(N0, C1->getSExtValue(), 16)) {
700 // (add n0, c0)
701 Base = N0;
Tom Stellard92b24f32016-04-29 14:34:26 +0000702 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000703 return true;
704 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000705 } else if (Addr.getOpcode() == ISD::SUB) {
706 // sub C, x -> add (sub 0, x), C
707 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
708 int64_t ByteOffset = C->getSExtValue();
709 if (isUInt<16>(ByteOffset)) {
Matt Arsenault966a94f2015-09-08 19:34:22 +0000710 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000711
Matt Arsenault966a94f2015-09-08 19:34:22 +0000712 // XXX - This is kind of hacky. Create a dummy sub node so we can check
713 // the known bits in isDSOffsetLegal. We need to emit the selected node
714 // here, so this is thrown away.
715 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
716 Zero, Addr.getOperand(1));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000717
Matt Arsenault966a94f2015-09-08 19:34:22 +0000718 if (isDSOffsetLegal(Sub, ByteOffset, 16)) {
719 MachineSDNode *MachineSub
720 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
721 Zero, Addr.getOperand(1));
722
723 Base = SDValue(MachineSub, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000724 Offset = CurDAG->getTargetConstant(ByteOffset, DL, MVT::i16);
Matt Arsenault966a94f2015-09-08 19:34:22 +0000725 return true;
726 }
727 }
728 }
729 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
730 // If we have a constant address, prefer to put the constant into the
731 // offset. This can save moves to load the constant address since multiple
732 // operations can share the zero base address register, and enables merging
733 // into read2 / write2 instructions.
734
735 SDLoc DL(Addr);
736
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000737 if (isUInt<16>(CAddr->getZExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000738 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardc8d79202014-10-15 21:08:59 +0000739 MachineSDNode *MovZero = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000740 DL, MVT::i32, Zero);
Tom Stellardc8d79202014-10-15 21:08:59 +0000741 Base = SDValue(MovZero, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000742 Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16);
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000743 return true;
744 }
745 }
746
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000747 // default case
748 Base = Addr;
Matt Arsenault966a94f2015-09-08 19:34:22 +0000749 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000750 return true;
751}
752
Matt Arsenault966a94f2015-09-08 19:34:22 +0000753// TODO: If offset is too big, put low 16-bit into offset.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000754bool AMDGPUDAGToDAGISel::SelectDS64Bit4ByteAligned(SDValue Addr, SDValue &Base,
755 SDValue &Offset0,
756 SDValue &Offset1) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000757 SDLoc DL(Addr);
758
Tom Stellardf3fc5552014-08-22 18:49:35 +0000759 if (CurDAG->isBaseWithConstantOffset(Addr)) {
760 SDValue N0 = Addr.getOperand(0);
761 SDValue N1 = Addr.getOperand(1);
762 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
763 unsigned DWordOffset0 = C1->getZExtValue() / 4;
764 unsigned DWordOffset1 = DWordOffset0 + 1;
765 // (add n0, c0)
766 if (isDSOffsetLegal(N0, DWordOffset1, 8)) {
767 Base = N0;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000768 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
769 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000770 return true;
771 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000772 } else if (Addr.getOpcode() == ISD::SUB) {
773 // sub C, x -> add (sub 0, x), C
774 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
775 unsigned DWordOffset0 = C->getZExtValue() / 4;
776 unsigned DWordOffset1 = DWordOffset0 + 1;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000777
Matt Arsenault966a94f2015-09-08 19:34:22 +0000778 if (isUInt<8>(DWordOffset0)) {
779 SDLoc DL(Addr);
780 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
781
782 // XXX - This is kind of hacky. Create a dummy sub node so we can check
783 // the known bits in isDSOffsetLegal. We need to emit the selected node
784 // here, so this is thrown away.
785 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
786 Zero, Addr.getOperand(1));
787
788 if (isDSOffsetLegal(Sub, DWordOffset1, 8)) {
789 MachineSDNode *MachineSub
790 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
791 Zero, Addr.getOperand(1));
792
793 Base = SDValue(MachineSub, 0);
794 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
795 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
796 return true;
797 }
798 }
799 }
800 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000801 unsigned DWordOffset0 = CAddr->getZExtValue() / 4;
802 unsigned DWordOffset1 = DWordOffset0 + 1;
803 assert(4 * DWordOffset0 == CAddr->getZExtValue());
804
805 if (isUInt<8>(DWordOffset0) && isUInt<8>(DWordOffset1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000806 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000807 MachineSDNode *MovZero
808 = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000809 DL, MVT::i32, Zero);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000810 Base = SDValue(MovZero, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000811 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
812 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000813 return true;
814 }
815 }
816
Tom Stellardf3fc5552014-08-22 18:49:35 +0000817 // default case
Matt Arsenault0efdd062016-09-09 22:29:28 +0000818
819 // FIXME: This is broken on SI where we still need to check if the base
820 // pointer is positive here.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000821 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000822 Offset0 = CurDAG->getTargetConstant(0, DL, MVT::i8);
823 Offset1 = CurDAG->getTargetConstant(1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000824 return true;
825}
826
Tom Stellardb02094e2014-07-21 15:45:01 +0000827static bool isLegalMUBUFImmOffset(const ConstantSDNode *Imm) {
828 return isUInt<12>(Imm->getZExtValue());
829}
830
Changpeng Fangb41574a2015-12-22 20:55:23 +0000831bool AMDGPUDAGToDAGISel::SelectMUBUF(SDValue Addr, SDValue &Ptr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000832 SDValue &VAddr, SDValue &SOffset,
833 SDValue &Offset, SDValue &Offen,
834 SDValue &Idxen, SDValue &Addr64,
835 SDValue &GLC, SDValue &SLC,
836 SDValue &TFE) const {
Changpeng Fangb41574a2015-12-22 20:55:23 +0000837 // Subtarget prefers to use flat instruction
838 if (Subtarget->useFlatForGlobal())
839 return false;
840
Tom Stellardb02c2682014-06-24 23:33:07 +0000841 SDLoc DL(Addr);
842
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000843 if (!GLC.getNode())
844 GLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
845 if (!SLC.getNode())
846 SLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000847 TFE = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000848
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000849 Idxen = CurDAG->getTargetConstant(0, DL, MVT::i1);
850 Offen = CurDAG->getTargetConstant(0, DL, MVT::i1);
851 Addr64 = CurDAG->getTargetConstant(0, DL, MVT::i1);
852 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000853
Tom Stellardb02c2682014-06-24 23:33:07 +0000854 if (CurDAG->isBaseWithConstantOffset(Addr)) {
855 SDValue N0 = Addr.getOperand(0);
856 SDValue N1 = Addr.getOperand(1);
857 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
858
Tom Stellard94b72312015-02-11 00:34:35 +0000859 if (N0.getOpcode() == ISD::ADD) {
860 // (add (add N2, N3), C1) -> addr64
861 SDValue N2 = N0.getOperand(0);
862 SDValue N3 = N0.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000863 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard94b72312015-02-11 00:34:35 +0000864 Ptr = N2;
865 VAddr = N3;
866 } else {
Tom Stellardb02c2682014-06-24 23:33:07 +0000867
Tom Stellard155bbb72014-08-11 22:18:17 +0000868 // (add N0, C1) -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000869 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000870 Ptr = N0;
Tom Stellard94b72312015-02-11 00:34:35 +0000871 }
872
873 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenault88701812016-06-09 23:42:48 +0000874 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
875 return true;
876 }
877
878 if (isUInt<32>(C1->getZExtValue())) {
Tom Stellard94b72312015-02-11 00:34:35 +0000879 // Illegal offset, store it in soffset.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000880 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellard94b72312015-02-11 00:34:35 +0000881 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000882 CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32)),
883 0);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000884 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +0000885 }
886 }
Tom Stellard94b72312015-02-11 00:34:35 +0000887
Tom Stellardb02c2682014-06-24 23:33:07 +0000888 if (Addr.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +0000889 // (add N0, N1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +0000890 SDValue N0 = Addr.getOperand(0);
891 SDValue N1 = Addr.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000892 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000893 Ptr = N0;
894 VAddr = N1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000895 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000896 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +0000897 }
898
Tom Stellard155bbb72014-08-11 22:18:17 +0000899 // default case -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000900 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000901 Ptr = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000902 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000903
904 return true;
Tom Stellard155bbb72014-08-11 22:18:17 +0000905}
906
907bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000908 SDValue &VAddr, SDValue &SOffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +0000909 SDValue &Offset, SDValue &GLC,
910 SDValue &SLC, SDValue &TFE) const {
911 SDValue Ptr, Offen, Idxen, Addr64;
Tom Stellard155bbb72014-08-11 22:18:17 +0000912
Tom Stellard70580f82015-07-20 14:28:41 +0000913 // addr64 bit was removed for volcanic islands.
914 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
915 return false;
916
Changpeng Fangb41574a2015-12-22 20:55:23 +0000917 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
918 GLC, SLC, TFE))
919 return false;
Tom Stellard155bbb72014-08-11 22:18:17 +0000920
921 ConstantSDNode *C = cast<ConstantSDNode>(Addr64);
922 if (C->getSExtValue()) {
923 SDLoc DL(Addr);
Matt Arsenault485defe2014-11-05 19:01:17 +0000924
925 const SITargetLowering& Lowering =
926 *static_cast<const SITargetLowering*>(getTargetLowering());
927
928 SRsrc = SDValue(Lowering.wrapAddr64Rsrc(*CurDAG, DL, Ptr), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +0000929 return true;
930 }
Matt Arsenault485defe2014-11-05 19:01:17 +0000931
Tom Stellard155bbb72014-08-11 22:18:17 +0000932 return false;
933}
934
Tom Stellard7980fc82014-09-25 18:30:26 +0000935bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000936 SDValue &VAddr, SDValue &SOffset,
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000937 SDValue &Offset,
938 SDValue &SLC) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000939 SLC = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i1);
Tom Stellard1f9939f2015-02-27 14:59:41 +0000940 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +0000941
Tom Stellard1f9939f2015-02-27 14:59:41 +0000942 return SelectMUBUFAddr64(Addr, SRsrc, VAddr, SOffset, Offset, GLC, SLC, TFE);
Tom Stellard7980fc82014-09-25 18:30:26 +0000943}
944
Matt Arsenaultac0fc842016-09-17 16:09:55 +0000945SDValue AMDGPUDAGToDAGISel::foldFrameIndex(SDValue N) const {
946 if (auto FI = dyn_cast<FrameIndexSDNode>(N))
947 return CurDAG->getTargetFrameIndex(FI->getIndex(), FI->getValueType(0));
948 return N;
949}
950
Tom Stellardb02094e2014-07-21 15:45:01 +0000951bool AMDGPUDAGToDAGISel::SelectMUBUFScratch(SDValue Addr, SDValue &Rsrc,
952 SDValue &VAddr, SDValue &SOffset,
953 SDValue &ImmOffset) const {
954
955 SDLoc DL(Addr);
956 MachineFunction &MF = CurDAG->getMachineFunction();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000957 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardb02094e2014-07-21 15:45:01 +0000958
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000959 Rsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000960 SOffset = CurDAG->getRegister(Info->getScratchWaveOffsetReg(), MVT::i32);
Tom Stellardb02094e2014-07-21 15:45:01 +0000961
962 // (add n0, c1)
963 if (CurDAG->isBaseWithConstantOffset(Addr)) {
Tom Stellard78655fc2015-07-16 19:40:09 +0000964 SDValue N0 = Addr.getOperand(0);
Tom Stellardb02094e2014-07-21 15:45:01 +0000965 SDValue N1 = Addr.getOperand(1);
Matt Arsenaultcd099612016-02-24 04:55:29 +0000966
Tom Stellard78655fc2015-07-16 19:40:09 +0000967 // Offsets in vaddr must be positive.
Matt Arsenaultcd099612016-02-24 04:55:29 +0000968 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
Matt Arsenaultcb38a6b2016-03-21 18:02:18 +0000969 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenaultac0fc842016-09-17 16:09:55 +0000970 VAddr = foldFrameIndex(N0);
Matt Arsenaultcd099612016-02-24 04:55:29 +0000971 ImmOffset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
972 return true;
Tom Stellardb02094e2014-07-21 15:45:01 +0000973 }
974 }
975
Tom Stellardb02094e2014-07-21 15:45:01 +0000976 // (node)
Matt Arsenaultac0fc842016-09-17 16:09:55 +0000977 VAddr = foldFrameIndex(Addr);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000978 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellardb02094e2014-07-21 15:45:01 +0000979 return true;
980}
981
Tom Stellard155bbb72014-08-11 22:18:17 +0000982bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
983 SDValue &SOffset, SDValue &Offset,
984 SDValue &GLC, SDValue &SLC,
985 SDValue &TFE) const {
986 SDValue Ptr, VAddr, Offen, Idxen, Addr64;
Tom Stellard794c8c02014-12-02 17:05:41 +0000987 const SIInstrInfo *TII =
Eric Christopher7792e322015-01-30 23:24:40 +0000988 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Tom Stellardb02094e2014-07-21 15:45:01 +0000989
Changpeng Fangb41574a2015-12-22 20:55:23 +0000990 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
991 GLC, SLC, TFE))
992 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +0000993
Tom Stellard155bbb72014-08-11 22:18:17 +0000994 if (!cast<ConstantSDNode>(Offen)->getSExtValue() &&
995 !cast<ConstantSDNode>(Idxen)->getSExtValue() &&
996 !cast<ConstantSDNode>(Addr64)->getSExtValue()) {
Tom Stellard794c8c02014-12-02 17:05:41 +0000997 uint64_t Rsrc = TII->getDefaultRsrcDataFormat() |
Tom Stellard155bbb72014-08-11 22:18:17 +0000998 APInt::getAllOnesValue(32).getZExtValue(); // Size
999 SDLoc DL(Addr);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00001000
1001 const SITargetLowering& Lowering =
1002 *static_cast<const SITargetLowering*>(getTargetLowering());
1003
1004 SRsrc = SDValue(Lowering.buildRSRC(*CurDAG, DL, Ptr, 0, Rsrc), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001005 return true;
1006 }
1007 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001008}
1009
Tom Stellard7980fc82014-09-25 18:30:26 +00001010bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Jan Vesely43b7b5b2016-04-07 19:23:11 +00001011 SDValue &Soffset, SDValue &Offset
1012 ) const {
1013 SDValue GLC, SLC, TFE;
1014
1015 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1016}
1017bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001018 SDValue &Soffset, SDValue &Offset,
Matt Arsenault88701812016-06-09 23:42:48 +00001019 SDValue &SLC) const {
1020 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001021
1022 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1023}
1024
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001025bool AMDGPUDAGToDAGISel::SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001026 SDValue &SOffset,
1027 SDValue &ImmOffset) const {
1028 SDLoc DL(Constant);
1029 uint32_t Imm = cast<ConstantSDNode>(Constant)->getZExtValue();
1030 uint32_t Overflow = 0;
1031
1032 if (Imm >= 4096) {
1033 if (Imm <= 4095 + 64) {
1034 // Use an SOffset inline constant for 1..64
1035 Overflow = Imm - 4095;
1036 Imm = 4095;
1037 } else {
1038 // Try to keep the same value in SOffset for adjacent loads, so that
1039 // the corresponding register contents can be re-used.
1040 //
1041 // Load values with all low-bits set into SOffset, so that a larger
1042 // range of values can be covered using s_movk_i32
1043 uint32_t High = (Imm + 1) & ~4095;
1044 uint32_t Low = (Imm + 1) & 4095;
1045 Imm = Low;
1046 Overflow = High - 1;
1047 }
1048 }
1049
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001050 // There is a hardware bug in SI and CI which prevents address clamping in
1051 // MUBUF instructions from working correctly with SOffsets. The immediate
1052 // offset is unaffected.
1053 if (Overflow > 0 &&
1054 Subtarget->getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS)
1055 return false;
1056
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001057 ImmOffset = CurDAG->getTargetConstant(Imm, DL, MVT::i16);
1058
1059 if (Overflow <= 64)
1060 SOffset = CurDAG->getTargetConstant(Overflow, DL, MVT::i32);
1061 else
1062 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
1063 CurDAG->getTargetConstant(Overflow, DL, MVT::i32)),
1064 0);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001065
1066 return true;
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001067}
1068
1069bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicOffset(SDValue Offset,
1070 SDValue &SOffset,
1071 SDValue &ImmOffset) const {
1072 SDLoc DL(Offset);
1073
1074 if (!isa<ConstantSDNode>(Offset))
1075 return false;
1076
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001077 return SelectMUBUFConstant(Offset, SOffset, ImmOffset);
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001078}
1079
1080bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicVOffset(SDValue Offset,
1081 SDValue &SOffset,
1082 SDValue &ImmOffset,
1083 SDValue &VOffset) const {
1084 SDLoc DL(Offset);
1085
1086 // Don't generate an unnecessary voffset for constant offsets.
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001087 if (isa<ConstantSDNode>(Offset)) {
1088 SDValue Tmp1, Tmp2;
1089
1090 // When necessary, use a voffset in <= CI anyway to work around a hardware
1091 // bug.
1092 if (Subtarget->getGeneration() > AMDGPUSubtarget::SEA_ISLANDS ||
1093 SelectMUBUFConstant(Offset, Tmp1, Tmp2))
1094 return false;
1095 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001096
1097 if (CurDAG->isBaseWithConstantOffset(Offset)) {
1098 SDValue N0 = Offset.getOperand(0);
1099 SDValue N1 = Offset.getOperand(1);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001100 if (cast<ConstantSDNode>(N1)->getSExtValue() >= 0 &&
1101 SelectMUBUFConstant(N1, SOffset, ImmOffset)) {
1102 VOffset = N0;
1103 return true;
1104 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001105 }
1106
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001107 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1108 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
1109 VOffset = Offset;
1110
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001111 return true;
1112}
1113
Matt Arsenault7757c592016-06-09 23:42:54 +00001114bool AMDGPUDAGToDAGISel::SelectFlat(SDValue Addr,
1115 SDValue &VAddr,
1116 SDValue &SLC,
1117 SDValue &TFE) const {
1118 VAddr = Addr;
1119 TFE = SLC = CurDAG->getTargetConstant(0, SDLoc(), MVT::i1);
1120 return true;
1121}
1122
Tom Stellarddee26a22015-08-06 19:28:30 +00001123///
1124/// \param EncodedOffset This is the immediate value that will be encoded
1125/// directly into the instruction. On SI/CI the \p EncodedOffset
1126/// will be in units of dwords and on VI+ it will be units of bytes.
1127static bool isLegalSMRDImmOffset(const AMDGPUSubtarget *ST,
1128 int64_t EncodedOffset) {
1129 return ST->getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS ?
1130 isUInt<8>(EncodedOffset) : isUInt<20>(EncodedOffset);
1131}
1132
1133bool AMDGPUDAGToDAGISel::SelectSMRDOffset(SDValue ByteOffsetNode,
1134 SDValue &Offset, bool &Imm) const {
1135
1136 // FIXME: Handle non-constant offsets.
1137 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ByteOffsetNode);
1138 if (!C)
1139 return false;
1140
1141 SDLoc SL(ByteOffsetNode);
1142 AMDGPUSubtarget::Generation Gen = Subtarget->getGeneration();
1143 int64_t ByteOffset = C->getSExtValue();
1144 int64_t EncodedOffset = Gen < AMDGPUSubtarget::VOLCANIC_ISLANDS ?
1145 ByteOffset >> 2 : ByteOffset;
1146
1147 if (isLegalSMRDImmOffset(Subtarget, EncodedOffset)) {
1148 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1149 Imm = true;
1150 return true;
1151 }
1152
Tom Stellard217361c2015-08-06 19:28:38 +00001153 if (!isUInt<32>(EncodedOffset) || !isUInt<32>(ByteOffset))
1154 return false;
1155
1156 if (Gen == AMDGPUSubtarget::SEA_ISLANDS && isUInt<32>(EncodedOffset)) {
1157 // 32-bit Immediates are supported on Sea Islands.
1158 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1159 } else {
Tom Stellarddee26a22015-08-06 19:28:30 +00001160 SDValue C32Bit = CurDAG->getTargetConstant(ByteOffset, SL, MVT::i32);
1161 Offset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SL, MVT::i32,
1162 C32Bit), 0);
Tom Stellarddee26a22015-08-06 19:28:30 +00001163 }
Tom Stellard217361c2015-08-06 19:28:38 +00001164 Imm = false;
1165 return true;
Tom Stellarddee26a22015-08-06 19:28:30 +00001166}
1167
1168bool AMDGPUDAGToDAGISel::SelectSMRD(SDValue Addr, SDValue &SBase,
1169 SDValue &Offset, bool &Imm) const {
1170
1171 SDLoc SL(Addr);
1172 if (CurDAG->isBaseWithConstantOffset(Addr)) {
1173 SDValue N0 = Addr.getOperand(0);
1174 SDValue N1 = Addr.getOperand(1);
1175
1176 if (SelectSMRDOffset(N1, Offset, Imm)) {
1177 SBase = N0;
1178 return true;
1179 }
1180 }
1181 SBase = Addr;
1182 Offset = CurDAG->getTargetConstant(0, SL, MVT::i32);
1183 Imm = true;
1184 return true;
1185}
1186
1187bool AMDGPUDAGToDAGISel::SelectSMRDImm(SDValue Addr, SDValue &SBase,
1188 SDValue &Offset) const {
1189 bool Imm;
1190 return SelectSMRD(Addr, SBase, Offset, Imm) && Imm;
1191}
1192
Tom Stellard217361c2015-08-06 19:28:38 +00001193bool AMDGPUDAGToDAGISel::SelectSMRDImm32(SDValue Addr, SDValue &SBase,
1194 SDValue &Offset) const {
1195
1196 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1197 return false;
1198
1199 bool Imm;
1200 if (!SelectSMRD(Addr, SBase, Offset, Imm))
1201 return false;
1202
1203 return !Imm && isa<ConstantSDNode>(Offset);
1204}
1205
Tom Stellarddee26a22015-08-06 19:28:30 +00001206bool AMDGPUDAGToDAGISel::SelectSMRDSgpr(SDValue Addr, SDValue &SBase,
1207 SDValue &Offset) const {
1208 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001209 return SelectSMRD(Addr, SBase, Offset, Imm) && !Imm &&
1210 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001211}
1212
1213bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm(SDValue Addr,
1214 SDValue &Offset) const {
1215 bool Imm;
1216 return SelectSMRDOffset(Addr, Offset, Imm) && Imm;
1217}
1218
Tom Stellard217361c2015-08-06 19:28:38 +00001219bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm32(SDValue Addr,
1220 SDValue &Offset) const {
1221 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1222 return false;
1223
1224 bool Imm;
1225 if (!SelectSMRDOffset(Addr, Offset, Imm))
1226 return false;
1227
1228 return !Imm && isa<ConstantSDNode>(Offset);
1229}
1230
Tom Stellarddee26a22015-08-06 19:28:30 +00001231bool AMDGPUDAGToDAGISel::SelectSMRDBufferSgpr(SDValue Addr,
1232 SDValue &Offset) const {
1233 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001234 return SelectSMRDOffset(Addr, Offset, Imm) && !Imm &&
1235 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001236}
1237
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001238bool AMDGPUDAGToDAGISel::SelectMOVRELOffset(SDValue Index,
1239 SDValue &Base,
1240 SDValue &Offset) const {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001241 SDLoc DL(Index);
1242
1243 if (CurDAG->isBaseWithConstantOffset(Index)) {
1244 SDValue N0 = Index.getOperand(0);
1245 SDValue N1 = Index.getOperand(1);
1246 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
1247
1248 // (add n0, c0)
1249 Base = N0;
1250 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32);
1251 return true;
1252 }
1253
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001254 if (isa<ConstantSDNode>(Index))
1255 return false;
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001256
1257 Base = Index;
1258 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1259 return true;
1260}
1261
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001262SDNode *AMDGPUDAGToDAGISel::getS_BFE(unsigned Opcode, const SDLoc &DL,
1263 SDValue Val, uint32_t Offset,
1264 uint32_t Width) {
Marek Olsak9b728682015-03-24 13:40:27 +00001265 // Transformation function, pack the offset and width of a BFE into
1266 // the format expected by the S_BFE_I32 / S_BFE_U32. In the second
1267 // source, bits [5:0] contain the offset and bits [22:16] the width.
1268 uint32_t PackedVal = Offset | (Width << 16);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001269 SDValue PackedConst = CurDAG->getTargetConstant(PackedVal, DL, MVT::i32);
Marek Olsak9b728682015-03-24 13:40:27 +00001270
1271 return CurDAG->getMachineNode(Opcode, DL, MVT::i32, Val, PackedConst);
1272}
1273
Justin Bogner95927c02016-05-12 21:03:32 +00001274void AMDGPUDAGToDAGISel::SelectS_BFEFromShifts(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001275 // "(a << b) srl c)" ---> "BFE_U32 a, (c-b), (32-c)
1276 // "(a << b) sra c)" ---> "BFE_I32 a, (c-b), (32-c)
1277 // Predicate: 0 < b <= c < 32
1278
1279 const SDValue &Shl = N->getOperand(0);
1280 ConstantSDNode *B = dyn_cast<ConstantSDNode>(Shl->getOperand(1));
1281 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
1282
1283 if (B && C) {
1284 uint32_t BVal = B->getZExtValue();
1285 uint32_t CVal = C->getZExtValue();
1286
1287 if (0 < BVal && BVal <= CVal && CVal < 32) {
1288 bool Signed = N->getOpcode() == ISD::SRA;
1289 unsigned Opcode = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1290
Justin Bogner95927c02016-05-12 21:03:32 +00001291 ReplaceNode(N, getS_BFE(Opcode, SDLoc(N), Shl.getOperand(0), CVal - BVal,
1292 32 - CVal));
1293 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001294 }
1295 }
Justin Bogner95927c02016-05-12 21:03:32 +00001296 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001297}
1298
Justin Bogner95927c02016-05-12 21:03:32 +00001299void AMDGPUDAGToDAGISel::SelectS_BFE(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001300 switch (N->getOpcode()) {
1301 case ISD::AND:
1302 if (N->getOperand(0).getOpcode() == ISD::SRL) {
1303 // "(a srl b) & mask" ---> "BFE_U32 a, b, popcount(mask)"
1304 // Predicate: isMask(mask)
1305 const SDValue &Srl = N->getOperand(0);
1306 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(Srl.getOperand(1));
1307 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(N->getOperand(1));
1308
1309 if (Shift && Mask) {
1310 uint32_t ShiftVal = Shift->getZExtValue();
1311 uint32_t MaskVal = Mask->getZExtValue();
1312
1313 if (isMask_32(MaskVal)) {
1314 uint32_t WidthVal = countPopulation(MaskVal);
1315
Justin Bogner95927c02016-05-12 21:03:32 +00001316 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1317 Srl.getOperand(0), ShiftVal, WidthVal));
1318 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001319 }
1320 }
1321 }
1322 break;
1323 case ISD::SRL:
1324 if (N->getOperand(0).getOpcode() == ISD::AND) {
1325 // "(a & mask) srl b)" ---> "BFE_U32 a, b, popcount(mask >> b)"
1326 // Predicate: isMask(mask >> b)
1327 const SDValue &And = N->getOperand(0);
1328 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(N->getOperand(1));
1329 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(And->getOperand(1));
1330
1331 if (Shift && Mask) {
1332 uint32_t ShiftVal = Shift->getZExtValue();
1333 uint32_t MaskVal = Mask->getZExtValue() >> ShiftVal;
1334
1335 if (isMask_32(MaskVal)) {
1336 uint32_t WidthVal = countPopulation(MaskVal);
1337
Justin Bogner95927c02016-05-12 21:03:32 +00001338 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1339 And.getOperand(0), ShiftVal, WidthVal));
1340 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001341 }
1342 }
Justin Bogner95927c02016-05-12 21:03:32 +00001343 } else if (N->getOperand(0).getOpcode() == ISD::SHL) {
1344 SelectS_BFEFromShifts(N);
1345 return;
1346 }
Marek Olsak9b728682015-03-24 13:40:27 +00001347 break;
1348 case ISD::SRA:
Justin Bogner95927c02016-05-12 21:03:32 +00001349 if (N->getOperand(0).getOpcode() == ISD::SHL) {
1350 SelectS_BFEFromShifts(N);
1351 return;
1352 }
Marek Olsak9b728682015-03-24 13:40:27 +00001353 break;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001354
1355 case ISD::SIGN_EXTEND_INREG: {
1356 // sext_inreg (srl x, 16), i8 -> bfe_i32 x, 16, 8
1357 SDValue Src = N->getOperand(0);
1358 if (Src.getOpcode() != ISD::SRL)
1359 break;
1360
1361 const ConstantSDNode *Amt = dyn_cast<ConstantSDNode>(Src.getOperand(1));
1362 if (!Amt)
1363 break;
1364
1365 unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits();
Justin Bogner95927c02016-05-12 21:03:32 +00001366 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_I32, SDLoc(N), Src.getOperand(0),
1367 Amt->getZExtValue(), Width));
1368 return;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001369 }
Marek Olsak9b728682015-03-24 13:40:27 +00001370 }
1371
Justin Bogner95927c02016-05-12 21:03:32 +00001372 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001373}
1374
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +00001375bool AMDGPUDAGToDAGISel::isCBranchSCC(const SDNode *N) const {
1376 assert(N->getOpcode() == ISD::BRCOND);
1377 if (!N->hasOneUse())
1378 return false;
1379
1380 SDValue Cond = N->getOperand(1);
1381 if (Cond.getOpcode() == ISD::CopyToReg)
1382 Cond = Cond.getOperand(2);
1383
1384 if (Cond.getOpcode() != ISD::SETCC || !Cond.hasOneUse())
1385 return false;
1386
1387 MVT VT = Cond.getOperand(0).getSimpleValueType();
1388 if (VT == MVT::i32)
1389 return true;
1390
1391 if (VT == MVT::i64) {
1392 auto ST = static_cast<const SISubtarget *>(Subtarget);
1393
1394 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
1395 return (CC == ISD::SETEQ || CC == ISD::SETNE) && ST->hasScalarCompareEq64();
1396 }
1397
1398 return false;
1399}
1400
Justin Bogner95927c02016-05-12 21:03:32 +00001401void AMDGPUDAGToDAGISel::SelectBRCOND(SDNode *N) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00001402 SDValue Cond = N->getOperand(1);
1403
1404 if (isCBranchSCC(N)) {
1405 // This brcond will use S_CBRANCH_SCC*, so let tablegen handle it.
Justin Bogner95927c02016-05-12 21:03:32 +00001406 SelectCode(N);
1407 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001408 }
1409
Tom Stellardbc4497b2016-02-12 23:45:29 +00001410 SDLoc SL(N);
1411
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001412 SDValue VCC = CurDAG->getCopyToReg(N->getOperand(0), SL, AMDGPU::VCC, Cond);
Justin Bogner95927c02016-05-12 21:03:32 +00001413 CurDAG->SelectNodeTo(N, AMDGPU::S_CBRANCH_VCCNZ, MVT::Other,
1414 N->getOperand(2), // Basic Block
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001415 VCC.getValue(0));
Justin Bogner95927c02016-05-12 21:03:32 +00001416 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001417}
1418
Matt Arsenault88701812016-06-09 23:42:48 +00001419// This is here because there isn't a way to use the generated sub0_sub1 as the
1420// subreg index to EXTRACT_SUBREG in tablegen.
1421void AMDGPUDAGToDAGISel::SelectATOMIC_CMP_SWAP(SDNode *N) {
1422 MemSDNode *Mem = cast<MemSDNode>(N);
1423 unsigned AS = Mem->getAddressSpace();
Matt Arsenault7757c592016-06-09 23:42:54 +00001424 if (AS == AMDGPUAS::FLAT_ADDRESS) {
1425 SelectCode(N);
1426 return;
1427 }
Matt Arsenault88701812016-06-09 23:42:48 +00001428
1429 MVT VT = N->getSimpleValueType(0);
1430 bool Is32 = (VT == MVT::i32);
1431 SDLoc SL(N);
1432
1433 MachineSDNode *CmpSwap = nullptr;
1434 if (Subtarget->hasAddr64()) {
1435 SDValue SRsrc, VAddr, SOffset, Offset, GLC, SLC;
1436
1437 if (SelectMUBUFAddr64(Mem->getBasePtr(), SRsrc, VAddr, SOffset, Offset, SLC)) {
1438 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_ADDR64 :
1439 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_ADDR64;
1440 SDValue CmpVal = Mem->getOperand(2);
1441
1442 // XXX - Do we care about glue operands?
1443
1444 SDValue Ops[] = {
1445 CmpVal, VAddr, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1446 };
1447
1448 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1449 }
1450 }
1451
1452 if (!CmpSwap) {
1453 SDValue SRsrc, SOffset, Offset, SLC;
1454 if (SelectMUBUFOffset(Mem->getBasePtr(), SRsrc, SOffset, Offset, SLC)) {
1455 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET :
1456 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_OFFSET;
1457
1458 SDValue CmpVal = Mem->getOperand(2);
1459 SDValue Ops[] = {
1460 CmpVal, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1461 };
1462
1463 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1464 }
1465 }
1466
1467 if (!CmpSwap) {
1468 SelectCode(N);
1469 return;
1470 }
1471
1472 MachineSDNode::mmo_iterator MMOs = MF->allocateMemRefsArray(1);
1473 *MMOs = Mem->getMemOperand();
1474 CmpSwap->setMemRefs(MMOs, MMOs + 1);
1475
1476 unsigned SubReg = Is32 ? AMDGPU::sub0 : AMDGPU::sub0_sub1;
1477 SDValue Extract
1478 = CurDAG->getTargetExtractSubreg(SubReg, SL, VT, SDValue(CmpSwap, 0));
1479
1480 ReplaceUses(SDValue(N, 0), Extract);
1481 ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 1));
1482 CurDAG->RemoveDeadNode(N);
1483}
1484
Tom Stellardb4a313a2014-08-01 00:32:39 +00001485bool AMDGPUDAGToDAGISel::SelectVOP3Mods(SDValue In, SDValue &Src,
1486 SDValue &SrcMods) const {
1487
1488 unsigned Mods = 0;
1489
1490 Src = In;
1491
1492 if (Src.getOpcode() == ISD::FNEG) {
1493 Mods |= SISrcMods::NEG;
1494 Src = Src.getOperand(0);
1495 }
1496
1497 if (Src.getOpcode() == ISD::FABS) {
1498 Mods |= SISrcMods::ABS;
1499 Src = Src.getOperand(0);
1500 }
1501
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001502 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001503
1504 return true;
1505}
1506
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001507bool AMDGPUDAGToDAGISel::SelectVOP3NoMods(SDValue In, SDValue &Src,
1508 SDValue &SrcMods) const {
1509 bool Res = SelectVOP3Mods(In, Src, SrcMods);
1510 return Res && cast<ConstantSDNode>(SrcMods)->isNullValue();
1511}
1512
Tom Stellardb4a313a2014-08-01 00:32:39 +00001513bool AMDGPUDAGToDAGISel::SelectVOP3Mods0(SDValue In, SDValue &Src,
1514 SDValue &SrcMods, SDValue &Clamp,
1515 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001516 SDLoc DL(In);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001517 // FIXME: Handle Clamp and Omod
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001518 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i32);
1519 Omod = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001520
1521 return SelectVOP3Mods(In, Src, SrcMods);
1522}
1523
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001524bool AMDGPUDAGToDAGISel::SelectVOP3NoMods0(SDValue In, SDValue &Src,
1525 SDValue &SrcMods, SDValue &Clamp,
1526 SDValue &Omod) const {
1527 bool Res = SelectVOP3Mods0(In, Src, SrcMods, Clamp, Omod);
1528
1529 return Res && cast<ConstantSDNode>(SrcMods)->isNullValue() &&
1530 cast<ConstantSDNode>(Clamp)->isNullValue() &&
1531 cast<ConstantSDNode>(Omod)->isNullValue();
1532}
1533
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001534bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp(SDValue In, SDValue &Src,
1535 SDValue &SrcMods,
1536 SDValue &Omod) const {
1537 // FIXME: Handle Omod
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001538 Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001539
1540 return SelectVOP3Mods(In, Src, SrcMods);
1541}
1542
Matt Arsenault4831ce52015-01-06 23:00:37 +00001543bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src,
1544 SDValue &SrcMods,
1545 SDValue &Clamp,
1546 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001547 Clamp = Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault4831ce52015-01-06 23:00:37 +00001548 return SelectVOP3Mods(In, Src, SrcMods);
1549}
1550
Christian Konigd910b7d2013-02-26 17:52:16 +00001551void AMDGPUDAGToDAGISel::PostprocessISelDAG() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001552 const AMDGPUTargetLowering& Lowering =
Matt Arsenault209a7b92014-04-18 07:40:20 +00001553 *static_cast<const AMDGPUTargetLowering*>(getTargetLowering());
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001554 bool IsModified = false;
1555 do {
1556 IsModified = false;
1557 // Go over all selected nodes and try to fold them a bit more
Pete Cooper65c69402015-07-14 22:10:54 +00001558 for (SDNode &Node : CurDAG->allnodes()) {
1559 MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(&Node);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001560 if (!MachineNode)
1561 continue;
Christian Konigd910b7d2013-02-26 17:52:16 +00001562
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001563 SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG);
Pete Cooper65c69402015-07-14 22:10:54 +00001564 if (ResNode != &Node) {
1565 ReplaceUses(&Node, ResNode);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001566 IsModified = true;
1567 }
Tom Stellard2183b702013-06-03 17:39:46 +00001568 }
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001569 CurDAG->RemoveDeadNodes();
1570 } while (IsModified);
Christian Konigd910b7d2013-02-26 17:52:16 +00001571}