blob: 93ca11bd168eeb1f95b746d69720da8066e909a2 [file] [log] [blame]
Chris Lattner3a4d1b22005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukman10468d82005-04-21 22:55:34 +00002//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman10468d82005-04-21 22:55:34 +00007//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesen75fbe902012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Bill Wendling908bf812014-01-06 00:43:20 +000025#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCAsmInfo.h"
27#include "llvm/MC/MCExpr.h"
Nadav Rotem8b24a732011-06-01 12:51:46 +000028#include "llvm/Support/CommandLine.h"
Torok Edwin56d06592009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0b24d22006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetLoweringObjectFile.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000034#include "llvm/Target/TargetSubtargetInfo.h"
Nick Lewycky0de20af2010-12-19 20:43:38 +000035#include <cctype>
Chris Lattner3a4d1b22005-01-07 07:44:53 +000036using namespace llvm;
37
Aditya Nandakumar30531552014-11-13 21:29:21 +000038/// NOTE: The TargetMachine owns TLOF.
39TargetLowering::TargetLowering(const TargetMachine &tm)
40 : TargetLoweringBase(tm) {}
Chris Lattner6f809792005-01-16 07:28:11 +000041
Evan Cheng6af02632005-12-20 06:22:03 +000042const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
Craig Topperc0196b12014-04-14 00:51:57 +000043 return nullptr;
Evan Cheng6af02632005-12-20 06:22:03 +000044}
Evan Cheng9cdc16c2005-12-21 23:05:39 +000045
Tim Northoverf1450d82013-01-09 13:18:15 +000046/// Check whether a given call node is in tail position within its function. If
47/// so, it sets Chain to the input chain of the tail call.
48bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
49 SDValue &Chain) const {
50 const Function *F = DAG.getMachineFunction().getFunction();
51
52 // Conservatively require the attributes of the call to match those of
53 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling658d24d2013-01-18 21:53:16 +000054 AttributeSet CallerAttrs = F->getAttributes();
55 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northoverf1450d82013-01-09 13:18:15 +000056 .removeAttribute(Attribute::NoAlias).hasAttributes())
57 return false;
58
59 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling658d24d2013-01-18 21:53:16 +000060 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
61 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northoverf1450d82013-01-09 13:18:15 +000062 return false;
63
64 // Check if the only use is a function return node.
65 return isUsedByReturnOnly(Node, Chain);
66}
67
Andrew Trick74f4c742013-10-31 17:18:24 +000068/// \brief Set CallLoweringInfo attribute flags based on a call instruction
69/// and called function attributes.
70void TargetLowering::ArgListEntry::setAttributes(ImmutableCallSite *CS,
71 unsigned AttrIdx) {
72 isSExt = CS->paramHasAttr(AttrIdx, Attribute::SExt);
73 isZExt = CS->paramHasAttr(AttrIdx, Attribute::ZExt);
74 isInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg);
75 isSRet = CS->paramHasAttr(AttrIdx, Attribute::StructRet);
76 isNest = CS->paramHasAttr(AttrIdx, Attribute::Nest);
77 isByVal = CS->paramHasAttr(AttrIdx, Attribute::ByVal);
Reid Klecknerf5b76512014-01-31 23:50:57 +000078 isInAlloca = CS->paramHasAttr(AttrIdx, Attribute::InAlloca);
Andrew Trick74f4c742013-10-31 17:18:24 +000079 isReturned = CS->paramHasAttr(AttrIdx, Attribute::Returned);
80 Alignment = CS->getParamAlignment(AttrIdx);
81}
Tim Northoverf1450d82013-01-09 13:18:15 +000082
83/// Generate a libcall taking the given operands as arguments and returning a
84/// result of type RetVT.
Michael Gottesman7a801722013-08-13 17:54:56 +000085std::pair<SDValue, SDValue>
86TargetLowering::makeLibCall(SelectionDAG &DAG,
87 RTLIB::Libcall LC, EVT RetVT,
Craig Topper8fe40e02015-10-22 17:05:00 +000088 ArrayRef<SDValue> Ops,
Michael Gottesman7a801722013-08-13 17:54:56 +000089 bool isSigned, SDLoc dl,
90 bool doesNotReturn,
91 bool isReturnValueUsed) const {
Tim Northoverf1450d82013-01-09 13:18:15 +000092 TargetLowering::ArgListTy Args;
Craig Topper8fe40e02015-10-22 17:05:00 +000093 Args.reserve(Ops.size());
Tim Northoverf1450d82013-01-09 13:18:15 +000094
95 TargetLowering::ArgListEntry Entry;
Craig Topper8fe40e02015-10-22 17:05:00 +000096 for (SDValue Op : Ops) {
97 Entry.Node = Op;
Tim Northoverf1450d82013-01-09 13:18:15 +000098 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
Craig Topper8fe40e02015-10-22 17:05:00 +000099 Entry.isSExt = shouldSignExtendTypeInLibCall(Op.getValueType(), isSigned);
100 Entry.isZExt = !shouldSignExtendTypeInLibCall(Op.getValueType(), isSigned);
Tim Northoverf1450d82013-01-09 13:18:15 +0000101 Args.push_back(Entry);
102 }
Michael Kupersteineaa16002015-10-25 08:14:05 +0000103
Ahmed Bougachae85a2d32015-03-26 22:46:58 +0000104 if (LC == RTLIB::UNKNOWN_LIBCALL)
105 report_fatal_error("Unsupported library call operation!");
Mehdi Amini44ede332015-07-09 02:09:04 +0000106 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
107 getPointerTy(DAG.getDataLayout()));
Tim Northoverf1450d82013-01-09 13:18:15 +0000108
109 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000110 TargetLowering::CallLoweringInfo CLI(DAG);
Petar Jovanovic5b436222015-03-23 12:28:13 +0000111 bool signExtend = shouldSignExtendTypeInLibCall(RetVT, isSigned);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000112 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +0000113 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000114 .setNoReturn(doesNotReturn).setDiscardResult(!isReturnValueUsed)
Petar Jovanovic5b436222015-03-23 12:28:13 +0000115 .setSExtResult(signExtend).setZExtResult(!signExtend);
Michael Gottesman7a801722013-08-13 17:54:56 +0000116 return LowerCallTo(CLI);
Tim Northoverf1450d82013-01-09 13:18:15 +0000117}
118
Tim Northoverf1450d82013-01-09 13:18:15 +0000119/// SoftenSetCCOperands - Soften the operands of a comparison. This code is
120/// shared among BR_CC, SELECT_CC, and SETCC handlers.
121void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
122 SDValue &NewLHS, SDValue &NewRHS,
123 ISD::CondCode &CCCode,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000124 SDLoc dl) const {
Tim Northoverf1450d82013-01-09 13:18:15 +0000125 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
126 && "Unsupported setcc type!");
127
128 // Expand into one or more soft-fp libcall(s).
129 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
Alexey Bataevb9288602015-07-15 08:39:35 +0000130 bool ShouldInvertCC = false;
Tim Northoverf1450d82013-01-09 13:18:15 +0000131 switch (CCCode) {
132 case ISD::SETEQ:
133 case ISD::SETOEQ:
134 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
135 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
136 break;
137 case ISD::SETNE:
138 case ISD::SETUNE:
139 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
140 (VT == MVT::f64) ? RTLIB::UNE_F64 : RTLIB::UNE_F128;
141 break;
142 case ISD::SETGE:
143 case ISD::SETOGE:
144 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
145 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
146 break;
147 case ISD::SETLT:
148 case ISD::SETOLT:
149 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
150 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
151 break;
152 case ISD::SETLE:
153 case ISD::SETOLE:
154 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
155 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
156 break;
157 case ISD::SETGT:
158 case ISD::SETOGT:
159 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
160 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
161 break;
162 case ISD::SETUO:
163 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
164 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
165 break;
166 case ISD::SETO:
167 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
168 (VT == MVT::f64) ? RTLIB::O_F64 : RTLIB::O_F128;
169 break;
Alexey Bataevb9288602015-07-15 08:39:35 +0000170 case ISD::SETONE:
171 // SETONE = SETOLT | SETOGT
172 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
173 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
174 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
175 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
176 break;
177 case ISD::SETUEQ:
Tim Northoverf1450d82013-01-09 13:18:15 +0000178 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
179 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
Alexey Bataevb9288602015-07-15 08:39:35 +0000180 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
181 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
182 break;
183 default:
184 // Invert CC for unordered comparisons
185 ShouldInvertCC = true;
Tim Northoverf1450d82013-01-09 13:18:15 +0000186 switch (CCCode) {
Alexey Bataevb9288602015-07-15 08:39:35 +0000187 case ISD::SETULT:
188 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
Tim Northoverf1450d82013-01-09 13:18:15 +0000189 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
190 break;
Tim Northoverf1450d82013-01-09 13:18:15 +0000191 case ISD::SETULE:
Alexey Bataevb9288602015-07-15 08:39:35 +0000192 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
193 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
194 break;
195 case ISD::SETUGT:
196 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
Tim Northoverf1450d82013-01-09 13:18:15 +0000197 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
198 break;
Alexey Bataevb9288602015-07-15 08:39:35 +0000199 case ISD::SETUGE:
200 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
201 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
Tim Northoverf1450d82013-01-09 13:18:15 +0000202 break;
203 default: llvm_unreachable("Do not know how to soften this setcc!");
204 }
205 }
206
207 // Use the target specific return value for comparions lib calls.
208 EVT RetVT = getCmpLibcallReturnType();
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000209 SDValue Ops[2] = {NewLHS, NewRHS};
Craig Topper8fe40e02015-10-22 17:05:00 +0000210 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, false /*sign irrelevant*/,
211 dl).first;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000212 NewRHS = DAG.getConstant(0, dl, RetVT);
Alexey Bataevb9288602015-07-15 08:39:35 +0000213
Tim Northoverf1450d82013-01-09 13:18:15 +0000214 CCCode = getCmpLibcallCC(LC1);
Alexey Bataevb9288602015-07-15 08:39:35 +0000215 if (ShouldInvertCC)
216 CCCode = getSetCCInverse(CCCode, /*isInteger=*/true);
217
Tim Northoverf1450d82013-01-09 13:18:15 +0000218 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000219 SDValue Tmp = DAG.getNode(
220 ISD::SETCC, dl,
221 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), RetVT),
222 NewLHS, NewRHS, DAG.getCondCode(CCCode));
Craig Topper8fe40e02015-10-22 17:05:00 +0000223 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, false/*sign irrelevant*/,
224 dl).first;
Mehdi Amini44ede332015-07-09 02:09:04 +0000225 NewLHS = DAG.getNode(
226 ISD::SETCC, dl,
227 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), RetVT),
228 NewLHS, NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
Tim Northoverf1450d82013-01-09 13:18:15 +0000229 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
230 NewRHS = SDValue();
231 }
232}
233
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000234/// getJumpTableEncoding - Return the entry encoding for a jump table in the
235/// current function. The returned value is a member of the
236/// MachineJumpTableInfo::JTEntryKind enum.
237unsigned TargetLowering::getJumpTableEncoding() const {
238 // In non-pic modes, just use the address of a block.
239 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
240 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000241
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000242 // In PIC mode, if the target supports a GPRel32 directive, use it.
Craig Topperc0196b12014-04-14 00:51:57 +0000243 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != nullptr)
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000244 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000245
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000246 // Otherwise, use a label difference.
247 return MachineJumpTableInfo::EK_LabelDifference32;
248}
249
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000250SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
251 SelectionDAG &DAG) const {
Chris Lattner547c7612010-01-26 06:53:37 +0000252 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000253 unsigned JTEncoding = getJumpTableEncoding();
254
255 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
256 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Mehdi Amini44ede332015-07-09 02:09:04 +0000257 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(DAG.getDataLayout()));
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000258
Evan Cheng797d56f2007-11-09 01:32:10 +0000259 return Table;
260}
261
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000262/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
263/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
264/// MCExpr.
265const MCExpr *
Chris Lattner8a785d72010-01-26 06:28:43 +0000266TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
267 unsigned JTI,MCContext &Ctx) const{
Chris Lattner273735b2010-01-26 05:58:28 +0000268 // The normal PIC reloc base is the label at the start of the jump table.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000269 return MCSymbolRefExpr::create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000270}
271
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000272bool
273TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
274 // Assume that everything is safe in static mode.
275 if (getTargetMachine().getRelocationModel() == Reloc::Static)
276 return true;
277
278 // In dynamic-no-pic mode, assume that known defined values are safe.
279 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
Peter Collingbourne6a9d1772015-07-05 20:52:35 +0000280 GA && GA->getGlobal()->isStrongDefinitionForLinker())
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000281 return true;
282
283 // Otherwise assume nothing is safe.
284 return false;
285}
286
Chris Lattneree1dadb2006-02-04 02:13:02 +0000287//===----------------------------------------------------------------------===//
288// Optimization Methods
289//===----------------------------------------------------------------------===//
290
Wesley Peck527da1b2010-11-23 03:31:01 +0000291/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000292/// specified instruction is a constant integer. If so, check to see if there
293/// are any bits set in the constant that are not demanded. If so, shrink the
294/// constant and return true.
Wesley Peck527da1b2010-11-23 03:31:01 +0000295bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000296 const APInt &Demanded) {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000297 SDLoc dl(Op);
Bill Wendling6d271472009-03-04 00:18:06 +0000298
Chris Lattner118ddba2006-02-26 23:36:02 +0000299 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane58ab792009-01-29 01:59:02 +0000300 switch (Op.getOpcode()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000301 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000302 case ISD::XOR:
Bill Wendling6d271472009-03-04 00:18:06 +0000303 case ISD::AND:
304 case ISD::OR: {
305 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
306 if (!C) return false;
307
308 if (Op.getOpcode() == ISD::XOR &&
309 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
310 return false;
311
312 // if we can expand it to have all bits set, do it
313 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000314 EVT VT = Op.getValueType();
Bill Wendling6d271472009-03-04 00:18:06 +0000315 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
316 DAG.getConstant(Demanded &
Wesley Peck527da1b2010-11-23 03:31:01 +0000317 C->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000318 dl, VT));
Bill Wendling6d271472009-03-04 00:18:06 +0000319 return CombineTo(Op, New);
320 }
321
Nate Begemandc7bba92006-02-03 22:24:05 +0000322 break;
323 }
Bill Wendling6d271472009-03-04 00:18:06 +0000324 }
325
Nate Begemandc7bba92006-02-03 22:24:05 +0000326 return false;
327}
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000328
Dan Gohmanad3e5492009-04-08 00:15:30 +0000329/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
330/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
331/// cast, but it could be generalized for targets with other types of
332/// implicit widening casts.
333bool
334TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
335 unsigned BitWidth,
336 const APInt &Demanded,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000337 SDLoc dl) {
Dan Gohmanad3e5492009-04-08 00:15:30 +0000338 assert(Op.getNumOperands() == 2 &&
339 "ShrinkDemandedOp only supports binary operators!");
340 assert(Op.getNode()->getNumValues() == 1 &&
341 "ShrinkDemandedOp only supports nodes with one result!");
342
Hao Liu40914502014-05-29 09:19:07 +0000343 // Early return, as this function cannot handle vector types.
344 if (Op.getValueType().isVector())
345 return false;
346
Dan Gohmanad3e5492009-04-08 00:15:30 +0000347 // Don't do this if the node has another user, which may require the
348 // full value.
349 if (!Op.getNode()->hasOneUse())
350 return false;
351
352 // Search for the smallest integer type with free casts to and from
353 // Op's type. For expedience, just check power-of-2 integer types.
354 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem33360d82012-12-19 07:39:08 +0000355 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
356 unsigned SmallVTBits = DemandedSize;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000357 if (!isPowerOf2_32(SmallVTBits))
358 SmallVTBits = NextPowerOf2(SmallVTBits);
359 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000360 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000361 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
362 TLI.isZExtFree(SmallVT, Op.getValueType())) {
363 // We found a type with free casts.
364 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
365 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
366 Op.getNode()->getOperand(0)),
367 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
368 Op.getNode()->getOperand(1)));
Nadav Rotem33360d82012-12-19 07:39:08 +0000369 bool NeedZext = DemandedSize > SmallVTBits;
370 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
371 dl, Op.getValueType(), X);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000372 return CombineTo(Op, Z);
373 }
374 }
375 return false;
376}
377
Nate Begeman8a77efe2006-02-16 21:11:51 +0000378/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier79044db2011-06-11 02:27:46 +0000379/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman8a77efe2006-02-16 21:11:51 +0000380/// use this information to simplify Op, create a new simplified DAG node and
381/// return true, returning the original and new nodes in Old and New. Otherwise,
382/// analyze the expression and return a mask of KnownOne and KnownZero bits for
383/// the expression (used to simplify the caller). The KnownZero/One bits may
384/// only be accurate for those bits in the DemandedMask.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000385bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000386 const APInt &DemandedMask,
387 APInt &KnownZero,
388 APInt &KnownOne,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000389 TargetLoweringOpt &TLO,
390 unsigned Depth) const {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000391 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman1d459e42009-12-11 21:31:27 +0000392 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000393 "Mask size mismatches value type size!");
394 APInt NewMask = DemandedMask;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000395 SDLoc dl(Op);
Mehdi Amini9639d652015-07-09 02:09:20 +0000396 auto &DL = TLO.DAG.getDataLayout();
Chris Lattner0184f882007-05-17 18:19:23 +0000397
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000398 // Don't know anything.
399 KnownZero = KnownOne = APInt(BitWidth, 0);
400
Nate Begeman8a77efe2006-02-16 21:11:51 +0000401 // Other users may use these bits.
Wesley Peck527da1b2010-11-23 03:31:01 +0000402 if (!Op.getNode()->hasOneUse()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000403 if (Depth != 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000404 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman8a77efe2006-02-16 21:11:51 +0000405 // simplify things downstream.
Jay Foada0653a32014-05-14 21:14:37 +0000406 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman8a77efe2006-02-16 21:11:51 +0000407 return false;
408 }
409 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000410 // just set the NewMask to all bits.
411 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000412 } else if (DemandedMask == 0) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000413 // Not demanding any bits from Op.
414 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesen84935752009-02-06 23:05:02 +0000415 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000416 return false;
417 } else if (Depth == 6) { // Limit search depth.
418 return false;
419 }
420
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000421 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000422 switch (Op.getOpcode()) {
423 case ISD::Constant:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000424 // We know all of the bits for a constant!
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000425 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
426 KnownZero = ~KnownOne;
Chris Lattner118ddba2006-02-26 23:36:02 +0000427 return false; // Don't fall through, will infinitely loop.
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000428 case ISD::AND:
Chris Lattnera60751d2006-02-27 00:36:27 +0000429 // If the RHS is a constant, check to see if the LHS would be zero without
430 // using the bits from the RHS. Below, we use knowledge about the RHS to
431 // simplify the LHS, here we're using information from the LHS to simplify
432 // the RHS.
433 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000434 APInt LHSZero, LHSOne;
Dale Johannesend2b48112011-01-10 21:53:07 +0000435 // Do not increment Depth here; that can cause an infinite loop.
Jay Foada0653a32014-05-14 21:14:37 +0000436 TLO.DAG.computeKnownBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattnera60751d2006-02-27 00:36:27 +0000437 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000438 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000439 return TLO.CombineTo(Op, Op.getOperand(0));
440 // If any of the set bits in the RHS are known zero on the LHS, shrink
441 // the constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000442 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000443 return true;
444 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000445
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000446 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000447 KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000448 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000449 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000450 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000451 KnownZero2, KnownOne2, TLO, Depth+1))
452 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000453 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
454
Nate Begeman8a77efe2006-02-16 21:11:51 +0000455 // If all of the demanded bits are known one on one side, return the other.
456 // These bits cannot contribute to the result of the 'and'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000457 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000458 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000459 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000460 return TLO.CombineTo(Op, Op.getOperand(1));
461 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000462 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000463 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, dl, Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000464 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000465 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000466 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000467 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000468 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000469 return true;
470
Nate Begeman8a77efe2006-02-16 21:11:51 +0000471 // Output known-1 bits are only known if set in both the LHS & RHS.
472 KnownOne &= KnownOne2;
473 // Output known-0 are known to be clear if zero in either the LHS | RHS.
474 KnownZero |= KnownZero2;
475 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000476 case ISD::OR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000477 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000478 KnownOne, TLO, Depth+1))
479 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000480 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000481 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000482 KnownZero2, KnownOne2, TLO, Depth+1))
483 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000484 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
485
Nate Begeman8a77efe2006-02-16 21:11:51 +0000486 // If all of the demanded bits are known zero on one side, return the other.
487 // These bits cannot contribute to the result of the 'or'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000488 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000489 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000490 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000491 return TLO.CombineTo(Op, Op.getOperand(1));
492 // If all of the potentially set bits on one side are known to be set on
493 // the other side, just use the 'other' side.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000494 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000495 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000496 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000497 return TLO.CombineTo(Op, Op.getOperand(1));
498 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000499 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000500 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000501 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000502 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000503 return true;
504
Nate Begeman8a77efe2006-02-16 21:11:51 +0000505 // Output known-0 bits are only known if clear in both the LHS & RHS.
506 KnownZero &= KnownZero2;
507 // Output known-1 are known to be set if set in either the LHS | RHS.
508 KnownOne |= KnownOne2;
509 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000510 case ISD::XOR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000511 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000512 KnownOne, TLO, Depth+1))
513 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000514 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000515 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000516 KnownOne2, TLO, Depth+1))
517 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000518 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
519
Nate Begeman8a77efe2006-02-16 21:11:51 +0000520 // If all of the demanded bits are known zero on one side, return the other.
521 // These bits cannot contribute to the result of the 'xor'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000522 if ((KnownZero & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000523 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000524 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000525 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohmanad3e5492009-04-08 00:15:30 +0000526 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000527 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000528 return true;
529
Chris Lattner5d5916b2006-11-27 21:50:02 +0000530 // If all of the unknown bits are known to be zero on one side or the other
531 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000532 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000533 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesen400dc2e2009-02-06 21:50:26 +0000534 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner5d5916b2006-11-27 21:50:02 +0000535 Op.getOperand(0),
536 Op.getOperand(1)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000537
Nate Begeman8a77efe2006-02-16 21:11:51 +0000538 // Output known-0 bits are known if clear or set in both the LHS & RHS.
539 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
540 // Output known-1 are known to be set if set in only one of the LHS, RHS.
541 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peck527da1b2010-11-23 03:31:01 +0000542
Nate Begeman8a77efe2006-02-16 21:11:51 +0000543 // If all of the demanded bits on one side are known, and all of the set
544 // bits on that side are also known to be set on the other side, turn this
545 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000546 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jones828531f2012-04-17 22:23:10 +0000547 // NB: it is okay if more bits are known than are requested
Stephen Lincfe7f352013-07-08 00:37:03 +0000548 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
Joel Jones828531f2012-04-17 22:23:10 +0000549 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Anderson53aa7a92009-08-10 22:56:29 +0000550 EVT VT = Op.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000551 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, dl, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000552 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000553 Op.getOperand(0), ANDC));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000554 }
555 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000556
Nate Begeman8a77efe2006-02-16 21:11:51 +0000557 // If the RHS is a constant, see if we can simplify it.
Torok Edwin613d7af2008-04-06 21:23:02 +0000558 // for XOR, we prefer to force bits to 1 if they will make a -1.
559 // if we can't force bits, try to shrink constant
560 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
561 APInt Expanded = C->getAPIntValue() | (~NewMask);
562 // if we can expand it to have all bits set, do it
563 if (Expanded.isAllOnesValue()) {
564 if (Expanded != C->getAPIntValue()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000565 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000566 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000567 TLO.DAG.getConstant(Expanded, dl, VT));
Torok Edwin613d7af2008-04-06 21:23:02 +0000568 return TLO.CombineTo(Op, New);
569 }
570 // if it already has all the bits set, nothing to change
571 // but don't shrink either!
572 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
573 return true;
574 }
575 }
576
Nate Begeman8a77efe2006-02-16 21:11:51 +0000577 KnownZero = KnownZeroOut;
578 KnownOne = KnownOneOut;
579 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000580 case ISD::SELECT:
Wesley Peck527da1b2010-11-23 03:31:01 +0000581 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000582 KnownOne, TLO, Depth+1))
583 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000584 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000585 KnownOne2, TLO, Depth+1))
586 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000587 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
588 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
589
Nate Begeman8a77efe2006-02-16 21:11:51 +0000590 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000591 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000592 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000593
Nate Begeman8a77efe2006-02-16 21:11:51 +0000594 // Only known if known in both the LHS and RHS.
595 KnownOne &= KnownOne2;
596 KnownZero &= KnownZero2;
597 break;
Chris Lattner118ddba2006-02-26 23:36:02 +0000598 case ISD::SELECT_CC:
Wesley Peck527da1b2010-11-23 03:31:01 +0000599 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000600 KnownOne, TLO, Depth+1))
601 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000602 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattner118ddba2006-02-26 23:36:02 +0000603 KnownOne2, TLO, Depth+1))
604 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000605 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
606 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
607
Chris Lattner118ddba2006-02-26 23:36:02 +0000608 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000609 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattner118ddba2006-02-26 23:36:02 +0000610 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000611
Chris Lattner118ddba2006-02-26 23:36:02 +0000612 // Only known if known in both the LHS and RHS.
613 KnownOne &= KnownOne2;
614 KnownZero &= KnownZero2;
615 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000616 case ISD::SHL:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000617 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000618 unsigned ShAmt = SA->getZExtValue();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000619 SDValue InOp = Op.getOperand(0);
Chris Lattner9a861a82007-04-17 21:14:16 +0000620
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000621 // If the shift count is an invalid immediate, don't do anything.
622 if (ShAmt >= BitWidth)
623 break;
624
Chris Lattner9a861a82007-04-17 21:14:16 +0000625 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
626 // single shift. We can do this if the bottom bits (which are shifted
627 // out) are never demanded.
628 if (InOp.getOpcode() == ISD::SRL &&
629 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000630 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000631 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000632 unsigned Opc = ISD::SHL;
633 int Diff = ShAmt-C1;
634 if (Diff < 0) {
635 Diff = -Diff;
636 Opc = ISD::SRL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000637 }
638
639 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000640 TLO.DAG.getConstant(Diff, dl, Op.getOperand(1).getValueType());
Owen Anderson53aa7a92009-08-10 22:56:29 +0000641 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000642 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000643 InOp.getOperand(0), NewSA));
644 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000645 }
646
Dan Gohman08186842010-07-23 18:03:30 +0000647 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000648 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000649 return true;
Dan Gohman08186842010-07-23 18:03:30 +0000650
651 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
652 // are not demanded. This will likely allow the anyext to be folded away.
653 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
654 SDValue InnerOp = InOp.getNode()->getOperand(0);
655 EVT InnerVT = InnerOp.getValueType();
Eli Friedman053a7242011-12-09 01:16:26 +0000656 unsigned InnerBits = InnerVT.getSizeInBits();
657 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohman08186842010-07-23 18:03:30 +0000658 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Mehdi Amini9639d652015-07-09 02:09:20 +0000659 EVT ShTy = getShiftAmountTy(InnerVT, DL);
Dan Gohman55e24462010-07-23 21:08:12 +0000660 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
661 ShTy = InnerVT;
Dan Gohman08186842010-07-23 18:03:30 +0000662 SDValue NarrowShl =
663 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000664 TLO.DAG.getConstant(ShAmt, dl, ShTy));
Dan Gohman08186842010-07-23 18:03:30 +0000665 return
666 TLO.CombineTo(Op,
667 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
668 NarrowShl));
669 }
Richard Sandiford374a0e52013-10-16 10:26:19 +0000670 // Repeat the SHL optimization above in cases where an extension
671 // intervenes: (shl (anyext (shr x, c1)), c2) to
672 // (shl (anyext x), c2-c1). This requires that the bottom c1 bits
673 // aren't demanded (as above) and that the shifted upper c1 bits of
674 // x aren't demanded.
675 if (InOp.hasOneUse() &&
676 InnerOp.getOpcode() == ISD::SRL &&
677 InnerOp.hasOneUse() &&
678 isa<ConstantSDNode>(InnerOp.getOperand(1))) {
679 uint64_t InnerShAmt = cast<ConstantSDNode>(InnerOp.getOperand(1))
680 ->getZExtValue();
681 if (InnerShAmt < ShAmt &&
682 InnerShAmt < InnerBits &&
683 NewMask.lshr(InnerBits - InnerShAmt + ShAmt) == 0 &&
684 NewMask.trunc(ShAmt) == 0) {
685 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000686 TLO.DAG.getConstant(ShAmt - InnerShAmt, dl,
Richard Sandiford374a0e52013-10-16 10:26:19 +0000687 Op.getOperand(1).getValueType());
688 EVT VT = Op.getValueType();
689 SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT,
690 InnerOp.getOperand(0));
691 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl, VT,
692 NewExt, NewSA));
693 }
694 }
Dan Gohman08186842010-07-23 18:03:30 +0000695 }
696
Dan Gohmaneffb8942008-09-12 16:56:44 +0000697 KnownZero <<= SA->getZExtValue();
698 KnownOne <<= SA->getZExtValue();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000699 // low bits known zero.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000700 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000701 }
702 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000703 case ISD::SRL:
704 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000705 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000706 unsigned ShAmt = SA->getZExtValue();
Duncan Sands13237ac2008-06-06 12:08:01 +0000707 unsigned VTSize = VT.getSizeInBits();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000708 SDValue InOp = Op.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +0000709
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000710 // If the shift count is an invalid immediate, don't do anything.
711 if (ShAmt >= BitWidth)
712 break;
713
Benjamin Kramer1dcd8b02015-06-26 16:59:31 +0000714 APInt InDemandedMask = (NewMask << ShAmt);
715
716 // If the shift is exact, then it does demand the low bits (and knows that
717 // they are zero).
718 if (cast<BinaryWithFlagsSDNode>(Op)->Flags.hasExact())
719 InDemandedMask |= APInt::getLowBitsSet(BitWidth, ShAmt);
720
Chris Lattner9a861a82007-04-17 21:14:16 +0000721 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
722 // single shift. We can do this if the top bits (which are shifted out)
723 // are never demanded.
724 if (InOp.getOpcode() == ISD::SHL &&
725 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000726 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000727 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000728 unsigned Opc = ISD::SRL;
729 int Diff = ShAmt-C1;
730 if (Diff < 0) {
731 Diff = -Diff;
732 Opc = ISD::SHL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000733 }
734
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000735 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000736 TLO.DAG.getConstant(Diff, dl, Op.getOperand(1).getValueType());
Dale Johannesenf1163e92009-02-03 00:47:48 +0000737 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000738 InOp.getOperand(0), NewSA));
739 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000740 }
741
Nate Begeman8a77efe2006-02-16 21:11:51 +0000742 // Compute the new bits that are at the top now.
Benjamin Kramer1dcd8b02015-06-26 16:59:31 +0000743 if (SimplifyDemandedBits(InOp, InDemandedMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000744 KnownZero, KnownOne, TLO, Depth+1))
745 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000746 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000747 KnownZero = KnownZero.lshr(ShAmt);
748 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000749
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000750 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000751 KnownZero |= HighBits; // High bits known zero.
Nate Begeman8a77efe2006-02-16 21:11:51 +0000752 }
753 break;
754 case ISD::SRA:
Dan Gohmane58ab792009-01-29 01:59:02 +0000755 // If this is an arithmetic shift right and only the low-bit is set, we can
756 // always convert this into a logical shr, even if the shift amount is
757 // variable. The low bit of the shift cannot be an input sign bit unless
758 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman053a7242011-12-09 01:16:26 +0000759 if (NewMask == 1)
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000760 return TLO.CombineTo(Op,
761 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
762 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane58ab792009-01-29 01:59:02 +0000763
Nate Begeman8a77efe2006-02-16 21:11:51 +0000764 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000765 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000766 unsigned ShAmt = SA->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +0000767
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000768 // If the shift count is an invalid immediate, don't do anything.
769 if (ShAmt >= BitWidth)
770 break;
771
772 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner10c65372006-05-08 17:22:53 +0000773
Benjamin Kramer1dcd8b02015-06-26 16:59:31 +0000774 // If the shift is exact, then it does demand the low bits (and knows that
775 // they are zero).
776 if (cast<BinaryWithFlagsSDNode>(Op)->Flags.hasExact())
777 InDemandedMask |= APInt::getLowBitsSet(BitWidth, ShAmt);
778
Chris Lattner10c65372006-05-08 17:22:53 +0000779 // If any of the demanded bits are produced by the sign extension, we also
780 // demand the input sign bit.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000781 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
782 if (HighBits.intersects(NewMask))
Dan Gohman1d459e42009-12-11 21:31:27 +0000783 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000784
Chris Lattner10c65372006-05-08 17:22:53 +0000785 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000786 KnownZero, KnownOne, TLO, Depth+1))
787 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000788 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000789 KnownZero = KnownZero.lshr(ShAmt);
790 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000791
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000792 // Handle the sign bit, adjusted to where it is now in the mask.
793 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000794
Nate Begeman8a77efe2006-02-16 21:11:51 +0000795 // If the input sign bit is known to be zero, or if none of the top bits
796 // are demanded, turn this into an unsigned shift right.
Benjamin Kramerc2ae7672015-06-26 14:51:49 +0000797 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
798 SDNodeFlags Flags;
799 Flags.setExact(cast<BinaryWithFlagsSDNode>(Op)->Flags.hasExact());
800 return TLO.CombineTo(Op,
801 TLO.DAG.getNode(ISD::SRL, dl, VT, Op.getOperand(0),
802 Op.getOperand(1), &Flags));
803 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000804
805 int Log2 = NewMask.exactLogBase2();
806 if (Log2 >= 0) {
807 // The bit must come from the sign.
808 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000809 TLO.DAG.getConstant(BitWidth - 1 - Log2, dl,
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000810 Op.getOperand(1).getValueType());
811 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
812 Op.getOperand(0), NewSA));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000813 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000814
815 if (KnownOne.intersects(SignBit))
816 // New bits are known one.
817 KnownOne |= HighBits;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000818 }
819 break;
820 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotem57935242012-01-15 19:27:55 +0000821 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
822
823 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
824 // If we only care about the highest bit, don't bother shifting right.
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000825 if (MsbMask == NewMask) {
Nadav Rotem57935242012-01-15 19:27:55 +0000826 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
827 SDValue InOp = Op.getOperand(0);
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000828 unsigned VTBits = Op->getValueType(0).getScalarType().getSizeInBits();
829 bool AlreadySignExtended =
830 TLO.DAG.ComputeNumSignBits(InOp) >= VTBits-ShAmt+1;
831 // However if the input is already sign extended we expect the sign
832 // extension to be dropped altogether later and do not simplify.
833 if (!AlreadySignExtended) {
834 // Compute the correct shift amount type, which must be getShiftAmountTy
835 // for scalar types after legalization.
836 EVT ShiftAmtTy = Op.getValueType();
837 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
Mehdi Amini9639d652015-07-09 02:09:20 +0000838 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy, DL);
Eli Friedman18a4c312012-01-31 01:08:03 +0000839
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000840 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, dl,
841 ShiftAmtTy);
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000842 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
843 Op.getValueType(), InOp,
844 ShiftAmt));
845 }
Nadav Rotem57935242012-01-15 19:27:55 +0000846 }
Nate Begeman8a77efe2006-02-16 21:11:51 +0000847
Wesley Peck527da1b2010-11-23 03:31:01 +0000848 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman8a77efe2006-02-16 21:11:51 +0000849 // present in the input.
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000850 APInt NewBits =
851 APInt::getHighBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000852 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000853
Chris Lattner118ddba2006-02-26 23:36:02 +0000854 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman460ad412010-08-02 04:42:25 +0000855 if ((NewBits & NewMask) == 0)
Chris Lattner118ddba2006-02-26 23:36:02 +0000856 return TLO.CombineTo(Op, Op.getOperand(0));
857
Jay Foad583abbc2010-12-07 08:25:19 +0000858 APInt InSignBit =
Nadav Rotem57935242012-01-15 19:27:55 +0000859 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000860 APInt InputDemandedBits =
861 APInt::getLowBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000862 ExVT.getScalarType().getSizeInBits()) &
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000863 NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000864
Chris Lattner118ddba2006-02-26 23:36:02 +0000865 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman8a77efe2006-02-16 21:11:51 +0000866 // bit is demanded.
Chris Lattner118ddba2006-02-26 23:36:02 +0000867 InputDemandedBits |= InSignBit;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000868
869 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
870 KnownZero, KnownOne, TLO, Depth+1))
871 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000872 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman8a77efe2006-02-16 21:11:51 +0000873
874 // If the sign bit of the input is known set or clear, then we know the
875 // top bits of the result.
Wesley Peck527da1b2010-11-23 03:31:01 +0000876
Chris Lattner118ddba2006-02-26 23:36:02 +0000877 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000878 if (KnownZero.intersects(InSignBit))
Wesley Peck527da1b2010-11-23 03:31:01 +0000879 return TLO.CombineTo(Op,
Nadav Rotem57935242012-01-15 19:27:55 +0000880 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peck527da1b2010-11-23 03:31:01 +0000881
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000882 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman8a77efe2006-02-16 21:11:51 +0000883 KnownOne |= NewBits;
884 KnownZero &= ~NewBits;
Chris Lattner118ddba2006-02-26 23:36:02 +0000885 } else { // Input sign bit unknown
Nate Begeman8a77efe2006-02-16 21:11:51 +0000886 KnownZero &= ~NewBits;
887 KnownOne &= ~NewBits;
888 }
889 break;
890 }
Matt Arsenault2adca602014-05-12 17:14:48 +0000891 case ISD::BUILD_PAIR: {
892 EVT HalfVT = Op.getOperand(0).getValueType();
893 unsigned HalfBitWidth = HalfVT.getScalarSizeInBits();
894
895 APInt MaskLo = NewMask.getLoBits(HalfBitWidth).trunc(HalfBitWidth);
896 APInt MaskHi = NewMask.getHiBits(HalfBitWidth).trunc(HalfBitWidth);
897
898 APInt KnownZeroLo, KnownOneLo;
899 APInt KnownZeroHi, KnownOneHi;
900
901 if (SimplifyDemandedBits(Op.getOperand(0), MaskLo, KnownZeroLo,
902 KnownOneLo, TLO, Depth + 1))
903 return true;
904
905 if (SimplifyDemandedBits(Op.getOperand(1), MaskHi, KnownZeroHi,
906 KnownOneHi, TLO, Depth + 1))
907 return true;
908
909 KnownZero = KnownZeroLo.zext(BitWidth) |
910 KnownZeroHi.zext(BitWidth).shl(HalfBitWidth);
911
912 KnownOne = KnownOneLo.zext(BitWidth) |
913 KnownOneHi.zext(BitWidth).shl(HalfBitWidth);
914 break;
915 }
Chris Lattner118ddba2006-02-26 23:36:02 +0000916 case ISD::ZERO_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000917 unsigned OperandBitWidth =
918 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000919 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000920
Chris Lattner118ddba2006-02-26 23:36:02 +0000921 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000922 APInt NewBits =
923 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
924 if (!NewBits.intersects(NewMask))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000925 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000926 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000927 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000928
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000929 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000930 KnownZero, KnownOne, TLO, Depth+1))
931 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000932 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000933 KnownZero = KnownZero.zext(BitWidth);
934 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000935 KnownZero |= NewBits;
936 break;
937 }
938 case ISD::SIGN_EXTEND: {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000939 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000940 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000941 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman44b4c072008-03-11 21:29:43 +0000942 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000943 APInt NewBits = ~InMask & NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000944
Chris Lattner118ddba2006-02-26 23:36:02 +0000945 // If none of the top bits are demanded, convert this into an any_extend.
946 if (NewBits == 0)
Dale Johannesenf1163e92009-02-03 00:47:48 +0000947 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
948 Op.getValueType(),
949 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000950
Chris Lattner118ddba2006-02-26 23:36:02 +0000951 // Since some of the sign extended bits are demanded, we know that the sign
952 // bit is demanded.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000953 APInt InDemandedBits = InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +0000954 InDemandedBits |= InSignBit;
Jay Foad583abbc2010-12-07 08:25:19 +0000955 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peck527da1b2010-11-23 03:31:01 +0000956
957 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000958 KnownOne, TLO, Depth+1))
959 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000960 KnownZero = KnownZero.zext(BitWidth);
961 KnownOne = KnownOne.zext(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000962
Chris Lattner118ddba2006-02-26 23:36:02 +0000963 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000964 if (KnownZero.intersects(InSignBit))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000965 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000966 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000967 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000968
Chris Lattner118ddba2006-02-26 23:36:02 +0000969 // If the sign bit is known one, the top bits match.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000970 if (KnownOne.intersects(InSignBit)) {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000971 KnownOne |= NewBits;
972 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000973 } else { // Otherwise, top bits aren't known.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000974 assert((KnownOne & NewBits) == 0);
975 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000976 }
977 break;
978 }
979 case ISD::ANY_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000980 unsigned OperandBitWidth =
981 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000982 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000983 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000984 KnownZero, KnownOne, TLO, Depth+1))
985 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000986 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000987 KnownZero = KnownZero.zext(BitWidth);
988 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000989 break;
990 }
Chris Lattner0f649322006-05-05 22:32:12 +0000991 case ISD::TRUNCATE: {
Chris Lattner86a14672006-05-06 00:11:52 +0000992 // Simplify the input, using demanded bit information, and compute the known
993 // zero/one bits live out.
Dan Gohmanc3c3c682010-03-01 17:59:21 +0000994 unsigned OperandBitWidth =
995 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000996 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000997 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattner0f649322006-05-05 22:32:12 +0000998 KnownZero, KnownOne, TLO, Depth+1))
999 return true;
Jay Foad583abbc2010-12-07 08:25:19 +00001000 KnownZero = KnownZero.trunc(BitWidth);
1001 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +00001002
Chris Lattner86a14672006-05-06 00:11:52 +00001003 // If the input is only used by this truncate, see if we can shrink it based
1004 // on the known demanded bits.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001005 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001006 SDValue In = Op.getOperand(0);
Chris Lattner86a14672006-05-06 00:11:52 +00001007 switch (In.getOpcode()) {
1008 default: break;
1009 case ISD::SRL:
1010 // Shrink SRL by a constant if none of the high bits shifted in are
1011 // demanded.
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001012 if (TLO.LegalTypes() &&
1013 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
1014 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
1015 // undesirable.
1016 break;
1017 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
1018 if (!ShAmt)
1019 break;
Owen Anderson9c128342011-04-13 23:22:23 +00001020 SDValue Shift = In.getOperand(1);
1021 if (TLO.LegalTypes()) {
1022 uint64_t ShVal = ShAmt->getZExtValue();
Mehdi Amini9639d652015-07-09 02:09:20 +00001023 Shift = TLO.DAG.getConstant(ShVal, dl,
1024 getShiftAmountTy(Op.getValueType(), DL));
Owen Anderson9c128342011-04-13 23:22:23 +00001025 }
1026
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001027 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1028 OperandBitWidth - BitWidth);
Jay Foad583abbc2010-12-07 08:25:19 +00001029 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001030
1031 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1032 // None of the shifted in bits are needed. Add a truncate of the
1033 // shift input, then shift it.
1034 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +00001035 Op.getValueType(),
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001036 In.getOperand(0));
1037 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1038 Op.getValueType(),
Wesley Peck527da1b2010-11-23 03:31:01 +00001039 NewTrunc,
Owen Anderson9c128342011-04-13 23:22:23 +00001040 Shift));
Chris Lattner86a14672006-05-06 00:11:52 +00001041 }
1042 break;
1043 }
1044 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001045
1046 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattner0f649322006-05-05 22:32:12 +00001047 break;
1048 }
Chris Lattner118ddba2006-02-26 23:36:02 +00001049 case ISD::AssertZext: {
Owen Anderson40d756e2011-09-03 00:26:49 +00001050 // AssertZext demands all of the high bits, plus any of the low bits
1051 // demanded by its users.
1052 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1053 APInt InMask = APInt::getLowBitsSet(BitWidth,
1054 VT.getSizeInBits());
1055 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattner118ddba2006-02-26 23:36:02 +00001056 KnownZero, KnownOne, TLO, Depth+1))
1057 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +00001058 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmand83e3e72010-06-03 20:21:33 +00001059
Dan Gohmanae2b6fb2008-02-27 00:25:32 +00001060 KnownZero |= ~InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +00001061 break;
1062 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001063 case ISD::BITCAST:
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001064 // If this is an FP->Int bitcast and if the sign bit is the only
1065 // thing demanded, turn this into a FGETSIGN.
Eli Friedman2ec82492011-12-15 02:07:20 +00001066 if (!TLO.LegalOperations() &&
1067 !Op.getValueType().isVector() &&
Eli Friedman53218b62011-11-09 22:25:12 +00001068 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem504cf0c2011-06-12 14:56:55 +00001069 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1070 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001071 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1072 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
Chih-Hung Hsiehed7d81e2015-12-03 22:02:40 +00001073 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple() &&
1074 Op.getOperand(0).getValueType() != MVT::f128) {
1075 // Cannot eliminate/lower SHL for f128 yet.
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001076 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattnerde272b12007-12-22 21:35:38 +00001077 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1078 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001079 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001080 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1081 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001082 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands13237ac2008-06-06 12:08:01 +00001083 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001084 SDValue ShAmt = TLO.DAG.getConstant(ShVal, dl, Op.getValueType());
Stuart Hastings4a4e5a22011-05-19 18:48:20 +00001085 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1086 Op.getValueType(),
Chris Lattnerde272b12007-12-22 21:35:38 +00001087 Sign, ShAmt));
1088 }
1089 }
Chris Lattnerde272b12007-12-22 21:35:38 +00001090 break;
Dan Gohmanad3e5492009-04-08 00:15:30 +00001091 case ISD::ADD:
1092 case ISD::MUL:
1093 case ISD::SUB: {
1094 // Add, Sub, and Mul don't demand any bits in positions beyond that
1095 // of the highest bit demanded of them.
1096 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1097 BitWidth - NewMask.countLeadingZeros());
1098 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1099 KnownOne2, TLO, Depth+1))
1100 return true;
1101 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1102 KnownOne2, TLO, Depth+1))
1103 return true;
1104 // See if the operation should be performed at a smaller bit width.
Dan Gohman600f62b2010-06-24 14:30:44 +00001105 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +00001106 return true;
1107 }
1108 // FALL THROUGH
Dan Gohman38dc08f2008-05-06 00:53:29 +00001109 default:
Jay Foada0653a32014-05-14 21:14:37 +00001110 // Just use computeKnownBits to compute output bits.
1111 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnerab816402006-02-27 01:00:42 +00001112 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00001113 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001114
Chris Lattner118ddba2006-02-26 23:36:02 +00001115 // If we know the value of all of the demanded bits, return this as a
1116 // constant.
Matthias Braun56a78142015-05-20 18:54:02 +00001117 if ((NewMask & (KnownZero|KnownOne)) == NewMask) {
1118 // Avoid folding to a constant if any OpaqueConstant is involved.
1119 const SDNode *N = Op.getNode();
1120 for (SDNodeIterator I = SDNodeIterator::begin(N),
1121 E = SDNodeIterator::end(N); I != E; ++I) {
1122 SDNode *Op = *I;
1123 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
1124 if (C->isOpaque())
1125 return false;
1126 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001127 return TLO.CombineTo(Op,
1128 TLO.DAG.getConstant(KnownOne, dl, Op.getValueType()));
Matthias Braun56a78142015-05-20 18:54:02 +00001129 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001130
Nate Begeman8a77efe2006-02-16 21:11:51 +00001131 return false;
1132}
1133
Jay Foada0653a32014-05-14 21:14:37 +00001134/// computeKnownBitsForTargetNode - Determine which of the bits specified
Wesley Peck527da1b2010-11-23 03:31:01 +00001135/// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +00001136/// KnownZero/KnownOne bitsets.
Jay Foada0653a32014-05-14 21:14:37 +00001137void TargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
1138 APInt &KnownZero,
1139 APInt &KnownOne,
1140 const SelectionDAG &DAG,
1141 unsigned Depth) const {
Chris Lattner6c1321c2006-04-02 06:19:46 +00001142 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1143 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1144 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1145 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerf0b24d22006-01-30 04:09:27 +00001146 "Should use MaskedValueIsZero if you don't know whether Op"
1147 " is a target node!");
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001148 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng9cdc16c2005-12-21 23:05:39 +00001149}
Chris Lattner32fef532006-01-26 20:37:03 +00001150
Chris Lattner7206d742006-05-06 09:27:13 +00001151/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1152/// targets that want to expose additional information about sign bits to the
1153/// DAG Combiner.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001154unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Matt Arsenaultcf6f6882014-04-04 20:13:13 +00001155 const SelectionDAG &,
Chris Lattner7206d742006-05-06 09:27:13 +00001156 unsigned Depth) const {
1157 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1158 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1159 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1160 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1161 "Should use ComputeNumSignBits if you don't know whether Op"
1162 " is a target node!");
1163 return 1;
1164}
1165
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001166/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
Jay Foada0653a32014-05-14 21:14:37 +00001167/// one bit set. This differs from computeKnownBits in that it doesn't need to
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001168/// determine which bit is set.
1169///
Dale Johannesencc5fc442009-02-11 19:19:41 +00001170static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001171 // A left-shift of a constant one will have exactly one bit set, because
1172 // shifting the bit off the end is undefined.
1173 if (Val.getOpcode() == ISD::SHL)
1174 if (ConstantSDNode *C =
1175 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1176 if (C->getAPIntValue() == 1)
1177 return true;
Dan Gohmane58ab792009-01-29 01:59:02 +00001178
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001179 // Similarly, a right-shift of a constant sign-bit will have exactly
1180 // one bit set.
1181 if (Val.getOpcode() == ISD::SRL)
1182 if (ConstantSDNode *C =
1183 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1184 if (C->getAPIntValue().isSignBit())
1185 return true;
1186
1187 // More could be done here, though the above checks are enough
1188 // to handle some common cases.
1189
Jay Foada0653a32014-05-14 21:14:37 +00001190 // Fall back to computeKnownBits to catch other known cases.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001191 EVT OpVT = Val.getValueType();
Dan Gohman4cec5432010-03-02 02:14:38 +00001192 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane58ab792009-01-29 01:59:02 +00001193 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001194 DAG.computeKnownBits(Val, KnownZero, KnownOne);
Dale Johannesencc5fc442009-02-11 19:19:41 +00001195 return (KnownZero.countPopulation() == BitWidth - 1) &&
1196 (KnownOne.countPopulation() == 1);
Dan Gohmane58ab792009-01-29 01:59:02 +00001197}
Chris Lattner7206d742006-05-06 09:27:13 +00001198
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001199bool TargetLowering::isConstTrueVal(const SDNode *N) const {
1200 if (!N)
1201 return false;
1202
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001203 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001204 if (!CN) {
1205 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1206 if (!BV)
1207 return false;
1208
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001209 BitVector UndefElements;
1210 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001211 // Only interested in constant splats, and we don't try to handle undef
1212 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001213 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001214 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001215 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001216
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001217 switch (getBooleanContents(N->getValueType(0))) {
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001218 case UndefinedBooleanContent:
1219 return CN->getAPIntValue()[0];
1220 case ZeroOrOneBooleanContent:
1221 return CN->isOne();
1222 case ZeroOrNegativeOneBooleanContent:
1223 return CN->isAllOnesValue();
1224 }
1225
1226 llvm_unreachable("Invalid boolean contents");
1227}
1228
1229bool TargetLowering::isConstFalseVal(const SDNode *N) const {
1230 if (!N)
1231 return false;
1232
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001233 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001234 if (!CN) {
1235 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1236 if (!BV)
1237 return false;
1238
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001239 BitVector UndefElements;
1240 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001241 // Only interested in constant splats, and we don't try to handle undef
1242 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001243 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001244 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001245 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001246
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001247 if (getBooleanContents(N->getValueType(0)) == UndefinedBooleanContent)
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001248 return !CN->getAPIntValue()[0];
1249
1250 return CN->isNullValue();
1251}
1252
Wesley Peck527da1b2010-11-23 03:31:01 +00001253/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001254/// and cc. If it is unable to simplify it, return a null SDValue.
1255SDValue
Owen Anderson53aa7a92009-08-10 22:56:29 +00001256TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Cheng92658d52007-02-08 22:13:59 +00001257 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001258 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Cheng92658d52007-02-08 22:13:59 +00001259 SelectionDAG &DAG = DCI.DAG;
1260
1261 // These setcc operations always fold.
1262 switch (Cond) {
1263 default: break;
1264 case ISD::SETFALSE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001265 case ISD::SETFALSE2: return DAG.getConstant(0, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001266 case ISD::SETTRUE:
Tim Northover950fcc02013-09-06 12:38:12 +00001267 case ISD::SETTRUE2: {
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001268 TargetLowering::BooleanContent Cnt =
1269 getBooleanContents(N0->getValueType(0));
Tim Northover950fcc02013-09-06 12:38:12 +00001270 return DAG.getConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001271 Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, dl,
1272 VT);
Tim Northover950fcc02013-09-06 12:38:12 +00001273 }
Evan Cheng92658d52007-02-08 22:13:59 +00001274 }
1275
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001276 // Ensure that the constant occurs on the RHS, and fold constant
1277 // comparisons.
Tom Stellardcd428182013-09-28 02:50:38 +00001278 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
1279 if (isa<ConstantSDNode>(N0.getNode()) &&
1280 (DCI.isBeforeLegalizeOps() ||
1281 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
1282 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00001283
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001284 if (auto *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman2fa65b72008-03-03 22:22:56 +00001285 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen7aad5422008-11-07 01:28:02 +00001286
Eli Friedman65919b52009-07-26 23:47:17 +00001287 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1288 // equality comparison, then we're just comparing whether X itself is
1289 // zero.
1290 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1291 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1292 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001293 const APInt &ShAmt
1294 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001295 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1296 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1297 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1298 // (srl (ctlz x), 5) == 0 -> X != 0
1299 // (srl (ctlz x), 5) != 1 -> X != 0
1300 Cond = ISD::SETNE;
1301 } else {
1302 // (srl (ctlz x), 5) != 0 -> X == 0
1303 // (srl (ctlz x), 5) == 1 -> X == 0
1304 Cond = ISD::SETEQ;
1305 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001306 SDValue Zero = DAG.getConstant(0, dl, N0.getValueType());
Eli Friedman65919b52009-07-26 23:47:17 +00001307 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1308 Zero, Cond);
1309 }
1310 }
1311
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001312 SDValue CTPOP = N0;
1313 // Look through truncs that don't change the value of a ctpop.
1314 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1315 CTPOP = N0.getOperand(0);
1316
1317 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramer45d183c2011-01-17 18:00:28 +00001318 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001319 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1320 EVT CTVT = CTPOP.getValueType();
1321 SDValue CTOp = CTPOP.getOperand(0);
1322
1323 // (ctpop x) u< 2 -> (x & x-1) == 0
1324 // (ctpop x) u> 1 -> (x & x-1) != 0
1325 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1326 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001327 DAG.getConstant(1, dl, CTVT));
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001328 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1329 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001330 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, dl, CTVT), CC);
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001331 }
1332
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001333 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001334 }
1335
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001336 // (zext x) == C --> x == (trunc C)
Matt Arsenault22b4c252014-12-21 16:48:42 +00001337 // (sext x) == C --> x == (trunc C)
1338 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1339 DCI.isBeforeLegalize() && N0->hasOneUse()) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001340 unsigned MinBits = N0.getValueSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001341 SDValue PreExt;
1342 bool Signed = false;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001343 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1344 // ZExt
1345 MinBits = N0->getOperand(0).getValueSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001346 PreExt = N0->getOperand(0);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001347 } else if (N0->getOpcode() == ISD::AND) {
1348 // DAGCombine turns costly ZExts into ANDs
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001349 if (auto *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001350 if ((C->getAPIntValue()+1).isPowerOf2()) {
1351 MinBits = C->getAPIntValue().countTrailingOnes();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001352 PreExt = N0->getOperand(0);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001353 }
Matt Arsenault22b4c252014-12-21 16:48:42 +00001354 } else if (N0->getOpcode() == ISD::SIGN_EXTEND) {
1355 // SExt
1356 MinBits = N0->getOperand(0).getValueSizeInBits();
1357 PreExt = N0->getOperand(0);
1358 Signed = true;
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001359 } else if (auto *LN0 = dyn_cast<LoadSDNode>(N0)) {
Matt Arsenault22b4c252014-12-21 16:48:42 +00001360 // ZEXTLOAD / SEXTLOAD
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001361 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1362 MinBits = LN0->getMemoryVT().getSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001363 PreExt = N0;
1364 } else if (LN0->getExtensionType() == ISD::SEXTLOAD) {
1365 Signed = true;
1366 MinBits = LN0->getMemoryVT().getSizeInBits();
1367 PreExt = N0;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001368 }
1369 }
1370
Matt Arsenault22b4c252014-12-21 16:48:42 +00001371 // Figure out how many bits we need to preserve this constant.
1372 unsigned ReqdBits = Signed ?
1373 C1.getBitWidth() - C1.getNumSignBits() + 1 :
1374 C1.getActiveBits();
1375
Benjamin Kramerbde91762012-06-02 10:20:22 +00001376 // Make sure we're not losing bits from the constant.
Benjamin Kramer8aaf1972013-05-21 08:51:09 +00001377 if (MinBits > 0 &&
Matt Arsenault22b4c252014-12-21 16:48:42 +00001378 MinBits < C1.getBitWidth() &&
1379 MinBits >= ReqdBits) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001380 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1381 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1382 // Will get folded away.
Matt Arsenault22b4c252014-12-21 16:48:42 +00001383 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreExt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001384 SDValue C = DAG.getConstant(C1.trunc(MinBits), dl, MinVT);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001385 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1386 }
1387 }
1388 }
1389
Eli Friedman65919b52009-07-26 23:47:17 +00001390 // If the LHS is '(and load, const)', the RHS is 0,
1391 // the test is for equality or unsigned, and all 1 bits of the const are
1392 // in the same partial word, see if we can shorten the load.
1393 if (DCI.isBeforeLegalize() &&
Eli Friedmana961d692013-09-24 22:50:14 +00001394 !ISD::isSignedIntSetCC(Cond) &&
Eli Friedman65919b52009-07-26 23:47:17 +00001395 N0.getOpcode() == ISD::AND && C1 == 0 &&
1396 N0.getNode()->hasOneUse() &&
1397 isa<LoadSDNode>(N0.getOperand(0)) &&
1398 N0.getOperand(0).getNode()->hasOneUse() &&
1399 isa<ConstantSDNode>(N0.getOperand(1))) {
1400 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng16b75ce2010-01-07 20:58:44 +00001401 APInt bestMask;
Eli Friedman65919b52009-07-26 23:47:17 +00001402 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng16b75ce2010-01-07 20:58:44 +00001403 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001404 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001405 unsigned maskWidth = origWidth;
Wesley Peck527da1b2010-11-23 03:31:01 +00001406 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedman65919b52009-07-26 23:47:17 +00001407 // 8 bits, but have to be careful...
1408 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1409 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001410 const APInt &Mask =
1411 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001412 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001413 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedman65919b52009-07-26 23:47:17 +00001414 for (unsigned offset=0; offset<origWidth/width; offset++) {
1415 if ((newMask & Mask) == Mask) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00001416 if (!DAG.getDataLayout().isLittleEndian())
Eli Friedman65919b52009-07-26 23:47:17 +00001417 bestOffset = (origWidth/width - offset - 1) * (width/8);
1418 else
1419 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng16b75ce2010-01-07 20:58:44 +00001420 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedman65919b52009-07-26 23:47:17 +00001421 bestWidth = width;
1422 break;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001423 }
Eli Friedman65919b52009-07-26 23:47:17 +00001424 newMask = newMask << width;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001425 }
1426 }
1427 }
Eli Friedman65919b52009-07-26 23:47:17 +00001428 if (bestWidth) {
Chris Lattner493b3e72011-04-14 04:12:47 +00001429 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedman65919b52009-07-26 23:47:17 +00001430 if (newVT.isRound()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001431 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001432 SDValue Ptr = Lod->getBasePtr();
1433 if (bestOffset != 0)
1434 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001435 DAG.getConstant(bestOffset, dl, PtrType));
Eli Friedman65919b52009-07-26 23:47:17 +00001436 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1437 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001438 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001439 false, false, false, NewAlign);
Wesley Peck527da1b2010-11-23 03:31:01 +00001440 return DAG.getSetCC(dl, VT,
Eli Friedman65919b52009-07-26 23:47:17 +00001441 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001442 DAG.getConstant(bestMask.trunc(bestWidth),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001443 dl, newVT)),
1444 DAG.getConstant(0LL, dl, newVT), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001445 }
Eli Friedman65919b52009-07-26 23:47:17 +00001446 }
1447 }
Evan Cheng92658d52007-02-08 22:13:59 +00001448
Eli Friedman65919b52009-07-26 23:47:17 +00001449 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1450 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1451 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1452
1453 // If the comparison constant has bits in the upper part, the
1454 // zero-extended value could never match.
1455 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1456 C1.getBitWidth() - InSize))) {
Evan Cheng92658d52007-02-08 22:13:59 +00001457 switch (Cond) {
Evan Cheng92658d52007-02-08 22:13:59 +00001458 case ISD::SETUGT:
1459 case ISD::SETUGE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001460 case ISD::SETEQ: return DAG.getConstant(0, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001461 case ISD::SETULT:
Eli Friedman65919b52009-07-26 23:47:17 +00001462 case ISD::SETULE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001463 case ISD::SETNE: return DAG.getConstant(1, dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001464 case ISD::SETGT:
1465 case ISD::SETGE:
1466 // True if the sign bit of C1 is set.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001467 return DAG.getConstant(C1.isNegative(), dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001468 case ISD::SETLT:
1469 case ISD::SETLE:
1470 // True if the sign bit of C1 isn't set.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001471 return DAG.getConstant(C1.isNonNegative(), dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001472 default:
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00001473 break;
1474 }
Eli Friedman65919b52009-07-26 23:47:17 +00001475 }
Evan Cheng92658d52007-02-08 22:13:59 +00001476
Eli Friedman65919b52009-07-26 23:47:17 +00001477 // Otherwise, we can perform the comparison with the low bits.
1478 switch (Cond) {
1479 case ISD::SETEQ:
1480 case ISD::SETNE:
1481 case ISD::SETUGT:
1482 case ISD::SETUGE:
1483 case ISD::SETULT:
1484 case ISD::SETULE: {
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001485 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001486 if (DCI.isBeforeLegalizeOps() ||
1487 (isOperationLegal(ISD::SETCC, newVT) &&
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001488 getCondCodeAction(Cond, newVT.getSimpleVT()) == Legal)) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001489 EVT NewSetCCVT =
1490 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), newVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001491 SDValue NewConst = DAG.getConstant(C1.trunc(InSize), dl, newVT);
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001492
1493 SDValue NewSetCC = DAG.getSetCC(dl, NewSetCCVT, N0.getOperand(0),
1494 NewConst, Cond);
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001495 return DAG.getBoolExtOrTrunc(NewSetCC, dl, VT, N0.getValueType());
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001496 }
Eli Friedman65919b52009-07-26 23:47:17 +00001497 break;
1498 }
1499 default:
1500 break; // todo, be more careful with signed comparisons
1501 }
1502 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng228c31f2010-02-27 07:36:59 +00001503 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001504 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedman65919b52009-07-26 23:47:17 +00001505 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Anderson53aa7a92009-08-10 22:56:29 +00001506 EVT ExtDstTy = N0.getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001507 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1508
Eli Friedmanffe64c02010-07-30 06:44:31 +00001509 // If the constant doesn't fit into the number of bits for the source of
1510 // the sign extension, it is impossible for both sides to be equal.
1511 if (C1.getMinSignedBits() > ExtSrcTyBits)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001512 return DAG.getConstant(Cond == ISD::SETNE, dl, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +00001513
Eli Friedman65919b52009-07-26 23:47:17 +00001514 SDValue ZextOp;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001515 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001516 if (Op0Ty == ExtSrcTy) {
1517 ZextOp = N0.getOperand(0);
1518 } else {
1519 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1520 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001521 DAG.getConstant(Imm, dl, Op0Ty));
Eli Friedman65919b52009-07-26 23:47:17 +00001522 }
1523 if (!DCI.isCalledByLegalizer())
1524 DCI.AddToWorklist(ZextOp.getNode());
1525 // Otherwise, make this a use of a zext.
Wesley Peck527da1b2010-11-23 03:31:01 +00001526 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedman65919b52009-07-26 23:47:17 +00001527 DAG.getConstant(C1 & APInt::getLowBitsSet(
1528 ExtDstTyBits,
Wesley Peck527da1b2010-11-23 03:31:01 +00001529 ExtSrcTyBits),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001530 dl, ExtDstTy),
Eli Friedman65919b52009-07-26 23:47:17 +00001531 Cond);
1532 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1533 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedman65919b52009-07-26 23:47:17 +00001534 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng228c31f2010-02-27 07:36:59 +00001535 if (N0.getOpcode() == ISD::SETCC &&
1536 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001537 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedman65919b52009-07-26 23:47:17 +00001538 if (TrueWhenTrue)
Wesley Peck527da1b2010-11-23 03:31:01 +00001539 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedman65919b52009-07-26 23:47:17 +00001540 // Invert the condition.
1541 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peck527da1b2010-11-23 03:31:01 +00001542 CC = ISD::getSetCCInverse(CC,
Eli Friedman65919b52009-07-26 23:47:17 +00001543 N0.getOperand(0).getValueType().isInteger());
Tom Stellardcd428182013-09-28 02:50:38 +00001544 if (DCI.isBeforeLegalizeOps() ||
1545 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
1546 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Cheng92658d52007-02-08 22:13:59 +00001547 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001548
Eli Friedman65919b52009-07-26 23:47:17 +00001549 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peck527da1b2010-11-23 03:31:01 +00001550 (N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001551 N0.getOperand(0).getOpcode() == ISD::XOR &&
1552 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1553 isa<ConstantSDNode>(N0.getOperand(1)) &&
1554 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1555 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1556 // can only do this if the top bits are known zero.
1557 unsigned BitWidth = N0.getValueSizeInBits();
1558 if (DAG.MaskedValueIsZero(N0,
1559 APInt::getHighBitsSet(BitWidth,
1560 BitWidth-1))) {
1561 // Okay, get the un-inverted input value.
1562 SDValue Val;
1563 if (N0.getOpcode() == ISD::XOR)
1564 Val = N0.getOperand(0);
1565 else {
Wesley Peck527da1b2010-11-23 03:31:01 +00001566 assert(N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001567 N0.getOperand(0).getOpcode() == ISD::XOR);
1568 // ((X^1)&1)^1 -> X & 1
1569 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1570 N0.getOperand(0).getOperand(0),
1571 N0.getOperand(1));
1572 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001573
Eli Friedman65919b52009-07-26 23:47:17 +00001574 return DAG.getSetCC(dl, VT, Val, N1,
1575 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1576 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001577 } else if (N1C->getAPIntValue() == 1 &&
1578 (VT == MVT::i1 ||
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001579 getBooleanContents(N0->getValueType(0)) ==
1580 ZeroOrOneBooleanContent)) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001581 SDValue Op0 = N0;
1582 if (Op0.getOpcode() == ISD::TRUNCATE)
1583 Op0 = Op0.getOperand(0);
1584
1585 if ((Op0.getOpcode() == ISD::XOR) &&
1586 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1587 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1588 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1589 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1590 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1591 Cond);
Craig Topper63f59212012-12-19 06:12:28 +00001592 }
1593 if (Op0.getOpcode() == ISD::AND &&
1594 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1595 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001596 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001597 if (Op0.getValueType().bitsGT(VT))
Evan Cheng228c31f2010-02-27 07:36:59 +00001598 Op0 = DAG.getNode(ISD::AND, dl, VT,
1599 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001600 DAG.getConstant(1, dl, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001601 else if (Op0.getValueType().bitsLT(VT))
1602 Op0 = DAG.getNode(ISD::AND, dl, VT,
1603 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001604 DAG.getConstant(1, dl, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001605
Evan Cheng228c31f2010-02-27 07:36:59 +00001606 return DAG.getSetCC(dl, VT, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001607 DAG.getConstant(0, dl, Op0.getValueType()),
Evan Cheng228c31f2010-02-27 07:36:59 +00001608 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1609 }
Craig Topper63f59212012-12-19 06:12:28 +00001610 if (Op0.getOpcode() == ISD::AssertZext &&
1611 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1612 return DAG.getSetCC(dl, VT, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001613 DAG.getConstant(0, dl, Op0.getValueType()),
Craig Topper63f59212012-12-19 06:12:28 +00001614 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001615 }
Eli Friedman65919b52009-07-26 23:47:17 +00001616 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001617
Eli Friedman65919b52009-07-26 23:47:17 +00001618 APInt MinVal, MaxVal;
1619 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1620 if (ISD::isSignedIntSetCC(Cond)) {
1621 MinVal = APInt::getSignedMinValue(OperandBitSize);
1622 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1623 } else {
1624 MinVal = APInt::getMinValue(OperandBitSize);
1625 MaxVal = APInt::getMaxValue(OperandBitSize);
1626 }
Evan Cheng92658d52007-02-08 22:13:59 +00001627
Eli Friedman65919b52009-07-26 23:47:17 +00001628 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1629 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001630 if (C1 == MinVal) return DAG.getConstant(1, dl, VT); // X >= MIN --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001631 // X >= C0 --> X > (C0 - 1)
1632 APInt C = C1 - 1;
1633 ISD::CondCode NewCC = (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT;
1634 if ((DCI.isBeforeLegalizeOps() ||
1635 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1636 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1637 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001638 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001639 DAG.getConstant(C, dl, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001640 NewCC);
1641 }
Eli Friedman65919b52009-07-26 23:47:17 +00001642 }
Evan Cheng92658d52007-02-08 22:13:59 +00001643
Eli Friedman65919b52009-07-26 23:47:17 +00001644 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001645 if (C1 == MaxVal) return DAG.getConstant(1, dl, VT); // X <= MAX --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001646 // X <= C0 --> X < (C0 + 1)
1647 APInt C = C1 + 1;
1648 ISD::CondCode NewCC = (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT;
1649 if ((DCI.isBeforeLegalizeOps() ||
1650 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1651 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1652 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001653 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001654 DAG.getConstant(C, dl, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001655 NewCC);
1656 }
Eli Friedman65919b52009-07-26 23:47:17 +00001657 }
Evan Cheng92658d52007-02-08 22:13:59 +00001658
Eli Friedman65919b52009-07-26 23:47:17 +00001659 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001660 return DAG.getConstant(0, dl, VT); // X < MIN --> false
Eli Friedman65919b52009-07-26 23:47:17 +00001661 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001662 return DAG.getConstant(1, dl, VT); // X >= MIN --> true
Eli Friedman65919b52009-07-26 23:47:17 +00001663 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001664 return DAG.getConstant(0, dl, VT); // X > MAX --> false
Eli Friedman65919b52009-07-26 23:47:17 +00001665 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001666 return DAG.getConstant(1, dl, VT); // X <= MAX --> true
Evan Cheng92658d52007-02-08 22:13:59 +00001667
Eli Friedman65919b52009-07-26 23:47:17 +00001668 // Canonicalize setgt X, Min --> setne X, Min
1669 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1670 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1671 // Canonicalize setlt X, Max --> setne X, Max
1672 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1673 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Cheng92658d52007-02-08 22:13:59 +00001674
Eli Friedman65919b52009-07-26 23:47:17 +00001675 // If we have setult X, 1, turn it into seteq X, 0
1676 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001677 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001678 DAG.getConstant(MinVal, dl, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001679 ISD::SETEQ);
1680 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper3f194c82012-12-19 06:43:58 +00001681 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001682 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001683 DAG.getConstant(MaxVal, dl, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001684 ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001685
Eli Friedman65919b52009-07-26 23:47:17 +00001686 // If we have "setcc X, C0", check to see if we can shrink the immediate
1687 // by changing cc.
Evan Cheng92658d52007-02-08 22:13:59 +00001688
Eli Friedman65919b52009-07-26 23:47:17 +00001689 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peck527da1b2010-11-23 03:31:01 +00001690 if (Cond == ISD::SETUGT &&
Eli Friedman65919b52009-07-26 23:47:17 +00001691 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peck527da1b2010-11-23 03:31:01 +00001692 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001693 DAG.getConstant(0, dl, N1.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001694 ISD::SETLT);
Evan Cheng92658d52007-02-08 22:13:59 +00001695
Eli Friedman65919b52009-07-26 23:47:17 +00001696 // SETULT X, SINTMIN -> SETGT X, -1
1697 if (Cond == ISD::SETULT &&
1698 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1699 SDValue ConstMinusOne =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001700 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize), dl,
Eli Friedman65919b52009-07-26 23:47:17 +00001701 N1.getValueType());
1702 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1703 }
Evan Cheng92658d52007-02-08 22:13:59 +00001704
Eli Friedman65919b52009-07-26 23:47:17 +00001705 // Fold bit comparisons when we can.
1706 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Cheng166a4e62010-01-06 19:38:29 +00001707 (VT == N0.getValueType() ||
1708 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
Mehdi Amini44ede332015-07-09 02:09:04 +00001709 N0.getOpcode() == ISD::AND) {
1710 auto &DL = DAG.getDataLayout();
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001711 if (auto *AndRHS = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001712 EVT ShiftTy = DCI.isBeforeLegalize()
1713 ? getPointerTy(DL)
Mehdi Amini9639d652015-07-09 02:09:20 +00001714 : getShiftAmountTy(N0.getValueType(), DL);
Eli Friedman65919b52009-07-26 23:47:17 +00001715 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1716 // Perform the xform if the AND RHS is a single bit.
Evan Cheng16b75ce2010-01-07 20:58:44 +00001717 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001718 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1719 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001720 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), dl,
1721 ShiftTy)));
Eli Friedman65919b52009-07-26 23:47:17 +00001722 }
Evan Cheng16b75ce2010-01-07 20:58:44 +00001723 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001724 // (X & 8) == 8 --> (X & 8) >> 3
1725 // Perform the xform if C1 is a single bit.
1726 if (C1.isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001727 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1728 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001729 DAG.getConstant(C1.logBase2(), dl,
1730 ShiftTy)));
Evan Cheng92658d52007-02-08 22:13:59 +00001731 }
1732 }
Eli Friedman65919b52009-07-26 23:47:17 +00001733 }
Mehdi Amini44ede332015-07-09 02:09:04 +00001734 }
Evan Chengf579bec2012-07-17 06:53:39 +00001735
Evan Cheng47d7be92012-07-17 07:47:50 +00001736 if (C1.getMinSignedBits() <= 64 &&
1737 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Chengf579bec2012-07-17 06:53:39 +00001738 // (X & -256) == 256 -> (X >> 8) == 1
1739 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1740 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001741 if (auto *AndRHS = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Evan Chengf579bec2012-07-17 06:53:39 +00001742 const APInt &AndRHSC = AndRHS->getAPIntValue();
1743 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1744 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Mehdi Amini44ede332015-07-09 02:09:04 +00001745 auto &DL = DAG.getDataLayout();
1746 EVT ShiftTy = DCI.isBeforeLegalize()
1747 ? getPointerTy(DL)
Mehdi Amini9639d652015-07-09 02:09:20 +00001748 : getShiftAmountTy(N0.getValueType(), DL);
Evan Chengf579bec2012-07-17 06:53:39 +00001749 EVT CmpTy = N0.getValueType();
1750 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001751 DAG.getConstant(ShiftBits, dl,
1752 ShiftTy));
1753 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), dl, CmpTy);
Evan Chengf579bec2012-07-17 06:53:39 +00001754 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1755 }
1756 }
Evan Cheng780f9b52012-07-17 08:31:11 +00001757 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1758 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1759 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1760 // X < 0x100000000 -> (X >> 32) < 1
1761 // X >= 0x100000000 -> (X >> 32) >= 1
1762 // X <= 0x0ffffffff -> (X >> 32) < 1
1763 // X > 0x0ffffffff -> (X >> 32) >= 1
1764 unsigned ShiftBits;
1765 APInt NewC = C1;
1766 ISD::CondCode NewCond = Cond;
1767 if (AdjOne) {
1768 ShiftBits = C1.countTrailingOnes();
1769 NewC = NewC + 1;
1770 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1771 } else {
1772 ShiftBits = C1.countTrailingZeros();
1773 }
1774 NewC = NewC.lshr(ShiftBits);
Pawel Bylica8011da92015-05-20 17:21:09 +00001775 if (ShiftBits && NewC.getMinSignedBits() <= 64 &&
1776 isLegalICmpImmediate(NewC.getSExtValue())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001777 auto &DL = DAG.getDataLayout();
1778 EVT ShiftTy = DCI.isBeforeLegalize()
1779 ? getPointerTy(DL)
Mehdi Amini9639d652015-07-09 02:09:20 +00001780 : getShiftAmountTy(N0.getValueType(), DL);
Evan Cheng780f9b52012-07-17 08:31:11 +00001781 EVT CmpTy = N0.getValueType();
1782 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001783 DAG.getConstant(ShiftBits, dl, ShiftTy));
1784 SDValue CmpRHS = DAG.getConstant(NewC, dl, CmpTy);
Evan Cheng780f9b52012-07-17 08:31:11 +00001785 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1786 }
Evan Chengf579bec2012-07-17 06:53:39 +00001787 }
1788 }
Evan Cheng92658d52007-02-08 22:13:59 +00001789 }
1790
Gabor Greiff304a7a2008-08-28 21:40:38 +00001791 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Cheng92658d52007-02-08 22:13:59 +00001792 // Constant fold or commute setcc.
Dale Johannesenf1163e92009-02-03 00:47:48 +00001793 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greiff304a7a2008-08-28 21:40:38 +00001794 if (O.getNode()) return O;
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001795 } else if (auto *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner3b6a8212007-12-29 08:37:08 +00001796 // If the RHS of an FP comparison is a constant, simplify it away in
1797 // some cases.
1798 if (CFP->getValueAPF().isNaN()) {
1799 // If an operand is known to be a nan, we can fold it.
1800 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001801 default: llvm_unreachable("Unknown flavor!");
Chris Lattner3b6a8212007-12-29 08:37:08 +00001802 case 0: // Known false.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001803 return DAG.getConstant(0, dl, VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001804 case 1: // Known true.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001805 return DAG.getConstant(1, dl, VT);
Chris Lattner96317d22007-12-30 21:21:10 +00001806 case 2: // Undefined.
Dale Johannesen84935752009-02-06 23:05:02 +00001807 return DAG.getUNDEF(VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001808 }
1809 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001810
Chris Lattner3b6a8212007-12-29 08:37:08 +00001811 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1812 // constant if knowing that the operand is non-nan is enough. We prefer to
1813 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1814 // materialize 0.0.
1815 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001816 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman832800a2009-09-26 15:24:17 +00001817
1818 // If the condition is not legal, see if we can find an equivalent one
1819 // which is legal.
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001820 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman832800a2009-09-26 15:24:17 +00001821 // If the comparison was an awkward floating-point == or != and one of
1822 // the comparison operands is infinity or negative infinity, convert the
1823 // condition to a less-awkward <= or >=.
1824 if (CFP->getValueAPF().isInfinity()) {
1825 if (CFP->getValueAPF().isNegative()) {
1826 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001827 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001828 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1829 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001830 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001831 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1832 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001833 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001834 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1835 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001836 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001837 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1838 } else {
1839 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001840 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001841 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1842 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001843 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001844 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1845 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001846 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001847 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1848 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001849 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001850 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1851 }
1852 }
1853 }
Evan Cheng92658d52007-02-08 22:13:59 +00001854 }
1855
1856 if (N0 == N1) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001857 // The sext(setcc()) => setcc() optimization relies on the appropriate
1858 // constant being emitted.
Nadav Rotema8e15b02012-09-06 11:13:55 +00001859 uint64_t EqVal = 0;
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001860 switch (getBooleanContents(N0.getValueType())) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001861 case UndefinedBooleanContent:
1862 case ZeroOrOneBooleanContent:
1863 EqVal = ISD::isTrueWhenEqual(Cond);
1864 break;
1865 case ZeroOrNegativeOneBooleanContent:
1866 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1867 break;
1868 }
1869
Evan Cheng92658d52007-02-08 22:13:59 +00001870 // We can always fold X == X for integer setcc's.
Chad Rosier2a02fe12012-04-03 20:11:24 +00001871 if (N0.getValueType().isInteger()) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001872 return DAG.getConstant(EqVal, dl, VT);
Chad Rosier2a02fe12012-04-03 20:11:24 +00001873 }
Evan Cheng92658d52007-02-08 22:13:59 +00001874 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1875 if (UOF == 2) // FP operators that are undefined on NaNs.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001876 return DAG.getConstant(EqVal, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001877 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001878 return DAG.getConstant(EqVal, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001879 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1880 // if it is not already.
1881 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmowb67d7a32012-07-31 18:07:43 +00001882 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001883 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001884 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Cheng92658d52007-02-08 22:13:59 +00001885 }
1886
1887 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands13237ac2008-06-06 12:08:01 +00001888 N0.getValueType().isInteger()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001889 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1890 N0.getOpcode() == ISD::XOR) {
1891 // Simplify (X+Y) == (X+Z) --> Y == Z
1892 if (N0.getOpcode() == N1.getOpcode()) {
1893 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001894 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001895 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001896 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001897 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1898 // If X op Y == Y op X, try other combinations.
1899 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peck527da1b2010-11-23 03:31:01 +00001900 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001901 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001902 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peck527da1b2010-11-23 03:31:01 +00001903 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001904 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001905 }
1906 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001907
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001908 // If RHS is a legal immediate value for a compare instruction, we need
1909 // to be careful about increasing register pressure needlessly.
1910 bool LegalRHSImm = false;
1911
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001912 if (auto *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1913 if (auto *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Evan Cheng92658d52007-02-08 22:13:59 +00001914 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greiff304a7a2008-08-28 21:40:38 +00001915 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00001916 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmaneffb8942008-09-12 16:56:44 +00001917 DAG.getConstant(RHSC->getAPIntValue()-
1918 LHSR->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001919 dl, N0.getValueType()), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001920 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001921
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001922 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Cheng92658d52007-02-08 22:13:59 +00001923 if (N0.getOpcode() == ISD::XOR)
1924 // If we know that all of the inverted bits are zero, don't bother
1925 // performing the inversion.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001926 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1927 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001928 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001929 DAG.getConstant(LHSR->getAPIntValue() ^
1930 RHSC->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001931 dl, N0.getValueType()),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001932 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001933 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001934
Evan Cheng92658d52007-02-08 22:13:59 +00001935 // Turn (C1-X) == C2 --> X == C1-C2
Sanjay Patel7a7abc92015-12-29 21:49:08 +00001936 if (auto *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001937 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman1f372ed2008-02-25 21:11:39 +00001938 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001939 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001940 DAG.getConstant(SUBC->getAPIntValue() -
1941 RHSC->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001942 dl, N0.getValueType()),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001943 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001944 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001945 }
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001946
1947 // Could RHSC fold directly into a compare?
1948 if (RHSC->getValueType(0).getSizeInBits() <= 64)
1949 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Cheng92658d52007-02-08 22:13:59 +00001950 }
1951
1952 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001953 // Don't do this if X is an immediate that can fold into a cmp
1954 // instruction and X+Z has other uses. It could be an induction variable
1955 // chain, and the transform would increase register pressure.
1956 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
1957 if (N0.getOperand(0) == N1)
1958 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001959 DAG.getConstant(0, dl, N0.getValueType()), Cond);
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001960 if (N0.getOperand(1) == N1) {
1961 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1962 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001963 DAG.getConstant(0, dl, N0.getValueType()),
1964 Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001965 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001966 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
Mehdi Amini9639d652015-07-09 02:09:20 +00001967 auto &DL = DAG.getDataLayout();
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001968 // (Z-X) == X --> Z == X<<1
Mehdi Amini9639d652015-07-09 02:09:20 +00001969 SDValue SH = DAG.getNode(
1970 ISD::SHL, dl, N1.getValueType(), N1,
1971 DAG.getConstant(1, dl,
1972 getShiftAmountTy(N1.getValueType(), DL)));
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001973 if (!DCI.isCalledByLegalizer())
1974 DCI.AddToWorklist(SH.getNode());
1975 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
1976 }
Evan Cheng92658d52007-02-08 22:13:59 +00001977 }
1978 }
1979 }
1980
1981 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1982 N1.getOpcode() == ISD::XOR) {
1983 // Simplify X == (X+Z) --> Z == 0
Craig Topper3f194c82012-12-19 06:43:58 +00001984 if (N1.getOperand(0) == N0)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001985 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001986 DAG.getConstant(0, dl, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001987 if (N1.getOperand(1) == N0) {
1988 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001989 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001990 DAG.getConstant(0, dl, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001991 if (N1.getNode()->hasOneUse()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001992 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
Mehdi Amini9639d652015-07-09 02:09:20 +00001993 auto &DL = DAG.getDataLayout();
Evan Cheng92658d52007-02-08 22:13:59 +00001994 // X == (Z-X) --> X<<1 == Z
Mehdi Amini9639d652015-07-09 02:09:20 +00001995 SDValue SH = DAG.getNode(
1996 ISD::SHL, dl, N1.getValueType(), N0,
1997 DAG.getConstant(1, dl, getShiftAmountTy(N0.getValueType(), DL)));
Evan Cheng92658d52007-02-08 22:13:59 +00001998 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001999 DCI.AddToWorklist(SH.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002000 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00002001 }
2002 }
2003 }
Dan Gohmane58ab792009-01-29 01:59:02 +00002004
Dan Gohman8b437cc2009-01-29 16:18:12 +00002005 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesencc5fc442009-02-11 19:19:41 +00002006 // Note that where y is variable and is known to have at most
2007 // one bit set (for example, if it is z&1) we cannot do this;
2008 // the expressions are not equivalent when y==0.
Dan Gohmane58ab792009-01-29 01:59:02 +00002009 if (N0.getOpcode() == ISD::AND)
2010 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00002011 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00002012 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00002013 if (DCI.isBeforeLegalizeOps() ||
2014 isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002015 SDValue Zero = DAG.getConstant(0, dl, N1.getValueType());
Tom Stellardcd428182013-09-28 02:50:38 +00002016 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
2017 }
Dan Gohmane58ab792009-01-29 01:59:02 +00002018 }
2019 }
2020 if (N1.getOpcode() == ISD::AND)
2021 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00002022 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00002023 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00002024 if (DCI.isBeforeLegalizeOps() ||
2025 isCondCodeLegal(Cond, N1.getSimpleValueType())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002026 SDValue Zero = DAG.getConstant(0, dl, N0.getValueType());
Tom Stellardcd428182013-09-28 02:50:38 +00002027 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
2028 }
Dan Gohmane58ab792009-01-29 01:59:02 +00002029 }
2030 }
Evan Cheng92658d52007-02-08 22:13:59 +00002031 }
2032
2033 // Fold away ALL boolean setcc's.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002034 SDValue Temp;
Owen Anderson9f944592009-08-11 20:47:22 +00002035 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Cheng92658d52007-02-08 22:13:59 +00002036 switch (Cond) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002037 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilsonc5890052009-01-22 17:39:32 +00002038 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00002039 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2040 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Cheng92658d52007-02-08 22:13:59 +00002041 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002042 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002043 break;
2044 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00002045 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Cheng92658d52007-02-08 22:13:59 +00002046 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002047 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2048 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson9f944592009-08-11 20:47:22 +00002049 Temp = DAG.getNOT(dl, N0, MVT::i1);
2050 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002051 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002052 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002053 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002054 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2055 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson9f944592009-08-11 20:47:22 +00002056 Temp = DAG.getNOT(dl, N1, MVT::i1);
2057 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002058 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002059 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002060 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002061 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2062 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson9f944592009-08-11 20:47:22 +00002063 Temp = DAG.getNOT(dl, N0, MVT::i1);
2064 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002065 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002066 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002067 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002068 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2069 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson9f944592009-08-11 20:47:22 +00002070 Temp = DAG.getNOT(dl, N1, MVT::i1);
2071 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002072 break;
2073 }
Owen Anderson9f944592009-08-11 20:47:22 +00002074 if (VT != MVT::i1) {
Evan Cheng92658d52007-02-08 22:13:59 +00002075 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002076 DCI.AddToWorklist(N0.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002077 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenf1163e92009-02-03 00:47:48 +00002078 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Cheng92658d52007-02-08 22:13:59 +00002079 }
2080 return N0;
2081 }
2082
2083 // Could not fold it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002084 return SDValue();
Evan Cheng92658d52007-02-08 22:13:59 +00002085}
2086
Evan Cheng2609d5e2008-05-12 19:56:52 +00002087/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2088/// node is a GlobalAddress + offset.
Chris Lattner46c01a32011-02-13 22:25:43 +00002089bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Cheng2609d5e2008-05-12 19:56:52 +00002090 int64_t &Offset) const {
2091 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohmane38cc012008-06-09 22:05:52 +00002092 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2093 GA = GASD->getGlobal();
2094 Offset += GASD->getOffset();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002095 return true;
2096 }
2097
2098 if (N->getOpcode() == ISD::ADD) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002099 SDValue N1 = N->getOperand(0);
2100 SDValue N2 = N->getOperand(1);
Gabor Greiff304a7a2008-08-28 21:40:38 +00002101 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00002102 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2103 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00002104 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002105 return true;
2106 }
Gabor Greiff304a7a2008-08-28 21:40:38 +00002107 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00002108 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2109 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00002110 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002111 return true;
2112 }
2113 }
2114 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00002115
Evan Cheng2609d5e2008-05-12 19:56:52 +00002116 return false;
2117}
2118
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00002119SDValue TargetLowering::PerformDAGCombine(SDNode *N,
2120 DAGCombinerInfo &DCI) const {
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002121 // Default implementation: no optimization.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002122 return SDValue();
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002123}
2124
Chris Lattneree1dadb2006-02-04 02:13:02 +00002125//===----------------------------------------------------------------------===//
2126// Inline Assembler Implementation Methods
2127//===----------------------------------------------------------------------===//
2128
2129TargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002130TargetLowering::getConstraintType(StringRef Constraint) const {
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002131 unsigned S = Constraint.size();
2132
2133 if (S == 1) {
Chris Lattnerd6855142007-03-25 02:14:49 +00002134 switch (Constraint[0]) {
2135 default: break;
2136 case 'r': return C_RegisterClass;
2137 case 'm': // memory
2138 case 'o': // offsetable
2139 case 'V': // not offsetable
2140 return C_Memory;
2141 case 'i': // Simple Integer or Relocatable Constant
2142 case 'n': // Simple Integer
John Thompsonc467aa22010-09-21 22:04:54 +00002143 case 'E': // Floating Point Constant
2144 case 'F': // Floating Point Constant
Chris Lattnerd6855142007-03-25 02:14:49 +00002145 case 's': // Relocatable Constant
John Thompsonc467aa22010-09-21 22:04:54 +00002146 case 'p': // Address.
Chris Lattner3d7efa22007-03-25 04:35:41 +00002147 case 'X': // Allow ANY value.
Chris Lattnerd6855142007-03-25 02:14:49 +00002148 case 'I': // Target registers.
2149 case 'J':
2150 case 'K':
2151 case 'L':
2152 case 'M':
2153 case 'N':
2154 case 'O':
2155 case 'P':
John Thompsonc467aa22010-09-21 22:04:54 +00002156 case '<':
2157 case '>':
Chris Lattnerd6855142007-03-25 02:14:49 +00002158 return C_Other;
2159 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002160 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002161
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002162 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002163 if (S == 8 && Constraint.substr(1, 6) == "memory") // "{memory}"
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002164 return C_Memory;
Chris Lattner843e4452007-03-25 02:18:14 +00002165 return C_Register;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002166 }
Chris Lattnerd6855142007-03-25 02:14:49 +00002167 return C_Unknown;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002168}
2169
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002170/// LowerXConstraint - try to replace an X constraint, which matches anything,
2171/// with another that has more specific requirements based on the type of the
2172/// corresponding operand.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002173const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands13237ac2008-06-06 12:08:01 +00002174 if (ConstraintVT.isInteger())
Chris Lattner724539c2008-04-26 23:02:14 +00002175 return "r";
Duncan Sands13237ac2008-06-06 12:08:01 +00002176 if (ConstraintVT.isFloatingPoint())
Chris Lattner724539c2008-04-26 23:02:14 +00002177 return "f"; // works for many targets
Craig Topperc0196b12014-04-14 00:51:57 +00002178 return nullptr;
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002179}
2180
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002181/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2182/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002183void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00002184 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002185 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00002186 SelectionDAG &DAG) const {
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002187
Eric Christopherde9399b2011-06-02 23:16:42 +00002188 if (Constraint.length() > 1) return;
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002189
Eric Christopherde9399b2011-06-02 23:16:42 +00002190 char ConstraintLetter = Constraint[0];
Chris Lattneree1dadb2006-02-04 02:13:02 +00002191 switch (ConstraintLetter) {
Chris Lattnera9f917a2007-02-17 06:00:35 +00002192 default: break;
Dale Johannesen4646aa32007-11-05 21:20:28 +00002193 case 'X': // Allows any operand; labels (basic block) use this.
2194 if (Op.getOpcode() == ISD::BasicBlock) {
2195 Ops.push_back(Op);
2196 return;
2197 }
2198 // fall through
Chris Lattneree1dadb2006-02-04 02:13:02 +00002199 case 'i': // Simple Integer or Relocatable Constant
2200 case 'n': // Simple Integer
Dale Johannesen4646aa32007-11-05 21:20:28 +00002201 case 's': { // Relocatable Constant
Chris Lattner44a2ed62007-05-03 16:54:34 +00002202 // These operands are interested in values of the form (GV+C), where C may
2203 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2204 // is possible and fine if either GV or C are missing.
2205 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2206 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00002207
Chris Lattner44a2ed62007-05-03 16:54:34 +00002208 // If we have "(add GV, C)", pull out GV/C
2209 if (Op.getOpcode() == ISD::ADD) {
2210 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2211 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
Craig Topperc0196b12014-04-14 00:51:57 +00002212 if (!C || !GA) {
Chris Lattner44a2ed62007-05-03 16:54:34 +00002213 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2214 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2215 }
Craig Topperc0196b12014-04-14 00:51:57 +00002216 if (!C || !GA)
2217 C = nullptr, GA = nullptr;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002218 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002219
Chris Lattner44a2ed62007-05-03 16:54:34 +00002220 // If we find a valid operand, map to the TargetXXX version so that the
2221 // value itself doesn't get selected.
2222 if (GA) { // Either &GV or &GV+C
2223 if (ConstraintLetter != 'n') {
2224 int64_t Offs = GA->getOffset();
Dan Gohmaneffb8942008-09-12 16:56:44 +00002225 if (C) Offs += C->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002226 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00002227 C ? SDLoc(C) : SDLoc(),
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002228 Op.getValueType(), Offs));
Chris Lattner44a2ed62007-05-03 16:54:34 +00002229 }
James Y Knight46f91c82015-07-13 16:36:22 +00002230 return;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002231 }
2232 if (C) { // just C, no GV.
Chris Lattnera9f917a2007-02-17 06:00:35 +00002233 // Simple constants are not allowed for 's'.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002234 if (ConstraintLetter != 's') {
Dale Johannesen65577522009-02-12 20:58:09 +00002235 // gcc prints these as sign extended. Sign extend value to 64 bits
2236 // now; without this it would get ZExt'd later in
2237 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2238 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002239 SDLoc(C), MVT::i64));
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002240 }
James Y Knight46f91c82015-07-13 16:36:22 +00002241 return;
Chris Lattnera9f917a2007-02-17 06:00:35 +00002242 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002243 break;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002244 }
Chris Lattner44a2ed62007-05-03 16:54:34 +00002245 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002246}
2247
Eric Christopher11e4df72015-02-26 22:38:43 +00002248std::pair<unsigned, const TargetRegisterClass *>
2249TargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *RI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002250 StringRef Constraint,
Eric Christopher11e4df72015-02-26 22:38:43 +00002251 MVT VT) const {
Will Dietzae726a92013-10-13 03:08:49 +00002252 if (Constraint.empty() || Constraint[0] != '{')
Craig Topperc0196b12014-04-14 00:51:57 +00002253 return std::make_pair(0u, static_cast<TargetRegisterClass*>(nullptr));
Chris Lattner7ed31012006-02-01 01:29:47 +00002254 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2255
2256 // Remove the braces from around the name.
Benjamin Kramer68e49452009-11-12 20:36:59 +00002257 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner7ad77df2006-02-22 00:56:39 +00002258
Hal Finkel943f76d2012-12-18 17:50:58 +00002259 std::pair<unsigned, const TargetRegisterClass*> R =
Craig Topperc0196b12014-04-14 00:51:57 +00002260 std::make_pair(0u, static_cast<const TargetRegisterClass*>(nullptr));
Hal Finkel943f76d2012-12-18 17:50:58 +00002261
Chris Lattner7ad77df2006-02-22 00:56:39 +00002262 // Figure out which register class contains this reg.
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002263 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner7ad77df2006-02-22 00:56:39 +00002264 E = RI->regclass_end(); RCI != E; ++RCI) {
2265 const TargetRegisterClass *RC = *RCI;
Wesley Peck527da1b2010-11-23 03:31:01 +00002266
2267 // If none of the value types for this register class are valid, we
Chris Lattner2e124af2006-02-22 23:00:51 +00002268 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen35163e22011-10-12 01:24:51 +00002269 if (!isLegalRC(RC))
2270 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002271
2272 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner7ad77df2006-02-22 00:56:39 +00002273 I != E; ++I) {
Hal Finkel943f76d2012-12-18 17:50:58 +00002274 if (RegName.equals_lower(RI->getName(*I))) {
2275 std::pair<unsigned, const TargetRegisterClass*> S =
2276 std::make_pair(*I, RC);
2277
2278 // If this register class has the requested value type, return it,
2279 // otherwise keep searching and return the first class found
2280 // if no other is found which explicitly has the requested type.
2281 if (RC->hasType(VT))
2282 return S;
2283 else if (!R.second)
2284 R = S;
2285 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00002286 }
Chris Lattner32fef532006-01-26 20:37:03 +00002287 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002288
Hal Finkel943f76d2012-12-18 17:50:58 +00002289 return R;
Chris Lattner32fef532006-01-26 20:37:03 +00002290}
Evan Chengaf598d22006-03-13 23:18:16 +00002291
2292//===----------------------------------------------------------------------===//
Chris Lattner47935152008-04-27 00:09:47 +00002293// Constraint Selection.
2294
Chris Lattner860df6e2008-10-17 16:47:46 +00002295/// isMatchingInputConstraint - Return true of this is an input operand that is
2296/// a matching constraint like "4".
2297bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattneref890172008-10-17 16:21:11 +00002298 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei83c74e92013-02-12 21:21:59 +00002299 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattneref890172008-10-17 16:21:11 +00002300}
2301
2302/// getMatchedOperand - If this is an input matching constraint, this method
2303/// returns the output operand it matches.
2304unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2305 assert(!ConstraintCode.empty() && "No known constraint!");
2306 return atoi(ConstraintCode.c_str());
2307}
2308
John Thompson1094c802010-09-13 18:15:37 +00002309/// ParseConstraints - Split up the constraint string from the inline
2310/// assembly value into the specific constraints and their prefixes,
2311/// and also tie in the associated operand values.
2312/// If this returns an empty vector, and if the constraint string itself
2313/// isn't empty, there was an error parsing.
Eric Christopher11e4df72015-02-26 22:38:43 +00002314TargetLowering::AsmOperandInfoVector
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002315TargetLowering::ParseConstraints(const DataLayout &DL,
2316 const TargetRegisterInfo *TRI,
Eric Christopher11e4df72015-02-26 22:38:43 +00002317 ImmutableCallSite CS) const {
John Thompson1094c802010-09-13 18:15:37 +00002318 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00002319 AsmOperandInfoVector ConstraintOperands;
John Thompson1094c802010-09-13 18:15:37 +00002320 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompsonc467aa22010-09-21 22:04:54 +00002321 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompson1094c802010-09-13 18:15:37 +00002322
2323 // Do a prepass over the constraints, canonicalizing them, and building up the
2324 // ConstraintOperands list.
John Thompson1094c802010-09-13 18:15:37 +00002325 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2326 unsigned ResNo = 0; // ResNo - The result number of the next output.
2327
Benjamin Kramere12a6ba2014-10-03 18:33:16 +00002328 for (InlineAsm::ConstraintInfo &CI : IA->ParseConstraints()) {
2329 ConstraintOperands.emplace_back(std::move(CI));
John Thompson1094c802010-09-13 18:15:37 +00002330 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2331
John Thompsonc467aa22010-09-21 22:04:54 +00002332 // Update multiple alternative constraint count.
2333 if (OpInfo.multipleAlternatives.size() > maCount)
2334 maCount = OpInfo.multipleAlternatives.size();
2335
John Thompsone8360b72010-10-29 17:29:13 +00002336 OpInfo.ConstraintVT = MVT::Other;
John Thompson1094c802010-09-13 18:15:37 +00002337
2338 // Compute the value type for each operand.
2339 switch (OpInfo.Type) {
2340 case InlineAsm::isOutput:
2341 // Indirect outputs just consume an argument.
2342 if (OpInfo.isIndirect) {
2343 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2344 break;
2345 }
2346
2347 // The return value of the call is this value. As such, there is no
2348 // corresponding argument.
2349 assert(!CS.getType()->isVoidTy() &&
2350 "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00002351 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002352 OpInfo.ConstraintVT =
2353 getSimpleValueType(DL, STy->getElementType(ResNo));
John Thompson1094c802010-09-13 18:15:37 +00002354 } else {
2355 assert(ResNo == 0 && "Asm only has one result!");
Mehdi Amini44ede332015-07-09 02:09:04 +00002356 OpInfo.ConstraintVT = getSimpleValueType(DL, CS.getType());
John Thompson1094c802010-09-13 18:15:37 +00002357 }
2358 ++ResNo;
2359 break;
2360 case InlineAsm::isInput:
2361 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2362 break;
2363 case InlineAsm::isClobber:
2364 // Nothing to do.
2365 break;
2366 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002367
John Thompsone8360b72010-10-29 17:29:13 +00002368 if (OpInfo.CallOperandVal) {
Chris Lattner229907c2011-07-18 04:54:35 +00002369 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002370 if (OpInfo.isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00002371 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002372 if (!PtrTy)
2373 report_fatal_error("Indirect operand for inline asm not a pointer!");
2374 OpTy = PtrTy->getElementType();
2375 }
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002376
Eric Christopher44804282011-05-09 20:04:43 +00002377 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00002378 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00002379 if (STy->getNumElements() == 1)
2380 OpTy = STy->getElementType(0);
2381
John Thompsone8360b72010-10-29 17:29:13 +00002382 // If OpTy is not a single value, it may be a struct/union that we
2383 // can tile with integers.
2384 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002385 unsigned BitSize = DL.getTypeSizeInBits(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002386 switch (BitSize) {
2387 default: break;
2388 case 1:
2389 case 8:
2390 case 16:
2391 case 32:
2392 case 64:
2393 case 128:
Dale Johannesenf11ea9c2010-11-09 01:15:07 +00002394 OpInfo.ConstraintVT =
Patrik Hagglundf9934612012-12-19 15:19:11 +00002395 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompsone8360b72010-10-29 17:29:13 +00002396 break;
2397 }
Micah Villmow89021e42012-10-09 16:06:12 +00002398 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002399 unsigned PtrSize = DL.getPointerSizeInBits(PT->getAddressSpace());
Matt Arsenaulta98c3b12013-10-10 19:09:05 +00002400 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
John Thompsone8360b72010-10-29 17:29:13 +00002401 } else {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002402 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompsone8360b72010-10-29 17:29:13 +00002403 }
2404 }
John Thompson1094c802010-09-13 18:15:37 +00002405 }
2406
2407 // If we have multiple alternative constraints, select the best alternative.
Alexander Kornienko8c0809c2015-01-15 11:41:30 +00002408 if (!ConstraintOperands.empty()) {
John Thompson1094c802010-09-13 18:15:37 +00002409 if (maCount) {
2410 unsigned bestMAIndex = 0;
2411 int bestWeight = -1;
2412 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2413 int weight = -1;
2414 unsigned maIndex;
2415 // Compute the sums of the weights for each alternative, keeping track
2416 // of the best (highest weight) one so far.
2417 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2418 int weightSum = 0;
2419 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2420 cIndex != eIndex; ++cIndex) {
2421 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2422 if (OpInfo.Type == InlineAsm::isClobber)
2423 continue;
John Thompson1094c802010-09-13 18:15:37 +00002424
John Thompsone8360b72010-10-29 17:29:13 +00002425 // If this is an output operand with a matching input operand,
2426 // look up the matching input. If their types mismatch, e.g. one
2427 // is an integer, the other is floating point, or their sizes are
2428 // different, flag it as an maCantMatch.
John Thompson1094c802010-09-13 18:15:37 +00002429 if (OpInfo.hasMatchingInput()) {
2430 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson1094c802010-09-13 18:15:37 +00002431 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2432 if ((OpInfo.ConstraintVT.isInteger() !=
2433 Input.ConstraintVT.isInteger()) ||
2434 (OpInfo.ConstraintVT.getSizeInBits() !=
2435 Input.ConstraintVT.getSizeInBits())) {
2436 weightSum = -1; // Can't match.
2437 break;
2438 }
John Thompson1094c802010-09-13 18:15:37 +00002439 }
2440 }
John Thompson1094c802010-09-13 18:15:37 +00002441 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2442 if (weight == -1) {
2443 weightSum = -1;
2444 break;
2445 }
2446 weightSum += weight;
2447 }
2448 // Update best.
2449 if (weightSum > bestWeight) {
2450 bestWeight = weightSum;
2451 bestMAIndex = maIndex;
2452 }
2453 }
2454
2455 // Now select chosen alternative in each constraint.
2456 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2457 cIndex != eIndex; ++cIndex) {
2458 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2459 if (cInfo.Type == InlineAsm::isClobber)
2460 continue;
2461 cInfo.selectAlternative(bestMAIndex);
2462 }
2463 }
2464 }
2465
2466 // Check and hook up tied operands, choose constraint code to use.
2467 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2468 cIndex != eIndex; ++cIndex) {
2469 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peck527da1b2010-11-23 03:31:01 +00002470
John Thompson1094c802010-09-13 18:15:37 +00002471 // If this is an output operand with a matching input operand, look up the
2472 // matching input. If their types mismatch, e.g. one is an integer, the
2473 // other is floating point, or their sizes are different, flag it as an
2474 // error.
2475 if (OpInfo.hasMatchingInput()) {
2476 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsone8360b72010-10-29 17:29:13 +00002477
John Thompson1094c802010-09-13 18:15:37 +00002478 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00002479 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
2480 getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
2481 OpInfo.ConstraintVT);
2482 std::pair<unsigned, const TargetRegisterClass *> InputRC =
2483 getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
2484 Input.ConstraintVT);
John Thompson1094c802010-09-13 18:15:37 +00002485 if ((OpInfo.ConstraintVT.isInteger() !=
2486 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00002487 (MatchRC.second != InputRC.second)) {
John Thompson1094c802010-09-13 18:15:37 +00002488 report_fatal_error("Unsupported asm: input constraint"
2489 " with a matching output constraint of"
2490 " incompatible type!");
2491 }
John Thompson1094c802010-09-13 18:15:37 +00002492 }
2493 }
2494 }
2495
2496 return ConstraintOperands;
2497}
2498
Chris Lattner47935152008-04-27 00:09:47 +00002499/// getConstraintGenerality - Return an integer indicating how general CT
2500/// is.
2501static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2502 switch (CT) {
Chris Lattner47935152008-04-27 00:09:47 +00002503 case TargetLowering::C_Other:
2504 case TargetLowering::C_Unknown:
2505 return 0;
2506 case TargetLowering::C_Register:
2507 return 1;
2508 case TargetLowering::C_RegisterClass:
2509 return 2;
2510 case TargetLowering::C_Memory:
2511 return 3;
2512 }
Chandler Carruthf3e85022012-01-10 18:08:01 +00002513 llvm_unreachable("Invalid constraint type");
Chris Lattner47935152008-04-27 00:09:47 +00002514}
2515
John Thompsone8360b72010-10-29 17:29:13 +00002516/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002517/// This object must already have been set up with the operand type
2518/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002519TargetLowering::ConstraintWeight
2520 TargetLowering::getMultipleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002521 AsmOperandInfo &info, int maIndex) const {
John Thompsone8360b72010-10-29 17:29:13 +00002522 InlineAsm::ConstraintCodeVector *rCodes;
John Thompsonc467aa22010-09-21 22:04:54 +00002523 if (maIndex >= (int)info.multipleAlternatives.size())
2524 rCodes = &info.Codes;
2525 else
2526 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompsone8360b72010-10-29 17:29:13 +00002527 ConstraintWeight BestWeight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002528
2529 // Loop over the options, keeping track of the most general one.
John Thompsonc467aa22010-09-21 22:04:54 +00002530 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompsone8360b72010-10-29 17:29:13 +00002531 ConstraintWeight weight =
2532 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompson1094c802010-09-13 18:15:37 +00002533 if (weight > BestWeight)
2534 BestWeight = weight;
2535 }
2536
2537 return BestWeight;
2538}
2539
John Thompsone8360b72010-10-29 17:29:13 +00002540/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002541/// This object must already have been set up with the operand type
2542/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002543TargetLowering::ConstraintWeight
2544 TargetLowering::getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002545 AsmOperandInfo &info, const char *constraint) const {
John Thompsone8360b72010-10-29 17:29:13 +00002546 ConstraintWeight weight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002547 Value *CallOperandVal = info.CallOperandVal;
2548 // If we don't have a value, we can't do a match,
2549 // but allow it at the lowest weight.
Craig Topperc0196b12014-04-14 00:51:57 +00002550 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002551 return CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002552 // Look at the constraint type.
2553 switch (*constraint) {
2554 case 'i': // immediate integer.
2555 case 'n': // immediate integer with a known value.
John Thompsone8360b72010-10-29 17:29:13 +00002556 if (isa<ConstantInt>(CallOperandVal))
2557 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002558 break;
2559 case 's': // non-explicit intregal immediate.
John Thompsone8360b72010-10-29 17:29:13 +00002560 if (isa<GlobalValue>(CallOperandVal))
2561 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002562 break;
John Thompsone8360b72010-10-29 17:29:13 +00002563 case 'E': // immediate float if host format.
2564 case 'F': // immediate float.
2565 if (isa<ConstantFP>(CallOperandVal))
2566 weight = CW_Constant;
2567 break;
2568 case '<': // memory operand with autodecrement.
2569 case '>': // memory operand with autoincrement.
John Thompson1094c802010-09-13 18:15:37 +00002570 case 'm': // memory operand.
2571 case 'o': // offsettable memory operand
2572 case 'V': // non-offsettable memory operand
John Thompsone8360b72010-10-29 17:29:13 +00002573 weight = CW_Memory;
John Thompson1094c802010-09-13 18:15:37 +00002574 break;
John Thompsone8360b72010-10-29 17:29:13 +00002575 case 'r': // general register.
John Thompson1094c802010-09-13 18:15:37 +00002576 case 'g': // general register, memory operand or immediate integer.
John Thompsone8360b72010-10-29 17:29:13 +00002577 // note: Clang converts "g" to "imr".
2578 if (CallOperandVal->getType()->isIntegerTy())
2579 weight = CW_Register;
John Thompson1094c802010-09-13 18:15:37 +00002580 break;
John Thompsone8360b72010-10-29 17:29:13 +00002581 case 'X': // any operand.
John Thompson1094c802010-09-13 18:15:37 +00002582 default:
John Thompsone8360b72010-10-29 17:29:13 +00002583 weight = CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002584 break;
2585 }
2586 return weight;
2587}
2588
Chris Lattner47935152008-04-27 00:09:47 +00002589/// ChooseConstraint - If there are multiple different constraints that we
2590/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner58b9ece2008-04-27 01:49:46 +00002591/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner47935152008-04-27 00:09:47 +00002592/// Other -> immediates and magic values
2593/// Register -> one specific register
2594/// RegisterClass -> a group of regs
2595/// Memory -> memory
2596/// Ideally, we would pick the most specific constraint possible: if we have
2597/// something that fits into a register, we would pick it. The problem here
2598/// is that if we have something that could either be in a register or in
2599/// memory that use of the register could cause selection of *other*
2600/// operands to fail: they might only succeed if we pick memory. Because of
2601/// this the heuristic we use is:
2602///
2603/// 1) If there is an 'other' constraint, and if the operand is valid for
2604/// that constraint, use it. This makes us take advantage of 'i'
2605/// constraints when available.
2606/// 2) Otherwise, pick the most general constraint present. This prefers
2607/// 'm' over 'r', for example.
2608///
2609static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesence97d552010-06-25 21:55:36 +00002610 const TargetLowering &TLI,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002611 SDValue Op, SelectionDAG *DAG) {
Chris Lattner47935152008-04-27 00:09:47 +00002612 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2613 unsigned BestIdx = 0;
2614 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2615 int BestGenerality = -1;
Dale Johannesen17feb072010-06-28 22:09:45 +00002616
Chris Lattner47935152008-04-27 00:09:47 +00002617 // Loop over the options, keeping track of the most general one.
2618 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2619 TargetLowering::ConstraintType CType =
2620 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesen17feb072010-06-28 22:09:45 +00002621
Chris Lattner22379732008-04-27 00:37:18 +00002622 // If this is an 'other' constraint, see if the operand is valid for it.
2623 // For example, on X86 we might have an 'rI' constraint. If the operand
2624 // is an integer in the range [0..31] we want to use I (saving a load
2625 // of a register), otherwise we must use 'r'.
Gabor Greiff304a7a2008-08-28 21:40:38 +00002626 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner22379732008-04-27 00:37:18 +00002627 assert(OpInfo.Codes[i].size() == 1 &&
2628 "Unhandled multi-letter 'other' constraint");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002629 std::vector<SDValue> ResultOps;
Eric Christopherde9399b2011-06-02 23:16:42 +00002630 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner22379732008-04-27 00:37:18 +00002631 ResultOps, *DAG);
2632 if (!ResultOps.empty()) {
2633 BestType = CType;
2634 BestIdx = i;
2635 break;
2636 }
2637 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002638
Dale Johannesen17feb072010-06-28 22:09:45 +00002639 // Things with matching constraints can only be registers, per gcc
2640 // documentation. This mainly affects "g" constraints.
2641 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2642 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002643
Chris Lattner47935152008-04-27 00:09:47 +00002644 // This constraint letter is more general than the previous one, use it.
2645 int Generality = getConstraintGenerality(CType);
2646 if (Generality > BestGenerality) {
2647 BestType = CType;
2648 BestIdx = i;
2649 BestGenerality = Generality;
2650 }
2651 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002652
Chris Lattner47935152008-04-27 00:09:47 +00002653 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2654 OpInfo.ConstraintType = BestType;
2655}
2656
2657/// ComputeConstraintToUse - Determines the constraint code and constraint
2658/// type to use for the specific AsmOperandInfo, setting
2659/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner22379732008-04-27 00:37:18 +00002660void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peck527da1b2010-11-23 03:31:01 +00002661 SDValue Op,
Chris Lattner22379732008-04-27 00:37:18 +00002662 SelectionDAG *DAG) const {
Chris Lattner47935152008-04-27 00:09:47 +00002663 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peck527da1b2010-11-23 03:31:01 +00002664
Chris Lattner47935152008-04-27 00:09:47 +00002665 // Single-letter constraints ('r') are very common.
2666 if (OpInfo.Codes.size() == 1) {
2667 OpInfo.ConstraintCode = OpInfo.Codes[0];
2668 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2669 } else {
Dale Johannesence97d552010-06-25 21:55:36 +00002670 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner47935152008-04-27 00:09:47 +00002671 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002672
Chris Lattner47935152008-04-27 00:09:47 +00002673 // 'X' matches anything.
2674 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2675 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen4e331152009-07-07 23:26:33 +00002676 // that matches labels). For Functions, the type here is the type of
Dale Johannesenade297d2009-07-20 23:27:39 +00002677 // the result, which is not what we want to look at; leave them alone.
2678 Value *v = OpInfo.CallOperandVal;
Dale Johannesen4e331152009-07-07 23:26:33 +00002679 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2680 OpInfo.CallOperandVal = v;
Chris Lattner47935152008-04-27 00:09:47 +00002681 return;
Dale Johannesen4e331152009-07-07 23:26:33 +00002682 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002683
Chris Lattner47935152008-04-27 00:09:47 +00002684 // Otherwise, try to resolve it to something we know about by looking at
2685 // the actual operand type.
2686 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2687 OpInfo.ConstraintCode = Repl;
2688 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2689 }
2690 }
2691}
2692
David Majnemer0fc86702013-06-08 23:51:45 +00002693/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9960a252011-07-08 10:31:30 +00002694/// with the multiplicative inverse of the constant.
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002695static SDValue BuildExactSDIV(const TargetLowering &TLI, SDValue Op1, APInt d,
2696 SDLoc dl, SelectionDAG &DAG,
2697 std::vector<SDNode *> &Created) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002698 assert(d != 0 && "Division by zero!");
2699
2700 // Shift the value upfront if it is even, so the LSB is one.
2701 unsigned ShAmt = d.countTrailingZeros();
2702 if (ShAmt) {
2703 // TODO: For UDIV use SRL instead of SRA.
NAKAMURA Takumie4529982015-05-06 14:03:22 +00002704 SDValue Amt =
Mehdi Amini9639d652015-07-09 02:09:20 +00002705 DAG.getConstant(ShAmt, dl, TLI.getShiftAmountTy(Op1.getValueType(),
2706 DAG.getDataLayout()));
Sanjay Patelf1340482015-06-16 16:25:43 +00002707 SDNodeFlags Flags;
2708 Flags.setExact(true);
2709 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt, &Flags);
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002710 Created.push_back(Op1.getNode());
Benjamin Kramer9960a252011-07-08 10:31:30 +00002711 d = d.ashr(ShAmt);
2712 }
2713
2714 // Calculate the multiplicative inverse, using Newton's method.
2715 APInt t, xn = d;
2716 while ((t = d*xn) != 1)
2717 xn *= APInt(d.getBitWidth(), 2) - t;
2718
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002719 SDValue Op2 = DAG.getConstant(xn, dl, Op1.getValueType());
2720 SDValue Mul = DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2721 Created.push_back(Mul.getNode());
2722 return Mul;
Benjamin Kramer9960a252011-07-08 10:31:30 +00002723}
2724
Steve King5cdbd202015-08-25 02:31:21 +00002725SDValue TargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
2726 SelectionDAG &DAG,
2727 std::vector<SDNode *> *Created) const {
2728 AttributeSet Attr = DAG.getMachineFunction().getFunction()->getAttributes();
2729 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2730 if (TLI.isIntDivCheap(N->getValueType(0), Attr))
2731 return SDValue(N,0); // Lower SDIV as SDIV
2732 return SDValue();
2733}
2734
David Majnemer0fc86702013-06-08 23:51:45 +00002735/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002736/// return a DAG expression to select that will generate the same value by
Sanjay Patelbb292212014-09-15 19:47:44 +00002737/// multiplying by a magic number.
2738/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002739SDValue TargetLowering::BuildSDIV(SDNode *N, const APInt &Divisor,
2740 SelectionDAG &DAG, bool IsAfterLegalization,
2741 std::vector<SDNode *> *Created) const {
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002742 assert(Created && "No vector to hold sdiv ops.");
2743
Owen Anderson53aa7a92009-08-10 22:56:29 +00002744 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002745 SDLoc dl(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00002746
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002747 // Check to see if we can do this.
Eli Friedmanc8228d22008-11-30 06:35:39 +00002748 // FIXME: We should be more aggressive here.
2749 if (!isTypeLegal(VT))
2750 return SDValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002751
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002752 // If the sdiv has an 'exact' bit we can use a simpler lowering.
2753 if (cast<BinaryWithFlagsSDNode>(N)->Flags.hasExact())
2754 return BuildExactSDIV(*this, N->getOperand(0), Divisor, dl, DAG, *Created);
2755
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002756 APInt::ms magics = Divisor.magic();
Wesley Peck527da1b2010-11-23 03:31:01 +00002757
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002758 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanc8228d22008-11-30 06:35:39 +00002759 // FIXME: We should support doing a MUL in a wider type
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002760 SDValue Q;
Richard Osborne561fac42011-11-07 17:09:05 +00002761 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2762 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002763 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002764 DAG.getConstant(magics.m, dl, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002765 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2766 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002767 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohmana1603612007-10-08 18:33:35 +00002768 N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002769 DAG.getConstant(magics.m, dl, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002770 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002771 return SDValue(); // No mulhs or equvialent
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002772 // If d > 0 and m < 0, add the numerator
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002773 if (Divisor.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002774 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002775 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002776 }
2777 // If d < 0 and m > 0, subtract the numerator.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002778 if (Divisor.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002779 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002780 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002781 }
Mehdi Amini9639d652015-07-09 02:09:20 +00002782 auto &DL = DAG.getDataLayout();
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002783 // Shift right algebraic if shift value is nonzero
2784 if (magics.s > 0) {
Mehdi Amini9639d652015-07-09 02:09:20 +00002785 Q = DAG.getNode(
2786 ISD::SRA, dl, VT, Q,
2787 DAG.getConstant(magics.s, dl, getShiftAmountTy(Q.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002788 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002789 }
2790 // Extract the sign bit and add it to the quotient
Mehdi Amini9639d652015-07-09 02:09:20 +00002791 SDValue T =
2792 DAG.getNode(ISD::SRL, dl, VT, Q,
2793 DAG.getConstant(VT.getScalarSizeInBits() - 1, dl,
2794 getShiftAmountTy(Q.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002795 Created->push_back(T.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002796 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002797}
2798
David Majnemer0fc86702013-06-08 23:51:45 +00002799/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002800/// return a DAG expression to select that will generate the same value by
Sanjay Patelbb292212014-09-15 19:47:44 +00002801/// multiplying by a magic number.
2802/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002803SDValue TargetLowering::BuildUDIV(SDNode *N, const APInt &Divisor,
2804 SelectionDAG &DAG, bool IsAfterLegalization,
2805 std::vector<SDNode *> *Created) const {
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002806 assert(Created && "No vector to hold udiv ops.");
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002807
Owen Anderson53aa7a92009-08-10 22:56:29 +00002808 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002809 SDLoc dl(N);
Mehdi Amini9639d652015-07-09 02:09:20 +00002810 auto &DL = DAG.getDataLayout();
Eli Friedman1b7fc152008-11-30 06:02:26 +00002811
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002812 // Check to see if we can do this.
Eli Friedman1b7fc152008-11-30 06:02:26 +00002813 // FIXME: We should be more aggressive here.
2814 if (!isTypeLegal(VT))
2815 return SDValue();
2816
2817 // FIXME: We should use a narrower constant when the upper
2818 // bits are known to be zero.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002819 APInt::mu magics = Divisor.magicu();
Benjamin Kramercfcea122011-03-17 20:39:14 +00002820
2821 SDValue Q = N->getOperand(0);
2822
2823 // If the divisor is even, we can avoid using the expensive fixup by shifting
2824 // the divided value upfront.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002825 if (magics.a != 0 && !Divisor[0]) {
2826 unsigned Shift = Divisor.countTrailingZeros();
Mehdi Amini9639d652015-07-09 02:09:20 +00002827 Q = DAG.getNode(
2828 ISD::SRL, dl, VT, Q,
2829 DAG.getConstant(Shift, dl, getShiftAmountTy(Q.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002830 Created->push_back(Q.getNode());
Benjamin Kramercfcea122011-03-17 20:39:14 +00002831
2832 // Get magic number for the shifted divisor.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002833 magics = Divisor.lshr(Shift).magicu(Shift);
Benjamin Kramercfcea122011-03-17 20:39:14 +00002834 assert(magics.a == 0 && "Should use cheap fixup now");
2835 }
Eli Friedman1b7fc152008-11-30 06:02:26 +00002836
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002837 // Multiply the numerator (operand 0) by the magic value
Eli Friedman1b7fc152008-11-30 06:02:26 +00002838 // FIXME: We should support doing a MUL in a wider type
Richard Osborne561fac42011-11-07 17:09:05 +00002839 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2840 isOperationLegalOrCustom(ISD::MULHU, VT))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002841 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, dl, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002842 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2843 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002844 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002845 DAG.getConstant(magics.m, dl, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002846 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002847 return SDValue(); // No mulhu or equvialent
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002848
2849 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002850
2851 if (magics.a == 0) {
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002852 assert(magics.s < Divisor.getBitWidth() &&
Eli Friedman1b7fc152008-11-30 06:02:26 +00002853 "We shouldn't generate an undefined shift!");
Mehdi Amini9639d652015-07-09 02:09:20 +00002854 return DAG.getNode(
2855 ISD::SRL, dl, VT, Q,
2856 DAG.getConstant(magics.s, dl, getShiftAmountTy(Q.getValueType(), DL)));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002857 } else {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002858 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002859 Created->push_back(NPQ.getNode());
Mehdi Amini9639d652015-07-09 02:09:20 +00002860 NPQ = DAG.getNode(
2861 ISD::SRL, dl, VT, NPQ,
2862 DAG.getConstant(1, dl, getShiftAmountTy(NPQ.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002863 Created->push_back(NPQ.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002864 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002865 Created->push_back(NPQ.getNode());
Mehdi Amini9639d652015-07-09 02:09:20 +00002866 return DAG.getNode(
2867 ISD::SRL, dl, VT, NPQ,
2868 DAG.getConstant(magics.s - 1, dl,
2869 getShiftAmountTy(NPQ.getValueType(), DL)));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002870 }
2871}
Bill Wendling908bf812014-01-06 00:43:20 +00002872
2873bool TargetLowering::
2874verifyReturnAddressArgumentIsConstant(SDValue Op, SelectionDAG &DAG) const {
2875 if (!isa<ConstantSDNode>(Op.getOperand(0))) {
2876 DAG.getContext()->emitError("argument to '__builtin_return_address' must "
2877 "be a constant integer");
2878 return true;
2879 }
2880
2881 return false;
2882}
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002883
2884//===----------------------------------------------------------------------===//
2885// Legalization Utilities
2886//===----------------------------------------------------------------------===//
2887
2888bool TargetLowering::expandMUL(SDNode *N, SDValue &Lo, SDValue &Hi, EVT HiLoVT,
2889 SelectionDAG &DAG, SDValue LL, SDValue LH,
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002890 SDValue RL, SDValue RH) const {
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002891 EVT VT = N->getValueType(0);
2892 SDLoc dl(N);
2893
2894 bool HasMULHS = isOperationLegalOrCustom(ISD::MULHS, HiLoVT);
2895 bool HasMULHU = isOperationLegalOrCustom(ISD::MULHU, HiLoVT);
2896 bool HasSMUL_LOHI = isOperationLegalOrCustom(ISD::SMUL_LOHI, HiLoVT);
2897 bool HasUMUL_LOHI = isOperationLegalOrCustom(ISD::UMUL_LOHI, HiLoVT);
2898 if (HasMULHU || HasMULHS || HasUMUL_LOHI || HasSMUL_LOHI) {
2899 unsigned OuterBitSize = VT.getSizeInBits();
2900 unsigned InnerBitSize = HiLoVT.getSizeInBits();
2901 unsigned LHSSB = DAG.ComputeNumSignBits(N->getOperand(0));
2902 unsigned RHSSB = DAG.ComputeNumSignBits(N->getOperand(1));
2903
2904 // LL, LH, RL, and RH must be either all NULL or all set to a value.
2905 assert((LL.getNode() && LH.getNode() && RL.getNode() && RH.getNode()) ||
2906 (!LL.getNode() && !LH.getNode() && !RL.getNode() && !RH.getNode()));
2907
2908 if (!LL.getNode() && !RL.getNode() &&
2909 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2910 LL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(0));
2911 RL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(1));
2912 }
2913
2914 if (!LL.getNode())
2915 return false;
2916
2917 APInt HighMask = APInt::getHighBitsSet(OuterBitSize, InnerBitSize);
2918 if (DAG.MaskedValueIsZero(N->getOperand(0), HighMask) &&
2919 DAG.MaskedValueIsZero(N->getOperand(1), HighMask)) {
2920 // The inputs are both zero-extended.
2921 if (HasUMUL_LOHI) {
2922 // We can emit a umul_lohi.
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002923 Lo = DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(HiLoVT, HiLoVT), LL,
2924 RL);
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002925 Hi = SDValue(Lo.getNode(), 1);
2926 return true;
2927 }
2928 if (HasMULHU) {
2929 // We can emit a mulhu+mul.
2930 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2931 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2932 return true;
2933 }
2934 }
2935 if (LHSSB > InnerBitSize && RHSSB > InnerBitSize) {
2936 // The input values are both sign-extended.
2937 if (HasSMUL_LOHI) {
2938 // We can emit a smul_lohi.
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002939 Lo = DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(HiLoVT, HiLoVT), LL,
2940 RL);
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002941 Hi = SDValue(Lo.getNode(), 1);
2942 return true;
2943 }
2944 if (HasMULHS) {
2945 // We can emit a mulhs+mul.
2946 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2947 Hi = DAG.getNode(ISD::MULHS, dl, HiLoVT, LL, RL);
2948 return true;
2949 }
2950 }
2951
2952 if (!LH.getNode() && !RH.getNode() &&
2953 isOperationLegalOrCustom(ISD::SRL, VT) &&
2954 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
Mehdi Amini9639d652015-07-09 02:09:20 +00002955 auto &DL = DAG.getDataLayout();
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002956 unsigned ShiftAmt = VT.getSizeInBits() - HiLoVT.getSizeInBits();
Mehdi Amini9639d652015-07-09 02:09:20 +00002957 SDValue Shift = DAG.getConstant(ShiftAmt, dl, getShiftAmountTy(VT, DL));
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002958 LH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(0), Shift);
2959 LH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, LH);
2960 RH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(1), Shift);
2961 RH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RH);
2962 }
2963
2964 if (!LH.getNode())
2965 return false;
2966
2967 if (HasUMUL_LOHI) {
2968 // Lo,Hi = umul LHS, RHS.
2969 SDValue UMulLOHI = DAG.getNode(ISD::UMUL_LOHI, dl,
2970 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2971 Lo = UMulLOHI;
2972 Hi = UMulLOHI.getValue(1);
2973 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2974 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2975 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2976 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2977 return true;
2978 }
2979 if (HasMULHU) {
2980 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2981 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2982 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2983 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2984 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2985 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2986 return true;
2987 }
2988 }
2989 return false;
2990}
Jan Veselyeca89d22014-07-10 22:40:18 +00002991
2992bool TargetLowering::expandFP_TO_SINT(SDNode *Node, SDValue &Result,
2993 SelectionDAG &DAG) const {
2994 EVT VT = Node->getOperand(0).getValueType();
2995 EVT NVT = Node->getValueType(0);
2996 SDLoc dl(SDValue(Node, 0));
2997
2998 // FIXME: Only f32 to i64 conversions are supported.
2999 if (VT != MVT::f32 || NVT != MVT::i64)
3000 return false;
3001
3002 // Expand f32 -> i64 conversion
3003 // This algorithm comes from compiler-rt's implementation of fixsfdi:
3004 // https://github.com/llvm-mirror/compiler-rt/blob/master/lib/builtins/fixsfdi.c
3005 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(),
3006 VT.getSizeInBits());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003007 SDValue ExponentMask = DAG.getConstant(0x7F800000, dl, IntVT);
3008 SDValue ExponentLoBit = DAG.getConstant(23, dl, IntVT);
3009 SDValue Bias = DAG.getConstant(127, dl, IntVT);
3010 SDValue SignMask = DAG.getConstant(APInt::getSignBit(VT.getSizeInBits()), dl,
Jan Veselyeca89d22014-07-10 22:40:18 +00003011 IntVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003012 SDValue SignLowBit = DAG.getConstant(VT.getSizeInBits() - 1, dl, IntVT);
3013 SDValue MantissaMask = DAG.getConstant(0x007FFFFF, dl, IntVT);
Jan Veselyeca89d22014-07-10 22:40:18 +00003014
3015 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, IntVT, Node->getOperand(0));
3016
Mehdi Amini9639d652015-07-09 02:09:20 +00003017 auto &DL = DAG.getDataLayout();
3018 SDValue ExponentBits = DAG.getNode(
3019 ISD::SRL, dl, IntVT, DAG.getNode(ISD::AND, dl, IntVT, Bits, ExponentMask),
3020 DAG.getZExtOrTrunc(ExponentLoBit, dl, getShiftAmountTy(IntVT, DL)));
Jan Veselyeca89d22014-07-10 22:40:18 +00003021 SDValue Exponent = DAG.getNode(ISD::SUB, dl, IntVT, ExponentBits, Bias);
3022
Mehdi Amini9639d652015-07-09 02:09:20 +00003023 SDValue Sign = DAG.getNode(
3024 ISD::SRA, dl, IntVT, DAG.getNode(ISD::AND, dl, IntVT, Bits, SignMask),
3025 DAG.getZExtOrTrunc(SignLowBit, dl, getShiftAmountTy(IntVT, DL)));
Jan Veselyeca89d22014-07-10 22:40:18 +00003026 Sign = DAG.getSExtOrTrunc(Sign, dl, NVT);
3027
3028 SDValue R = DAG.getNode(ISD::OR, dl, IntVT,
3029 DAG.getNode(ISD::AND, dl, IntVT, Bits, MantissaMask),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003030 DAG.getConstant(0x00800000, dl, IntVT));
Jan Veselyeca89d22014-07-10 22:40:18 +00003031
3032 R = DAG.getZExtOrTrunc(R, dl, NVT);
3033
Mehdi Amini9639d652015-07-09 02:09:20 +00003034 R = DAG.getSelectCC(
3035 dl, Exponent, ExponentLoBit,
3036 DAG.getNode(ISD::SHL, dl, NVT, R,
3037 DAG.getZExtOrTrunc(
3038 DAG.getNode(ISD::SUB, dl, IntVT, Exponent, ExponentLoBit),
3039 dl, getShiftAmountTy(IntVT, DL))),
3040 DAG.getNode(ISD::SRL, dl, NVT, R,
3041 DAG.getZExtOrTrunc(
3042 DAG.getNode(ISD::SUB, dl, IntVT, ExponentLoBit, Exponent),
3043 dl, getShiftAmountTy(IntVT, DL))),
3044 ISD::SETGT);
Jan Veselyeca89d22014-07-10 22:40:18 +00003045
3046 SDValue Ret = DAG.getNode(ISD::SUB, dl, NVT,
3047 DAG.getNode(ISD::XOR, dl, NVT, R, Sign),
3048 Sign);
3049
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003050 Result = DAG.getSelectCC(dl, Exponent, DAG.getConstant(0, dl, IntVT),
3051 DAG.getConstant(0, dl, NVT), Ret, ISD::SETLT);
Jan Veselyeca89d22014-07-10 22:40:18 +00003052 return true;
3053}
Chih-Hung Hsieh1e859582015-07-28 16:24:05 +00003054
3055//===----------------------------------------------------------------------===//
3056// Implementation of Emulated TLS Model
3057//===----------------------------------------------------------------------===//
3058
3059SDValue TargetLowering::LowerToTLSEmulatedModel(const GlobalAddressSDNode *GA,
3060 SelectionDAG &DAG) const {
3061 // Access to address of TLS varialbe xyz is lowered to a function call:
3062 // __emutls_get_address( address of global variable named "__emutls_v.xyz" )
3063 EVT PtrVT = getPointerTy(DAG.getDataLayout());
3064 PointerType *VoidPtrType = Type::getInt8PtrTy(*DAG.getContext());
3065 SDLoc dl(GA);
3066
3067 ArgListTy Args;
3068 ArgListEntry Entry;
3069 std::string NameString = ("__emutls_v." + GA->getGlobal()->getName()).str();
3070 Module *VariableModule = const_cast<Module*>(GA->getGlobal()->getParent());
3071 StringRef EmuTlsVarName(NameString);
3072 GlobalVariable *EmuTlsVar = VariableModule->getNamedGlobal(EmuTlsVarName);
3073 if (!EmuTlsVar)
3074 EmuTlsVar = dyn_cast_or_null<GlobalVariable>(
3075 VariableModule->getOrInsertGlobal(EmuTlsVarName, VoidPtrType));
3076 Entry.Node = DAG.getGlobalAddress(EmuTlsVar, dl, PtrVT);
3077 Entry.Ty = VoidPtrType;
3078 Args.push_back(Entry);
3079
3080 SDValue EmuTlsGetAddr = DAG.getExternalSymbol("__emutls_get_address", PtrVT);
3081
3082 TargetLowering::CallLoweringInfo CLI(DAG);
3083 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode());
3084 CLI.setCallee(CallingConv::C, VoidPtrType, EmuTlsGetAddr, std::move(Args), 0);
3085 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
3086
3087 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
3088 // At last for X86 targets, maybe good for other targets too?
3089 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3090 MFI->setAdjustsStack(true); // Is this only for X86 target?
3091 MFI->setHasCalls(true);
3092
3093 assert((GA->getOffset() == 0) &&
3094 "Emulated TLS must have zero offset in GlobalAddressSDNode");
3095 return CallResult.first;
3096}