blob: 16d0030a346aeac1b0238c2d09258c4cfe7dbfe9 [file] [log] [blame]
Chris Lattner85638332004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
Matthias Braunf84547c2016-04-28 23:42:51 +000012// basic blocks of the function in DFS order and computes live intervals for
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000013// each virtual and physical register.
14//
15//===----------------------------------------------------------------------===//
16
Chris Lattnerb1f89822005-09-21 04:19:09 +000017#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "LiveRangeCalc.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohman09b04482008-07-25 00:02:30 +000020#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000021#include "llvm/CodeGen/LiveVariables.h"
Michael Gottesman9f49d742013-12-14 00:53:32 +000022#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000023#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000027#include "llvm/CodeGen/VirtRegMap.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/Value.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000029#include "llvm/Support/BlockFrequency.h"
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +000030#include "llvm/Support/CommandLine.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000031#include "llvm/Support/Debug.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Target/TargetInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000036#include "llvm/Target/TargetSubtargetInfo.h"
Alkis Evlogimenosa5c04ee2004-09-03 18:19:51 +000037#include <algorithm>
Jeff Cohencc08c832006-12-02 02:22:01 +000038#include <cmath>
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000039using namespace llvm;
40
Chandler Carruth1b9dde02014-04-22 02:02:50 +000041#define DEBUG_TYPE "regalloc"
42
Devang Patel8c78a0b2007-05-03 01:11:54 +000043char LiveIntervals::ID = 0;
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +000044char &llvm::LiveIntervalsID = LiveIntervals::ID;
Owen Anderson8ac477f2010-10-12 19:48:12 +000045INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
46 "Live Interval Analysis", false, false)
Chandler Carruth7b560d42015-09-09 17:55:00 +000047INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass)
Andrew Trickd3f8fe82012-02-10 04:10:36 +000048INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson8ac477f2010-10-12 19:48:12 +000049INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson8ac477f2010-10-12 19:48:12 +000050INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersondf7a4f22010-10-07 22:25:06 +000051 "Live Interval Analysis", false, false)
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000052
Andrew Trick8d02e912013-06-21 18:33:23 +000053#ifndef NDEBUG
54static cl::opt<bool> EnablePrecomputePhysRegs(
55 "precompute-phys-liveness", cl::Hidden,
56 cl::desc("Eagerly compute live intervals for all physreg units."));
57#else
58static bool EnablePrecomputePhysRegs = false;
59#endif // NDEBUG
60
Matthias Braune3d3b882014-12-10 01:12:30 +000061static cl::opt<bool> EnableSubRegLiveness(
62 "enable-subreg-liveness", cl::Hidden, cl::init(true),
63 cl::desc("Enable subregister liveness tracking."));
64
Quentin Colombeta8cb36e2015-02-06 18:42:41 +000065namespace llvm {
66cl::opt<bool> UseSegmentSetForPhysRegs(
67 "use-segment-set-for-physregs", cl::Hidden, cl::init(true),
68 cl::desc(
69 "Use segment set for the computation of the live ranges of physregs."));
70}
71
Chris Lattnerbdf12102006-08-24 22:43:55 +000072void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman04023152009-07-31 23:37:33 +000073 AU.setPreservesCFG();
Chandler Carruth7b560d42015-09-09 17:55:00 +000074 AU.addRequired<AAResultsWrapperPass>();
75 AU.addPreserved<AAResultsWrapperPass>();
Evan Cheng16bfe5b2010-08-17 21:00:37 +000076 AU.addPreserved<LiveVariables>();
Andrew Trick5188c002012-02-13 20:44:42 +000077 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +000078 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling0c209432008-01-04 20:54:55 +000079 AU.addPreservedID(MachineDominatorsID);
Lang Hames05fb9632009-11-03 23:52:08 +000080 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenosa6983082004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000083}
84
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000085LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
Craig Topperc0196b12014-04-14 00:51:57 +000086 DomTree(nullptr), LRCalc(nullptr) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000087 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
88}
89
90LiveIntervals::~LiveIntervals() {
91 delete LRCalc;
92}
93
Chris Lattnerbdf12102006-08-24 22:43:55 +000094void LiveIntervals::releaseMemory() {
Owen Anderson51f689a2008-08-13 21:49:13 +000095 // Free the live intervals themselves.
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +000096 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
97 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
98 VirtRegIntervals.clear();
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +000099 RegMaskSlots.clear();
100 RegMaskBits.clear();
Jakob Stoklund Olesen25c41952012-02-10 01:26:29 +0000101 RegMaskBlocks.clear();
Lang Hamesdab7b062009-07-09 03:57:02 +0000102
Matthias Braun34e1be92013-10-10 21:29:02 +0000103 for (unsigned i = 0, e = RegUnitRanges.size(); i != e; ++i)
104 delete RegUnitRanges[i];
105 RegUnitRanges.clear();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000106
Benjamin Kramera0000022010-06-26 11:30:59 +0000107 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
108 VNInfoAllocator.Reset();
Alkis Evlogimenos50d97e32004-01-31 19:59:32 +0000109}
110
Jakob Stoklund Olesen6d13b8f2013-08-14 17:28:46 +0000111/// runOnMachineFunction - calculates LiveIntervals
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000112///
113bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000114 MF = &fn;
115 MRI = &MF->getRegInfo();
Eric Christopherd3fa4402014-10-14 06:26:53 +0000116 TRI = MF->getSubtarget().getRegisterInfo();
117 TII = MF->getSubtarget().getInstrInfo();
Chandler Carruth7b560d42015-09-09 17:55:00 +0000118 AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000119 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000120 DomTree = &getAnalysis<MachineDominatorTree>();
Matthias Braune3d3b882014-12-10 01:12:30 +0000121
122 if (EnableSubRegLiveness && MF->getSubtarget().enableSubRegLiveness())
123 MRI->enableSubRegLiveness(true);
124
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000125 if (!LRCalc)
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000126 LRCalc = new LiveRangeCalc();
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000127
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000128 // Allocate space for all virtual registers.
129 VirtRegIntervals.resize(MRI->getNumVirtRegs());
130
Jakob Stoklund Olesenfac770b2013-02-09 00:04:07 +0000131 computeVirtRegs();
132 computeRegMasks();
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000133 computeLiveInRegUnits();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000134
Andrew Trick8d02e912013-06-21 18:33:23 +0000135 if (EnablePrecomputePhysRegs) {
136 // For stress testing, precompute live ranges of all physical register
137 // units, including reserved registers.
138 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i)
139 getRegUnit(i);
140 }
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000141 DEBUG(dump());
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000142 return true;
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000143}
144
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000145/// print - Implement the dump method.
Chris Lattner13626022009-08-23 06:03:38 +0000146void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000147 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesen20d25a72012-02-14 23:46:21 +0000148
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000149 // Dump the regunits.
Matthias Braun34e1be92013-10-10 21:29:02 +0000150 for (unsigned i = 0, e = RegUnitRanges.size(); i != e; ++i)
151 if (LiveRange *LR = RegUnitRanges[i])
Matthias Braunf6fe6bf2013-10-10 21:29:05 +0000152 OS << PrintRegUnit(i, TRI) << ' ' << *LR << '\n';
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000153
Jakob Stoklund Olesen20d25a72012-02-14 23:46:21 +0000154 // Dump the virtregs.
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +0000155 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
156 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
157 if (hasInterval(Reg))
Matthias Braunf6fe6bf2013-10-10 21:29:05 +0000158 OS << getInterval(Reg) << '\n';
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +0000159 }
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000160
Jakob Stoklund Olesen13d55622012-11-09 19:18:49 +0000161 OS << "RegMasks:";
162 for (unsigned i = 0, e = RegMaskSlots.size(); i != e; ++i)
163 OS << ' ' << RegMaskSlots[i];
164 OS << '\n';
165
Evan Cheng7f789592009-09-14 21:33:42 +0000166 printInstrs(OS);
167}
168
169void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000170 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000171 MF->print(OS, Indexes);
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000172}
173
Manman Ren19f49ac2012-09-11 22:23:19 +0000174#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Evan Cheng7f789592009-09-14 21:33:42 +0000175void LiveIntervals::dumpInstrs() const {
David Greene1a51a212010-01-04 22:49:02 +0000176 printInstrs(dbgs());
Evan Cheng7f789592009-09-14 21:33:42 +0000177}
Manman Ren742534c2012-09-06 19:06:06 +0000178#endif
Evan Cheng7f789592009-09-14 21:33:42 +0000179
Owen Anderson51f689a2008-08-13 21:49:13 +0000180LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Aaron Ballman04999042013-11-13 00:15:44 +0000181 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ?
182 llvm::huge_valf : 0.0F;
Owen Anderson51f689a2008-08-13 21:49:13 +0000183 return new LiveInterval(reg, Weight);
Alkis Evlogimenos237f2032004-04-09 18:07:57 +0000184}
Evan Chengbe51f282007-11-12 06:35:08 +0000185
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000186
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000187/// computeVirtRegInterval - Compute the live interval of a virtual register,
188/// based on defs and uses.
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000189void LiveIntervals::computeVirtRegInterval(LiveInterval &LI) {
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000190 assert(LRCalc && "LRCalc not initialized.");
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000191 assert(LI.empty() && "Should only compute empty intervals.");
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000192 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
Matthias Braune9631f12016-04-28 20:35:26 +0000193 LRCalc->calculate(LI, MRI->shouldTrackSubRegLiveness(LI.reg));
194 computeDeadValues(LI, nullptr);
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000195}
196
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000197void LiveIntervals::computeVirtRegs() {
198 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
199 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
200 if (MRI->reg_nodbg_empty(Reg))
201 continue;
Mark Lacey9d8103d2013-08-14 23:50:16 +0000202 createAndComputeVirtRegInterval(Reg);
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000203 }
204}
205
206void LiveIntervals::computeRegMasks() {
207 RegMaskBlocks.resize(MF->getNumBlockIDs());
208
209 // Find all instructions with regmask operands.
Reid Klecknere535c1f2015-11-06 02:01:02 +0000210 for (MachineBasicBlock &MBB : *MF) {
211 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB.getNumber()];
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000212 RMB.first = RegMaskSlots.size();
Reid Klecknerb8fd1622015-11-06 17:06:38 +0000213
214 // Some block starts, such as EH funclets, create masks.
215 if (const uint32_t *Mask = MBB.getBeginClobberMask(TRI)) {
216 RegMaskSlots.push_back(Indexes->getMBBStartIdx(&MBB));
217 RegMaskBits.push_back(Mask);
218 }
219
Reid Klecknere535c1f2015-11-06 02:01:02 +0000220 for (MachineInstr &MI : MBB) {
221 for (const MachineOperand &MO : MI.operands()) {
Matthias Braune41e1462015-05-29 02:56:46 +0000222 if (!MO.isRegMask())
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000223 continue;
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000224 RegMaskSlots.push_back(Indexes->getInstructionIndex(MI).getRegSlot());
Reid Klecknere535c1f2015-11-06 02:01:02 +0000225 RegMaskBits.push_back(MO.getRegMask());
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000226 }
Reid Klecknere535c1f2015-11-06 02:01:02 +0000227 }
Reid Klecknerb8fd1622015-11-06 17:06:38 +0000228
Reid Kleckner70c9bc72016-02-26 16:53:19 +0000229 // Some block ends, such as funclet returns, create masks. Put the mask on
230 // the last instruction of the block, because MBB slot index intervals are
231 // half-open.
Reid Klecknerb8fd1622015-11-06 17:06:38 +0000232 if (const uint32_t *Mask = MBB.getEndClobberMask(TRI)) {
Reid Kleckner70c9bc72016-02-26 16:53:19 +0000233 assert(!MBB.empty() && "empty return block?");
234 RegMaskSlots.push_back(
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000235 Indexes->getInstructionIndex(MBB.back()).getRegSlot());
Reid Klecknerb8fd1622015-11-06 17:06:38 +0000236 RegMaskBits.push_back(Mask);
237 }
238
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000239 // Compute the number of register mask instructions in this block.
Dmitri Gribenkoca1e27b2012-09-10 21:26:47 +0000240 RMB.second = RegMaskSlots.size() - RMB.first;
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000241 }
242}
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000243
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000244//===----------------------------------------------------------------------===//
245// Register Unit Liveness
246//===----------------------------------------------------------------------===//
247//
248// Fixed interference typically comes from ABI boundaries: Function arguments
249// and return values are passed in fixed registers, and so are exception
250// pointers entering landing pads. Certain instructions require values to be
251// present in specific registers. That is also represented through fixed
252// interference.
253//
254
Matthias Braun34e1be92013-10-10 21:29:02 +0000255/// computeRegUnitInterval - Compute the live range of a register unit, based
256/// on the uses and defs of aliasing registers. The range should be empty,
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000257/// or contain only dead phi-defs from ABI blocks.
Matthias Braun34e1be92013-10-10 21:29:02 +0000258void LiveIntervals::computeRegUnitRange(LiveRange &LR, unsigned Unit) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000259 assert(LRCalc && "LRCalc not initialized.");
260 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
261
262 // The physregs aliasing Unit are the roots and their super-registers.
263 // Create all values as dead defs before extending to uses. Note that roots
264 // may share super-registers. That's OK because createDeadDefs() is
265 // idempotent. It is very rare for a register unit to have multiple roots, so
266 // uniquing super-registers is probably not worthwhile.
267 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
Chad Rosier682ae152013-05-22 22:36:55 +0000268 for (MCSuperRegIterator Supers(*Roots, TRI, /*IncludeSelf=*/true);
269 Supers.isValid(); ++Supers) {
Matthias Braunc3a72c22014-12-15 21:36:35 +0000270 if (!MRI->reg_empty(*Supers))
271 LRCalc->createDeadDefs(LR, *Supers);
272 }
273 }
274
275 // Now extend LR to reach all uses.
276 // Ignore uses of reserved registers. We only track defs of those.
277 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
278 for (MCSuperRegIterator Supers(*Roots, TRI, /*IncludeSelf=*/true);
279 Supers.isValid(); ++Supers) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000280 unsigned Reg = *Supers;
Matthias Braunc3a72c22014-12-15 21:36:35 +0000281 if (!MRI->isReserved(Reg) && !MRI->reg_empty(Reg))
282 LRCalc->extendToUses(LR, Reg);
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000283 }
284 }
Quentin Colombeta8cb36e2015-02-06 18:42:41 +0000285
286 // Flush the segment set to the segment vector.
287 if (UseSegmentSetForPhysRegs)
288 LR.flushSegmentSet();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000289}
290
291
292/// computeLiveInRegUnits - Precompute the live ranges of any register units
293/// that are live-in to an ABI block somewhere. Register values can appear
294/// without a corresponding def when entering the entry block or a landing pad.
295///
296void LiveIntervals::computeLiveInRegUnits() {
Matthias Braun34e1be92013-10-10 21:29:02 +0000297 RegUnitRanges.resize(TRI->getNumRegUnits());
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000298 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
299
Matthias Braun34e1be92013-10-10 21:29:02 +0000300 // Keep track of the live range sets allocated.
301 SmallVector<unsigned, 8> NewRanges;
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000302
303 // Check all basic blocks for live-ins.
304 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
305 MFI != MFE; ++MFI) {
Duncan P. N. Exon Smith5ae59392015-10-09 19:13:58 +0000306 const MachineBasicBlock *MBB = &*MFI;
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000307
308 // We only care about ABI blocks: Entry + landing pads.
Reid Kleckner0e288232015-08-27 23:27:47 +0000309 if ((MFI != MF->begin() && !MBB->isEHPad()) || MBB->livein_empty())
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000310 continue;
311
312 // Create phi-defs at Begin for all live-in registers.
313 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
314 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
Matthias Braund9da1622015-09-09 18:08:03 +0000315 for (const auto &LI : MBB->liveins()) {
316 for (MCRegUnitIterator Units(LI.PhysReg, TRI); Units.isValid(); ++Units) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000317 unsigned Unit = *Units;
Matthias Braun34e1be92013-10-10 21:29:02 +0000318 LiveRange *LR = RegUnitRanges[Unit];
319 if (!LR) {
Quentin Colombeta8cb36e2015-02-06 18:42:41 +0000320 // Use segment set to speed-up initial computation of the live range.
321 LR = RegUnitRanges[Unit] = new LiveRange(UseSegmentSetForPhysRegs);
Matthias Braun34e1be92013-10-10 21:29:02 +0000322 NewRanges.push_back(Unit);
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000323 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000324 VNInfo *VNI = LR->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay7ba769b2012-06-05 23:00:03 +0000325 (void)VNI;
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000326 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
327 }
328 }
329 DEBUG(dbgs() << '\n');
330 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000331 DEBUG(dbgs() << "Created " << NewRanges.size() << " new intervals.\n");
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000332
Matthias Braun34e1be92013-10-10 21:29:02 +0000333 // Compute the 'normal' part of the ranges.
334 for (unsigned i = 0, e = NewRanges.size(); i != e; ++i) {
335 unsigned Unit = NewRanges[i];
336 computeRegUnitRange(*RegUnitRanges[Unit], Unit);
337 }
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000338}
339
340
Matthias Braun20e1f382014-12-10 01:12:18 +0000341static void createSegmentsForValues(LiveRange &LR,
342 iterator_range<LiveInterval::vni_iterator> VNIs) {
343 for (auto VNI : VNIs) {
344 if (VNI->isUnused())
345 continue;
346 SlotIndex Def = VNI->def;
347 LR.addSegment(LiveRange::Segment(Def, Def.getDeadSlot(), VNI));
348 }
349}
350
351typedef SmallVector<std::pair<SlotIndex, VNInfo*>, 16> ShrinkToUsesWorkList;
352
353static void extendSegmentsToUses(LiveRange &LR, const SlotIndexes &Indexes,
354 ShrinkToUsesWorkList &WorkList,
355 const LiveRange &OldRange) {
356 // Keep track of the PHIs that are in use.
357 SmallPtrSet<VNInfo*, 8> UsedPHIs;
358 // Blocks that have already been added to WorkList as live-out.
359 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
360
361 // Extend intervals to reach all uses in WorkList.
362 while (!WorkList.empty()) {
363 SlotIndex Idx = WorkList.back().first;
364 VNInfo *VNI = WorkList.back().second;
365 WorkList.pop_back();
366 const MachineBasicBlock *MBB = Indexes.getMBBFromIndex(Idx.getPrevSlot());
367 SlotIndex BlockStart = Indexes.getMBBStartIdx(MBB);
368
369 // Extend the live range for VNI to be live at Idx.
370 if (VNInfo *ExtVNI = LR.extendInBlock(BlockStart, Idx)) {
371 assert(ExtVNI == VNI && "Unexpected existing value number");
372 (void)ExtVNI;
373 // Is this a PHIDef we haven't seen before?
374 if (!VNI->isPHIDef() || VNI->def != BlockStart ||
375 !UsedPHIs.insert(VNI).second)
376 continue;
377 // The PHI is live, make sure the predecessors are live-out.
378 for (auto &Pred : MBB->predecessors()) {
379 if (!LiveOut.insert(Pred).second)
380 continue;
381 SlotIndex Stop = Indexes.getMBBEndIdx(Pred);
382 // A predecessor is not required to have a live-out value for a PHI.
383 if (VNInfo *PVNI = OldRange.getVNInfoBefore(Stop))
384 WorkList.push_back(std::make_pair(Stop, PVNI));
385 }
386 continue;
387 }
388
389 // VNI is live-in to MBB.
390 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
391 LR.addSegment(LiveRange::Segment(BlockStart, Idx, VNI));
392
393 // Make sure VNI is live-out from the predecessors.
394 for (auto &Pred : MBB->predecessors()) {
395 if (!LiveOut.insert(Pred).second)
396 continue;
397 SlotIndex Stop = Indexes.getMBBEndIdx(Pred);
398 assert(OldRange.getVNInfoBefore(Stop) == VNI &&
399 "Wrong value out of predecessor");
400 WorkList.push_back(std::make_pair(Stop, VNI));
401 }
402 }
403}
404
Jakob Stoklund Olesen86308402011-03-17 20:37:07 +0000405bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000406 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000407 DEBUG(dbgs() << "Shrink: " << *li << '\n');
408 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hamesc405ac42012-01-03 20:05:57 +0000409 && "Can only shrink virtual registers");
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000410
Matthias Braun20e1f382014-12-10 01:12:18 +0000411 // Shrink subregister live ranges.
Matthias Braun0d4cebd2015-07-16 18:55:35 +0000412 bool NeedsCleanup = false;
Matthias Braun09afa1e2014-12-11 00:59:06 +0000413 for (LiveInterval::SubRange &S : li->subranges()) {
414 shrinkToUses(S, li->reg);
Matthias Braun0d4cebd2015-07-16 18:55:35 +0000415 if (S.empty())
416 NeedsCleanup = true;
Matthias Braun20e1f382014-12-10 01:12:18 +0000417 }
Matthias Braun0d4cebd2015-07-16 18:55:35 +0000418 if (NeedsCleanup)
419 li->removeEmptySubRanges();
Matthias Braun20e1f382014-12-10 01:12:18 +0000420
421 // Find all the values used, including PHI kills.
422 ShrinkToUsesWorkList WorkList;
Jakob Stoklund Olesenb8b1d4c2011-09-15 15:24:16 +0000423
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000424 // Visit all instructions reading li->reg.
Owen Andersonabb90c92014-03-13 06:02:25 +0000425 for (MachineRegisterInfo::reg_instr_iterator
426 I = MRI->reg_instr_begin(li->reg), E = MRI->reg_instr_end();
427 I != E; ) {
428 MachineInstr *UseMI = &*(I++);
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000429 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
430 continue;
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000431 SlotIndex Idx = getInstructionIndex(*UseMI).getRegSlot();
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000432 LiveQueryResult LRQ = li->Query(Idx);
Jakob Stoklund Olesen02d83e32012-05-20 02:54:52 +0000433 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesenfdc09942011-03-18 03:06:04 +0000434 if (!VNI) {
435 // This shouldn't happen: readsVirtualRegister returns true, but there is
436 // no live value. It is likely caused by a target getting <undef> flags
437 // wrong.
438 DEBUG(dbgs() << Idx << '\t' << *UseMI
439 << "Warning: Instr claims to read non-existent value in "
440 << *li << '\n');
441 continue;
442 }
Jakob Stoklund Olesen7e6004a2011-11-14 18:45:38 +0000443 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen02d83e32012-05-20 02:54:52 +0000444 // register one slot early.
445 if (VNInfo *DefVNI = LRQ.valueDefined())
446 Idx = DefVNI->def;
447
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000448 WorkList.push_back(std::make_pair(Idx, VNI));
449 }
450
Matthias Braund7df9352013-10-10 21:28:47 +0000451 // Create new live ranges with only minimal live segments per def.
452 LiveRange NewLR;
Matthias Braun20e1f382014-12-10 01:12:18 +0000453 createSegmentsForValues(NewLR, make_range(li->vni_begin(), li->vni_end()));
454 extendSegmentsToUses(NewLR, *Indexes, WorkList, *li);
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000455
Pete Cooper72235572014-06-03 22:42:10 +0000456 // Move the trimmed segments back.
457 li->segments.swap(NewLR.segments);
Matthias Braun15abf372014-12-18 19:58:52 +0000458
459 // Handle dead values.
460 bool CanSeparate = computeDeadValues(*li, dead);
Pete Cooper72235572014-06-03 22:42:10 +0000461 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
462 return CanSeparate;
463}
464
Matthias Braun15abf372014-12-18 19:58:52 +0000465bool LiveIntervals::computeDeadValues(LiveInterval &LI,
Pete Cooper72235572014-06-03 22:42:10 +0000466 SmallVectorImpl<MachineInstr*> *dead) {
Matthias Braun73e42212015-09-22 22:37:44 +0000467 bool MayHaveSplitComponents = false;
Matthias Braun15abf372014-12-18 19:58:52 +0000468 for (auto VNI : LI.valnos) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000469 if (VNI->isUnused())
470 continue;
Matthias Braunc1988f32015-01-21 22:55:13 +0000471 SlotIndex Def = VNI->def;
472 LiveRange::iterator I = LI.FindSegmentContaining(Def);
Matthias Braun15abf372014-12-18 19:58:52 +0000473 assert(I != LI.end() && "Missing segment for VNI");
Matthias Braunc1988f32015-01-21 22:55:13 +0000474
475 // Is the register live before? Otherwise we may have to add a read-undef
476 // flag for subregister defs.
Matthias Braun73e42212015-09-22 22:37:44 +0000477 unsigned VReg = LI.reg;
478 if (MRI->shouldTrackSubRegLiveness(VReg)) {
Matthias Braunc1988f32015-01-21 22:55:13 +0000479 if ((I == LI.begin() || std::prev(I)->end < Def) && !VNI->isPHIDef()) {
480 MachineInstr *MI = getInstructionFromIndex(Def);
Matthias Braun2c98d0f2015-11-11 00:41:58 +0000481 MI->setRegisterDefReadUndef(VReg);
Matthias Braunc1988f32015-01-21 22:55:13 +0000482 }
483 }
484
485 if (I->end != Def.getDeadSlot())
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000486 continue;
Jakob Stoklund Olesen81eb18d2011-03-02 00:33:01 +0000487 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000488 // This is a dead PHI. Remove it.
Jakob Stoklund Olesendaae19f2012-08-03 20:59:32 +0000489 VNI->markUnused();
Matthias Braun15abf372014-12-18 19:58:52 +0000490 LI.removeSegment(I);
Matthias Braunc1988f32015-01-21 22:55:13 +0000491 DEBUG(dbgs() << "Dead PHI at " << Def << " may separate interval\n");
Matthias Braun73e42212015-09-22 22:37:44 +0000492 MayHaveSplitComponents = true;
Matthias Braun15abf372014-12-18 19:58:52 +0000493 } else {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000494 // This is a dead def. Make sure the instruction knows.
Matthias Braunc1988f32015-01-21 22:55:13 +0000495 MachineInstr *MI = getInstructionFromIndex(Def);
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000496 assert(MI && "No instruction defining live value");
Matthias Braune9631f12016-04-28 20:35:26 +0000497 MI->addRegisterDead(LI.reg, TRI);
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000498 if (dead && MI->allDefsAreDead()) {
Matthias Braunc1988f32015-01-21 22:55:13 +0000499 DEBUG(dbgs() << "All defs dead: " << Def << '\t' << *MI);
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000500 dead->push_back(MI);
501 }
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000502 }
503 }
Matthias Braun73e42212015-09-22 22:37:44 +0000504 return MayHaveSplitComponents;
Matthias Braun20e1f382014-12-10 01:12:18 +0000505}
506
Matthias Braun15abf372014-12-18 19:58:52 +0000507void LiveIntervals::shrinkToUses(LiveInterval::SubRange &SR, unsigned Reg)
Matthias Braun20e1f382014-12-10 01:12:18 +0000508{
509 DEBUG(dbgs() << "Shrink: " << SR << '\n');
510 assert(TargetRegisterInfo::isVirtualRegister(Reg)
511 && "Can only shrink virtual registers");
512 // Find all the values used, including PHI kills.
513 ShrinkToUsesWorkList WorkList;
514
515 // Visit all instructions reading Reg.
516 SlotIndex LastIdx;
517 for (MachineOperand &MO : MRI->reg_operands(Reg)) {
518 MachineInstr *UseMI = MO.getParent();
519 if (UseMI->isDebugValue())
520 continue;
521 // Maybe the operand is for a subregister we don't care about.
522 unsigned SubReg = MO.getSubReg();
523 if (SubReg != 0) {
Matthias Braune6a24852015-09-25 21:51:14 +0000524 LaneBitmask LaneMask = TRI->getSubRegIndexLaneMask(SubReg);
525 if ((LaneMask & SR.LaneMask) == 0)
Matthias Braun20e1f382014-12-10 01:12:18 +0000526 continue;
527 }
528 // We only need to visit each instruction once.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000529 SlotIndex Idx = getInstructionIndex(*UseMI).getRegSlot();
Matthias Braun20e1f382014-12-10 01:12:18 +0000530 if (Idx == LastIdx)
531 continue;
532 LastIdx = Idx;
533
534 LiveQueryResult LRQ = SR.Query(Idx);
535 VNInfo *VNI = LRQ.valueIn();
536 // For Subranges it is possible that only undef values are left in that
537 // part of the subregister, so there is no real liverange at the use
538 if (!VNI)
539 continue;
540
541 // Special case: An early-clobber tied operand reads and writes the
542 // register one slot early.
543 if (VNInfo *DefVNI = LRQ.valueDefined())
544 Idx = DefVNI->def;
545
546 WorkList.push_back(std::make_pair(Idx, VNI));
547 }
548
549 // Create a new live ranges with only minimal live segments per def.
550 LiveRange NewLR;
551 createSegmentsForValues(NewLR, make_range(SR.vni_begin(), SR.vni_end()));
552 extendSegmentsToUses(NewLR, *Indexes, WorkList, SR);
553
Matthias Braun20e1f382014-12-10 01:12:18 +0000554 // Move the trimmed ranges back.
555 SR.segments.swap(NewLR.segments);
Matthias Braun15abf372014-12-18 19:58:52 +0000556
557 // Remove dead PHI value numbers
558 for (auto VNI : SR.valnos) {
559 if (VNI->isUnused())
560 continue;
561 const LiveRange::Segment *Segment = SR.getSegmentContaining(VNI->def);
562 assert(Segment != nullptr && "Missing segment for VNI");
563 if (Segment->end != VNI->def.getDeadSlot())
564 continue;
565 if (VNI->isPHIDef()) {
566 // This is a dead PHI. Remove it.
567 VNI->markUnused();
568 SR.removeSegment(*Segment);
569 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
570 }
571 }
572
Matthias Braun20e1f382014-12-10 01:12:18 +0000573 DEBUG(dbgs() << "Shrunk: " << SR << '\n');
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000574}
575
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000576void LiveIntervals::extendToIndices(LiveRange &LR,
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000577 ArrayRef<SlotIndex> Indices) {
578 assert(LRCalc && "LRCalc not initialized.");
579 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
580 for (unsigned i = 0, e = Indices.size(); i != e; ++i)
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000581 LRCalc->extend(LR, Indices[i]);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000582}
583
Matthias Braun8970d842014-12-10 01:12:36 +0000584void LiveIntervals::pruneValue(LiveRange &LR, SlotIndex Kill,
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000585 SmallVectorImpl<SlotIndex> *EndPoints) {
Matthias Braun8970d842014-12-10 01:12:36 +0000586 LiveQueryResult LRQ = LR.Query(Kill);
587 VNInfo *VNI = LRQ.valueOutOrDead();
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000588 if (!VNI)
589 return;
590
591 MachineBasicBlock *KillMBB = Indexes->getMBBFromIndex(Kill);
Matthias Braun8970d842014-12-10 01:12:36 +0000592 SlotIndex MBBEnd = Indexes->getMBBEndIdx(KillMBB);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000593
594 // If VNI isn't live out from KillMBB, the value is trivially pruned.
595 if (LRQ.endPoint() < MBBEnd) {
Matthias Braun8970d842014-12-10 01:12:36 +0000596 LR.removeSegment(Kill, LRQ.endPoint());
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000597 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
598 return;
599 }
600
601 // VNI is live out of KillMBB.
Matthias Braun8970d842014-12-10 01:12:36 +0000602 LR.removeSegment(Kill, MBBEnd);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000603 if (EndPoints) EndPoints->push_back(MBBEnd);
604
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000605 // Find all blocks that are reachable from KillMBB without leaving VNI's live
606 // range. It is possible that KillMBB itself is reachable, so start a DFS
607 // from each successor.
608 typedef SmallPtrSet<MachineBasicBlock*, 9> VisitedTy;
609 VisitedTy Visited;
610 for (MachineBasicBlock::succ_iterator
611 SuccI = KillMBB->succ_begin(), SuccE = KillMBB->succ_end();
612 SuccI != SuccE; ++SuccI) {
613 for (df_ext_iterator<MachineBasicBlock*, VisitedTy>
614 I = df_ext_begin(*SuccI, Visited), E = df_ext_end(*SuccI, Visited);
615 I != E;) {
616 MachineBasicBlock *MBB = *I;
617
618 // Check if VNI is live in to MBB.
Matthias Braun8970d842014-12-10 01:12:36 +0000619 SlotIndex MBBStart, MBBEnd;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000620 std::tie(MBBStart, MBBEnd) = Indexes->getMBBRange(MBB);
Matthias Braun8970d842014-12-10 01:12:36 +0000621 LiveQueryResult LRQ = LR.Query(MBBStart);
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000622 if (LRQ.valueIn() != VNI) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000623 // This block isn't part of the VNI segment. Prune the search.
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000624 I.skipChildren();
625 continue;
626 }
627
628 // Prune the search if VNI is killed in MBB.
629 if (LRQ.endPoint() < MBBEnd) {
Matthias Braun8970d842014-12-10 01:12:36 +0000630 LR.removeSegment(MBBStart, LRQ.endPoint());
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000631 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
632 I.skipChildren();
633 continue;
634 }
635
636 // VNI is live through MBB.
Matthias Braun8970d842014-12-10 01:12:36 +0000637 LR.removeSegment(MBBStart, MBBEnd);
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000638 if (EndPoints) EndPoints->push_back(MBBEnd);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000639 ++I;
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000640 }
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000641 }
642}
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000643
Evan Chengbe51f282007-11-12 06:35:08 +0000644//===----------------------------------------------------------------------===//
645// Register allocator hooks.
646//
647
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000648void LiveIntervals::addKillFlags(const VirtRegMap *VRM) {
649 // Keep track of regunit ranges.
Matthias Braun7f8dece2014-12-20 01:54:48 +0000650 SmallVector<std::pair<const LiveRange*, LiveRange::const_iterator>, 8> RU;
Matthias Braun714c4942014-12-20 01:54:50 +0000651 // Keep track of subregister ranges.
652 SmallVector<std::pair<const LiveInterval::SubRange*,
653 LiveRange::const_iterator>, 4> SRs;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000654
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +0000655 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
656 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000657 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000658 continue;
Matthias Braun7f8dece2014-12-20 01:54:48 +0000659 const LiveInterval &LI = getInterval(Reg);
660 if (LI.empty())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000661 continue;
662
663 // Find the regunit intervals for the assigned register. They may overlap
664 // the virtual register live range, cancelling any kills.
665 RU.clear();
666 for (MCRegUnitIterator Units(VRM->getPhys(Reg), TRI); Units.isValid();
667 ++Units) {
Matthias Braun7f8dece2014-12-20 01:54:48 +0000668 const LiveRange &RURange = getRegUnit(*Units);
669 if (RURange.empty())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000670 continue;
Matthias Braun7f8dece2014-12-20 01:54:48 +0000671 RU.push_back(std::make_pair(&RURange, RURange.find(LI.begin()->end)));
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000672 }
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000673
Matthias Brauna25e13a2015-03-19 00:21:58 +0000674 if (MRI->subRegLivenessEnabled()) {
Matthias Braun714c4942014-12-20 01:54:50 +0000675 SRs.clear();
676 for (const LiveInterval::SubRange &SR : LI.subranges()) {
677 SRs.push_back(std::make_pair(&SR, SR.find(LI.begin()->end)));
678 }
679 }
680
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000681 // Every instruction that kills Reg corresponds to a segment range end
682 // point.
Matthias Braun7f8dece2014-12-20 01:54:48 +0000683 for (LiveInterval::const_iterator RI = LI.begin(), RE = LI.end(); RI != RE;
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000684 ++RI) {
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000685 // A block index indicates an MBB edge.
686 if (RI->end.isBlock())
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000687 continue;
688 MachineInstr *MI = getInstructionFromIndex(RI->end);
689 if (!MI)
690 continue;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000691
Matthias Braunc9d5c0f2013-10-04 16:52:58 +0000692 // Check if any of the regunits are live beyond the end of RI. That could
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000693 // happen when a physreg is defined as a copy of a virtreg:
694 //
695 // %EAX = COPY %vreg5
696 // FOO %vreg5 <--- MI, cancel kill because %EAX is live.
697 // BAR %EAX<kill>
698 //
699 // There should be no kill flag on FOO when %vreg5 is rewritten as %EAX.
Matthias Braun7f8dece2014-12-20 01:54:48 +0000700 for (auto &RUP : RU) {
701 const LiveRange &RURange = *RUP.first;
Matthias Braunf603c882014-12-24 02:11:43 +0000702 LiveRange::const_iterator &I = RUP.second;
Matthias Braun7f8dece2014-12-20 01:54:48 +0000703 if (I == RURange.end())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000704 continue;
Matthias Braun7f8dece2014-12-20 01:54:48 +0000705 I = RURange.advanceTo(I, RI->end);
706 if (I == RURange.end() || I->start >= RI->end)
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000707 continue;
708 // I is overlapping RI.
Matthias Braun714c4942014-12-20 01:54:50 +0000709 goto CancelKill;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000710 }
Matthias Braund70caaf2014-12-10 01:13:04 +0000711
Matthias Brauna25e13a2015-03-19 00:21:58 +0000712 if (MRI->subRegLivenessEnabled()) {
Matthias Braun714c4942014-12-20 01:54:50 +0000713 // When reading a partial undefined value we must not add a kill flag.
714 // The regalloc might have used the undef lane for something else.
715 // Example:
716 // %vreg1 = ... ; R32: %vreg1
717 // %vreg2:high16 = ... ; R64: %vreg2
718 // = read %vreg2<kill> ; R64: %vreg2
719 // = read %vreg1 ; R32: %vreg1
720 // The <kill> flag is correct for %vreg2, but the register allocator may
721 // assign R0L to %vreg1, and R0 to %vreg2 because the low 32bits of R0
722 // are actually never written by %vreg2. After assignment the <kill>
723 // flag at the read instruction is invalid.
Matthias Braune6a24852015-09-25 21:51:14 +0000724 LaneBitmask DefinedLanesMask;
Matthias Braun714c4942014-12-20 01:54:50 +0000725 if (!SRs.empty()) {
726 // Compute a mask of lanes that are defined.
727 DefinedLanesMask = 0;
728 for (auto &SRP : SRs) {
729 const LiveInterval::SubRange &SR = *SRP.first;
Matthias Braunf603c882014-12-24 02:11:43 +0000730 LiveRange::const_iterator &I = SRP.second;
Matthias Braun714c4942014-12-20 01:54:50 +0000731 if (I == SR.end())
732 continue;
733 I = SR.advanceTo(I, RI->end);
734 if (I == SR.end() || I->start >= RI->end)
735 continue;
736 // I is overlapping RI
737 DefinedLanesMask |= SR.LaneMask;
Matthias Braund70caaf2014-12-10 01:13:04 +0000738 }
Matthias Braun714c4942014-12-20 01:54:50 +0000739 } else
740 DefinedLanesMask = ~0u;
741
742 bool IsFullWrite = false;
743 for (const MachineOperand &MO : MI->operands()) {
744 if (!MO.isReg() || MO.getReg() != Reg)
745 continue;
746 if (MO.isUse()) {
747 // Reading any undefined lanes?
Matthias Braune6a24852015-09-25 21:51:14 +0000748 LaneBitmask UseMask = TRI->getSubRegIndexLaneMask(MO.getSubReg());
Matthias Braun714c4942014-12-20 01:54:50 +0000749 if ((UseMask & ~DefinedLanesMask) != 0)
750 goto CancelKill;
751 } else if (MO.getSubReg() == 0) {
752 // Writing to the full register?
753 assert(MO.isDef());
754 IsFullWrite = true;
755 }
756 }
757
758 // If an instruction writes to a subregister, a new segment starts in
759 // the LiveInterval. But as this is only overriding part of the register
760 // adding kill-flags is not correct here after registers have been
761 // assigned.
762 if (!IsFullWrite) {
763 // Next segment has to be adjacent in the subregister write case.
764 LiveRange::const_iterator N = std::next(RI);
765 if (N != LI.end() && N->start == RI->end)
766 goto CancelKill;
Matthias Braund70caaf2014-12-10 01:13:04 +0000767 }
768 }
769
Matthias Braun714c4942014-12-20 01:54:50 +0000770 MI->addRegisterKilled(Reg, nullptr);
771 continue;
772CancelKill:
773 MI->clearRegisterKills(Reg, nullptr);
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000774 }
775 }
776}
777
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000778MachineBasicBlock*
779LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
780 // A local live range must be fully contained inside the block, meaning it is
781 // defined and killed at instructions, not at block boundaries. It is not
782 // live in or or out of any block.
783 //
784 // It is technically possible to have a PHI-defined live range identical to a
785 // single block, but we are going to return false in that case.
Lang Hames05fb9632009-11-03 23:52:08 +0000786
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000787 SlotIndex Start = LI.beginIndex();
788 if (Start.isBlock())
Craig Topperc0196b12014-04-14 00:51:57 +0000789 return nullptr;
Lang Hames05fb9632009-11-03 23:52:08 +0000790
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000791 SlotIndex Stop = LI.endIndex();
792 if (Stop.isBlock())
Craig Topperc0196b12014-04-14 00:51:57 +0000793 return nullptr;
Lang Hames05fb9632009-11-03 23:52:08 +0000794
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000795 // getMBBFromIndex doesn't need to search the MBB table when both indexes
796 // belong to proper instructions.
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000797 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
798 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Craig Topperc0196b12014-04-14 00:51:57 +0000799 return MBB1 == MBB2 ? MBB1 : nullptr;
Evan Cheng8e223792007-11-17 00:40:40 +0000800}
801
Jakob Stoklund Olesen06d6a532012-08-03 20:10:24 +0000802bool
803LiveIntervals::hasPHIKill(const LiveInterval &LI, const VNInfo *VNI) const {
Matthias Braun96761952014-12-10 23:07:54 +0000804 for (const VNInfo *PHI : LI.valnos) {
Jakob Stoklund Olesen06d6a532012-08-03 20:10:24 +0000805 if (PHI->isUnused() || !PHI->isPHIDef())
806 continue;
807 const MachineBasicBlock *PHIMBB = getMBBFromIndex(PHI->def);
808 // Conservatively return true instead of scanning huge predecessor lists.
809 if (PHIMBB->pred_size() > 100)
810 return true;
811 for (MachineBasicBlock::const_pred_iterator
812 PI = PHIMBB->pred_begin(), PE = PHIMBB->pred_end(); PI != PE; ++PI)
813 if (VNI == LI.getVNInfoBefore(Indexes->getMBBEndIdx(*PI)))
814 return true;
815 }
816 return false;
817}
818
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +0000819float LiveIntervals::getSpillWeight(bool isDef, bool isUse,
820 const MachineBlockFrequencyInfo *MBFI,
821 const MachineInstr &MI) {
822 BlockFrequency Freq = MBFI->getBlockFreq(MI.getParent());
Michael Gottesman5e985ee2013-12-14 02:37:38 +0000823 const float Scale = 1.0f / MBFI->getEntryFreq();
Michael Gottesman9f49d742013-12-14 00:53:32 +0000824 return (isDef + isUse) * (Freq.getFrequency() * Scale);
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +0000825}
826
Matthias Braund7df9352013-10-10 21:28:47 +0000827LiveRange::Segment
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000828LiveIntervals::addSegmentToEndOfBlock(unsigned reg, MachineInstr &startInst) {
Mark Lacey9d8103d2013-08-14 23:50:16 +0000829 LiveInterval& Interval = createEmptyInterval(reg);
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000830 VNInfo *VN = Interval.getNextValue(
831 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
832 getVNInfoAllocator());
833 LiveRange::Segment S(SlotIndex(getInstructionIndex(startInst).getRegSlot()),
834 getMBBEndIdx(startInst.getParent()), VN);
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000835 Interval.addSegment(S);
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000836
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000837 return S;
Owen Anderson35e2dfe2008-06-05 17:15:43 +0000838}
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000839
840
841//===----------------------------------------------------------------------===//
842// Register mask functions
843//===----------------------------------------------------------------------===//
844
845bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
846 BitVector &UsableRegs) {
847 if (LI.empty())
848 return false;
Jakob Stoklund Olesen9ef50bd2012-02-10 01:31:31 +0000849 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
850
851 // Use a smaller arrays for local live ranges.
852 ArrayRef<SlotIndex> Slots;
853 ArrayRef<const uint32_t*> Bits;
854 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
855 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
856 Bits = getRegMaskBitsInBlock(MBB->getNumber());
857 } else {
858 Slots = getRegMaskSlots();
859 Bits = getRegMaskBits();
860 }
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000861
862 // We are going to enumerate all the register mask slots contained in LI.
863 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000864 ArrayRef<SlotIndex>::iterator SlotI =
865 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
866 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
867
868 // No slots in range, LI begins after the last call.
869 if (SlotI == SlotE)
870 return false;
871
872 bool Found = false;
873 for (;;) {
874 assert(*SlotI >= LiveI->start);
875 // Loop over all slots overlapping this segment.
876 while (*SlotI < LiveI->end) {
877 // *SlotI overlaps LI. Collect mask bits.
878 if (!Found) {
879 // This is the first overlap. Initialize UsableRegs to all ones.
880 UsableRegs.clear();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000881 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000882 Found = true;
883 }
884 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9ef50bd2012-02-10 01:31:31 +0000885 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000886 if (++SlotI == SlotE)
887 return Found;
888 }
889 // *SlotI is beyond the current LI segment.
890 LiveI = LI.advanceTo(LiveI, *SlotI);
891 if (LiveI == LiveE)
892 return Found;
893 // Advance SlotI until it overlaps.
894 while (*SlotI < LiveI->start)
895 if (++SlotI == SlotE)
896 return Found;
897 }
898}
Lang Hamesb9057d52012-02-17 18:44:18 +0000899
900//===----------------------------------------------------------------------===//
901// IntervalUpdate class.
902//===----------------------------------------------------------------------===//
903
Lang Hames7e2ce882012-02-21 00:00:36 +0000904// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hamesb9057d52012-02-17 18:44:18 +0000905class LiveIntervals::HMEditor {
906private:
Lang Hames59761982012-02-17 23:43:40 +0000907 LiveIntervals& LIS;
908 const MachineRegisterInfo& MRI;
909 const TargetRegisterInfo& TRI;
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000910 SlotIndex OldIdx;
Lang Hames59761982012-02-17 23:43:40 +0000911 SlotIndex NewIdx;
Matthias Braun34e1be92013-10-10 21:29:02 +0000912 SmallPtrSet<LiveRange*, 8> Updated;
Andrew Trickd9d4be02012-10-16 00:22:51 +0000913 bool UpdateFlags;
Lang Hames13b11522012-02-19 07:13:05 +0000914
Lang Hamesb9057d52012-02-17 18:44:18 +0000915public:
Lang Hames59761982012-02-17 23:43:40 +0000916 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000917 const TargetRegisterInfo& TRI,
Andrew Trickd9d4be02012-10-16 00:22:51 +0000918 SlotIndex OldIdx, SlotIndex NewIdx, bool UpdateFlags)
919 : LIS(LIS), MRI(MRI), TRI(TRI), OldIdx(OldIdx), NewIdx(NewIdx),
920 UpdateFlags(UpdateFlags) {}
921
922 // FIXME: UpdateFlags is a workaround that creates live intervals for all
923 // physregs, even those that aren't needed for regalloc, in order to update
924 // kill flags. This is wasteful. Eventually, LiveVariables will strip all kill
925 // flags, and postRA passes will use a live register utility instead.
Matthias Braun34e1be92013-10-10 21:29:02 +0000926 LiveRange *getRegUnitLI(unsigned Unit) {
Andrew Trickd9d4be02012-10-16 00:22:51 +0000927 if (UpdateFlags)
928 return &LIS.getRegUnit(Unit);
929 return LIS.getCachedRegUnit(Unit);
930 }
Lang Hamesb9057d52012-02-17 18:44:18 +0000931
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000932 /// Update all live ranges touched by MI, assuming a move from OldIdx to
933 /// NewIdx.
934 void updateAllRanges(MachineInstr *MI) {
935 DEBUG(dbgs() << "handleMove " << OldIdx << " -> " << NewIdx << ": " << *MI);
936 bool hasRegMask = false;
Matthias Braune41e1462015-05-29 02:56:46 +0000937 for (MachineOperand &MO : MI->operands()) {
938 if (MO.isRegMask())
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000939 hasRegMask = true;
Matthias Braune41e1462015-05-29 02:56:46 +0000940 if (!MO.isReg())
Lang Hamesd6e765c2012-02-21 22:29:38 +0000941 continue;
Matthias Braun71474e82016-05-06 21:47:41 +0000942 if (MO.isUse()) {
943 if (!MO.readsReg())
944 continue;
945 // Aggressively clear all kill flags.
946 // They are reinserted by VirtRegRewriter.
Matthias Braune41e1462015-05-29 02:56:46 +0000947 MO.setIsKill(false);
Matthias Braun71474e82016-05-06 21:47:41 +0000948 }
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000949
Matthias Braune41e1462015-05-29 02:56:46 +0000950 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000951 if (!Reg)
952 continue;
953 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000954 LiveInterval &LI = LIS.getInterval(Reg);
Matthias Braun7044d692014-12-10 01:12:20 +0000955 if (LI.hasSubRanges()) {
Matthias Braune41e1462015-05-29 02:56:46 +0000956 unsigned SubReg = MO.getSubReg();
Matthias Braune6a24852015-09-25 21:51:14 +0000957 LaneBitmask LaneMask = TRI.getSubRegIndexLaneMask(SubReg);
Matthias Braun09afa1e2014-12-11 00:59:06 +0000958 for (LiveInterval::SubRange &S : LI.subranges()) {
959 if ((S.LaneMask & LaneMask) == 0)
Matthias Braun7044d692014-12-10 01:12:20 +0000960 continue;
Matthias Braun09afa1e2014-12-11 00:59:06 +0000961 updateRange(S, Reg, S.LaneMask);
Matthias Braun7044d692014-12-10 01:12:20 +0000962 }
963 }
964 updateRange(LI, Reg, 0);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000965 continue;
966 }
967
968 // For physregs, only update the regunits that actually have a
969 // precomputed live range.
970 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
Matthias Braun34e1be92013-10-10 21:29:02 +0000971 if (LiveRange *LR = getRegUnitLI(*Units))
Matthias Braun7044d692014-12-10 01:12:20 +0000972 updateRange(*LR, *Units, 0);
Lang Hamesd6e765c2012-02-21 22:29:38 +0000973 }
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000974 if (hasRegMask)
975 updateRegMaskSlots();
Lang Hames13b11522012-02-19 07:13:05 +0000976 }
977
Lang Hames4645a722012-02-19 03:00:30 +0000978private:
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000979 /// Update a single live range, assuming an instruction has been moved from
980 /// OldIdx to NewIdx.
Matthias Braune6a24852015-09-25 21:51:14 +0000981 void updateRange(LiveRange &LR, unsigned Reg, LaneBitmask LaneMask) {
David Blaikie70573dc2014-11-19 07:49:26 +0000982 if (!Updated.insert(&LR).second)
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000983 return;
984 DEBUG({
985 dbgs() << " ";
Matthias Braun7044d692014-12-10 01:12:20 +0000986 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000987 dbgs() << PrintReg(Reg);
Matthias Braun7044d692014-12-10 01:12:20 +0000988 if (LaneMask != 0)
Matthias Braunc804cdb2015-09-25 21:51:24 +0000989 dbgs() << " L" << PrintLaneMask(LaneMask);
Matthias Braun7044d692014-12-10 01:12:20 +0000990 } else {
Matthias Braun34e1be92013-10-10 21:29:02 +0000991 dbgs() << PrintRegUnit(Reg, &TRI);
Matthias Braun7044d692014-12-10 01:12:20 +0000992 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000993 dbgs() << ":\t" << LR << '\n';
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000994 });
995 if (SlotIndex::isEarlierInstr(OldIdx, NewIdx))
Matthias Braun34e1be92013-10-10 21:29:02 +0000996 handleMoveDown(LR);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000997 else
Matthias Braun7044d692014-12-10 01:12:20 +0000998 handleMoveUp(LR, Reg, LaneMask);
Matthias Braun34e1be92013-10-10 21:29:02 +0000999 DEBUG(dbgs() << " -->\t" << LR << '\n');
1000 LR.verify();
Lang Hamesb9057d52012-02-17 18:44:18 +00001001 }
1002
Matthias Braun34e1be92013-10-10 21:29:02 +00001003 /// Update LR to reflect an instruction has been moved downwards from OldIdx
Matthias Braun242b8bb2016-01-26 00:43:50 +00001004 /// to NewIdx (OldIdx < NewIdx).
Matthias Braun34e1be92013-10-10 21:29:02 +00001005 void handleMoveDown(LiveRange &LR) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001006 LiveRange::iterator E = LR.end();
Matthias Braun242b8bb2016-01-26 00:43:50 +00001007 // Segment going into OldIdx.
1008 LiveRange::iterator OldIdxIn = LR.find(OldIdx.getBaseIndex());
1009
1010 // No value live before or after OldIdx? Nothing to do.
1011 if (OldIdxIn == E || SlotIndex::isEarlierInstr(OldIdx, OldIdxIn->start))
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001012 return;
Lang Hames13b11522012-02-19 07:13:05 +00001013
Matthias Braun242b8bb2016-01-26 00:43:50 +00001014 LiveRange::iterator OldIdxOut;
1015 // Do we have a value live-in to OldIdx?
1016 if (SlotIndex::isEarlierInstr(OldIdxIn->start, OldIdx)) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001017 // If the live-in value already extends to NewIdx, there is nothing to do.
Matthias Braun242b8bb2016-01-26 00:43:50 +00001018 if (SlotIndex::isEarlierEqualInstr(NewIdx, OldIdxIn->end))
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001019 return;
1020 // Aggressively remove all kill flags from the old kill point.
1021 // Kill flags shouldn't be used while live intervals exist, they will be
1022 // reinserted by VirtRegRewriter.
Matthias Braun242b8bb2016-01-26 00:43:50 +00001023 if (MachineInstr *KillMI = LIS.getInstructionFromIndex(OldIdxIn->end))
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001024 for (MIBundleOperands MO(*KillMI); MO.isValid(); ++MO)
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001025 if (MO->isReg() && MO->isUse())
1026 MO->setIsKill(false);
Matthias Braun4a6c7282016-02-15 19:25:36 +00001027
1028 // Is there a def before NewIdx which is not OldIdx?
1029 LiveRange::iterator Next = std::next(OldIdxIn);
1030 if (Next != E && !SlotIndex::isSameInstr(OldIdx, Next->start) &&
1031 SlotIndex::isEarlierInstr(Next->start, NewIdx)) {
1032 // If we are here then OldIdx was just a use but not a def. We only have
1033 // to ensure liveness extends to NewIdx.
1034 LiveRange::iterator NewIdxIn =
1035 LR.advanceTo(Next, NewIdx.getBaseIndex());
1036 // Extend the segment before NewIdx if necessary.
1037 if (NewIdxIn == E ||
1038 !SlotIndex::isEarlierInstr(NewIdxIn->start, NewIdx)) {
1039 LiveRange::iterator Prev = std::prev(NewIdxIn);
1040 Prev->end = NewIdx.getRegSlot();
1041 }
1042 return;
1043 }
1044
Matthias Braun242b8bb2016-01-26 00:43:50 +00001045 // Adjust OldIdxIn->end to reach NewIdx. This may temporarily make LR
Matthias Braundb320772016-01-26 01:40:48 +00001046 // invalid by overlapping ranges.
Matthias Braun242b8bb2016-01-26 00:43:50 +00001047 bool isKill = SlotIndex::isSameInstr(OldIdx, OldIdxIn->end);
1048 OldIdxIn->end = NewIdx.getRegSlot(OldIdxIn->end.isEarlyClobber());
1049 // If this was not a kill, then there was no def and we're done.
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001050 if (!isKill)
1051 return;
Matthias Braun242b8bb2016-01-26 00:43:50 +00001052
1053 // Did we have a Def at OldIdx?
Matthias Braun4a6c7282016-02-15 19:25:36 +00001054 OldIdxOut = Next;
Matthias Braun242b8bb2016-01-26 00:43:50 +00001055 if (OldIdxOut == E || !SlotIndex::isSameInstr(OldIdx, OldIdxOut->start))
1056 return;
1057 } else {
1058 OldIdxOut = OldIdxIn;
Lang Hames13b11522012-02-19 07:13:05 +00001059 }
1060
Matthias Braun242b8bb2016-01-26 00:43:50 +00001061 // If we are here then there is a Definition at OldIdx. OldIdxOut points
1062 // to the segment starting there.
1063 assert(OldIdxOut != E && SlotIndex::isSameInstr(OldIdx, OldIdxOut->start) &&
1064 "No def?");
1065 VNInfo *OldIdxVNI = OldIdxOut->valno;
1066 assert(OldIdxVNI->def == OldIdxOut->start && "Inconsistent def");
1067
1068 // If the defined value extends beyond NewIdx, just move the beginning
1069 // of the segment to NewIdx.
1070 SlotIndex NewIdxDef = NewIdx.getRegSlot(OldIdxOut->start.isEarlyClobber());
1071 if (SlotIndex::isEarlierInstr(NewIdxDef, OldIdxOut->end)) {
1072 OldIdxVNI->def = NewIdxDef;
1073 OldIdxOut->start = OldIdxVNI->def;
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001074 return;
1075 }
Matthias Braun242b8bb2016-01-26 00:43:50 +00001076
1077 // If we are here then we have a Definition at OldIdx which ends before
Matthias Braun4a6c7282016-02-15 19:25:36 +00001078 // NewIdx.
1079
Matthias Braun242b8bb2016-01-26 00:43:50 +00001080 // Is there an existing Def at NewIdx?
1081 LiveRange::iterator AfterNewIdx
1082 = LR.advanceTo(OldIdxOut, NewIdx.getRegSlot());
Matthias Braun4a6c7282016-02-15 19:25:36 +00001083 bool OldIdxDefIsDead = OldIdxOut->end.isDead();
1084 if (!OldIdxDefIsDead &&
1085 SlotIndex::isEarlierInstr(OldIdxOut->end, NewIdxDef)) {
1086 // OldIdx is not a dead def, and NewIdxDef is inside a new interval.
1087 VNInfo *DefVNI;
1088 if (OldIdxOut != LR.begin() &&
1089 !SlotIndex::isEarlierInstr(std::prev(OldIdxOut)->end,
1090 OldIdxOut->start)) {
1091 // There is no gap between OldIdxOut and its predecessor anymore,
1092 // merge them.
1093 LiveRange::iterator IPrev = std::prev(OldIdxOut);
1094 DefVNI = OldIdxVNI;
1095 IPrev->end = OldIdxOut->end;
1096 } else {
1097 // The value is live in to OldIdx
1098 LiveRange::iterator INext = std::next(OldIdxOut);
1099 assert(INext != E && "Must have following segment");
1100 // We merge OldIdxOut and its successor. As we're dealing with subreg
1101 // reordering, there is always a successor to OldIdxOut in the same BB
1102 // We don't need INext->valno anymore and will reuse for the new segment
1103 // we create later.
Matthias Braunc9e759a2016-04-28 02:11:49 +00001104 DefVNI = OldIdxVNI;
Matthias Braun4a6c7282016-02-15 19:25:36 +00001105 INext->start = OldIdxOut->end;
Matthias Braun4a6c7282016-02-15 19:25:36 +00001106 INext->valno->def = INext->start;
1107 }
1108 // If NewIdx is behind the last segment, extend that and append a new one.
1109 if (AfterNewIdx == E) {
1110 // OldIdxOut is undef at this point, Slide (OldIdxOut;AfterNewIdx] up
1111 // one position.
1112 // |- ?/OldIdxOut -| |- X0 -| ... |- Xn -| end
1113 // => |- X0/OldIdxOut -| ... |- Xn -| |- undef/NewS -| end
1114 std::copy(std::next(OldIdxOut), E, OldIdxOut);
1115 // The last segment is undefined now, reuse it for a dead def.
1116 LiveRange::iterator NewSegment = std::prev(E);
1117 *NewSegment = LiveRange::Segment(NewIdxDef, NewIdxDef.getDeadSlot(),
1118 DefVNI);
1119 DefVNI->def = NewIdxDef;
1120
1121 LiveRange::iterator Prev = std::prev(NewSegment);
1122 Prev->end = NewIdxDef;
1123 } else {
1124 // OldIdxOut is undef at this point, Slide (OldIdxOut;AfterNewIdx] up
1125 // one position.
1126 // |- ?/OldIdxOut -| |- X0 -| ... |- Xn/AfterNewIdx -| |- Next -|
1127 // => |- X0/OldIdxOut -| ... |- Xn -| |- Xn/AfterNewIdx -| |- Next -|
1128 std::copy(std::next(OldIdxOut), std::next(AfterNewIdx), OldIdxOut);
1129 LiveRange::iterator Prev = std::prev(AfterNewIdx);
1130 // We have two cases:
1131 if (SlotIndex::isEarlierInstr(Prev->start, NewIdxDef)) {
1132 // Case 1: NewIdx is inside a liverange. Split this liverange at
1133 // NewIdxDef into the segment "Prev" followed by "NewSegment".
1134 LiveRange::iterator NewSegment = AfterNewIdx;
1135 *NewSegment = LiveRange::Segment(NewIdxDef, Prev->end, Prev->valno);
1136 Prev->valno->def = NewIdxDef;
1137
1138 *Prev = LiveRange::Segment(Prev->start, NewIdxDef, DefVNI);
1139 DefVNI->def = Prev->start;
1140 } else {
1141 // Case 2: NewIdx is in a lifetime hole. Keep AfterNewIdx as is and
1142 // turn Prev into a segment from NewIdx to AfterNewIdx->start.
1143 *Prev = LiveRange::Segment(NewIdxDef, AfterNewIdx->start, DefVNI);
1144 DefVNI->def = NewIdxDef;
1145 assert(DefVNI != AfterNewIdx->valno);
1146 }
1147 }
1148 return;
1149 }
1150
Matthias Braun242b8bb2016-01-26 00:43:50 +00001151 if (AfterNewIdx != E &&
1152 SlotIndex::isSameInstr(AfterNewIdx->start, NewIdxDef)) {
1153 // There is an existing def at NewIdx. The def at OldIdx is coalesced into
1154 // that value.
1155 assert(AfterNewIdx->valno != OldIdxVNI && "Multiple defs of value?");
1156 LR.removeValNo(OldIdxVNI);
1157 } else {
1158 // There was no existing def at NewIdx. We need to create a dead def
1159 // at NewIdx. Shift segments over the old OldIdxOut segment, this frees
1160 // a new segment at the place where we want to construct the dead def.
1161 // |- OldIdxOut -| |- X0 -| ... |- Xn -| |- AfterNewIdx -|
1162 // => |- X0/OldIdxOut -| ... |- Xn -| |- undef/NewS. -| |- AfterNewIdx -|
1163 assert(AfterNewIdx != OldIdxOut && "Inconsistent iterators");
1164 std::copy(std::next(OldIdxOut), AfterNewIdx, OldIdxOut);
1165 // We can reuse OldIdxVNI now.
1166 LiveRange::iterator NewSegment = std::prev(AfterNewIdx);
1167 VNInfo *NewSegmentVNI = OldIdxVNI;
1168 NewSegmentVNI->def = NewIdxDef;
1169 *NewSegment = LiveRange::Segment(NewIdxDef, NewIdxDef.getDeadSlot(),
1170 NewSegmentVNI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001171 }
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001172 }
1173
Matthias Braun34e1be92013-10-10 21:29:02 +00001174 /// Update LR to reflect an instruction has been moved upwards from OldIdx
Matthias Braun242b8bb2016-01-26 00:43:50 +00001175 /// to NewIdx (NewIdx < OldIdx).
Matthias Braune6a24852015-09-25 21:51:14 +00001176 void handleMoveUp(LiveRange &LR, unsigned Reg, LaneBitmask LaneMask) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001177 LiveRange::iterator E = LR.end();
Matthias Braun242b8bb2016-01-26 00:43:50 +00001178 // Segment going into OldIdx.
1179 LiveRange::iterator OldIdxIn = LR.find(OldIdx.getBaseIndex());
1180
1181 // No value live before or after OldIdx? Nothing to do.
1182 if (OldIdxIn == E || SlotIndex::isEarlierInstr(OldIdx, OldIdxIn->start))
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001183 return;
1184
Matthias Braun242b8bb2016-01-26 00:43:50 +00001185 LiveRange::iterator OldIdxOut;
1186 // Do we have a value live-in to OldIdx?
1187 if (SlotIndex::isEarlierInstr(OldIdxIn->start, OldIdx)) {
1188 // If the live-in value isn't killed here, then we have no Def at
1189 // OldIdx, moreover the value must be live at NewIdx so there is nothing
1190 // to do.
1191 bool isKill = SlotIndex::isSameInstr(OldIdx, OldIdxIn->end);
1192 if (!isKill)
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001193 return;
Matthias Braun242b8bb2016-01-26 00:43:50 +00001194
1195 // At this point we have to move OldIdxIn->end back to the nearest
Matthias Braun4a6c7282016-02-15 19:25:36 +00001196 // previous use or (dead-)def but no further than NewIdx.
1197 SlotIndex DefBeforeOldIdx
1198 = std::max(OldIdxIn->start.getDeadSlot(),
1199 NewIdx.getRegSlot(OldIdxIn->end.isEarlyClobber()));
1200 OldIdxIn->end = findLastUseBefore(DefBeforeOldIdx, Reg, LaneMask);
Matthias Braun242b8bb2016-01-26 00:43:50 +00001201
Matthias Braun4a6c7282016-02-15 19:25:36 +00001202 // Did we have a Def at OldIdx? If not we are done now.
Matthias Braun242b8bb2016-01-26 00:43:50 +00001203 OldIdxOut = std::next(OldIdxIn);
Matthias Braun4a6c7282016-02-15 19:25:36 +00001204 if (OldIdxOut == E || !SlotIndex::isSameInstr(OldIdx, OldIdxOut->start))
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001205 return;
Matthias Braun242b8bb2016-01-26 00:43:50 +00001206 } else {
1207 OldIdxOut = OldIdxIn;
Matthias Braun4a6c7282016-02-15 19:25:36 +00001208 OldIdxIn = OldIdxOut != LR.begin() ? std::prev(OldIdxOut) : E;
Matthias Braun242b8bb2016-01-26 00:43:50 +00001209 }
1210
1211 // If we are here then there is a Definition at OldIdx. OldIdxOut points
1212 // to the segment starting there.
1213 assert(OldIdxOut != E && SlotIndex::isSameInstr(OldIdx, OldIdxOut->start) &&
1214 "No def?");
1215 VNInfo *OldIdxVNI = OldIdxOut->valno;
1216 assert(OldIdxVNI->def == OldIdxOut->start && "Inconsistent def");
1217 bool OldIdxDefIsDead = OldIdxOut->end.isDead();
1218
1219 // Is there an existing def at NewIdx?
1220 SlotIndex NewIdxDef = NewIdx.getRegSlot(OldIdxOut->start.isEarlyClobber());
1221 LiveRange::iterator NewIdxOut = LR.find(NewIdx.getRegSlot());
1222 if (SlotIndex::isSameInstr(NewIdxOut->start, NewIdx)) {
1223 assert(NewIdxOut->valno != OldIdxVNI &&
1224 "Same value defined more than once?");
1225 // If OldIdx was a dead def remove it.
1226 if (!OldIdxDefIsDead) {
Matthias Braundb320772016-01-26 01:40:48 +00001227 // Remove segment starting at NewIdx and move begin of OldIdxOut to
1228 // NewIdx so it can take its place.
Matthias Braun242b8bb2016-01-26 00:43:50 +00001229 OldIdxVNI->def = NewIdxDef;
1230 OldIdxOut->start = NewIdxDef;
1231 LR.removeValNo(NewIdxOut->valno);
1232 } else {
Matthias Braundb320772016-01-26 01:40:48 +00001233 // Simply remove the dead def at OldIdx.
Matthias Braun242b8bb2016-01-26 00:43:50 +00001234 LR.removeValNo(OldIdxVNI);
1235 }
1236 } else {
1237 // Previously nothing was live after NewIdx, so all we have to do now is
1238 // move the begin of OldIdxOut to NewIdx.
1239 if (!OldIdxDefIsDead) {
Matthias Braun4a6c7282016-02-15 19:25:36 +00001240 // Do we have any intermediate Defs between OldIdx and NewIdx?
1241 if (OldIdxIn != E &&
1242 SlotIndex::isEarlierInstr(NewIdxDef, OldIdxIn->start)) {
1243 // OldIdx is not a dead def and NewIdx is before predecessor start.
1244 LiveRange::iterator NewIdxIn = NewIdxOut;
1245 assert(NewIdxIn == LR.find(NewIdx.getBaseIndex()));
1246 const SlotIndex SplitPos = NewIdxDef;
1247
1248 // Merge the OldIdxIn and OldIdxOut segments into OldIdxOut.
1249 *OldIdxOut = LiveRange::Segment(OldIdxIn->start, OldIdxOut->end,
1250 OldIdxIn->valno);
1251 // OldIdxIn and OldIdxVNI are now undef and can be overridden.
1252 // We Slide [NewIdxIn, OldIdxIn) down one position.
1253 // |- X0/NewIdxIn -| ... |- Xn-1 -||- Xn/OldIdxIn -||- OldIdxOut -|
1254 // => |- undef/NexIdxIn -| |- X0 -| ... |- Xn-1 -| |- Xn/OldIdxOut -|
1255 std::copy_backward(NewIdxIn, OldIdxIn, OldIdxOut);
1256 // NewIdxIn is now considered undef so we can reuse it for the moved
1257 // value.
1258 LiveRange::iterator NewSegment = NewIdxIn;
1259 LiveRange::iterator Next = std::next(NewSegment);
1260 NewSegment->valno = OldIdxVNI;
1261 if (SlotIndex::isEarlierInstr(Next->start, NewIdx)) {
1262 // There is no gap between NewSegment and its predecessor.
1263 *NewSegment = LiveRange::Segment(Next->start, SplitPos,
1264 NewSegment->valno);
1265 NewSegment->valno->def = Next->start;
1266
1267 *Next = LiveRange::Segment(SplitPos, Next->end, Next->valno);
1268 Next->valno->def = SplitPos;
1269 } else {
1270 // There is a gap between NewSegment and its predecessor
1271 // Value becomes live in.
1272 *NewSegment = LiveRange::Segment(SplitPos, Next->start,
1273 NewSegment->valno);
1274 NewSegment->valno->def = SplitPos;
1275 }
1276 } else {
1277 // Leave the end point of a live def.
1278 OldIdxOut->start = NewIdxDef;
1279 OldIdxVNI->def = NewIdxDef;
1280 if (OldIdxIn != E && SlotIndex::isEarlierInstr(NewIdx, OldIdxIn->end))
1281 OldIdxIn->end = NewIdx.getRegSlot();
1282 }
Matthias Braun242b8bb2016-01-26 00:43:50 +00001283 } else {
1284 // OldIdxVNI is a dead def. It may have been moved across other values
1285 // in LR, so move OldIdxOut up to NewIdxOut. Slide [NewIdxOut;OldIdxOut)
1286 // down one position.
1287 // |- X0/NewIdxOut -| ... |- Xn-1 -| |- Xn/OldIdxOut -| |- next - |
1288 // => |- undef/NewIdxOut -| |- X0 -| ... |- Xn-1 -| |- next -|
1289 std::copy_backward(NewIdxOut, OldIdxOut, std::next(OldIdxOut));
1290 // OldIdxVNI can be reused now to build a new dead def segment.
1291 LiveRange::iterator NewSegment = NewIdxOut;
1292 VNInfo *NewSegmentVNI = OldIdxVNI;
1293 *NewSegment = LiveRange::Segment(NewIdxDef, NewIdxDef.getDeadSlot(),
1294 NewSegmentVNI);
1295 NewSegmentVNI->def = NewIdxDef;
Lang Hames13b11522012-02-19 07:13:05 +00001296 }
1297 }
Lang Hames13b11522012-02-19 07:13:05 +00001298 }
1299
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001300 void updateRegMaskSlots() {
Lang Hames59761982012-02-17 23:43:40 +00001301 SmallVectorImpl<SlotIndex>::iterator RI =
1302 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1303 OldIdx);
Jakob Stoklund Olesen13d55622012-11-09 19:18:49 +00001304 assert(RI != LIS.RegMaskSlots.end() && *RI == OldIdx.getRegSlot() &&
1305 "No RegMask at OldIdx.");
1306 *RI = NewIdx.getRegSlot();
1307 assert((RI == LIS.RegMaskSlots.begin() ||
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001308 SlotIndex::isEarlierInstr(*std::prev(RI), *RI)) &&
1309 "Cannot move regmask instruction above another call");
1310 assert((std::next(RI) == LIS.RegMaskSlots.end() ||
1311 SlotIndex::isEarlierInstr(*RI, *std::next(RI))) &&
1312 "Cannot move regmask instruction below another call");
Lang Hamesa9afc6a2012-02-17 21:29:41 +00001313 }
Lang Hames4645a722012-02-19 03:00:30 +00001314
1315 // Return the last use of reg between NewIdx and OldIdx.
Matthias Braun4a6c7282016-02-15 19:25:36 +00001316 SlotIndex findLastUseBefore(SlotIndex Before, unsigned Reg,
1317 LaneBitmask LaneMask) {
Lang Hamesc3d9a3d2012-09-12 06:56:16 +00001318 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun4a6c7282016-02-15 19:25:36 +00001319 SlotIndex LastUse = Before;
Matthias Braun7044d692014-12-10 01:12:20 +00001320 for (MachineOperand &MO : MRI.use_nodbg_operands(Reg)) {
1321 unsigned SubReg = MO.getSubReg();
1322 if (SubReg != 0 && LaneMask != 0
1323 && (TRI.getSubRegIndexLaneMask(SubReg) & LaneMask) == 0)
1324 continue;
1325
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001326 const MachineInstr &MI = *MO.getParent();
Lang Hamesc3d9a3d2012-09-12 06:56:16 +00001327 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1328 if (InstSlot > LastUse && InstSlot < OldIdx)
Matthias Braun4a6c7282016-02-15 19:25:36 +00001329 LastUse = InstSlot.getRegSlot();
Lang Hamesc3d9a3d2012-09-12 06:56:16 +00001330 }
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001331 return LastUse;
Lang Hames4645a722012-02-19 03:00:30 +00001332 }
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001333
1334 // This is a regunit interval, so scanning the use list could be very
1335 // expensive. Scan upwards from OldIdx instead.
Matthias Braun4a6c7282016-02-15 19:25:36 +00001336 assert(Before < OldIdx && "Expected upwards move");
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001337 SlotIndexes *Indexes = LIS.getSlotIndexes();
Matthias Braun4a6c7282016-02-15 19:25:36 +00001338 MachineBasicBlock *MBB = Indexes->getMBBFromIndex(Before);
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001339
1340 // OldIdx may not correspond to an instruction any longer, so set MII to
1341 // point to the next instruction after OldIdx, or MBB->end().
1342 MachineBasicBlock::iterator MII = MBB->end();
1343 if (MachineInstr *MI = Indexes->getInstructionFromIndex(
1344 Indexes->getNextNonNullIndex(OldIdx)))
1345 if (MI->getParent() == MBB)
1346 MII = MI;
1347
1348 MachineBasicBlock::iterator Begin = MBB->begin();
1349 while (MII != Begin) {
1350 if ((--MII)->isDebugValue())
1351 continue;
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001352 SlotIndex Idx = Indexes->getInstructionIndex(*MII);
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001353
Matthias Braun4a6c7282016-02-15 19:25:36 +00001354 // Stop searching when Before is reached.
1355 if (!SlotIndex::isEarlierInstr(Before, Idx))
1356 return Before;
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001357
1358 // Check if MII uses Reg.
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001359 for (MIBundleOperands MO(*MII); MO.isValid(); ++MO)
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001360 if (MO->isReg() &&
1361 TargetRegisterInfo::isPhysicalRegister(MO->getReg()) &&
1362 TRI.hasRegUnit(MO->getReg(), Reg))
Matthias Braun4a6c7282016-02-15 19:25:36 +00001363 return Idx.getRegSlot();
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001364 }
Matthias Braun4a6c7282016-02-15 19:25:36 +00001365 // Didn't reach Before. It must be the first instruction in the block.
1366 return Before;
Lang Hames4645a722012-02-19 03:00:30 +00001367 }
Lang Hamesb9057d52012-02-17 18:44:18 +00001368};
1369
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001370void LiveIntervals::handleMove(MachineInstr &MI, bool UpdateFlags) {
1371 assert(!MI.isBundled() && "Can't handle bundled instructions yet.");
1372 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1373 Indexes->removeMachineInstrFromMaps(MI);
1374 SlotIndex NewIndex = Indexes->insertMachineInstrInMaps(MI);
1375 assert(getMBBStartIdx(MI.getParent()) <= OldIndex &&
1376 OldIndex < getMBBEndIdx(MI.getParent()) &&
Lang Hamesb9057d52012-02-17 18:44:18 +00001377 "Cannot handle moves across basic block boundaries.");
Lang Hamesb9057d52012-02-17 18:44:18 +00001378
Andrew Trickd9d4be02012-10-16 00:22:51 +00001379 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags);
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001380 HME.updateAllRanges(&MI);
Lang Hamesd6e765c2012-02-21 22:29:38 +00001381}
1382
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001383void LiveIntervals::handleMoveIntoBundle(MachineInstr &MI,
1384 MachineInstr &BundleStart,
Andrew Trickd9d4be02012-10-16 00:22:51 +00001385 bool UpdateFlags) {
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001386 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1387 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
Andrew Trickd9d4be02012-10-16 00:22:51 +00001388 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags);
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001389 HME.updateAllRanges(&MI);
Lang Hamesb9057d52012-02-17 18:44:18 +00001390}
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001391
Matthias Braune5f861b2014-12-10 01:12:26 +00001392void LiveIntervals::repairOldRegInRange(const MachineBasicBlock::iterator Begin,
1393 const MachineBasicBlock::iterator End,
1394 const SlotIndex endIdx,
1395 LiveRange &LR, const unsigned Reg,
Matthias Braune6a24852015-09-25 21:51:14 +00001396 LaneBitmask LaneMask) {
Matthias Braune5f861b2014-12-10 01:12:26 +00001397 LiveInterval::iterator LII = LR.find(endIdx);
1398 SlotIndex lastUseIdx;
1399 if (LII != LR.end() && LII->start < endIdx)
1400 lastUseIdx = LII->end;
1401 else
1402 --LII;
1403
1404 for (MachineBasicBlock::iterator I = End; I != Begin;) {
1405 --I;
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001406 MachineInstr &MI = *I;
1407 if (MI.isDebugValue())
Matthias Braune5f861b2014-12-10 01:12:26 +00001408 continue;
1409
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001410 SlotIndex instrIdx = getInstructionIndex(MI);
Matthias Braune5f861b2014-12-10 01:12:26 +00001411 bool isStartValid = getInstructionFromIndex(LII->start);
1412 bool isEndValid = getInstructionFromIndex(LII->end);
1413
1414 // FIXME: This doesn't currently handle early-clobber or multiple removed
1415 // defs inside of the region to repair.
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001416 for (MachineInstr::mop_iterator OI = MI.operands_begin(),
1417 OE = MI.operands_end();
1418 OI != OE; ++OI) {
Matthias Braune5f861b2014-12-10 01:12:26 +00001419 const MachineOperand &MO = *OI;
1420 if (!MO.isReg() || MO.getReg() != Reg)
1421 continue;
1422
1423 unsigned SubReg = MO.getSubReg();
Matthias Braune6a24852015-09-25 21:51:14 +00001424 LaneBitmask Mask = TRI->getSubRegIndexLaneMask(SubReg);
Matthias Braune5f861b2014-12-10 01:12:26 +00001425 if ((Mask & LaneMask) == 0)
1426 continue;
1427
1428 if (MO.isDef()) {
1429 if (!isStartValid) {
1430 if (LII->end.isDead()) {
1431 SlotIndex prevStart;
1432 if (LII != LR.begin())
1433 prevStart = std::prev(LII)->start;
1434
1435 // FIXME: This could be more efficient if there was a
1436 // removeSegment method that returned an iterator.
1437 LR.removeSegment(*LII, true);
1438 if (prevStart.isValid())
1439 LII = LR.find(prevStart);
1440 else
1441 LII = LR.begin();
1442 } else {
1443 LII->start = instrIdx.getRegSlot();
1444 LII->valno->def = instrIdx.getRegSlot();
1445 if (MO.getSubReg() && !MO.isUndef())
1446 lastUseIdx = instrIdx.getRegSlot();
1447 else
1448 lastUseIdx = SlotIndex();
1449 continue;
1450 }
1451 }
1452
1453 if (!lastUseIdx.isValid()) {
1454 VNInfo *VNI = LR.getNextValue(instrIdx.getRegSlot(), VNInfoAllocator);
1455 LiveRange::Segment S(instrIdx.getRegSlot(),
1456 instrIdx.getDeadSlot(), VNI);
1457 LII = LR.addSegment(S);
1458 } else if (LII->start != instrIdx.getRegSlot()) {
1459 VNInfo *VNI = LR.getNextValue(instrIdx.getRegSlot(), VNInfoAllocator);
1460 LiveRange::Segment S(instrIdx.getRegSlot(), lastUseIdx, VNI);
1461 LII = LR.addSegment(S);
1462 }
1463
1464 if (MO.getSubReg() && !MO.isUndef())
1465 lastUseIdx = instrIdx.getRegSlot();
1466 else
1467 lastUseIdx = SlotIndex();
1468 } else if (MO.isUse()) {
1469 // FIXME: This should probably be handled outside of this branch,
1470 // either as part of the def case (for defs inside of the region) or
1471 // after the loop over the region.
1472 if (!isEndValid && !LII->end.isBlock())
1473 LII->end = instrIdx.getRegSlot();
1474 if (!lastUseIdx.isValid())
1475 lastUseIdx = instrIdx.getRegSlot();
1476 }
1477 }
1478 }
1479}
1480
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001481void
1482LiveIntervals::repairIntervalsInRange(MachineBasicBlock *MBB,
Cameron Zwarich24955962013-02-17 11:09:00 +00001483 MachineBasicBlock::iterator Begin,
1484 MachineBasicBlock::iterator End,
Cameron Zwarich1286ef92013-02-17 03:48:23 +00001485 ArrayRef<unsigned> OrigRegs) {
Cameron Zwarichcaad7e12013-02-20 22:10:00 +00001486 // Find anchor points, which are at the beginning/end of blocks or at
1487 // instructions that already have indexes.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001488 while (Begin != MBB->begin() && !Indexes->hasIndex(*Begin))
Cameron Zwarichcaad7e12013-02-20 22:10:00 +00001489 --Begin;
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001490 while (End != MBB->end() && !Indexes->hasIndex(*End))
Cameron Zwarichcaad7e12013-02-20 22:10:00 +00001491 ++End;
1492
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001493 SlotIndex endIdx;
1494 if (End == MBB->end())
1495 endIdx = getMBBEndIdx(MBB).getPrevSlot();
Cameron Zwarich24955962013-02-17 11:09:00 +00001496 else
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001497 endIdx = getInstructionIndex(*End);
Cameron Zwarich24955962013-02-17 11:09:00 +00001498
Hal Finkel7b1b3da2016-05-21 16:03:50 +00001499 Indexes->repairIndexesInRange(MBB, Begin, End);
Cameron Zwarich29414822013-02-20 06:46:41 +00001500
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001501 for (MachineBasicBlock::iterator I = End; I != Begin;) {
1502 --I;
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001503 MachineInstr &MI = *I;
1504 if (MI.isDebugValue())
Cameron Zwarich63acc732013-02-23 10:25:25 +00001505 continue;
Duncan P. N. Exon Smithbe8f8c42016-02-27 20:14:29 +00001506 for (MachineInstr::const_mop_iterator MOI = MI.operands_begin(),
1507 MOE = MI.operands_end();
1508 MOI != MOE; ++MOI) {
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001509 if (MOI->isReg() &&
1510 TargetRegisterInfo::isVirtualRegister(MOI->getReg()) &&
1511 !hasInterval(MOI->getReg())) {
Mark Lacey9d8103d2013-08-14 23:50:16 +00001512 createAndComputeVirtRegInterval(MOI->getReg());
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001513 }
1514 }
1515 }
1516
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001517 for (unsigned i = 0, e = OrigRegs.size(); i != e; ++i) {
1518 unsigned Reg = OrigRegs[i];
1519 if (!TargetRegisterInfo::isVirtualRegister(Reg))
1520 continue;
1521
1522 LiveInterval &LI = getInterval(Reg);
Cameron Zwarich8e7dc062013-02-20 22:09:57 +00001523 // FIXME: Should we support undefs that gain defs?
1524 if (!LI.hasAtLeastOneValue())
1525 continue;
1526
Matthias Braun09afa1e2014-12-11 00:59:06 +00001527 for (LiveInterval::SubRange &S : LI.subranges()) {
1528 repairOldRegInRange(Begin, End, endIdx, S, Reg, S.LaneMask);
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001529 }
Matthias Braune5f861b2014-12-10 01:12:26 +00001530 repairOldRegInRange(Begin, End, endIdx, LI, Reg);
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001531 }
1532}
Matthias Brauncfb8ad22015-01-21 18:50:21 +00001533
1534void LiveIntervals::removePhysRegDefAt(unsigned Reg, SlotIndex Pos) {
1535 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) {
1536 if (LiveRange *LR = getCachedRegUnit(*Units))
1537 if (VNInfo *VNI = LR->getVNInfoAt(Pos))
1538 LR->removeValNo(VNI);
1539 }
1540}
Matthias Braun311730a2015-01-21 19:02:30 +00001541
1542void LiveIntervals::removeVRegDefAt(LiveInterval &LI, SlotIndex Pos) {
1543 VNInfo *VNI = LI.getVNInfoAt(Pos);
1544 if (VNI == nullptr)
1545 return;
1546 LI.removeValNo(VNI);
1547
1548 // Also remove the value in subranges.
1549 for (LiveInterval::SubRange &S : LI.subranges()) {
1550 if (VNInfo *SVNI = S.getVNInfoAt(Pos))
1551 S.removeValNo(SVNI);
1552 }
1553 LI.removeEmptySubRanges();
1554}
Matthias Braund3dd1352015-09-22 03:44:41 +00001555
1556void LiveIntervals::splitSeparateComponents(LiveInterval &LI,
1557 SmallVectorImpl<LiveInterval*> &SplitLIs) {
1558 ConnectedVNInfoEqClasses ConEQ(*this);
Matthias Braunbf47f632016-01-08 01:16:35 +00001559 unsigned NumComp = ConEQ.Classify(LI);
Matthias Braund3dd1352015-09-22 03:44:41 +00001560 if (NumComp <= 1)
1561 return;
1562 DEBUG(dbgs() << " Split " << NumComp << " components: " << LI << '\n');
1563 unsigned Reg = LI.reg;
1564 const TargetRegisterClass *RegClass = MRI->getRegClass(Reg);
1565 for (unsigned I = 1; I < NumComp; ++I) {
1566 unsigned NewVReg = MRI->createVirtualRegister(RegClass);
1567 LiveInterval &NewLI = createEmptyInterval(NewVReg);
1568 SplitLIs.push_back(&NewLI);
1569 }
1570 ConEQ.Distribute(LI, SplitLIs.data(), *MRI);
1571}
Matthias Braun3907fde2016-01-20 00:23:21 +00001572
1573void LiveIntervals::renameDisconnectedComponents() {
Matthias Braun858d1df2016-05-20 19:46:13 +00001574 ConnectedSubRegClasses SubRegClasses(*this, *MRI, *TII);
Matthias Braun3907fde2016-01-20 00:23:21 +00001575
1576 // Iterate over all vregs. Note that we query getNumVirtRegs() the newly
1577 // created vregs end up with higher numbers but do not need to be visited as
1578 // there can't be any further splitting.
1579 for (size_t I = 0, E = MRI->getNumVirtRegs(); I < E; ++I) {
1580 unsigned Reg = TargetRegisterInfo::index2VirtReg(I);
1581 LiveInterval *LI = VirtRegIntervals[Reg];
1582 if (LI == nullptr || !LI->hasSubRanges())
1583 continue;
1584
1585 SubRegClasses.renameComponents(*LI);
1586 }
1587}
Matthias Braun71f95642016-05-20 23:14:56 +00001588
1589void LiveIntervals::constructMainRangeFromSubranges(LiveInterval &LI) {
1590 assert(LRCalc && "LRCalc not initialized.");
1591 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
1592 LRCalc->constructMainRangeFromSubranges(LI);
1593}