blob: e4de88f2363323a4409fada4674b10f63ca53047 [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
Nico Weberd08aa5c2016-08-24 16:36:41 +000013// Refer the ELF spec for the single letter variables, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000030#include "OutputSections.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000031#include "Symbols.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000032#include "Thunks.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000033
34#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000035#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000036#include "llvm/Support/Endian.h"
37#include "llvm/Support/ELF.h"
38
39using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000040using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000041using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000042using namespace llvm::ELF;
43
44namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000045namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000046
Rui Ueyamac1c282a2016-02-11 21:18:01 +000047TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000048
Rafael Espindolae7e57b22015-11-09 21:43:00 +000049static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +000050static void or32be(uint8_t *P, int32_t V) { write32be(P, read32be(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000051
George Rimare6389d12016-06-08 12:22:26 +000052StringRef getRelName(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000053 return getELFRelocationTypeName(Config->EMachine, Type);
54}
55
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000056template <unsigned N> static void checkInt(int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000057 if (!isInt<N>(V))
58 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000059}
60
61template <unsigned N> static void checkUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000062 if (!isUInt<N>(V))
63 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000064}
65
Igor Kudrinfea8ed52015-11-26 10:05:24 +000066template <unsigned N> static void checkIntUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000067 if (!isInt<N>(V) && !isUInt<N>(V))
68 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +000069}
70
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000071template <unsigned N> static void checkAlignment(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000072 if ((V & (N - 1)) != 0)
73 error("improper alignment for relocation " + getRelName(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000074}
75
Rafael Espindola24de7672016-06-09 20:39:01 +000076static void errorDynRel(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000077 error("relocation " + getRelName(Type) +
George Rimar2993ad22016-06-11 15:59:09 +000078 " cannot be used against shared object; recompile with -fPIC.");
Rui Ueyama45a873d2016-06-07 18:03:05 +000079}
80
Rui Ueyamaefc23de2015-10-14 21:30:32 +000081namespace {
82class X86TargetInfo final : public TargetInfo {
83public:
84 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +000085 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +000086 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +000087 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +000088 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +000089 bool isTlsLocalDynamicRel(uint32_t Type) const override;
90 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
91 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +000092 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +000093 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +000094 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
95 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +000096 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +000097
Rafael Espindola69f54022016-06-04 23:22:34 +000098 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
99 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000100 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
101 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
102 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
103 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000104};
105
Rui Ueyama46626e12016-07-12 23:28:31 +0000106template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000107public:
108 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000109 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar86971052016-03-29 08:35:42 +0000110 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000111 bool isTlsLocalDynamicRel(uint32_t Type) const override;
112 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
113 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000114 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000115 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000116 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000117 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
118 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000119 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000120
Rafael Espindola5c66b822016-06-04 22:58:54 +0000121 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
122 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000123 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000124 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
125 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
126 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
127 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000128
129private:
130 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
131 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000132};
133
Davide Italiano8c3444362016-01-11 19:45:33 +0000134class PPCTargetInfo final : public TargetInfo {
135public:
136 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000137 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000138 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000139};
140
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000141class PPC64TargetInfo final : public TargetInfo {
142public:
143 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000144 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000145 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
146 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000147 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000148};
149
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000150class AArch64TargetInfo final : public TargetInfo {
151public:
152 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000153 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000154 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000155 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000156 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000157 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000158 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
159 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000160 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000161 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000162 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
163 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000164 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000165 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000166 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000167};
168
Tom Stellard80efb162016-01-07 03:59:08 +0000169class AMDGPUTargetInfo final : public TargetInfo {
170public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000171 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000172 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
173 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000174};
175
Peter Smith8646ced2016-06-07 09:31:52 +0000176class ARMTargetInfo final : public TargetInfo {
177public:
178 ARMTargetInfo();
179 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
180 uint32_t getDynRel(uint32_t Type) const override;
181 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Peter Smith441cf5d2016-07-20 14:56:26 +0000182 bool isTlsLocalDynamicRel(uint32_t Type) const override;
Peter Smith9d450252016-07-20 08:52:27 +0000183 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
184 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000185 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000186 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000187 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
188 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000189 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000190 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000191 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
192};
193
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000194template <class ELFT> class MipsTargetInfo final : public TargetInfo {
195public:
196 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000197 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000198 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000199 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000200 bool isTlsLocalDynamicRel(uint32_t Type) const override;
201 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000202 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000203 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000204 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
205 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000206 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000207 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000208 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000209 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000210};
211} // anonymous namespace
212
Rui Ueyama91004392015-10-13 16:08:15 +0000213TargetInfo *createTarget() {
214 switch (Config->EMachine) {
215 case EM_386:
Rui Ueyama6c509902016-08-03 20:15:56 +0000216 case EM_IAMCU:
Rui Ueyama91004392015-10-13 16:08:15 +0000217 return new X86TargetInfo();
218 case EM_AARCH64:
219 return new AArch64TargetInfo();
Tom Stellard80efb162016-01-07 03:59:08 +0000220 case EM_AMDGPU:
221 return new AMDGPUTargetInfo();
Peter Smith8646ced2016-06-07 09:31:52 +0000222 case EM_ARM:
223 return new ARMTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000224 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000225 switch (Config->EKind) {
226 case ELF32LEKind:
227 return new MipsTargetInfo<ELF32LE>();
228 case ELF32BEKind:
229 return new MipsTargetInfo<ELF32BE>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000230 case ELF64LEKind:
231 return new MipsTargetInfo<ELF64LE>();
232 case ELF64BEKind:
233 return new MipsTargetInfo<ELF64BE>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000234 default:
George Rimar777f9632016-03-12 08:31:34 +0000235 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000236 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000237 case EM_PPC:
238 return new PPCTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000239 case EM_PPC64:
240 return new PPC64TargetInfo();
241 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000242 if (Config->EKind == ELF32LEKind)
243 return new X86_64TargetInfo<ELF32LE>();
244 return new X86_64TargetInfo<ELF64LE>();
Rui Ueyama91004392015-10-13 16:08:15 +0000245 }
George Rimar777f9632016-03-12 08:31:34 +0000246 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000247}
248
Rafael Espindola01205f72015-09-22 18:19:46 +0000249TargetInfo::~TargetInfo() {}
250
Rafael Espindola666625b2016-04-01 14:36:09 +0000251uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
252 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000253 return 0;
254}
255
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000256bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000257
Peter Smithfb05cd92016-07-08 16:10:27 +0000258RelExpr TargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
259 const InputFile &File,
260 const SymbolBody &S) const {
261 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000262}
263
George Rimar98b060d2016-03-06 06:01:07 +0000264bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000265
George Rimar98b060d2016-03-06 06:01:07 +0000266bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000267
George Rimara4c7e742016-10-20 08:36:42 +0000268bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const { return false; }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000269
Rafael Espindola5c66b822016-06-04 22:58:54 +0000270RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
271 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000272 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000273}
274
275void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
276 llvm_unreachable("Should not have claimed to be relaxable");
277}
278
Rafael Espindola22ef9562016-04-13 01:40:19 +0000279void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
280 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000281 llvm_unreachable("Should not have claimed to be relaxable");
282}
283
Rafael Espindola22ef9562016-04-13 01:40:19 +0000284void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
285 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000286 llvm_unreachable("Should not have claimed to be relaxable");
287}
288
Rafael Espindola22ef9562016-04-13 01:40:19 +0000289void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
290 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000291 llvm_unreachable("Should not have claimed to be relaxable");
292}
293
Rafael Espindola22ef9562016-04-13 01:40:19 +0000294void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
295 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000296 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000297}
George Rimar77d1cb12015-11-24 09:00:06 +0000298
Rafael Espindola7f074422015-09-22 21:35:51 +0000299X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000300 CopyRel = R_386_COPY;
301 GotRel = R_386_GLOB_DAT;
302 PltRel = R_386_JUMP_SLOT;
303 IRelativeRel = R_386_IRELATIVE;
304 RelativeRel = R_386_RELATIVE;
305 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000306 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
307 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000308 GotEntrySize = 4;
309 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000310 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000311 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000312 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000313}
314
315RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
316 switch (Type) {
317 default:
318 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000319 case R_386_TLS_GD:
320 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000321 case R_386_TLS_LDM:
322 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000323 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000324 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000325 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000326 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000327 case R_386_GOTPC:
Rafael Espindola79202c32016-08-31 23:24:11 +0000328 return R_GOTONLY_PC_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000329 case R_386_TLS_IE:
330 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000331 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000332 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000333 case R_386_TLS_GOTIE:
334 return R_GOT_FROM_END;
335 case R_386_GOTOFF:
Rafael Espindola79202c32016-08-31 23:24:11 +0000336 return R_GOTREL_FROM_END;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000337 case R_386_TLS_LE:
338 return R_TLS;
339 case R_386_TLS_LE_32:
340 return R_NEG_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000341 }
George Rimar77b77792015-11-25 22:15:01 +0000342}
343
Rafael Espindola69f54022016-06-04 23:22:34 +0000344RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
345 RelExpr Expr) const {
346 switch (Expr) {
347 default:
348 return Expr;
349 case R_RELAX_TLS_GD_TO_IE:
350 return R_RELAX_TLS_GD_TO_IE_END;
351 case R_RELAX_TLS_GD_TO_LE:
352 return R_RELAX_TLS_GD_TO_LE_NEG;
353 }
354}
355
Rui Ueyamac516ae12016-01-29 02:33:45 +0000356void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000357 write32le(Buf, Out<ELF32LE>::Dynamic->getVA());
358}
359
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000360void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000361 // Entries in .got.plt initially points back to the corresponding
362 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000363 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000364}
Rafael Espindola01205f72015-09-22 18:19:46 +0000365
George Rimar98b060d2016-03-06 06:01:07 +0000366uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000367 if (Type == R_386_TLS_LE)
368 return R_386_TLS_TPOFF;
369 if (Type == R_386_TLS_LE_32)
370 return R_386_TLS_TPOFF32;
371 return Type;
372}
373
George Rimar98b060d2016-03-06 06:01:07 +0000374bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000375 return Type == R_386_TLS_GD;
376}
377
George Rimar98b060d2016-03-06 06:01:07 +0000378bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000379 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
380}
381
George Rimar98b060d2016-03-06 06:01:07 +0000382bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000383 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
384}
385
Rui Ueyama4a90f572016-06-16 16:28:50 +0000386void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000387 // Executable files and shared object files have
388 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000389 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000390 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000391 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000392 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
393 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000394 };
395 memcpy(Buf, V, sizeof(V));
396 return;
397 }
George Rimar648a2c32015-10-20 08:54:27 +0000398
George Rimar77b77792015-11-25 22:15:01 +0000399 const uint8_t PltData[] = {
400 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000401 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
402 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000403 };
404 memcpy(Buf, PltData, sizeof(PltData));
Rui Ueyama900e2d22016-01-29 03:51:49 +0000405 uint32_t Got = Out<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000406 write32le(Buf + 2, Got + 4);
407 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000408}
409
Rui Ueyama9398f862016-01-29 04:15:02 +0000410void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
411 uint64_t PltEntryAddr, int32_t Index,
412 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000413 const uint8_t Inst[] = {
414 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
415 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
416 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
417 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000418 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000419
George Rimar77b77792015-11-25 22:15:01 +0000420 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000421 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Rafael Espindolae2f43772016-05-18 20:44:24 +0000422 uint32_t Got = Out<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000423 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000424 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000425 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000426}
427
Rafael Espindola666625b2016-04-01 14:36:09 +0000428uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
429 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000430 switch (Type) {
431 default:
432 return 0;
433 case R_386_32:
434 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000435 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000436 case R_386_GOTOFF:
437 case R_386_GOTPC:
438 case R_386_PC32:
439 case R_386_PLT32:
Ed Schouten21483f52016-08-20 10:54:51 +0000440 case R_386_TLS_LE:
Rafael Espindolada99df32016-03-30 12:40:38 +0000441 return read32le(Buf);
442 }
443}
444
Rafael Espindola22ef9562016-04-13 01:40:19 +0000445void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
446 uint64_t Val) const {
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000447 checkInt<32>(Val, Type);
448 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000449}
450
Rafael Espindola22ef9562016-04-13 01:40:19 +0000451void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
452 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000453 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000454 // leal x@tlsgd(, %ebx, 1),
455 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000456 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000457 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000458 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000459 const uint8_t Inst[] = {
460 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
461 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
462 };
463 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000464 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000465}
466
Rafael Espindola22ef9562016-04-13 01:40:19 +0000467void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
468 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000469 // Convert
470 // leal x@tlsgd(, %ebx, 1),
471 // call __tls_get_addr@plt
472 // to
473 // movl %gs:0, %eax
474 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000475 const uint8_t Inst[] = {
476 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
477 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
478 };
479 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000480 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000481}
482
George Rimar6f17e092015-12-17 09:32:21 +0000483// In some conditions, relocations can be optimized to avoid using GOT.
484// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000485void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
486 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000487 // Ulrich's document section 6.2 says that @gotntpoff can
488 // be used with MOVL or ADDL instructions.
489 // @indntpoff is similar to @gotntpoff, but for use in
490 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000491 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000492
George Rimar6f17e092015-12-17 09:32:21 +0000493 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000494 if (Loc[-1] == 0xa1) {
495 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
496 // This case is different from the generic case below because
497 // this is a 5 byte instruction while below is 6 bytes.
498 Loc[-1] = 0xb8;
499 } else if (Loc[-2] == 0x8b) {
500 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
501 Loc[-2] = 0xc7;
502 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000503 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000504 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
505 Loc[-2] = 0x81;
506 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000507 }
508 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000509 assert(Type == R_386_TLS_GOTIE);
510 if (Loc[-2] == 0x8b) {
511 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
512 Loc[-2] = 0xc7;
513 Loc[-1] = 0xc0 | Reg;
514 } else {
515 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
516 Loc[-2] = 0x8d;
517 Loc[-1] = 0x80 | (Reg << 3) | Reg;
518 }
George Rimar6f17e092015-12-17 09:32:21 +0000519 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000520 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000521}
522
Rafael Espindola22ef9562016-04-13 01:40:19 +0000523void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
524 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000525 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000526 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000527 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000528 }
529
Rui Ueyama55274e32016-04-23 01:10:15 +0000530 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000531 // leal foo(%reg),%eax
532 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000533 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000534 // movl %gs:0,%eax
535 // nop
536 // leal 0(%esi,1),%esi
537 const uint8_t Inst[] = {
538 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
539 0x90, // nop
540 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
541 };
542 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000543}
544
Rui Ueyama46626e12016-07-12 23:28:31 +0000545template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000546 CopyRel = R_X86_64_COPY;
547 GotRel = R_X86_64_GLOB_DAT;
548 PltRel = R_X86_64_JUMP_SLOT;
549 RelativeRel = R_X86_64_RELATIVE;
550 IRelativeRel = R_X86_64_IRELATIVE;
551 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000552 TlsModuleIndexRel = R_X86_64_DTPMOD64;
553 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000554 GotEntrySize = 8;
555 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000556 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000557 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000558 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000559}
560
Rui Ueyama46626e12016-07-12 23:28:31 +0000561template <class ELFT>
562RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
563 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000564 switch (Type) {
565 default:
566 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000567 case R_X86_64_TPOFF32:
568 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000569 case R_X86_64_TLSLD:
570 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000571 case R_X86_64_TLSGD:
572 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000573 case R_X86_64_SIZE32:
574 case R_X86_64_SIZE64:
575 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000576 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000577 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000578 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000579 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000580 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000581 case R_X86_64_GOT32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000582 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000583 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000584 case R_X86_64_GOTPCRELX:
585 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000586 case R_X86_64_GOTTPOFF:
587 return R_GOT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000588 }
George Rimar648a2c32015-10-20 08:54:27 +0000589}
590
Rui Ueyama46626e12016-07-12 23:28:31 +0000591template <class ELFT>
592void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000593 // The first entry holds the value of _DYNAMIC. It is not clear why that is
594 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000595 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000596 // other program).
Rui Ueyama46626e12016-07-12 23:28:31 +0000597 write64le(Buf, Out<ELFT>::Dynamic->getVA());
Igor Kudrin351b41d2015-11-16 17:44:08 +0000598}
599
Rui Ueyama46626e12016-07-12 23:28:31 +0000600template <class ELFT>
601void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
602 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000603 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000604 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000605}
606
Rui Ueyama46626e12016-07-12 23:28:31 +0000607template <class ELFT>
608void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000609 const uint8_t PltData[] = {
610 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
611 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
612 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
613 };
614 memcpy(Buf, PltData, sizeof(PltData));
Rui Ueyama46626e12016-07-12 23:28:31 +0000615 uint64_t Got = Out<ELFT>::GotPlt->getVA();
616 uint64_t Plt = Out<ELFT>::Plt->getVA();
Rui Ueyama900e2d22016-01-29 03:51:49 +0000617 write32le(Buf + 2, Got - Plt + 2); // GOT+8
618 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000619}
Rafael Espindola01205f72015-09-22 18:19:46 +0000620
Rui Ueyama46626e12016-07-12 23:28:31 +0000621template <class ELFT>
622void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
623 uint64_t PltEntryAddr, int32_t Index,
624 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000625 const uint8_t Inst[] = {
626 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
627 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
628 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
629 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000630 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000631
George Rimar648a2c32015-10-20 08:54:27 +0000632 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
633 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000634 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000635}
636
Rui Ueyama46626e12016-07-12 23:28:31 +0000637template <class ELFT>
638uint32_t X86_64TargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Rafael Espindola8dbb7e12016-06-09 20:35:27 +0000639 if (Type == R_X86_64_PC32 || Type == R_X86_64_32)
Rafael Espindolae8b8a342016-06-09 20:42:04 +0000640 errorDynRel(Type);
George Rimar86971052016-03-29 08:35:42 +0000641 return Type;
642}
643
Rui Ueyama46626e12016-07-12 23:28:31 +0000644template <class ELFT>
645bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000646 return Type == R_X86_64_GOTTPOFF;
647}
648
Rui Ueyama46626e12016-07-12 23:28:31 +0000649template <class ELFT>
650bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000651 return Type == R_X86_64_TLSGD;
652}
653
Rui Ueyama46626e12016-07-12 23:28:31 +0000654template <class ELFT>
655bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000656 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
657 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000658}
659
Rui Ueyama46626e12016-07-12 23:28:31 +0000660template <class ELFT>
661void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
662 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000663 // Convert
664 // .byte 0x66
665 // leaq x@tlsgd(%rip), %rdi
666 // .word 0x6666
667 // rex64
668 // call __tls_get_addr@plt
669 // to
670 // mov %fs:0x0,%rax
671 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000672 const uint8_t Inst[] = {
673 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
674 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
675 };
676 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000677 // The original code used a pc relative relocation and so we have to
678 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000679 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000680}
681
Rui Ueyama46626e12016-07-12 23:28:31 +0000682template <class ELFT>
683void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
684 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000685 // Convert
686 // .byte 0x66
687 // leaq x@tlsgd(%rip), %rdi
688 // .word 0x6666
689 // rex64
690 // call __tls_get_addr@plt
691 // to
692 // mov %fs:0x0,%rax
693 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000694 const uint8_t Inst[] = {
695 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
696 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
697 };
698 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000699 // Both code sequences are PC relatives, but since we are moving the constant
700 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000701 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000702}
703
George Rimar77d1cb12015-11-24 09:00:06 +0000704// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000705// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000706template <class ELFT>
707void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
708 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000709 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000710 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000711 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000712
Rui Ueyama73575c42016-06-21 05:09:39 +0000713 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000714 // because LEA with these registers needs 4 bytes to encode and thus
715 // wouldn't fit the space.
716
717 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
718 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
719 memcpy(Inst, "\x48\x81\xc4", 3);
720 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
721 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
722 memcpy(Inst, "\x49\x81\xc4", 3);
723 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
724 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
725 memcpy(Inst, "\x4d\x8d", 2);
726 *RegSlot = 0x80 | (Reg << 3) | Reg;
727 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
728 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
729 memcpy(Inst, "\x48\x8d", 2);
730 *RegSlot = 0x80 | (Reg << 3) | Reg;
731 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
732 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
733 memcpy(Inst, "\x49\xc7", 2);
734 *RegSlot = 0xc0 | Reg;
735 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
736 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
737 memcpy(Inst, "\x48\xc7", 2);
738 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000739 } else {
740 fatal("R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000741 }
742
743 // The original code used a PC relative relocation.
744 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000745 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000746}
747
Rui Ueyama46626e12016-07-12 23:28:31 +0000748template <class ELFT>
749void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
750 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000751 // Convert
752 // leaq bar@tlsld(%rip), %rdi
753 // callq __tls_get_addr@PLT
754 // leaq bar@dtpoff(%rax), %rcx
755 // to
756 // .word 0x6666
757 // .byte 0x66
758 // mov %fs:0,%rax
759 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000760 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000761 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000762 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000763 }
764 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000765 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000766 return;
George Rimar25411f252015-12-04 11:20:13 +0000767 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000768
769 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000770 0x66, 0x66, // .word 0x6666
771 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000772 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
773 };
774 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000775}
776
Rui Ueyama46626e12016-07-12 23:28:31 +0000777template <class ELFT>
778void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
779 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000780 switch (Type) {
Rui Ueyama3835b492015-10-23 16:13:27 +0000781 case R_X86_64_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000782 checkUInt<32>(Val, Type);
783 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000784 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000785 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000786 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000787 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000788 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000789 case R_X86_64_GOTPCRELX:
790 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000791 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000792 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000793 case R_X86_64_PLT32:
794 case R_X86_64_TLSGD:
795 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000796 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000797 case R_X86_64_SIZE32:
Rafael Espindolafb0ceb52016-05-20 20:02:27 +0000798 checkInt<32>(Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000799 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000800 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000801 case R_X86_64_64:
802 case R_X86_64_DTPOFF64:
803 case R_X86_64_SIZE64:
804 case R_X86_64_PC64:
805 write64le(Loc, Val);
806 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000807 default:
George Rimar57610422016-03-11 14:43:02 +0000808 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindolac4010882015-09-22 20:54:08 +0000809 }
810}
811
Rui Ueyama46626e12016-07-12 23:28:31 +0000812template <class ELFT>
813RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
814 const uint8_t *Data,
815 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000816 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000817 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000818 const uint8_t Op = Data[-2];
819 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000820 // FIXME: When PIC is disabled and foo is defined locally in the
821 // lower 32 bit address space, memory operand in mov can be converted into
822 // immediate operand. Otherwise, mov must be changed to lea. We support only
823 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000824 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000825 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000826 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000827 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
828 return R_RELAX_GOT_PC;
829
830 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
831 // If PIC then no relaxation is available.
832 // We also don't relax test/binop instructions without REX byte,
833 // they are 32bit operations and not common to have.
834 assert(Type == R_X86_64_REX_GOTPCRELX);
835 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000836}
837
George Rimarb7204302016-06-02 09:22:00 +0000838// A subset of relaxations can only be applied for no-PIC. This method
839// handles such relaxations. Instructions encoding information was taken from:
840// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
841// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
842// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000843template <class ELFT>
844void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
845 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000846 const uint8_t Rex = Loc[-3];
847 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
848 if (Op == 0x85) {
849 // See "TEST-Logical Compare" (4-428 Vol. 2B),
850 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
851
852 // ModR/M byte has form XX YYY ZZZ, where
853 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
854 // XX has different meanings:
855 // 00: The operand's memory address is in reg1.
856 // 01: The operand's memory address is reg1 + a byte-sized displacement.
857 // 10: The operand's memory address is reg1 + a word-sized displacement.
858 // 11: The operand is reg1 itself.
859 // If an instruction requires only one operand, the unused reg2 field
860 // holds extra opcode bits rather than a register code
861 // 0xC0 == 11 000 000 binary.
862 // 0x38 == 00 111 000 binary.
863 // We transfer reg2 to reg1 here as operand.
864 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000865 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000866
867 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
868 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000869 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000870
871 // Move R bit to the B bit in REX byte.
872 // REX byte is encoded as 0100WRXB, where
873 // 0100 is 4bit fixed pattern.
874 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
875 // default operand size is used (which is 32-bit for most but not all
876 // instructions).
877 // REX.R This 1-bit value is an extension to the MODRM.reg field.
878 // REX.X This 1-bit value is an extension to the SIB.index field.
879 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
880 // SIB.base field.
881 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000882 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000883 relocateOne(Loc, R_X86_64_PC32, Val);
884 return;
885 }
886
887 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
888 // or xor operations.
889
890 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
891 // Logic is close to one for test instruction above, but we also
892 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000893 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000894
895 // Primary opcode is 0x81, opcode extension is one of:
896 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
897 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
898 // This value was wrote to MODRM.reg in a line above.
899 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
900 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
901 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000902 Loc[-2] = 0x81;
903 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +0000904 relocateOne(Loc, R_X86_64_PC32, Val);
905}
906
Rui Ueyama46626e12016-07-12 23:28:31 +0000907template <class ELFT>
908void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +0000909 const uint8_t Op = Loc[-2];
910 const uint8_t ModRm = Loc[-1];
911
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000912 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +0000913 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000914 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +0000915 relocateOne(Loc, R_X86_64_PC32, Val);
916 return;
917 }
918
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000919 if (Op != 0xff) {
920 // We are relaxing a rip relative to an absolute, so compensate
921 // for the old -4 addend.
922 assert(!Config->Pic);
923 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
924 return;
925 }
926
George Rimarb7204302016-06-02 09:22:00 +0000927 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000928 if (ModRm == 0x15) {
929 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
930 // Instead we convert to "addr32 call foo" where addr32 is an instruction
931 // prefix. That makes result expression to be a single instruction.
932 Loc[-2] = 0x67; // addr32 prefix
933 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +0000934 relocateOne(Loc, R_X86_64_PC32, Val);
935 return;
936 }
937
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000938 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
939 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
940 assert(ModRm == 0x25);
941 Loc[-2] = 0xe9; // jmp
942 Loc[3] = 0x90; // nop
943 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +0000944}
945
Hal Finkel3c8cc672015-10-12 20:56:18 +0000946// Relocation masks following the #lo(value), #hi(value), #ha(value),
947// #higher(value), #highera(value), #highest(value), and #highesta(value)
948// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
949// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +0000950static uint16_t applyPPCLo(uint64_t V) { return V; }
951static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
952static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
953static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
954static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000955static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000956static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
957
Davide Italiano8c3444362016-01-11 19:45:33 +0000958PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +0000959
Rafael Espindola22ef9562016-04-13 01:40:19 +0000960void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
961 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +0000962 switch (Type) {
963 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000964 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000965 break;
966 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000967 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000968 break;
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +0000969 case R_PPC_REL24:
970 or32be(Loc, Val & 0x3FFFFFC);
971 break;
972 case R_PPC_REL32:
973 write32be(Loc, Val);
974 break;
Davide Italiano8c3444362016-01-11 19:45:33 +0000975 default:
George Rimar57610422016-03-11 14:43:02 +0000976 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +0000977 }
978}
979
Rafael Espindola22ef9562016-04-13 01:40:19 +0000980RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +0000981 switch (Type) {
982 case R_PPC_REL24:
983 case R_PPC_REL32:
984 return R_PC;
985 default:
986 return R_ABS;
987 }
Rafael Espindola22ef9562016-04-13 01:40:19 +0000988}
989
Rafael Espindolac4010882015-09-22 20:54:08 +0000990PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +0000991 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +0000992 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +0000993 GotEntrySize = 8;
994 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +0000995 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +0000996 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +0000997
998 // We need 64K pages (at least under glibc/Linux, the loader won't
999 // set different permissions on a finer granularity than that).
Petr Hosek5d98fef72016-09-28 00:09:20 +00001000 MaxPageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +00001001
1002 // The PPC64 ELF ABI v1 spec, says:
1003 //
1004 // It is normally desirable to put segments with different characteristics
1005 // in separate 256 Mbyte portions of the address space, to give the
1006 // operating system full paging flexibility in the 64-bit address space.
1007 //
1008 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
1009 // use 0x10000000 as the starting address.
Rui Ueyama941faa72016-07-14 17:43:28 +00001010 DefaultImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001011}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001012
Rafael Espindola15cec292016-04-27 12:25:22 +00001013static uint64_t PPC64TocOffset = 0x8000;
1014
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001015uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001016 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1017 // TOC starts where the first of these sections starts. We always create a
1018 // .got when we see a relocation that uses it, so for us the start is always
1019 // the .got.
Hal Finkel3c8cc672015-10-12 20:56:18 +00001020 uint64_t TocVA = Out<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001021
1022 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1023 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1024 // code (crt1.o) assumes that you can get from the TOC base to the
1025 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001026 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001027}
1028
Rafael Espindola22ef9562016-04-13 01:40:19 +00001029RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1030 switch (Type) {
1031 default:
1032 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001033 case R_PPC64_TOC16:
1034 case R_PPC64_TOC16_DS:
1035 case R_PPC64_TOC16_HA:
1036 case R_PPC64_TOC16_HI:
1037 case R_PPC64_TOC16_LO:
1038 case R_PPC64_TOC16_LO_DS:
1039 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001040 case R_PPC64_TOC:
1041 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001042 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001043 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001044 }
1045}
1046
Rui Ueyama9398f862016-01-29 04:15:02 +00001047void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1048 uint64_t PltEntryAddr, int32_t Index,
1049 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001050 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1051
1052 // FIXME: What we should do, in theory, is get the offset of the function
1053 // descriptor in the .opd section, and use that as the offset from %r2 (the
1054 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1055 // be a pointer to the function descriptor in the .opd section. Using
1056 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1057
George Rimara4c7e742016-10-20 08:36:42 +00001058 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
1059 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1060 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1061 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1062 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1063 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1064 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1065 write32be(Buf + 28, 0x4e800420); // bctr
Hal Finkel3c8cc672015-10-12 20:56:18 +00001066}
1067
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001068static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1069 uint64_t V = Val - PPC64TocOffset;
1070 switch (Type) {
George Rimara4c7e742016-10-20 08:36:42 +00001071 case R_PPC64_TOC16:
1072 return {R_PPC64_ADDR16, V};
1073 case R_PPC64_TOC16_DS:
1074 return {R_PPC64_ADDR16_DS, V};
1075 case R_PPC64_TOC16_HA:
1076 return {R_PPC64_ADDR16_HA, V};
1077 case R_PPC64_TOC16_HI:
1078 return {R_PPC64_ADDR16_HI, V};
1079 case R_PPC64_TOC16_LO:
1080 return {R_PPC64_ADDR16_LO, V};
1081 case R_PPC64_TOC16_LO_DS:
1082 return {R_PPC64_ADDR16_LO_DS, V};
1083 default:
1084 return {Type, Val};
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001085 }
1086}
1087
Rafael Espindola22ef9562016-04-13 01:40:19 +00001088void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1089 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001090 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001091 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001092 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001093
Hal Finkel3c8cc672015-10-12 20:56:18 +00001094 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001095 case R_PPC64_ADDR14: {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001096 checkAlignment<4>(Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001097 // Preserve the AA/LK bits in the branch instruction
1098 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001099 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001100 break;
1101 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001102 case R_PPC64_ADDR16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001103 checkInt<16>(Val, Type);
1104 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001105 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001106 case R_PPC64_ADDR16_DS:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001107 checkInt<16>(Val, Type);
1108 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001109 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001110 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001111 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001112 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001113 break;
1114 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001115 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001116 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001117 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001118 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001119 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001120 break;
1121 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001122 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001123 break;
1124 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001125 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001126 break;
1127 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001128 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001129 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001130 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001131 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001132 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001133 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001134 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001135 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001136 break;
1137 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001138 case R_PPC64_REL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001139 checkInt<32>(Val, Type);
1140 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001141 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001142 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001143 case R_PPC64_REL64:
1144 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001145 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001146 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001147 case R_PPC64_REL24: {
1148 uint32_t Mask = 0x03FFFFFC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001149 checkInt<24>(Val, Type);
1150 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001151 break;
1152 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001153 default:
George Rimar57610422016-03-11 14:43:02 +00001154 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001155 }
1156}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001157
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001158AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001159 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001160 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001161 IRelativeRel = R_AARCH64_IRELATIVE;
1162 GotRel = R_AARCH64_GLOB_DAT;
1163 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001164 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001165 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001166 GotEntrySize = 8;
1167 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001168 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001169 PltHeaderSize = 32;
Eugene Leviantee8dcfb2016-10-04 08:58:55 +00001170 MaxPageSize = 65536;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001171
1172 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1173 // 1 of the tls structures and the tcb size is 16.
1174 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001175}
George Rimar648a2c32015-10-20 08:54:27 +00001176
Rafael Espindola22ef9562016-04-13 01:40:19 +00001177RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1178 const SymbolBody &S) const {
1179 switch (Type) {
1180 default:
1181 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001182 case R_AARCH64_TLSDESC_ADR_PAGE21:
1183 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001184 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1185 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1186 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001187 case R_AARCH64_TLSDESC_CALL:
Peter Smithd6486032016-10-20 09:59:26 +00001188 return R_TLSDESC_CALL;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001189 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1190 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1191 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001192 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001193 case R_AARCH64_CONDBR19:
1194 case R_AARCH64_JUMP26:
1195 case R_AARCH64_TSTBR14:
1196 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001197 case R_AARCH64_PREL16:
1198 case R_AARCH64_PREL32:
1199 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001200 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001201 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001202 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001203 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001204 case R_AARCH64_LD64_GOT_LO12_NC:
1205 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1206 return R_GOT;
1207 case R_AARCH64_ADR_GOT_PAGE:
1208 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1209 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001210 }
1211}
1212
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001213RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1214 RelExpr Expr) const {
1215 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1216 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1217 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1218 return R_RELAX_TLS_GD_TO_IE_ABS;
1219 }
1220 return Expr;
1221}
1222
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001223bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001224 switch (Type) {
1225 default:
1226 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001227 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001228 case R_AARCH64_LD64_GOT_LO12_NC:
1229 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001230 case R_AARCH64_LDST16_ABS_LO12_NC:
1231 case R_AARCH64_LDST32_ABS_LO12_NC:
1232 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001233 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001234 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1235 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001236 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001237 return true;
1238 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001239}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001240
George Rimar98b060d2016-03-06 06:01:07 +00001241bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001242 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1243 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1244}
1245
George Rimar98b060d2016-03-06 06:01:07 +00001246uint32_t AArch64TargetInfo::getDynRel(uint32_t Type) const {
Igor Kudrincfe47f52015-12-05 06:20:24 +00001247 if (Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64)
1248 return Type;
Rui Ueyama21923992016-02-01 23:28:21 +00001249 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001250 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001251 return R_AARCH64_ABS32;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001252}
1253
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001254void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001255 write64le(Buf, Out<ELF64LE>::Plt->getVA());
1256}
1257
Rafael Espindola22ef9562016-04-13 01:40:19 +00001258static uint64_t getAArch64Page(uint64_t Expr) {
1259 return Expr & (~static_cast<uint64_t>(0xFFF));
1260}
1261
Rui Ueyama4a90f572016-06-16 16:28:50 +00001262void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001263 const uint8_t PltData[] = {
1264 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1265 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1266 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1267 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1268 0x20, 0x02, 0x1f, 0xd6, // br x17
1269 0x1f, 0x20, 0x03, 0xd5, // nop
1270 0x1f, 0x20, 0x03, 0xd5, // nop
1271 0x1f, 0x20, 0x03, 0xd5 // nop
1272 };
1273 memcpy(Buf, PltData, sizeof(PltData));
1274
Rui Ueyama900e2d22016-01-29 03:51:49 +00001275 uint64_t Got = Out<ELF64LE>::GotPlt->getVA();
1276 uint64_t Plt = Out<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001277 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1278 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1279 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1280 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001281}
1282
Rui Ueyama9398f862016-01-29 04:15:02 +00001283void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1284 uint64_t PltEntryAddr, int32_t Index,
1285 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001286 const uint8_t Inst[] = {
1287 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1288 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1289 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1290 0x20, 0x02, 0x1f, 0xd6 // br x17
1291 };
1292 memcpy(Buf, Inst, sizeof(Inst));
1293
Rafael Espindola22ef9562016-04-13 01:40:19 +00001294 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1295 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1296 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1297 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001298}
1299
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001300static void updateAArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001301 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001302 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1303 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001304 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001305}
1306
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001307static inline void updateAArch64Add(uint8_t *L, uint64_t Imm) {
1308 or32le(L, (Imm & 0xFFF) << 10);
1309}
1310
Rafael Espindola22ef9562016-04-13 01:40:19 +00001311void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1312 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001313 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001314 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001315 case R_AARCH64_PREL16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001316 checkIntUInt<16>(Val, Type);
1317 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001318 break;
1319 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001320 case R_AARCH64_PREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001321 checkIntUInt<32>(Val, Type);
1322 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001323 break;
1324 case R_AARCH64_ABS64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001325 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001326 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001327 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001328 case R_AARCH64_ADD_ABS_LO12_NC:
Davide Italianoa7165742015-10-16 21:06:55 +00001329 // This relocation stores 12 bits and there's no instruction
1330 // to do it. Instead, we do a 32 bits store of the value
Rui Ueyama96f0e0b2015-10-23 02:40:46 +00001331 // of r_addend bitwise-or'ed Loc. This assumes that the addend
1332 // bits in Loc are zero.
Rafael Espindola22ef9562016-04-13 01:40:19 +00001333 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001334 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001335 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001336 case R_AARCH64_ADR_PREL_PG_HI21:
1337 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001338 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001339 checkInt<33>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001340 updateAArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001341 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001342 case R_AARCH64_ADR_PREL_LO21:
1343 checkInt<21>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001344 updateAArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001345 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001346 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001347 case R_AARCH64_JUMP26:
1348 checkInt<28>(Val, Type);
1349 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001350 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001351 case R_AARCH64_CONDBR19:
1352 checkInt<21>(Val, Type);
1353 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001354 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001355 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001356 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001357 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001358 checkAlignment<8>(Val, Type);
1359 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001360 break;
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001361 case R_AARCH64_LDST128_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001362 or32le(Loc, (Val & 0x0FF8) << 6);
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001363 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001364 case R_AARCH64_LDST16_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001365 or32le(Loc, (Val & 0x0FFC) << 9);
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001366 break;
Davide Italianodc67f9b2015-11-20 21:35:38 +00001367 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001368 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italianodc67f9b2015-11-20 21:35:38 +00001369 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001370 case R_AARCH64_LDST32_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001371 or32le(Loc, (Val & 0xFFC) << 8);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001372 break;
1373 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001374 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001375 break;
Eugene Leviant99da7522016-09-12 10:02:41 +00001376 case R_AARCH64_MOVW_UABS_G0_NC:
1377 or32le(Loc, (Val & 0xFFFF) << 5);
1378 break;
1379 case R_AARCH64_MOVW_UABS_G1_NC:
1380 or32le(Loc, (Val & 0xFFFF0000) >> 11);
1381 break;
1382 case R_AARCH64_MOVW_UABS_G2_NC:
1383 or32le(Loc, (Val & 0xFFFF00000000) >> 27);
1384 break;
1385 case R_AARCH64_MOVW_UABS_G3:
1386 or32le(Loc, (Val & 0xFFFF000000000000) >> 43);
1387 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001388 case R_AARCH64_TSTBR14:
1389 checkInt<16>(Val, Type);
1390 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001391 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001392 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1393 checkInt<24>(Val, Type);
Rafael Espindola1016f192016-06-02 15:51:40 +00001394 updateAArch64Add(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001395 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001396 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001397 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rafael Espindola1016f192016-06-02 15:51:40 +00001398 updateAArch64Add(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001399 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001400 default:
George Rimar57610422016-03-11 14:43:02 +00001401 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001402 }
1403}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001404
Rafael Espindola22ef9562016-04-13 01:40:19 +00001405void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1406 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001407 // TLSDESC Global-Dynamic relocation are in the form:
1408 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1409 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1410 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1411 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001412 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001413 // And it can optimized to:
1414 // movz x0, #0x0, lsl #16
1415 // movk x0, #0x10
1416 // nop
1417 // nop
Rafael Espindola8818ca62016-05-20 17:41:09 +00001418 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001419
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001420 switch (Type) {
1421 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1422 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001423 write32le(Loc, 0xd503201f); // nop
1424 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001425 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001426 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1427 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001428 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001429 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1430 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001431 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001432 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001433 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001434}
1435
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001436void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1437 uint64_t Val) const {
1438 // TLSDESC Global-Dynamic relocation are in the form:
1439 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1440 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1441 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1442 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1443 // blr x1
1444 // And it can optimized to:
1445 // adrp x0, :gottprel:v
1446 // ldr x0, [x0, :gottprel_lo12:v]
1447 // nop
1448 // nop
1449
1450 switch (Type) {
1451 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1452 case R_AARCH64_TLSDESC_CALL:
1453 write32le(Loc, 0xd503201f); // nop
1454 break;
1455 case R_AARCH64_TLSDESC_ADR_PAGE21:
1456 write32le(Loc, 0x90000000); // adrp
1457 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1458 break;
1459 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1460 write32le(Loc, 0xf9400000); // ldr
1461 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1462 break;
1463 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001464 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001465 }
1466}
1467
Rafael Espindola22ef9562016-04-13 01:40:19 +00001468void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1469 uint64_t Val) const {
Rafael Espindola8818ca62016-05-20 17:41:09 +00001470 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001471
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001472 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001473 // Generate MOVZ.
1474 uint32_t RegNo = read32le(Loc) & 0x1f;
1475 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1476 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001477 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001478 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1479 // Generate MOVK.
1480 uint32_t RegNo = read32le(Loc) & 0x1f;
1481 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1482 return;
1483 }
1484 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001485}
1486
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001487AMDGPUTargetInfo::AMDGPUTargetInfo() {
Rui Ueyama7caf48c2016-08-31 21:04:25 +00001488 RelativeRel = R_AMDGPU_REL64;
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001489 GotRel = R_AMDGPU_ABS64;
1490 GotEntrySize = 8;
1491}
Tom Stellard391e3a82016-07-04 19:19:07 +00001492
Rafael Espindola22ef9562016-04-13 01:40:19 +00001493void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1494 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001495 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001496 case R_AMDGPU_ABS32:
Tom Stellard391e3a82016-07-04 19:19:07 +00001497 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001498 case R_AMDGPU_GOTPCREL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001499 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001500 case R_AMDGPU_REL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001501 write32le(Loc, Val);
1502 break;
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001503 case R_AMDGPU_ABS64:
1504 write64le(Loc, Val);
1505 break;
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001506 case R_AMDGPU_GOTPCREL32_HI:
1507 case R_AMDGPU_REL32_HI:
1508 write32le(Loc, Val >> 32);
1509 break;
Tom Stellard391e3a82016-07-04 19:19:07 +00001510 default:
1511 fatal("unrecognized reloc " + Twine(Type));
1512 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001513}
1514
1515RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001516 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001517 case R_AMDGPU_ABS32:
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001518 case R_AMDGPU_ABS64:
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001519 return R_ABS;
Tom Stellard391e3a82016-07-04 19:19:07 +00001520 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001521 case R_AMDGPU_REL32_LO:
1522 case R_AMDGPU_REL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001523 return R_PC;
1524 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001525 case R_AMDGPU_GOTPCREL32_LO:
1526 case R_AMDGPU_GOTPCREL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001527 return R_GOT_PC;
1528 default:
1529 fatal("do not know how to handle relocation " + Twine(Type));
1530 }
Tom Stellard80efb162016-01-07 03:59:08 +00001531}
1532
Peter Smith8646ced2016-06-07 09:31:52 +00001533ARMTargetInfo::ARMTargetInfo() {
1534 CopyRel = R_ARM_COPY;
1535 RelativeRel = R_ARM_RELATIVE;
1536 IRelativeRel = R_ARM_IRELATIVE;
1537 GotRel = R_ARM_GLOB_DAT;
1538 PltRel = R_ARM_JUMP_SLOT;
1539 TlsGotRel = R_ARM_TLS_TPOFF32;
1540 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1541 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001542 GotEntrySize = 4;
1543 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001544 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001545 PltHeaderSize = 20;
Peter Smith9d450252016-07-20 08:52:27 +00001546 // ARM uses Variant 1 TLS
1547 TcbSize = 8;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001548 NeedsThunks = true;
Peter Smith8646ced2016-06-07 09:31:52 +00001549}
1550
1551RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1552 switch (Type) {
1553 default:
1554 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001555 case R_ARM_THM_JUMP11:
1556 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001557 case R_ARM_CALL:
1558 case R_ARM_JUMP24:
1559 case R_ARM_PC24:
1560 case R_ARM_PLT32:
Peter Smithd6486032016-10-20 09:59:26 +00001561 case R_ARM_PREL31:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001562 case R_ARM_THM_JUMP19:
1563 case R_ARM_THM_JUMP24:
1564 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001565 return R_PLT_PC;
1566 case R_ARM_GOTOFF32:
1567 // (S + A) - GOT_ORG
1568 return R_GOTREL;
1569 case R_ARM_GOT_BREL:
1570 // GOT(S) + A - GOT_ORG
1571 return R_GOT_OFF;
1572 case R_ARM_GOT_PREL:
Peter Smith9d450252016-07-20 08:52:27 +00001573 case R_ARM_TLS_IE32:
1574 // GOT(S) + A - P
Peter Smith8646ced2016-06-07 09:31:52 +00001575 return R_GOT_PC;
Davide Italiano38115ff2016-08-01 19:28:13 +00001576 case R_ARM_TARGET1:
1577 return Config->Target1Rel ? R_PC : R_ABS;
Peter Smith9bbd4e22016-10-17 18:12:24 +00001578 case R_ARM_TARGET2:
1579 if (Config->Target2 == Target2Policy::Rel)
1580 return R_PC;
1581 if (Config->Target2 == Target2Policy::Abs)
1582 return R_ABS;
1583 return R_GOT_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001584 case R_ARM_TLS_GD32:
1585 return R_TLSGD_PC;
Peter Smith441cf5d2016-07-20 14:56:26 +00001586 case R_ARM_TLS_LDM32:
1587 return R_TLSLD_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001588 case R_ARM_BASE_PREL:
1589 // B(S) + A - P
1590 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1591 // platforms.
1592 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001593 case R_ARM_MOVW_PREL_NC:
1594 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001595 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001596 case R_ARM_THM_MOVW_PREL_NC:
1597 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001598 return R_PC;
Peter Smithd6486032016-10-20 09:59:26 +00001599 case R_ARM_NONE:
1600 return R_HINT;
Peter Smith9d450252016-07-20 08:52:27 +00001601 case R_ARM_TLS_LE32:
1602 return R_TLS;
Peter Smith8646ced2016-06-07 09:31:52 +00001603 }
1604}
1605
1606uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
Davide Italiano38115ff2016-08-01 19:28:13 +00001607 if (Type == R_ARM_TARGET1 && !Config->Target1Rel)
1608 return R_ARM_ABS32;
Peter Smith8646ced2016-06-07 09:31:52 +00001609 if (Type == R_ARM_ABS32)
1610 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001611 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001612 errorDynRel(Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001613 return R_ARM_ABS32;
1614}
1615
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001616void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001617 write32le(Buf, Out<ELF32LE>::Plt->getVA());
1618}
1619
Rui Ueyama4a90f572016-06-16 16:28:50 +00001620void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001621 const uint8_t PltData[] = {
1622 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1623 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1624 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1625 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1626 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1627 };
1628 memcpy(Buf, PltData, sizeof(PltData));
1629 uint64_t GotPlt = Out<ELF32LE>::GotPlt->getVA();
1630 uint64_t L1 = Out<ELF32LE>::Plt->getVA() + 8;
1631 write32le(Buf + 16, GotPlt - L1 - 8);
1632}
1633
1634void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1635 uint64_t PltEntryAddr, int32_t Index,
1636 unsigned RelOff) const {
1637 // FIXME: Using simple code sequence with simple relocations.
1638 // There is a more optimal sequence but it requires support for the group
1639 // relocations. See ELF for the ARM Architecture Appendix A.3
1640 const uint8_t PltData[] = {
1641 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1642 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1643 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1644 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1645 };
1646 memcpy(Buf, PltData, sizeof(PltData));
1647 uint64_t L1 = PltEntryAddr + 4;
1648 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1649}
1650
Peter Smithfb05cd92016-07-08 16:10:27 +00001651RelExpr ARMTargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
1652 const InputFile &File,
1653 const SymbolBody &S) const {
1654 // A state change from ARM to Thumb and vice versa must go through an
1655 // interworking thunk if the relocation type is not R_ARM_CALL or
1656 // R_ARM_THM_CALL.
1657 switch (RelocType) {
1658 case R_ARM_PC24:
1659 case R_ARM_PLT32:
1660 case R_ARM_JUMP24:
1661 // Source is ARM, all PLT entries are ARM so no interworking required.
1662 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1663 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
1664 return R_THUNK_PC;
1665 break;
1666 case R_ARM_THM_JUMP19:
1667 case R_ARM_THM_JUMP24:
1668 // Source is Thumb, all PLT entries are ARM so interworking is required.
1669 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
1670 if (Expr == R_PLT_PC)
1671 return R_THUNK_PLT_PC;
1672 if ((S.getVA<ELF32LE>() & 1) == 0)
1673 return R_THUNK_PC;
1674 break;
1675 }
1676 return Expr;
1677}
1678
Peter Smith8646ced2016-06-07 09:31:52 +00001679void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1680 uint64_t Val) const {
1681 switch (Type) {
Peter Smith8646ced2016-06-07 09:31:52 +00001682 case R_ARM_ABS32:
1683 case R_ARM_BASE_PREL:
1684 case R_ARM_GOTOFF32:
1685 case R_ARM_GOT_BREL:
1686 case R_ARM_GOT_PREL:
1687 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001688 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001689 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001690 case R_ARM_TLS_GD32:
1691 case R_ARM_TLS_IE32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001692 case R_ARM_TLS_LDM32:
1693 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001694 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001695 write32le(Loc, Val);
1696 break;
1697 case R_ARM_PREL31:
1698 checkInt<31>(Val, Type);
1699 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1700 break;
1701 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001702 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1703 // value of bit 0 of Val, we must select a BL or BLX instruction
1704 if (Val & 1) {
1705 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1706 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
1707 checkInt<26>(Val, Type);
1708 write32le(Loc, 0xfa000000 | // opcode
1709 ((Val & 2) << 23) | // H
1710 ((Val >> 2) & 0x00ffffff)); // imm24
1711 break;
1712 }
1713 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1714 // BLX (always unconditional) instruction to an ARM Target, select an
1715 // unconditional BL.
1716 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
George Rimara4c7e742016-10-20 08:36:42 +00001717 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001718 case R_ARM_JUMP24:
1719 case R_ARM_PC24:
1720 case R_ARM_PLT32:
1721 checkInt<26>(Val, Type);
1722 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1723 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001724 case R_ARM_THM_JUMP11:
1725 checkInt<12>(Val, Type);
1726 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1727 break;
1728 case R_ARM_THM_JUMP19:
1729 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
1730 checkInt<21>(Val, Type);
1731 write16le(Loc,
1732 (read16le(Loc) & 0xfbc0) | // opcode cond
1733 ((Val >> 10) & 0x0400) | // S
1734 ((Val >> 12) & 0x003f)); // imm6
1735 write16le(Loc + 2,
1736 0x8000 | // opcode
1737 ((Val >> 8) & 0x0800) | // J2
1738 ((Val >> 5) & 0x2000) | // J1
1739 ((Val >> 1) & 0x07ff)); // imm11
1740 break;
1741 case R_ARM_THM_CALL:
1742 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1743 // value of bit 0 of Val, we must select a BL or BLX instruction
1744 if ((Val & 1) == 0) {
1745 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1746 // only be two byte aligned. This must be done before overflow check
1747 Val = alignTo(Val, 4);
1748 }
1749 // Bit 12 is 0 for BLX, 1 for BL
1750 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
George Rimara4c7e742016-10-20 08:36:42 +00001751 // Fall through as rest of encoding is the same as B.W
Peter Smithfa4d90d2016-06-16 09:53:46 +00001752 case R_ARM_THM_JUMP24:
1753 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1754 // FIXME: Use of I1 and I2 require v6T2ops
1755 checkInt<25>(Val, Type);
1756 write16le(Loc,
1757 0xf000 | // opcode
1758 ((Val >> 14) & 0x0400) | // S
1759 ((Val >> 12) & 0x03ff)); // imm10
1760 write16le(Loc + 2,
1761 (read16le(Loc + 2) & 0xd000) | // opcode
1762 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1763 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1764 ((Val >> 1) & 0x07ff)); // imm11
1765 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001766 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001767 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001768 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1769 (Val & 0x0fff));
1770 break;
1771 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001772 case R_ARM_MOVT_PREL:
1773 checkInt<32>(Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001774 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1775 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1776 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001777 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001778 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001779 // Encoding T1: A = imm4:i:imm3:imm8
Peter Smithfb05cd92016-07-08 16:10:27 +00001780 checkInt<32>(Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001781 write16le(Loc,
1782 0xf2c0 | // opcode
1783 ((Val >> 17) & 0x0400) | // i
1784 ((Val >> 28) & 0x000f)); // imm4
1785 write16le(Loc + 2,
1786 (read16le(Loc + 2) & 0x8f00) | // opcode
1787 ((Val >> 12) & 0x7000) | // imm3
1788 ((Val >> 16) & 0x00ff)); // imm8
1789 break;
1790 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001791 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001792 // Encoding T3: A = imm4:i:imm3:imm8
1793 write16le(Loc,
1794 0xf240 | // opcode
1795 ((Val >> 1) & 0x0400) | // i
1796 ((Val >> 12) & 0x000f)); // imm4
1797 write16le(Loc + 2,
1798 (read16le(Loc + 2) & 0x8f00) | // opcode
1799 ((Val << 4) & 0x7000) | // imm3
1800 (Val & 0x00ff)); // imm8
1801 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001802 default:
1803 fatal("unrecognized reloc " + Twine(Type));
1804 }
1805}
1806
1807uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1808 uint32_t Type) const {
1809 switch (Type) {
1810 default:
1811 return 0;
1812 case R_ARM_ABS32:
1813 case R_ARM_BASE_PREL:
1814 case R_ARM_GOTOFF32:
1815 case R_ARM_GOT_BREL:
1816 case R_ARM_GOT_PREL:
1817 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001818 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001819 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001820 case R_ARM_TLS_GD32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001821 case R_ARM_TLS_LDM32:
1822 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001823 case R_ARM_TLS_IE32:
1824 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001825 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001826 case R_ARM_PREL31:
1827 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001828 case R_ARM_CALL:
1829 case R_ARM_JUMP24:
1830 case R_ARM_PC24:
1831 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001832 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001833 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001834 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001835 case R_ARM_THM_JUMP19: {
1836 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1837 uint16_t Hi = read16le(Buf);
1838 uint16_t Lo = read16le(Buf + 2);
1839 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1840 ((Lo & 0x0800) << 8) | // J2
1841 ((Lo & 0x2000) << 5) | // J1
1842 ((Hi & 0x003f) << 12) | // imm6
1843 ((Lo & 0x07ff) << 1)); // imm11:0
1844 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001845 case R_ARM_THM_CALL:
1846 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001847 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1848 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1849 // FIXME: I1 and I2 require v6T2ops
1850 uint16_t Hi = read16le(Buf);
1851 uint16_t Lo = read16le(Buf + 2);
1852 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1853 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1854 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1855 ((Hi & 0x003ff) << 12) | // imm0
1856 ((Lo & 0x007ff) << 1)); // imm11:0
1857 }
1858 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1859 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001860 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001861 case R_ARM_MOVT_ABS:
1862 case R_ARM_MOVW_PREL_NC:
1863 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00001864 uint64_t Val = read32le(Buf) & 0x000f0fff;
1865 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
1866 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00001867 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001868 case R_ARM_THM_MOVT_ABS:
1869 case R_ARM_THM_MOVW_PREL_NC:
1870 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001871 // Encoding T3: A = imm4:i:imm3:imm8
1872 uint16_t Hi = read16le(Buf);
1873 uint16_t Lo = read16le(Buf + 2);
1874 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
1875 ((Hi & 0x0400) << 1) | // i
1876 ((Lo & 0x7000) >> 4) | // imm3
1877 (Lo & 0x00ff)); // imm8
1878 }
Peter Smith8646ced2016-06-07 09:31:52 +00001879 }
1880}
1881
Peter Smith441cf5d2016-07-20 14:56:26 +00001882bool ARMTargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
1883 return Type == R_ARM_TLS_LDO32 || Type == R_ARM_TLS_LDM32;
1884}
1885
Peter Smith9d450252016-07-20 08:52:27 +00001886bool ARMTargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
1887 return Type == R_ARM_TLS_GD32;
1888}
1889
1890bool ARMTargetInfo::isTlsInitialExecRel(uint32_t Type) const {
1891 return Type == R_ARM_TLS_IE32;
1892}
1893
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00001894template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001895 GotPltHeaderEntriesNum = 2;
Petr Hosek5d98fef72016-09-28 00:09:20 +00001896 MaxPageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00001897 GotEntrySize = sizeof(typename ELFT::uint);
1898 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001899 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001900 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001901 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001902 PltRel = R_MIPS_JUMP_SLOT;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001903 NeedsThunks = true;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001904 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001905 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001906 TlsGotRel = R_MIPS_TLS_TPREL64;
1907 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
1908 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
1909 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001910 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001911 TlsGotRel = R_MIPS_TLS_TPREL32;
1912 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
1913 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
1914 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001915}
1916
1917template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001918RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
1919 const SymbolBody &S) const {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001920 if (ELFT::Is64Bits)
1921 // See comment in the calculateMips64RelChain.
1922 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001923 switch (Type) {
1924 default:
1925 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00001926 case R_MIPS_JALR:
1927 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00001928 case R_MIPS_GPREL16:
1929 case R_MIPS_GPREL32:
1930 return R_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00001931 case R_MIPS_26:
1932 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001933 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00001934 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00001935 case R_MIPS_GOT_OFST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001936 // MIPS _gp_disp designates offset between start of function and 'gp'
1937 // pointer into GOT. __gnu_local_gp is equal to the current value of
1938 // the 'gp'. Therefore any relocations against them do not require
1939 // dynamic relocation.
1940 if (&S == ElfSym<ELFT>::MipsGpDisp)
1941 return R_PC;
1942 return R_ABS;
1943 case R_MIPS_PC32:
1944 case R_MIPS_PC16:
1945 case R_MIPS_PC19_S2:
1946 case R_MIPS_PC21_S2:
1947 case R_MIPS_PC26_S2:
1948 case R_MIPS_PCHI16:
1949 case R_MIPS_PCLO16:
1950 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001951 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00001952 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001953 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001954 // fallthrough
1955 case R_MIPS_CALL16:
1956 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00001957 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00001958 return R_MIPS_GOT_OFF;
Simon Atanasyanbed04bf2016-10-21 07:22:30 +00001959 case R_MIPS_CALL_HI16:
1960 case R_MIPS_CALL_LO16:
1961 case R_MIPS_GOT_HI16:
1962 case R_MIPS_GOT_LO16:
1963 return R_MIPS_GOT_OFF32;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001964 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001965 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001966 case R_MIPS_TLS_GD:
1967 return R_MIPS_TLSGD;
1968 case R_MIPS_TLS_LDM:
1969 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001970 }
1971}
1972
1973template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00001974uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001975 if (Type == R_MIPS_32 || Type == R_MIPS_64)
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001976 return RelativeRel;
Rui Ueyama21923992016-02-01 23:28:21 +00001977 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001978 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001979 return R_MIPS_32;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00001980}
1981
1982template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00001983bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
1984 return Type == R_MIPS_TLS_LDM;
1985}
1986
1987template <class ELFT>
1988bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
1989 return Type == R_MIPS_TLS_GD;
1990}
1991
1992template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001993void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001994 write32<ELFT::TargetEndianness>(Buf, Out<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00001995}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001996
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001997template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00001998static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001999 uint32_t Instr = read32<E>(Loc);
2000 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
2001 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
2002}
2003
2004template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002005static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002006 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002007 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00002008 if (SHIFT > 0)
2009 checkAlignment<(1 << SHIFT)>(V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002010 checkInt<BSIZE + SHIFT>(V, Type);
2011 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002012}
2013
George Rimara4c7e742016-10-20 08:36:42 +00002014template <endianness E> static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002015 uint32_t Instr = read32<E>(Loc);
Simon Atanasyan97519cb2016-08-31 11:47:17 +00002016 uint16_t Res = ((V + 0x8000) >> 16) & 0xffff;
2017 write32<E>(Loc, (Instr & 0xffff0000) | Res);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002018}
2019
George Rimara4c7e742016-10-20 08:36:42 +00002020template <endianness E> static void writeMipsHigher(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002021 uint32_t Instr = read32<E>(Loc);
2022 uint16_t Res = ((V + 0x80008000) >> 32) & 0xffff;
2023 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2024}
2025
George Rimara4c7e742016-10-20 08:36:42 +00002026template <endianness E> static void writeMipsHighest(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002027 uint32_t Instr = read32<E>(Loc);
2028 uint16_t Res = ((V + 0x800080008000) >> 48) & 0xffff;
2029 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2030}
2031
George Rimara4c7e742016-10-20 08:36:42 +00002032template <endianness E> static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002033 uint32_t Instr = read32<E>(Loc);
2034 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
2035}
2036
Simon Atanasyana088bce2016-07-20 20:15:33 +00002037template <class ELFT> static bool isMipsR6() {
2038 const auto &FirstObj = cast<ELFFileBase<ELFT>>(*Config->FirstElf);
2039 uint32_t Arch = FirstObj.getObj().getHeader()->e_flags & EF_MIPS_ARCH;
2040 return Arch == EF_MIPS_ARCH_32R6 || Arch == EF_MIPS_ARCH_64R6;
2041}
2042
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002043template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00002044void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002045 const endianness E = ELFT::TargetEndianness;
2046 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
2047 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
2048 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
2049 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
2050 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
2051 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
2052 write32<E>(Buf + 24, 0x0320f809); // jalr $25
2053 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
2054 uint64_t Got = Out<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00002055 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002056 writeMipsLo16<E>(Buf + 4, Got);
2057 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002058}
2059
2060template <class ELFT>
2061void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
2062 uint64_t PltEntryAddr, int32_t Index,
2063 unsigned RelOff) const {
2064 const endianness E = ELFT::TargetEndianness;
George Rimara4c7e742016-10-20 08:36:42 +00002065 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
2066 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
2067 // jr $25
Simon Atanasyana088bce2016-07-20 20:15:33 +00002068 write32<E>(Buf + 8, isMipsR6<ELFT>() ? 0x03200009 : 0x03200008);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002069 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00002070 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002071 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
2072 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002073}
2074
2075template <class ELFT>
Peter Smithfb05cd92016-07-08 16:10:27 +00002076RelExpr MipsTargetInfo<ELFT>::getThunkExpr(RelExpr Expr, uint32_t Type,
2077 const InputFile &File,
2078 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002079 // Any MIPS PIC code function is invoked with its address in register $t9.
2080 // So if we have a branch instruction from non-PIC code to the PIC one
2081 // we cannot make the jump directly and need to create a small stubs
2082 // to save the target function address.
2083 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
2084 if (Type != R_MIPS_26)
Peter Smithfb05cd92016-07-08 16:10:27 +00002085 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002086 auto *F = dyn_cast<ELFFileBase<ELFT>>(&File);
2087 if (!F)
Peter Smithfb05cd92016-07-08 16:10:27 +00002088 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002089 // If current file has PIC code, LA25 stub is not required.
2090 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smithfb05cd92016-07-08 16:10:27 +00002091 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002092 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002093 // LA25 is required if target file has PIC code
2094 // or target symbol is a PIC symbol.
Simon Atanasyanf967f092016-09-29 12:58:36 +00002095 return D && D->isMipsPIC() ? R_THUNK_ABS : Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002096}
2097
2098template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002099uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002100 uint32_t Type) const {
2101 const endianness E = ELFT::TargetEndianness;
2102 switch (Type) {
2103 default:
2104 return 0;
2105 case R_MIPS_32:
2106 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002107 case R_MIPS_TLS_DTPREL32:
2108 case R_MIPS_TLS_TPREL32:
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002109 return read32<E>(Buf);
2110 case R_MIPS_26:
2111 // FIXME (simon): If the relocation target symbol is not a PLT entry
2112 // we should use another expression for calculation:
2113 // ((A << 2) | (P & 0xf0000000)) >> 2
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002114 return SignExtend64<28>((read32<E>(Buf) & 0x3ffffff) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002115 case R_MIPS_GPREL16:
2116 case R_MIPS_LO16:
2117 case R_MIPS_PCLO16:
2118 case R_MIPS_TLS_DTPREL_HI16:
2119 case R_MIPS_TLS_DTPREL_LO16:
2120 case R_MIPS_TLS_TPREL_HI16:
2121 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002122 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002123 case R_MIPS_PC16:
2124 return getPcRelocAddend<E, 16, 2>(Buf);
2125 case R_MIPS_PC19_S2:
2126 return getPcRelocAddend<E, 19, 2>(Buf);
2127 case R_MIPS_PC21_S2:
2128 return getPcRelocAddend<E, 21, 2>(Buf);
2129 case R_MIPS_PC26_S2:
2130 return getPcRelocAddend<E, 26, 2>(Buf);
2131 case R_MIPS_PC32:
2132 return getPcRelocAddend<E, 32, 0>(Buf);
2133 }
2134}
2135
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002136static std::pair<uint32_t, uint64_t> calculateMips64RelChain(uint32_t Type,
2137 uint64_t Val) {
2138 // MIPS N64 ABI packs multiple relocations into the single relocation
2139 // record. In general, all up to three relocations can have arbitrary
2140 // types. In fact, Clang and GCC uses only a few combinations. For now,
2141 // we support two of them. That is allow to pass at least all LLVM
2142 // test suite cases.
2143 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2144 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2145 // The first relocation is a 'real' relocation which is calculated
2146 // using the corresponding symbol's value. The second and the third
2147 // relocations used to modify result of the first one: extend it to
2148 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2149 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2150 uint32_t Type2 = (Type >> 8) & 0xff;
2151 uint32_t Type3 = (Type >> 16) & 0xff;
2152 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2153 return std::make_pair(Type, Val);
2154 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2155 return std::make_pair(Type2, Val);
2156 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2157 return std::make_pair(Type3, -Val);
2158 error("unsupported relocations combination " + Twine(Type));
2159 return std::make_pair(Type & 0xff, Val);
2160}
2161
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002162template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002163void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2164 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002165 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002166 // Thread pointer and DRP offsets from the start of TLS data area.
2167 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan875951e2016-09-05 15:42:39 +00002168 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002169 Type == R_MIPS_TLS_DTPREL32 || Type == R_MIPS_TLS_DTPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002170 Val -= 0x8000;
Simon Atanasyan875951e2016-09-05 15:42:39 +00002171 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002172 Type == R_MIPS_TLS_TPREL32 || Type == R_MIPS_TLS_TPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002173 Val -= 0x7000;
2174 if (ELFT::Is64Bits)
2175 std::tie(Type, Val) = calculateMips64RelChain(Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002176 switch (Type) {
2177 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002178 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002179 case R_MIPS_TLS_DTPREL32:
2180 case R_MIPS_TLS_TPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002181 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002182 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002183 case R_MIPS_64:
Simon Atanasyan643729d2016-09-05 15:42:43 +00002184 case R_MIPS_TLS_DTPREL64:
2185 case R_MIPS_TLS_TPREL64:
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002186 write64<E>(Loc, Val);
2187 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002188 case R_MIPS_26:
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002189 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | ((Val >> 2) & 0x3ffffff));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002190 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002191 case R_MIPS_GOT_DISP:
2192 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002193 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002194 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002195 case R_MIPS_TLS_GD:
2196 case R_MIPS_TLS_LDM:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002197 checkInt<16>(Val, Type);
2198 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002199 case R_MIPS_CALL16:
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002200 case R_MIPS_CALL_LO16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002201 case R_MIPS_GOT_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002202 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002203 case R_MIPS_LO16:
2204 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002205 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002206 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002207 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002208 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002209 break;
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002210 case R_MIPS_CALL_HI16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002211 case R_MIPS_GOT_HI16:
Simon Atanasyan3b377852016-03-04 10:55:20 +00002212 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002213 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002214 case R_MIPS_TLS_DTPREL_HI16:
2215 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002216 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002217 break;
Simon Atanasyane5532a12016-08-31 11:47:21 +00002218 case R_MIPS_HIGHER:
2219 writeMipsHigher<E>(Loc, Val);
2220 break;
2221 case R_MIPS_HIGHEST:
2222 writeMipsHighest<E>(Loc, Val);
2223 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002224 case R_MIPS_JALR:
2225 // Ignore this optimization relocation for now
2226 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002227 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002228 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002229 break;
2230 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002231 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002232 break;
2233 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002234 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002235 break;
2236 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002237 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002238 break;
2239 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002240 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002241 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002242 default:
George Rimar57610422016-03-11 14:43:02 +00002243 fatal("unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002244 }
2245}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002246
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002247template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002248bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002249 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002250}
Rafael Espindola01205f72015-09-22 18:19:46 +00002251}
2252}