blob: 7cbc7898002b4757592692b511189cf3c95a1c9c [file] [log] [blame]
Colin LeMahieu2c769202014-11-06 17:05:51 +00001//===-- HexagonAsmBackend.cpp - Hexagon Assembler Backend -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Colin LeMahieu86f218e2015-05-30 18:55:47 +000010#include "Hexagon.h"
11#include "HexagonFixupKinds.h"
Colin LeMahieu86f218e2015-05-30 18:55:47 +000012#include "MCTargetDesc/HexagonBaseInfo.h"
Colin LeMahieua3782da2016-04-27 21:37:44 +000013#include "MCTargetDesc/HexagonMCChecker.h"
14#include "MCTargetDesc/HexagonMCCodeEmitter.h"
Colin LeMahieu86f218e2015-05-30 18:55:47 +000015#include "MCTargetDesc/HexagonMCInstrInfo.h"
Colin LeMahieua3782da2016-04-27 21:37:44 +000016#include "MCTargetDesc/HexagonMCShuffler.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000017#include "MCTargetDesc/HexagonMCTargetDesc.h"
Colin LeMahieu2c769202014-11-06 17:05:51 +000018#include "llvm/MC/MCAsmBackend.h"
Colin LeMahieue6241792015-11-30 17:32:34 +000019#include "llvm/MC/MCAsmLayout.h"
Colin LeMahieu86f218e2015-05-30 18:55:47 +000020#include "llvm/MC/MCAssembler.h"
Colin LeMahieu65548942015-11-13 21:45:50 +000021#include "llvm/MC/MCContext.h"
Colin LeMahieu2c769202014-11-06 17:05:51 +000022#include "llvm/MC/MCELFObjectWriter.h"
Colin LeMahieua6750772015-06-03 17:34:16 +000023#include "llvm/MC/MCFixupKindInfo.h"
Colin LeMahieube8c4532015-06-05 16:00:11 +000024#include "llvm/MC/MCInstrInfo.h"
Reid Kleckner858239d2016-06-22 23:23:08 +000025#include "llvm/MC/MCObjectWriter.h"
Colin LeMahieu1e9d1d72015-06-10 16:52:32 +000026#include "llvm/Support/Debug.h"
Colin LeMahieua6750772015-06-03 17:34:16 +000027#include "llvm/Support/TargetRegistry.h"
Colin LeMahieu2c769202014-11-06 17:05:51 +000028
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +000029#include <sstream>
30
Colin LeMahieu2c769202014-11-06 17:05:51 +000031using namespace llvm;
Colin LeMahieu86f218e2015-05-30 18:55:47 +000032using namespace Hexagon;
Colin LeMahieu2c769202014-11-06 17:05:51 +000033
Colin LeMahieu1e9d1d72015-06-10 16:52:32 +000034#define DEBUG_TYPE "hexagon-asm-backend"
35
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +000036static cl::opt<bool> DisableFixup
37 ("mno-fixup", cl::desc("Disable fixing up resolved relocations for Hexagon"));
38
Colin LeMahieu2c769202014-11-06 17:05:51 +000039namespace {
40
41class HexagonAsmBackend : public MCAsmBackend {
Colin LeMahieua6750772015-06-03 17:34:16 +000042 uint8_t OSABI;
43 StringRef CPU;
Colin LeMahieu86f218e2015-05-30 18:55:47 +000044 mutable uint64_t relaxedCnt;
45 std::unique_ptr <MCInstrInfo> MCII;
46 std::unique_ptr <MCInst *> RelaxTarget;
Colin LeMahieu65548942015-11-13 21:45:50 +000047 MCInst * Extender;
Colin LeMahieua3782da2016-04-27 21:37:44 +000048
49 void ReplaceInstruction(MCCodeEmitter &E, MCRelaxableFragment &RF,
50 MCInst &HMB) const {
51 SmallVector<MCFixup, 4> Fixups;
52 SmallString<256> Code;
53 raw_svector_ostream VecOS(Code);
54 E.encodeInstruction(HMB, VecOS, Fixups, RF.getSubtargetInfo());
55
56 // Update the fragment.
57 RF.setInst(HMB);
58 RF.getContents() = Code;
59 RF.getFixups() = Fixups;
60 }
Krzysztof Parzyszeke12d1e72017-05-01 19:41:43 +000061
Colin LeMahieu2c769202014-11-06 17:05:51 +000062public:
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +000063 HexagonAsmBackend(const Target &T, const Triple &TT, uint8_t OSABI,
64 StringRef CPU) :
65 OSABI(OSABI), CPU(CPU), MCII(T.createMCInstrInfo()),
66 RelaxTarget(new MCInst *), Extender(nullptr) {}
Colin LeMahieu2c769202014-11-06 17:05:51 +000067
Colin LeMahieua6750772015-06-03 17:34:16 +000068 MCObjectWriter *createObjectWriter(raw_pwrite_stream &OS) const override {
69 return createHexagonELFObjectWriter(OS, OSABI, CPU);
70 }
71
Colin LeMahieu65548942015-11-13 21:45:50 +000072 void setExtender(MCContext &Context) const {
73 if (Extender == nullptr)
74 const_cast<HexagonAsmBackend *>(this)->Extender = new (Context) MCInst;
75 }
76
77 MCInst *takeExtender() const {
78 assert(Extender != nullptr);
79 MCInst * Result = Extender;
80 const_cast<HexagonAsmBackend *>(this)->Extender = nullptr;
81 return Result;
82 }
83
Colin LeMahieua6750772015-06-03 17:34:16 +000084 unsigned getNumFixupKinds() const override {
85 return Hexagon::NumTargetFixupKinds;
86 }
87
88 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const override {
89 const static MCFixupKindInfo Infos[Hexagon::NumTargetFixupKinds] = {
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +000090 // This table *must* be in same the order of fixup_* kinds in
91 // HexagonFixupKinds.h.
92 //
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +000093 // namei offset bits flags
94 { "fixup_Hexagon_B22_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
95 { "fixup_Hexagon_B15_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
96 { "fixup_Hexagon_B7_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
97 { "fixup_Hexagon_LO16", 0, 32, 0 },
98 { "fixup_Hexagon_HI16", 0, 32, 0 },
99 { "fixup_Hexagon_32", 0, 32, 0 },
100 { "fixup_Hexagon_16", 0, 32, 0 },
101 { "fixup_Hexagon_8", 0, 32, 0 },
102 { "fixup_Hexagon_GPREL16_0", 0, 32, 0 },
103 { "fixup_Hexagon_GPREL16_1", 0, 32, 0 },
104 { "fixup_Hexagon_GPREL16_2", 0, 32, 0 },
105 { "fixup_Hexagon_GPREL16_3", 0, 32, 0 },
106 { "fixup_Hexagon_HL16", 0, 32, 0 },
107 { "fixup_Hexagon_B13_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
108 { "fixup_Hexagon_B9_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
109 { "fixup_Hexagon_B32_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
110 { "fixup_Hexagon_32_6_X", 0, 32, 0 },
111 { "fixup_Hexagon_B22_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
112 { "fixup_Hexagon_B15_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
113 { "fixup_Hexagon_B13_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
114 { "fixup_Hexagon_B9_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
115 { "fixup_Hexagon_B7_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
116 { "fixup_Hexagon_16_X", 0, 32, 0 },
117 { "fixup_Hexagon_12_X", 0, 32, 0 },
118 { "fixup_Hexagon_11_X", 0, 32, 0 },
119 { "fixup_Hexagon_10_X", 0, 32, 0 },
120 { "fixup_Hexagon_9_X", 0, 32, 0 },
121 { "fixup_Hexagon_8_X", 0, 32, 0 },
122 { "fixup_Hexagon_7_X", 0, 32, 0 },
123 { "fixup_Hexagon_6_X", 0, 32, 0 },
124 { "fixup_Hexagon_32_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
125 { "fixup_Hexagon_COPY", 0, 32, 0 },
126 { "fixup_Hexagon_GLOB_DAT", 0, 32, 0 },
127 { "fixup_Hexagon_JMP_SLOT", 0, 32, 0 },
128 { "fixup_Hexagon_RELATIVE", 0, 32, 0 },
129 { "fixup_Hexagon_PLT_B22_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
130 { "fixup_Hexagon_GOTREL_LO16", 0, 32, 0 },
131 { "fixup_Hexagon_GOTREL_HI16", 0, 32, 0 },
132 { "fixup_Hexagon_GOTREL_32", 0, 32, 0 },
133 { "fixup_Hexagon_GOT_LO16", 0, 32, 0 },
134 { "fixup_Hexagon_GOT_HI16", 0, 32, 0 },
135 { "fixup_Hexagon_GOT_32", 0, 32, 0 },
136 { "fixup_Hexagon_GOT_16", 0, 32, 0 },
137 { "fixup_Hexagon_DTPMOD_32", 0, 32, 0 },
138 { "fixup_Hexagon_DTPREL_LO16", 0, 32, 0 },
139 { "fixup_Hexagon_DTPREL_HI16", 0, 32, 0 },
140 { "fixup_Hexagon_DTPREL_32", 0, 32, 0 },
141 { "fixup_Hexagon_DTPREL_16", 0, 32, 0 },
142 { "fixup_Hexagon_GD_PLT_B22_PCREL",0, 32, MCFixupKindInfo::FKF_IsPCRel },
143 { "fixup_Hexagon_LD_PLT_B22_PCREL",0, 32, MCFixupKindInfo::FKF_IsPCRel },
144 { "fixup_Hexagon_GD_GOT_LO16", 0, 32, 0 },
145 { "fixup_Hexagon_GD_GOT_HI16", 0, 32, 0 },
146 { "fixup_Hexagon_GD_GOT_32", 0, 32, 0 },
147 { "fixup_Hexagon_GD_GOT_16", 0, 32, 0 },
148 { "fixup_Hexagon_LD_GOT_LO16", 0, 32, 0 },
149 { "fixup_Hexagon_LD_GOT_HI16", 0, 32, 0 },
150 { "fixup_Hexagon_LD_GOT_32", 0, 32, 0 },
151 { "fixup_Hexagon_LD_GOT_16", 0, 32, 0 },
152 { "fixup_Hexagon_IE_LO16", 0, 32, 0 },
153 { "fixup_Hexagon_IE_HI16", 0, 32, 0 },
154 { "fixup_Hexagon_IE_32", 0, 32, 0 },
155 { "fixup_Hexagon_IE_16", 0, 32, 0 },
156 { "fixup_Hexagon_IE_GOT_LO16", 0, 32, 0 },
157 { "fixup_Hexagon_IE_GOT_HI16", 0, 32, 0 },
158 { "fixup_Hexagon_IE_GOT_32", 0, 32, 0 },
159 { "fixup_Hexagon_IE_GOT_16", 0, 32, 0 },
160 { "fixup_Hexagon_TPREL_LO16", 0, 32, 0 },
161 { "fixup_Hexagon_TPREL_HI16", 0, 32, 0 },
162 { "fixup_Hexagon_TPREL_32", 0, 32, 0 },
163 { "fixup_Hexagon_TPREL_16", 0, 32, 0 },
164 { "fixup_Hexagon_6_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
165 { "fixup_Hexagon_GOTREL_32_6_X", 0, 32, 0 },
166 { "fixup_Hexagon_GOTREL_16_X", 0, 32, 0 },
167 { "fixup_Hexagon_GOTREL_11_X", 0, 32, 0 },
168 { "fixup_Hexagon_GOT_32_6_X", 0, 32, 0 },
169 { "fixup_Hexagon_GOT_16_X", 0, 32, 0 },
170 { "fixup_Hexagon_GOT_11_X", 0, 32, 0 },
171 { "fixup_Hexagon_DTPREL_32_6_X", 0, 32, 0 },
172 { "fixup_Hexagon_DTPREL_16_X", 0, 32, 0 },
173 { "fixup_Hexagon_DTPREL_11_X", 0, 32, 0 },
174 { "fixup_Hexagon_GD_GOT_32_6_X", 0, 32, 0 },
175 { "fixup_Hexagon_GD_GOT_16_X", 0, 32, 0 },
176 { "fixup_Hexagon_GD_GOT_11_X", 0, 32, 0 },
177 { "fixup_Hexagon_LD_GOT_32_6_X", 0, 32, 0 },
178 { "fixup_Hexagon_LD_GOT_16_X", 0, 32, 0 },
179 { "fixup_Hexagon_LD_GOT_11_X", 0, 32, 0 },
180 { "fixup_Hexagon_IE_32_6_X", 0, 32, 0 },
181 { "fixup_Hexagon_IE_16_X", 0, 32, 0 },
182 { "fixup_Hexagon_IE_GOT_32_6_X", 0, 32, 0 },
183 { "fixup_Hexagon_IE_GOT_16_X", 0, 32, 0 },
184 { "fixup_Hexagon_IE_GOT_11_X", 0, 32, 0 },
185 { "fixup_Hexagon_TPREL_32_6_X", 0, 32, 0 },
186 { "fixup_Hexagon_TPREL_16_X", 0, 32, 0 },
Krzysztof Parzyszeka7503832017-05-02 18:15:33 +0000187 { "fixup_Hexagon_TPREL_11_X", 0, 32, 0 },
188 { "fixup_Hexagon_GD_PLT_B22_PCREL_X",0, 32, MCFixupKindInfo::FKF_IsPCRel },
189 { "fixup_Hexagon_GD_PLT_B32_PCREL_X",0, 32, MCFixupKindInfo::FKF_IsPCRel },
190 { "fixup_Hexagon_LD_PLT_B22_PCREL_X",0, 32, MCFixupKindInfo::FKF_IsPCRel },
191 { "fixup_Hexagon_LD_PLT_B32_PCREL_X",0, 32, MCFixupKindInfo::FKF_IsPCRel }
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000192 };
Colin LeMahieua6750772015-06-03 17:34:16 +0000193
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000194 if (Kind < FirstTargetFixupKind)
Colin LeMahieua6750772015-06-03 17:34:16 +0000195 return MCAsmBackend::getFixupKindInfo(Kind);
Colin LeMahieua6750772015-06-03 17:34:16 +0000196
197 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
198 "Invalid kind!");
199 return Infos[Kind - FirstTargetFixupKind];
200 }
Colin LeMahieu2c769202014-11-06 17:05:51 +0000201
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000202 /// processFixupValue - Target hook to adjust the literal value of a fixup
203 /// if necessary. IsResolved signals whether the caller believes a relocation
204 /// is needed; the target can modify the value. The default does nothing.
205 void processFixupValue(const MCAssembler &Asm, const MCAsmLayout &Layout,
206 const MCFixup &Fixup, const MCFragment *DF,
207 const MCValue &Target, uint64_t &Value,
208 bool &IsResolved) override {
209 MCFixupKind Kind = Fixup.getKind();
210
211 switch((unsigned)Kind) {
212 default:
213 llvm_unreachable("Unknown Fixup Kind!");
214
215 case fixup_Hexagon_LO16:
216 case fixup_Hexagon_HI16:
217 case fixup_Hexagon_16:
218 case fixup_Hexagon_8:
219 case fixup_Hexagon_GPREL16_0:
220 case fixup_Hexagon_GPREL16_1:
221 case fixup_Hexagon_GPREL16_2:
222 case fixup_Hexagon_GPREL16_3:
223 case fixup_Hexagon_HL16:
224 case fixup_Hexagon_32_6_X:
225 case fixup_Hexagon_16_X:
226 case fixup_Hexagon_12_X:
227 case fixup_Hexagon_11_X:
228 case fixup_Hexagon_10_X:
229 case fixup_Hexagon_9_X:
230 case fixup_Hexagon_8_X:
231 case fixup_Hexagon_7_X:
232 case fixup_Hexagon_6_X:
233 case fixup_Hexagon_COPY:
234 case fixup_Hexagon_GLOB_DAT:
235 case fixup_Hexagon_JMP_SLOT:
236 case fixup_Hexagon_RELATIVE:
237 case fixup_Hexagon_PLT_B22_PCREL:
238 case fixup_Hexagon_GOTREL_LO16:
239 case fixup_Hexagon_GOTREL_HI16:
240 case fixup_Hexagon_GOTREL_32:
241 case fixup_Hexagon_GOT_LO16:
242 case fixup_Hexagon_GOT_HI16:
243 case fixup_Hexagon_GOT_32:
244 case fixup_Hexagon_GOT_16:
245 case fixup_Hexagon_DTPMOD_32:
246 case fixup_Hexagon_DTPREL_LO16:
247 case fixup_Hexagon_DTPREL_HI16:
248 case fixup_Hexagon_DTPREL_32:
249 case fixup_Hexagon_DTPREL_16:
250 case fixup_Hexagon_GD_PLT_B22_PCREL:
251 case fixup_Hexagon_LD_PLT_B22_PCREL:
252 case fixup_Hexagon_GD_GOT_LO16:
253 case fixup_Hexagon_GD_GOT_HI16:
254 case fixup_Hexagon_GD_GOT_32:
255 case fixup_Hexagon_GD_GOT_16:
256 case fixup_Hexagon_LD_GOT_LO16:
257 case fixup_Hexagon_LD_GOT_HI16:
258 case fixup_Hexagon_LD_GOT_32:
259 case fixup_Hexagon_LD_GOT_16:
260 case fixup_Hexagon_IE_LO16:
261 case fixup_Hexagon_IE_HI16:
262 case fixup_Hexagon_IE_32:
263 case fixup_Hexagon_IE_16:
264 case fixup_Hexagon_IE_GOT_LO16:
265 case fixup_Hexagon_IE_GOT_HI16:
266 case fixup_Hexagon_IE_GOT_32:
267 case fixup_Hexagon_IE_GOT_16:
268 case fixup_Hexagon_TPREL_LO16:
269 case fixup_Hexagon_TPREL_HI16:
270 case fixup_Hexagon_TPREL_32:
271 case fixup_Hexagon_TPREL_16:
272 case fixup_Hexagon_GOTREL_32_6_X:
273 case fixup_Hexagon_GOTREL_16_X:
274 case fixup_Hexagon_GOTREL_11_X:
275 case fixup_Hexagon_GOT_32_6_X:
276 case fixup_Hexagon_GOT_16_X:
277 case fixup_Hexagon_GOT_11_X:
278 case fixup_Hexagon_DTPREL_32_6_X:
279 case fixup_Hexagon_DTPREL_16_X:
280 case fixup_Hexagon_DTPREL_11_X:
281 case fixup_Hexagon_GD_GOT_32_6_X:
282 case fixup_Hexagon_GD_GOT_16_X:
283 case fixup_Hexagon_GD_GOT_11_X:
284 case fixup_Hexagon_LD_GOT_32_6_X:
285 case fixup_Hexagon_LD_GOT_16_X:
286 case fixup_Hexagon_LD_GOT_11_X:
287 case fixup_Hexagon_IE_32_6_X:
288 case fixup_Hexagon_IE_16_X:
289 case fixup_Hexagon_IE_GOT_32_6_X:
290 case fixup_Hexagon_IE_GOT_16_X:
291 case fixup_Hexagon_IE_GOT_11_X:
292 case fixup_Hexagon_TPREL_32_6_X:
293 case fixup_Hexagon_TPREL_16_X:
294 case fixup_Hexagon_TPREL_11_X:
295 case fixup_Hexagon_32_PCREL:
296 case fixup_Hexagon_6_PCREL_X:
297 case fixup_Hexagon_23_REG:
Krzysztof Parzyszek57a8bb432017-05-02 18:19:11 +0000298 case fixup_Hexagon_27_REG:
Krzysztof Parzyszeka7503832017-05-02 18:15:33 +0000299 case fixup_Hexagon_GD_PLT_B22_PCREL_X:
300 case fixup_Hexagon_GD_PLT_B32_PCREL_X:
301 case fixup_Hexagon_LD_PLT_B22_PCREL_X:
302 case fixup_Hexagon_LD_PLT_B32_PCREL_X:
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000303 // These relocations should always have a relocation recorded
304 IsResolved = false;
305 return;
306
307 case fixup_Hexagon_B22_PCREL:
308 //IsResolved = false;
309 break;
310
311 case fixup_Hexagon_B13_PCREL:
312 case fixup_Hexagon_B13_PCREL_X:
313 case fixup_Hexagon_B32_PCREL_X:
314 case fixup_Hexagon_B22_PCREL_X:
315 case fixup_Hexagon_B15_PCREL:
316 case fixup_Hexagon_B15_PCREL_X:
317 case fixup_Hexagon_B9_PCREL:
318 case fixup_Hexagon_B9_PCREL_X:
319 case fixup_Hexagon_B7_PCREL:
320 case fixup_Hexagon_B7_PCREL_X:
321 if (DisableFixup)
322 IsResolved = false;
323 break;
324
325 case FK_Data_1:
326 case FK_Data_2:
327 case FK_Data_4:
328 case FK_PCRel_4:
329 case fixup_Hexagon_32:
330 // Leave these relocations alone as they are used for EH.
331 return;
332 }
333 }
334
335 /// getFixupKindNumBytes - The number of bytes the fixup may change.
336 static unsigned getFixupKindNumBytes(unsigned Kind) {
337 switch (Kind) {
338 default:
339 return 0;
340
341 case FK_Data_1:
342 return 1;
343 case FK_Data_2:
344 return 2;
345 case FK_Data_4: // this later gets mapped to R_HEX_32
346 case FK_PCRel_4: // this later gets mapped to R_HEX_32_PCREL
347 case fixup_Hexagon_32:
348 case fixup_Hexagon_B32_PCREL_X:
349 case fixup_Hexagon_B22_PCREL:
350 case fixup_Hexagon_B22_PCREL_X:
351 case fixup_Hexagon_B15_PCREL:
352 case fixup_Hexagon_B15_PCREL_X:
353 case fixup_Hexagon_B13_PCREL:
354 case fixup_Hexagon_B13_PCREL_X:
355 case fixup_Hexagon_B9_PCREL:
356 case fixup_Hexagon_B9_PCREL_X:
357 case fixup_Hexagon_B7_PCREL:
358 case fixup_Hexagon_B7_PCREL_X:
Krzysztof Parzyszeka7503832017-05-02 18:15:33 +0000359 case fixup_Hexagon_GD_PLT_B32_PCREL_X:
360 case fixup_Hexagon_LD_PLT_B32_PCREL_X:
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000361 return 4;
362 }
363 }
364
365 // Make up for left shift when encoding the operand.
366 static uint64_t adjustFixupValue(MCFixupKind Kind, uint64_t Value) {
367 switch((unsigned)Kind) {
368 default:
369 break;
370
371 case fixup_Hexagon_B7_PCREL:
372 case fixup_Hexagon_B9_PCREL:
373 case fixup_Hexagon_B13_PCREL:
374 case fixup_Hexagon_B15_PCREL:
375 case fixup_Hexagon_B22_PCREL:
376 Value >>= 2;
377 break;
378
379 case fixup_Hexagon_B7_PCREL_X:
380 case fixup_Hexagon_B9_PCREL_X:
381 case fixup_Hexagon_B13_PCREL_X:
382 case fixup_Hexagon_B15_PCREL_X:
383 case fixup_Hexagon_B22_PCREL_X:
384 Value &= 0x3f;
385 break;
386
387 case fixup_Hexagon_B32_PCREL_X:
Krzysztof Parzyszeka7503832017-05-02 18:15:33 +0000388 case fixup_Hexagon_GD_PLT_B32_PCREL_X:
389 case fixup_Hexagon_LD_PLT_B32_PCREL_X:
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000390 Value >>= 6;
391 break;
392 }
393 return (Value);
394 }
395
396 void HandleFixupError(const int bits, const int align_bits,
397 const int64_t FixupValue, const char *fixupStr) const {
398 // Error: value 1124 out of range: -1024-1023 when resolving
399 // symbol in file xprtsock.S
400 const APInt IntMin = APInt::getSignedMinValue(bits+align_bits);
401 const APInt IntMax = APInt::getSignedMaxValue(bits+align_bits);
402 std::stringstream errStr;
403 errStr << "\nError: value " <<
404 FixupValue <<
405 " out of range: " <<
406 IntMin.getSExtValue() <<
407 "-" <<
408 IntMax.getSExtValue() <<
409 " when resolving " <<
410 fixupStr <<
411 " fixup\n";
412 llvm_unreachable(errStr.str().c_str());
413 }
414
415 /// ApplyFixup - Apply the \arg Value for given \arg Fixup into the provided
416 /// data fragment, at the offset specified by the fixup and following the
417 /// fixup kind as appropriate.
Rafael Espindola801b42d2017-06-23 22:52:36 +0000418 void applyFixup(const MCAssembler &Asm, const MCFixup &Fixup,
419 const MCValue &Target, MutableArrayRef<char> Data,
Alex Bradbury866113c2017-04-05 10:16:14 +0000420 uint64_t FixupValue, bool IsPCRel,
421 MCContext &Ctx) const override {
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000422
423 // When FixupValue is 0 the relocation is external and there
424 // is nothing for us to do.
425 if (!FixupValue) return;
426
427 MCFixupKind Kind = Fixup.getKind();
428 uint64_t Value;
429 uint32_t InstMask;
430 uint32_t Reloc;
431
432 // LLVM gives us an encoded value, we have to convert it back
433 // to a real offset before we can use it.
434 uint32_t Offset = Fixup.getOffset();
435 unsigned NumBytes = getFixupKindNumBytes(Kind);
Rafael Espindola88d9e372017-06-21 23:06:53 +0000436 assert(Offset + NumBytes <= Data.size() && "Invalid fixup offset!");
437 char *InstAddr = Data.data() + Offset;
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000438
439 Value = adjustFixupValue(Kind, FixupValue);
440 if(!Value)
441 return;
David Majnemere61e4bf2016-06-21 05:10:24 +0000442 int sValue = (int)Value;
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000443
444 switch((unsigned)Kind) {
445 default:
446 return;
447
448 case fixup_Hexagon_B7_PCREL:
449 if (!(isIntN(7, sValue)))
450 HandleFixupError(7, 2, (int64_t)FixupValue, "B7_PCREL");
451 case fixup_Hexagon_B7_PCREL_X:
452 InstMask = 0x00001f18; // Word32_B7
453 Reloc = (((Value >> 2) & 0x1f) << 8) | // Value 6-2 = Target 12-8
454 ((Value & 0x3) << 3); // Value 1-0 = Target 4-3
455 break;
456
457 case fixup_Hexagon_B9_PCREL:
458 if (!(isIntN(9, sValue)))
459 HandleFixupError(9, 2, (int64_t)FixupValue, "B9_PCREL");
460 case fixup_Hexagon_B9_PCREL_X:
461 InstMask = 0x003000fe; // Word32_B9
462 Reloc = (((Value >> 7) & 0x3) << 20) | // Value 8-7 = Target 21-20
463 ((Value & 0x7f) << 1); // Value 6-0 = Target 7-1
464 break;
465
466 // Since the existing branches that use this relocation cannot be
467 // extended, they should only be fixed up if the target is within range.
468 case fixup_Hexagon_B13_PCREL:
469 if (!(isIntN(13, sValue)))
470 HandleFixupError(13, 2, (int64_t)FixupValue, "B13_PCREL");
471 case fixup_Hexagon_B13_PCREL_X:
472 InstMask = 0x00202ffe; // Word32_B13
473 Reloc = (((Value >> 12) & 0x1) << 21) | // Value 12 = Target 21
474 (((Value >> 11) & 0x1) << 13) | // Value 11 = Target 13
475 ((Value & 0x7ff) << 1); // Value 10-0 = Target 11-1
476 break;
477
478 case fixup_Hexagon_B15_PCREL:
479 if (!(isIntN(15, sValue)))
480 HandleFixupError(15, 2, (int64_t)FixupValue, "B15_PCREL");
481 case fixup_Hexagon_B15_PCREL_X:
482 InstMask = 0x00df20fe; // Word32_B15
483 Reloc = (((Value >> 13) & 0x3) << 22) | // Value 14-13 = Target 23-22
484 (((Value >> 8) & 0x1f) << 16) | // Value 12-8 = Target 20-16
485 (((Value >> 7) & 0x1) << 13) | // Value 7 = Target 13
486 ((Value & 0x7f) << 1); // Value 6-0 = Target 7-1
487 break;
488
489 case fixup_Hexagon_B22_PCREL:
490 if (!(isIntN(22, sValue)))
491 HandleFixupError(22, 2, (int64_t)FixupValue, "B22_PCREL");
492 case fixup_Hexagon_B22_PCREL_X:
493 InstMask = 0x01ff3ffe; // Word32_B22
494 Reloc = (((Value >> 13) & 0x1ff) << 16) | // Value 21-13 = Target 24-16
495 ((Value & 0x1fff) << 1); // Value 12-0 = Target 13-1
496 break;
497
498 case fixup_Hexagon_B32_PCREL_X:
499 InstMask = 0x0fff3fff; // Word32_X26
500 Reloc = (((Value >> 14) & 0xfff) << 16) | // Value 25-14 = Target 27-16
501 (Value & 0x3fff); // Value 13-0 = Target 13-0
502 break;
503
504 case FK_Data_1:
505 case FK_Data_2:
506 case FK_Data_4:
507 case fixup_Hexagon_32:
508 InstMask = 0xffffffff; // Word32
509 Reloc = Value;
510 break;
511 }
512
513 DEBUG(dbgs() << "Name=" << getFixupKindInfo(Kind).Name << "(" <<
514 (unsigned)Kind << ")\n");
515 DEBUG(uint32_t OldData = 0;
516 for (unsigned i = 0; i < NumBytes; i++)
517 OldData |= (InstAddr[i] << (i * 8)) & (0xff << (i * 8));
518 dbgs() << "\tBValue=0x"; dbgs().write_hex(Value) <<
519 ": AValue=0x"; dbgs().write_hex(FixupValue) <<
520 ": Offset=" << Offset <<
Rafael Espindola88d9e372017-06-21 23:06:53 +0000521 ": Size=" << Data.size() <<
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000522 ": OInst=0x"; dbgs().write_hex(OldData) <<
523 ": Reloc=0x"; dbgs().write_hex(Reloc););
524
525 // For each byte of the fragment that the fixup touches, mask in the
526 // bits from the fixup value. The Value has been "split up" into the
527 // appropriate bitfields above.
528 for (unsigned i = 0; i < NumBytes; i++){
529 InstAddr[i] &= uint8_t(~InstMask >> (i * 8)) & 0xff; // Clear reloc bits
530 InstAddr[i] |= uint8_t(Reloc >> (i * 8)) & 0xff; // Apply new reloc
531 }
532
533 DEBUG(uint32_t NewData = 0;
534 for (unsigned i = 0; i < NumBytes; i++)
535 NewData |= (InstAddr[i] << (i * 8)) & (0xff << (i * 8));
536 dbgs() << ": NInst=0x"; dbgs().write_hex(NewData) << "\n";);
Colin LeMahieu2c769202014-11-06 17:05:51 +0000537 }
538
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000539 bool isInstRelaxable(MCInst const &HMI) const {
540 const MCInstrDesc &MCID = HexagonMCInstrInfo::getDesc(*MCII, HMI);
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000541 bool Relaxable = false;
542 // Branches and loop-setup insns are handled as necessary by relaxation.
543 if (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeJ ||
Krzysztof Parzyszekf65b8f12017-02-02 15:03:30 +0000544 (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeCJ &&
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000545 MCID.isBranch()) ||
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000546 (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeNCJ &&
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000547 MCID.isBranch()) ||
548 (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeCR &&
549 HMI.getOpcode() != Hexagon::C4_addipc))
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000550 if (HexagonMCInstrInfo::isExtendable(*MCII, HMI)) {
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000551 Relaxable = true;
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000552 MCOperand const &Operand =
553 HMI.getOperand(HexagonMCInstrInfo::getExtendableOp(*MCII, HMI));
554 if (HexagonMCInstrInfo::mustNotExtend(*Operand.getExpr()))
555 Relaxable = false;
556 }
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000557
558 return Relaxable;
559 }
560
561 /// MayNeedRelaxation - Check whether the given instruction may need
562 /// relaxation.
563 ///
564 /// \param Inst - The instruction to test.
Colin LeMahieub510fb32015-05-30 20:03:07 +0000565 bool mayNeedRelaxation(MCInst const &Inst) const override {
Colin LeMahieua3782da2016-04-27 21:37:44 +0000566 return true;
Colin LeMahieu2c769202014-11-06 17:05:51 +0000567 }
568
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000569 /// fixupNeedsRelaxation - Target specific predicate for whether a given
570 /// fixup requires the associated instruction to be relaxed.
571 bool fixupNeedsRelaxationAdvanced(const MCFixup &Fixup, bool Resolved,
572 uint64_t Value,
573 const MCRelaxableFragment *DF,
Colin LeMahieub510fb32015-05-30 20:03:07 +0000574 const MCAsmLayout &Layout) const override {
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000575 MCInst const &MCB = DF->getInst();
576 assert(HexagonMCInstrInfo::isBundle(MCB));
577
578 *RelaxTarget = nullptr;
579 MCInst &MCI = const_cast<MCInst &>(HexagonMCInstrInfo::instruction(
580 MCB, Fixup.getOffset() / HEXAGON_INSTR_SIZE));
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000581 bool Relaxable = isInstRelaxable(MCI);
582 if (Relaxable == false)
583 return false;
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000584 // If we cannot resolve the fixup value, it requires relaxation.
585 if (!Resolved) {
586 switch ((unsigned)Fixup.getKind()) {
587 case fixup_Hexagon_B22_PCREL:
Justin Bognerb03fd122016-08-17 05:10:15 +0000588 // GetFixupCount assumes B22 won't relax
589 LLVM_FALLTHROUGH;
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000590 default:
591 return false;
592 break;
593 case fixup_Hexagon_B13_PCREL:
594 case fixup_Hexagon_B15_PCREL:
595 case fixup_Hexagon_B9_PCREL:
596 case fixup_Hexagon_B7_PCREL: {
597 if (HexagonMCInstrInfo::bundleSize(MCB) < HEXAGON_PACKET_SIZE) {
598 ++relaxedCnt;
599 *RelaxTarget = &MCI;
Colin LeMahieu65548942015-11-13 21:45:50 +0000600 setExtender(Layout.getAssembler().getContext());
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000601 return true;
602 } else {
603 return false;
604 }
605 break;
606 }
607 }
608 }
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000609
610 MCFixupKind Kind = Fixup.getKind();
611 int64_t sValue = Value;
612 int64_t maxValue;
613
614 switch ((unsigned)Kind) {
615 case fixup_Hexagon_B7_PCREL:
616 maxValue = 1 << 8;
617 break;
618 case fixup_Hexagon_B9_PCREL:
619 maxValue = 1 << 10;
620 break;
621 case fixup_Hexagon_B15_PCREL:
622 maxValue = 1 << 16;
623 break;
624 case fixup_Hexagon_B22_PCREL:
625 maxValue = 1 << 23;
626 break;
627 default:
628 maxValue = INT64_MAX;
629 break;
630 }
631
632 bool isFarAway = -maxValue > sValue || sValue > maxValue - 1;
633
634 if (isFarAway) {
635 if (HexagonMCInstrInfo::bundleSize(MCB) < HEXAGON_PACKET_SIZE) {
636 ++relaxedCnt;
637 *RelaxTarget = &MCI;
Colin LeMahieu65548942015-11-13 21:45:50 +0000638 setExtender(Layout.getAssembler().getContext());
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000639 return true;
640 }
641 }
642
643 return false;
644 }
645
646 /// Simple predicate for targets where !Resolved implies requiring relaxation
647 bool fixupNeedsRelaxation(const MCFixup &Fixup, uint64_t Value,
648 const MCRelaxableFragment *DF,
649 const MCAsmLayout &Layout) const override {
650 llvm_unreachable("Handled by fixupNeedsRelaxationAdvanced");
Colin LeMahieu2c769202014-11-06 17:05:51 +0000651 }
652
Nirav Dave86030622016-07-11 14:23:53 +0000653 void relaxInstruction(const MCInst &Inst, const MCSubtargetInfo &STI,
654 MCInst &Res) const override {
Colin LeMahieu8bb168b2015-11-13 01:12:25 +0000655 assert(HexagonMCInstrInfo::isBundle(Inst) &&
656 "Hexagon relaxInstruction only works on bundles");
657
Colin LeMahieuf0af6e52015-11-13 17:42:46 +0000658 Res = HexagonMCInstrInfo::createBundle();
Colin LeMahieu8bb168b2015-11-13 01:12:25 +0000659 // Copy the results into the bundle.
660 bool Update = false;
661 for (auto &I : HexagonMCInstrInfo::bundleInstructions(Inst)) {
662 MCInst &CrntHMI = const_cast<MCInst &>(*I.getInst());
663
664 // if immediate extender needed, add it in
665 if (*RelaxTarget == &CrntHMI) {
666 Update = true;
667 assert((HexagonMCInstrInfo::bundleSize(Res) < HEXAGON_PACKET_SIZE) &&
668 "No room to insert extender for relaxation");
669
Colin LeMahieu65548942015-11-13 21:45:50 +0000670 MCInst *HMIx = takeExtender();
671 *HMIx = HexagonMCInstrInfo::deriveExtender(
Colin LeMahieu8bb168b2015-11-13 01:12:25 +0000672 *MCII, CrntHMI,
Colin LeMahieu65548942015-11-13 21:45:50 +0000673 HexagonMCInstrInfo::getExtendableOperand(*MCII, CrntHMI));
Colin LeMahieu8bb168b2015-11-13 01:12:25 +0000674 Res.addOperand(MCOperand::createInst(HMIx));
675 *RelaxTarget = nullptr;
676 }
677 // now copy over the original instruction(the one we may have extended)
678 Res.addOperand(MCOperand::createInst(I.getInst()));
679 }
680 (void)Update;
681 assert(Update && "Didn't find relaxation target");
Colin LeMahieu2c769202014-11-06 17:05:51 +0000682 }
683
Colin LeMahieu1e9d1d72015-06-10 16:52:32 +0000684 bool writeNopData(uint64_t Count,
685 MCObjectWriter * OW) const override {
686 static const uint32_t Nopcode = 0x7f000000, // Hard-coded NOP.
687 ParseIn = 0x00004000, // In packet parse-bits.
688 ParseEnd = 0x0000c000; // End of packet parse-bits.
689
690 while(Count % HEXAGON_INSTR_SIZE) {
691 DEBUG(dbgs() << "Alignment not a multiple of the instruction size:" <<
692 Count % HEXAGON_INSTR_SIZE << "/" << HEXAGON_INSTR_SIZE << "\n");
693 --Count;
694 OW->write8(0);
695 }
696
697 while(Count) {
698 Count -= HEXAGON_INSTR_SIZE;
699 // Close the packet whenever a multiple of the maximum packet size remains
700 uint32_t ParseBits = (Count % (HEXAGON_PACKET_SIZE * HEXAGON_INSTR_SIZE))?
701 ParseIn: ParseEnd;
702 OW->write32(Nopcode | ParseBits);
703 }
Colin LeMahieu2c769202014-11-06 17:05:51 +0000704 return true;
705 }
Colin LeMahieua3782da2016-04-27 21:37:44 +0000706
707 void finishLayout(MCAssembler const &Asm,
708 MCAsmLayout &Layout) const override {
709 for (auto I : Layout.getSectionOrder()) {
710 auto &Fragments = I->getFragmentList();
711 for (auto &J : Fragments) {
712 switch (J.getKind()) {
713 default:
714 break;
715 case MCFragment::FT_Align: {
716 auto Size = Asm.computeFragmentSize(Layout, J);
717 for (auto K = J.getIterator();
718 K != Fragments.begin() && Size >= HEXAGON_PACKET_SIZE;) {
719 --K;
720 switch (K->getKind()) {
721 default:
722 break;
723 case MCFragment::FT_Align: {
724 // Don't pad before other alignments
725 Size = 0;
726 break;
727 }
728 case MCFragment::FT_Relaxable: {
Krzysztof Parzyszeke12d1e72017-05-01 19:41:43 +0000729 MCContext &Context = Asm.getContext();
Colin LeMahieua3782da2016-04-27 21:37:44 +0000730 auto &RF = cast<MCRelaxableFragment>(*K);
731 auto &Inst = const_cast<MCInst &>(RF.getInst());
732 while (Size > 0 && HexagonMCInstrInfo::bundleSize(Inst) < 4) {
Krzysztof Parzyszeke12d1e72017-05-01 19:41:43 +0000733 MCInst *Nop = new (Context) MCInst;
Colin LeMahieua3782da2016-04-27 21:37:44 +0000734 Nop->setOpcode(Hexagon::A2_nop);
735 Inst.addOperand(MCOperand::createInst(Nop));
736 Size -= 4;
737 if (!HexagonMCChecker(
Krzysztof Parzyszeke12d1e72017-05-01 19:41:43 +0000738 Context, *MCII, RF.getSubtargetInfo(), Inst,
739 *Context.getRegisterInfo(), false)
740 .check()) {
Colin LeMahieua3782da2016-04-27 21:37:44 +0000741 Inst.erase(Inst.end() - 1);
742 Size = 0;
743 }
744 }
Krzysztof Parzyszeke12d1e72017-05-01 19:41:43 +0000745 bool Error = HexagonMCShuffle(Context, true, *MCII,
746 RF.getSubtargetInfo(), Inst);
Colin LeMahieua3782da2016-04-27 21:37:44 +0000747 //assert(!Error);
748 (void)Error;
749 ReplaceInstruction(Asm.getEmitter(), RF, Inst);
750 Layout.invalidateFragmentsFrom(&RF);
751 Size = 0; // Only look back one instruction
752 break;
753 }
754 }
755 }
756 }
757 }
758 }
759 }
760 }
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000761}; // class HexagonAsmBackend
Colin LeMahieu2c769202014-11-06 17:05:51 +0000762
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000763} // namespace
764
765// MCAsmBackend
766MCAsmBackend *llvm::createHexagonAsmBackend(Target const &T,
Colin LeMahieu2c769202014-11-06 17:05:51 +0000767 MCRegisterInfo const & /*MRI*/,
Joel Jones373d7d32016-07-25 17:18:28 +0000768 const Triple &TT, StringRef CPU,
769 const MCTargetOptions &Options) {
Daniel Sanders418caf52015-06-10 10:35:34 +0000770 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(TT.getOS());
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000771
772 StringRef CPUString = Hexagon_MC::selectHexagonCPU(TT, CPU);
773 return new HexagonAsmBackend(T, TT, OSABI, CPUString);
Colin LeMahieu2c769202014-11-06 17:05:51 +0000774}